blob: 6c4468c359f51fbc1826ddbedda7497ecbb0af4f [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Chris Lattnera54aa942006-01-29 06:26:08 +000073 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
74 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000079 // This is used in the ppcf128->int sequence. Note it has different semantics
80 // from FP_ROUND: that rounds to nearest, this rounds to zero.
81 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000082
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 // PowerPC has no intrinsics for these particular operations
84 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
85 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
86 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
87
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088 // PowerPC has no SREM/UREM instructions
89 setOperationAction(ISD::SREM, MVT::i32, Expand);
90 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000091 setOperationAction(ISD::SREM, MVT::i64, Expand);
92 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000093
94 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
95 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
97 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
98 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
101 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
102 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::FSIN , MVT::f64, Expand);
106 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000107 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000108 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 setOperationAction(ISD::FSIN , MVT::f32, Expand);
110 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000111 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000113
Dan Gohman1a024862008-01-31 00:41:03 +0000114 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115
116 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000117 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000118 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
119 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
120 }
121
Chris Lattner9601a862006-03-05 05:08:37 +0000122 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
123 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
124
Nate Begemand88fc032006-01-14 03:14:10 +0000125 // PowerPC does not have BSWAP, CTPOP or CTTZ
126 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000127 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
128 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000129 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
130 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
131 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132
Nate Begeman35ef9132006-01-11 21:21:00 +0000133 // PowerPC does not have ROTR
134 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
135
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136 // PowerPC does not have Select
137 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000138 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 setOperationAction(ISD::SELECT, MVT::f32, Expand);
140 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000141
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000142 // PowerPC wants to turn select_cc of FP into fsel when possible.
143 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
144 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000145
Nate Begeman750ac1b2006-02-01 07:19:44 +0000146 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000147 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000148
Nate Begeman81e80972006-03-17 01:40:33 +0000149 // PowerPC does not have BRCOND which requires SetCC
150 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000151
152 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000153
Chris Lattnerf7605322005-08-31 21:09:52 +0000154 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
155 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000156
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000157 // PowerPC does not have [U|S]INT_TO_FP
158 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
159 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
160
Chris Lattner53e88452005-12-23 05:13:35 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000163 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
164 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000165
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000166 // We cannot sextinreg(i1). Expand to shifts.
167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000168
Jim Laskeyabf6d172006-01-05 01:25:28 +0000169 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000170 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000171 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000172
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
175 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
176 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
177
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000178
Nate Begeman28a6b022005-12-10 02:36:00 +0000179 // We want to legalize GlobalAddress and ConstantPool nodes into the
180 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000181 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000182 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000183 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000184 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000186 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000187 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
188 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
189
Nate Begemanee625572006-01-27 21:09:22 +0000190 // RET must be custom lowered, to meet ABI requirements
191 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000192
Nate Begemanacc398c2006-01-25 18:21:52 +0000193 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
194 setOperationAction(ISD::VASTART , MVT::Other, Custom);
195
Nicolas Geoffray01119992007-04-03 13:59:52 +0000196 // VAARG is custom lowered with ELF 32 ABI
197 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
198 setOperationAction(ISD::VAARG, MVT::Other, Custom);
199 else
200 setOperationAction(ISD::VAARG, MVT::Other, Expand);
201
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000205 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000206 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
208 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000209
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000211 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000212
Chris Lattnera7a58542006-06-16 17:34:12 +0000213 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000214 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000216 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000217 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000218 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000219 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
220
Chris Lattner7fbcef72006-03-24 07:53:47 +0000221 // FIXME: disable this lowered code. This generates 64-bit register values,
222 // and we don't model the fact that the top part is clobbered by calls. We
223 // need to flag these together so that the value isn't live across a call.
224 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
225
Nate Begemanae749a92005-10-25 23:48:36 +0000226 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
228 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000229 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000230 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000231 }
232
Chris Lattnera7a58542006-06-16 17:34:12 +0000233 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000234 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000235 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000236 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
237 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000238 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000239 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000240 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
241 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
242 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000243 }
Evan Chengd30bf012006-03-01 01:11:20 +0000244
Nate Begeman425a9692005-11-29 08:17:20 +0000245 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000246 // First set operation action for all vector types to expand. Then we
247 // will selectively turn on ones that can be effectively codegen'd.
248 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000249 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000250 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000251 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
252 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000253
Chris Lattner7ff7e672006-04-04 17:25:31 +0000254 // We promote all shuffles to v16i8.
255 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000256 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
257
258 // We promote all non-typed operations to v4i32.
259 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
260 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
261 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
269 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
270 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000271
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000272 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
275 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
277 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000278 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000279 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000280 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
281 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
282 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000283 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
285 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000287 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000288 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
290 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000292 }
293
Chris Lattner7ff7e672006-04-04 17:25:31 +0000294 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
295 // with merges, splats, etc.
296 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
297
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298 setOperationAction(ISD::AND , MVT::v4i32, Legal);
299 setOperationAction(ISD::OR , MVT::v4i32, Legal);
300 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
301 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
302 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
303 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
304
Nate Begeman425a9692005-11-29 08:17:20 +0000305 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000306 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000307 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
308 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000309
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000311 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000312 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000313 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000314
Chris Lattnerb2177b92006-03-19 06:55:52 +0000315 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
316 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000317
Chris Lattner541f91b2006-04-02 00:43:36 +0000318 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
319 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000320 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000322 }
323
Chris Lattnerc08f9022006-06-27 00:04:13 +0000324 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000325 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000326 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000327
Jim Laskey2ad9f172007-02-22 14:56:36 +0000328 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000329 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000330 setExceptionPointerRegister(PPC::X3);
331 setExceptionSelectorRegister(PPC::X4);
332 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000333 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000334 setExceptionPointerRegister(PPC::R3);
335 setExceptionSelectorRegister(PPC::R4);
336 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000337
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000338 // We have target-specific dag combine patterns for the following nodes:
339 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000340 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000341 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000342 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000343
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000344 // Darwin long double math library functions have $LDBL128 appended.
345 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000346 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000347 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
348 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000349 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
350 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000351 }
352
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000353 computeRegisterProperties();
354}
355
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000356const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
357 switch (Opcode) {
358 default: return 0;
359 case PPCISD::FSEL: return "PPCISD::FSEL";
360 case PPCISD::FCFID: return "PPCISD::FCFID";
361 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
362 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000363 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000364 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
365 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000366 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000367 case PPCISD::Hi: return "PPCISD::Hi";
368 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000369 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000370 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
371 case PPCISD::SRL: return "PPCISD::SRL";
372 case PPCISD::SRA: return "PPCISD::SRA";
373 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000374 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
375 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000376 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
377 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000378 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000379 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
380 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000381 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000382 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000383 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000384 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000385 case PPCISD::LBRX: return "PPCISD::LBRX";
386 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000387 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000388 case PPCISD::MFFS: return "PPCISD::MFFS";
389 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
390 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
391 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
392 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000393 }
394}
395
Chris Lattner1a635d62006-04-14 06:01:58 +0000396//===----------------------------------------------------------------------===//
397// Node matching predicates, for use by the tblgen matching code.
398//===----------------------------------------------------------------------===//
399
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000400/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
401static bool isFloatingPointZero(SDOperand Op) {
402 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000403 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000404 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000405 // Maybe this has already been legalized into the constant pool?
406 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000407 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000408 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000409 }
410 return false;
411}
412
Chris Lattnerddb739e2006-04-06 17:23:16 +0000413/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
414/// true if Op is undef or if it matches the specified value.
415static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
416 return Op.getOpcode() == ISD::UNDEF ||
417 cast<ConstantSDNode>(Op)->getValue() == Val;
418}
419
420/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
421/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000422bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
423 if (!isUnary) {
424 for (unsigned i = 0; i != 16; ++i)
425 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
426 return false;
427 } else {
428 for (unsigned i = 0; i != 8; ++i)
429 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
430 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
431 return false;
432 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000433 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000434}
435
436/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
437/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000438bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
439 if (!isUnary) {
440 for (unsigned i = 0; i != 16; i += 2)
441 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
442 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
443 return false;
444 } else {
445 for (unsigned i = 0; i != 8; i += 2)
446 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
447 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
448 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
449 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
450 return false;
451 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000452 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000453}
454
Chris Lattnercaad1632006-04-06 22:02:42 +0000455/// isVMerge - Common function, used to match vmrg* shuffles.
456///
457static bool isVMerge(SDNode *N, unsigned UnitSize,
458 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000459 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
460 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
461 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
462 "Unsupported merge size!");
463
464 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
465 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
466 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000467 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000468 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000469 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000470 return false;
471 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000472 return true;
473}
474
475/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
476/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
477bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
478 if (!isUnary)
479 return isVMerge(N, UnitSize, 8, 24);
480 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000481}
482
483/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
484/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000485bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
486 if (!isUnary)
487 return isVMerge(N, UnitSize, 0, 16);
488 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000489}
490
491
Chris Lattnerd0608e12006-04-06 18:26:28 +0000492/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
493/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000495 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
496 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000497 // Find the first non-undef value in the shuffle mask.
498 unsigned i;
499 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
500 /*search*/;
501
502 if (i == 16) return -1; // all undef.
503
504 // Otherwise, check to see if the rest of the elements are consequtively
505 // numbered from this value.
506 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
507 if (ShiftAmt < i) return -1;
508 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 // Check the rest of the elements to see if they are consequtive.
512 for (++i; i != 16; ++i)
513 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
514 return -1;
515 } else {
516 // Check the rest of the elements to see if they are consequtive.
517 for (++i; i != 16; ++i)
518 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
519 return -1;
520 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000521
522 return ShiftAmt;
523}
Chris Lattneref819f82006-03-20 06:33:01 +0000524
525/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
526/// specifies a splat of a single element that is suitable for input to
527/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000528bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
529 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
530 N->getNumOperands() == 16 &&
531 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000532
Chris Lattner88a99ef2006-03-20 06:37:44 +0000533 // This is a splat operation if each element of the permute is the same, and
534 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000535 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000536 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000537 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
538 ElementBase = EltV->getValue();
539 else
540 return false; // FIXME: Handle UNDEF elements too!
541
542 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
543 return false;
544
545 // Check that they are consequtive.
546 for (unsigned i = 1; i != EltSize; ++i) {
547 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
548 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
549 return false;
550 }
551
Chris Lattner88a99ef2006-03-20 06:37:44 +0000552 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000553 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000554 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000555 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
556 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000557 for (unsigned j = 0; j != EltSize; ++j)
558 if (N->getOperand(i+j) != N->getOperand(j))
559 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000560 }
561
Chris Lattner7ff7e672006-04-04 17:25:31 +0000562 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000563}
564
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000565/// isAllNegativeZeroVector - Returns true if all elements of build_vector
566/// are -0.0.
567bool PPC::isAllNegativeZeroVector(SDNode *N) {
568 assert(N->getOpcode() == ISD::BUILD_VECTOR);
569 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
570 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000571 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000572 return false;
573}
574
Chris Lattneref819f82006-03-20 06:33:01 +0000575/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
576/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000577unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
578 assert(isSplatShuffleMask(N, EltSize));
579 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000580}
581
Chris Lattnere87192a2006-04-12 17:37:20 +0000582/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000583/// by using a vspltis[bhw] instruction of the specified element size, return
584/// the constant being splatted. The ByteSize field indicates the number of
585/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000586SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000587 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000588
589 // If ByteSize of the splat is bigger than the element size of the
590 // build_vector, then we have a case where we are checking for a splat where
591 // multiple elements of the buildvector are folded together into a single
592 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
593 unsigned EltSize = 16/N->getNumOperands();
594 if (EltSize < ByteSize) {
595 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
596 SDOperand UniquedVals[4];
597 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
598
599 // See if all of the elements in the buildvector agree across.
600 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
601 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
602 // If the element isn't a constant, bail fully out.
603 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
604
605
606 if (UniquedVals[i&(Multiple-1)].Val == 0)
607 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
608 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
609 return SDOperand(); // no match.
610 }
611
612 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
613 // either constant or undef values that are identical for each chunk. See
614 // if these chunks can form into a larger vspltis*.
615
616 // Check to see if all of the leading entries are either 0 or -1. If
617 // neither, then this won't fit into the immediate field.
618 bool LeadingZero = true;
619 bool LeadingOnes = true;
620 for (unsigned i = 0; i != Multiple-1; ++i) {
621 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
622
623 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
624 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
625 }
626 // Finally, check the least significant entry.
627 if (LeadingZero) {
628 if (UniquedVals[Multiple-1].Val == 0)
629 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
630 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
631 if (Val < 16)
632 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
633 }
634 if (LeadingOnes) {
635 if (UniquedVals[Multiple-1].Val == 0)
636 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
637 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
638 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
639 return DAG.getTargetConstant(Val, MVT::i32);
640 }
641
642 return SDOperand();
643 }
644
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000645 // Check to see if this buildvec has a single non-undef value in its elements.
646 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
647 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
648 if (OpVal.Val == 0)
649 OpVal = N->getOperand(i);
650 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000651 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000652 }
653
Chris Lattner140a58f2006-04-08 06:46:53 +0000654 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000655
Nate Begeman98e70cc2006-03-28 04:15:58 +0000656 unsigned ValSizeInBytes = 0;
657 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000658 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
659 Value = CN->getValue();
660 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
661 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
662 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000663 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000664 ValSizeInBytes = 4;
665 }
666
667 // If the splat value is larger than the element value, then we can never do
668 // this splat. The only case that we could fit the replicated bits into our
669 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000670 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000671
672 // If the element value is larger than the splat value, cut it in half and
673 // check to see if the two halves are equal. Continue doing this until we
674 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
675 while (ValSizeInBytes > ByteSize) {
676 ValSizeInBytes >>= 1;
677
678 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000679 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
680 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000681 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000682 }
683
684 // Properly sign extend the value.
685 int ShAmt = (4-ByteSize)*8;
686 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
687
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000688 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000689 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690
Chris Lattner140a58f2006-04-08 06:46:53 +0000691 // Finally, if this value fits in a 5 bit sext field, return it
692 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
693 return DAG.getTargetConstant(MaskVal, MVT::i32);
694 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000695}
696
Chris Lattner1a635d62006-04-14 06:01:58 +0000697//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000698// Addressing Mode Selection
699//===----------------------------------------------------------------------===//
700
701/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
702/// or 64-bit immediate, and if the value can be accurately represented as a
703/// sign extension from a 16-bit value. If so, this returns true and the
704/// immediate.
705static bool isIntS16Immediate(SDNode *N, short &Imm) {
706 if (N->getOpcode() != ISD::Constant)
707 return false;
708
709 Imm = (short)cast<ConstantSDNode>(N)->getValue();
710 if (N->getValueType(0) == MVT::i32)
711 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
712 else
713 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
714}
715static bool isIntS16Immediate(SDOperand Op, short &Imm) {
716 return isIntS16Immediate(Op.Val, Imm);
717}
718
719
720/// SelectAddressRegReg - Given the specified addressed, check to see if it
721/// can be represented as an indexed [r+r] operation. Returns false if it
722/// can be more efficiently represented with [r+imm].
723bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
724 SDOperand &Index,
725 SelectionDAG &DAG) {
726 short imm = 0;
727 if (N.getOpcode() == ISD::ADD) {
728 if (isIntS16Immediate(N.getOperand(1), imm))
729 return false; // r+i
730 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
731 return false; // r+i
732
733 Base = N.getOperand(0);
734 Index = N.getOperand(1);
735 return true;
736 } else if (N.getOpcode() == ISD::OR) {
737 if (isIntS16Immediate(N.getOperand(1), imm))
738 return false; // r+i can fold it if we can.
739
740 // If this is an or of disjoint bitfields, we can codegen this as an add
741 // (for better address arithmetic) if the LHS and RHS of the OR are provably
742 // disjoint.
743 uint64_t LHSKnownZero, LHSKnownOne;
744 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000745 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000746
747 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000748 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000749 // If all of the bits are known zero on the LHS or RHS, the add won't
750 // carry.
751 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
752 Base = N.getOperand(0);
753 Index = N.getOperand(1);
754 return true;
755 }
756 }
757 }
758
759 return false;
760}
761
762/// Returns true if the address N can be represented by a base register plus
763/// a signed 16-bit displacement [r+imm], and if it is not better
764/// represented as reg+reg.
765bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
766 SDOperand &Base, SelectionDAG &DAG){
767 // If this can be more profitably realized as r+r, fail.
768 if (SelectAddressRegReg(N, Disp, Base, DAG))
769 return false;
770
771 if (N.getOpcode() == ISD::ADD) {
772 short imm = 0;
773 if (isIntS16Immediate(N.getOperand(1), imm)) {
774 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
775 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
776 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
777 } else {
778 Base = N.getOperand(0);
779 }
780 return true; // [r+i]
781 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
782 // Match LOAD (ADD (X, Lo(G))).
783 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
784 && "Cannot handle constant offsets yet!");
785 Disp = N.getOperand(1).getOperand(0); // The global address.
786 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
787 Disp.getOpcode() == ISD::TargetConstantPool ||
788 Disp.getOpcode() == ISD::TargetJumpTable);
789 Base = N.getOperand(0);
790 return true; // [&g+r]
791 }
792 } else if (N.getOpcode() == ISD::OR) {
793 short imm = 0;
794 if (isIntS16Immediate(N.getOperand(1), imm)) {
795 // If this is an or of disjoint bitfields, we can codegen this as an add
796 // (for better address arithmetic) if the LHS and RHS of the OR are
797 // provably disjoint.
798 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000799 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
801 // If all of the bits are known zero on the LHS or RHS, the add won't
802 // carry.
803 Base = N.getOperand(0);
804 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
805 return true;
806 }
807 }
808 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
809 // Loading from a constant address.
810
811 // If this address fits entirely in a 16-bit sext immediate field, codegen
812 // this as "d, 0"
813 short Imm;
814 if (isIntS16Immediate(CN, Imm)) {
815 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
816 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
817 return true;
818 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000819
820 // Handle 32-bit sext immediates with LIS + addr mode.
821 if (CN->getValueType(0) == MVT::i32 ||
822 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000823 int Addr = (int)CN->getValue();
824
825 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000826 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
827
828 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
829 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
830 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 return true;
832 }
833 }
834
835 Disp = DAG.getTargetConstant(0, getPointerTy());
836 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
837 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
838 else
839 Base = N;
840 return true; // [r+0]
841}
842
843/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
844/// represented as an indexed [r+r] operation.
845bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
846 SDOperand &Index,
847 SelectionDAG &DAG) {
848 // Check to see if we can easily represent this as an [r+r] address. This
849 // will fail if it thinks that the address is more profitably represented as
850 // reg+imm, e.g. where imm = 0.
851 if (SelectAddressRegReg(N, Base, Index, DAG))
852 return true;
853
854 // If the operand is an addition, always emit this as [r+r], since this is
855 // better (for code size, and execution, as the memop does the add for free)
856 // than emitting an explicit add.
857 if (N.getOpcode() == ISD::ADD) {
858 Base = N.getOperand(0);
859 Index = N.getOperand(1);
860 return true;
861 }
862
863 // Otherwise, do it the hard way, using R0 as the base register.
864 Base = DAG.getRegister(PPC::R0, N.getValueType());
865 Index = N;
866 return true;
867}
868
869/// SelectAddressRegImmShift - Returns true if the address N can be
870/// represented by a base register plus a signed 14-bit displacement
871/// [r+imm*4]. Suitable for use by STD and friends.
872bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
873 SDOperand &Base,
874 SelectionDAG &DAG) {
875 // If this can be more profitably realized as r+r, fail.
876 if (SelectAddressRegReg(N, Disp, Base, DAG))
877 return false;
878
879 if (N.getOpcode() == ISD::ADD) {
880 short imm = 0;
881 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
882 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
883 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
884 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
885 } else {
886 Base = N.getOperand(0);
887 }
888 return true; // [r+i]
889 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
890 // Match LOAD (ADD (X, Lo(G))).
891 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
892 && "Cannot handle constant offsets yet!");
893 Disp = N.getOperand(1).getOperand(0); // The global address.
894 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
895 Disp.getOpcode() == ISD::TargetConstantPool ||
896 Disp.getOpcode() == ISD::TargetJumpTable);
897 Base = N.getOperand(0);
898 return true; // [&g+r]
899 }
900 } else if (N.getOpcode() == ISD::OR) {
901 short imm = 0;
902 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
903 // If this is an or of disjoint bitfields, we can codegen this as an add
904 // (for better address arithmetic) if the LHS and RHS of the OR are
905 // provably disjoint.
906 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000907 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
909 // If all of the bits are known zero on the LHS or RHS, the add won't
910 // carry.
911 Base = N.getOperand(0);
912 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
913 return true;
914 }
915 }
916 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000917 // Loading from a constant address. Verify low two bits are clear.
918 if ((CN->getValue() & 3) == 0) {
919 // If this address fits entirely in a 14-bit sext immediate field, codegen
920 // this as "d, 0"
921 short Imm;
922 if (isIntS16Immediate(CN, Imm)) {
923 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
924 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
925 return true;
926 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000928 // Fold the low-part of 32-bit absolute addresses into addr mode.
929 if (CN->getValueType(0) == MVT::i32 ||
930 (int64_t)CN->getValue() == (int)CN->getValue()) {
931 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000933 // Otherwise, break this down into an LIS + disp.
934 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
935
936 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
937 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
938 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
939 return true;
940 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 }
942 }
943
944 Disp = DAG.getTargetConstant(0, getPointerTy());
945 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
946 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
947 else
948 Base = N;
949 return true; // [r+0]
950}
951
952
953/// getPreIndexedAddressParts - returns true by value, base pointer and
954/// offset pointer and addressing mode by reference if the node's address
955/// can be legally represented as pre-indexed load / store address.
956bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
957 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000958 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000960 // Disabled by default for now.
961 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000964 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
966 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000967 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000970 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000971 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000972 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 } else
974 return false;
975
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000976 // PowerPC doesn't have preinc load/store instructions for vectors.
977 if (MVT::isVector(VT))
978 return false;
979
Chris Lattner0851b4f2006-11-15 19:55:13 +0000980 // TODO: Check reg+reg first.
981
982 // LDU/STU use reg+imm*4, others use reg+imm.
983 if (VT != MVT::i64) {
984 // reg + imm
985 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
986 return false;
987 } else {
988 // reg + imm * 4.
989 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
990 return false;
991 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000992
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000993 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000994 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
995 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000996 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000997 LD->getExtensionType() == ISD::SEXTLOAD &&
998 isa<ConstantSDNode>(Offset))
999 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001000 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001
Chris Lattner4eab7142006-11-10 02:08:47 +00001002 AM = ISD::PRE_INC;
1003 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004}
1005
1006//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001007// LowerOperation implementation
1008//===----------------------------------------------------------------------===//
1009
1010static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001011 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001012 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001013 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1015 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001016
1017 const TargetMachine &TM = DAG.getTarget();
1018
Chris Lattner059ca0f2006-06-16 21:01:35 +00001019 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1020 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1021
Chris Lattner1a635d62006-04-14 06:01:58 +00001022 // If this is a non-darwin platform, we don't support non-static relo models
1023 // yet.
1024 if (TM.getRelocationModel() == Reloc::Static ||
1025 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1026 // Generate non-pic code that has direct accesses to the constant pool.
1027 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001028 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001029 }
1030
Chris Lattner35d86fe2006-07-26 21:12:04 +00001031 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001032 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001033 Hi = DAG.getNode(ISD::ADD, PtrVT,
1034 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001035 }
1036
Chris Lattner059ca0f2006-06-16 21:01:35 +00001037 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001038 return Lo;
1039}
1040
Nate Begeman37efe672006-04-22 18:53:45 +00001041static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001042 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001043 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1045 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001046
1047 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001048
1049 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1050 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1051
Nate Begeman37efe672006-04-22 18:53:45 +00001052 // If this is a non-darwin platform, we don't support non-static relo models
1053 // yet.
1054 if (TM.getRelocationModel() == Reloc::Static ||
1055 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1056 // Generate non-pic code that has direct accesses to the constant pool.
1057 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001058 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001059 }
1060
Chris Lattner35d86fe2006-07-26 21:12:04 +00001061 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001062 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001063 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001064 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001065 }
1066
Chris Lattner059ca0f2006-06-16 21:01:35 +00001067 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001068 return Lo;
1069}
1070
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001071static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1072 assert(0 && "TLS not implemented for PPC.");
1073}
1074
Chris Lattner1a635d62006-04-14 06:01:58 +00001075static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001076 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001077 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1078 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001079 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001080 // If it's a debug information descriptor, don't mess with it.
1081 if (DAG.isVerifiedDebugInfoDesc(Op))
1082 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001083 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001084
1085 const TargetMachine &TM = DAG.getTarget();
1086
Chris Lattner059ca0f2006-06-16 21:01:35 +00001087 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1088 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1089
Chris Lattner1a635d62006-04-14 06:01:58 +00001090 // If this is a non-darwin platform, we don't support non-static relo models
1091 // yet.
1092 if (TM.getRelocationModel() == Reloc::Static ||
1093 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1094 // Generate non-pic code that has direct accesses to globals.
1095 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 }
1098
Chris Lattner35d86fe2006-07-26 21:12:04 +00001099 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001101 Hi = DAG.getNode(ISD::ADD, PtrVT,
1102 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001103 }
1104
Chris Lattner059ca0f2006-06-16 21:01:35 +00001105 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001106
Chris Lattner57fc62c2006-12-11 23:22:45 +00001107 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001108 return Lo;
1109
1110 // If the global is weak or external, we have to go through the lazy
1111 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001112 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001113}
1114
1115static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1116 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1117
1118 // If we're comparing for equality to zero, expose the fact that this is
1119 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1120 // fold the new nodes.
1121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1122 if (C->isNullValue() && CC == ISD::SETEQ) {
1123 MVT::ValueType VT = Op.getOperand(0).getValueType();
1124 SDOperand Zext = Op.getOperand(0);
1125 if (VT < MVT::i32) {
1126 VT = MVT::i32;
1127 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1128 }
1129 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1130 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1131 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1132 DAG.getConstant(Log2b, MVT::i32));
1133 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1134 }
1135 // Leave comparisons against 0 and -1 alone for now, since they're usually
1136 // optimized. FIXME: revisit this when we can custom lower all setcc
1137 // optimizations.
1138 if (C->isAllOnesValue() || C->isNullValue())
1139 return SDOperand();
1140 }
1141
1142 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001143 // by xor'ing the rhs with the lhs, which is faster than setting a
1144 // condition register, reading it back out, and masking the correct bit. The
1145 // normal approach here uses sub to do this instead of xor. Using xor exposes
1146 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001147 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1148 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1149 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001150 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 Op.getOperand(1));
1152 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1153 }
1154 return SDOperand();
1155}
1156
Nicolas Geoffray01119992007-04-03 13:59:52 +00001157static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1158 int VarArgsFrameIndex,
1159 int VarArgsStackOffset,
1160 unsigned VarArgsNumGPR,
1161 unsigned VarArgsNumFPR,
1162 const PPCSubtarget &Subtarget) {
1163
1164 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1165}
1166
Chris Lattner1a635d62006-04-14 06:01:58 +00001167static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001168 int VarArgsFrameIndex,
1169 int VarArgsStackOffset,
1170 unsigned VarArgsNumGPR,
1171 unsigned VarArgsNumFPR,
1172 const PPCSubtarget &Subtarget) {
1173
1174 if (Subtarget.isMachoABI()) {
1175 // vastart just stores the address of the VarArgsFrameIndex slot into the
1176 // memory location argument.
1177 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1178 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001179 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1180 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001181 }
1182
1183 // For ELF 32 ABI we follow the layout of the va_list struct.
1184 // We suppose the given va_list is already allocated.
1185 //
1186 // typedef struct {
1187 // char gpr; /* index into the array of 8 GPRs
1188 // * stored in the register save area
1189 // * gpr=0 corresponds to r3,
1190 // * gpr=1 to r4, etc.
1191 // */
1192 // char fpr; /* index into the array of 8 FPRs
1193 // * stored in the register save area
1194 // * fpr=0 corresponds to f1,
1195 // * fpr=1 to f2, etc.
1196 // */
1197 // char *overflow_arg_area;
1198 // /* location on stack that holds
1199 // * the next overflow argument
1200 // */
1201 // char *reg_save_area;
1202 // /* where r3:r10 and f1:f8 (if saved)
1203 // * are stored
1204 // */
1205 // } va_list[1];
1206
1207
1208 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1209 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1210
1211
Chris Lattner0d72a202006-07-28 16:45:47 +00001212 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001213
Dan Gohman69de1932008-02-06 22:27:42 +00001214 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001215 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001216
Dan Gohman69de1932008-02-06 22:27:42 +00001217 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1218 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1219
1220 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1221 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1222
1223 uint64_t FPROffset = 1;
1224 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001225
Dan Gohman69de1932008-02-06 22:27:42 +00001226 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001227
1228 // Store first byte : number of int regs
1229 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001230 Op.getOperand(1), SV, 0);
1231 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001232 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1233 ConstFPROffset);
1234
1235 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001236 SDOperand secondStore =
1237 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1238 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001239 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1240
1241 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001242 SDOperand thirdStore =
1243 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1244 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001245 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1246
1247 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001248 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001249
Chris Lattner1a635d62006-04-14 06:01:58 +00001250}
1251
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001252#include "PPCGenCallingConv.inc"
1253
Chris Lattner9f0bc652007-02-25 05:34:32 +00001254/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1255/// depending on which subtarget is selected.
1256static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1257 if (Subtarget.isMachoABI()) {
1258 static const unsigned FPR[] = {
1259 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1260 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1261 };
1262 return FPR;
1263 }
1264
1265
1266 static const unsigned FPR[] = {
1267 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001268 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001269 };
1270 return FPR;
1271}
1272
Chris Lattnerc91a4752006-06-26 22:48:35 +00001273static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001274 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001275 int &VarArgsStackOffset,
1276 unsigned &VarArgsNumGPR,
1277 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001278 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001279 // TODO: add description of PPC stack frame format, or at least some docs.
1280 //
1281 MachineFunction &MF = DAG.getMachineFunction();
1282 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001283 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001284 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001285 SDOperand Root = Op.getOperand(0);
1286
Jim Laskey2f616bf2006-11-16 22:43:37 +00001287 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1288 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001289 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001290 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001291 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001292
Chris Lattner9f0bc652007-02-25 05:34:32 +00001293 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001294
1295 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001296 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1297 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1298 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001299 static const unsigned GPR_64[] = { // 64-bit registers.
1300 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1301 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1302 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001303
1304 static const unsigned *FPR = GetFPR(Subtarget);
1305
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001306 static const unsigned VR[] = {
1307 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1308 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1309 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001310
Owen Anderson718cb662007-09-07 04:06:50 +00001311 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001312 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001313 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001314
1315 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1316
Chris Lattnerc91a4752006-06-26 22:48:35 +00001317 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001318
1319 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001320 // entry to a function on PPC, the arguments start after the linkage area,
1321 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001322 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001323 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001324 // represented with two words (long long or double) must be copied to an
1325 // even GPR_idx value or to an even ArgOffset value.
1326
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001327 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1328 SDOperand ArgVal;
1329 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001330 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1331 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001332 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001333 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1334 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1335 // See if next argument requires stack alignment in ELF
1336 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1337 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1338 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001339
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001340 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001341 switch (ObjectVT) {
1342 default: assert(0 && "Unhandled argument type!");
1343 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001344 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001345 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001346 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001347 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1348 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001349 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001350 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001351 } else {
1352 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001353 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001354 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001355 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001356 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001357 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001358 // All int arguments reserve stack space in Macho ABI.
1359 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001360 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001361
Chris Lattner9f0bc652007-02-25 05:34:32 +00001362 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001363 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001364 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1365 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001366 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1367 ++GPR_idx;
1368 } else {
1369 needsLoad = true;
1370 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001371 // All int arguments reserve stack space in Macho ABI.
1372 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001373 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001374
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001375 case MVT::f32:
1376 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001377 // Every 4 bytes of argument space consumes one of the GPRs available for
1378 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001379 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001380 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001381 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001382 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001383 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001384 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001385 unsigned VReg;
1386 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001387 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001388 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001389 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1390 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001391 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001392 ++FPR_idx;
1393 } else {
1394 needsLoad = true;
1395 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001396
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001397 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001398 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001399 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001400 // All FP arguments reserve stack space in Macho ABI.
1401 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001402 break;
1403 case MVT::v4f32:
1404 case MVT::v4i32:
1405 case MVT::v8i16:
1406 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001407 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001408 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001409 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1410 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001411 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001412 ++VR_idx;
1413 } else {
1414 // This should be simple, but requires getting 16-byte aligned stack
1415 // values.
1416 assert(0 && "Loading VR argument not implemented yet!");
1417 needsLoad = true;
1418 }
1419 break;
1420 }
1421
1422 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001423 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001424 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001425 int FI = MFI->CreateFixedObject(ObjSize,
1426 CurArgOffset + (ArgSize - ObjSize));
1427 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1428 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001429 }
1430
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001431 ArgValues.push_back(ArgVal);
1432 }
1433
1434 // If the function takes variable number of arguments, make a frame index for
1435 // the start of the first vararg value... for expansion of llvm.va_start.
1436 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1437 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001438
1439 int depth;
1440 if (isELF32_ABI) {
1441 VarArgsNumGPR = GPR_idx;
1442 VarArgsNumFPR = FPR_idx;
1443
1444 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1445 // pointer.
1446 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1447 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1448 MVT::getSizeInBits(PtrVT)/8);
1449
1450 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1451 ArgOffset);
1452
1453 }
1454 else
1455 depth = ArgOffset;
1456
Chris Lattnerc91a4752006-06-26 22:48:35 +00001457 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001458 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001459 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001460
1461 SmallVector<SDOperand, 8> MemOps;
1462
1463 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1464 // stored to the VarArgsFrameIndex on the stack.
1465 if (isELF32_ABI) {
1466 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1467 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1468 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1469 MemOps.push_back(Store);
1470 // Increment the address by four for the next argument to store
1471 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1472 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1473 }
1474 }
1475
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001476 // If this function is vararg, store any remaining integer argument regs
1477 // to their spots on the stack so that they may be loaded by deferencing the
1478 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001479 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001480 unsigned VReg;
1481 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001482 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001483 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001484 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001485
Chris Lattner84bc5422007-12-31 04:13:23 +00001486 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001487 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001488 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001489 MemOps.push_back(Store);
1490 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001491 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1492 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001493 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001494
1495 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1496 // on the stack.
1497 if (isELF32_ABI) {
1498 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1499 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1500 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1501 MemOps.push_back(Store);
1502 // Increment the address by eight for the next argument to store
1503 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1504 PtrVT);
1505 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1506 }
1507
1508 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1509 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001510 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001511
Chris Lattner84bc5422007-12-31 04:13:23 +00001512 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001513 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1514 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1515 MemOps.push_back(Store);
1516 // Increment the address by eight for the next argument to store
1517 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1518 PtrVT);
1519 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1520 }
1521 }
1522
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001523 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001524 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001525 }
1526
1527 ArgValues.push_back(Root);
1528
1529 // Return the new list of results.
1530 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1531 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001532 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001533}
1534
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001535/// isCallCompatibleAddress - Return the immediate to use if the specified
1536/// 32-bit value is representable in the immediate field of a BxA instruction.
1537static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1538 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1539 if (!C) return 0;
1540
1541 int Addr = C->getValue();
1542 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1543 (Addr << 6 >> 6) != Addr)
1544 return 0; // Top 6 bits have to be sext of immediate.
1545
Evan Cheng33118762007-10-22 19:46:19 +00001546 return DAG.getConstant((int)C->getValue() >> 2,
1547 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001548}
1549
Chris Lattner9f0bc652007-02-25 05:34:32 +00001550
1551static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1552 const PPCSubtarget &Subtarget) {
1553 SDOperand Chain = Op.getOperand(0);
1554 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1555 SDOperand Callee = Op.getOperand(4);
1556 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1557
1558 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001559 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001560
Chris Lattnerc91a4752006-06-26 22:48:35 +00001561 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1562 bool isPPC64 = PtrVT == MVT::i64;
1563 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001564
Chris Lattnerabde4602006-05-16 22:56:08 +00001565 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1566 // SelectExpr to use to put the arguments in the appropriate registers.
1567 std::vector<SDOperand> args_to_use;
1568
1569 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001570 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001571 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001572 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001573
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001574 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001575 for (unsigned i = 0; i != NumOps; ++i) {
1576 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1577 ArgSize = std::max(ArgSize, PtrByteSize);
1578 NumBytes += ArgSize;
1579 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001580
Chris Lattner7b053502006-05-30 21:21:04 +00001581 // The prolog code of the callee may store up to 8 GPR argument registers to
1582 // the stack, allowing va_start to index over them in memory if its varargs.
1583 // Because we cannot tell if this is needed on the caller side, we have to
1584 // conservatively assume that it is needed. As such, make sure we have at
1585 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001586 NumBytes = std::max(NumBytes,
1587 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001588
1589 // Adjust the stack pointer for the new arguments...
1590 // These operations are automatically eliminated by the prolog/epilog pass
1591 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001592 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001593
1594 // Set up a copy of the stack pointer for use loading and storing any
1595 // arguments that may not fit in the registers available for argument
1596 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001597 SDOperand StackPtr;
1598 if (isPPC64)
1599 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1600 else
1601 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001602
1603 // Figure out which arguments are going to go in registers, and which in
1604 // memory. Also, if this is a vararg function, floating point operations
1605 // must be stored to our stack, and loaded into integer regs as well, if
1606 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001607 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001608 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001609
Chris Lattnerc91a4752006-06-26 22:48:35 +00001610 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001611 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1612 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1613 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001614 static const unsigned GPR_64[] = { // 64-bit registers.
1615 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1616 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1617 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001618 static const unsigned *FPR = GetFPR(Subtarget);
1619
Chris Lattner9a2a4972006-05-17 06:01:33 +00001620 static const unsigned VR[] = {
1621 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1622 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1623 };
Owen Anderson718cb662007-09-07 04:06:50 +00001624 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001625 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001626 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001627
Chris Lattnerc91a4752006-06-26 22:48:35 +00001628 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1629
Chris Lattner9a2a4972006-05-17 06:01:33 +00001630 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001631 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001632 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001633 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001634 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001635 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1636 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1637 // See if next argument requires stack alignment in ELF
1638 unsigned next = 5+2*(i+1)+1;
1639 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1640 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1641 (!(Flags & AlignFlag)));
1642
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001643 // PtrOff will be used to store the current argument to the stack if a
1644 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001645 SDOperand PtrOff;
1646
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001647 // Stack align in ELF 32
1648 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001649 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1650 StackPtr.getValueType());
1651 else
1652 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1653
Chris Lattnerc91a4752006-06-26 22:48:35 +00001654 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1655
1656 // On PPC64, promote integers to 64-bit values.
1657 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001658 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1659
Chris Lattnerc91a4752006-06-26 22:48:35 +00001660 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1661 }
1662
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001663 switch (Arg.getValueType()) {
1664 default: assert(0 && "Unexpected ValueType for argument!");
1665 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001666 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001667 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001668 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001669 if (GPR_idx != NumGPRs) {
1670 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001671 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001672 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001673 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001674 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001675 if (inMem || isMachoABI) {
1676 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001677 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001678 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1679
1680 ArgOffset += PtrByteSize;
1681 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001682 break;
1683 case MVT::f32:
1684 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001685 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001686 // Float varargs need to be promoted to double.
1687 if (Arg.getValueType() == MVT::f32)
1688 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1689 }
1690
Chris Lattner9a2a4972006-05-17 06:01:33 +00001691 if (FPR_idx != NumFPRs) {
1692 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1693
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001694 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001695 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001696 MemOpChains.push_back(Store);
1697
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001698 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001699 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001700 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001701 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001702 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1703 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001704 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001705 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001706 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001707 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001708 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001709 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001710 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1711 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001712 }
1713 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001714 // If we have any FPRs remaining, we may also have GPRs remaining.
1715 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1716 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001717 if (isMachoABI) {
1718 if (GPR_idx != NumGPRs)
1719 ++GPR_idx;
1720 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1721 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1722 ++GPR_idx;
1723 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001724 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001725 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001726 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001727 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001728 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001729 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001730 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001731 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001732 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001733 if (isPPC64)
1734 ArgOffset += 8;
1735 else
1736 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1737 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001738 break;
1739 case MVT::v4f32:
1740 case MVT::v4i32:
1741 case MVT::v8i16:
1742 case MVT::v16i8:
1743 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001744 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001745 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001746 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001747 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001748 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001749 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001750 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001751 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1752 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001753
Chris Lattner9a2a4972006-05-17 06:01:33 +00001754 // Build a sequence of copy-to-reg nodes chained together with token chain
1755 // and flag operands which copy the outgoing args into the appropriate regs.
1756 SDOperand InFlag;
1757 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1758 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1759 InFlag);
1760 InFlag = Chain.getValue(1);
1761 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001762
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001763 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1764 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001765 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1766 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1767 InFlag = Chain.getValue(1);
1768 }
1769
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001770 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001771 NodeTys.push_back(MVT::Other); // Returns a chain
1772 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1773
Chris Lattner79e490a2006-08-11 17:18:05 +00001774 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001775 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001776
1777 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1778 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1779 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00001780 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1781 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
1782 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001783 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1784 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1785 // If this is an absolute destination address, use the munged value.
1786 Callee = SDOperand(Dest, 0);
1787 else {
1788 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1789 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001790 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1791 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001792 InFlag = Chain.getValue(1);
1793
1794 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001795 if (isMachoABI) {
1796 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1797 InFlag = Chain.getValue(1);
1798 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001799
1800 NodeTys.clear();
1801 NodeTys.push_back(MVT::Other);
1802 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001803 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001804 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001805 Callee.Val = 0;
1806 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001807
Chris Lattner4a45abf2006-06-10 01:14:28 +00001808 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001809 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001810 Ops.push_back(Chain);
1811 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001812 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001813
Chris Lattner4a45abf2006-06-10 01:14:28 +00001814 // Add argument registers to the end of the list so that they are known live
1815 // into the call.
1816 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1817 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1818 RegsToPass[i].second.getValueType()));
1819
1820 if (InFlag.Val)
1821 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001822 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001823 InFlag = Chain.getValue(1);
1824
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001825 Chain = DAG.getCALLSEQ_END(Chain,
1826 DAG.getConstant(NumBytes, PtrVT),
1827 DAG.getConstant(0, PtrVT),
1828 InFlag);
1829 if (Op.Val->getValueType(0) != MVT::Other)
1830 InFlag = Chain.getValue(1);
1831
Chris Lattner79e490a2006-08-11 17:18:05 +00001832 SDOperand ResultVals[3];
1833 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001834 NodeTys.clear();
1835
1836 // If the call has results, copy the values out of the ret val registers.
1837 switch (Op.Val->getValueType(0)) {
1838 default: assert(0 && "Unexpected ret value!");
1839 case MVT::Other: break;
1840 case MVT::i32:
1841 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001842 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001843 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001844 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001845 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001846 ResultVals[1] = Chain.getValue(0);
1847 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001848 NodeTys.push_back(MVT::i32);
1849 } else {
1850 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001851 ResultVals[0] = Chain.getValue(0);
1852 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001853 }
1854 NodeTys.push_back(MVT::i32);
1855 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001856 case MVT::i64:
1857 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001858 ResultVals[0] = Chain.getValue(0);
1859 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001860 NodeTys.push_back(MVT::i64);
1861 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001862 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001863 if (Op.Val->getValueType(1) == MVT::f64) {
1864 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1865 ResultVals[0] = Chain.getValue(0);
1866 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1867 Chain.getValue(2)).getValue(1);
1868 ResultVals[1] = Chain.getValue(0);
1869 NumResults = 2;
1870 NodeTys.push_back(MVT::f64);
1871 NodeTys.push_back(MVT::f64);
1872 break;
1873 }
1874 // else fall through
1875 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001876 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1877 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001878 ResultVals[0] = Chain.getValue(0);
1879 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001880 NodeTys.push_back(Op.Val->getValueType(0));
1881 break;
1882 case MVT::v4f32:
1883 case MVT::v4i32:
1884 case MVT::v8i16:
1885 case MVT::v16i8:
1886 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1887 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001888 ResultVals[0] = Chain.getValue(0);
1889 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001890 NodeTys.push_back(Op.Val->getValueType(0));
1891 break;
1892 }
1893
Chris Lattner9a2a4972006-05-17 06:01:33 +00001894 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001895
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001896 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001897 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001898 return Chain;
1899
1900 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001901 ResultVals[NumResults++] = Chain;
1902 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1903 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001904 return Res.getValue(Op.ResNo);
1905}
1906
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001907static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1908 SmallVector<CCValAssign, 16> RVLocs;
1909 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001910 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1911 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001912 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1913
1914 // If this is the first return lowered for this function, add the regs to the
1915 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001916 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001917 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001918 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001919 }
1920
Chris Lattnercaddd442007-02-26 19:44:02 +00001921 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001922 SDOperand Flag;
1923
1924 // Copy the result values into the output registers.
1925 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1926 CCValAssign &VA = RVLocs[i];
1927 assert(VA.isRegLoc() && "Can only return in registers!");
1928 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1929 Flag = Chain.getValue(1);
1930 }
1931
1932 if (Flag.Val)
1933 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1934 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001935 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001936}
1937
Jim Laskeyefc7e522006-12-04 22:04:42 +00001938static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1939 const PPCSubtarget &Subtarget) {
1940 // When we pop the dynamic allocation we need to restore the SP link.
1941
1942 // Get the corect type for pointers.
1943 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1944
1945 // Construct the stack pointer operand.
1946 bool IsPPC64 = Subtarget.isPPC64();
1947 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1948 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1949
1950 // Get the operands for the STACKRESTORE.
1951 SDOperand Chain = Op.getOperand(0);
1952 SDOperand SaveSP = Op.getOperand(1);
1953
1954 // Load the old link SP.
1955 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1956
1957 // Restore the stack pointer.
1958 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1959
1960 // Store the old link SP.
1961 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1962}
1963
Jim Laskey2f616bf2006-11-16 22:43:37 +00001964static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1965 const PPCSubtarget &Subtarget) {
1966 MachineFunction &MF = DAG.getMachineFunction();
1967 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001968 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001969
1970 // Get current frame pointer save index. The users of this index will be
1971 // primarily DYNALLOC instructions.
1972 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1973 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001974
Jim Laskey2f616bf2006-11-16 22:43:37 +00001975 // If the frame pointer save index hasn't been defined yet.
1976 if (!FPSI) {
1977 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001978 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1979
Jim Laskey2f616bf2006-11-16 22:43:37 +00001980 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001981 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001982 // Save the result.
1983 FI->setFramePointerSaveIndex(FPSI);
1984 }
1985
1986 // Get the inputs.
1987 SDOperand Chain = Op.getOperand(0);
1988 SDOperand Size = Op.getOperand(1);
1989
1990 // Get the corect type for pointers.
1991 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1992 // Negate the size.
1993 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1994 DAG.getConstant(0, PtrVT), Size);
1995 // Construct a node for the frame pointer save index.
1996 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1997 // Build a DYNALLOC node.
1998 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1999 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2000 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2001}
2002
2003
Chris Lattner1a635d62006-04-14 06:01:58 +00002004/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2005/// possible.
2006static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
2007 // Not FP? Not a fsel.
2008 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2009 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2010 return SDOperand();
2011
2012 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2013
2014 // Cannot handle SETEQ/SETNE.
2015 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2016
2017 MVT::ValueType ResVT = Op.getValueType();
2018 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2019 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2020 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2021
2022 // If the RHS of the comparison is a 0.0, we don't need to do the
2023 // subtraction at all.
2024 if (isFloatingPointZero(RHS))
2025 switch (CC) {
2026 default: break; // SETUO etc aren't handled by fsel.
2027 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002028 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002029 case ISD::SETLT:
2030 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2031 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002032 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002033 case ISD::SETGE:
2034 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2035 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2036 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2037 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002038 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002039 case ISD::SETGT:
2040 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2041 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002042 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002043 case ISD::SETLE:
2044 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2045 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2046 return DAG.getNode(PPCISD::FSEL, ResVT,
2047 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2048 }
2049
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002050 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002051 switch (CC) {
2052 default: break; // SETUO etc aren't handled by fsel.
2053 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002054 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002055 case ISD::SETLT:
2056 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2057 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2058 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2059 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2060 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002061 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002062 case ISD::SETGE:
2063 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2064 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2065 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2066 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2067 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002068 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002069 case ISD::SETGT:
2070 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2071 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2072 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2073 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2074 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002075 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002076 case ISD::SETLE:
2077 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2078 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2079 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2080 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2081 }
2082 return SDOperand();
2083}
2084
Chris Lattner1f873002007-11-28 18:44:47 +00002085// FIXME: Split this code up when LegalizeDAGTypes lands.
Chris Lattner1a635d62006-04-14 06:01:58 +00002086static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2087 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2088 SDOperand Src = Op.getOperand(0);
2089 if (Src.getValueType() == MVT::f32)
2090 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2091
2092 SDOperand Tmp;
2093 switch (Op.getValueType()) {
2094 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2095 case MVT::i32:
2096 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2097 break;
2098 case MVT::i64:
2099 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2100 break;
2101 }
2102
2103 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002104 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2105
2106 // Emit a store to the stack slot.
2107 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2108
2109 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2110 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002111 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002112 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2113 DAG.getConstant(4, FIPtr.getValueType()));
2114 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002115}
2116
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002117static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2118 assert(Op.getValueType() == MVT::ppcf128);
2119 SDNode *Node = Op.Val;
2120 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002121 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002122 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2123 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2124
2125 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2126 // of the long double, and puts FPSCR back the way it was. We do not
2127 // actually model FPSCR.
2128 std::vector<MVT::ValueType> NodeTys;
2129 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2130
2131 NodeTys.push_back(MVT::f64); // Return register
2132 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2133 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2134 MFFSreg = Result.getValue(0);
2135 InFlag = Result.getValue(1);
2136
2137 NodeTys.clear();
2138 NodeTys.push_back(MVT::Flag); // Returns a flag
2139 Ops[0] = DAG.getConstant(31, MVT::i32);
2140 Ops[1] = InFlag;
2141 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2142 InFlag = Result.getValue(0);
2143
2144 NodeTys.clear();
2145 NodeTys.push_back(MVT::Flag); // Returns a flag
2146 Ops[0] = DAG.getConstant(30, MVT::i32);
2147 Ops[1] = InFlag;
2148 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2149 InFlag = Result.getValue(0);
2150
2151 NodeTys.clear();
2152 NodeTys.push_back(MVT::f64); // result of add
2153 NodeTys.push_back(MVT::Flag); // Returns a flag
2154 Ops[0] = Lo;
2155 Ops[1] = Hi;
2156 Ops[2] = InFlag;
2157 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2158 FPreg = Result.getValue(0);
2159 InFlag = Result.getValue(1);
2160
2161 NodeTys.clear();
2162 NodeTys.push_back(MVT::f64);
2163 Ops[0] = DAG.getConstant(1, MVT::i32);
2164 Ops[1] = MFFSreg;
2165 Ops[2] = FPreg;
2166 Ops[3] = InFlag;
2167 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2168 FPreg = Result.getValue(0);
2169
2170 // We know the low half is about to be thrown away, so just use something
2171 // convenient.
2172 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2173}
2174
Chris Lattner1a635d62006-04-14 06:01:58 +00002175static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2176 if (Op.getOperand(0).getValueType() == MVT::i64) {
2177 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2178 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2179 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002180 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002181 return FP;
2182 }
2183
2184 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2185 "Unhandled SINT_TO_FP type in custom expander!");
2186 // Since we only generate this in 64-bit mode, we can take advantage of
2187 // 64-bit registers. In particular, sign extend the input value into the
2188 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2189 // then lfd it and fcfid it.
2190 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2191 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002192 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2193 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002194
2195 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2196 Op.getOperand(0));
2197
2198 // STD the extended value into the stack slot.
Dan Gohman3069b872008-02-07 18:41:25 +00002199 MemOperand MO(PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00002200 MemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002201 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2202 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002203 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002204 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002205 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002206
2207 // FCFID it and return it.
2208 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2209 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002210 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002211 return FP;
2212}
2213
Dan Gohman1a024862008-01-31 00:41:03 +00002214static SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002215 /*
2216 The rounding mode is in bits 30:31 of FPSR, and has the following
2217 settings:
2218 00 Round to nearest
2219 01 Round to 0
2220 10 Round to +inf
2221 11 Round to -inf
2222
2223 FLT_ROUNDS, on the other hand, expects the following:
2224 -1 Undefined
2225 0 Round to 0
2226 1 Round to nearest
2227 2 Round to +inf
2228 3 Round to -inf
2229
2230 To perform the conversion, we do:
2231 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2232 */
2233
2234 MachineFunction &MF = DAG.getMachineFunction();
2235 MVT::ValueType VT = Op.getValueType();
2236 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2237 std::vector<MVT::ValueType> NodeTys;
2238 SDOperand MFFSreg, InFlag;
2239
2240 // Save FP Control Word to register
2241 NodeTys.push_back(MVT::f64); // return register
2242 NodeTys.push_back(MVT::Flag); // unused in this context
2243 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2244
2245 // Save FP register to stack slot
2246 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2247 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2248 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2249 StackSlot, NULL, 0);
2250
2251 // Load FP Control Word from low 32 bits of stack slot.
2252 SDOperand Four = DAG.getConstant(4, PtrVT);
2253 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2254 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2255
2256 // Transform as necessary
2257 SDOperand CWD1 =
2258 DAG.getNode(ISD::AND, MVT::i32,
2259 CWD, DAG.getConstant(3, MVT::i32));
2260 SDOperand CWD2 =
2261 DAG.getNode(ISD::SRL, MVT::i32,
2262 DAG.getNode(ISD::AND, MVT::i32,
2263 DAG.getNode(ISD::XOR, MVT::i32,
2264 CWD, DAG.getConstant(3, MVT::i32)),
2265 DAG.getConstant(3, MVT::i32)),
2266 DAG.getConstant(1, MVT::i8));
2267
2268 SDOperand RetVal =
2269 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2270
2271 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2272 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2273}
2274
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002275static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2276 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002277 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002278
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002279 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002280 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002281 SDOperand Lo = Op.getOperand(0);
2282 SDOperand Hi = Op.getOperand(1);
2283 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002284
2285 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2286 DAG.getConstant(32, MVT::i32), Amt);
2287 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2288 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2289 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2290 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2291 DAG.getConstant(-32U, MVT::i32));
2292 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2293 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2294 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002295 SDOperand OutOps[] = { OutLo, OutHi };
2296 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2297 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002298}
2299
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002300static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2301 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2302 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002303
2304 // Otherwise, expand into a bunch of logical ops. Note that these ops
2305 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002306 SDOperand Lo = Op.getOperand(0);
2307 SDOperand Hi = Op.getOperand(1);
2308 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002309
2310 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2311 DAG.getConstant(32, MVT::i32), Amt);
2312 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2313 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2314 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2315 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2316 DAG.getConstant(-32U, MVT::i32));
2317 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2318 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2319 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002320 SDOperand OutOps[] = { OutLo, OutHi };
2321 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2322 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002323}
2324
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002325static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2326 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002327 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002328
2329 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002330 SDOperand Lo = Op.getOperand(0);
2331 SDOperand Hi = Op.getOperand(1);
2332 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002333
2334 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2335 DAG.getConstant(32, MVT::i32), Amt);
2336 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2337 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2338 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2339 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2340 DAG.getConstant(-32U, MVT::i32));
2341 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2342 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2343 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2344 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002345 SDOperand OutOps[] = { OutLo, OutHi };
2346 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2347 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002348}
2349
2350//===----------------------------------------------------------------------===//
2351// Vector related lowering.
2352//
2353
Chris Lattnerac225ca2006-04-12 19:07:14 +00002354// If this is a vector of constants or undefs, get the bits. A bit in
2355// UndefBits is set if the corresponding element of the vector is an
2356// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2357// zero. Return true if this is not an array of constants, false if it is.
2358//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002359static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2360 uint64_t UndefBits[2]) {
2361 // Start with zero'd results.
2362 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2363
2364 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2365 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2366 SDOperand OpVal = BV->getOperand(i);
2367
2368 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002369 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002370
2371 uint64_t EltBits = 0;
2372 if (OpVal.getOpcode() == ISD::UNDEF) {
2373 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2374 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2375 continue;
2376 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2377 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2378 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2379 assert(CN->getValueType(0) == MVT::f32 &&
2380 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002381 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002382 } else {
2383 // Nonconstant element.
2384 return true;
2385 }
2386
2387 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2388 }
2389
2390 //printf("%llx %llx %llx %llx\n",
2391 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2392 return false;
2393}
Chris Lattneref819f82006-03-20 06:33:01 +00002394
Chris Lattnerb17f1672006-04-16 01:01:29 +00002395// If this is a splat (repetition) of a value across the whole vector, return
2396// the smallest size that splats it. For example, "0x01010101010101..." is a
2397// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2398// SplatSize = 1 byte.
2399static bool isConstantSplat(const uint64_t Bits128[2],
2400 const uint64_t Undef128[2],
2401 unsigned &SplatBits, unsigned &SplatUndef,
2402 unsigned &SplatSize) {
2403
2404 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2405 // the same as the lower 64-bits, ignoring undefs.
2406 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2407 return false; // Can't be a splat if two pieces don't match.
2408
2409 uint64_t Bits64 = Bits128[0] | Bits128[1];
2410 uint64_t Undef64 = Undef128[0] & Undef128[1];
2411
2412 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2413 // undefs.
2414 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2415 return false; // Can't be a splat if two pieces don't match.
2416
2417 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2418 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2419
2420 // If the top 16-bits are different than the lower 16-bits, ignoring
2421 // undefs, we have an i32 splat.
2422 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2423 SplatBits = Bits32;
2424 SplatUndef = Undef32;
2425 SplatSize = 4;
2426 return true;
2427 }
2428
2429 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2430 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2431
2432 // If the top 8-bits are different than the lower 8-bits, ignoring
2433 // undefs, we have an i16 splat.
2434 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2435 SplatBits = Bits16;
2436 SplatUndef = Undef16;
2437 SplatSize = 2;
2438 return true;
2439 }
2440
2441 // Otherwise, we have an 8-bit splat.
2442 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2443 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2444 SplatSize = 1;
2445 return true;
2446}
2447
Chris Lattner4a998b92006-04-17 06:00:21 +00002448/// BuildSplatI - Build a canonical splati of Val with an element size of
2449/// SplatSize. Cast the result to VT.
2450static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2451 SelectionDAG &DAG) {
2452 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002453
Chris Lattner4a998b92006-04-17 06:00:21 +00002454 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2455 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2456 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002457
2458 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2459
2460 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2461 if (Val == -1)
2462 SplatSize = 1;
2463
Chris Lattner4a998b92006-04-17 06:00:21 +00002464 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2465
2466 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002467 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002468 SmallVector<SDOperand, 8> Ops;
2469 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2470 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2471 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002472 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002473}
2474
Chris Lattnere7c768e2006-04-18 03:24:30 +00002475/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002476/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002477static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2478 SelectionDAG &DAG,
2479 MVT::ValueType DestVT = MVT::Other) {
2480 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2481 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002482 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2483}
2484
Chris Lattnere7c768e2006-04-18 03:24:30 +00002485/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2486/// specified intrinsic ID.
2487static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2488 SDOperand Op2, SelectionDAG &DAG,
2489 MVT::ValueType DestVT = MVT::Other) {
2490 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2491 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2492 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2493}
2494
2495
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002496/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2497/// amount. The result has the specified value type.
2498static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2499 MVT::ValueType VT, SelectionDAG &DAG) {
2500 // Force LHS/RHS to be the right type.
2501 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2502 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2503
Chris Lattnere2199452006-08-11 17:38:39 +00002504 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002505 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002506 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002507 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002508 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002509 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2510}
2511
Chris Lattnerf1b47082006-04-14 05:19:18 +00002512// If this is a case we can't handle, return null and let the default
2513// expansion code take care of it. If we CAN select this case, and if it
2514// selects to a single instruction, return Op. Otherwise, if we can codegen
2515// this case more efficiently than a constant pool load, lower it to the
2516// sequence of ops that should be used.
2517static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2518 // If this is a vector of constants or undefs, get the bits. A bit in
2519 // UndefBits is set if the corresponding element of the vector is an
2520 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2521 // zero.
2522 uint64_t VectorBits[2];
2523 uint64_t UndefBits[2];
2524 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2525 return SDOperand(); // Not a constant vector.
2526
Chris Lattnerb17f1672006-04-16 01:01:29 +00002527 // If this is a splat (repetition) of a value across the whole vector, return
2528 // the smallest size that splats it. For example, "0x01010101010101..." is a
2529 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2530 // SplatSize = 1 byte.
2531 unsigned SplatBits, SplatUndef, SplatSize;
2532 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2533 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2534
2535 // First, handle single instruction cases.
2536
2537 // All zeros?
2538 if (SplatBits == 0) {
2539 // Canonicalize all zero vectors to be v4i32.
2540 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2541 SDOperand Z = DAG.getConstant(0, MVT::i32);
2542 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2543 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2544 }
2545 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002546 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002547
2548 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2549 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002550 if (SextVal >= -16 && SextVal <= 15)
2551 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002552
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002553
2554 // Two instruction sequences.
2555
Chris Lattner4a998b92006-04-17 06:00:21 +00002556 // If this value is in the range [-32,30] and is even, use:
2557 // tmp = VSPLTI[bhw], result = add tmp, tmp
2558 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2559 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2560 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2561 }
Chris Lattner6876e662006-04-17 06:58:41 +00002562
2563 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2564 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2565 // for fneg/fabs.
2566 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2567 // Make -1 and vspltisw -1:
2568 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2569
2570 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002571 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2572 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002573
2574 // xor by OnesV to invert it.
2575 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2576 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2577 }
2578
2579 // Check to see if this is a wide variety of vsplti*, binop self cases.
2580 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002581 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002582 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002583 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002584 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002585
Owen Anderson718cb662007-09-07 04:06:50 +00002586 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002587 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2588 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2589 int i = SplatCsts[idx];
2590
2591 // Figure out what shift amount will be used by altivec if shifted by i in
2592 // this splat size.
2593 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2594
2595 // vsplti + shl self.
2596 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002597 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002598 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2599 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2600 Intrinsic::ppc_altivec_vslw
2601 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002602 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2603 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002604 }
2605
2606 // vsplti + srl self.
2607 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002608 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002609 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2610 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2611 Intrinsic::ppc_altivec_vsrw
2612 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002613 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2614 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002615 }
2616
2617 // vsplti + sra self.
2618 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002619 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002620 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2621 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2622 Intrinsic::ppc_altivec_vsraw
2623 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002624 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2625 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002626 }
2627
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002628 // vsplti + rol self.
2629 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2630 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002631 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002632 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2633 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2634 Intrinsic::ppc_altivec_vrlw
2635 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002636 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2637 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002638 }
2639
2640 // t = vsplti c, result = vsldoi t, t, 1
2641 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2642 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2643 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2644 }
2645 // t = vsplti c, result = vsldoi t, t, 2
2646 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2647 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2648 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2649 }
2650 // t = vsplti c, result = vsldoi t, t, 3
2651 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2652 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2653 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2654 }
Chris Lattner6876e662006-04-17 06:58:41 +00002655 }
2656
Chris Lattner6876e662006-04-17 06:58:41 +00002657 // Three instruction sequences.
2658
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002659 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2660 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002661 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2662 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002663 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002664 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002665 }
2666 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2667 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002668 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2669 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002670 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002671 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002672 }
2673 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002674
Chris Lattnerf1b47082006-04-14 05:19:18 +00002675 return SDOperand();
2676}
2677
Chris Lattner59138102006-04-17 05:28:54 +00002678/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2679/// the specified operations to build the shuffle.
2680static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2681 SDOperand RHS, SelectionDAG &DAG) {
2682 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2683 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2684 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2685
2686 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002687 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002688 OP_VMRGHW,
2689 OP_VMRGLW,
2690 OP_VSPLTISW0,
2691 OP_VSPLTISW1,
2692 OP_VSPLTISW2,
2693 OP_VSPLTISW3,
2694 OP_VSLDOI4,
2695 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002696 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002697 };
2698
2699 if (OpNum == OP_COPY) {
2700 if (LHSID == (1*9+2)*9+3) return LHS;
2701 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2702 return RHS;
2703 }
2704
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002705 SDOperand OpLHS, OpRHS;
2706 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2707 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2708
Chris Lattner59138102006-04-17 05:28:54 +00002709 unsigned ShufIdxs[16];
2710 switch (OpNum) {
2711 default: assert(0 && "Unknown i32 permute!");
2712 case OP_VMRGHW:
2713 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2714 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2715 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2716 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2717 break;
2718 case OP_VMRGLW:
2719 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2720 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2721 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2722 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2723 break;
2724 case OP_VSPLTISW0:
2725 for (unsigned i = 0; i != 16; ++i)
2726 ShufIdxs[i] = (i&3)+0;
2727 break;
2728 case OP_VSPLTISW1:
2729 for (unsigned i = 0; i != 16; ++i)
2730 ShufIdxs[i] = (i&3)+4;
2731 break;
2732 case OP_VSPLTISW2:
2733 for (unsigned i = 0; i != 16; ++i)
2734 ShufIdxs[i] = (i&3)+8;
2735 break;
2736 case OP_VSPLTISW3:
2737 for (unsigned i = 0; i != 16; ++i)
2738 ShufIdxs[i] = (i&3)+12;
2739 break;
2740 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002741 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002742 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002743 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002744 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002745 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002746 }
Chris Lattnere2199452006-08-11 17:38:39 +00002747 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002748 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002749 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002750
2751 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002752 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002753}
2754
Chris Lattnerf1b47082006-04-14 05:19:18 +00002755/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2756/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2757/// return the code it can be lowered into. Worst case, it can always be
2758/// lowered into a vperm.
2759static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2760 SDOperand V1 = Op.getOperand(0);
2761 SDOperand V2 = Op.getOperand(1);
2762 SDOperand PermMask = Op.getOperand(2);
2763
2764 // Cases that are handled by instructions that take permute immediates
2765 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2766 // selected by the instruction selector.
2767 if (V2.getOpcode() == ISD::UNDEF) {
2768 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2769 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2770 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2771 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2772 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2773 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2774 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2775 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2776 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2777 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2778 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2779 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2780 return Op;
2781 }
2782 }
2783
2784 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2785 // and produce a fixed permutation. If any of these match, do not lower to
2786 // VPERM.
2787 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2788 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2789 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2790 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2791 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2792 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2793 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2794 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2795 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2796 return Op;
2797
Chris Lattner59138102006-04-17 05:28:54 +00002798 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2799 // perfect shuffle table to emit an optimal matching sequence.
2800 unsigned PFIndexes[4];
2801 bool isFourElementShuffle = true;
2802 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2803 unsigned EltNo = 8; // Start out undef.
2804 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2805 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2806 continue; // Undef, ignore it.
2807
2808 unsigned ByteSource =
2809 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2810 if ((ByteSource & 3) != j) {
2811 isFourElementShuffle = false;
2812 break;
2813 }
2814
2815 if (EltNo == 8) {
2816 EltNo = ByteSource/4;
2817 } else if (EltNo != ByteSource/4) {
2818 isFourElementShuffle = false;
2819 break;
2820 }
2821 }
2822 PFIndexes[i] = EltNo;
2823 }
2824
2825 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2826 // perfect shuffle vector to determine if it is cost effective to do this as
2827 // discrete instructions, or whether we should use a vperm.
2828 if (isFourElementShuffle) {
2829 // Compute the index in the perfect shuffle table.
2830 unsigned PFTableIndex =
2831 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2832
2833 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2834 unsigned Cost = (PFEntry >> 30);
2835
2836 // Determining when to avoid vperm is tricky. Many things affect the cost
2837 // of vperm, particularly how many times the perm mask needs to be computed.
2838 // For example, if the perm mask can be hoisted out of a loop or is already
2839 // used (perhaps because there are multiple permutes with the same shuffle
2840 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2841 // the loop requires an extra register.
2842 //
2843 // As a compromise, we only emit discrete instructions if the shuffle can be
2844 // generated in 3 or fewer operations. When we have loop information
2845 // available, if this block is within a loop, we should avoid using vperm
2846 // for 3-operation perms and use a constant pool load instead.
2847 if (Cost < 3)
2848 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2849 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002850
2851 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2852 // vector that will get spilled to the constant pool.
2853 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2854
2855 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2856 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002857 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002858 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2859
Chris Lattnere2199452006-08-11 17:38:39 +00002860 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002861 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002862 unsigned SrcElt;
2863 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2864 SrcElt = 0;
2865 else
2866 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002867
2868 for (unsigned j = 0; j != BytesPerElement; ++j)
2869 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2870 MVT::i8));
2871 }
2872
Chris Lattnere2199452006-08-11 17:38:39 +00002873 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2874 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002875 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2876}
2877
Chris Lattner90564f22006-04-18 17:59:36 +00002878/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2879/// altivec comparison. If it is, return true and fill in Opc/isDot with
2880/// information about the intrinsic.
2881static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2882 bool &isDot) {
2883 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2884 CompareOpc = -1;
2885 isDot = false;
2886 switch (IntrinsicID) {
2887 default: return false;
2888 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002889 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2890 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2891 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2892 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2893 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2894 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2895 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2896 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2897 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2898 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2899 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2900 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2901 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2902
2903 // Normal Comparisons.
2904 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2905 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2906 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2907 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2908 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2909 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2910 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2911 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2912 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2913 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2914 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2915 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2916 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2917 }
Chris Lattner90564f22006-04-18 17:59:36 +00002918 return true;
2919}
2920
2921/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2922/// lower, do it, otherwise return null.
2923static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2924 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2925 // opcode number of the comparison.
2926 int CompareOpc;
2927 bool isDot;
2928 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2929 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002930
Chris Lattner90564f22006-04-18 17:59:36 +00002931 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002932 if (!isDot) {
2933 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2934 Op.getOperand(1), Op.getOperand(2),
2935 DAG.getConstant(CompareOpc, MVT::i32));
2936 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2937 }
2938
2939 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002940 SDOperand Ops[] = {
2941 Op.getOperand(2), // LHS
2942 Op.getOperand(3), // RHS
2943 DAG.getConstant(CompareOpc, MVT::i32)
2944 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002945 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002946 VTs.push_back(Op.getOperand(2).getValueType());
2947 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002948 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002949
2950 // Now that we have the comparison, emit a copy from the CR to a GPR.
2951 // This is flagged to the above dot comparison.
2952 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2953 DAG.getRegister(PPC::CR6, MVT::i32),
2954 CompNode.getValue(1));
2955
2956 // Unpack the result based on how the target uses it.
2957 unsigned BitNo; // Bit # of CR6.
2958 bool InvertBit; // Invert result?
2959 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2960 default: // Can't happen, don't crash on invalid number though.
2961 case 0: // Return the value of the EQ bit of CR6.
2962 BitNo = 0; InvertBit = false;
2963 break;
2964 case 1: // Return the inverted value of the EQ bit of CR6.
2965 BitNo = 0; InvertBit = true;
2966 break;
2967 case 2: // Return the value of the LT bit of CR6.
2968 BitNo = 2; InvertBit = false;
2969 break;
2970 case 3: // Return the inverted value of the LT bit of CR6.
2971 BitNo = 2; InvertBit = true;
2972 break;
2973 }
2974
2975 // Shift the bit into the low position.
2976 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2977 DAG.getConstant(8-(3-BitNo), MVT::i32));
2978 // Isolate the bit.
2979 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2980 DAG.getConstant(1, MVT::i32));
2981
2982 // If we are supposed to, toggle the bit.
2983 if (InvertBit)
2984 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2985 DAG.getConstant(1, MVT::i32));
2986 return Flags;
2987}
2988
2989static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2990 // Create a stack slot that is 16-byte aligned.
2991 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2992 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002993 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2994 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002995
2996 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002997 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002998 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002999 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003000 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003001}
3002
Chris Lattnere7c768e2006-04-18 03:24:30 +00003003static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003004 if (Op.getValueType() == MVT::v4i32) {
3005 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3006
3007 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3008 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3009
3010 SDOperand RHSSwap = // = vrlw RHS, 16
3011 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3012
3013 // Shrinkify inputs to v8i16.
3014 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3015 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3016 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3017
3018 // Low parts multiplied together, generating 32-bit results (we ignore the
3019 // top parts).
3020 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3021 LHS, RHS, DAG, MVT::v4i32);
3022
3023 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3024 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3025 // Shift the high parts up 16 bits.
3026 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3027 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3028 } else if (Op.getValueType() == MVT::v8i16) {
3029 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3030
Chris Lattnercea2aa72006-04-18 04:28:57 +00003031 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003032
Chris Lattnercea2aa72006-04-18 04:28:57 +00003033 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3034 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003035 } else if (Op.getValueType() == MVT::v16i8) {
3036 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3037
3038 // Multiply the even 8-bit parts, producing 16-bit sums.
3039 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3040 LHS, RHS, DAG, MVT::v8i16);
3041 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3042
3043 // Multiply the odd 8-bit parts, producing 16-bit sums.
3044 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3045 LHS, RHS, DAG, MVT::v8i16);
3046 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3047
3048 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003049 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003050 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003051 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3052 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003053 }
Chris Lattner19a81522006-04-18 03:57:35 +00003054 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003055 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003056 } else {
3057 assert(0 && "Unknown mul to lower!");
3058 abort();
3059 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003060}
3061
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003062/// LowerOperation - Provide custom lowering hooks for some operations.
3063///
Nate Begeman21e463b2005-10-16 05:39:50 +00003064SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003065 switch (Op.getOpcode()) {
3066 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003067 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3068 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003069 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003070 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003071 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003072 case ISD::VASTART:
3073 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3074 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3075
3076 case ISD::VAARG:
3077 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3078 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3079
Chris Lattneref957102006-06-21 00:34:03 +00003080 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003081 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3082 VarArgsStackOffset, VarArgsNumGPR,
3083 VarArgsNumFPR, PPCSubTarget);
3084
Chris Lattner9f0bc652007-02-25 05:34:32 +00003085 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003086 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003087 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003088 case ISD::DYNAMIC_STACKALLOC:
3089 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003090
Chris Lattner1a635d62006-04-14 06:01:58 +00003091 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3092 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3093 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003094 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003095 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003096
Chris Lattner1a635d62006-04-14 06:01:58 +00003097 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003098 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3099 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3100 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003101
Chris Lattner1a635d62006-04-14 06:01:58 +00003102 // Vector-related lowering.
3103 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3104 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3105 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3106 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003107 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003108
Chris Lattner3fc027d2007-12-08 06:59:59 +00003109 // Frame & Return address.
3110 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003111 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003112 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003113 return SDOperand();
3114}
3115
Chris Lattner1f873002007-11-28 18:44:47 +00003116SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3117 switch (N->getOpcode()) {
3118 default: assert(0 && "Wasn't expecting to be able to lower this!");
3119 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3120 }
3121}
3122
3123
Chris Lattner1a635d62006-04-14 06:01:58 +00003124//===----------------------------------------------------------------------===//
3125// Other Lowering Code
3126//===----------------------------------------------------------------------===//
3127
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003128MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003129PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3130 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003131 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003132 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3133 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003134 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003135 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3136 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003137 "Unexpected instr type to insert");
3138
3139 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3140 // control-flow pattern. The incoming instruction knows the destination vreg
3141 // to set, the condition code register to branch on, the true/false values to
3142 // select between, and a branch opcode to use.
3143 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3144 ilist<MachineBasicBlock>::iterator It = BB;
3145 ++It;
3146
3147 // thisMBB:
3148 // ...
3149 // TrueVal = ...
3150 // cmpTY ccX, r1, r2
3151 // bCC copy1MBB
3152 // fallthrough --> copy0MBB
3153 MachineBasicBlock *thisMBB = BB;
3154 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3155 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003156 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003157 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003158 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003159 MachineFunction *F = BB->getParent();
3160 F->getBasicBlockList().insert(It, copy0MBB);
3161 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003162 // Update machine-CFG edges by first adding all successors of the current
3163 // block to the new block which will contain the Phi node for the select.
3164 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3165 e = BB->succ_end(); i != e; ++i)
3166 sinkMBB->addSuccessor(*i);
3167 // Next, remove all successors of the current block, and add the true
3168 // and fallthrough blocks as its successors.
3169 while(!BB->succ_empty())
3170 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003171 BB->addSuccessor(copy0MBB);
3172 BB->addSuccessor(sinkMBB);
3173
3174 // copy0MBB:
3175 // %FalseValue = ...
3176 // # fallthrough to sinkMBB
3177 BB = copy0MBB;
3178
3179 // Update machine-CFG edges
3180 BB->addSuccessor(sinkMBB);
3181
3182 // sinkMBB:
3183 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3184 // ...
3185 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003186 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003187 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3188 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3189
3190 delete MI; // The pseudo instruction is gone now.
3191 return BB;
3192}
3193
Chris Lattner1a635d62006-04-14 06:01:58 +00003194//===----------------------------------------------------------------------===//
3195// Target Optimization Hooks
3196//===----------------------------------------------------------------------===//
3197
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003198SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3199 DAGCombinerInfo &DCI) const {
3200 TargetMachine &TM = getTargetMachine();
3201 SelectionDAG &DAG = DCI.DAG;
3202 switch (N->getOpcode()) {
3203 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003204 case PPCISD::SHL:
3205 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3206 if (C->getValue() == 0) // 0 << V -> 0.
3207 return N->getOperand(0);
3208 }
3209 break;
3210 case PPCISD::SRL:
3211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3212 if (C->getValue() == 0) // 0 >>u V -> 0.
3213 return N->getOperand(0);
3214 }
3215 break;
3216 case PPCISD::SRA:
3217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3218 if (C->getValue() == 0 || // 0 >>s V -> 0.
3219 C->isAllOnesValue()) // -1 >>s V -> -1.
3220 return N->getOperand(0);
3221 }
3222 break;
3223
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003224 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003225 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003226 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3227 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3228 // We allow the src/dst to be either f32/f64, but the intermediate
3229 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003230 if (N->getOperand(0).getValueType() == MVT::i64 &&
3231 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003232 SDOperand Val = N->getOperand(0).getOperand(0);
3233 if (Val.getValueType() == MVT::f32) {
3234 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3235 DCI.AddToWorklist(Val.Val);
3236 }
3237
3238 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003239 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003240 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003241 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003242 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003243 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3244 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003245 DCI.AddToWorklist(Val.Val);
3246 }
3247 return Val;
3248 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3249 // If the intermediate type is i32, we can avoid the load/store here
3250 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003251 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003252 }
3253 }
3254 break;
Chris Lattner51269842006-03-01 05:50:56 +00003255 case ISD::STORE:
3256 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3257 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003258 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003259 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003260 N->getOperand(1).getValueType() == MVT::i32 &&
3261 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003262 SDOperand Val = N->getOperand(1).getOperand(0);
3263 if (Val.getValueType() == MVT::f32) {
3264 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3265 DCI.AddToWorklist(Val.Val);
3266 }
3267 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3268 DCI.AddToWorklist(Val.Val);
3269
3270 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3271 N->getOperand(2), N->getOperand(3));
3272 DCI.AddToWorklist(Val.Val);
3273 return Val;
3274 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003275
3276 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3277 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3278 N->getOperand(1).Val->hasOneUse() &&
3279 (N->getOperand(1).getValueType() == MVT::i32 ||
3280 N->getOperand(1).getValueType() == MVT::i16)) {
3281 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3282 // Do an any-extend to 32-bits if this is a half-word input.
3283 if (BSwapOp.getValueType() == MVT::i16)
3284 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3285
3286 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3287 N->getOperand(2), N->getOperand(3),
3288 DAG.getValueType(N->getOperand(1).getValueType()));
3289 }
3290 break;
3291 case ISD::BSWAP:
3292 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003293 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003294 N->getOperand(0).hasOneUse() &&
3295 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3296 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003297 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003298 // Create the byte-swapping load.
3299 std::vector<MVT::ValueType> VTs;
3300 VTs.push_back(MVT::i32);
3301 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00003302 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00003303 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003304 LD->getChain(), // Chain
3305 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00003306 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00003307 DAG.getValueType(N->getValueType(0)) // VT
3308 };
3309 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003310
3311 // If this is an i16 load, insert the truncate.
3312 SDOperand ResVal = BSLoad;
3313 if (N->getValueType(0) == MVT::i16)
3314 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3315
3316 // First, combine the bswap away. This makes the value produced by the
3317 // load dead.
3318 DCI.CombineTo(N, ResVal);
3319
3320 // Next, combine the load away, we give it a bogus result value but a real
3321 // chain result. The result value is dead because the bswap is dead.
3322 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3323
3324 // Return N so it doesn't get rechecked!
3325 return SDOperand(N, 0);
3326 }
3327
Chris Lattner51269842006-03-01 05:50:56 +00003328 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003329 case PPCISD::VCMP: {
3330 // If a VCMPo node already exists with exactly the same operands as this
3331 // node, use its result instead of this node (VCMPo computes both a CR6 and
3332 // a normal output).
3333 //
3334 if (!N->getOperand(0).hasOneUse() &&
3335 !N->getOperand(1).hasOneUse() &&
3336 !N->getOperand(2).hasOneUse()) {
3337
3338 // Scan all of the users of the LHS, looking for VCMPo's that match.
3339 SDNode *VCMPoNode = 0;
3340
3341 SDNode *LHSN = N->getOperand(0).Val;
3342 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3343 UI != E; ++UI)
3344 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3345 (*UI)->getOperand(1) == N->getOperand(1) &&
3346 (*UI)->getOperand(2) == N->getOperand(2) &&
3347 (*UI)->getOperand(0) == N->getOperand(0)) {
3348 VCMPoNode = *UI;
3349 break;
3350 }
3351
Chris Lattner00901202006-04-18 18:28:22 +00003352 // If there is no VCMPo node, or if the flag value has a single use, don't
3353 // transform this.
3354 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3355 break;
3356
3357 // Look at the (necessarily single) use of the flag value. If it has a
3358 // chain, this transformation is more complex. Note that multiple things
3359 // could use the value result, which we should ignore.
3360 SDNode *FlagUser = 0;
3361 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3362 FlagUser == 0; ++UI) {
3363 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3364 SDNode *User = *UI;
3365 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3366 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3367 FlagUser = User;
3368 break;
3369 }
3370 }
3371 }
3372
3373 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3374 // give up for right now.
3375 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003376 return SDOperand(VCMPoNode, 0);
3377 }
3378 break;
3379 }
Chris Lattner90564f22006-04-18 17:59:36 +00003380 case ISD::BR_CC: {
3381 // If this is a branch on an altivec predicate comparison, lower this so
3382 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3383 // lowering is done pre-legalize, because the legalizer lowers the predicate
3384 // compare down to code that is difficult to reassemble.
3385 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3386 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3387 int CompareOpc;
3388 bool isDot;
3389
3390 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3391 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3392 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3393 assert(isDot && "Can't compare against a vector result!");
3394
3395 // If this is a comparison against something other than 0/1, then we know
3396 // that the condition is never/always true.
3397 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3398 if (Val != 0 && Val != 1) {
3399 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3400 return N->getOperand(0);
3401 // Always !=, turn it into an unconditional branch.
3402 return DAG.getNode(ISD::BR, MVT::Other,
3403 N->getOperand(0), N->getOperand(4));
3404 }
3405
3406 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3407
3408 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003409 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003410 SDOperand Ops[] = {
3411 LHS.getOperand(2), // LHS of compare
3412 LHS.getOperand(3), // RHS of compare
3413 DAG.getConstant(CompareOpc, MVT::i32)
3414 };
Chris Lattner90564f22006-04-18 17:59:36 +00003415 VTs.push_back(LHS.getOperand(2).getValueType());
3416 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003417 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003418
3419 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003420 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003421 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3422 default: // Can't happen, don't crash on invalid number though.
3423 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003424 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003425 break;
3426 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003427 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003428 break;
3429 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003430 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003431 break;
3432 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003433 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003434 break;
3435 }
3436
3437 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003438 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003439 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003440 N->getOperand(4), CompNode.getValue(1));
3441 }
3442 break;
3443 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003444 }
3445
3446 return SDOperand();
3447}
3448
Chris Lattner1a635d62006-04-14 06:01:58 +00003449//===----------------------------------------------------------------------===//
3450// Inline Assembly Support
3451//===----------------------------------------------------------------------===//
3452
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003453void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003454 APInt Mask,
3455 APInt &KnownZero,
3456 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003457 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003458 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003459 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003460 switch (Op.getOpcode()) {
3461 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003462 case PPCISD::LBRX: {
3463 // lhbrx is known to have the top bits cleared out.
3464 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3465 KnownZero = 0xFFFF0000;
3466 break;
3467 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003468 case ISD::INTRINSIC_WO_CHAIN: {
3469 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3470 default: break;
3471 case Intrinsic::ppc_altivec_vcmpbfp_p:
3472 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3473 case Intrinsic::ppc_altivec_vcmpequb_p:
3474 case Intrinsic::ppc_altivec_vcmpequh_p:
3475 case Intrinsic::ppc_altivec_vcmpequw_p:
3476 case Intrinsic::ppc_altivec_vcmpgefp_p:
3477 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3478 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3479 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3480 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3481 case Intrinsic::ppc_altivec_vcmpgtub_p:
3482 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3483 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3484 KnownZero = ~1U; // All bits but the low one are known to be zero.
3485 break;
3486 }
3487 }
3488 }
3489}
3490
3491
Chris Lattner4234f572007-03-25 02:14:49 +00003492/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003493/// constraint it is for this target.
3494PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003495PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3496 if (Constraint.size() == 1) {
3497 switch (Constraint[0]) {
3498 default: break;
3499 case 'b':
3500 case 'r':
3501 case 'f':
3502 case 'v':
3503 case 'y':
3504 return C_RegisterClass;
3505 }
3506 }
3507 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003508}
3509
Chris Lattner331d1bc2006-11-02 01:44:04 +00003510std::pair<unsigned, const TargetRegisterClass*>
3511PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3512 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003513 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003514 // GCC RS6000 Constraint Letters
3515 switch (Constraint[0]) {
3516 case 'b': // R1-R31
3517 case 'r': // R0-R31
3518 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3519 return std::make_pair(0U, PPC::G8RCRegisterClass);
3520 return std::make_pair(0U, PPC::GPRCRegisterClass);
3521 case 'f':
3522 if (VT == MVT::f32)
3523 return std::make_pair(0U, PPC::F4RCRegisterClass);
3524 else if (VT == MVT::f64)
3525 return std::make_pair(0U, PPC::F8RCRegisterClass);
3526 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003527 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003528 return std::make_pair(0U, PPC::VRRCRegisterClass);
3529 case 'y': // crrc
3530 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003531 }
3532 }
3533
Chris Lattner331d1bc2006-11-02 01:44:04 +00003534 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003535}
Chris Lattner763317d2006-02-07 00:47:13 +00003536
Chris Lattner331d1bc2006-11-02 01:44:04 +00003537
Chris Lattner48884cd2007-08-25 00:47:38 +00003538/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3539/// vector. If it is invalid, don't add anything to Ops.
3540void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3541 std::vector<SDOperand>&Ops,
3542 SelectionDAG &DAG) {
3543 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003544 switch (Letter) {
3545 default: break;
3546 case 'I':
3547 case 'J':
3548 case 'K':
3549 case 'L':
3550 case 'M':
3551 case 'N':
3552 case 'O':
3553 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003554 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003555 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003556 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003557 switch (Letter) {
3558 default: assert(0 && "Unknown constraint letter!");
3559 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003560 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003561 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003562 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003563 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3564 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003565 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003566 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003567 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003568 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003569 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003570 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003571 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003572 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003573 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003574 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003575 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003576 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003577 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003578 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003579 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003580 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003581 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003582 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003583 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003584 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003585 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003586 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003587 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003588 }
3589 break;
3590 }
3591 }
3592
Chris Lattner48884cd2007-08-25 00:47:38 +00003593 if (Result.Val) {
3594 Ops.push_back(Result);
3595 return;
3596 }
3597
Chris Lattner763317d2006-02-07 00:47:13 +00003598 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003599 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003600}
Evan Chengc4c62572006-03-13 23:20:37 +00003601
Chris Lattnerc9addb72007-03-30 23:15:24 +00003602// isLegalAddressingMode - Return true if the addressing mode represented
3603// by AM is legal for this target, for a load/store of the specified type.
3604bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3605 const Type *Ty) const {
3606 // FIXME: PPC does not allow r+i addressing modes for vectors!
3607
3608 // PPC allows a sign-extended 16-bit immediate field.
3609 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3610 return false;
3611
3612 // No global is ever allowed as a base.
3613 if (AM.BaseGV)
3614 return false;
3615
3616 // PPC only support r+r,
3617 switch (AM.Scale) {
3618 case 0: // "r+i" or just "i", depending on HasBaseReg.
3619 break;
3620 case 1:
3621 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3622 return false;
3623 // Otherwise we have r+r or r+i.
3624 break;
3625 case 2:
3626 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3627 return false;
3628 // Allow 2*r as r+r.
3629 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003630 default:
3631 // No other scales are supported.
3632 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003633 }
3634
3635 return true;
3636}
3637
Evan Chengc4c62572006-03-13 23:20:37 +00003638/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003639/// as the offset of the target addressing mode for load / store of the
3640/// given type.
3641bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003642 // PPC allows a sign-extended 16-bit immediate field.
3643 return (V > -(1 << 16) && V < (1 << 16)-1);
3644}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003645
3646bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003647 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003648}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003649
Chris Lattner3fc027d2007-12-08 06:59:59 +00003650SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3651 // Depths > 0 not supported yet!
3652 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3653 return SDOperand();
3654
3655 MachineFunction &MF = DAG.getMachineFunction();
3656 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3657 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3658 if (RAIdx == 0) {
3659 bool isPPC64 = PPCSubTarget.isPPC64();
3660 int Offset =
3661 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3662
3663 // Set up a frame object for the return address.
3664 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3665
3666 // Remember it for next time.
3667 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3668
3669 // Make sure the function really does not optimize away the store of the RA
3670 // to the stack.
3671 FuncInfo->setLRStoreRequired();
3672 }
3673
3674 // Just load the return address off the stack.
3675 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3676 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3677}
3678
3679SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003680 // Depths > 0 not supported yet!
3681 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3682 return SDOperand();
3683
3684 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3685 bool isPPC64 = PtrVT == MVT::i64;
3686
3687 MachineFunction &MF = DAG.getMachineFunction();
3688 MachineFrameInfo *MFI = MF.getFrameInfo();
3689 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3690 && MFI->getStackSize();
3691
3692 if (isPPC64)
3693 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003694 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003695 else
3696 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3697 MVT::i32);
3698}