blob: dee3150fee35a67c5cc1449a21ee19b743c9b747 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000093 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
97 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100
101 // Promote all bit-wise operations.
102 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000104 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
105 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000107 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000108 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000110 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000111 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000112 }
Bob Wilson16330762009-09-16 00:17:28 +0000113
114 // Neon does not support vector divide/remainder operations.
115 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
119 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121}
122
Owen Andersone50ed302009-08-10 22:56:29 +0000123void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000126}
127
Owen Andersone50ed302009-08-10 22:56:29 +0000128void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000129 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
134 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000135 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000136
Chris Lattner80ec2792009-08-02 00:34:36 +0000137 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000138}
139
Evan Chenga8e29892007-01-19 07:51:42 +0000140ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000141 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000142 Subtarget = &TM.getSubtarget<ARMSubtarget>();
143
Evan Chengb1df8f22007-04-27 08:15:43 +0000144 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000145 // Uses VFP for Thumb libfuncs if available.
146 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
147 // Single-precision floating-point arithmetic.
148 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
149 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
150 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
151 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 // Double-precision floating-point arithmetic.
154 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
155 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
156 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
157 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Single-precision comparisons.
160 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
161 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
162 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
163 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
164 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
165 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
166 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
167 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000168
Evan Chengb1df8f22007-04-27 08:15:43 +0000169 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
175 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
176 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Double-precision comparisons.
179 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
180 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
181 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
182 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
183 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
184 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
185 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
186 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Evan Chengb1df8f22007-04-27 08:15:43 +0000188 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 // Floating-point to integer conversions.
198 // i64 conversions are done via library routines even when generating VFP
199 // instructions, so use the same ones.
200 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
202 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
203 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 // Conversions between floating types.
206 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
207 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
208
209 // Integer to floating-point conversions.
210 // i64 conversions are done via library routines even when generating VFP
211 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000212 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
213 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
215 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
216 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
217 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
218 }
Evan Chenga8e29892007-01-19 07:51:42 +0000219 }
220
Bob Wilson2f954612009-05-22 17:38:41 +0000221 // These libcalls are not available in 32-bit.
222 setLibcallName(RTLIB::SHL_I128, 0);
223 setLibcallName(RTLIB::SRL_I128, 0);
224 setLibcallName(RTLIB::SRA_I128, 0);
225
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000226 // Libcalls should use the AAPCS base standard ABI, even if hard float
227 // is in effect, as per the ARM RTABI specification, section 4.1.2.
228 if (Subtarget->isAAPCS_ABI()) {
229 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
230 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
231 CallingConv::ARM_AAPCS);
232 }
233 }
234
David Goodwinf1daf7d2009-07-08 23:10:31 +0000235 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000237 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000239 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
241 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000242
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000245
246 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addDRTypeForNEON(MVT::v2f32);
248 addDRTypeForNEON(MVT::v8i8);
249 addDRTypeForNEON(MVT::v4i16);
250 addDRTypeForNEON(MVT::v2i32);
251 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000252
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 addQRTypeForNEON(MVT::v4f32);
254 addQRTypeForNEON(MVT::v2f64);
255 addQRTypeForNEON(MVT::v16i8);
256 addQRTypeForNEON(MVT::v8i16);
257 addQRTypeForNEON(MVT::v4i32);
258 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000259
Bob Wilson74dc72e2009-09-15 23:55:57 +0000260 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
261 // neither Neon nor VFP support any arithmetic operations on it.
262 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
263 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
264 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
265 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
266 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
267 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
268 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
269 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
270 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
272 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
273 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
274 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
275 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
276 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
277 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
279 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
280 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
281 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
282 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
283 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
284 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
285 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
286
Bob Wilson642b3292009-09-16 00:32:15 +0000287 // Neon does not support some operations on v1i64 and v2i64 types.
288 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
289 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
290 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
291 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
292
Bob Wilson5bafff32009-06-22 23:27:02 +0000293 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
294 setTargetDAGCombine(ISD::SHL);
295 setTargetDAGCombine(ISD::SRL);
296 setTargetDAGCombine(ISD::SRA);
297 setTargetDAGCombine(ISD::SIGN_EXTEND);
298 setTargetDAGCombine(ISD::ZERO_EXTEND);
299 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000300 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000301 }
302
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000303 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000304
305 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000308 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000310
Evan Chenga8e29892007-01-19 07:51:42 +0000311 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000312 if (!Subtarget->isThumb1Only()) {
313 for (unsigned im = (unsigned)ISD::PRE_INC;
314 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setIndexedLoadAction(im, MVT::i1, Legal);
316 setIndexedLoadAction(im, MVT::i8, Legal);
317 setIndexedLoadAction(im, MVT::i16, Legal);
318 setIndexedLoadAction(im, MVT::i32, Legal);
319 setIndexedStoreAction(im, MVT::i1, Legal);
320 setIndexedStoreAction(im, MVT::i8, Legal);
321 setIndexedStoreAction(im, MVT::i16, Legal);
322 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000323 }
Evan Chenga8e29892007-01-19 07:51:42 +0000324 }
325
326 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000327 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::MUL, MVT::i64, Expand);
329 setOperationAction(ISD::MULHU, MVT::i32, Expand);
330 setOperationAction(ISD::MULHS, MVT::i32, Expand);
331 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
332 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::MUL, MVT::i64, Expand);
335 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000336 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000339 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000340 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000341 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SRL, MVT::i64, Custom);
343 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000344
345 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000347 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000349 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000351
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000352 // Only ARMv6 has BSWAP.
353 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000355
Evan Chenga8e29892007-01-19 07:51:42 +0000356 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SDIV, MVT::i32, Expand);
358 setOperationAction(ISD::UDIV, MVT::i32, Expand);
359 setOperationAction(ISD::SREM, MVT::i32, Expand);
360 setOperationAction(ISD::UREM, MVT::i32, Expand);
361 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
362 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
365 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
366 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
367 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000368 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART, MVT::Other, Custom);
372 setOperationAction(ISD::VAARG, MVT::Other, Expand);
373 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
374 setOperationAction(ISD::VAEND, MVT::Other, Expand);
375 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
376 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000377 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
378 // FIXME: Shouldn't need this, since no register is used, but the legalizer
379 // doesn't yet know how to not do that for SjLj.
380 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000381 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000383 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000385 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Evan Chengd27c9fc2009-07-03 01:43:10 +0000387 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000394 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
395 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
398 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::SETCC, MVT::i32, Expand);
402 setOperationAction(ISD::SETCC, MVT::f32, Expand);
403 setOperationAction(ISD::SETCC, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT, MVT::i32, Expand);
405 setOperationAction(ISD::SELECT, MVT::f32, Expand);
406 setOperationAction(ISD::SELECT, MVT::f64, Expand);
407 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
408 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
409 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
412 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
413 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
414 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
415 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000416
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000417 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::FSIN, MVT::f64, Expand);
419 setOperationAction(ISD::FSIN, MVT::f32, Expand);
420 setOperationAction(ISD::FCOS, MVT::f32, Expand);
421 setOperationAction(ISD::FCOS, MVT::f64, Expand);
422 setOperationAction(ISD::FREM, MVT::f64, Expand);
423 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000424 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
426 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000427 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FPOW, MVT::f64, Expand);
429 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000430
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000431 // Various VFP goodness
432 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000433 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
434 if (Subtarget->hasVFP2()) {
435 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
436 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
437 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
438 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
439 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000440 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000441 if (!Subtarget->hasFP16()) {
442 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
443 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000444 }
Evan Cheng110cf482008-04-01 01:50:16 +0000445 }
Evan Chenga8e29892007-01-19 07:51:42 +0000446
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000447 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000448 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000449 setTargetDAGCombine(ISD::ADD);
450 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000451
Evan Chenga8e29892007-01-19 07:51:42 +0000452 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000453 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000454
Evan Chengbc9b7542009-08-15 07:59:10 +0000455 // FIXME: If-converter should use instruction latency to determine
456 // profitability rather than relying on fixed limits.
457 if (Subtarget->getCPUString() == "generic") {
458 // Generic (and overly aggressive) if-conversion limits.
459 setIfCvtBlockSizeLimit(10);
460 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000461 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000462 setIfCvtBlockSizeLimit(3);
463 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000464 } else if (Subtarget->hasV6Ops()) {
465 setIfCvtBlockSizeLimit(2);
466 setIfCvtDupBlockSizeLimit(1);
467 } else {
468 setIfCvtBlockSizeLimit(3);
469 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000470 }
471
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000472 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000473 // Do not enable CodePlacementOpt for now: it currently runs after the
474 // ARMConstantIslandPass and messes up branch relaxation and placement
475 // of constant islands.
476 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000477}
478
Evan Chenga8e29892007-01-19 07:51:42 +0000479const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
480 switch (Opcode) {
481 default: return 0;
482 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000483 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
484 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000485 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000486 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
487 case ARMISD::tCALL: return "ARMISD::tCALL";
488 case ARMISD::BRCOND: return "ARMISD::BRCOND";
489 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000490 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000491 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
492 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
493 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000494 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000495 case ARMISD::CMPFP: return "ARMISD::CMPFP";
496 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
497 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
498 case ARMISD::CMOV: return "ARMISD::CMOV";
499 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000500
Jim Grosbach3482c802010-01-18 19:58:49 +0000501 case ARMISD::RBIT: return "ARMISD::RBIT";
502
Bob Wilson76a312b2010-03-19 22:51:32 +0000503 case ARMISD::FTOSI: return "ARMISD::FTOSI";
504 case ARMISD::FTOUI: return "ARMISD::FTOUI";
505 case ARMISD::SITOF: return "ARMISD::SITOF";
506 case ARMISD::UITOF: return "ARMISD::UITOF";
507
Evan Chenga8e29892007-01-19 07:51:42 +0000508 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
509 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
510 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000511
Jim Grosbache5165492009-11-09 00:11:35 +0000512 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
513 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000514
Evan Chengc5942082009-10-28 06:55:03 +0000515 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
516 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
517
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000518 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000519
Evan Cheng86198642009-08-07 00:34:42 +0000520 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
521
Jim Grosbach3728e962009-12-10 00:11:09 +0000522 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
523 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
524
Bob Wilson5bafff32009-06-22 23:27:02 +0000525 case ARMISD::VCEQ: return "ARMISD::VCEQ";
526 case ARMISD::VCGE: return "ARMISD::VCGE";
527 case ARMISD::VCGEU: return "ARMISD::VCGEU";
528 case ARMISD::VCGT: return "ARMISD::VCGT";
529 case ARMISD::VCGTU: return "ARMISD::VCGTU";
530 case ARMISD::VTST: return "ARMISD::VTST";
531
532 case ARMISD::VSHL: return "ARMISD::VSHL";
533 case ARMISD::VSHRs: return "ARMISD::VSHRs";
534 case ARMISD::VSHRu: return "ARMISD::VSHRu";
535 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
536 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
537 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
538 case ARMISD::VSHRN: return "ARMISD::VSHRN";
539 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
540 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
541 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
542 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
543 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
544 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
545 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
546 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
547 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
548 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
549 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
550 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
551 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
552 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000553 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000554 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000555 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000556 case ARMISD::VREV64: return "ARMISD::VREV64";
557 case ARMISD::VREV32: return "ARMISD::VREV32";
558 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000559 case ARMISD::VZIP: return "ARMISD::VZIP";
560 case ARMISD::VUZP: return "ARMISD::VUZP";
561 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000562 case ARMISD::FMAX: return "ARMISD::FMAX";
563 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000564 }
565}
566
Bill Wendlingb4202b82009-07-01 18:50:55 +0000567/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000568unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000569 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000570}
571
Evan Chenga8e29892007-01-19 07:51:42 +0000572//===----------------------------------------------------------------------===//
573// Lowering Code
574//===----------------------------------------------------------------------===//
575
Evan Chenga8e29892007-01-19 07:51:42 +0000576/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
577static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
578 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000579 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000580 case ISD::SETNE: return ARMCC::NE;
581 case ISD::SETEQ: return ARMCC::EQ;
582 case ISD::SETGT: return ARMCC::GT;
583 case ISD::SETGE: return ARMCC::GE;
584 case ISD::SETLT: return ARMCC::LT;
585 case ISD::SETLE: return ARMCC::LE;
586 case ISD::SETUGT: return ARMCC::HI;
587 case ISD::SETUGE: return ARMCC::HS;
588 case ISD::SETULT: return ARMCC::LO;
589 case ISD::SETULE: return ARMCC::LS;
590 }
591}
592
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000593/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
594static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000595 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000596 CondCode2 = ARMCC::AL;
597 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000598 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ISD::SETEQ:
600 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
601 case ISD::SETGT:
602 case ISD::SETOGT: CondCode = ARMCC::GT; break;
603 case ISD::SETGE:
604 case ISD::SETOGE: CondCode = ARMCC::GE; break;
605 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000606 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000607 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
608 case ISD::SETO: CondCode = ARMCC::VC; break;
609 case ISD::SETUO: CondCode = ARMCC::VS; break;
610 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
611 case ISD::SETUGT: CondCode = ARMCC::HI; break;
612 case ISD::SETUGE: CondCode = ARMCC::PL; break;
613 case ISD::SETLT:
614 case ISD::SETULT: CondCode = ARMCC::LT; break;
615 case ISD::SETLE:
616 case ISD::SETULE: CondCode = ARMCC::LE; break;
617 case ISD::SETNE:
618 case ISD::SETUNE: CondCode = ARMCC::NE; break;
619 }
Evan Chenga8e29892007-01-19 07:51:42 +0000620}
621
Bob Wilson1f595bb2009-04-17 19:07:39 +0000622//===----------------------------------------------------------------------===//
623// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000624//===----------------------------------------------------------------------===//
625
626#include "ARMGenCallingConv.inc"
627
628// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000629static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000630 CCValAssign::LocInfo &LocInfo,
631 CCState &State, bool CanFail) {
632 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
633
634 // Try to get the first register.
635 if (unsigned Reg = State.AllocateReg(RegList, 4))
636 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
637 else {
638 // For the 2nd half of a v2f64, do not fail.
639 if (CanFail)
640 return false;
641
642 // Put the whole thing on the stack.
643 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
644 State.AllocateStack(8, 4),
645 LocVT, LocInfo));
646 return true;
647 }
648
649 // Try to get the second register.
650 if (unsigned Reg = State.AllocateReg(RegList, 4))
651 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
652 else
653 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
654 State.AllocateStack(4, 4),
655 LocVT, LocInfo));
656 return true;
657}
658
Owen Andersone50ed302009-08-10 22:56:29 +0000659static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000660 CCValAssign::LocInfo &LocInfo,
661 ISD::ArgFlagsTy &ArgFlags,
662 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000663 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
664 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000666 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
667 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000668 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000669}
670
671// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000672static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000673 CCValAssign::LocInfo &LocInfo,
674 CCState &State, bool CanFail) {
675 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
676 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
677
678 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
679 if (Reg == 0) {
680 // For the 2nd half of a v2f64, do not just fail.
681 if (CanFail)
682 return false;
683
684 // Put the whole thing on the stack.
685 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
686 State.AllocateStack(8, 8),
687 LocVT, LocInfo));
688 return true;
689 }
690
691 unsigned i;
692 for (i = 0; i < 2; ++i)
693 if (HiRegList[i] == Reg)
694 break;
695
696 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
697 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
698 LocVT, LocInfo));
699 return true;
700}
701
Owen Andersone50ed302009-08-10 22:56:29 +0000702static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000703 CCValAssign::LocInfo &LocInfo,
704 ISD::ArgFlagsTy &ArgFlags,
705 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000706 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
707 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
710 return false;
711 return true; // we handled it
712}
713
Owen Andersone50ed302009-08-10 22:56:29 +0000714static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000715 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000716 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
717 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
718
Bob Wilsone65586b2009-04-17 20:40:45 +0000719 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
720 if (Reg == 0)
721 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722
Bob Wilsone65586b2009-04-17 20:40:45 +0000723 unsigned i;
724 for (i = 0; i < 2; ++i)
725 if (HiRegList[i] == Reg)
726 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000727
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000729 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000730 LocVT, LocInfo));
731 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732}
733
Owen Andersone50ed302009-08-10 22:56:29 +0000734static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735 CCValAssign::LocInfo &LocInfo,
736 ISD::ArgFlagsTy &ArgFlags,
737 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
739 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000742 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000743}
744
Owen Andersone50ed302009-08-10 22:56:29 +0000745static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746 CCValAssign::LocInfo &LocInfo,
747 ISD::ArgFlagsTy &ArgFlags,
748 CCState &State) {
749 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
750 State);
751}
752
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000753/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
754/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000755CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 bool Return,
757 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000758 switch (CC) {
759 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000760 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 case CallingConv::C:
762 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000763 // Use target triple & subtarget features to do actual dispatch.
764 if (Subtarget->isAAPCS_ABI()) {
765 if (Subtarget->hasVFP2() &&
766 FloatABIType == FloatABI::Hard && !isVarArg)
767 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
768 else
769 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
770 } else
771 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000772 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000773 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000774 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000775 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000776 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000777 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000778 }
779}
780
Dan Gohman98ca4f22009-08-05 01:29:28 +0000781/// LowerCallResult - Lower the result values of a call into the
782/// appropriate copies out of appropriate physical registers.
783SDValue
784ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000785 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000786 const SmallVectorImpl<ISD::InputArg> &Ins,
787 DebugLoc dl, SelectionDAG &DAG,
788 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789
Bob Wilson1f595bb2009-04-17 19:07:39 +0000790 // Assign locations to each value returned by this call.
791 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000792 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000793 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000794 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000795 CCAssignFnForNode(CallConv, /* Return*/ true,
796 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000797
798 // Copy all of the result registers out of their specified physreg.
799 for (unsigned i = 0; i != RVLocs.size(); ++i) {
800 CCValAssign VA = RVLocs[i];
801
Bob Wilson80915242009-04-25 00:33:20 +0000802 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000804 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000807 Chain = Lo.getValue(1);
808 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000811 InFlag);
812 Chain = Hi.getValue(1);
813 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000814 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 if (VA.getLocVT() == MVT::v2f64) {
817 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
818 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
819 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000820
821 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000823 Chain = Lo.getValue(1);
824 InFlag = Lo.getValue(2);
825 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 Chain = Hi.getValue(1);
828 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000829 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
831 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000832 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000833 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000834 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
835 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000836 Chain = Val.getValue(1);
837 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000838 }
Bob Wilson80915242009-04-25 00:33:20 +0000839
840 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000841 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000842 case CCValAssign::Full: break;
843 case CCValAssign::BCvt:
844 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
845 break;
846 }
847
Dan Gohman98ca4f22009-08-05 01:29:28 +0000848 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849 }
850
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852}
853
854/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
855/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000856/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000857/// a byval function parameter.
858/// Sometimes what we are copying is the end of a larger object, the part that
859/// does not fit in registers.
860static SDValue
861CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
862 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
863 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000866 /*isVolatile=*/false, /*AlwaysInline=*/false,
867 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868}
869
Bob Wilsondee46d72009-04-17 20:35:10 +0000870/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000872ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
873 SDValue StackPtr, SDValue Arg,
874 DebugLoc dl, SelectionDAG &DAG,
875 const CCValAssign &VA,
876 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000877 unsigned LocMemOffset = VA.getLocMemOffset();
878 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
879 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
880 if (Flags.isByVal()) {
881 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
882 }
883 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000884 PseudoSourceValue::getStack(), LocMemOffset,
885 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000886}
887
Dan Gohman98ca4f22009-08-05 01:29:28 +0000888void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000889 SDValue Chain, SDValue &Arg,
890 RegsToPassVector &RegsToPass,
891 CCValAssign &VA, CCValAssign &NextVA,
892 SDValue &StackPtr,
893 SmallVector<SDValue, 8> &MemOpChains,
894 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000895
Jim Grosbache5165492009-11-09 00:11:35 +0000896 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
899
900 if (NextVA.isRegLoc())
901 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
902 else {
903 assert(NextVA.isMemLoc());
904 if (StackPtr.getNode() == 0)
905 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
906
Dan Gohman98ca4f22009-08-05 01:29:28 +0000907 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
908 dl, DAG, NextVA,
909 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000910 }
911}
912
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000914/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
915/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000917ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000918 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000919 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000920 const SmallVectorImpl<ISD::OutputArg> &Outs,
921 const SmallVectorImpl<ISD::InputArg> &Ins,
922 DebugLoc dl, SelectionDAG &DAG,
923 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000924 // ARM target does not yet support tail call optimization.
925 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000926
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 // Analyze operands of the call, assigning locations to each operand.
928 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
930 *DAG.getContext());
931 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000932 CCAssignFnForNode(CallConv, /* Return*/ false,
933 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000934
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935 // Get a count of how many bytes are to be pushed on the stack.
936 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000937
938 // Adjust the stack pointer for the new arguments...
939 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000940 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000941
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000942 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000943
Bob Wilson5bafff32009-06-22 23:27:02 +0000944 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bob Wilson1f595bb2009-04-17 19:07:39 +0000947 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000948 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000949 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
950 i != e;
951 ++i, ++realArgIdx) {
952 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000953 SDValue Arg = Outs[realArgIdx].Val;
954 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000955
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956 // Promote the value if needed.
957 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000958 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 case CCValAssign::Full: break;
960 case CCValAssign::SExt:
961 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
962 break;
963 case CCValAssign::ZExt:
964 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
965 break;
966 case CCValAssign::AExt:
967 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
968 break;
969 case CCValAssign::BCvt:
970 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
971 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000972 }
973
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000974 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 if (VA.getLocVT() == MVT::v2f64) {
977 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
978 DAG.getConstant(0, MVT::i32));
979 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
980 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981
Dan Gohman98ca4f22009-08-05 01:29:28 +0000982 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000983 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
984
985 VA = ArgLocs[++i]; // skip ahead to next loc
986 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000988 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
989 } else {
990 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000991
Dan Gohman98ca4f22009-08-05 01:29:28 +0000992 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
993 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000994 }
995 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000998 }
999 } else if (VA.isRegLoc()) {
1000 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1001 } else {
1002 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001003
Dan Gohman98ca4f22009-08-05 01:29:28 +00001004 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1005 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006 }
Evan Chenga8e29892007-01-19 07:51:42 +00001007 }
1008
1009 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001011 &MemOpChains[0], MemOpChains.size());
1012
1013 // Build a sequence of copy-to-reg nodes chained together with token chain
1014 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001015 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001018 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001019 InFlag = Chain.getValue(1);
1020 }
1021
Bill Wendling056292f2008-09-16 21:48:12 +00001022 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1023 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1024 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001025 bool isDirect = false;
1026 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001027 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001028 MachineFunction &MF = DAG.getMachineFunction();
1029 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001030 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1031 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001032 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001033 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001034 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001035 getTargetMachine().getRelocationModel() != Reloc::Static;
1036 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001037 // ARM call to a local ARM function is predicable.
1038 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001039 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001040 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001041 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001042 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001043 ARMPCLabelIndex,
1044 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001045 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001047 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001048 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001049 PseudoSourceValue::getConstantPool(), 0,
1050 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001051 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001052 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001053 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001054 } else
1055 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001056 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001057 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001058 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001059 getTargetMachine().getRelocationModel() != Reloc::Static;
1060 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001061 // tBX takes a register source operand.
1062 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001063 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001064 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001065 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001066 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001067 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001069 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001070 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001071 PseudoSourceValue::getConstantPool(), 0,
1072 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001073 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001074 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001075 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001076 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001077 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001078 }
1079
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001080 // FIXME: handle tail calls differently.
1081 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001082 if (Subtarget->isThumb()) {
1083 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001084 CallOpc = ARMISD::CALL_NOLINK;
1085 else
1086 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1087 } else {
1088 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001089 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1090 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001091 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001092 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001093 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001095 InFlag = Chain.getValue(1);
1096 }
1097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001099 Ops.push_back(Chain);
1100 Ops.push_back(Callee);
1101
1102 // Add argument registers to the end of the list so that they are known live
1103 // into the call.
1104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1105 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1106 RegsToPass[i].second.getValueType()));
1107
Gabor Greifba36cb52008-08-28 21:40:38 +00001108 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001109 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001110 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001112 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001113 InFlag = Chain.getValue(1);
1114
Chris Lattnere563bbc2008-10-11 22:08:30 +00001115 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1116 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001118 InFlag = Chain.getValue(1);
1119
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120 // Handle result values, copying them out of physregs into vregs that we
1121 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1123 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001124}
1125
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126SDValue
1127ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001128 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 const SmallVectorImpl<ISD::OutputArg> &Outs,
1130 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001131
Bob Wilsondee46d72009-04-17 20:35:10 +00001132 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134
Bob Wilsondee46d72009-04-17 20:35:10 +00001135 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1137 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001140 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1141 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142
1143 // If this is the first return lowered for this function, add
1144 // the regs to the liveout set for the function.
1145 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1146 for (unsigned i = 0; i != RVLocs.size(); ++i)
1147 if (RVLocs[i].isRegLoc())
1148 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001149 }
1150
Bob Wilson1f595bb2009-04-17 19:07:39 +00001151 SDValue Flag;
1152
1153 // Copy the result values into the output registers.
1154 for (unsigned i = 0, realRVLocIdx = 0;
1155 i != RVLocs.size();
1156 ++i, ++realRVLocIdx) {
1157 CCValAssign &VA = RVLocs[i];
1158 assert(VA.isRegLoc() && "Can only return in registers!");
1159
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161
1162 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001163 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 case CCValAssign::Full: break;
1165 case CCValAssign::BCvt:
1166 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1167 break;
1168 }
1169
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1174 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001175 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001177
1178 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1179 Flag = Chain.getValue(1);
1180 VA = RVLocs[++i]; // skip ahead to next loc
1181 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1182 HalfGPRs.getValue(1), Flag);
1183 Flag = Chain.getValue(1);
1184 VA = RVLocs[++i]; // skip ahead to next loc
1185
1186 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1188 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 }
1190 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1191 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001192 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001193 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001194 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001195 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 VA = RVLocs[++i]; // skip ahead to next loc
1197 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1198 Flag);
1199 } else
1200 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1201
Bob Wilsondee46d72009-04-17 20:35:10 +00001202 // Guarantee that all emitted copies are
1203 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001204 Flag = Chain.getValue(1);
1205 }
1206
1207 SDValue result;
1208 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001212
1213 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001214}
1215
Bob Wilsonb62d2572009-11-03 00:02:05 +00001216// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1217// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1218// one of the above mentioned nodes. It has to be wrapped because otherwise
1219// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1220// be used to form addressing mode. These wrapped nodes will be selected
1221// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001222static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001224 // FIXME there is no actual debug info here
1225 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001226 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001227 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001228 if (CP->isMachineConstantPoolEntry())
1229 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1230 CP->getAlignment());
1231 else
1232 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1233 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001235}
1236
Bob Wilsonddb16df2009-10-30 05:45:42 +00001237SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001238 MachineFunction &MF = DAG.getMachineFunction();
1239 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1240 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001241 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001242 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001243 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001244 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1245 SDValue CPAddr;
1246 if (RelocM == Reloc::Static) {
1247 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1248 } else {
1249 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001250 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001251 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1252 ARMCP::CPBlockAddress,
1253 PCAdj);
1254 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1255 }
1256 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1257 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001258 PseudoSourceValue::getConstantPool(), 0,
1259 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001260 if (RelocM == Reloc::Static)
1261 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001262 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001263 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001264}
1265
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001267SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001268ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1269 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001270 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001271 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001272 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001273 MachineFunction &MF = DAG.getMachineFunction();
1274 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1275 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001276 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001277 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001278 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001279 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001281 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001282 PseudoSourceValue::getConstantPool(), 0,
1283 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001285
Evan Chenge7e0d622009-11-06 22:24:13 +00001286 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001287 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001288
1289 // call __tls_get_addr.
1290 ArgListTy Args;
1291 ArgListEntry Entry;
1292 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001293 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001294 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001295 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001296 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001297 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1298 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001300 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001301 return CallResult.first;
1302}
1303
1304// Lower ISD::GlobalTLSAddress using the "initial exec" or
1305// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001306SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001307ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001308 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001310 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001311 SDValue Offset;
1312 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001313 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001314 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001316
Chris Lattner4fb63d02009-07-15 04:12:33 +00001317 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001318 MachineFunction &MF = DAG.getMachineFunction();
1319 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1320 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1321 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001322 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1323 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001324 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001325 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001326 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001328 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001329 PseudoSourceValue::getConstantPool(), 0,
1330 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331 Chain = Offset.getValue(1);
1332
Evan Chenge7e0d622009-11-06 22:24:13 +00001333 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001335
Evan Cheng9eda6892009-10-31 03:39:36 +00001336 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001337 PseudoSourceValue::getConstantPool(), 0,
1338 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001339 } else {
1340 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001341 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001342 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001344 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001345 PseudoSourceValue::getConstantPool(), 0,
1346 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001347 }
1348
1349 // The address of the thread local variable is the add of the thread
1350 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001352}
1353
Dan Gohman475871a2008-07-27 21:46:04 +00001354SDValue
1355ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001356 // TODO: implement the "local dynamic" model
1357 assert(Subtarget->isTargetELF() &&
1358 "TLS not implemented for non-ELF targets");
1359 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1360 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1361 // otherwise use the "Local Exec" TLS Model
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1363 return LowerToTLSGeneralDynamicModel(GA, DAG);
1364 else
1365 return LowerToTLSExecModels(GA, DAG);
1366}
1367
Dan Gohman475871a2008-07-27 21:46:04 +00001368SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001369 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001371 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001372 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1373 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1374 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001375 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001376 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001377 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001378 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001379 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001380 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001381 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001382 PseudoSourceValue::getConstantPool(), 0,
1383 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001384 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001387 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001388 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001389 PseudoSourceValue::getGOT(), 0,
1390 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001391 return Result;
1392 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001393 // If we have T2 ops, we can materialize the address directly via movt/movw
1394 // pair. This is always cheaper.
1395 if (Subtarget->useMovt()) {
1396 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1397 DAG.getTargetGlobalAddress(GV, PtrVT));
1398 } else {
1399 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1400 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1401 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001402 PseudoSourceValue::getConstantPool(), 0,
1403 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001404 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001405 }
1406}
1407
Dan Gohman475871a2008-07-27 21:46:04 +00001408SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001409 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001410 MachineFunction &MF = DAG.getMachineFunction();
1411 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1412 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001413 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001415 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1416 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001417 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001418 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001419 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001420 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001421 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001422 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1423 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001424 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001425 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001426 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001428
Evan Cheng9eda6892009-10-31 03:39:36 +00001429 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001430 PseudoSourceValue::getConstantPool(), 0,
1431 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001432 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001433
1434 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001435 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001436 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001437 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001438
Evan Cheng63476a82009-09-03 07:04:02 +00001439 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001440 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001441 PseudoSourceValue::getGOT(), 0,
1442 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001443
1444 return Result;
1445}
1446
Dan Gohman475871a2008-07-27 21:46:04 +00001447SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001448 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001449 assert(Subtarget->isTargetELF() &&
1450 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001451 MachineFunction &MF = DAG.getMachineFunction();
1452 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1453 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001455 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001456 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001457 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1458 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001459 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001460 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001462 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001463 PseudoSourceValue::getConstantPool(), 0,
1464 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001465 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001466 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001467}
1468
Jim Grosbach0e0da732009-05-12 23:59:14 +00001469SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001470ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1471 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001472 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001473 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001474 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001475 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001476 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001478 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1479 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001480 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001481 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001482 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1483 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001484 EVT PtrVT = getPointerTy();
1485 DebugLoc dl = Op.getDebugLoc();
1486 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1487 SDValue CPAddr;
1488 unsigned PCAdj = (RelocM != Reloc::PIC_)
1489 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001490 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001491 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1492 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001493 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001495 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001496 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001497 PseudoSourceValue::getConstantPool(), 0,
1498 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001499 SDValue Chain = Result.getValue(1);
1500
1501 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001502 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001503 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1504 }
1505 return Result;
1506 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001507 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001508 SDValue Val = Subtarget->isThumb() ?
1509 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1510 DAG.getConstant(0, MVT::i32);
1511 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1512 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001513 }
1514}
1515
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001516static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1517 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001518 DebugLoc dl = Op.getDebugLoc();
1519 SDValue Op5 = Op.getOperand(5);
1520 SDValue Res;
1521 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1522 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001523 if (Subtarget->hasV7Ops())
1524 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1525 else
1526 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1527 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001528 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001529 if (Subtarget->hasV7Ops())
1530 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1531 else
1532 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1533 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001534 }
1535 return Res;
1536}
1537
Dan Gohman475871a2008-07-27 21:46:04 +00001538static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001539 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001540 // vastart just stores the address of the VarArgsFrameIndex slot into the
1541 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001542 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001544 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001545 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001546 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1547 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001548}
1549
Dan Gohman475871a2008-07-27 21:46:04 +00001550SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001551ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1552 SDNode *Node = Op.getNode();
1553 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001555 SDValue Chain = Op.getOperand(0);
1556 SDValue Size = Op.getOperand(1);
1557 SDValue Align = Op.getOperand(2);
1558
1559 // Chain the dynamic stack allocation so that it doesn't modify the stack
1560 // pointer when other instructions are using the stack.
1561 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1562
1563 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1564 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1565 if (AlignVal > StackAlign)
1566 // Do this now since selection pass cannot introduce new target
1567 // independent node.
1568 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1569
1570 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1571 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1572 // do even more horrible hack later.
1573 MachineFunction &MF = DAG.getMachineFunction();
1574 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1575 if (AFI->isThumb1OnlyFunction()) {
1576 bool Negate = true;
1577 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1578 if (C) {
1579 uint32_t Val = C->getZExtValue();
1580 if (Val <= 508 && ((Val & 3) == 0))
1581 Negate = false;
1582 }
1583 if (Negate)
1584 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1585 }
1586
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001588 SDValue Ops1[] = { Chain, Size, Align };
1589 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1590 Chain = Res.getValue(1);
1591 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1592 DAG.getIntPtrConstant(0, true), SDValue());
1593 SDValue Ops2[] = { Res, Chain };
1594 return DAG.getMergeValues(Ops2, 2, dl);
1595}
1596
1597SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001598ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1599 SDValue &Root, SelectionDAG &DAG,
1600 DebugLoc dl) {
1601 MachineFunction &MF = DAG.getMachineFunction();
1602 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1603
1604 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001605 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001606 RC = ARM::tGPRRegisterClass;
1607 else
1608 RC = ARM::GPRRegisterClass;
1609
1610 // Transform the arguments stored in physical registers into virtual ones.
1611 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001613
1614 SDValue ArgValue2;
1615 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001616 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001617 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001618
1619 // Create load node to retrieve arguments from the stack.
1620 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001621 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001622 PseudoSourceValue::getFixedStack(FI), 0,
1623 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 } else {
1625 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001627 }
1628
Jim Grosbache5165492009-11-09 00:11:35 +00001629 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001630}
1631
1632SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001634 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 const SmallVectorImpl<ISD::InputArg>
1636 &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
1638 SmallVectorImpl<SDValue> &InVals) {
1639
Bob Wilson1f595bb2009-04-17 19:07:39 +00001640 MachineFunction &MF = DAG.getMachineFunction();
1641 MachineFrameInfo *MFI = MF.getFrameInfo();
1642
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1644
1645 // Assign locations to all of the incoming arguments.
1646 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1648 *DAG.getContext());
1649 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001650 CCAssignFnForNode(CallConv, /* Return*/ false,
1651 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652
1653 SmallVector<SDValue, 16> ArgValues;
1654
1655 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1656 CCValAssign &VA = ArgLocs[i];
1657
Bob Wilsondee46d72009-04-17 20:35:10 +00001658 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 // f64 and vector types are split up into multiple registers or
1665 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001668 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001670 SDValue ArgValue2;
1671 if (VA.isMemLoc()) {
1672 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1673 true, false);
1674 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1675 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1676 PseudoSourceValue::getFixedStack(FI), 0,
1677 false, false, 0);
1678 } else {
1679 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1680 Chain, DAG, dl);
1681 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1683 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1687 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 } else {
1691 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001692
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001696 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001698 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001700 RC = (AFI->isThumb1OnlyFunction() ?
1701 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001702 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001703 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001704
1705 // Transform the arguments in physical registers into virtual ones.
1706 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001708 }
1709
1710 // If this is an 8 or 16-bit value, it is really passed promoted
1711 // to 32 bits. Insert an assert[sz]ext to capture this, then
1712 // truncate to the right size.
1713 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001715 case CCValAssign::Full: break;
1716 case CCValAssign::BCvt:
1717 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1718 break;
1719 case CCValAssign::SExt:
1720 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1721 DAG.getValueType(VA.getValVT()));
1722 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1723 break;
1724 case CCValAssign::ZExt:
1725 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1726 DAG.getValueType(VA.getValVT()));
1727 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1728 break;
1729 }
1730
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732
1733 } else { // VA.isRegLoc()
1734
1735 // sanity check
1736 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001738
1739 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001740 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1741 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001742
Bob Wilsondee46d72009-04-17 20:35:10 +00001743 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001744 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001745 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001746 PseudoSourceValue::getFixedStack(FI), 0,
1747 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001748 }
1749 }
1750
1751 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001752 if (isVarArg) {
1753 static const unsigned GPRArgRegs[] = {
1754 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1755 };
1756
Bob Wilsondee46d72009-04-17 20:35:10 +00001757 unsigned NumGPRs = CCInfo.getFirstUnallocated
1758 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001759
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001760 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1761 unsigned VARegSize = (4 - NumGPRs) * 4;
1762 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001763 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001764 if (VARegSaveSize) {
1765 // If this function is vararg, store any remaining integer argument regs
1766 // to their spots on the stack so that they may be loaded by deferencing
1767 // the result of va_next.
1768 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001769 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001770 VARegSaveSize - VARegSize,
1771 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001773
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001775 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001776 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001777 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001778 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001779 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001780 RC = ARM::GPRRegisterClass;
1781
Bob Wilson998e1252009-04-20 18:36:57 +00001782 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001784 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001785 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1786 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001787 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001788 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001789 DAG.getConstant(4, getPointerTy()));
1790 }
1791 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001794 } else
1795 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001796 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001797 }
1798
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001800}
1801
1802/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001803static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001804 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001805 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001806 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001807 // Maybe this has already been legalized into the constant pool?
1808 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001810 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1811 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001812 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001813 }
1814 }
1815 return false;
1816}
1817
Evan Chenga8e29892007-01-19 07:51:42 +00001818/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1819/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001820SDValue
1821ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1822 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001823 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001824 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001825 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001826 // Constant does not fit, try adjusting it by one?
1827 switch (CC) {
1828 default: break;
1829 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001830 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001831 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001832 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001834 }
1835 break;
1836 case ISD::SETULT:
1837 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001838 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001839 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001841 }
1842 break;
1843 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001844 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001845 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001846 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001848 }
1849 break;
1850 case ISD::SETULE:
1851 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001852 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001853 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001855 }
1856 break;
1857 }
1858 }
1859 }
1860
1861 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001862 ARMISD::NodeType CompareType;
1863 switch (CondCode) {
1864 default:
1865 CompareType = ARMISD::CMP;
1866 break;
1867 case ARMCC::EQ:
1868 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001869 // Uses only Z Flag
1870 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001871 break;
1872 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1874 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001875}
1876
1877/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001878static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001879 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001880 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001881 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001883 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1885 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001886}
1887
Evan Cheng06b53c02009-11-12 07:13:11 +00001888SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001889 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue LHS = Op.getOperand(0);
1891 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001892 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001893 SDValue TrueVal = Op.getOperand(2);
1894 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001895 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001896
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001898 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001900 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001901 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001902 }
1903
1904 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001905 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001906
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1908 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001909 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1910 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001911 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001912 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001914 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001915 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001916 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001917 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001918 }
1919 return Result;
1920}
1921
Evan Cheng06b53c02009-11-12 07:13:11 +00001922SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001924 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue LHS = Op.getOperand(2);
1926 SDValue RHS = Op.getOperand(3);
1927 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001928 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001929
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001933 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001935 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001936 }
1937
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001939 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001940 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001941
Dale Johannesende064702009-02-06 21:50:26 +00001942 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1944 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1945 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001947 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001948 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001951 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001952 }
1953 return Res;
1954}
1955
Dan Gohman475871a2008-07-27 21:46:04 +00001956SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1957 SDValue Chain = Op.getOperand(0);
1958 SDValue Table = Op.getOperand(1);
1959 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001960 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001961
Owen Andersone50ed302009-08-10 22:56:29 +00001962 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001963 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1964 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001965 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001966 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001968 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1969 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001970 if (Subtarget->isThumb2()) {
1971 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1972 // which does another jump to the destination. This also makes it easier
1973 // to translate it to TBB / TBH later.
1974 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001976 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001977 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001978 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001979 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001980 PseudoSourceValue::getJumpTable(), 0,
1981 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001982 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001983 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001985 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001986 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001987 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001988 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001990 }
Evan Chenga8e29892007-01-19 07:51:42 +00001991}
1992
Bob Wilson76a312b2010-03-19 22:51:32 +00001993static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
1994 DebugLoc dl = Op.getDebugLoc();
1995 unsigned Opc;
1996
1997 switch (Op.getOpcode()) {
1998 default:
1999 assert(0 && "Invalid opcode!");
2000 case ISD::FP_TO_SINT:
2001 Opc = ARMISD::FTOSI;
2002 break;
2003 case ISD::FP_TO_UINT:
2004 Opc = ARMISD::FTOUI;
2005 break;
2006 }
2007 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2008 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2009}
2010
2011static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2012 EVT VT = Op.getValueType();
2013 DebugLoc dl = Op.getDebugLoc();
2014 unsigned Opc;
2015
2016 switch (Op.getOpcode()) {
2017 default:
2018 assert(0 && "Invalid opcode!");
2019 case ISD::SINT_TO_FP:
2020 Opc = ARMISD::SITOF;
2021 break;
2022 case ISD::UINT_TO_FP:
2023 Opc = ARMISD::UITOF;
2024 break;
2025 }
2026
2027 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2028 return DAG.getNode(Opc, dl, VT, Op);
2029}
2030
Dan Gohman475871a2008-07-27 21:46:04 +00002031static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002032 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SDValue Tmp0 = Op.getOperand(0);
2034 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002035 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002036 EVT VT = Op.getValueType();
2037 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002038 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2039 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2041 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002042 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002043}
2044
Jim Grosbach0e0da732009-05-12 23:59:14 +00002045SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2046 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2047 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002048 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002049 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2050 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002051 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002052 ? ARM::R7 : ARM::R11;
2053 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2054 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002055 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2056 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002057 return FrameAddr;
2058}
2059
Dan Gohman475871a2008-07-27 21:46:04 +00002060SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002061ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain,
2063 SDValue Dst, SDValue Src,
2064 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002065 bool isVolatile, bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002066 const Value *DstSV, uint64_t DstSVOff,
2067 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002068 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002069 // This requires 4-byte alignment.
2070 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002071 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002072 // This requires the copy size to be a constant, preferrably
2073 // within a subtarget-specific limit.
2074 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2075 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002076 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002077 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002078 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002079 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002080
2081 unsigned BytesLeft = SizeVal & 3;
2082 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002083 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002085 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002086 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002087 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002088 SDValue TFOps[MAX_LOADS_IN_LDM];
2089 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002090 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002091
Evan Cheng4102eb52007-10-22 22:11:27 +00002092 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2093 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002094 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002095 while (EmittedNumMemOps < NumMemOps) {
2096 for (i = 0;
2097 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002098 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2100 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002101 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002102 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002103 SrcOff += VTSize;
2104 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002106
Evan Cheng4102eb52007-10-22 22:11:27 +00002107 for (i = 0;
2108 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002109 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002110 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2111 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002112 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002113 DstOff += VTSize;
2114 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002116
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002117 EmittedNumMemOps += i;
2118 }
2119
Bob Wilson2dc4f542009-03-20 22:42:55 +00002120 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002121 return Chain;
2122
2123 // Issue loads / stores for the trailing (1 - 3) bytes.
2124 unsigned BytesLeftSave = BytesLeft;
2125 i = 0;
2126 while (BytesLeft) {
2127 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002129 VTSize = 2;
2130 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002132 VTSize = 1;
2133 }
2134
Dale Johannesen0f502f62009-02-03 22:26:09 +00002135 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2137 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002138 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002139 TFOps[i] = Loads[i].getValue(1);
2140 ++i;
2141 SrcOff += VTSize;
2142 BytesLeft -= VTSize;
2143 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002145
2146 i = 0;
2147 BytesLeft = BytesLeftSave;
2148 while (BytesLeft) {
2149 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002151 VTSize = 2;
2152 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002154 VTSize = 1;
2155 }
2156
Dale Johannesen0f502f62009-02-03 22:26:09 +00002157 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2159 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002160 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002161 ++i;
2162 DstOff += VTSize;
2163 BytesLeft -= VTSize;
2164 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002166}
2167
Duncan Sands1607f052008-12-01 11:39:25 +00002168static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002170
2171 // Do not create a VMOVDRR or VMOVRRD node if the operand type is not
2172 // legal. The legalizer won't know what to do with that.
2173 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2174 if (!TLI.isTypeLegal(Op.getValueType()))
2175 return SDValue();
2176
Dale Johannesende064702009-02-06 21:50:26 +00002177 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002179 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2181 DAG.getConstant(0, MVT::i32));
2182 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2183 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002184 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002185 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002186
Jim Grosbache5165492009-11-09 00:11:35 +00002187 // Turn f64->i64 into VMOVRRD.
2188 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002190
Chris Lattner27a6c732007-11-24 07:07:01 +00002191 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002193}
2194
Bob Wilson5bafff32009-06-22 23:27:02 +00002195/// getZeroVector - Returns a vector of specified type with all zero elements.
2196///
Owen Andersone50ed302009-08-10 22:56:29 +00002197static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002198 assert(VT.isVector() && "Expected a vector type");
2199
2200 // Zero vectors are used to represent vector negation and in those cases
2201 // will be implemented with the NEON VNEG instruction. However, VNEG does
2202 // not support i64 elements, so sometimes the zero vectors will need to be
2203 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002204 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 // to their dest type. This ensures they get CSE'd.
2206 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002207 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2208 SmallVector<SDValue, 8> Ops;
2209 MVT TVT;
2210
2211 if (VT.getSizeInBits() == 64) {
2212 Ops.assign(8, Cst); TVT = MVT::v8i8;
2213 } else {
2214 Ops.assign(16, Cst); TVT = MVT::v16i8;
2215 }
2216 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002217
2218 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2219}
2220
2221/// getOnesVector - Returns a vector of specified type with all bits set.
2222///
Owen Andersone50ed302009-08-10 22:56:29 +00002223static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002224 assert(VT.isVector() && "Expected a vector type");
2225
Bob Wilson929ffa22009-10-30 20:13:25 +00002226 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002227 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002228 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002229 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2230 SmallVector<SDValue, 8> Ops;
2231 MVT TVT;
2232
2233 if (VT.getSizeInBits() == 64) {
2234 Ops.assign(8, Cst); TVT = MVT::v8i8;
2235 } else {
2236 Ops.assign(16, Cst); TVT = MVT::v16i8;
2237 }
2238 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002239
2240 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2241}
2242
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002243/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2244/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002245SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002246 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2247 EVT VT = Op.getValueType();
2248 unsigned VTBits = VT.getSizeInBits();
2249 DebugLoc dl = Op.getDebugLoc();
2250 SDValue ShOpLo = Op.getOperand(0);
2251 SDValue ShOpHi = Op.getOperand(1);
2252 SDValue ShAmt = Op.getOperand(2);
2253 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002254 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002255
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002256 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2257
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002258 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2259 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2260 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2261 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2262 DAG.getConstant(VTBits, MVT::i32));
2263 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2264 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002265 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002266
2267 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2268 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002269 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002270 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002271 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2272 CCR, Cmp);
2273
2274 SDValue Ops[2] = { Lo, Hi };
2275 return DAG.getMergeValues(Ops, 2, dl);
2276}
2277
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002278/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2279/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002280SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002281 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2282 EVT VT = Op.getValueType();
2283 unsigned VTBits = VT.getSizeInBits();
2284 DebugLoc dl = Op.getDebugLoc();
2285 SDValue ShOpLo = Op.getOperand(0);
2286 SDValue ShOpHi = Op.getOperand(1);
2287 SDValue ShAmt = Op.getOperand(2);
2288 SDValue ARMCC;
2289
2290 assert(Op.getOpcode() == ISD::SHL_PARTS);
2291 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2292 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2293 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2294 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2295 DAG.getConstant(VTBits, MVT::i32));
2296 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2297 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2298
2299 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2300 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2301 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002302 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002303 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2304 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2305 CCR, Cmp);
2306
2307 SDValue Ops[2] = { Lo, Hi };
2308 return DAG.getMergeValues(Ops, 2, dl);
2309}
2310
Jim Grosbach3482c802010-01-18 19:58:49 +00002311static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2312 const ARMSubtarget *ST) {
2313 EVT VT = N->getValueType(0);
2314 DebugLoc dl = N->getDebugLoc();
2315
2316 if (!ST->hasV6T2Ops())
2317 return SDValue();
2318
2319 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2320 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2321}
2322
Bob Wilson5bafff32009-06-22 23:27:02 +00002323static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2324 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002325 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 DebugLoc dl = N->getDebugLoc();
2327
2328 // Lower vector shifts on NEON to use VSHL.
2329 if (VT.isVector()) {
2330 assert(ST->hasNEON() && "unexpected vector shift");
2331
2332 // Left shifts translate directly to the vshiftu intrinsic.
2333 if (N->getOpcode() == ISD::SHL)
2334 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002336 N->getOperand(0), N->getOperand(1));
2337
2338 assert((N->getOpcode() == ISD::SRA ||
2339 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2340
2341 // NEON uses the same intrinsics for both left and right shifts. For
2342 // right shifts, the shift amounts are negative, so negate the vector of
2343 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002344 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002345 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2346 getZeroVector(ShiftVT, DAG, dl),
2347 N->getOperand(1));
2348 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2349 Intrinsic::arm_neon_vshifts :
2350 Intrinsic::arm_neon_vshiftu);
2351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 N->getOperand(0), NegatedCount);
2354 }
2355
Eli Friedmance392eb2009-08-22 03:13:10 +00002356 // We can get here for a node like i32 = ISD::SHL i32, i64
2357 if (VT != MVT::i64)
2358 return SDValue();
2359
2360 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002361 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002362
Chris Lattner27a6c732007-11-24 07:07:01 +00002363 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2364 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002365 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002366 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002367
Chris Lattner27a6c732007-11-24 07:07:01 +00002368 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002369 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002370
Chris Lattner27a6c732007-11-24 07:07:01 +00002371 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2373 DAG.getConstant(0, MVT::i32));
2374 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2375 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002376
Chris Lattner27a6c732007-11-24 07:07:01 +00002377 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2378 // captures the result into a carry flag.
2379 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002381
Chris Lattner27a6c732007-11-24 07:07:01 +00002382 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002384
Chris Lattner27a6c732007-11-24 07:07:01 +00002385 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002387}
2388
Bob Wilson5bafff32009-06-22 23:27:02 +00002389static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2390 SDValue TmpOp0, TmpOp1;
2391 bool Invert = false;
2392 bool Swap = false;
2393 unsigned Opc = 0;
2394
2395 SDValue Op0 = Op.getOperand(0);
2396 SDValue Op1 = Op.getOperand(1);
2397 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002398 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2400 DebugLoc dl = Op.getDebugLoc();
2401
2402 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2403 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002404 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002405 case ISD::SETUNE:
2406 case ISD::SETNE: Invert = true; // Fallthrough
2407 case ISD::SETOEQ:
2408 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2409 case ISD::SETOLT:
2410 case ISD::SETLT: Swap = true; // Fallthrough
2411 case ISD::SETOGT:
2412 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2413 case ISD::SETOLE:
2414 case ISD::SETLE: Swap = true; // Fallthrough
2415 case ISD::SETOGE:
2416 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2417 case ISD::SETUGE: Swap = true; // Fallthrough
2418 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2419 case ISD::SETUGT: Swap = true; // Fallthrough
2420 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2421 case ISD::SETUEQ: Invert = true; // Fallthrough
2422 case ISD::SETONE:
2423 // Expand this to (OLT | OGT).
2424 TmpOp0 = Op0;
2425 TmpOp1 = Op1;
2426 Opc = ISD::OR;
2427 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2428 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2429 break;
2430 case ISD::SETUO: Invert = true; // Fallthrough
2431 case ISD::SETO:
2432 // Expand this to (OLT | OGE).
2433 TmpOp0 = Op0;
2434 TmpOp1 = Op1;
2435 Opc = ISD::OR;
2436 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2437 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2438 break;
2439 }
2440 } else {
2441 // Integer comparisons.
2442 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002443 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444 case ISD::SETNE: Invert = true;
2445 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2446 case ISD::SETLT: Swap = true;
2447 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2448 case ISD::SETLE: Swap = true;
2449 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2450 case ISD::SETULT: Swap = true;
2451 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2452 case ISD::SETULE: Swap = true;
2453 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2454 }
2455
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002456 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 if (Opc == ARMISD::VCEQ) {
2458
2459 SDValue AndOp;
2460 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2461 AndOp = Op0;
2462 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2463 AndOp = Op1;
2464
2465 // Ignore bitconvert.
2466 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2467 AndOp = AndOp.getOperand(0);
2468
2469 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2470 Opc = ARMISD::VTST;
2471 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2472 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2473 Invert = !Invert;
2474 }
2475 }
2476 }
2477
2478 if (Swap)
2479 std::swap(Op0, Op1);
2480
2481 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2482
2483 if (Invert)
2484 Result = DAG.getNOT(dl, Result, VT);
2485
2486 return Result;
2487}
2488
2489/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2490/// VMOV instruction, and if so, return the constant being splatted.
2491static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2492 unsigned SplatBitSize, SelectionDAG &DAG) {
2493 switch (SplatBitSize) {
2494 case 8:
2495 // Any 1-byte value is OK.
2496 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002498
2499 case 16:
2500 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2501 if ((SplatBits & ~0xff) == 0 ||
2502 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 break;
2505
2506 case 32:
2507 // NEON's 32-bit VMOV supports splat values where:
2508 // * only one byte is nonzero, or
2509 // * the least significant byte is 0xff and the second byte is nonzero, or
2510 // * the least significant 2 bytes are 0xff and the third is nonzero.
2511 if ((SplatBits & ~0xff) == 0 ||
2512 (SplatBits & ~0xff00) == 0 ||
2513 (SplatBits & ~0xff0000) == 0 ||
2514 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002516
2517 if ((SplatBits & ~0xffff) == 0 &&
2518 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002520
2521 if ((SplatBits & ~0xffffff) == 0 &&
2522 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002524
2525 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2526 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2527 // VMOV.I32. A (very) minor optimization would be to replicate the value
2528 // and fall through here to test for a valid 64-bit splat. But, then the
2529 // caller would also need to check and handle the change in size.
2530 break;
2531
2532 case 64: {
2533 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2534 uint64_t BitMask = 0xff;
2535 uint64_t Val = 0;
2536 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2537 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2538 Val |= BitMask;
2539 else if ((SplatBits & BitMask) != 0)
2540 return SDValue();
2541 BitMask <<= 8;
2542 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002544 }
2545
2546 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002547 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002548 break;
2549 }
2550
2551 return SDValue();
2552}
2553
2554/// getVMOVImm - If this is a build_vector of constants which can be
2555/// formed by using a VMOV instruction of the specified element size,
2556/// return the constant being splatted. The ByteSize field indicates the
2557/// number of bytes of each element [1248].
2558SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2559 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2560 APInt SplatBits, SplatUndef;
2561 unsigned SplatBitSize;
2562 bool HasAnyUndefs;
2563 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2564 HasAnyUndefs, ByteSize * 8))
2565 return SDValue();
2566
2567 if (SplatBitSize > ByteSize * 8)
2568 return SDValue();
2569
2570 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2571 SplatBitSize, DAG);
2572}
2573
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002574static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2575 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002576 unsigned NumElts = VT.getVectorNumElements();
2577 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002578 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002579
2580 // If this is a VEXT shuffle, the immediate value is the index of the first
2581 // element. The other shuffle indices must be the successive elements after
2582 // the first one.
2583 unsigned ExpectedElt = Imm;
2584 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002585 // Increment the expected index. If it wraps around, it may still be
2586 // a VEXT but the source vectors must be swapped.
2587 ExpectedElt += 1;
2588 if (ExpectedElt == NumElts * 2) {
2589 ExpectedElt = 0;
2590 ReverseVEXT = true;
2591 }
2592
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002593 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002594 return false;
2595 }
2596
2597 // Adjust the index value if the source operands will be swapped.
2598 if (ReverseVEXT)
2599 Imm -= NumElts;
2600
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002601 return true;
2602}
2603
Bob Wilson8bb9e482009-07-26 00:39:34 +00002604/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2605/// instruction with the specified blocksize. (The order of the elements
2606/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002607static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2608 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002609 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2610 "Only possible block sizes for VREV are: 16, 32, 64");
2611
Bob Wilson8bb9e482009-07-26 00:39:34 +00002612 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002613 if (EltSz == 64)
2614 return false;
2615
2616 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002617 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002618
2619 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2620 return false;
2621
2622 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002623 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002624 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2625 return false;
2626 }
2627
2628 return true;
2629}
2630
Bob Wilsonc692cb72009-08-21 20:54:19 +00002631static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2632 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002633 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2634 if (EltSz == 64)
2635 return false;
2636
Bob Wilsonc692cb72009-08-21 20:54:19 +00002637 unsigned NumElts = VT.getVectorNumElements();
2638 WhichResult = (M[0] == 0 ? 0 : 1);
2639 for (unsigned i = 0; i < NumElts; i += 2) {
2640 if ((unsigned) M[i] != i + WhichResult ||
2641 (unsigned) M[i+1] != i + NumElts + WhichResult)
2642 return false;
2643 }
2644 return true;
2645}
2646
Bob Wilson324f4f12009-12-03 06:40:55 +00002647/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2648/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2649/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2650static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2651 unsigned &WhichResult) {
2652 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2653 if (EltSz == 64)
2654 return false;
2655
2656 unsigned NumElts = VT.getVectorNumElements();
2657 WhichResult = (M[0] == 0 ? 0 : 1);
2658 for (unsigned i = 0; i < NumElts; i += 2) {
2659 if ((unsigned) M[i] != i + WhichResult ||
2660 (unsigned) M[i+1] != i + WhichResult)
2661 return false;
2662 }
2663 return true;
2664}
2665
Bob Wilsonc692cb72009-08-21 20:54:19 +00002666static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2667 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002668 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2669 if (EltSz == 64)
2670 return false;
2671
Bob Wilsonc692cb72009-08-21 20:54:19 +00002672 unsigned NumElts = VT.getVectorNumElements();
2673 WhichResult = (M[0] == 0 ? 0 : 1);
2674 for (unsigned i = 0; i != NumElts; ++i) {
2675 if ((unsigned) M[i] != 2 * i + WhichResult)
2676 return false;
2677 }
2678
2679 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002680 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002681 return false;
2682
2683 return true;
2684}
2685
Bob Wilson324f4f12009-12-03 06:40:55 +00002686/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2687/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2688/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2689static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2690 unsigned &WhichResult) {
2691 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2692 if (EltSz == 64)
2693 return false;
2694
2695 unsigned Half = VT.getVectorNumElements() / 2;
2696 WhichResult = (M[0] == 0 ? 0 : 1);
2697 for (unsigned j = 0; j != 2; ++j) {
2698 unsigned Idx = WhichResult;
2699 for (unsigned i = 0; i != Half; ++i) {
2700 if ((unsigned) M[i + j * Half] != Idx)
2701 return false;
2702 Idx += 2;
2703 }
2704 }
2705
2706 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2707 if (VT.is64BitVector() && EltSz == 32)
2708 return false;
2709
2710 return true;
2711}
2712
Bob Wilsonc692cb72009-08-21 20:54:19 +00002713static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2714 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002715 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2716 if (EltSz == 64)
2717 return false;
2718
Bob Wilsonc692cb72009-08-21 20:54:19 +00002719 unsigned NumElts = VT.getVectorNumElements();
2720 WhichResult = (M[0] == 0 ? 0 : 1);
2721 unsigned Idx = WhichResult * NumElts / 2;
2722 for (unsigned i = 0; i != NumElts; i += 2) {
2723 if ((unsigned) M[i] != Idx ||
2724 (unsigned) M[i+1] != Idx + NumElts)
2725 return false;
2726 Idx += 1;
2727 }
2728
2729 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002730 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002731 return false;
2732
2733 return true;
2734}
2735
Bob Wilson324f4f12009-12-03 06:40:55 +00002736/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2737/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2738/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2739static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2740 unsigned &WhichResult) {
2741 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2742 if (EltSz == 64)
2743 return false;
2744
2745 unsigned NumElts = VT.getVectorNumElements();
2746 WhichResult = (M[0] == 0 ? 0 : 1);
2747 unsigned Idx = WhichResult * NumElts / 2;
2748 for (unsigned i = 0; i != NumElts; i += 2) {
2749 if ((unsigned) M[i] != Idx ||
2750 (unsigned) M[i+1] != Idx)
2751 return false;
2752 Idx += 1;
2753 }
2754
2755 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2756 if (VT.is64BitVector() && EltSz == 32)
2757 return false;
2758
2759 return true;
2760}
2761
2762
Owen Andersone50ed302009-08-10 22:56:29 +00002763static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002764 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002765 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 if (ConstVal->isNullValue())
2767 return getZeroVector(VT, DAG, dl);
2768 if (ConstVal->isAllOnesValue())
2769 return getOnesVector(VT, DAG, dl);
2770
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 if (VT.is64BitVector()) {
2773 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002774 case 8: CanonicalVT = MVT::v8i8; break;
2775 case 16: CanonicalVT = MVT::v4i16; break;
2776 case 32: CanonicalVT = MVT::v2i32; break;
2777 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002778 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 }
2780 } else {
2781 assert(VT.is128BitVector() && "unknown splat vector size");
2782 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 case 8: CanonicalVT = MVT::v16i8; break;
2784 case 16: CanonicalVT = MVT::v8i16; break;
2785 case 32: CanonicalVT = MVT::v4i32; break;
2786 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002787 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 }
2789 }
2790
2791 // Build a canonical splat for this value.
2792 SmallVector<SDValue, 8> Ops;
2793 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2794 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2795 Ops.size());
2796 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2797}
2798
2799// If this is a case we can't handle, return null and let the default
2800// expansion code take care of it.
2801static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002802 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002804 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002805
2806 APInt SplatBits, SplatUndef;
2807 unsigned SplatBitSize;
2808 bool HasAnyUndefs;
2809 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002810 if (SplatBitSize <= 64) {
2811 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2812 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2813 if (Val.getNode())
2814 return BuildSplat(Val, VT, DAG, dl);
2815 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002816 }
2817
2818 // If there are only 2 elements in a 128-bit vector, insert them into an
2819 // undef vector. This handles the common case for 128-bit vector argument
2820 // passing, where the insertions should be translated to subreg accesses
2821 // with no real instructions.
2822 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2823 SDValue Val = DAG.getUNDEF(VT);
2824 SDValue Op0 = Op.getOperand(0);
2825 SDValue Op1 = Op.getOperand(1);
2826 if (Op0.getOpcode() != ISD::UNDEF)
2827 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2828 DAG.getIntPtrConstant(0));
2829 if (Op1.getOpcode() != ISD::UNDEF)
2830 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2831 DAG.getIntPtrConstant(1));
2832 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 }
2834
2835 return SDValue();
2836}
2837
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002838/// isShuffleMaskLegal - Targets can use this to indicate that they only
2839/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2840/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2841/// are assumed to be legal.
2842bool
2843ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2844 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002845 if (VT.getVectorNumElements() == 4 &&
2846 (VT.is128BitVector() || VT.is64BitVector())) {
2847 unsigned PFIndexes[4];
2848 for (unsigned i = 0; i != 4; ++i) {
2849 if (M[i] < 0)
2850 PFIndexes[i] = 8;
2851 else
2852 PFIndexes[i] = M[i];
2853 }
2854
2855 // Compute the index in the perfect shuffle table.
2856 unsigned PFTableIndex =
2857 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2858 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2859 unsigned Cost = (PFEntry >> 30);
2860
2861 if (Cost <= 4)
2862 return true;
2863 }
2864
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002865 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002866 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002867
2868 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2869 isVREVMask(M, VT, 64) ||
2870 isVREVMask(M, VT, 32) ||
2871 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002872 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2873 isVTRNMask(M, VT, WhichResult) ||
2874 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002875 isVZIPMask(M, VT, WhichResult) ||
2876 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2877 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2878 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002879}
2880
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002881/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2882/// the specified operations to build the shuffle.
2883static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2884 SDValue RHS, SelectionDAG &DAG,
2885 DebugLoc dl) {
2886 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2887 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2888 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2889
2890 enum {
2891 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2892 OP_VREV,
2893 OP_VDUP0,
2894 OP_VDUP1,
2895 OP_VDUP2,
2896 OP_VDUP3,
2897 OP_VEXT1,
2898 OP_VEXT2,
2899 OP_VEXT3,
2900 OP_VUZPL, // VUZP, left result
2901 OP_VUZPR, // VUZP, right result
2902 OP_VZIPL, // VZIP, left result
2903 OP_VZIPR, // VZIP, right result
2904 OP_VTRNL, // VTRN, left result
2905 OP_VTRNR // VTRN, right result
2906 };
2907
2908 if (OpNum == OP_COPY) {
2909 if (LHSID == (1*9+2)*9+3) return LHS;
2910 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2911 return RHS;
2912 }
2913
2914 SDValue OpLHS, OpRHS;
2915 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2916 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2917 EVT VT = OpLHS.getValueType();
2918
2919 switch (OpNum) {
2920 default: llvm_unreachable("Unknown shuffle opcode!");
2921 case OP_VREV:
2922 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2923 case OP_VDUP0:
2924 case OP_VDUP1:
2925 case OP_VDUP2:
2926 case OP_VDUP3:
2927 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002928 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002929 case OP_VEXT1:
2930 case OP_VEXT2:
2931 case OP_VEXT3:
2932 return DAG.getNode(ARMISD::VEXT, dl, VT,
2933 OpLHS, OpRHS,
2934 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2935 case OP_VUZPL:
2936 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002937 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002938 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2939 case OP_VZIPL:
2940 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002941 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002942 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2943 case OP_VTRNL:
2944 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002945 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2946 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002947 }
2948}
2949
Bob Wilson5bafff32009-06-22 23:27:02 +00002950static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002951 SDValue V1 = Op.getOperand(0);
2952 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002953 DebugLoc dl = Op.getDebugLoc();
2954 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002955 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002956 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002957
Bob Wilson28865062009-08-13 02:13:04 +00002958 // Convert shuffles that are directly supported on NEON to target-specific
2959 // DAG nodes, instead of keeping them as shuffles and matching them again
2960 // during code selection. This is more efficient and avoids the possibility
2961 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002962 // FIXME: floating-point vectors should be canonicalized to integer vectors
2963 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002964 SVN->getMask(ShuffleMask);
2965
2966 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002967 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002968 // If this is undef splat, generate it via "just" vdup, if possible.
2969 if (Lane == -1) Lane = 0;
2970
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002971 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2972 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002973 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002974 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002975 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002976 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002977
2978 bool ReverseVEXT;
2979 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002980 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002981 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002982 std::swap(V1, V2);
2983 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002984 DAG.getConstant(Imm, MVT::i32));
2985 }
2986
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002987 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002988 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002989 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002990 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002991 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002992 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2993
Bob Wilsonc692cb72009-08-21 20:54:19 +00002994 // Check for Neon shuffles that modify both input vectors in place.
2995 // If both results are used, i.e., if there are two shuffles with the same
2996 // source operands and with masks corresponding to both results of one of
2997 // these operations, DAG memoization will ensure that a single node is
2998 // used for both shuffles.
2999 unsigned WhichResult;
3000 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3001 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3002 V1, V2).getValue(WhichResult);
3003 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3004 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3005 V1, V2).getValue(WhichResult);
3006 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3007 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3008 V1, V2).getValue(WhichResult);
3009
Bob Wilson324f4f12009-12-03 06:40:55 +00003010 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3011 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3012 V1, V1).getValue(WhichResult);
3013 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3014 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3015 V1, V1).getValue(WhichResult);
3016 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3017 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3018 V1, V1).getValue(WhichResult);
3019
Bob Wilsonc692cb72009-08-21 20:54:19 +00003020 // If the shuffle is not directly supported and it has 4 elements, use
3021 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003022 if (VT.getVectorNumElements() == 4 &&
3023 (VT.is128BitVector() || VT.is64BitVector())) {
3024 unsigned PFIndexes[4];
3025 for (unsigned i = 0; i != 4; ++i) {
3026 if (ShuffleMask[i] < 0)
3027 PFIndexes[i] = 8;
3028 else
3029 PFIndexes[i] = ShuffleMask[i];
3030 }
3031
3032 // Compute the index in the perfect shuffle table.
3033 unsigned PFTableIndex =
3034 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3035
3036 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3037 unsigned Cost = (PFEntry >> 30);
3038
3039 if (Cost <= 4)
3040 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3041 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003042
Bob Wilson22cac0d2009-08-14 05:16:33 +00003043 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003044}
3045
Bob Wilson5bafff32009-06-22 23:27:02 +00003046static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003047 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 SDValue Vec = Op.getOperand(0);
3050 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003051 assert(VT == MVT::i32 &&
3052 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3053 "unexpected type for custom-lowering vector extract");
3054 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003055}
3056
Bob Wilsona6d65862009-08-03 20:36:38 +00003057static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3058 // The only time a CONCAT_VECTORS operation can have legal types is when
3059 // two 64-bit vectors are concatenated to a 128-bit vector.
3060 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3061 "unexpected CONCAT_VECTORS");
3062 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003064 SDValue Op0 = Op.getOperand(0);
3065 SDValue Op1 = Op.getOperand(1);
3066 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3068 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003069 DAG.getIntPtrConstant(0));
3070 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3072 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003073 DAG.getIntPtrConstant(1));
3074 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003075}
3076
Dan Gohman475871a2008-07-27 21:46:04 +00003077SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003078 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003079 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003080 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003081 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003082 case ISD::GlobalAddress:
3083 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3084 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003085 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003086 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3087 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003088 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003089 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003090 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003091 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003092 case ISD::SINT_TO_FP:
3093 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3094 case ISD::FP_TO_SINT:
3095 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003096 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003097 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003098 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003099 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003100 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3101 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003102 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003103 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003104 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003105 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003106 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003107 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003108 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003109 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003110 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3111 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3112 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003114 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003115 }
Dan Gohman475871a2008-07-27 21:46:04 +00003116 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003117}
3118
Duncan Sands1607f052008-12-01 11:39:25 +00003119/// ReplaceNodeResults - Replace the results of node with an illegal result
3120/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003121void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3122 SmallVectorImpl<SDValue>&Results,
3123 SelectionDAG &DAG) {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003124 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003125 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003126 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003127 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003128 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003129 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003130 Res = ExpandBIT_CONVERT(N, DAG);
3131 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003132 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003133 case ISD::SRA:
3134 Res = LowerShift(N, DAG, Subtarget);
3135 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003136 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003137 if (Res.getNode())
3138 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003139}
Chris Lattner27a6c732007-11-24 07:07:01 +00003140
Evan Chenga8e29892007-01-19 07:51:42 +00003141//===----------------------------------------------------------------------===//
3142// ARM Scheduler Hooks
3143//===----------------------------------------------------------------------===//
3144
3145MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003146ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3147 MachineBasicBlock *BB,
3148 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003149 unsigned dest = MI->getOperand(0).getReg();
3150 unsigned ptr = MI->getOperand(1).getReg();
3151 unsigned oldval = MI->getOperand(2).getReg();
3152 unsigned newval = MI->getOperand(3).getReg();
3153 unsigned scratch = BB->getParent()->getRegInfo()
3154 .createVirtualRegister(ARM::GPRRegisterClass);
3155 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3156 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003157 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003158
3159 unsigned ldrOpc, strOpc;
3160 switch (Size) {
3161 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003162 case 1:
3163 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3164 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3165 break;
3166 case 2:
3167 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3168 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3169 break;
3170 case 4:
3171 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3172 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3173 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003174 }
3175
3176 MachineFunction *MF = BB->getParent();
3177 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3178 MachineFunction::iterator It = BB;
3179 ++It; // insert the new blocks after the current block
3180
3181 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3182 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3183 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3184 MF->insert(It, loop1MBB);
3185 MF->insert(It, loop2MBB);
3186 MF->insert(It, exitMBB);
3187 exitMBB->transferSuccessors(BB);
3188
3189 // thisMBB:
3190 // ...
3191 // fallthrough --> loop1MBB
3192 BB->addSuccessor(loop1MBB);
3193
3194 // loop1MBB:
3195 // ldrex dest, [ptr]
3196 // cmp dest, oldval
3197 // bne exitMBB
3198 BB = loop1MBB;
3199 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003200 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003201 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003202 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3203 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204 BB->addSuccessor(loop2MBB);
3205 BB->addSuccessor(exitMBB);
3206
3207 // loop2MBB:
3208 // strex scratch, newval, [ptr]
3209 // cmp scratch, #0
3210 // bne loop1MBB
3211 BB = loop2MBB;
3212 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3213 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003214 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003215 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003216 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3217 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003218 BB->addSuccessor(loop1MBB);
3219 BB->addSuccessor(exitMBB);
3220
3221 // exitMBB:
3222 // ...
3223 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003224
3225 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3226
Jim Grosbach5278eb82009-12-11 01:42:04 +00003227 return BB;
3228}
3229
3230MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003231ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3232 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003233 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3234 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3235
3236 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003237 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003238 MachineFunction::iterator It = BB;
3239 ++It;
3240
3241 unsigned dest = MI->getOperand(0).getReg();
3242 unsigned ptr = MI->getOperand(1).getReg();
3243 unsigned incr = MI->getOperand(2).getReg();
3244 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003245
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003246 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003247 unsigned ldrOpc, strOpc;
3248 switch (Size) {
3249 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003250 case 1:
3251 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003252 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003253 break;
3254 case 2:
3255 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3256 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3257 break;
3258 case 4:
3259 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3260 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3261 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003262 }
3263
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003264 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3265 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3266 MF->insert(It, loopMBB);
3267 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003268 exitMBB->transferSuccessors(BB);
3269
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003270 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003271 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3272 unsigned scratch2 = (!BinOpcode) ? incr :
3273 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3274
3275 // thisMBB:
3276 // ...
3277 // fallthrough --> loopMBB
3278 BB->addSuccessor(loopMBB);
3279
3280 // loopMBB:
3281 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003282 // <binop> scratch2, dest, incr
3283 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003284 // cmp scratch, #0
3285 // bne- loopMBB
3286 // fallthrough --> exitMBB
3287 BB = loopMBB;
3288 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003289 if (BinOpcode) {
3290 // operand order needs to go the other way for NAND
3291 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3292 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3293 addReg(incr).addReg(dest)).addReg(0);
3294 else
3295 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3296 addReg(dest).addReg(incr)).addReg(0);
3297 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003298
3299 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3300 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003301 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003302 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003303 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3304 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003305
3306 BB->addSuccessor(loopMBB);
3307 BB->addSuccessor(exitMBB);
3308
3309 // exitMBB:
3310 // ...
3311 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003312
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003313 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003314
Jim Grosbachc3c23542009-12-14 04:22:04 +00003315 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003316}
3317
3318MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003319ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003320 MachineBasicBlock *BB,
3321 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003322 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003323 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003324 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003325 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003326 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003327 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003328 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003329
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003330 case ARM::ATOMIC_LOAD_ADD_I8:
3331 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3332 case ARM::ATOMIC_LOAD_ADD_I16:
3333 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3334 case ARM::ATOMIC_LOAD_ADD_I32:
3335 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003336
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003337 case ARM::ATOMIC_LOAD_AND_I8:
3338 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3339 case ARM::ATOMIC_LOAD_AND_I16:
3340 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3341 case ARM::ATOMIC_LOAD_AND_I32:
3342 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003343
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003344 case ARM::ATOMIC_LOAD_OR_I8:
3345 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3346 case ARM::ATOMIC_LOAD_OR_I16:
3347 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3348 case ARM::ATOMIC_LOAD_OR_I32:
3349 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003350
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003351 case ARM::ATOMIC_LOAD_XOR_I8:
3352 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3353 case ARM::ATOMIC_LOAD_XOR_I16:
3354 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3355 case ARM::ATOMIC_LOAD_XOR_I32:
3356 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003357
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003358 case ARM::ATOMIC_LOAD_NAND_I8:
3359 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3360 case ARM::ATOMIC_LOAD_NAND_I16:
3361 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3362 case ARM::ATOMIC_LOAD_NAND_I32:
3363 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003364
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003365 case ARM::ATOMIC_LOAD_SUB_I8:
3366 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3367 case ARM::ATOMIC_LOAD_SUB_I16:
3368 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3369 case ARM::ATOMIC_LOAD_SUB_I32:
3370 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003371
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003372 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3373 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3374 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003375
3376 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3377 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3378 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003379
Evan Cheng007ea272009-08-12 05:17:19 +00003380 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003381 // To "insert" a SELECT_CC instruction, we actually have to insert the
3382 // diamond control-flow pattern. The incoming instruction knows the
3383 // destination vreg to set, the condition code register to branch on, the
3384 // true/false values to select between, and a branch opcode to use.
3385 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003386 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003387 ++It;
3388
3389 // thisMBB:
3390 // ...
3391 // TrueVal = ...
3392 // cmpTY ccX, r1, r2
3393 // bCC copy1MBB
3394 // fallthrough --> copy0MBB
3395 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003396 MachineFunction *F = BB->getParent();
3397 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3398 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003399 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003400 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003401 F->insert(It, copy0MBB);
3402 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003403 // Update machine-CFG edges by first adding all successors of the current
3404 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003405 // Also inform sdisel of the edge changes.
3406 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3407 E = BB->succ_end(); I != E; ++I) {
3408 EM->insert(std::make_pair(*I, sinkMBB));
3409 sinkMBB->addSuccessor(*I);
3410 }
Evan Chenga8e29892007-01-19 07:51:42 +00003411 // Next, remove all successors of the current block, and add the true
3412 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003413 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003414 BB->removeSuccessor(BB->succ_begin());
3415 BB->addSuccessor(copy0MBB);
3416 BB->addSuccessor(sinkMBB);
3417
3418 // copy0MBB:
3419 // %FalseValue = ...
3420 // # fallthrough to sinkMBB
3421 BB = copy0MBB;
3422
3423 // Update machine-CFG edges
3424 BB->addSuccessor(sinkMBB);
3425
3426 // sinkMBB:
3427 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3428 // ...
3429 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003430 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003431 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3432 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3433
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003434 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003435 return BB;
3436 }
Evan Cheng86198642009-08-07 00:34:42 +00003437
3438 case ARM::tANDsp:
3439 case ARM::tADDspr_:
3440 case ARM::tSUBspi_:
3441 case ARM::t2SUBrSPi_:
3442 case ARM::t2SUBrSPi12_:
3443 case ARM::t2SUBrSPs_: {
3444 MachineFunction *MF = BB->getParent();
3445 unsigned DstReg = MI->getOperand(0).getReg();
3446 unsigned SrcReg = MI->getOperand(1).getReg();
3447 bool DstIsDead = MI->getOperand(0).isDead();
3448 bool SrcIsKill = MI->getOperand(1).isKill();
3449
3450 if (SrcReg != ARM::SP) {
3451 // Copy the source to SP from virtual register.
3452 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3453 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3454 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3455 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3456 .addReg(SrcReg, getKillRegState(SrcIsKill));
3457 }
3458
3459 unsigned OpOpc = 0;
3460 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3461 switch (MI->getOpcode()) {
3462 default:
3463 llvm_unreachable("Unexpected pseudo instruction!");
3464 case ARM::tANDsp:
3465 OpOpc = ARM::tAND;
3466 NeedPred = true;
3467 break;
3468 case ARM::tADDspr_:
3469 OpOpc = ARM::tADDspr;
3470 break;
3471 case ARM::tSUBspi_:
3472 OpOpc = ARM::tSUBspi;
3473 break;
3474 case ARM::t2SUBrSPi_:
3475 OpOpc = ARM::t2SUBrSPi;
3476 NeedPred = true; NeedCC = true;
3477 break;
3478 case ARM::t2SUBrSPi12_:
3479 OpOpc = ARM::t2SUBrSPi12;
3480 NeedPred = true;
3481 break;
3482 case ARM::t2SUBrSPs_:
3483 OpOpc = ARM::t2SUBrSPs;
3484 NeedPred = true; NeedCC = true; NeedOp3 = true;
3485 break;
3486 }
3487 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3488 if (OpOpc == ARM::tAND)
3489 AddDefaultT1CC(MIB);
3490 MIB.addReg(ARM::SP);
3491 MIB.addOperand(MI->getOperand(2));
3492 if (NeedOp3)
3493 MIB.addOperand(MI->getOperand(3));
3494 if (NeedPred)
3495 AddDefaultPred(MIB);
3496 if (NeedCC)
3497 AddDefaultCC(MIB);
3498
3499 // Copy the result from SP to virtual register.
3500 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3501 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3502 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3503 BuildMI(BB, dl, TII->get(CopyOpc))
3504 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3505 .addReg(ARM::SP);
3506 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3507 return BB;
3508 }
Evan Chenga8e29892007-01-19 07:51:42 +00003509 }
3510}
3511
3512//===----------------------------------------------------------------------===//
3513// ARM Optimization Hooks
3514//===----------------------------------------------------------------------===//
3515
Chris Lattnerd1980a52009-03-12 06:52:53 +00003516static
3517SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3518 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003519 SelectionDAG &DAG = DCI.DAG;
3520 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003521 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003522 unsigned Opc = N->getOpcode();
3523 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3524 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3525 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3526 ISD::CondCode CC = ISD::SETCC_INVALID;
3527
3528 if (isSlctCC) {
3529 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3530 } else {
3531 SDValue CCOp = Slct.getOperand(0);
3532 if (CCOp.getOpcode() == ISD::SETCC)
3533 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3534 }
3535
3536 bool DoXform = false;
3537 bool InvCC = false;
3538 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3539 "Bad input!");
3540
3541 if (LHS.getOpcode() == ISD::Constant &&
3542 cast<ConstantSDNode>(LHS)->isNullValue()) {
3543 DoXform = true;
3544 } else if (CC != ISD::SETCC_INVALID &&
3545 RHS.getOpcode() == ISD::Constant &&
3546 cast<ConstantSDNode>(RHS)->isNullValue()) {
3547 std::swap(LHS, RHS);
3548 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003549 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003550 Op0.getOperand(0).getValueType();
3551 bool isInt = OpVT.isInteger();
3552 CC = ISD::getSetCCInverse(CC, isInt);
3553
3554 if (!TLI.isCondCodeLegal(CC, OpVT))
3555 return SDValue(); // Inverse operator isn't legal.
3556
3557 DoXform = true;
3558 InvCC = true;
3559 }
3560
3561 if (DoXform) {
3562 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3563 if (isSlctCC)
3564 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3565 Slct.getOperand(0), Slct.getOperand(1), CC);
3566 SDValue CCOp = Slct.getOperand(0);
3567 if (InvCC)
3568 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3569 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3570 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3571 CCOp, OtherOp, Result);
3572 }
3573 return SDValue();
3574}
3575
3576/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3577static SDValue PerformADDCombine(SDNode *N,
3578 TargetLowering::DAGCombinerInfo &DCI) {
3579 // added by evan in r37685 with no testcase.
3580 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003581
Chris Lattnerd1980a52009-03-12 06:52:53 +00003582 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3583 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3584 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3585 if (Result.getNode()) return Result;
3586 }
3587 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3588 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3589 if (Result.getNode()) return Result;
3590 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003591
Chris Lattnerd1980a52009-03-12 06:52:53 +00003592 return SDValue();
3593}
3594
3595/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3596static SDValue PerformSUBCombine(SDNode *N,
3597 TargetLowering::DAGCombinerInfo &DCI) {
3598 // added by evan in r37685 with no testcase.
3599 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003600
Chris Lattnerd1980a52009-03-12 06:52:53 +00003601 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3602 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3603 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3604 if (Result.getNode()) return Result;
3605 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003606
Chris Lattnerd1980a52009-03-12 06:52:53 +00003607 return SDValue();
3608}
3609
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003610/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3611/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003612static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003613 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003614 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003615 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003616 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003617 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003618 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003619}
3620
Bob Wilson5bafff32009-06-22 23:27:02 +00003621/// getVShiftImm - Check if this is a valid build_vector for the immediate
3622/// operand of a vector shift operation, where all the elements of the
3623/// build_vector must have the same constant integer value.
3624static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3625 // Ignore bit_converts.
3626 while (Op.getOpcode() == ISD::BIT_CONVERT)
3627 Op = Op.getOperand(0);
3628 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3629 APInt SplatBits, SplatUndef;
3630 unsigned SplatBitSize;
3631 bool HasAnyUndefs;
3632 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3633 HasAnyUndefs, ElementBits) ||
3634 SplatBitSize > ElementBits)
3635 return false;
3636 Cnt = SplatBits.getSExtValue();
3637 return true;
3638}
3639
3640/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3641/// operand of a vector shift left operation. That value must be in the range:
3642/// 0 <= Value < ElementBits for a left shift; or
3643/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003644static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003645 assert(VT.isVector() && "vector shift count is not a vector type");
3646 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3647 if (! getVShiftImm(Op, ElementBits, Cnt))
3648 return false;
3649 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3650}
3651
3652/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3653/// operand of a vector shift right operation. For a shift opcode, the value
3654/// is positive, but for an intrinsic the value count must be negative. The
3655/// absolute value must be in the range:
3656/// 1 <= |Value| <= ElementBits for a right shift; or
3657/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003658static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 int64_t &Cnt) {
3660 assert(VT.isVector() && "vector shift count is not a vector type");
3661 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3662 if (! getVShiftImm(Op, ElementBits, Cnt))
3663 return false;
3664 if (isIntrinsic)
3665 Cnt = -Cnt;
3666 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3667}
3668
3669/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3670static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3671 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3672 switch (IntNo) {
3673 default:
3674 // Don't do anything for most intrinsics.
3675 break;
3676
3677 // Vector shifts: check for immediate versions and lower them.
3678 // Note: This is done during DAG combining instead of DAG legalizing because
3679 // the build_vectors for 64-bit vector element shift counts are generally
3680 // not legal, and it is hard to see their values after they get legalized to
3681 // loads from a constant pool.
3682 case Intrinsic::arm_neon_vshifts:
3683 case Intrinsic::arm_neon_vshiftu:
3684 case Intrinsic::arm_neon_vshiftls:
3685 case Intrinsic::arm_neon_vshiftlu:
3686 case Intrinsic::arm_neon_vshiftn:
3687 case Intrinsic::arm_neon_vrshifts:
3688 case Intrinsic::arm_neon_vrshiftu:
3689 case Intrinsic::arm_neon_vrshiftn:
3690 case Intrinsic::arm_neon_vqshifts:
3691 case Intrinsic::arm_neon_vqshiftu:
3692 case Intrinsic::arm_neon_vqshiftsu:
3693 case Intrinsic::arm_neon_vqshiftns:
3694 case Intrinsic::arm_neon_vqshiftnu:
3695 case Intrinsic::arm_neon_vqshiftnsu:
3696 case Intrinsic::arm_neon_vqrshiftns:
3697 case Intrinsic::arm_neon_vqrshiftnu:
3698 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003699 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003700 int64_t Cnt;
3701 unsigned VShiftOpc = 0;
3702
3703 switch (IntNo) {
3704 case Intrinsic::arm_neon_vshifts:
3705 case Intrinsic::arm_neon_vshiftu:
3706 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3707 VShiftOpc = ARMISD::VSHL;
3708 break;
3709 }
3710 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3711 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3712 ARMISD::VSHRs : ARMISD::VSHRu);
3713 break;
3714 }
3715 return SDValue();
3716
3717 case Intrinsic::arm_neon_vshiftls:
3718 case Intrinsic::arm_neon_vshiftlu:
3719 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3720 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003721 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003722
3723 case Intrinsic::arm_neon_vrshifts:
3724 case Intrinsic::arm_neon_vrshiftu:
3725 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3726 break;
3727 return SDValue();
3728
3729 case Intrinsic::arm_neon_vqshifts:
3730 case Intrinsic::arm_neon_vqshiftu:
3731 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3732 break;
3733 return SDValue();
3734
3735 case Intrinsic::arm_neon_vqshiftsu:
3736 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3737 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003738 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003739
3740 case Intrinsic::arm_neon_vshiftn:
3741 case Intrinsic::arm_neon_vrshiftn:
3742 case Intrinsic::arm_neon_vqshiftns:
3743 case Intrinsic::arm_neon_vqshiftnu:
3744 case Intrinsic::arm_neon_vqshiftnsu:
3745 case Intrinsic::arm_neon_vqrshiftns:
3746 case Intrinsic::arm_neon_vqrshiftnu:
3747 case Intrinsic::arm_neon_vqrshiftnsu:
3748 // Narrowing shifts require an immediate right shift.
3749 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3750 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003751 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003752
3753 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003754 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003755 }
3756
3757 switch (IntNo) {
3758 case Intrinsic::arm_neon_vshifts:
3759 case Intrinsic::arm_neon_vshiftu:
3760 // Opcode already set above.
3761 break;
3762 case Intrinsic::arm_neon_vshiftls:
3763 case Intrinsic::arm_neon_vshiftlu:
3764 if (Cnt == VT.getVectorElementType().getSizeInBits())
3765 VShiftOpc = ARMISD::VSHLLi;
3766 else
3767 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3768 ARMISD::VSHLLs : ARMISD::VSHLLu);
3769 break;
3770 case Intrinsic::arm_neon_vshiftn:
3771 VShiftOpc = ARMISD::VSHRN; break;
3772 case Intrinsic::arm_neon_vrshifts:
3773 VShiftOpc = ARMISD::VRSHRs; break;
3774 case Intrinsic::arm_neon_vrshiftu:
3775 VShiftOpc = ARMISD::VRSHRu; break;
3776 case Intrinsic::arm_neon_vrshiftn:
3777 VShiftOpc = ARMISD::VRSHRN; break;
3778 case Intrinsic::arm_neon_vqshifts:
3779 VShiftOpc = ARMISD::VQSHLs; break;
3780 case Intrinsic::arm_neon_vqshiftu:
3781 VShiftOpc = ARMISD::VQSHLu; break;
3782 case Intrinsic::arm_neon_vqshiftsu:
3783 VShiftOpc = ARMISD::VQSHLsu; break;
3784 case Intrinsic::arm_neon_vqshiftns:
3785 VShiftOpc = ARMISD::VQSHRNs; break;
3786 case Intrinsic::arm_neon_vqshiftnu:
3787 VShiftOpc = ARMISD::VQSHRNu; break;
3788 case Intrinsic::arm_neon_vqshiftnsu:
3789 VShiftOpc = ARMISD::VQSHRNsu; break;
3790 case Intrinsic::arm_neon_vqrshiftns:
3791 VShiftOpc = ARMISD::VQRSHRNs; break;
3792 case Intrinsic::arm_neon_vqrshiftnu:
3793 VShiftOpc = ARMISD::VQRSHRNu; break;
3794 case Intrinsic::arm_neon_vqrshiftnsu:
3795 VShiftOpc = ARMISD::VQRSHRNsu; break;
3796 }
3797
3798 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003800 }
3801
3802 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003803 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003804 int64_t Cnt;
3805 unsigned VShiftOpc = 0;
3806
3807 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3808 VShiftOpc = ARMISD::VSLI;
3809 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3810 VShiftOpc = ARMISD::VSRI;
3811 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003812 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003813 }
3814
3815 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3816 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003818 }
3819
3820 case Intrinsic::arm_neon_vqrshifts:
3821 case Intrinsic::arm_neon_vqrshiftu:
3822 // No immediate versions of these to check for.
3823 break;
3824 }
3825
3826 return SDValue();
3827}
3828
3829/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3830/// lowers them. As with the vector shift intrinsics, this is done during DAG
3831/// combining instead of DAG legalizing because the build_vectors for 64-bit
3832/// vector element shift counts are generally not legal, and it is hard to see
3833/// their values after they get legalized to loads from a constant pool.
3834static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3835 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003836 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
3838 // Nothing to be done for scalar shifts.
3839 if (! VT.isVector())
3840 return SDValue();
3841
3842 assert(ST->hasNEON() && "unexpected vector shift");
3843 int64_t Cnt;
3844
3845 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003846 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003847
3848 case ISD::SHL:
3849 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3850 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003852 break;
3853
3854 case ISD::SRA:
3855 case ISD::SRL:
3856 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3857 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3858 ARMISD::VSHRs : ARMISD::VSHRu);
3859 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003861 }
3862 }
3863 return SDValue();
3864}
3865
3866/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3867/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3868static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3869 const ARMSubtarget *ST) {
3870 SDValue N0 = N->getOperand(0);
3871
3872 // Check for sign- and zero-extensions of vector extract operations of 8-
3873 // and 16-bit vector elements. NEON supports these directly. They are
3874 // handled during DAG combining because type legalization will promote them
3875 // to 32-bit types and it is messy to recognize the operations after that.
3876 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3877 SDValue Vec = N0.getOperand(0);
3878 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003879 EVT VT = N->getValueType(0);
3880 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003881 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3882
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 if (VT == MVT::i32 &&
3884 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003885 TLI.isTypeLegal(Vec.getValueType())) {
3886
3887 unsigned Opc = 0;
3888 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003889 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003890 case ISD::SIGN_EXTEND:
3891 Opc = ARMISD::VGETLANEs;
3892 break;
3893 case ISD::ZERO_EXTEND:
3894 case ISD::ANY_EXTEND:
3895 Opc = ARMISD::VGETLANEu;
3896 break;
3897 }
3898 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3899 }
3900 }
3901
3902 return SDValue();
3903}
3904
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003905/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3906/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3907static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3908 const ARMSubtarget *ST) {
3909 // If the target supports NEON, try to use vmax/vmin instructions for f32
3910 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3911 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3912 // a NaN; only do the transformation when it matches that behavior.
3913
3914 // For now only do this when using NEON for FP operations; if using VFP, it
3915 // is not obvious that the benefit outweighs the cost of switching to the
3916 // NEON pipeline.
3917 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3918 N->getValueType(0) != MVT::f32)
3919 return SDValue();
3920
3921 SDValue CondLHS = N->getOperand(0);
3922 SDValue CondRHS = N->getOperand(1);
3923 SDValue LHS = N->getOperand(2);
3924 SDValue RHS = N->getOperand(3);
3925 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3926
3927 unsigned Opcode = 0;
3928 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003929 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003930 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003931 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003932 IsReversed = true ; // x CC y ? y : x
3933 } else {
3934 return SDValue();
3935 }
3936
Bob Wilsone742bb52010-02-24 22:15:53 +00003937 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003938 switch (CC) {
3939 default: break;
3940 case ISD::SETOLT:
3941 case ISD::SETOLE:
3942 case ISD::SETLT:
3943 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003944 case ISD::SETULT:
3945 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003946 // If LHS is NaN, an ordered comparison will be false and the result will
3947 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
3948 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3949 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
3950 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3951 break;
3952 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
3953 // will return -0, so vmin can only be used for unsafe math or if one of
3954 // the operands is known to be nonzero.
3955 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
3956 !UnsafeFPMath &&
3957 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3958 break;
3959 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003960 break;
3961
3962 case ISD::SETOGT:
3963 case ISD::SETOGE:
3964 case ISD::SETGT:
3965 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003966 case ISD::SETUGT:
3967 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003968 // If LHS is NaN, an ordered comparison will be false and the result will
3969 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
3970 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3971 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
3972 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3973 break;
3974 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
3975 // will return +0, so vmax can only be used for unsafe math or if one of
3976 // the operands is known to be nonzero.
3977 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
3978 !UnsafeFPMath &&
3979 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3980 break;
3981 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003982 break;
3983 }
3984
3985 if (!Opcode)
3986 return SDValue();
3987 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
3988}
3989
Dan Gohman475871a2008-07-27 21:46:04 +00003990SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003991 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003992 switch (N->getOpcode()) {
3993 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003994 case ISD::ADD: return PerformADDCombine(N, DCI);
3995 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003996 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003997 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003998 case ISD::SHL:
3999 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004000 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004001 case ISD::SIGN_EXTEND:
4002 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004003 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4004 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004005 }
Dan Gohman475871a2008-07-27 21:46:04 +00004006 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004007}
4008
Bill Wendlingaf566342009-08-15 21:21:19 +00004009bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4010 if (!Subtarget->hasV6Ops())
4011 // Pre-v6 does not support unaligned mem access.
4012 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004013 else {
4014 // v6+ may or may not support unaligned mem access depending on the system
4015 // configuration.
4016 // FIXME: This is pretty conservative. Should we provide cmdline option to
4017 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004018 if (!Subtarget->isTargetDarwin())
4019 return false;
4020 }
4021
4022 switch (VT.getSimpleVT().SimpleTy) {
4023 default:
4024 return false;
4025 case MVT::i8:
4026 case MVT::i16:
4027 case MVT::i32:
4028 return true;
4029 // FIXME: VLD1 etc with standard alignment is legal.
4030 }
4031}
4032
Evan Chenge6c835f2009-08-14 20:09:37 +00004033static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4034 if (V < 0)
4035 return false;
4036
4037 unsigned Scale = 1;
4038 switch (VT.getSimpleVT().SimpleTy) {
4039 default: return false;
4040 case MVT::i1:
4041 case MVT::i8:
4042 // Scale == 1;
4043 break;
4044 case MVT::i16:
4045 // Scale == 2;
4046 Scale = 2;
4047 break;
4048 case MVT::i32:
4049 // Scale == 4;
4050 Scale = 4;
4051 break;
4052 }
4053
4054 if ((V & (Scale - 1)) != 0)
4055 return false;
4056 V /= Scale;
4057 return V == (V & ((1LL << 5) - 1));
4058}
4059
4060static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4061 const ARMSubtarget *Subtarget) {
4062 bool isNeg = false;
4063 if (V < 0) {
4064 isNeg = true;
4065 V = - V;
4066 }
4067
4068 switch (VT.getSimpleVT().SimpleTy) {
4069 default: return false;
4070 case MVT::i1:
4071 case MVT::i8:
4072 case MVT::i16:
4073 case MVT::i32:
4074 // + imm12 or - imm8
4075 if (isNeg)
4076 return V == (V & ((1LL << 8) - 1));
4077 return V == (V & ((1LL << 12) - 1));
4078 case MVT::f32:
4079 case MVT::f64:
4080 // Same as ARM mode. FIXME: NEON?
4081 if (!Subtarget->hasVFP2())
4082 return false;
4083 if ((V & 3) != 0)
4084 return false;
4085 V >>= 2;
4086 return V == (V & ((1LL << 8) - 1));
4087 }
4088}
4089
Evan Chengb01fad62007-03-12 23:30:29 +00004090/// isLegalAddressImmediate - Return true if the integer value can be used
4091/// as the offset of the target addressing mode for load / store of the
4092/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004093static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004094 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004095 if (V == 0)
4096 return true;
4097
Evan Cheng65011532009-03-09 19:15:00 +00004098 if (!VT.isSimple())
4099 return false;
4100
Evan Chenge6c835f2009-08-14 20:09:37 +00004101 if (Subtarget->isThumb1Only())
4102 return isLegalT1AddressImmediate(V, VT);
4103 else if (Subtarget->isThumb2())
4104 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004105
Evan Chenge6c835f2009-08-14 20:09:37 +00004106 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004107 if (V < 0)
4108 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004110 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 case MVT::i1:
4112 case MVT::i8:
4113 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004114 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004115 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004117 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004118 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 case MVT::f32:
4120 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004121 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004122 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004123 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004124 return false;
4125 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004126 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004127 }
Evan Chenga8e29892007-01-19 07:51:42 +00004128}
4129
Evan Chenge6c835f2009-08-14 20:09:37 +00004130bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4131 EVT VT) const {
4132 int Scale = AM.Scale;
4133 if (Scale < 0)
4134 return false;
4135
4136 switch (VT.getSimpleVT().SimpleTy) {
4137 default: return false;
4138 case MVT::i1:
4139 case MVT::i8:
4140 case MVT::i16:
4141 case MVT::i32:
4142 if (Scale == 1)
4143 return true;
4144 // r + r << imm
4145 Scale = Scale & ~1;
4146 return Scale == 2 || Scale == 4 || Scale == 8;
4147 case MVT::i64:
4148 // r + r
4149 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4150 return true;
4151 return false;
4152 case MVT::isVoid:
4153 // Note, we allow "void" uses (basically, uses that aren't loads or
4154 // stores), because arm allows folding a scale into many arithmetic
4155 // operations. This should be made more precise and revisited later.
4156
4157 // Allow r << imm, but the imm has to be a multiple of two.
4158 if (Scale & 1) return false;
4159 return isPowerOf2_32(Scale);
4160 }
4161}
4162
Chris Lattner37caf8c2007-04-09 23:33:39 +00004163/// isLegalAddressingMode - Return true if the addressing mode represented
4164/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004165bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004166 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004167 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004168 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004169 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004170
Chris Lattner37caf8c2007-04-09 23:33:39 +00004171 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004172 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004173 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004174
Chris Lattner37caf8c2007-04-09 23:33:39 +00004175 switch (AM.Scale) {
4176 case 0: // no scale reg, must be "r+i" or "r", or "i".
4177 break;
4178 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004179 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004180 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004181 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004182 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004183 // ARM doesn't support any R+R*scale+imm addr modes.
4184 if (AM.BaseOffs)
4185 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004186
Bob Wilson2c7dab12009-04-08 17:55:28 +00004187 if (!VT.isSimple())
4188 return false;
4189
Evan Chenge6c835f2009-08-14 20:09:37 +00004190 if (Subtarget->isThumb2())
4191 return isLegalT2ScaledAddressingMode(AM, VT);
4192
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004193 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004195 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 case MVT::i1:
4197 case MVT::i8:
4198 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004199 if (Scale < 0) Scale = -Scale;
4200 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004201 return true;
4202 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004203 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004205 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004206 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004207 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004208 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004209 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004210
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004212 // Note, we allow "void" uses (basically, uses that aren't loads or
4213 // stores), because arm allows folding a scale into many arithmetic
4214 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004215
Chris Lattner37caf8c2007-04-09 23:33:39 +00004216 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004217 if (Scale & 1) return false;
4218 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004219 }
4220 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004221 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004222 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004223}
4224
Evan Cheng77e47512009-11-11 19:05:52 +00004225/// isLegalICmpImmediate - Return true if the specified immediate is legal
4226/// icmp immediate, that is the target has icmp instructions which can compare
4227/// a register against the immediate without having to materialize the
4228/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004229bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004230 if (!Subtarget->isThumb())
4231 return ARM_AM::getSOImmVal(Imm) != -1;
4232 if (Subtarget->isThumb2())
4233 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004234 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004235}
4236
Owen Andersone50ed302009-08-10 22:56:29 +00004237static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004238 bool isSEXTLoad, SDValue &Base,
4239 SDValue &Offset, bool &isInc,
4240 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004241 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4242 return false;
4243
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004245 // AddressingMode 3
4246 Base = Ptr->getOperand(0);
4247 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004248 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004249 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004250 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004251 isInc = false;
4252 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4253 return true;
4254 }
4255 }
4256 isInc = (Ptr->getOpcode() == ISD::ADD);
4257 Offset = Ptr->getOperand(1);
4258 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004260 // AddressingMode 2
4261 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004262 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004263 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004264 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004265 isInc = false;
4266 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4267 Base = Ptr->getOperand(0);
4268 return true;
4269 }
4270 }
4271
4272 if (Ptr->getOpcode() == ISD::ADD) {
4273 isInc = true;
4274 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4275 if (ShOpcVal != ARM_AM::no_shift) {
4276 Base = Ptr->getOperand(1);
4277 Offset = Ptr->getOperand(0);
4278 } else {
4279 Base = Ptr->getOperand(0);
4280 Offset = Ptr->getOperand(1);
4281 }
4282 return true;
4283 }
4284
4285 isInc = (Ptr->getOpcode() == ISD::ADD);
4286 Base = Ptr->getOperand(0);
4287 Offset = Ptr->getOperand(1);
4288 return true;
4289 }
4290
Jim Grosbache5165492009-11-09 00:11:35 +00004291 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004292 return false;
4293}
4294
Owen Andersone50ed302009-08-10 22:56:29 +00004295static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004296 bool isSEXTLoad, SDValue &Base,
4297 SDValue &Offset, bool &isInc,
4298 SelectionDAG &DAG) {
4299 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4300 return false;
4301
4302 Base = Ptr->getOperand(0);
4303 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4304 int RHSC = (int)RHS->getZExtValue();
4305 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4306 assert(Ptr->getOpcode() == ISD::ADD);
4307 isInc = false;
4308 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4309 return true;
4310 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4311 isInc = Ptr->getOpcode() == ISD::ADD;
4312 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4313 return true;
4314 }
4315 }
4316
4317 return false;
4318}
4319
Evan Chenga8e29892007-01-19 07:51:42 +00004320/// getPreIndexedAddressParts - returns true by value, base pointer and
4321/// offset pointer and addressing mode by reference if the node's address
4322/// can be legally represented as pre-indexed load / store address.
4323bool
Dan Gohman475871a2008-07-27 21:46:04 +00004324ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4325 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004326 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004327 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004328 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004329 return false;
4330
Owen Andersone50ed302009-08-10 22:56:29 +00004331 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004332 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004333 bool isSEXTLoad = false;
4334 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4335 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004336 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004337 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4338 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4339 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004340 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004341 } else
4342 return false;
4343
4344 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004345 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004346 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004347 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4348 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004349 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004350 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004351 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004352 if (!isLegal)
4353 return false;
4354
4355 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4356 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004357}
4358
4359/// getPostIndexedAddressParts - returns true by value, base pointer and
4360/// offset pointer and addressing mode by reference if this node can be
4361/// combined with a load / store to form a post-indexed load / store.
4362bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004363 SDValue &Base,
4364 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004365 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004366 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004367 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004368 return false;
4369
Owen Andersone50ed302009-08-10 22:56:29 +00004370 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004371 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004372 bool isSEXTLoad = false;
4373 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004374 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004375 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4376 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004377 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004378 } else
4379 return false;
4380
4381 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004382 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004383 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004384 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004385 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004386 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004387 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4388 isInc, DAG);
4389 if (!isLegal)
4390 return false;
4391
4392 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4393 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004394}
4395
Dan Gohman475871a2008-07-27 21:46:04 +00004396void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004397 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004398 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004399 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004400 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004401 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004402 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004403 switch (Op.getOpcode()) {
4404 default: break;
4405 case ARMISD::CMOV: {
4406 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004407 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004408 if (KnownZero == 0 && KnownOne == 0) return;
4409
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004410 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004411 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4412 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004413 KnownZero &= KnownZeroRHS;
4414 KnownOne &= KnownOneRHS;
4415 return;
4416 }
4417 }
4418}
4419
4420//===----------------------------------------------------------------------===//
4421// ARM Inline Assembly Support
4422//===----------------------------------------------------------------------===//
4423
4424/// getConstraintType - Given a constraint letter, return the type of
4425/// constraint it is for this target.
4426ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004427ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4428 if (Constraint.size() == 1) {
4429 switch (Constraint[0]) {
4430 default: break;
4431 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004432 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004433 }
Evan Chenga8e29892007-01-19 07:51:42 +00004434 }
Chris Lattner4234f572007-03-25 02:14:49 +00004435 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004436}
4437
Bob Wilson2dc4f542009-03-20 22:42:55 +00004438std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004439ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004440 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004441 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004442 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004443 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004444 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004445 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004446 return std::make_pair(0U, ARM::tGPRRegisterClass);
4447 else
4448 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004449 case 'r':
4450 return std::make_pair(0U, ARM::GPRRegisterClass);
4451 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004453 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004454 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004455 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004456 if (VT.getSizeInBits() == 128)
4457 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004458 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004459 }
4460 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004461 if (StringRef("{cc}").equals_lower(Constraint))
4462 return std::make_pair(0U, ARM::CCRRegisterClass);
4463
Evan Chenga8e29892007-01-19 07:51:42 +00004464 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4465}
4466
4467std::vector<unsigned> ARMTargetLowering::
4468getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004469 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004470 if (Constraint.size() != 1)
4471 return std::vector<unsigned>();
4472
4473 switch (Constraint[0]) { // GCC ARM Constraint Letters
4474 default: break;
4475 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004476 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4477 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4478 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004479 case 'r':
4480 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4481 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4482 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4483 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004484 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004486 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4487 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4488 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4489 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4490 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4491 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4492 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4493 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004494 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004495 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4496 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4497 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4498 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004499 if (VT.getSizeInBits() == 128)
4500 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4501 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004502 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004503 }
4504
4505 return std::vector<unsigned>();
4506}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004507
4508/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4509/// vector. If it is invalid, don't add anything to Ops.
4510void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4511 char Constraint,
4512 bool hasMemory,
4513 std::vector<SDValue>&Ops,
4514 SelectionDAG &DAG) const {
4515 SDValue Result(0, 0);
4516
4517 switch (Constraint) {
4518 default: break;
4519 case 'I': case 'J': case 'K': case 'L':
4520 case 'M': case 'N': case 'O':
4521 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4522 if (!C)
4523 return;
4524
4525 int64_t CVal64 = C->getSExtValue();
4526 int CVal = (int) CVal64;
4527 // None of these constraints allow values larger than 32 bits. Check
4528 // that the value fits in an int.
4529 if (CVal != CVal64)
4530 return;
4531
4532 switch (Constraint) {
4533 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004534 if (Subtarget->isThumb1Only()) {
4535 // This must be a constant between 0 and 255, for ADD
4536 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004537 if (CVal >= 0 && CVal <= 255)
4538 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004539 } else if (Subtarget->isThumb2()) {
4540 // A constant that can be used as an immediate value in a
4541 // data-processing instruction.
4542 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4543 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004544 } else {
4545 // A constant that can be used as an immediate value in a
4546 // data-processing instruction.
4547 if (ARM_AM::getSOImmVal(CVal) != -1)
4548 break;
4549 }
4550 return;
4551
4552 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004553 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004554 // This must be a constant between -255 and -1, for negated ADD
4555 // immediates. This can be used in GCC with an "n" modifier that
4556 // prints the negated value, for use with SUB instructions. It is
4557 // not useful otherwise but is implemented for compatibility.
4558 if (CVal >= -255 && CVal <= -1)
4559 break;
4560 } else {
4561 // This must be a constant between -4095 and 4095. It is not clear
4562 // what this constraint is intended for. Implemented for
4563 // compatibility with GCC.
4564 if (CVal >= -4095 && CVal <= 4095)
4565 break;
4566 }
4567 return;
4568
4569 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004570 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004571 // A 32-bit value where only one byte has a nonzero value. Exclude
4572 // zero to match GCC. This constraint is used by GCC internally for
4573 // constants that can be loaded with a move/shift combination.
4574 // It is not useful otherwise but is implemented for compatibility.
4575 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4576 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004577 } else if (Subtarget->isThumb2()) {
4578 // A constant whose bitwise inverse can be used as an immediate
4579 // value in a data-processing instruction. This can be used in GCC
4580 // with a "B" modifier that prints the inverted value, for use with
4581 // BIC and MVN instructions. It is not useful otherwise but is
4582 // implemented for compatibility.
4583 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4584 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004585 } else {
4586 // A constant whose bitwise inverse can be used as an immediate
4587 // value in a data-processing instruction. This can be used in GCC
4588 // with a "B" modifier that prints the inverted value, for use with
4589 // BIC and MVN instructions. It is not useful otherwise but is
4590 // implemented for compatibility.
4591 if (ARM_AM::getSOImmVal(~CVal) != -1)
4592 break;
4593 }
4594 return;
4595
4596 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004597 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004598 // This must be a constant between -7 and 7,
4599 // for 3-operand ADD/SUB immediate instructions.
4600 if (CVal >= -7 && CVal < 7)
4601 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004602 } else if (Subtarget->isThumb2()) {
4603 // A constant whose negation can be used as an immediate value in a
4604 // data-processing instruction. This can be used in GCC with an "n"
4605 // modifier that prints the negated value, for use with SUB
4606 // instructions. It is not useful otherwise but is implemented for
4607 // compatibility.
4608 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4609 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004610 } else {
4611 // A constant whose negation can be used as an immediate value in a
4612 // data-processing instruction. This can be used in GCC with an "n"
4613 // modifier that prints the negated value, for use with SUB
4614 // instructions. It is not useful otherwise but is implemented for
4615 // compatibility.
4616 if (ARM_AM::getSOImmVal(-CVal) != -1)
4617 break;
4618 }
4619 return;
4620
4621 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004622 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004623 // This must be a multiple of 4 between 0 and 1020, for
4624 // ADD sp + immediate.
4625 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4626 break;
4627 } else {
4628 // A power of two or a constant between 0 and 32. This is used in
4629 // GCC for the shift amount on shifted register operands, but it is
4630 // useful in general for any shift amounts.
4631 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4632 break;
4633 }
4634 return;
4635
4636 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004637 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004638 // This must be a constant between 0 and 31, for shift amounts.
4639 if (CVal >= 0 && CVal <= 31)
4640 break;
4641 }
4642 return;
4643
4644 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004645 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004646 // This must be a multiple of 4 between -508 and 508, for
4647 // ADD/SUB sp = sp + immediate.
4648 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4649 break;
4650 }
4651 return;
4652 }
4653 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4654 break;
4655 }
4656
4657 if (Result.getNode()) {
4658 Ops.push_back(Result);
4659 return;
4660 }
4661 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4662 Ops, DAG);
4663}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004664
4665bool
4666ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4667 // The ARM target isn't yet aware of offsets.
4668 return false;
4669}
Evan Cheng39382422009-10-28 01:44:26 +00004670
4671int ARM::getVFPf32Imm(const APFloat &FPImm) {
4672 APInt Imm = FPImm.bitcastToAPInt();
4673 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4674 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4675 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4676
4677 // We can handle 4 bits of mantissa.
4678 // mantissa = (16+UInt(e:f:g:h))/16.
4679 if (Mantissa & 0x7ffff)
4680 return -1;
4681 Mantissa >>= 19;
4682 if ((Mantissa & 0xf) != Mantissa)
4683 return -1;
4684
4685 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4686 if (Exp < -3 || Exp > 4)
4687 return -1;
4688 Exp = ((Exp+3) & 0x7) ^ 4;
4689
4690 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4691}
4692
4693int ARM::getVFPf64Imm(const APFloat &FPImm) {
4694 APInt Imm = FPImm.bitcastToAPInt();
4695 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4696 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4697 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4698
4699 // We can handle 4 bits of mantissa.
4700 // mantissa = (16+UInt(e:f:g:h))/16.
4701 if (Mantissa & 0xffffffffffffLL)
4702 return -1;
4703 Mantissa >>= 48;
4704 if ((Mantissa & 0xf) != Mantissa)
4705 return -1;
4706
4707 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4708 if (Exp < -3 || Exp > 4)
4709 return -1;
4710 Exp = ((Exp+3) & 0x7) ^ 4;
4711
4712 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4713}
4714
4715/// isFPImmLegal - Returns true if the target can instruction select the
4716/// specified FP immediate natively. If false, the legalizer will
4717/// materialize the FP immediate as a load from a constant pool.
4718bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4719 if (!Subtarget->hasVFP3())
4720 return false;
4721 if (VT == MVT::f32)
4722 return ARM::getVFPf32Imm(Imm) != -1;
4723 if (VT == MVT::f64)
4724 return ARM::getVFPf64Imm(Imm) != -1;
4725 return false;
4726}