blob: f0fcdd499667bd6ce2b1e09c13b68bfdfb5fc861 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Bill Wendlingef4a68b2010-11-30 07:44:32 +000077def MemModeThumbAsmOperand : AsmOperandClass {
78 let Name = "MemModeThumb";
79 let SuperClasses = [];
80}
81
Evan Chenga8e29892007-01-19 07:51:42 +000082// t_addrmode_rr := reg + reg
83//
84def t_addrmode_rr : Operand<i32>,
85 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
86 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000087 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000088}
89
Evan Chengc38f2bc2007-01-23 22:59:13 +000090// t_addrmode_s4 := reg + reg
91// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000092//
Evan Chengc38f2bc2007-01-23 22:59:13 +000093def t_addrmode_s4 : Operand<i32>,
94 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +000095 let EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +000096 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000097 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +000098 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +000099}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000100
101// t_addrmode_s2 := reg + reg
102// reg + imm5 * 2
103//
104def t_addrmode_s2 : Operand<i32>,
105 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000106 let EncoderMethod = "getAddrModeS2OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000107 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000109 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000111
112// t_addrmode_s1 := reg + reg
113// reg + imm5
114//
115def t_addrmode_s1 : Operand<i32>,
116 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000117 let EncoderMethod = "getAddrModeS1OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000118 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000119 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000120 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000121}
122
123// t_addrmode_sp := sp + imm8 * 4
124//
125def t_addrmode_sp : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
127 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000129 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000130}
131
132//===----------------------------------------------------------------------===//
133// Miscellaneous Instructions.
134//
135
Jim Grosbach4642ad32010-02-22 23:10:38 +0000136// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
137// from removing one half of the matched pairs. That breaks PEI, which assumes
138// these will always be in pairs, and asserts if it finds otherwise. Better way?
139let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000140def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000141 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
142 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
143 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000144
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000145def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000146 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
147 [(ARMcallseq_start imm:$amt)]>,
148 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000149}
Evan Cheng44bec522007-05-15 01:29:07 +0000150
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000151// T1Disassembly - A simple class to make encoding some disassembly patterns
152// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000153class T1Disassembly<bits<2> op1, bits<8> op2>
154 : T1Encoding<0b101111> {
155 let Inst{9-8} = op1;
156 let Inst{7-0} = op2;
157}
158
Johnny Chenbd2c6232010-02-25 03:28:51 +0000159def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
160 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000161 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000162
Johnny Chend86d2692010-02-25 17:51:03 +0000163def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
164 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000165 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000166
167def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
168 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000169 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000170
171def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
172 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000173 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000174
175def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
176 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000177 T1Disassembly<0b11, 0x40>; // A8.6.157
178
179// The i32imm operand $val can be used by a debugger to store more information
180// about the breakpoint.
181def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
184 // A8.6.22
185 bits<8> val;
186 let Inst{7-0} = val;
187}
Johnny Chend86d2692010-02-25 17:51:03 +0000188
189def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
190 [/* For disassembly only; pattern left blank */]>,
191 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000192 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000193 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000194 let Inst{4} = 1;
195 let Inst{3} = 1; // Big-Endian
196 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000197}
198
199def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
200 [/* For disassembly only; pattern left blank */]>,
201 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000202 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000203 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000204 let Inst{4} = 1;
205 let Inst{3} = 0; // Little-Endian
206 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000207}
208
Johnny Chen93042d12010-03-02 18:14:57 +0000209// Change Processor State is a system instruction -- for disassembly only.
210// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000211//
212// opt{4-0} = mode ==> don't care
213// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
214// opt{8-6} = AIF from Inst{2-0}
215// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000216//
217// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
218// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000219def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000220 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000221 T1Misc<0b0110011> {
222 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000223 let Inst{3} = 0;
224 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000225}
Johnny Chen93042d12010-03-02 18:14:57 +0000226
Evan Cheng35d6c412009-08-04 23:47:55 +0000227// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000228let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000229def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000230 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000231 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000232 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000233 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000234 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000235 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000236}
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000238// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000239def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000240 "add\t$dst, pc, $rhs", []>,
241 T1Encoding<{1,0,1,0,0,?}> {
242 // A6.2 & A8.6.10
243 bits<3> dst;
244 bits<8> rhs;
245 let Inst{10-8} = dst;
246 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000247}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000248
Bill Wendling0ae28e42010-11-19 22:37:33 +0000249// ADD <Rd>, sp, #<imm8>
250// This is rematerializable, which is particularly useful for taking the
251// address of locals.
252let isReMaterializable = 1 in
253def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
254 "add\t$dst, $sp, $rhs", []>,
255 T1Encoding<{1,0,1,0,1,?}> {
256 // A6.2 & A8.6.8
257 bits<3> dst;
258 bits<8> rhs;
259 let Inst{10-8} = dst;
260 let Inst{7-0} = rhs;
261}
262
263// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000264def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000265 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000266 T1Misc<{0,0,0,0,0,?,?}> {
267 // A6.2.5 & A8.6.8
268 bits<7> rhs;
269 let Inst{6-0} = rhs;
270}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000271
Bill Wendling0ae28e42010-11-19 22:37:33 +0000272// SUB sp, sp, #<imm7>
273// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000274def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000275 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000276 T1Misc<{0,0,0,0,1,?,?}> {
277 // A6.2.5 & A8.6.214
278 bits<7> rhs;
279 let Inst{6-0} = rhs;
280}
Evan Cheng86198642009-08-07 00:34:42 +0000281
Bill Wendling0ae28e42010-11-19 22:37:33 +0000282// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000283def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000284 "add\t$dst, $rhs", []>,
285 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 // A8.6.9 Encoding T1
287 bits<4> dst;
288 let Inst{7} = dst{3};
289 let Inst{6-3} = 0b1101;
290 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000291}
Evan Cheng86198642009-08-07 00:34:42 +0000292
Bill Wendling0ae28e42010-11-19 22:37:33 +0000293// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000294def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000295 "add\t$dst, $rhs", []>,
296 T1Special<{0,0,?,?}> {
297 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000298 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000299 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000300 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000301 let Inst{2-0} = 0b101;
302}
Evan Cheng86198642009-08-07 00:34:42 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304//===----------------------------------------------------------------------===//
305// Control Flow Instructions.
306//
307
Jim Grosbachc732adf2009-09-30 01:35:11 +0000308let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000309 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
310 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000311 T1Special<{1,1,0,?}> {
312 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000313 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000314 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000315 }
Bill Wendling602890d2010-11-19 01:33:10 +0000316
Evan Cheng9d945f72007-02-01 01:49:46 +0000317 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000318 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
319 IIC_Br, "bx\t$Rm",
320 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000321 T1Special<{1,1,0,?}> {
322 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000323 bits<4> Rm;
324 let Inst{6-3} = Rm;
325 let Inst{2-0} = 0b000;
326 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000327}
Evan Chenga8e29892007-01-19 07:51:42 +0000328
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000329// Indirect branches
330let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000331 def tBRIND : TI<(outs), (ins GPR:$Rm),
332 IIC_Br,
333 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000334 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000335 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000336 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000337 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000338 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000339 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000340 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000341 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000342}
343
Evan Chenga8e29892007-01-19 07:51:42 +0000344// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000345let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
346 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000347def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000348 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000349 "pop${p}\t$regs", []>,
350 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000351 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000352 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000353 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000354 let Inst{7-0} = regs{7-0};
355}
Evan Chenga8e29892007-01-19 07:51:42 +0000356
Bill Wendling0480e282010-12-01 02:36:55 +0000357// All calls clobber the non-callee saved registers. SP is marked as a use to
358// prevent stack-pointer assignments that appear immediately before calls from
359// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000360let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000361 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000362 Defs = [R0, R1, R2, R3, R12, LR,
363 D0, D1, D2, D3, D4, D5, D6, D7,
364 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000365 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
366 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000367 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000368 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000369 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000370 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000371 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000372 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000373 let Inst{13} = 1;
374 let Inst{11} = 1;
Bill Wendling534a5e42010-12-03 01:55:47 +0000375 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000376
Evan Chengb6207242009-08-01 00:16:10 +0000377 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000378 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000379 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000380 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000381 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000382 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
383 let Inst{13} = 1;
384 let Inst{11} = 1;
385 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000386
Evan Chengb6207242009-08-01 00:16:10 +0000387 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000388 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000389 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000390 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000391 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
392 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000393
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000394 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000395 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000396 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000397 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000398 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000399 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000400 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000401 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000402}
403
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000404let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000405 // On Darwin R9 is call-clobbered.
406 // R7 is marked as a use to prevent frame-pointer assignments from being
407 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000408 Defs = [R0, R1, R2, R3, R9, R12, LR,
409 D0, D1, D2, D3, D4, D5, D6, D7,
410 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000411 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
412 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000413 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000414 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000415 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
Bill Wendling849f2e32010-11-29 00:18:15 +0000416 "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000417 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000418 Requires<[IsThumb, IsDarwin]> {
Bill Wendlingfb62d552010-12-03 23:44:24 +0000419 let Inst{13} = 1;
420 let Inst{11} = 1;
Bill Wendling534a5e42010-12-03 01:55:47 +0000421 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000422
Evan Chengb6207242009-08-01 00:16:10 +0000423 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000424 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000425 (outs), (ins pred:$p, i32imm:$func, variable_ops),
426 IIC_Br,
Bill Wendling849f2e32010-11-29 00:18:15 +0000427 "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000429 Requires<[IsThumb, HasV5T, IsDarwin]> {
430 let Inst{13} = 1;
431 let Inst{11} = 1;
432 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000433
Evan Chengb6207242009-08-01 00:16:10 +0000434 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000435 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
436 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000437 [(ARMtcall GPR:$func)]>,
438 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000439 T1Special<{1,1,1,?}> {
440 // A6.2.3 & A8.6.24
441 bits<4> func;
442 let Inst{6-3} = func;
443 let Inst{2-0} = 0b000;
444 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000445
446 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000447 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000448 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000449 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000450 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000451 "mov\tlr, pc\n\tbx\t$func",
452 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000453 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Bill Wendling0480e282010-12-01 02:36:55 +0000456let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
457 let isPredicable = 1 in
458 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
459 "b\t$target", [(br bb:$target)]>,
460 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Evan Cheng225dfe92007-01-30 01:13:37 +0000462 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000463 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000464 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000465 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000466
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000467 def tBR_JTr : tPseudoInst<(outs),
468 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
469 Size2Bytes, IIC_Br,
470 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
471 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000472 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000473}
474
Evan Chengc85e8322007-07-05 07:13:32 +0000475// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000476// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000477let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000478 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000479 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000480 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
481 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000482
Evan Chengde17fb62009-10-31 23:46:45 +0000483// Compare and branch on zero / non-zero
484let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000485 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
486 "cbz\t$Rn, $target", []>,
487 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000488 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000489 bits<6> target;
490 bits<3> Rn;
491 let Inst{9} = target{5};
492 let Inst{7-3} = target{4-0};
493 let Inst{2-0} = Rn;
494 }
Evan Chengde17fb62009-10-31 23:46:45 +0000495
496 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000497 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000498 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000499 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000500 bits<6> target;
501 bits<3> Rn;
502 let Inst{9} = target{5};
503 let Inst{7-3} = target{4-0};
504 let Inst{2-0} = Rn;
505 }
Evan Chengde17fb62009-10-31 23:46:45 +0000506}
507
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000508// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
509// A8.6.16 B: Encoding T1
510// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000511let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000512def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
513 "svc", "\t$imm", []>, Encoding16 {
514 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000515 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000516 let Inst{11-8} = 0b1111;
517 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000518}
519
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000520// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000521let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000522def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000523 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000524 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000525}
526
Evan Chenga8e29892007-01-19 07:51:42 +0000527//===----------------------------------------------------------------------===//
528// Load Store Instructions.
529//
530
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000531let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000532def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000533 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
534 AddrModeT1_4, IIC_iLoad_r,
535 "ldr", "\t$Rt, $addr",
536 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000537
Bill Wendling1fd374e2010-11-30 22:57:21 +0000538def tLDRi: // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000539 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
540 AddrModeT1_4, IIC_iLoad_r,
541 "ldr", "\t$Rt, $addr",
542 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000543
Bill Wendling1fd374e2010-11-30 22:57:21 +0000544def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000545 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
546 AddrModeT1_1, IIC_iLoad_bh_r,
547 "ldrb", "\t$Rt, $addr",
548 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000549
550def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000551 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000552 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000553 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000554 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000555
Bill Wendling1fd374e2010-11-30 22:57:21 +0000556def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000557 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
558 AddrModeT1_2, IIC_iLoad_bh_r,
559 "ldrh", "\t$dst, $addr",
560 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000561
562def tLDRHi: // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000563 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000564 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000565 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000566 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000567
Evan Cheng2f297df2009-07-11 07:08:13 +0000568let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000569def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000570 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
571 AddrModeT1_1, IIC_iLoad_bh_r,
572 "ldrsb", "\t$dst, $addr",
573 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000574
Evan Cheng2f297df2009-07-11 07:08:13 +0000575let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000576def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000577 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
578 AddrModeT1_2, IIC_iLoad_bh_r,
579 "ldrsh", "\t$dst, $addr",
580 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000581
Dan Gohman15511cf2008-12-03 18:15:48 +0000582let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000583def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000584 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000585 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
586 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000587
Evan Cheng8e59ea92007-02-07 00:06:56 +0000588// Special instruction for restore. It cannot clobber condition register
589// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000590let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000591def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000592 "ldr", "\t$dst, $addr", []>,
593 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000594
Evan Cheng012f2d92007-01-24 08:53:17 +0000595// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000596// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000597let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling3f8c1102010-11-30 23:54:45 +0000598def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
599 "ldr", ".n\t$Rt, $addr",
600 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
601 T1Encoding<{0,1,0,0,1,?}> {
602 // A6.2 & A8.6.59
603 bits<3> Rt;
604 let Inst{10-8} = Rt;
605 // FIXME: Finish for the addr.
606}
Evan Chengfa775d02007-03-19 07:20:03 +0000607
608// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000609let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
610 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000611def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000612 "ldr", "\t$dst, $addr", []>,
613 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
Bill Wendling1fd374e2010-11-30 22:57:21 +0000615def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000616 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
617 AddrModeT1_4, IIC_iStore_r,
618 "str", "\t$src, $addr",
619 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
Bill Wendling1fd374e2010-11-30 22:57:21 +0000621def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000622 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000623 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000624 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000625 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000626
Bill Wendling1fd374e2010-11-30 22:57:21 +0000627def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000628 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
629 AddrModeT1_1, IIC_iStore_bh_r,
630 "strb", "\t$src, $addr",
631 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000632
633def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000634 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000635 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000636 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000637 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000638
639def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000640 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
641 AddrModeT1_2, IIC_iStore_bh_r,
642 "strh", "\t$src, $addr",
643 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000644
645def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000646 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000647 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000648 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000649 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000650
Evan Cheng0e55fd62010-09-30 01:08:25 +0000651def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000652 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000653 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
654 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000655
Bill Wendling3f8c1102010-11-30 23:54:45 +0000656let mayStore = 1, neverHasSideEffects = 1 in
657// Special instruction for spill. It cannot clobber condition register when it's
658// expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000659def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000660 "str", "\t$src, $addr", []>,
661 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000662
663//===----------------------------------------------------------------------===//
664// Load / store multiple Instructions.
665//
666
Bill Wendling6c470b82010-11-13 09:09:38 +0000667multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
668 InstrItinClass itin_upd, bits<6> T1Enc,
669 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000670 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000671 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000672 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000673 T1Encoding<T1Enc> {
674 bits<3> Rn;
675 bits<8> regs;
676 let Inst{10-8} = Rn;
677 let Inst{7-0} = regs;
678 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000679 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000680 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000681 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000682 T1Encoding<T1Enc> {
683 bits<3> Rn;
684 bits<8> regs;
685 let Inst{10-8} = Rn;
686 let Inst{7-0} = regs;
687 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000688}
689
Bill Wendling73fe34a2010-11-16 01:16:36 +0000690// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000691let neverHasSideEffects = 1 in {
692
693let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
694defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
695 {1,1,0,0,1,?}, 1>;
696
697let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
698defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
699 {1,1,0,0,0,?}, 0>;
700
701} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000702
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000703let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000704def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000705 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000706 "pop${p}\t$regs", []>,
707 T1Misc<{1,1,0,?,?,?,?}> {
708 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000709 let Inst{8} = regs{15};
710 let Inst{7-0} = regs{7-0};
711}
Evan Cheng4b322e52009-08-11 21:11:32 +0000712
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000713let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000714def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000715 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000716 "push${p}\t$regs", []>,
717 T1Misc<{0,1,0,?,?,?,?}> {
718 bits<16> regs;
719 let Inst{8} = regs{14};
720 let Inst{7-0} = regs{7-0};
721}
Evan Chenga8e29892007-01-19 07:51:42 +0000722
723//===----------------------------------------------------------------------===//
724// Arithmetic Instructions.
725//
726
Bill Wendling1d045ee2010-12-01 02:28:08 +0000727// Helper classes for encoding T1pI patterns:
728class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
729 string opc, string asm, list<dag> pattern>
730 : T1pI<oops, iops, itin, opc, asm, pattern>,
731 T1DataProcessing<opA> {
732 bits<3> Rm;
733 bits<3> Rn;
734 let Inst{5-3} = Rm;
735 let Inst{2-0} = Rn;
736}
737class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
738 string opc, string asm, list<dag> pattern>
739 : T1pI<oops, iops, itin, opc, asm, pattern>,
740 T1Misc<opA> {
741 bits<3> Rm;
742 bits<3> Rd;
743 let Inst{5-3} = Rm;
744 let Inst{2-0} = Rd;
745}
746
Bill Wendling76f4e102010-12-01 01:20:15 +0000747// Helper classes for encoding T1sI patterns:
748class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
749 string opc, string asm, list<dag> pattern>
750 : T1sI<oops, iops, itin, opc, asm, pattern>,
751 T1DataProcessing<opA> {
752 bits<3> Rd;
753 bits<3> Rn;
754 let Inst{5-3} = Rn;
755 let Inst{2-0} = Rd;
756}
757class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
758 string opc, string asm, list<dag> pattern>
759 : T1sI<oops, iops, itin, opc, asm, pattern>,
760 T1General<opA> {
761 bits<3> Rm;
762 bits<3> Rn;
763 bits<3> Rd;
764 let Inst{8-6} = Rm;
765 let Inst{5-3} = Rn;
766 let Inst{2-0} = Rd;
767}
768class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
769 string opc, string asm, list<dag> pattern>
770 : T1sI<oops, iops, itin, opc, asm, pattern>,
771 T1General<opA> {
772 bits<3> Rd;
773 bits<3> Rm;
774 let Inst{5-3} = Rm;
775 let Inst{2-0} = Rd;
776}
777
778// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000779class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
780 string opc, string asm, list<dag> pattern>
781 : T1sIt<oops, iops, itin, opc, asm, pattern>,
782 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000783 bits<3> Rdn;
784 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000785 let Inst{5-3} = Rm;
786 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000787}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000788class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
789 string opc, string asm, list<dag> pattern>
790 : T1sIt<oops, iops, itin, opc, asm, pattern>,
791 T1General<opA> {
792 bits<3> Rdn;
793 bits<8> imm8;
794 let Inst{10-8} = Rdn;
795 let Inst{7-0} = imm8;
796}
797
798// Add with carry register
799let isCommutable = 1, Uses = [CPSR] in
800def tADC : // A8.6.2
801 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
802 "adc", "\t$Rdn, $Rm",
803 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000804
David Goodwinc9ee1182009-06-25 22:49:55 +0000805// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000806def tADDi3 : // A8.6.4 T1
807 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
808 "add", "\t$Rd, $Rm, $imm3",
809 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000810 bits<3> imm3;
811 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000812}
Evan Chenga8e29892007-01-19 07:51:42 +0000813
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000814def tADDi8 : // A8.6.4 T2
815 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
816 IIC_iALUi,
817 "add", "\t$Rdn, $imm8",
818 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000819
David Goodwinc9ee1182009-06-25 22:49:55 +0000820// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000821let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000822def tADDrr : // A8.6.6 T1
823 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
824 IIC_iALUr,
825 "add", "\t$Rd, $Rn, $Rm",
826 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000827
Evan Chengcd799b92009-06-12 20:46:18 +0000828let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000829def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
830 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000831 T1Special<{0,0,?,?}> {
832 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000833 bits<4> Rdn;
834 bits<4> Rm;
835 let Inst{7} = Rdn{3};
836 let Inst{6-3} = Rm;
837 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000838}
Evan Chenga8e29892007-01-19 07:51:42 +0000839
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000840// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000841let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000842def tAND : // A8.6.12
843 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
844 IIC_iBITr,
845 "and", "\t$Rdn, $Rm",
846 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000847
David Goodwinc9ee1182009-06-25 22:49:55 +0000848// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000849def tASRri : // A8.6.14
850 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
851 IIC_iMOVsi,
852 "asr", "\t$Rd, $Rm, $imm5",
853 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000854 bits<5> imm5;
855 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000856}
Evan Chenga8e29892007-01-19 07:51:42 +0000857
David Goodwinc9ee1182009-06-25 22:49:55 +0000858// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000859def tASRrr : // A8.6.15
860 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
861 IIC_iMOVsr,
862 "asr", "\t$Rdn, $Rm",
863 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000864
David Goodwinc9ee1182009-06-25 22:49:55 +0000865// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000866def tBIC : // A8.6.20
867 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
868 IIC_iBITr,
869 "bic", "\t$Rdn, $Rm",
870 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000871
David Goodwinc9ee1182009-06-25 22:49:55 +0000872// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000873let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000874//FIXME: Disable CMN, as CCodes are backwards from compare expectations
875// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000876//def tCMN : // A8.6.33
877// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
878// IIC_iCMPr,
879// "cmn", "\t$lhs, $rhs",
880// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000881
882def tCMNz : // A8.6.33
883 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
884 IIC_iCMPr,
885 "cmn", "\t$Rn, $Rm",
886 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
887
888} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000889
David Goodwinc9ee1182009-06-25 22:49:55 +0000890// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000891let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000892def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
893 "cmp", "\t$Rn, $imm8",
894 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
895 T1General<{1,0,1,?,?}> {
896 // A8.6.35
897 bits<3> Rn;
898 bits<8> imm8;
899 let Inst{10-8} = Rn;
900 let Inst{7-0} = imm8;
901}
902
903def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
904 "cmp", "\t$Rn, $imm8",
905 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
906 T1General<{1,0,1,?,?}> {
907 // A8.6.35
908 bits<3> Rn;
909 let Inst{10-8} = Rn;
910 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000911}
912
913// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000914def tCMPr : // A8.6.36 T1
915 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
916 IIC_iCMPr,
917 "cmp", "\t$Rn, $Rm",
918 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
919
920def tCMPzr : // A8.6.36 T1
921 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
922 "cmp", "\t$Rn, $Rm",
923 [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>;
Bill Wendling602890d2010-11-19 01:33:10 +0000924
Bill Wendling849f2e32010-11-29 00:18:15 +0000925def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
926 "cmp", "\t$Rn, $Rm", []>,
927 T1Special<{0,1,?,?}> {
928 // A8.6.36 T2
929 bits<4> Rm;
930 bits<4> Rn;
931 let Inst{7} = Rn{3};
932 let Inst{6-3} = Rm;
933 let Inst{2-0} = Rn{2-0};
934}
Jim Grosbach1b555d92010-12-03 23:21:25 +0000935def tCMPzhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
936 "cmp", "\t$Rn, $Rm", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000937 T1Special<{0,1,?,?}> {
938 // A8.6.36 T2
939 bits<4> Rm;
940 bits<4> Rn;
941 let Inst{7} = Rn{3};
942 let Inst{6-3} = Rm;
943 let Inst{2-0} = Rn{2-0};
944}
945
Bill Wendling5cc88a22010-11-20 22:52:33 +0000946} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000947
Evan Chenga8e29892007-01-19 07:51:42 +0000948
David Goodwinc9ee1182009-06-25 22:49:55 +0000949// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000950let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000951def tEOR : // A8.6.45
952 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
953 IIC_iBITr,
954 "eor", "\t$Rdn, $Rm",
955 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000956
David Goodwinc9ee1182009-06-25 22:49:55 +0000957// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000958def tLSLri : // A8.6.88
959 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
960 IIC_iMOVsi,
961 "lsl", "\t$Rd, $Rm, $imm5",
962 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000963 bits<5> imm5;
964 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000965}
Evan Chenga8e29892007-01-19 07:51:42 +0000966
David Goodwinc9ee1182009-06-25 22:49:55 +0000967// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000968def tLSLrr : // A8.6.89
969 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
970 IIC_iMOVsr,
971 "lsl", "\t$Rdn, $Rm",
972 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000975def tLSRri : // A8.6.90
976 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
977 IIC_iMOVsi,
978 "lsr", "\t$Rd, $Rm, $imm5",
979 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000980 bits<5> imm5;
981 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000982}
Evan Chenga8e29892007-01-19 07:51:42 +0000983
David Goodwinc9ee1182009-06-25 22:49:55 +0000984// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000985def tLSRrr : // A8.6.91
986 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
987 IIC_iMOVsr,
988 "lsr", "\t$Rdn, $Rm",
989 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000990
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000991// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000992let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000993def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
994 "mov", "\t$Rd, $imm8",
995 [(set tGPR:$Rd, imm0_255:$imm8)]>,
996 T1General<{1,0,0,?,?}> {
997 // A8.6.96
998 bits<3> Rd;
999 bits<8> imm8;
1000 let Inst{10-8} = Rd;
1001 let Inst{7-0} = imm8;
1002}
Evan Chenga8e29892007-01-19 07:51:42 +00001003
1004// TODO: A7-73: MOV(2) - mov setting flag.
1005
Evan Chengcd799b92009-06-12 20:46:18 +00001006let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001007// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001008def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1009 "mov\t$Rd, $Rm", []>,
1010 T1Special<0b1000> {
1011 // A8.6.97
1012 bits<4> Rd;
1013 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001014 // Bits {7-6} are encoded by the T1Special value.
1015 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001016 let Inst{2-0} = Rd{2-0};
1017}
Evan Cheng446c4282009-07-11 06:43:01 +00001018let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001019def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1020 "movs\t$Rd, $Rm", []>, Encoding16 {
1021 // A8.6.97
1022 bits<3> Rd;
1023 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001024 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001025 let Inst{5-3} = Rm;
1026 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001027}
Evan Cheng446c4282009-07-11 06:43:01 +00001028
1029// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001030def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1031 "mov\t$Rd, $Rm", []>,
1032 T1Special<{1,0,0,?}> {
1033 // A8.6.97
1034 bits<4> Rd;
1035 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001036 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001037 let Inst{6-3} = Rm;
1038 let Inst{2-0} = Rd{2-0};
1039}
1040def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1041 "mov\t$Rd, $Rm", []>,
1042 T1Special<{1,0,?,0}> {
1043 // A8.6.97
1044 bits<4> Rd;
1045 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001046 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001047 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001048 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001049 let Inst{2-0} = Rd{2-0};
1050}
1051def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1052 "mov\t$Rd, $Rm", []>,
1053 T1Special<{1,0,?,?}> {
1054 // A8.6.97
1055 bits<4> Rd;
1056 bits<4> Rm;
1057 let Inst{7} = Rd{3};
1058 let Inst{6-3} = Rm;
1059 let Inst{2-0} = Rd{2-0};
1060}
Evan Chengcd799b92009-06-12 20:46:18 +00001061} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001062
Bill Wendling0480e282010-12-01 02:36:55 +00001063// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001064let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001065def tMUL : // A8.6.105 T1
1066 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1067 IIC_iMUL32,
1068 "mul", "\t$Rdn, $Rm, $Rdn",
1069 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001070
Bill Wendling76f4e102010-12-01 01:20:15 +00001071// Move inverse register
1072def tMVN : // A8.6.107
1073 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1074 "mvn", "\t$Rd, $Rn",
1075 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001076
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001077// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001078let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001079def tORR : // A8.6.114
1080 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1081 IIC_iBITr,
1082 "orr", "\t$Rdn, $Rm",
1083 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001084
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001085// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001086def tREV : // A8.6.134
1087 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1088 IIC_iUNAr,
1089 "rev", "\t$Rd, $Rm",
1090 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1091 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001092
Bill Wendling1d045ee2010-12-01 02:28:08 +00001093def tREV16 : // A8.6.135
1094 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1095 IIC_iUNAr,
1096 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001097 [(set tGPR:$Rd,
1098 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1099 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1100 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1101 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001102 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001103
Bill Wendling1d045ee2010-12-01 02:28:08 +00001104def tREVSH : // A8.6.136
1105 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1106 IIC_iUNAr,
1107 "revsh", "\t$Rd, $Rm",
1108 [(set tGPR:$Rd,
1109 (sext_inreg
1110 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1111 (shl tGPR:$Rm, (i32 8))), i16))]>,
1112 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001113
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001114// Rotate right register
1115def tROR : // A8.6.139
1116 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1117 IIC_iMOVsr,
1118 "ror", "\t$Rdn, $Rm",
1119 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001120
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001121// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001122def tRSB : // A8.6.141
1123 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1124 IIC_iALUi,
1125 "rsb", "\t$Rd, $Rn, #0",
1126 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001127
David Goodwinc9ee1182009-06-25 22:49:55 +00001128// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001129let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001130def tSBC : // A8.6.151
1131 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1132 IIC_iALUr,
1133 "sbc", "\t$Rdn, $Rm",
1134 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001135
David Goodwinc9ee1182009-06-25 22:49:55 +00001136// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001137def tSUBi3 : // A8.6.210 T1
1138 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1139 IIC_iALUi,
1140 "sub", "\t$Rd, $Rm, $imm3",
1141 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001142 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001143 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001144}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001145
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001146def tSUBi8 : // A8.6.210 T2
1147 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1148 IIC_iALUi,
1149 "sub", "\t$Rdn, $imm8",
1150 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001151
Bill Wendling76f4e102010-12-01 01:20:15 +00001152// Subtract register
1153def tSUBrr : // A8.6.212
1154 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1155 IIC_iALUr,
1156 "sub", "\t$Rd, $Rn, $Rm",
1157 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001158
1159// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Bill Wendling76f4e102010-12-01 01:20:15 +00001161// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001162def tSXTB : // A8.6.222
1163 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1164 IIC_iUNAr,
1165 "sxtb", "\t$Rd, $Rm",
1166 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1167 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001168
Bill Wendling1d045ee2010-12-01 02:28:08 +00001169// Sign-extend short
1170def tSXTH : // A8.6.224
1171 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1172 IIC_iUNAr,
1173 "sxth", "\t$Rd, $Rm",
1174 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1175 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001176
Bill Wendling1d045ee2010-12-01 02:28:08 +00001177// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001178let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001179def tTST : // A8.6.230
1180 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1181 "tst", "\t$Rn, $Rm",
1182 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Bill Wendling1d045ee2010-12-01 02:28:08 +00001184// Zero-extend byte
1185def tUXTB : // A8.6.262
1186 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1187 IIC_iUNAr,
1188 "uxtb", "\t$Rd, $Rm",
1189 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1190 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001191
Bill Wendling1d045ee2010-12-01 02:28:08 +00001192// Zero-extend short
1193def tUXTH : // A8.6.264
1194 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1195 IIC_iUNAr,
1196 "uxth", "\t$Rd, $Rm",
1197 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1198 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001199
Jim Grosbach80dc1162010-02-16 21:23:02 +00001200// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001201// Expanded after instruction selection into a branch sequence.
1202let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001203 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001204 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001205 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001206 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Evan Cheng007ea272009-08-12 05:17:19 +00001208
1209// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001210let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001211def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1212 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001213 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001214 bits<4> Rdn;
1215 bits<4> Rm;
1216 let Inst{7} = Rdn{3};
1217 let Inst{6-3} = Rm;
1218 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001219}
Evan Cheng007ea272009-08-12 05:17:19 +00001220
Evan Chengc4af4632010-11-17 20:13:28 +00001221let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001222def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1223 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001224 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001225 bits<3> Rdn;
1226 bits<8> Rm;
1227 let Inst{10-8} = Rdn;
1228 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001229}
1230
Owen Andersonf523e472010-09-23 23:45:25 +00001231} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233// tLEApcrel - Load a pc-relative address into a register without offending the
1234// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001235let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001236def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1237 "adr${p}\t$Rd, #$label", []>,
1238 T1Encoding<{1,0,1,0,0,?}> {
1239 // A6.2 & A8.6.10
1240 bits<3> Rd;
1241 let Inst{10-8} = Rd;
1242 // FIXME: Add label encoding/fixup
1243}
Evan Chenga8e29892007-01-19 07:51:42 +00001244
Bill Wendling67077412010-11-30 00:18:30 +00001245def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001246 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001247 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1248 T1Encoding<{1,0,1,0,0,?}> {
1249 // A6.2 & A8.6.10
1250 bits<3> Rd;
1251 let Inst{10-8} = Rd;
1252 // FIXME: Add label encoding/fixup
1253}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001254
Evan Chenga8e29892007-01-19 07:51:42 +00001255//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001256// TLS Instructions
1257//
1258
1259// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001260let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1261def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1262 "bl\t__aeabi_read_tp",
1263 [(set R0, ARMthread_pointer)]> {
1264 // Encoding is 0xf7fffffe.
1265 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266}
1267
Bill Wendling0480e282010-12-01 02:36:55 +00001268//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001269// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001270//
1271
1272// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1273// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1274// from some other function to get here, and we're using the stack frame for the
1275// containing function to save/restore registers, we can't keep anything live in
1276// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1277// tromped upon when we get here from a longjmp(). We force everthing out of
1278// registers except for our own input by listing the relevant registers in
1279// Defs. By doing so, we also cause the prologue/epilogue code to actively
1280// preserve all of the callee-saved resgisters, which is exactly what we want.
1281// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001282let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1283 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1284def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1285 AddrModeNone, SizeSpecial, NoItinerary, "","",
1286 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001287
1288// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001289let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001290 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001291def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001292 AddrModeNone, SizeSpecial, IndexModeNone,
1293 Pseudo, NoItinerary, "", "",
1294 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1295 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001296
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001297//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001298// Non-Instruction Patterns
1299//
1300
Evan Cheng892837a2009-07-10 02:09:04 +00001301// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001302def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1303 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1304def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001305 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001306def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1307 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001308
1309// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001310def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1311 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1312def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1313 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1314def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1315 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001316
Evan Chenga8e29892007-01-19 07:51:42 +00001317// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001318def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1319def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001320
Evan Chengd85ac4d2007-01-27 02:29:45 +00001321// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001322def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1323 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001324
Evan Chenga8e29892007-01-19 07:51:42 +00001325// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001326def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001327 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001328def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001329 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001330
1331def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001332 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001333def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001334 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001335
1336// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001337def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1338 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1339def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1340 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001341
1342// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001343def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1344 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001345
Evan Chengb60c02e2007-01-26 19:13:16 +00001346// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001347def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1348def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1349def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001350
Evan Cheng0e87e232009-08-28 00:31:43 +00001351// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001352// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001353def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001354 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001355 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001356def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001357 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001358 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001359
Evan Cheng0e87e232009-08-28 00:31:43 +00001360def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1361 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1362def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1363 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001364
Evan Chenga8e29892007-01-19 07:51:42 +00001365// Large immediate handling.
1366
1367// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001368def : T1Pat<(i32 thumb_immshifted:$src),
1369 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1370 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001371
Evan Cheng9cb9e672009-06-27 02:26:13 +00001372def : T1Pat<(i32 imm0_255_comp:$src),
1373 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001374
1375// Pseudo instruction that combines ldr from constpool and add pc. This should
1376// be expanded into two instructions late to allow if-conversion and
1377// scheduling.
1378let isReMaterializable = 1 in
1379def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001380 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001381 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1382 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001383 Requires<[IsThumb, IsThumb1Only]>;