blob: ffd5d26b6783efe241cd201124f363226c042648 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070041
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* General customization:
43 */
44
45#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
46
47#define DRIVER_NAME "i915"
48#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070049#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Jesse Barnes317c35d2008-08-25 15:11:06 -070051enum pipe {
52 PIPE_A = 0,
53 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080054 PIPE_C,
55 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070056};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080057#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070058
Jesse Barnes80824002009-09-10 15:28:06 -070059enum plane {
60 PLANE_A = 0,
61 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070063};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080065
Eric Anholt62fdfea2010-05-21 13:26:39 -070066#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
67
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080068#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Interface history:
71 *
72 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110073 * 1.2: Add Power Management
74 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110075 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100076 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100077 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
78 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 */
80#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100081#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070082#define DRIVER_PATCHLEVEL 0
83
Eric Anholt673a3942008-07-30 12:06:12 -070084#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010085#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070086
Dave Airlie71acb5e2008-12-30 20:31:46 +100087#define I915_GEM_PHYS_CURSOR_0 1
88#define I915_GEM_PHYS_CURSOR_1 2
89#define I915_GEM_PHYS_OVERLAY_REGS 3
90#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
91
92struct drm_i915_gem_phys_object {
93 int id;
94 struct page **page_list;
95 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000096 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100097};
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099struct mem_block {
100 struct mem_block *next;
101 struct mem_block *prev;
102 int start;
103 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000104 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700107struct opregion_header;
108struct opregion_acpi;
109struct opregion_swsci;
110struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800111struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700112
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100113struct intel_opregion {
114 struct opregion_header *header;
115 struct opregion_acpi *acpi;
116 struct opregion_swsci *swsci;
117 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100118 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000119 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100120};
Chris Wilson44834a62010-08-19 16:09:23 +0100121#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100122
Chris Wilson6ef3d422010-08-04 20:26:07 +0100123struct intel_overlay;
124struct intel_overlay_error_state;
125
Dave Airlie7c1c2872008-11-28 14:22:24 +1000126struct drm_i915_master_private {
127 drm_local_map_t *sarea;
128 struct _drm_i915_sarea *sarea_priv;
129};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800130#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200131#define I915_MAX_NUM_FENCES 16
132/* 16 fences + sign bit for FENCE_REG_NONE */
133#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800134
135struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200136 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000137 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000138 uint32_t setup_seqno;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100139 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800140};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000141
yakui_zhao9b9d1722009-05-31 17:17:17 +0800142struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100143 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800144 u8 dvo_port;
145 u8 slave_addr;
146 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100147 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400148 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800149};
150
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000151struct intel_display_error_state;
152
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700153struct drm_i915_error_state {
154 u32 eir;
155 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800156 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100157 u32 tail[I915_NUM_RINGS];
158 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100159 u32 ipeir[I915_NUM_RINGS];
160 u32 ipehr[I915_NUM_RINGS];
161 u32 instdone[I915_NUM_RINGS];
162 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100163 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
164 /* our own tracking of ring head and tail */
165 u32 cpu_ring_head[I915_NUM_RINGS];
166 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100167 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100168 u32 instpm[I915_NUM_RINGS];
169 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700170 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100171 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000172 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100173 u32 fault_reg[I915_NUM_RINGS];
174 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100175 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200176 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700177 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000178 struct drm_i915_error_ring {
179 struct drm_i915_error_object {
180 int page_count;
181 u32 gtt_offset;
182 u32 *pages[0];
183 } *ringbuffer, *batchbuffer;
184 struct drm_i915_error_request {
185 long jiffies;
186 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000187 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000188 } *requests;
189 int num_requests;
190 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000191 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000192 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000193 u32 name;
194 u32 seqno;
195 u32 gtt_offset;
196 u32 read_domains;
197 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200198 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000199 s32 pinned:2;
200 u32 tiling:2;
201 u32 dirty:1;
202 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100203 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700204 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000205 } *active_bo, *pinned_bo;
206 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100207 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000208 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700209};
210
Jesse Barnese70236a2009-09-21 10:42:27 -0700211struct drm_i915_display_funcs {
212 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400213 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700214 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
215 void (*disable_fbc)(struct drm_device *dev);
216 int (*get_display_clock_speed)(struct drm_device *dev);
217 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000218 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800219 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
220 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700221 int (*crtc_mode_set)(struct drm_crtc *crtc,
222 struct drm_display_mode *mode,
223 struct drm_display_mode *adjusted_mode,
224 int x, int y,
225 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800226 void (*write_eld)(struct drm_connector *connector,
227 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700228 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700229 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700230 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700231 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
232 struct drm_framebuffer *fb,
233 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700234 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
235 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800236 void (*force_wake_get)(struct drm_i915_private *dev_priv);
237 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700238 /* clock updates for mode set */
239 /* cursor updates */
240 /* render clock increase/decrease */
241 /* display clock increase/decrease */
242 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700243};
244
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500245struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100246 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 u8 is_mobile:1;
248 u8 is_i85x:1;
249 u8 is_i915g:1;
250 u8 is_i945gm:1;
251 u8 is_g33:1;
252 u8 need_gfx_hws:1;
253 u8 is_g4x:1;
254 u8 is_pineview:1;
255 u8 is_broadwater:1;
256 u8 is_crestline:1;
257 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700258 u8 is_valleyview:1;
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300259 u8 has_pch_split:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300260 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 u8 has_fbc:1;
262 u8 has_pipe_cxsr:1;
263 u8 has_hotplug:1;
264 u8 cursor_needs_physical:1;
265 u8 has_overlay:1;
266 u8 overlay_needs_physical:1;
267 u8 supports_tv:1;
268 u8 has_bsd_ring:1;
269 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200270 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500271};
272
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100273#define I915_PPGTT_PD_ENTRIES 512
274#define I915_PPGTT_PT_ENTRIES 1024
275struct i915_hw_ppgtt {
276 unsigned num_pd_entries;
277 struct page **pt_pages;
278 uint32_t pd_offset;
279 dma_addr_t *pt_dma_addr;
280 dma_addr_t scratch_page_dma_addr;
281};
282
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800283enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100284 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800285 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
286 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
287 FBC_MODE_TOO_LARGE, /* mode too large for compression */
288 FBC_BAD_PLANE, /* fbc not supported on plane */
289 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700290 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700291 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800292};
293
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800294enum intel_pch {
295 PCH_IBX, /* Ibexpeak PCH */
296 PCH_CPT, /* Cougarpoint PCH */
297};
298
Jesse Barnesb690e962010-07-19 13:53:12 -0700299#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700300#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100301#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700302
Dave Airlie8be48d92010-03-30 05:34:14 +0000303struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100304struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000305
Daniel Vetterc2b91522012-02-14 22:37:19 +0100306struct intel_gmbus {
307 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100308 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100309 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100310 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100311 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100312 struct drm_i915_private *dev_priv;
313};
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700316 struct drm_device *dev;
317
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500318 const struct intel_device_info *info;
319
Dave Airlieac5c4e72008-12-19 15:38:34 +1000320 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000321 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000322
Eric Anholt3043c602008-10-02 12:24:47 -0700323 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100324 /** gt_fifo_count and the subsequent register write are synchronized
325 * with dev->struct_mutex. */
326 unsigned gt_fifo_count;
327 /** forcewake_count is protected by gt_lock */
328 unsigned forcewake_count;
329 /** gt_lock is also taken in irq contexts. */
330 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800332 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700333
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500334 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
335 * controller on different i2c buses. */
336 struct mutex gmbus_mutex;
337
Daniel Vetter110447fc2012-03-23 23:43:36 +0100338 /**
339 * Base address of the gmbus and gpio block.
340 */
341 uint32_t gpio_mmio_base;
342
Dave Airlieec2a4c32009-08-04 11:43:41 +1000343 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000344 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100345 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000347 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700348 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000349 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000350 struct drm_i915_gem_object *pwrctx;
351 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Jesse Barnesd7658982009-06-05 14:41:29 +0000353 struct resource mch_res;
354
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000355 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 int back_offset;
357 int front_offset;
358 int current_page;
359 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000362
363 /* protects the irq masks */
364 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700365
366 /* DPIO indirect register protection */
367 spinlock_t dpio_lock;
368
Eric Anholted4cb412008-07-29 12:10:39 -0700369 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800370 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000371 u32 irq_mask;
372 u32 gt_irq_mask;
373 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Jesse Barnes5ca58282009-03-31 14:11:15 -0700375 u32 hotplug_supported_mask;
376 struct work_struct hotplug_work;
377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 int tex_lru_log_granularity;
379 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100380 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000381 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000382 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000383
Ben Gamarif65d9422009-09-14 17:48:44 -0400384 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000385#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400386 struct timer_list hangcheck_timer;
387 int hangcheck_count;
388 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100389 uint32_t last_acthd_bsd;
390 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100391 uint32_t last_instdone;
392 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400393
Jesse Barnes80824002009-09-10 15:28:06 -0700394 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100395 unsigned int cfb_fb;
396 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100397 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100398 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700399
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100400 struct intel_opregion opregion;
401
Daniel Vetter02e792f2009-09-15 22:57:34 +0200402 /* overlay */
403 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800404 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200405
Jesse Barnes79e53942008-11-07 14:24:08 -0800406 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100407 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000408 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800409 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
410 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800411
412 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100413 unsigned int int_tv_support:1;
414 unsigned int lvds_dither:1;
415 unsigned int lvds_vbt:1;
416 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500417 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700418 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500419 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100420 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
421 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100422 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700423 int rate;
424 int lanes;
425 int preemphasis;
426 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100427
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700428 bool initialized;
429 bool support;
430 int bpp;
431 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100432 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700433 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800434
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700435 struct notifier_block lid_notifier;
436
Chris Wilsonf899fc62010-07-20 15:44:45 -0700437 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200438 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800439 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
440 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
441
Li Peng95534262010-05-18 18:58:44 +0800442 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800443
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700444 spinlock_t error_lock;
445 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400446 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100447 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700448 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700449
Jesse Barnese70236a2009-09-21 10:42:27 -0700450 /* Display functions */
451 struct drm_i915_display_funcs display;
452
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800453 /* PCH chipset type */
454 enum intel_pch pch_type;
455
Jesse Barnesb690e962010-07-19 13:53:12 -0700456 unsigned long quirks;
457
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000458 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800459 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000460 u8 saveLBB;
461 u32 saveDSPACNTR;
462 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000463 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000464 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000465 u32 savePIPEACONF;
466 u32 savePIPEBCONF;
467 u32 savePIPEASRC;
468 u32 savePIPEBSRC;
469 u32 saveFPA0;
470 u32 saveFPA1;
471 u32 saveDPLL_A;
472 u32 saveDPLL_A_MD;
473 u32 saveHTOTAL_A;
474 u32 saveHBLANK_A;
475 u32 saveHSYNC_A;
476 u32 saveVTOTAL_A;
477 u32 saveVBLANK_A;
478 u32 saveVSYNC_A;
479 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000480 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800481 u32 saveTRANS_HTOTAL_A;
482 u32 saveTRANS_HBLANK_A;
483 u32 saveTRANS_HSYNC_A;
484 u32 saveTRANS_VTOTAL_A;
485 u32 saveTRANS_VBLANK_A;
486 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000487 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000488 u32 saveDSPASTRIDE;
489 u32 saveDSPASIZE;
490 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700491 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000492 u32 saveDSPASURF;
493 u32 saveDSPATILEOFF;
494 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700495 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000496 u32 saveBLC_PWM_CTL;
497 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800498 u32 saveBLC_CPU_PWM_CTL;
499 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000500 u32 saveFPB0;
501 u32 saveFPB1;
502 u32 saveDPLL_B;
503 u32 saveDPLL_B_MD;
504 u32 saveHTOTAL_B;
505 u32 saveHBLANK_B;
506 u32 saveHSYNC_B;
507 u32 saveVTOTAL_B;
508 u32 saveVBLANK_B;
509 u32 saveVSYNC_B;
510 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000511 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800512 u32 saveTRANS_HTOTAL_B;
513 u32 saveTRANS_HBLANK_B;
514 u32 saveTRANS_HSYNC_B;
515 u32 saveTRANS_VTOTAL_B;
516 u32 saveTRANS_VBLANK_B;
517 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000518 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519 u32 saveDSPBSTRIDE;
520 u32 saveDSPBSIZE;
521 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700522 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000523 u32 saveDSPBSURF;
524 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700525 u32 saveVGA0;
526 u32 saveVGA1;
527 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000528 u32 saveVGACNTRL;
529 u32 saveADPA;
530 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700531 u32 savePP_ON_DELAYS;
532 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000533 u32 saveDVOA;
534 u32 saveDVOB;
535 u32 saveDVOC;
536 u32 savePP_ON;
537 u32 savePP_OFF;
538 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700539 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000540 u32 savePFIT_CONTROL;
541 u32 save_palette_a[256];
542 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700543 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000544 u32 saveFBC_CFB_BASE;
545 u32 saveFBC_LL_BASE;
546 u32 saveFBC_CONTROL;
547 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000548 u32 saveIER;
549 u32 saveIIR;
550 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800551 u32 saveDEIER;
552 u32 saveDEIMR;
553 u32 saveGTIER;
554 u32 saveGTIMR;
555 u32 saveFDI_RXA_IMR;
556 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800557 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800558 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000559 u32 saveSWF0[16];
560 u32 saveSWF1[16];
561 u32 saveSWF2[3];
562 u8 saveMSR;
563 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800564 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000565 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000566 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000567 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000568 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200569 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000570 u32 saveCURACNTR;
571 u32 saveCURAPOS;
572 u32 saveCURABASE;
573 u32 saveCURBCNTR;
574 u32 saveCURBPOS;
575 u32 saveCURBBASE;
576 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 u32 saveDP_B;
578 u32 saveDP_C;
579 u32 saveDP_D;
580 u32 savePIPEA_GMCH_DATA_M;
581 u32 savePIPEB_GMCH_DATA_M;
582 u32 savePIPEA_GMCH_DATA_N;
583 u32 savePIPEB_GMCH_DATA_N;
584 u32 savePIPEA_DP_LINK_M;
585 u32 savePIPEB_DP_LINK_M;
586 u32 savePIPEA_DP_LINK_N;
587 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800588 u32 saveFDI_RXA_CTL;
589 u32 saveFDI_TXA_CTL;
590 u32 saveFDI_RXB_CTL;
591 u32 saveFDI_TXB_CTL;
592 u32 savePFA_CTL_1;
593 u32 savePFB_CTL_1;
594 u32 savePFA_WIN_SZ;
595 u32 savePFB_WIN_SZ;
596 u32 savePFA_WIN_POS;
597 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000598 u32 savePCH_DREF_CONTROL;
599 u32 saveDISP_ARB_CTL;
600 u32 savePIPEA_DATA_M1;
601 u32 savePIPEA_DATA_N1;
602 u32 savePIPEA_LINK_M1;
603 u32 savePIPEA_LINK_N1;
604 u32 savePIPEB_DATA_M1;
605 u32 savePIPEB_DATA_N1;
606 u32 savePIPEB_LINK_M1;
607 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000608 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400609 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700610
611 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200612 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000613 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200614 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000615 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200616 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700617 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100618 /** List of all objects in gtt_space. Used to restore gtt
619 * mappings on resume */
620 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000621
622 /** Usable portion of the GTT for GEM */
623 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200624 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000625 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800628 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700629
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100630 /** PPGTT used for aliasing the PPGTT with the GTT */
631 struct i915_hw_ppgtt *aliasing_ppgtt;
632
Chris Wilson17250b72010-10-28 12:51:39 +0100633 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100634
Eric Anholt673a3942008-07-30 12:06:12 -0700635 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100636 * List of objects currently involved in rendering.
637 *
638 * Includes buffers having the contents of their GPU caches
639 * flushed, not necessarily primitives. last_rendering_seqno
640 * represents when the rendering involved will be completed.
641 *
642 * A reference is held on the buffer while on this list.
643 */
644 struct list_head active_list;
645
646 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700647 * List of objects which are not in the ringbuffer but which
648 * still have a write_domain which needs to be flushed before
649 * unbinding.
650 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800651 * last_rendering_seqno is 0 while an object is in this list.
652 *
Eric Anholt673a3942008-07-30 12:06:12 -0700653 * A reference is held on the buffer while on this list.
654 */
655 struct list_head flushing_list;
656
657 /**
658 * LRU list of objects which are not in the ringbuffer and
659 * are ready to unbind, but are still in the GTT.
660 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800661 * last_rendering_seqno is 0 while an object is in this list.
662 *
Eric Anholt673a3942008-07-30 12:06:12 -0700663 * A reference is not held on the buffer while on this list,
664 * as merely being GTT-bound shouldn't prevent its being
665 * freed, and we'll pull it off the list in the free path.
666 */
667 struct list_head inactive_list;
668
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100669 /**
670 * LRU list of objects which are not in the ringbuffer but
671 * are still pinned in the GTT.
672 */
673 struct list_head pinned_list;
674
Eric Anholta09ba7f2009-08-29 12:49:51 -0700675 /** LRU list of objects with fence regs on them. */
676 struct list_head fence_list;
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100679 * List of objects currently pending being freed.
680 *
681 * These objects are no longer in use, but due to a signal
682 * we were prevented from freeing them at the appointed time.
683 */
684 struct list_head deferred_free_list;
685
686 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700687 * We leave the user IRQ off as much as possible,
688 * but this means that requests will finish and never
689 * be retired once the system goes idle. Set a timer to
690 * fire periodically while the ring is running. When it
691 * fires, go retire requests.
692 */
693 struct delayed_work retire_work;
694
Eric Anholt673a3942008-07-30 12:06:12 -0700695 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000696 * Are we in a non-interruptible section of code like
697 * modesetting?
698 */
699 bool interruptible;
700
701 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700702 * Flag if the X Server, and thus DRM, is not currently in
703 * control of the device.
704 *
705 * This is set between LeaveVT and EnterVT. It needs to be
706 * replaced with a semaphore. It also needs to be
707 * transitioned away from for kernel modesetting.
708 */
709 int suspended;
710
711 /**
712 * Flag if the hardware appears to be wedged.
713 *
714 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300715 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700716 * every pending request fail
717 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400718 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700719
720 /** Bit 6 swizzling required for X tiling */
721 uint32_t bit_6_swizzle_x;
722 /** Bit 6 swizzling required for Y tiling */
723 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000724
725 /* storage for physical objects */
726 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100727
Chris Wilson73aa8082010-09-30 11:46:12 +0100728 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100729 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000730 size_t mappable_gtt_total;
731 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100732 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700733 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800734 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800735 /* indicate whether the LVDS_BORDER should be enabled or not */
736 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100737 /* Panel fitter placement and size for Ironlake+ */
738 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700739
Jesse Barnes27f82272011-09-02 12:54:37 -0700740 struct drm_crtc *plane_to_crtc_mapping[3];
741 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500742 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700743 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500744
Jesse Barnes652c3932009-08-17 13:31:43 -0700745 /* Reclocking support */
746 bool render_reclock_avail;
747 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000748 /* indicates the reduced downclock for LVDS*/
749 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700750 struct work_struct idle_work;
751 struct timer_list idle_timer;
752 bool busy;
753 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800754 int child_dev_num;
755 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800756 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200757 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800758
Zhenyu Wangc48044112009-12-17 14:48:43 +0800759 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800760
Ben Widawsky4912d042011-04-25 11:25:20 -0700761 struct work_struct rps_work;
762 spinlock_t rps_lock;
763 u32 pm_iir;
764
Jesse Barnesf97108d2010-01-29 11:27:07 -0800765 u8 cur_delay;
766 u8 min_delay;
767 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700768 u8 fmax;
769 u8 fstart;
770
Chris Wilson05394f32010-11-08 19:18:58 +0000771 u64 last_count1;
772 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200773 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000774 u64 last_count2;
775 struct timespec last_time2;
776 unsigned long gfx_power;
777 int c_m;
778 int r_t;
779 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700780 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800781
782 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000783
Jesse Barnes20bf3772010-04-21 11:39:22 -0700784 struct drm_mm_node *compressed_fb;
785 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700786
Chris Wilsonae681d92010-10-01 14:57:56 +0100787 unsigned long last_gpu_reset;
788
Dave Airlie8be48d92010-03-30 05:34:14 +0000789 /* list of fbdev register on this device */
790 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000791
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200792 struct backlight_device *backlight;
793
Chris Wilsone953fd72011-02-21 22:23:52 +0000794 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100795 struct drm_property *force_audio_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796} drm_i915_private_t;
797
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800798enum hdmi_force_audio {
799 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
800 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
801 HDMI_AUDIO_AUTO, /* trust EDID */
802 HDMI_AUDIO_ON, /* force turn on HDMI audio */
803};
804
Chris Wilson93dfb402011-03-29 16:59:50 -0700805enum i915_cache_level {
806 I915_CACHE_NONE,
807 I915_CACHE_LLC,
808 I915_CACHE_LLC_MLC, /* gen6+ */
809};
810
Eric Anholt673a3942008-07-30 12:06:12 -0700811struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000812 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700813
814 /** Current space allocated to this object in the GTT, if any. */
815 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100816 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700817
818 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100819 struct list_head ring_list;
820 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100821 /** This object's place on GPU write list */
822 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000823 /** This object's place in the batchbuffer or on the eviction list */
824 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700825
826 /**
827 * This is set if the object is on the active or flushing lists
828 * (has pending rendering), and is not set if it's on inactive (ready
829 * to be unbound).
830 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400831 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700832
833 /**
834 * This is set if the object has been written to since last bound
835 * to the GTT
836 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400837 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200838
839 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000840 * This is set if the object has been written to since the last
841 * GPU flush.
842 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400843 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000844
845 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200846 * Fence register bits (if any) for this object. Will be set
847 * as needed when mapped into the GTT.
848 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200849 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200850 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200851
852 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200853 * Advice: are the backing pages purgeable?
854 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400855 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200856
857 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200858 * Current tiling mode for the object.
859 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400860 unsigned int tiling_mode:2;
861 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200862
863 /** How many users have pinned this object in GTT space. The following
864 * users can each hold at most one reference: pwrite/pread, pin_ioctl
865 * (via user_pin_count), execbuffer (objects are not allowed multiple
866 * times for the same batchbuffer), and the framebuffer code. When
867 * switching/pageflipping, the framebuffer code has at most two buffers
868 * pinned per crtc.
869 *
870 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
871 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400872 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200873#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700874
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200875 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100876 * Is the object at the current location in the gtt mappable and
877 * fenceable? Used to avoid costly recalculations.
878 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400879 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100880
881 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200882 * Whether the current gtt mapping needs to be mappable (and isn't just
883 * mappable by accident). Track pin and fault separate for a more
884 * accurate mappable working set.
885 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400886 unsigned int fault_mappable:1;
887 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200888
Chris Wilsoncaea7472010-11-12 13:53:37 +0000889 /*
890 * Is the GPU currently using a fence to access this buffer,
891 */
892 unsigned int pending_fenced_gpu_access:1;
893 unsigned int fenced_gpu_access:1;
894
Chris Wilson93dfb402011-03-29 16:59:50 -0700895 unsigned int cache_level:2;
896
Daniel Vetter7bddb012012-02-09 17:15:47 +0100897 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +0100898 unsigned int has_global_gtt_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100899
Eric Anholt856fa192009-03-19 14:10:50 -0700900 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700901
902 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100903 * DMAR support
904 */
905 struct scatterlist *sg_list;
906 int num_sg;
907
908 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000909 * Used for performing relocations during execbuffer insertion.
910 */
911 struct hlist_node exec_node;
912 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000913 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000914
915 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700916 * Current offset of the object in GTT space.
917 *
918 * This is the same as gtt_space->start
919 */
920 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100921
Eric Anholt673a3942008-07-30 12:06:12 -0700922 /** Breadcrumb of last rendering to the buffer. */
923 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000924 struct intel_ring_buffer *ring;
925
926 /** Breadcrumb of last fenced GPU access to the buffer. */
927 uint32_t last_fenced_seqno;
928 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700929
Daniel Vetter778c3542010-05-13 11:49:44 +0200930 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800931 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700932
Eric Anholt280b7132009-03-12 16:56:27 -0700933 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100934 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700935
Jesse Barnes79e53942008-11-07 14:24:08 -0800936 /** User space pin count and filp owning the pin */
937 uint32_t user_pin_count;
938 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000939
940 /** for phy allocated objects */
941 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500942
943 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500944 * Number of crtcs where this object is currently the fb, but
945 * will be page flipped away on the next vblank. When it
946 * reaches 0, dev_priv->pending_flip_queue will be woken up.
947 */
948 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700949};
950
Daniel Vetter62b8b212010-04-09 19:05:08 +0000951#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100952
Eric Anholt673a3942008-07-30 12:06:12 -0700953/**
954 * Request queue structure.
955 *
956 * The request queue allows us to note sequence numbers that have been emitted
957 * and may be associated with active buffers to be retired.
958 *
959 * By keeping this list, we can avoid having to do questionable
960 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
961 * an emission time with seqnos for tracking how far ahead of the GPU we are.
962 */
963struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800964 /** On Which ring this request was generated */
965 struct intel_ring_buffer *ring;
966
Eric Anholt673a3942008-07-30 12:06:12 -0700967 /** GEM sequence number associated with this request. */
968 uint32_t seqno;
969
Chris Wilsona71d8d92012-02-15 11:25:36 +0000970 /** Postion in the ringbuffer of the end of the request */
971 u32 tail;
972
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /** Time at which this request was emitted, in jiffies. */
974 unsigned long emitted_jiffies;
975
Eric Anholtb9624422009-06-03 07:27:35 +0000976 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700977 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000978
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100979 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000980 /** file_priv list entry for this request */
981 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700982};
983
984struct drm_i915_file_private {
985 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100986 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000987 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700988 } mm;
989};
990
Zou Nan haicae58522010-11-09 17:17:32 +0800991#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
992
993#define IS_I830(dev) ((dev)->pci_device == 0x3577)
994#define IS_845G(dev) ((dev)->pci_device == 0x2562)
995#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
996#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
997#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
998#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
999#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1000#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1001#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1002#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1003#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1004#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1005#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1006#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1007#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1008#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1009#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1010#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001011#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001012#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001013#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001014#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1015
Jesse Barnes85436692011-04-06 12:11:14 -07001016/*
1017 * The genX designation typically refers to the render engine, so render
1018 * capability related checks should use IS_GEN, while display and other checks
1019 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1020 * chips, etc.).
1021 */
Zou Nan haicae58522010-11-09 17:17:32 +08001022#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1023#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1024#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1025#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1026#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001027#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001028
1029#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1030#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001031#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001032#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1033
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001034#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1035
Chris Wilson05394f32010-11-08 19:18:58 +00001036#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001037#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1038
1039/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1040 * rows, which changed the alignment requirements and fence programming.
1041 */
1042#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1043 IS_I915GM(dev)))
1044#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1045#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1046#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1047#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1048#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1049#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1050/* dsparb controlled by hw only */
1051#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1052
1053#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1054#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1055#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001056
Eugeni Dodonov7e508a22012-03-29 12:32:17 -03001057#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
Jesse Barneseceae482011-04-06 12:15:08 -07001058#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001059
1060#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1061#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1062#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1063
Chris Wilson05394f32010-11-08 19:18:58 +00001064#include "i915_trace.h"
1065
Eric Anholtc153f452007-09-03 12:06:45 +10001066extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001067extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001068extern unsigned int i915_fbpercrtc __always_unused;
1069extern int i915_panel_ignore_lid __read_mostly;
1070extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001071extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001072extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001073extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001074extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001075extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001076extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001077extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001078extern bool i915_enable_hangcheck __read_mostly;
Daniel Vettere21af882012-02-09 20:53:27 +01001079extern bool i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001080
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001081extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1082extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001083extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1084extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001087extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001088extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001089extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001090extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001091extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001092extern void i915_driver_preclose(struct drm_device *dev,
1093 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001094extern void i915_driver_postclose(struct drm_device *dev,
1095 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001096extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001097extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1098 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001099extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001100 struct drm_clip_rect *box,
1101 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001102extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001103extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1104extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1105extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1106extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1107
Dave Airlieaf6061a2008-05-07 12:15:39 +10001108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001110void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001111void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001112extern int i915_irq_emit(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
1114extern int i915_irq_wait(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001117extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001118
Eric Anholtc153f452007-09-03 12:06:45 +10001119extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
1121extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv);
1123extern int i915_vblank_swap(struct drm_device *dev, void *data,
1124 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
Keith Packard7c463582008-11-04 02:03:27 -08001126void
1127i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1128
1129void
1130i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1131
Akshay Joshi0206e352011-08-16 15:34:10 -04001132void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001133
Chris Wilson3bd3c932010-08-19 08:19:30 +01001134#ifdef CONFIG_DEBUG_FS
1135extern void i915_destroy_error_state(struct drm_device *dev);
1136#else
1137#define i915_destroy_error_state(x)
1138#endif
1139
Keith Packard7c463582008-11-04 02:03:27 -08001140
Eric Anholt673a3942008-07-30 12:06:12 -07001141/* i915_gem.c */
1142int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1143 struct drm_file *file_priv);
1144int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1145 struct drm_file *file_priv);
1146int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1147 struct drm_file *file_priv);
1148int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1149 struct drm_file *file_priv);
1150int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1151 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001152int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1153 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001154int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1155 struct drm_file *file_priv);
1156int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1157 struct drm_file *file_priv);
1158int i915_gem_execbuffer(struct drm_device *dev, void *data,
1159 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001160int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1161 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001162int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1163 struct drm_file *file_priv);
1164int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1165 struct drm_file *file_priv);
1166int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1167 struct drm_file *file_priv);
1168int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1169 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001170int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1171 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001172int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1173 struct drm_file *file_priv);
1174int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1175 struct drm_file *file_priv);
1176int i915_gem_set_tiling(struct drm_device *dev, void *data,
1177 struct drm_file *file_priv);
1178int i915_gem_get_tiling(struct drm_device *dev, void *data,
1179 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001180int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1181 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001182void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001183int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001184int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001185 uint32_t invalidate_domains,
1186 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001187struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1188 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001189void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001190int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1191 uint32_t alignment,
1192 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001193void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001194int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001195void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001196void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001197
Chris Wilson54cf91d2010-11-25 18:00:26 +00001198int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001199int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001200void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001201 struct intel_ring_buffer *ring,
1202 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001203
Dave Airlieff72145b2011-02-07 12:16:14 +10001204int i915_gem_dumb_create(struct drm_file *file_priv,
1205 struct drm_device *dev,
1206 struct drm_mode_create_dumb *args);
1207int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1208 uint32_t handle, uint64_t *offset);
1209int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001210 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001211/**
1212 * Returns true if seq1 is later than seq2.
1213 */
1214static inline bool
1215i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1216{
1217 return (int32_t)(seq1 - seq2) >= 0;
1218}
1219
Daniel Vetter53d227f2012-01-25 16:32:49 +01001220u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001221
Chris Wilsond9e86c02010-11-10 16:40:20 +00001222int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001223 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001224int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001225
Chris Wilson1690e1e2011-12-14 13:57:08 +01001226static inline void
1227i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1228{
1229 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1230 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1231 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1232 }
1233}
1234
1235static inline void
1236i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1237{
1238 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1239 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1240 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1241 }
1242}
1243
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001244void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001245void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1246
Chris Wilson069efc12010-09-30 16:53:18 +01001247void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001248void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001249int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1250 uint32_t read_domains,
1251 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001252int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001253int __must_check i915_gem_init_hw(struct drm_device *dev);
1254void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001255void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001256void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001257int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
Chris Wilson20217462010-11-23 15:26:33 +00001258int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001259int __must_check i915_add_request(struct intel_ring_buffer *ring,
1260 struct drm_file *file,
1261 struct drm_i915_gem_request *request);
1262int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001263 uint32_t seqno,
1264 bool do_retire);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001266int __must_check
1267i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1268 bool write);
1269int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001270i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1271int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001272i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1273 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001274 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001275int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001277 int id,
1278 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001279void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001280 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001281void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001282void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001283
Chris Wilson467cffb2011-03-07 10:42:03 +00001284uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001285i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1286 uint32_t size,
1287 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001288
Chris Wilsone4ffd172011-04-04 09:44:39 +01001289int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1290 enum i915_cache_level cache_level);
1291
Daniel Vetter76aaf222010-11-05 22:23:30 +01001292/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001293int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1294void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001295void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1296 struct drm_i915_gem_object *obj,
1297 enum i915_cache_level cache_level);
1298void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1299 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001300
Daniel Vetter76aaf222010-11-05 22:23:30 +01001301void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001302int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1303void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001304 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001305void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001306void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001307void i915_gem_init_global_gtt(struct drm_device *dev,
1308 unsigned long start,
1309 unsigned long mappable_end,
1310 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001311
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001312/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001313int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1314 unsigned alignment, bool mappable);
1315int __must_check i915_gem_evict_everything(struct drm_device *dev,
1316 bool purgeable_only);
1317int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1318 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001319
Eric Anholt673a3942008-07-30 12:06:12 -07001320/* i915_gem_tiling.c */
1321void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001322void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1323void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001324
1325/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001326void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001327 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001328#if WATCH_LISTS
1329int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001330#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001331#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001332#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001333void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1334 int handle);
1335void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001336 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
Ben Gamari20172632009-02-17 20:08:50 -05001338/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001339int i915_debugfs_init(struct drm_minor *minor);
1340void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001341
Jesse Barnes317c35d2008-08-25 15:11:06 -07001342/* i915_suspend.c */
1343extern int i915_save_state(struct drm_device *dev);
1344extern int i915_restore_state(struct drm_device *dev);
1345
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001346/* i915_suspend.c */
1347extern int i915_save_state(struct drm_device *dev);
1348extern int i915_restore_state(struct drm_device *dev);
1349
Chris Wilsonf899fc62010-07-20 15:44:45 -07001350/* intel_i2c.c */
1351extern int intel_setup_gmbus(struct drm_device *dev);
1352extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001353extern inline bool intel_gmbus_is_port_valid(unsigned port)
1354{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001355 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001356}
1357
1358extern struct i2c_adapter *intel_gmbus_get_adapter(
1359 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001360extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1361extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001362extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1363{
1364 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1365}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001366extern void intel_i2c_reset(struct drm_device *dev);
1367
Chris Wilson3b617962010-08-24 09:02:58 +01001368/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001369extern int intel_opregion_setup(struct drm_device *dev);
1370#ifdef CONFIG_ACPI
1371extern void intel_opregion_init(struct drm_device *dev);
1372extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001373extern void intel_opregion_asle_intr(struct drm_device *dev);
1374extern void intel_opregion_gse_intr(struct drm_device *dev);
1375extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001376#else
Chris Wilson44834a62010-08-19 16:09:23 +01001377static inline void intel_opregion_init(struct drm_device *dev) { return; }
1378static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001379static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1380static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1381static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001382#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001383
Jesse Barnes723bfd72010-10-07 16:01:13 -07001384/* intel_acpi.c */
1385#ifdef CONFIG_ACPI
1386extern void intel_register_dsm_handler(void);
1387extern void intel_unregister_dsm_handler(void);
1388#else
1389static inline void intel_register_dsm_handler(void) { return; }
1390static inline void intel_unregister_dsm_handler(void) { return; }
1391#endif /* CONFIG_ACPI */
1392
Jesse Barnes79e53942008-11-07 14:24:08 -08001393/* modesetting */
1394extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001395extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001396extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001397extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001398extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001399extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001400extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001401extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001402extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001403extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001404extern void intel_detect_pch(struct drm_device *dev);
1405extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001406
Keith Packard8d715f02011-11-18 20:39:01 -08001407extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1408extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1409extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1410extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1411
Jesse Barnes575155a2012-03-28 13:39:37 -07001412extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1413extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1414
Chris Wilson6ef3d422010-08-04 20:26:07 +01001415/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001416#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001417extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1418extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001419
1420extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1421extern void intel_display_print_error_state(struct seq_file *m,
1422 struct drm_device *dev,
1423 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001424#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001425
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001426#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1427
1428#define BEGIN_LP_RING(n) \
1429 intel_ring_begin(LP_RING(dev_priv), (n))
1430
1431#define OUT_RING(x) \
1432 intel_ring_emit(LP_RING(dev_priv), x)
1433
1434#define ADVANCE_LP_RING() \
1435 intel_ring_advance(LP_RING(dev_priv))
1436
Eric Anholt546b0972008-09-01 16:45:29 -07001437/**
1438 * Lock test for when it's just for synchronization of ring access.
1439 *
1440 * In that case, we don't need to do it when GEM is initialized as nobody else
1441 * has access to the ring.
1442 */
Chris Wilson05394f32010-11-08 19:18:58 +00001443#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001444 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001445 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001446} while (0)
1447
Ben Widawskyb7287d82011-04-25 11:22:22 -07001448/* On SNB platform, before reading ring registers forcewake bit
1449 * must be set to prevent GT core from power down and stale values being
1450 * returned.
1451 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001452void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1453void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001454int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001455
Keith Packard5f753772010-11-22 09:24:22 +00001456#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001457 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001458
Keith Packard5f753772010-11-22 09:24:22 +00001459__i915_read(8, b)
1460__i915_read(16, w)
1461__i915_read(32, l)
1462__i915_read(64, q)
1463#undef __i915_read
1464
1465#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001466 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1467
Keith Packard5f753772010-11-22 09:24:22 +00001468__i915_write(8, b)
1469__i915_write(16, w)
1470__i915_write(32, l)
1471__i915_write(64, q)
1472#undef __i915_write
1473
1474#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1475#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1476
1477#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1478#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1479#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1480#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1481
1482#define I915_READ(reg) i915_read32(dev_priv, (reg))
1483#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001484#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1485#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001486
1487#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1488#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001489
1490#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1491#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1492
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001493
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494#endif