blob: bbe88ec3951dd8ec5c1494e0cbade0b7cf550e23 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110/*
111 * Errata workarounds.
112 */
113enum radeon_pll_errata {
114 CHIP_ERRATA_R300_CG = 0x00000001,
115 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
116 CHIP_ERRATA_PLL_DELAY = 0x00000004
117};
118
119
120struct radeon_device;
121
122
123/*
124 * BIOS.
125 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126#define ATRM_BIOS_PAGE 4096
127
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000129bool radeon_atrm_supported(struct pci_dev *pdev);
130int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100131#else
132static inline bool radeon_atrm_supported(struct pci_dev *pdev)
133{
134 return false;
135}
136
137static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
138 return -EINVAL;
139}
140#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141bool radeon_get_bios(struct radeon_device *rdev);
142
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000143
144/*
145 * Dummy page
146 */
147struct radeon_dummy_page {
148 struct page *page;
149 dma_addr_t addr;
150};
151int radeon_dummy_page_init(struct radeon_device *rdev);
152void radeon_dummy_page_fini(struct radeon_device *rdev);
153
154
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155/*
156 * Clocks
157 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158struct radeon_clock {
159 struct radeon_pll p1pll;
160 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500161 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 struct radeon_pll spll;
163 struct radeon_pll mpll;
164 /* 10 Khz units */
165 uint32_t default_mclk;
166 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500167 uint32_t default_dispclk;
168 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400169 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170};
171
Rafał Miłecki74338742009-11-03 00:53:02 +0100172/*
173 * Power management
174 */
175int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500176void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100177void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400178void radeon_pm_suspend(struct radeon_device *rdev);
179void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500180void radeon_combios_get_power_modes(struct radeon_device *rdev);
181void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400182void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400183int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400184void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500185extern int rv6xx_get_temp(struct radeon_device *rdev);
186extern int rv770_get_temp(struct radeon_device *rdev);
187extern int evergreen_get_temp(struct radeon_device *rdev);
188extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Fences.
192 */
193struct radeon_fence_driver {
194 uint32_t scratch_reg;
195 atomic_t seq;
196 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000197 unsigned long last_jiffies;
198 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200201 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100203 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204};
205
206struct radeon_fence {
207 struct radeon_device *rdev;
208 struct kref kref;
209 struct list_head list;
210 /* protected by radeon_fence.lock */
211 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200212 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400214 /* RB, DMA, etc. */
215 int ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216};
217
Alex Deucher74652802011-08-25 13:39:48 -0400218int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400220int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400222void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223bool radeon_fence_signaled(struct radeon_fence *fence);
224int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400225int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
226int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
228void radeon_fence_unref(struct radeon_fence **fence);
229
Dave Airliee024e112009-06-24 09:48:08 +1000230/*
Christian König15d33322011-09-15 19:02:22 +0200231 * Semaphores.
232 */
Christian König7b1f2482011-09-23 15:11:23 +0200233struct radeon_cp;
234
Christian König15d33322011-09-15 19:02:22 +0200235struct radeon_semaphore_driver {
236 rwlock_t lock;
237 struct list_head free;
238};
239
240struct radeon_semaphore {
241 struct radeon_bo *robj;
242 struct list_head list;
243 uint64_t gpu_addr;
244};
245
246void radeon_semaphore_driver_fini(struct radeon_device *rdev);
247int radeon_semaphore_create(struct radeon_device *rdev,
248 struct radeon_semaphore **semaphore);
249void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
250 struct radeon_semaphore *semaphore);
251void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
252 struct radeon_semaphore *semaphore);
253void radeon_semaphore_free(struct radeon_device *rdev,
254 struct radeon_semaphore *semaphore);
255
256/*
Dave Airliee024e112009-06-24 09:48:08 +1000257 * Tiling registers
258 */
259struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100260 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000261};
262
263#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264
265/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100266 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100268struct radeon_mman {
269 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000270 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100271 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100272 bool mem_global_referenced;
273 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100274};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275
Jerome Glisse4c788672009-11-20 14:29:23 +0100276struct radeon_bo {
277 /* Protected by gem.mutex */
278 struct list_head list;
279 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100280 u32 placements[3];
281 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 struct ttm_buffer_object tbo;
283 struct ttm_bo_kmap_obj kmap;
284 unsigned pin_count;
285 void *kptr;
286 u32 tiling_flags;
287 u32 pitch;
288 int surface_reg;
289 /* Constant after initialization */
290 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100291 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100292};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100293#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100294
295struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000296 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100297 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298 uint64_t gpu_offset;
299 unsigned rdomain;
300 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302};
303
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304/*
305 * GEM objects.
306 */
307struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309 struct list_head objects;
310};
311
312int radeon_gem_init(struct radeon_device *rdev);
313void radeon_gem_fini(struct radeon_device *rdev);
314int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100315 int alignment, int initial_domain,
316 bool discardable, bool kernel,
317 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
319 uint64_t *gpu_addr);
320void radeon_gem_object_unpin(struct drm_gem_object *obj);
321
Dave Airlieff72145b2011-02-07 12:16:14 +1000322int radeon_mode_dumb_create(struct drm_file *file_priv,
323 struct drm_device *dev,
324 struct drm_mode_create_dumb *args);
325int radeon_mode_dumb_mmap(struct drm_file *filp,
326 struct drm_device *dev,
327 uint32_t handle, uint64_t *offset_p);
328int radeon_mode_dumb_destroy(struct drm_file *file_priv,
329 struct drm_device *dev,
330 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331
332/*
333 * GART structures, functions & helpers
334 */
335struct radeon_mc;
336
Matt Turnera77f1712009-10-14 00:34:41 -0400337#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000338#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400339#define RADEON_GPU_PAGE_SHIFT 12
Matt Turnera77f1712009-10-14 00:34:41 -0400340
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341struct radeon_gart {
342 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400343 struct radeon_bo *robj;
344 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 unsigned num_gpu_pages;
346 unsigned num_cpu_pages;
347 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 struct page **pages;
349 dma_addr_t *pages_addr;
350 bool ready;
351};
352
353int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
354void radeon_gart_table_ram_free(struct radeon_device *rdev);
355int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
356void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400357int radeon_gart_table_vram_pin(struct radeon_device *rdev);
358void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359int radeon_gart_init(struct radeon_device *rdev);
360void radeon_gart_fini(struct radeon_device *rdev);
361void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
362 int pages);
363int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500364 int pages, struct page **pagelist,
365 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400366void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367
368
369/*
370 * GPU MC structures, functions & helpers
371 */
372struct radeon_mc {
373 resource_size_t aper_size;
374 resource_size_t aper_base;
375 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000376 /* for some chips with <= 32MB we need to lie
377 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000378 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000379 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000380 u64 gtt_size;
381 u64 gtt_start;
382 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000383 u64 vram_start;
384 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000386 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387 int vram_mtrr;
388 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000389 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400390 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391};
392
Alex Deucher06b64762010-01-05 11:27:29 -0500393bool radeon_combios_sideport_present(struct radeon_device *rdev);
394bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395
396/*
397 * GPU scratch registers structures, functions & helpers
398 */
399struct radeon_scratch {
400 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400401 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 bool free[32];
403 uint32_t reg[32];
404};
405
406int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
407void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
408
409
410/*
411 * IRQS.
412 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500413
414struct radeon_unpin_work {
415 struct work_struct work;
416 struct radeon_device *rdev;
417 int crtc_id;
418 struct radeon_fence *fence;
419 struct drm_pending_vblank_event *event;
420 struct radeon_bo *old_rbo;
421 u64 new_crtc_base;
422};
423
424struct r500_irq_stat_regs {
425 u32 disp_int;
426};
427
428struct r600_irq_stat_regs {
429 u32 disp_int;
430 u32 disp_int_cont;
431 u32 disp_int_cont2;
432 u32 d1grph_int;
433 u32 d2grph_int;
434};
435
436struct evergreen_irq_stat_regs {
437 u32 disp_int;
438 u32 disp_int_cont;
439 u32 disp_int_cont2;
440 u32 disp_int_cont3;
441 u32 disp_int_cont4;
442 u32 disp_int_cont5;
443 u32 d1grph_int;
444 u32 d2grph_int;
445 u32 d3grph_int;
446 u32 d4grph_int;
447 u32 d5grph_int;
448 u32 d6grph_int;
449};
450
451union radeon_irq_stat_regs {
452 struct r500_irq_stat_regs r500;
453 struct r600_irq_stat_regs r600;
454 struct evergreen_irq_stat_regs evergreen;
455};
456
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400457#define RADEON_MAX_HPD_PINS 6
458#define RADEON_MAX_CRTCS 6
459#define RADEON_MAX_HDMI_BLOCKS 2
460
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461struct radeon_irq {
462 bool installed;
463 bool sw_int;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400464 bool crtc_vblank_int[RADEON_MAX_CRTCS];
465 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100466 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400467 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400468 bool gui_idle;
469 bool gui_idle_acked;
470 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400471 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000472 spinlock_t sw_lock;
473 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500474 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400475 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
476 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477};
478
479int radeon_irq_kms_init(struct radeon_device *rdev);
480void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000481void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
482void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500483void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
484void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
486/*
487 * CP & ring.
488 */
Alex Deucher74652802011-08-25 13:39:48 -0400489
490/* max number of rings */
491#define RADEON_NUM_RINGS 3
492
493/* internal ring indices */
494/* r1xx+ has gfx CP ring */
495#define RADEON_RING_TYPE_GFX_INDEX 0
496
497/* cayman has 2 compute CP rings */
498#define CAYMAN_RING_TYPE_CP1_INDEX 1
499#define CAYMAN_RING_TYPE_CP2_INDEX 2
500
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501struct radeon_ib {
502 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100503 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200504 uint64_t gpu_addr;
505 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100506 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200507 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100508 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509};
510
Dave Airlieecb114a2009-09-15 11:12:56 +1000511/*
512 * locking -
513 * mutex protects scheduled_ibs, ready, alloc_bm
514 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515struct radeon_ib_pool {
516 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100517 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100518 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
520 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100521 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522};
523
524struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100525 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526 volatile uint32_t *ring;
527 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200528 unsigned rptr_offs;
529 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530 unsigned wptr;
531 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200532 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533 unsigned ring_size;
534 unsigned ring_free_dw;
535 int count_dw;
536 uint64_t gpu_addr;
537 uint32_t align_mask;
538 uint32_t ptr_mask;
539 struct mutex mutex;
540 bool ready;
541};
542
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500543/*
544 * R6xx+ IH ring
545 */
546struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100547 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500548 volatile uint32_t *ring;
549 unsigned rptr;
550 unsigned wptr;
551 unsigned wptr_old;
552 unsigned ring_size;
553 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500554 uint32_t ptr_mask;
555 spinlock_t lock;
556 bool enabled;
557};
558
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400559struct r600_blit_cp_primitives {
560 void (*set_render_target)(struct radeon_device *rdev, int format,
561 int w, int h, u64 gpu_addr);
562 void (*cp_set_surface_sync)(struct radeon_device *rdev,
563 u32 sync_type, u32 size,
564 u64 mc_addr);
565 void (*set_shaders)(struct radeon_device *rdev);
566 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
567 void (*set_tex_resource)(struct radeon_device *rdev,
568 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400569 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400570 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
571 int x2, int y2);
572 void (*draw_auto)(struct radeon_device *rdev);
573 void (*set_default_state)(struct radeon_device *rdev);
574};
575
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000576struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100577 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100578 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400579 struct r600_blit_cp_primitives primitives;
580 int max_dim;
581 int ring_size_common;
582 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000583 u64 shader_gpu_addr;
584 u32 vs_offset, ps_offset;
585 u32 state_offset;
586 u32 state_len;
587 u32 vb_used, vb_total;
588 struct radeon_ib *vb_ib;
589};
590
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400591void r600_blit_suspend(struct radeon_device *rdev);
592
Christian König7b1f2482011-09-23 15:11:23 +0200593int radeon_ib_get(struct radeon_device *rdev, int ring, struct radeon_ib **ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
595int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
596int radeon_ib_pool_init(struct radeon_device *rdev);
597void radeon_ib_pool_fini(struct radeon_device *rdev);
598int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100599extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600/* Ring access between begin & end cannot sleep */
Christian König7b1f2482011-09-23 15:11:23 +0200601void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_cp *cp);
602int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw);
603int radeon_ring_lock(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw);
604void radeon_ring_commit(struct radeon_device *rdev, struct radeon_cp *cp);
605void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_cp *cp);
606void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_cp *cp);
607int radeon_ring_test(struct radeon_device *rdev, struct radeon_cp *cp);
Christian König5596a9d2011-10-13 12:48:45 +0200608int radeon_ring_init(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ring_size,
609 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg);
Christian König7b1f2482011-09-23 15:11:23 +0200610void radeon_ring_fini(struct radeon_device *rdev, struct radeon_cp *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200611
612
613/*
614 * CS.
615 */
616struct radeon_cs_reloc {
617 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100618 struct radeon_bo *robj;
619 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 uint32_t handle;
621 uint32_t flags;
622};
623
624struct radeon_cs_chunk {
625 uint32_t chunk_id;
626 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000627 int kpage_idx[2];
628 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000630 void __user *user_ptr;
631 int last_copied_page;
632 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200633};
634
635struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100636 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637 struct radeon_device *rdev;
638 struct drm_file *filp;
639 /* chunks */
640 unsigned nchunks;
641 struct radeon_cs_chunk *chunks;
642 uint64_t *chunks_array;
643 /* IB */
644 unsigned idx;
645 /* relocations */
646 unsigned nrelocs;
647 struct radeon_cs_reloc *relocs;
648 struct radeon_cs_reloc **relocs_ptr;
649 struct list_head validated;
650 /* indices of various chunks */
651 int chunk_ib_idx;
652 int chunk_relocs_idx;
653 struct radeon_ib *ib;
654 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000655 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200656 int parser_error;
657 bool keep_tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658};
659
Dave Airlie513bcb42009-09-23 16:56:27 +1000660extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
661extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700662extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000663
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664struct radeon_cs_packet {
665 unsigned idx;
666 unsigned type;
667 unsigned reg;
668 unsigned opcode;
669 int count;
670 unsigned one_reg_wr;
671};
672
673typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
674 struct radeon_cs_packet *pkt,
675 unsigned idx, unsigned reg);
676typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
677 struct radeon_cs_packet *pkt);
678
679
680/*
681 * AGP
682 */
683int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000684void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200685void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200686void radeon_agp_fini(struct radeon_device *rdev);
687
688
689/*
690 * Writeback
691 */
692struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100693 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200694 volatile uint32_t *wb;
695 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400696 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400697 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698};
699
Alex Deucher724c80e2010-08-27 18:25:25 -0400700#define RADEON_WB_SCRATCH_OFFSET 0
701#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500702#define RADEON_WB_CP1_RPTR_OFFSET 1280
703#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400704#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400705#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400706
Jerome Glissec93bb852009-07-13 21:04:08 +0200707/**
708 * struct radeon_pm - power management datas
709 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
710 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
711 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
712 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
713 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
714 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
715 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
716 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
717 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300718 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200719 * @needed_bandwidth: current bandwidth needs
720 *
721 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300722 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200723 * Equation between gpu/memory clock and available bandwidth is hw dependent
724 * (type of memory, bus size, efficiency, ...)
725 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400726
727enum radeon_pm_method {
728 PM_METHOD_PROFILE,
729 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100730};
Alex Deucherce8f5372010-05-07 15:10:16 -0400731
732enum radeon_dynpm_state {
733 DYNPM_STATE_DISABLED,
734 DYNPM_STATE_MINIMUM,
735 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000736 DYNPM_STATE_ACTIVE,
737 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400738};
739enum radeon_dynpm_action {
740 DYNPM_ACTION_NONE,
741 DYNPM_ACTION_MINIMUM,
742 DYNPM_ACTION_DOWNCLOCK,
743 DYNPM_ACTION_UPCLOCK,
744 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100745};
Alex Deucher56278a82009-12-28 13:58:44 -0500746
747enum radeon_voltage_type {
748 VOLTAGE_NONE = 0,
749 VOLTAGE_GPIO,
750 VOLTAGE_VDDC,
751 VOLTAGE_SW
752};
753
Alex Deucher0ec0e742009-12-23 13:21:58 -0500754enum radeon_pm_state_type {
755 POWER_STATE_TYPE_DEFAULT,
756 POWER_STATE_TYPE_POWERSAVE,
757 POWER_STATE_TYPE_BATTERY,
758 POWER_STATE_TYPE_BALANCED,
759 POWER_STATE_TYPE_PERFORMANCE,
760};
761
Alex Deucherce8f5372010-05-07 15:10:16 -0400762enum radeon_pm_profile_type {
763 PM_PROFILE_DEFAULT,
764 PM_PROFILE_AUTO,
765 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400766 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400767 PM_PROFILE_HIGH,
768};
769
770#define PM_PROFILE_DEFAULT_IDX 0
771#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400772#define PM_PROFILE_MID_SH_IDX 2
773#define PM_PROFILE_HIGH_SH_IDX 3
774#define PM_PROFILE_LOW_MH_IDX 4
775#define PM_PROFILE_MID_MH_IDX 5
776#define PM_PROFILE_HIGH_MH_IDX 6
777#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400778
779struct radeon_pm_profile {
780 int dpms_off_ps_idx;
781 int dpms_on_ps_idx;
782 int dpms_off_cm_idx;
783 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500784};
785
Alex Deucher21a81222010-07-02 12:58:16 -0400786enum radeon_int_thermal_type {
787 THERMAL_TYPE_NONE,
788 THERMAL_TYPE_RV6XX,
789 THERMAL_TYPE_RV770,
790 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500791 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500792 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400793};
794
Alex Deucher56278a82009-12-28 13:58:44 -0500795struct radeon_voltage {
796 enum radeon_voltage_type type;
797 /* gpio voltage */
798 struct radeon_gpio_rec gpio;
799 u32 delay; /* delay in usec from voltage drop to sclk change */
800 bool active_high; /* voltage drop is active when bit is high */
801 /* VDDC voltage */
802 u8 vddc_id; /* index into vddc voltage table */
803 u8 vddci_id; /* index into vddci voltage table */
804 bool vddci_enabled;
805 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400806 u16 voltage;
807 /* evergreen+ vddci */
808 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500809};
810
Alex Deucherd7311172010-05-03 01:13:14 -0400811/* clock mode flags */
812#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
813
Alex Deucher56278a82009-12-28 13:58:44 -0500814struct radeon_pm_clock_info {
815 /* memory clock */
816 u32 mclk;
817 /* engine clock */
818 u32 sclk;
819 /* voltage info */
820 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400821 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500822 u32 flags;
823};
824
Alex Deuchera48b9b42010-04-22 14:03:55 -0400825/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400826#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400827
Alex Deucher56278a82009-12-28 13:58:44 -0500828struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500829 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400830 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500831 /* number of valid clock modes in this power state */
832 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500833 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400834 /* standardized state flags */
835 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400836 u32 misc; /* vbios specific flags */
837 u32 misc2; /* vbios specific flags */
838 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500839};
840
Rafał Miłecki27459322010-02-11 22:16:36 +0000841/*
842 * Some modes are overclocked by very low value, accept them
843 */
844#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
845
Jerome Glissec93bb852009-07-13 21:04:08 +0200846struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100847 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400848 u32 active_crtcs;
849 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100850 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100851 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400852 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200853 fixed20_12 max_bandwidth;
854 fixed20_12 igp_sideport_mclk;
855 fixed20_12 igp_system_mclk;
856 fixed20_12 igp_ht_link_clk;
857 fixed20_12 igp_ht_link_width;
858 fixed20_12 k8_bandwidth;
859 fixed20_12 sideport_bandwidth;
860 fixed20_12 ht_bandwidth;
861 fixed20_12 core_bandwidth;
862 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400863 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200864 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -0500865 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -0500866 /* number of valid power states */
867 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400868 int current_power_state_index;
869 int current_clock_mode_index;
870 int requested_power_state_index;
871 int requested_clock_mode_index;
872 int default_power_state_index;
873 u32 current_sclk;
874 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400875 u16 current_vddc;
876 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500877 u32 default_sclk;
878 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400879 u16 default_vddc;
880 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500881 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400882 /* selected pm method */
883 enum radeon_pm_method pm_method;
884 /* dynpm power management */
885 struct delayed_work dynpm_idle_work;
886 enum radeon_dynpm_state dynpm_state;
887 enum radeon_dynpm_action dynpm_planned_action;
888 unsigned long dynpm_action_timeout;
889 bool dynpm_can_upclock;
890 bool dynpm_can_downclock;
891 /* profile-based power management */
892 enum radeon_pm_profile_type profile;
893 int profile_index;
894 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400895 /* internal thermal controller on rv6xx+ */
896 enum radeon_int_thermal_type int_thermal_type;
897 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200898};
899
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400900int radeon_pm_get_type_index(struct radeon_device *rdev,
901 enum radeon_pm_state_type ps_type,
902 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903
904/*
905 * Benchmarking
906 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400907void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908
909
910/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200911 * Testing
912 */
913void radeon_test_moves(struct radeon_device *rdev);
914
915
916/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917 * Debugfs
918 */
Christian König4d8bf9a2011-10-24 14:54:54 +0200919struct radeon_debugfs {
920 struct drm_info_list *files;
921 unsigned num_files;
922};
923
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924int radeon_debugfs_add_files(struct radeon_device *rdev,
925 struct drm_info_list *files,
926 unsigned nfiles);
927int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928
929
930/*
931 * ASIC specific functions.
932 */
933struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200934 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000935 void (*fini)(struct radeon_device *rdev);
936 int (*resume)(struct radeon_device *rdev);
937 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000938 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian König7b1f2482011-09-23 15:11:23 +0200939 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_cp *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000940 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941 void (*gart_tlb_flush)(struct radeon_device *rdev);
942 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
943 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
944 void (*cp_fini)(struct radeon_device *rdev);
945 void (*cp_disable)(struct radeon_device *rdev);
946 void (*ring_start)(struct radeon_device *rdev);
Christian König7b1f2482011-09-23 15:11:23 +0200947 int (*ring_test)(struct radeon_device *rdev, struct radeon_cp *cp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000948 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 int (*irq_set)(struct radeon_device *rdev);
950 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200951 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian König15d33322011-09-15 19:02:22 +0200953 void (*semaphore_ring_emit)(struct radeon_device *rdev,
Christian König7b1f2482011-09-23 15:11:23 +0200954 struct radeon_cp *cp,
Christian König15d33322011-09-15 19:02:22 +0200955 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200956 bool emit_wait);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957 int (*cs_parse)(struct radeon_cs_parser *p);
958 int (*copy_blit)(struct radeon_device *rdev,
959 uint64_t src_offset,
960 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400961 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200962 struct radeon_fence *fence);
963 int (*copy_dma)(struct radeon_device *rdev,
964 uint64_t src_offset,
965 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400966 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200967 struct radeon_fence *fence);
968 int (*copy)(struct radeon_device *rdev,
969 uint64_t src_offset,
970 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400971 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100973 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100975 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500977 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
979 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000980 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
981 uint32_t tiling_flags, uint32_t pitch,
982 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000983 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200984 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500985 void (*hpd_init)(struct radeon_device *rdev);
986 void (*hpd_fini)(struct radeon_device *rdev);
987 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
988 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100989 /* ioctl hw specific callback. Some hw might want to perform special
990 * operation on specific ioctl. For instance on wait idle some hw
991 * might want to perform and HDP flush through MMIO as it seems that
992 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
993 * through ring.
994 */
995 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400996 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400997 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400998 void (*pm_misc)(struct radeon_device *rdev);
999 void (*pm_prepare)(struct radeon_device *rdev);
1000 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001001 void (*pm_init_profile)(struct radeon_device *rdev);
1002 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -05001003 /* pageflipping */
1004 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1005 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1006 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007};
1008
Jerome Glisse21f9a432009-09-11 15:55:33 +02001009/*
1010 * Asic structures
1011 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001012struct r100_gpu_lockup {
1013 unsigned long last_jiffies;
1014 u32 last_cp_rptr;
1015};
1016
Dave Airlie551ebd82009-09-01 15:25:57 +10001017struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001018 const unsigned *reg_safe_bm;
1019 unsigned reg_safe_bm_size;
1020 u32 hdp_cntl;
1021 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001022};
1023
Jerome Glisse21f9a432009-09-11 15:55:33 +02001024struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001025 const unsigned *reg_safe_bm;
1026 unsigned reg_safe_bm_size;
1027 u32 resync_scratch;
1028 u32 hdp_cntl;
1029 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001030};
1031
1032struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001033 unsigned max_pipes;
1034 unsigned max_tile_pipes;
1035 unsigned max_simds;
1036 unsigned max_backends;
1037 unsigned max_gprs;
1038 unsigned max_threads;
1039 unsigned max_stack_entries;
1040 unsigned max_hw_contexts;
1041 unsigned max_gs_threads;
1042 unsigned sx_max_export_size;
1043 unsigned sx_max_export_pos_size;
1044 unsigned sx_max_export_smx_size;
1045 unsigned sq_num_cf_insts;
1046 unsigned tiling_nbanks;
1047 unsigned tiling_npipes;
1048 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001049 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001050 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001051 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001052};
1053
1054struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001055 unsigned max_pipes;
1056 unsigned max_tile_pipes;
1057 unsigned max_simds;
1058 unsigned max_backends;
1059 unsigned max_gprs;
1060 unsigned max_threads;
1061 unsigned max_stack_entries;
1062 unsigned max_hw_contexts;
1063 unsigned max_gs_threads;
1064 unsigned sx_max_export_size;
1065 unsigned sx_max_export_pos_size;
1066 unsigned sx_max_export_smx_size;
1067 unsigned sq_num_cf_insts;
1068 unsigned sx_num_of_sets;
1069 unsigned sc_prim_fifo_size;
1070 unsigned sc_hiz_tile_fifo_size;
1071 unsigned sc_earlyz_tile_fifo_fize;
1072 unsigned tiling_nbanks;
1073 unsigned tiling_npipes;
1074 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001075 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001076 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001077 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001078};
1079
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001080struct evergreen_asic {
1081 unsigned num_ses;
1082 unsigned max_pipes;
1083 unsigned max_tile_pipes;
1084 unsigned max_simds;
1085 unsigned max_backends;
1086 unsigned max_gprs;
1087 unsigned max_threads;
1088 unsigned max_stack_entries;
1089 unsigned max_hw_contexts;
1090 unsigned max_gs_threads;
1091 unsigned sx_max_export_size;
1092 unsigned sx_max_export_pos_size;
1093 unsigned sx_max_export_smx_size;
1094 unsigned sq_num_cf_insts;
1095 unsigned sx_num_of_sets;
1096 unsigned sc_prim_fifo_size;
1097 unsigned sc_hiz_tile_fifo_size;
1098 unsigned sc_earlyz_tile_fifo_size;
1099 unsigned tiling_nbanks;
1100 unsigned tiling_npipes;
1101 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001102 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001103 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001104 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001105};
1106
Alex Deucherfecf1d02011-03-02 20:07:29 -05001107struct cayman_asic {
1108 unsigned max_shader_engines;
1109 unsigned max_pipes_per_simd;
1110 unsigned max_tile_pipes;
1111 unsigned max_simds_per_se;
1112 unsigned max_backends_per_se;
1113 unsigned max_texture_channel_caches;
1114 unsigned max_gprs;
1115 unsigned max_threads;
1116 unsigned max_gs_threads;
1117 unsigned max_stack_entries;
1118 unsigned sx_num_of_sets;
1119 unsigned sx_max_export_size;
1120 unsigned sx_max_export_pos_size;
1121 unsigned sx_max_export_smx_size;
1122 unsigned max_hw_contexts;
1123 unsigned sq_num_cf_insts;
1124 unsigned sc_prim_fifo_size;
1125 unsigned sc_hiz_tile_fifo_size;
1126 unsigned sc_earlyz_tile_fifo_size;
1127
1128 unsigned num_shader_engines;
1129 unsigned num_shader_pipes_per_simd;
1130 unsigned num_tile_pipes;
1131 unsigned num_simds_per_se;
1132 unsigned num_backends_per_se;
1133 unsigned backend_disable_mask_per_asic;
1134 unsigned backend_map;
1135 unsigned num_texture_channel_caches;
1136 unsigned mem_max_burst_length_bytes;
1137 unsigned mem_row_size_in_kb;
1138 unsigned shader_engine_tile_size;
1139 unsigned num_gpus;
1140 unsigned multi_gpu_tile_size;
1141
1142 unsigned tile_config;
1143 struct r100_gpu_lockup lockup;
1144};
1145
Jerome Glisse068a1172009-06-17 13:28:30 +02001146union radeon_asic_config {
1147 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001148 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001149 struct r600_asic r600;
1150 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001151 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001152 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001153};
1154
Daniel Vetter0a10c852010-03-11 21:19:14 +00001155/*
1156 * asic initizalization from radeon_asic.c
1157 */
1158void radeon_agp_disable(struct radeon_device *rdev);
1159int radeon_asic_init(struct radeon_device *rdev);
1160
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161
1162/*
1163 * IOCTL.
1164 */
1165int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1166 struct drm_file *filp);
1167int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1168 struct drm_file *filp);
1169int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1170 struct drm_file *file_priv);
1171int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1172 struct drm_file *file_priv);
1173int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1174 struct drm_file *file_priv);
1175int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1176 struct drm_file *file_priv);
1177int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1178 struct drm_file *filp);
1179int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1180 struct drm_file *filp);
1181int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1182 struct drm_file *filp);
1183int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1184 struct drm_file *filp);
1185int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001186int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1187 struct drm_file *filp);
1188int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1189 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001190
Alex Deucher16cdf042011-10-28 10:30:02 -04001191/* VRAM scratch page for HDP bug, default vram page */
1192struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001193 struct radeon_bo *robj;
1194 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001195 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001196};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001198
1199/*
1200 * Mutex which allows recursive locking from the same process.
1201 */
1202struct radeon_mutex {
1203 struct mutex mutex;
1204 struct task_struct *owner;
1205 int level;
1206};
1207
1208static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1209{
1210 mutex_init(&mutex->mutex);
1211 mutex->owner = NULL;
1212 mutex->level = 0;
1213}
1214
1215static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1216{
1217 if (mutex_trylock(&mutex->mutex)) {
1218 /* The mutex was unlocked before, so it's ours now */
1219 mutex->owner = current;
1220 } else if (mutex->owner != current) {
1221 /* Another process locked the mutex, take it */
1222 mutex_lock(&mutex->mutex);
1223 mutex->owner = current;
1224 }
1225 /* Otherwise the mutex was already locked by this process */
1226
1227 mutex->level++;
1228}
1229
1230static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1231{
1232 if (--mutex->level > 0)
1233 return;
1234
1235 mutex->owner = NULL;
1236 mutex_unlock(&mutex->mutex);
1237}
1238
1239
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240/*
1241 * Core structure, functions and helpers.
1242 */
1243typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1244typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1245
1246struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001247 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248 struct drm_device *ddev;
1249 struct pci_dev *pdev;
1250 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001251 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 enum radeon_family family;
1253 unsigned long flags;
1254 int usec_timeout;
1255 enum radeon_pll_errata pll_errata;
1256 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001257 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001258 int disp_priority;
1259 /* BIOS */
1260 uint8_t *bios;
1261 bool is_atom_bios;
1262 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001263 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001265 resource_size_t rmmio_base;
1266 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001267 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001268 radeon_rreg_t mc_rreg;
1269 radeon_wreg_t mc_wreg;
1270 radeon_rreg_t pll_rreg;
1271 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001272 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001273 radeon_rreg_t pciep_rreg;
1274 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001275 /* io port */
1276 void __iomem *rio_mem;
1277 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001278 struct radeon_clock clock;
1279 struct radeon_mc mc;
1280 struct radeon_gart gart;
1281 struct radeon_mode_info mode_info;
1282 struct radeon_scratch scratch;
1283 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001284 rwlock_t fence_lock;
1285 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001286 struct radeon_semaphore_driver semaphore_drv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001287 struct radeon_cp cp;
Alex Deucher0c88a022011-03-02 20:07:31 -05001288 struct radeon_cp cp1;
1289 struct radeon_cp cp2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001290 struct radeon_ib_pool ib_pool;
1291 struct radeon_irq irq;
1292 struct radeon_asic *asic;
1293 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001294 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001295 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001296 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001297 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001298 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001299 bool gpu_lockup;
1300 bool shutdown;
1301 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001302 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001303 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001304 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001305 const struct firmware *me_fw; /* all family ME firmware */
1306 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001307 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001308 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001309 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001310 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001311 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001312 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001313 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001314 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001315 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001316 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001317
1318 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001319 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001320 struct timer_list audio_timer;
1321 int audio_channels;
1322 int audio_rate;
1323 int audio_bits_per_sample;
1324 uint8_t audio_status_bits;
1325 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001326
Alex Deucherce8f5372010-05-07 15:10:16 -04001327 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001328 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001329 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001330 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001331 /* i2c buses */
1332 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001333 /* debugfs */
1334 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1335 unsigned debugfs_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001336};
1337
1338int radeon_device_init(struct radeon_device *rdev,
1339 struct drm_device *ddev,
1340 struct pci_dev *pdev,
1341 uint32_t flags);
1342void radeon_device_fini(struct radeon_device *rdev);
1343int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1344
Andi Kleen6fcbef72011-10-13 16:08:42 -07001345uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1346void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1347u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1348void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001349
Jerome Glisse4c788672009-11-20 14:29:23 +01001350/*
1351 * Cast helper
1352 */
1353#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001354
1355/*
1356 * Registers read & write functions.
1357 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001358#define RREG8(reg) readb((rdev->rmmio) + (reg))
1359#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1360#define RREG16(reg) readw((rdev->rmmio) + (reg))
1361#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001362#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001363#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001364#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001365#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1366#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1367#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1368#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1369#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1370#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001371#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1372#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001373#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1374#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001375#define WREG32_P(reg, val, mask) \
1376 do { \
1377 uint32_t tmp_ = RREG32(reg); \
1378 tmp_ &= (mask); \
1379 tmp_ |= ((val) & ~(mask)); \
1380 WREG32(reg, tmp_); \
1381 } while (0)
1382#define WREG32_PLL_P(reg, val, mask) \
1383 do { \
1384 uint32_t tmp_ = RREG32_PLL(reg); \
1385 tmp_ &= (mask); \
1386 tmp_ |= ((val) & ~(mask)); \
1387 WREG32_PLL(reg, tmp_); \
1388 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001389#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001390#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1391#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001392
Dave Airliede1b2892009-08-12 18:43:14 +10001393/*
1394 * Indirect registers accessor
1395 */
1396static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1397{
1398 uint32_t r;
1399
1400 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1401 r = RREG32(RADEON_PCIE_DATA);
1402 return r;
1403}
1404
1405static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1406{
1407 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1408 WREG32(RADEON_PCIE_DATA, (v));
1409}
1410
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001411void r100_pll_errata_after_index(struct radeon_device *rdev);
1412
1413
1414/*
1415 * ASICs helpers.
1416 */
Dave Airlieb995e432009-07-14 02:02:32 +10001417#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1418 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001419#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1420 (rdev->family == CHIP_RV200) || \
1421 (rdev->family == CHIP_RS100) || \
1422 (rdev->family == CHIP_RS200) || \
1423 (rdev->family == CHIP_RV250) || \
1424 (rdev->family == CHIP_RV280) || \
1425 (rdev->family == CHIP_RS300))
1426#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1427 (rdev->family == CHIP_RV350) || \
1428 (rdev->family == CHIP_R350) || \
1429 (rdev->family == CHIP_RV380) || \
1430 (rdev->family == CHIP_R420) || \
1431 (rdev->family == CHIP_R423) || \
1432 (rdev->family == CHIP_RV410) || \
1433 (rdev->family == CHIP_RS400) || \
1434 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001435#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1436 (rdev->ddev->pdev->device == 0x9443) || \
1437 (rdev->ddev->pdev->device == 0x944B) || \
1438 (rdev->ddev->pdev->device == 0x9506) || \
1439 (rdev->ddev->pdev->device == 0x9509) || \
1440 (rdev->ddev->pdev->device == 0x950F) || \
1441 (rdev->ddev->pdev->device == 0x689C) || \
1442 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001443#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001444#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1445 (rdev->family == CHIP_RS690) || \
1446 (rdev->family == CHIP_RS740) || \
1447 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001448#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1449#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001450#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001451#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1452 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001453#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001454
1455/*
1456 * BIOS helpers.
1457 */
1458#define RBIOS8(i) (rdev->bios[i])
1459#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1460#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1461
1462int radeon_combios_init(struct radeon_device *rdev);
1463void radeon_combios_fini(struct radeon_device *rdev);
1464int radeon_atombios_init(struct radeon_device *rdev);
1465void radeon_atombios_fini(struct radeon_device *rdev);
1466
1467
1468/*
1469 * RING helpers.
1470 */
Andi Kleence580fa2011-10-13 16:08:47 -07001471#if DRM_DEBUG_CODE == 0
Christian König7b1f2482011-09-23 15:11:23 +02001472static inline void radeon_ring_write(struct radeon_cp *cp, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001473{
Christian König7b1f2482011-09-23 15:11:23 +02001474 cp->ring[cp->wptr++] = v;
1475 cp->wptr &= cp->ptr_mask;
1476 cp->count_dw--;
1477 cp->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478}
Andi Kleence580fa2011-10-13 16:08:47 -07001479#else
1480/* With debugging this is just too big to inline */
Christian König7b1f2482011-09-23 15:11:23 +02001481void radeon_ring_write(struct radeon_cp *cp, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001482#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001483
1484/*
1485 * ASICs macro.
1486 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001487#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001488#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1489#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1490#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001491#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001492#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001493#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001494#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001495#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1496#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Christian König7b1f2482011-09-23 15:11:23 +02001498#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001499#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1501#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001502#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001503#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
Christian König7b1f2482011-09-23 15:11:23 +02001504#define radeon_semaphore_ring_emit(rdev, cp, semaphore, emit_wait) (rdev)->asic->semaphore_ring_emit((rdev), (cp), (semaphore), (emit_wait))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001505#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1506#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1507#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001508#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001509#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001510#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001511#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001512#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001513#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1514#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001515#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1516#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001517#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001518#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1519#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1520#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1521#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001522#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001523#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1524#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1525#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001526#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1527#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001528#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1529#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1530#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001532/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001533/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001534extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001535extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001536extern int radeon_modeset_init(struct radeon_device *rdev);
1537extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001538extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001539extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001540extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001541extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001542extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001543extern void radeon_wb_fini(struct radeon_device *rdev);
1544extern int radeon_wb_init(struct radeon_device *rdev);
1545extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001546extern void radeon_surface_init(struct radeon_device *rdev);
1547extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001548extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001549extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001550extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001551extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001552extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1553extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001554extern int radeon_resume_kms(struct drm_device *dev);
1555extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001556extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001557
Daniel Vetter3574dda2011-02-18 17:59:19 +01001558/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001559 * R600 vram scratch functions
1560 */
1561int r600_vram_scratch_init(struct radeon_device *rdev);
1562void r600_vram_scratch_fini(struct radeon_device *rdev);
1563
1564/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001565 * r600 functions used by radeon_encoder.c
1566 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001567extern void r600_hdmi_enable(struct drm_encoder *encoder);
1568extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001569extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001570
Alex Deucher0af62b02011-01-06 21:19:31 -05001571extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001572extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001573
Alberto Miloned7a29522010-07-06 11:40:24 -04001574/* radeon_acpi.c */
1575#if defined(CONFIG_ACPI)
1576extern int radeon_acpi_init(struct radeon_device *rdev);
1577#else
1578static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1579#endif
1580
Jerome Glisse4c788672009-11-20 14:29:23 +01001581#include "radeon_object.h"
1582
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001583#endif