blob: 95eef582331b5a2a9c059eca3078737389dfeaeb [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020073 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020074
75 /* McASP specific data */
76 int tdm_slots;
77 u8 op_mode;
78 u8 num_serializer;
79 u8 *serial_dir;
80 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020081 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020082 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020083 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020084 u32 irq_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020085
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020086 int sysclk_freq;
87 bool bclk_master;
88
Peter Ujfalusi21400a72013-11-14 11:35:26 +020089 /* McASP FIFO related */
90 u8 txnumevt;
91 u8 rxnumevt;
92
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020093 bool dat_port;
94
Peter Ujfalusi11277832014-11-10 12:32:16 +020095 /* Used for comstraint setting on the second stream */
96 u32 channels;
97
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020099 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200100#endif
101};
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107 __raw_writel(__raw_readl(reg) | val, reg);
108}
109
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200110static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
111 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200113 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114 __raw_writel((__raw_readl(reg) & ~(val)), reg);
115}
116
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200117static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
118 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200120 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
122}
123
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200124static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
125 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200132 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133}
134
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200135static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400136{
137 int i = 0;
138
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140
141 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
142 /* loop count is to avoid the lock-up */
143 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145 break;
146 }
147
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200148 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400149 printk(KERN_ERR "GBLCTL write error\n");
150}
151
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
153{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
155 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200156
157 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
158}
159
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200160static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200162 if (mcasp->rxnumevt) { /* enable FIFO */
163 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
164
165 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
166 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
167 }
168
Peter Ujfalusi44982732014-10-29 13:55:45 +0200169 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200170 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200172 /*
173 * When ASYNC == 0 the transmit and receive sections operate
174 * synchronously from the transmit clock and frame sync. We need to make
175 * sure that the TX signlas are enabled when starting reception.
176 */
177 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200180 }
181
Peter Ujfalusi44982732014-10-29 13:55:45 +0200182 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200184 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200186 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200187 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200188 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200189 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200190
191 /* enable receive IRQs */
192 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
193 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400194}
195
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200196static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400197{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400198 u32 cnt;
199
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200200 if (mcasp->txnumevt) { /* enable FIFO */
201 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
202
203 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
204 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
205 }
206
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200207 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200208 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
209 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200210 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200211 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400212
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200213 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400214 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200215 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
216 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400217 cnt++;
218
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200219 /* Release TX state machine */
220 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
221 /* Release Frame Sync generator */
222 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200223
224 /* enable transmit IRQs */
225 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
226 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227}
228
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200229static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200231 mcasp->streams++;
232
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200233 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200234 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200235 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200236 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400237}
238
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200239static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400240{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200241 /* disable IRQ sources */
242 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
243 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
244
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200245 /*
246 * In synchronous mode stop the TX clocks if no other stream is
247 * running
248 */
249 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200250 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200251
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200252 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
253 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200254
255 if (mcasp->rxnumevt) { /* disable FIFO */
256 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
257
258 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
259 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400260}
261
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200262static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400263{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200264 u32 val = 0;
265
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200266 /* disable IRQ sources */
267 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
268 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
269
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200270 /*
271 * In synchronous mode keep TX clocks running if the capture stream is
272 * still running.
273 */
274 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
275 val = TXHCLKRST | TXCLKRST | TXFSRST;
276
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200277 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
278 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200279
280 if (mcasp->txnumevt) { /* disable FIFO */
281 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
282
283 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
284 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400285}
286
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200287static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400288{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200289 mcasp->streams--;
290
Peter Ujfalusi03808662014-10-29 13:55:46 +0200291 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200292 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200293 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200294 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400295}
296
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200297static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
298{
299 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
300 struct snd_pcm_substream *substream;
301 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
302 u32 handled_mask = 0;
303 u32 stat;
304
305 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
306 if (stat & XUNDRN & irq_mask) {
307 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
308 handled_mask |= XUNDRN;
309
310 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
311 if (substream) {
312 snd_pcm_stream_lock_irq(substream);
313 if (snd_pcm_running(substream))
314 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
315 snd_pcm_stream_unlock_irq(substream);
316 }
317 }
318
319 if (!handled_mask)
320 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
321 stat);
322
323 if (stat & XRERR)
324 handled_mask |= XRERR;
325
326 /* Ack the handled event only */
327 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
328
329 return IRQ_RETVAL(handled_mask);
330}
331
332static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
333{
334 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
335 struct snd_pcm_substream *substream;
336 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
337 u32 handled_mask = 0;
338 u32 stat;
339
340 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
341 if (stat & ROVRN & irq_mask) {
342 dev_warn(mcasp->dev, "Receive buffer overflow\n");
343 handled_mask |= ROVRN;
344
345 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
346 if (substream) {
347 snd_pcm_stream_lock_irq(substream);
348 if (snd_pcm_running(substream))
349 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
350 snd_pcm_stream_unlock_irq(substream);
351 }
352 }
353
354 if (!handled_mask)
355 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
356 stat);
357
358 if (stat & XRERR)
359 handled_mask |= XRERR;
360
361 /* Ack the handled event only */
362 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
363
364 return IRQ_RETVAL(handled_mask);
365}
366
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200367static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
368{
369 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
370 irqreturn_t ret = IRQ_NONE;
371
372 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
373 ret = davinci_mcasp_tx_irq_handler(irq, data);
374
375 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
376 ret |= davinci_mcasp_rx_irq_handler(irq, data);
377
378 return ret;
379}
380
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
382 unsigned int fmt)
383{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200384 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200385 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300386 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300387 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300388 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400389
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200390 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200391 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300392 case SND_SOC_DAIFMT_DSP_A:
393 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
394 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300395 /* 1st data bit occur one ACLK cycle after the frame sync */
396 data_delay = 1;
397 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200398 case SND_SOC_DAIFMT_DSP_B:
399 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200400 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
401 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300402 /* No delay after FS */
403 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200404 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300405 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200406 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200407 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
408 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300409 /* 1st data bit occur one ACLK cycle after the frame sync */
410 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300411 /* FS need to be inverted */
412 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200413 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300414 case SND_SOC_DAIFMT_LEFT_J:
415 /* configure a full-word SYNC pulse (LRCLK) */
416 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
417 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
418 /* No delay after FS */
419 data_delay = 0;
420 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300421 default:
422 ret = -EINVAL;
423 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200424 }
425
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300426 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
427 FSXDLY(3));
428 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
429 FSRDLY(3));
430
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400431 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
432 case SND_SOC_DAIFMT_CBS_CFS:
433 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200434 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
435 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400436
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200437 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
438 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400439
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200440 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
441 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200442 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400443 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400444 case SND_SOC_DAIFMT_CBM_CFS:
445 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200446 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
447 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400448
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200449 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
450 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400451
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200452 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
453 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200454 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400455 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400456 case SND_SOC_DAIFMT_CBM_CFM:
457 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200458 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
459 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400460
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200461 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400463
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200464 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
465 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200466 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400467 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400468 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200469 ret = -EINVAL;
470 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400471 }
472
473 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
474 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200475 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300476 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300477 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400478 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400479 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200480 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300481 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300482 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400483 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400484 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200485 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300486 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300487 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400488 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400489 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200490 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200491 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300492 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400493 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400494 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200495 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300496 goto out;
497 }
498
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300499 if (inv_fs)
500 fs_pol_rising = !fs_pol_rising;
501
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300502 if (fs_pol_rising) {
503 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
504 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
505 } else {
506 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
507 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400508 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200509out:
510 pm_runtime_put_sync(mcasp->dev);
511 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400512}
513
Jyri Sarha88135432014-08-06 16:47:16 +0300514static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
515 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200516{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200517 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200518
519 switch (div_id) {
520 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200521 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200522 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200523 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200524 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
525 break;
526
527 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200528 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200529 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200530 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200531 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300532 if (explicit)
533 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200534 break;
535
Daniel Mack1b3bc062012-12-05 18:20:38 +0100536 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200537 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100538 break;
539
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200540 default:
541 return -EINVAL;
542 }
543
544 return 0;
545}
546
Jyri Sarha88135432014-08-06 16:47:16 +0300547static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
548 int div)
549{
550 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
551}
552
Daniel Mack5b66aa22012-10-04 15:08:41 +0200553static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
554 unsigned int freq, int dir)
555{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200556 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200557
558 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200559 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
560 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
561 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200562 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200563 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
564 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
565 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200566 }
567
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200568 mcasp->sysclk_freq = freq;
569
Daniel Mack5b66aa22012-10-04 15:08:41 +0200570 return 0;
571}
572
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200573static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100574 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400575{
Daniel Mackba764b32012-12-05 18:20:37 +0100576 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200577 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100578 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300579 /*
580 * For captured data we should not rotate, inversion and masking is
581 * enoguh to get the data to the right position:
582 * Format data from bus after reverse (XRBUF)
583 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
584 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
585 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
586 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
587 */
588 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400589
Daniel Mack1b3bc062012-12-05 18:20:38 +0100590 /*
591 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
592 * callback, take it into account here. That allows us to for example
593 * send 32 bits per channel to the codec, while only 16 of them carry
594 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200595 * The clock ratio is given for a full period of data (for I2S format
596 * both left and right channels), so it has to be divided by number of
597 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100598 */
Peter Ujfalusid742b922014-11-10 12:32:19 +0200599 if (mcasp->bclk_lrclk_ratio) {
600 u32 slot_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
601
602 /*
603 * When we have more bclk then it is needed for the data, we
604 * need to use the rotation to move the received samples to have
605 * correct alignment.
606 */
607 rx_rotate = (slot_length - word_length) / 4;
608 word_length = slot_length;
609 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100610
Daniel Mackba764b32012-12-05 18:20:37 +0100611 /* mapping of the XSSZ bit-field as described in the datasheet */
612 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400613
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200614 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200615 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
616 RXSSZ(0x0F));
617 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
618 TXSSZ(0x0F));
619 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
620 TXROT(7));
621 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
622 RXROT(7));
623 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200624 }
625
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200626 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400627
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400628 return 0;
629}
630
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200631static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300632 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300634 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
635 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400637 u8 tx_ser = 0;
638 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200639 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100640 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300641 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200642 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400643 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300644 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200645 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400646
647 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200648 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400649
650 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200651 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
652 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400653 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200654 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
655 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400656 }
657
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200658 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200659 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
660 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200661 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100662 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200663 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400664 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200665 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100666 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200667 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400668 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100669 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200670 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
671 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400672 }
673 }
674
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300675 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
676 active_serializers = tx_ser;
677 numevt = mcasp->txnumevt;
678 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
679 } else {
680 active_serializers = rx_ser;
681 numevt = mcasp->rxnumevt;
682 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
683 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100684
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300685 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200686 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300687 "enabled in mcasp (%d)\n", channels,
688 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100689 return -EINVAL;
690 }
691
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300692 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300693 if (!numevt) {
694 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300695 if (active_serializers > 1) {
696 /*
697 * If more than one serializers are in use we have one
698 * DMA request to provide data for all serializers.
699 * For example if three serializers are enabled the DMA
700 * need to transfer three words per DMA request.
701 */
702 dma_params->fifo_level = active_serializers;
703 dma_data->maxburst = active_serializers;
704 } else {
705 dma_params->fifo_level = 0;
706 dma_data->maxburst = 0;
707 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300708 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300709 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400710
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300711 if (period_words % active_serializers) {
712 dev_err(mcasp->dev, "Invalid combination of period words and "
713 "active serializers: %d, %d\n", period_words,
714 active_serializers);
715 return -EINVAL;
716 }
717
718 /*
719 * Calculate the optimal AFIFO depth for platform side:
720 * The number of words for numevt need to be in steps of active
721 * serializers.
722 */
723 n = numevt % active_serializers;
724 if (n)
725 numevt += (active_serializers - n);
726 while (period_words % numevt && numevt > 0)
727 numevt -= active_serializers;
728 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300729 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400730
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300731 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
732 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100733
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300734 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300735 if (numevt == 1)
736 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300737 dma_params->fifo_level = numevt;
738 dma_data->maxburst = numevt;
739
Michal Bachraty2952b272013-02-28 16:07:08 +0100740 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400741}
742
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200743static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
744 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400745{
746 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200747 int total_slots;
748 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200750 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400751
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200752 total_slots = mcasp->tdm_slots;
753
754 /*
755 * If more than one serializer is needed, then use them with
756 * their specified tdm_slots count. Otherwise, one serializer
757 * can cope with the transaction using as many slots as channels
758 * in the stream, requires channels symmetry
759 */
760 active_serializers = (channels + total_slots - 1) / total_slots;
761 if (active_serializers == 1)
762 active_slots = channels;
763 else
764 active_slots = total_slots;
765
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400766 for (i = 0; i < active_slots; i++)
767 mask |= (1 << i);
768
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200769 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400770
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200771 if (!mcasp->dat_port)
772 busel = TXSEL;
773
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200774 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
775 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
776 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200777 FSXMOD(total_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400778
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200779 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
780 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
781 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200782 FSRMOD(total_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400783
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200784 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400785}
786
787/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100788static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
789 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400790{
Daniel Mack64792852014-03-27 11:27:40 +0100791 u32 cs_value = 0;
792 u8 *cs_bytes = (u8*) &cs_value;
793
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400794 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
795 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200796 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400797
798 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200799 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400800
801 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200802 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400803
804 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200805 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400806
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200807 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400808
809 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200810 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400811
812 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200813 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200814
Daniel Mack64792852014-03-27 11:27:40 +0100815 /* Set S/PDIF channel status bits */
816 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
817 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
818
819 switch (rate) {
820 case 22050:
821 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
822 break;
823 case 24000:
824 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
825 break;
826 case 32000:
827 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
828 break;
829 case 44100:
830 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
831 break;
832 case 48000:
833 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
834 break;
835 case 88200:
836 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
837 break;
838 case 96000:
839 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
840 break;
841 case 176400:
842 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
843 break;
844 case 192000:
845 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
846 break;
847 default:
848 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
849 return -EINVAL;
850 }
851
852 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
853 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
854
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200855 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400856}
857
858static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
859 struct snd_pcm_hw_params *params,
860 struct snd_soc_dai *cpu_dai)
861{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200862 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400863 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200864 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400865 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200866 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300867 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200868 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200869
Daniel Mack82675252014-07-16 14:04:41 +0200870 /*
871 * If mcasp is BCLK master, and a BCLK divider was not provided by
872 * the machine driver, we need to calculate the ratio.
873 */
874 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200875 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300876 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200877 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300878 if (((mcasp->sysclk_freq / div) - bclk_freq) >
879 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
880 div++;
881 dev_warn(mcasp->dev,
882 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
883 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200884 }
Jyri Sarha88135432014-08-06 16:47:16 +0300885 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200886 }
887
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300888 ret = mcasp_common_hw_param(mcasp, substream->stream,
889 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200890 if (ret)
891 return ret;
892
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200893 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100894 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400895 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200896 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
897 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200898
899 if (ret)
900 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400901
902 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400903 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400904 case SNDRV_PCM_FORMAT_S8:
905 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100906 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400907 break;
908
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400909 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400910 case SNDRV_PCM_FORMAT_S16_LE:
911 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100912 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400913 break;
914
Daniel Mack21eb24d2012-10-09 09:35:16 +0200915 case SNDRV_PCM_FORMAT_U24_3LE:
916 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200917 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100918 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200919 break;
920
Daniel Mack6b7fa012012-10-09 11:56:40 +0200921 case SNDRV_PCM_FORMAT_U24_LE:
922 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300923 dma_params->data_type = 4;
924 word_length = 24;
925 break;
926
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400927 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400928 case SNDRV_PCM_FORMAT_S32_LE:
929 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100930 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400931 break;
932
933 default:
934 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
935 return -EINVAL;
936 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400937
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300938 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400939 dma_params->acnt = 4;
940 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400941 dma_params->acnt = dma_params->data_type;
942
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200943 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400944
Peter Ujfalusi11277832014-11-10 12:32:16 +0200945 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
946 mcasp->channels = channels;
947
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400948 return 0;
949}
950
951static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
952 int cmd, struct snd_soc_dai *cpu_dai)
953{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200954 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400955 int ret = 0;
956
957 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400958 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530959 case SNDRV_PCM_TRIGGER_START:
960 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200961 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400962 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400963 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530964 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400965 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200966 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400967 break;
968
969 default:
970 ret = -EINVAL;
971 }
972
973 return ret;
974}
975
Peter Ujfalusi11277832014-11-10 12:32:16 +0200976static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
977 struct snd_soc_dai *cpu_dai)
978{
979 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
980 u32 max_channels = 0;
981 int i, dir;
982
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200983 mcasp->substreams[substream->stream] = substream;
984
Peter Ujfalusi11277832014-11-10 12:32:16 +0200985 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
986 return 0;
987
988 /*
989 * Limit the maximum allowed channels for the first stream:
990 * number of serializers for the direction * tdm slots per serializer
991 */
992 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
993 dir = TX_MODE;
994 else
995 dir = RX_MODE;
996
997 for (i = 0; i < mcasp->num_serializer; i++) {
998 if (mcasp->serial_dir[i] == dir)
999 max_channels++;
1000 }
1001 max_channels *= mcasp->tdm_slots;
1002 /*
1003 * If the already active stream has less channels than the calculated
1004 * limnit based on the seirializers * tdm_slots, we need to use that as
1005 * a constraint for the second stream.
1006 * Otherwise (first stream or less allowed channels) we use the
1007 * calculated constraint.
1008 */
1009 if (mcasp->channels && mcasp->channels < max_channels)
1010 max_channels = mcasp->channels;
1011
1012 snd_pcm_hw_constraint_minmax(substream->runtime,
1013 SNDRV_PCM_HW_PARAM_CHANNELS,
1014 2, max_channels);
1015 return 0;
1016}
1017
1018static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1019 struct snd_soc_dai *cpu_dai)
1020{
1021 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1022
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001023 mcasp->substreams[substream->stream] = NULL;
1024
Peter Ujfalusi11277832014-11-10 12:32:16 +02001025 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1026 return;
1027
1028 if (!cpu_dai->active)
1029 mcasp->channels = 0;
1030}
1031
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001032static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001033 .startup = davinci_mcasp_startup,
1034 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001035 .trigger = davinci_mcasp_trigger,
1036 .hw_params = davinci_mcasp_hw_params,
1037 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001038 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001039 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001040};
1041
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001042static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1043{
1044 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1045
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001046 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001047 /* Using dmaengine PCM */
1048 dai->playback_dma_data =
1049 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1050 dai->capture_dma_data =
1051 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1052 } else {
1053 /* Using davinci-pcm */
1054 dai->playback_dma_data = mcasp->dma_params;
1055 dai->capture_dma_data = mcasp->dma_params;
1056 }
1057
1058 return 0;
1059}
1060
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001061#ifdef CONFIG_PM_SLEEP
1062static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1063{
1064 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001065 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001066 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001067 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001068
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001069 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1070 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001071
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001072 if (mcasp->txnumevt) {
1073 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1074 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1075 }
1076 if (mcasp->rxnumevt) {
1077 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1078 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1079 }
1080
1081 for (i = 0; i < mcasp->num_serializer; i++)
1082 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1083 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001084
1085 return 0;
1086}
1087
1088static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1089{
1090 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001091 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001092 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001093 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001094
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001095 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1096 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001097
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001098 if (mcasp->txnumevt) {
1099 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1100 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1101 }
1102 if (mcasp->rxnumevt) {
1103 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1104 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1105 }
1106
1107 for (i = 0; i < mcasp->num_serializer; i++)
1108 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1109 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001110
1111 return 0;
1112}
1113#else
1114#define davinci_mcasp_suspend NULL
1115#define davinci_mcasp_resume NULL
1116#endif
1117
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001118#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1119
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001120#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1121 SNDRV_PCM_FMTBIT_U8 | \
1122 SNDRV_PCM_FMTBIT_S16_LE | \
1123 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001124 SNDRV_PCM_FMTBIT_S24_LE | \
1125 SNDRV_PCM_FMTBIT_U24_LE | \
1126 SNDRV_PCM_FMTBIT_S24_3LE | \
1127 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001128 SNDRV_PCM_FMTBIT_S32_LE | \
1129 SNDRV_PCM_FMTBIT_U32_LE)
1130
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001131static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001132 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001133 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001134 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001135 .suspend = davinci_mcasp_suspend,
1136 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001137 .playback = {
1138 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001139 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001140 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001141 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001142 },
1143 .capture = {
1144 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001145 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001146 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001147 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001148 },
1149 .ops = &davinci_mcasp_dai_ops,
1150
Peter Ujfalusid75249f2014-11-10 12:32:18 +02001151 .symmetric_samplebits = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001152 },
1153 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001154 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001155 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001156 .playback = {
1157 .channels_min = 1,
1158 .channels_max = 384,
1159 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001160 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001161 },
1162 .ops = &davinci_mcasp_dai_ops,
1163 },
1164
1165};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001166
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001167static const struct snd_soc_component_driver davinci_mcasp_component = {
1168 .name = "davinci-mcasp",
1169};
1170
Jyri Sarha256ba182013-10-18 18:37:42 +03001171/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001172static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001173 .tx_dma_offset = 0x400,
1174 .rx_dma_offset = 0x400,
1175 .asp_chan_q = EVENTQ_0,
1176 .version = MCASP_VERSION_1,
1177};
1178
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001179static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001180 .tx_dma_offset = 0x2000,
1181 .rx_dma_offset = 0x2000,
1182 .asp_chan_q = EVENTQ_0,
1183 .version = MCASP_VERSION_2,
1184};
1185
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001186static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001187 .tx_dma_offset = 0,
1188 .rx_dma_offset = 0,
1189 .asp_chan_q = EVENTQ_0,
1190 .version = MCASP_VERSION_3,
1191};
1192
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001193static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001194 .tx_dma_offset = 0x200,
1195 .rx_dma_offset = 0x284,
1196 .asp_chan_q = EVENTQ_0,
1197 .version = MCASP_VERSION_4,
1198};
1199
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301200static const struct of_device_id mcasp_dt_ids[] = {
1201 {
1202 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001203 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301204 },
1205 {
1206 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001207 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301208 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301209 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001210 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001211 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301212 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001213 {
1214 .compatible = "ti,dra7-mcasp-audio",
1215 .data = &dra7_mcasp_pdata,
1216 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301217 { /* sentinel */ }
1218};
1219MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1220
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001221static int mcasp_reparent_fck(struct platform_device *pdev)
1222{
1223 struct device_node *node = pdev->dev.of_node;
1224 struct clk *gfclk, *parent_clk;
1225 const char *parent_name;
1226 int ret;
1227
1228 if (!node)
1229 return 0;
1230
1231 parent_name = of_get_property(node, "fck_parent", NULL);
1232 if (!parent_name)
1233 return 0;
1234
1235 gfclk = clk_get(&pdev->dev, "fck");
1236 if (IS_ERR(gfclk)) {
1237 dev_err(&pdev->dev, "failed to get fck\n");
1238 return PTR_ERR(gfclk);
1239 }
1240
1241 parent_clk = clk_get(NULL, parent_name);
1242 if (IS_ERR(parent_clk)) {
1243 dev_err(&pdev->dev, "failed to get parent clock\n");
1244 ret = PTR_ERR(parent_clk);
1245 goto err1;
1246 }
1247
1248 ret = clk_set_parent(gfclk, parent_clk);
1249 if (ret) {
1250 dev_err(&pdev->dev, "failed to reparent fck\n");
1251 goto err2;
1252 }
1253
1254err2:
1255 clk_put(parent_clk);
1256err1:
1257 clk_put(gfclk);
1258 return ret;
1259}
1260
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001261static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301262 struct platform_device *pdev)
1263{
1264 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001265 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301266 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301267 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001268 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301269
1270 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301271 u32 val;
1272 int i, ret = 0;
1273
1274 if (pdev->dev.platform_data) {
1275 pdata = pdev->dev.platform_data;
1276 return pdata;
1277 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001278 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301279 } else {
1280 /* control shouldn't reach here. something is wrong */
1281 ret = -EINVAL;
1282 goto nodata;
1283 }
1284
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301285 ret = of_property_read_u32(np, "op-mode", &val);
1286 if (ret >= 0)
1287 pdata->op_mode = val;
1288
1289 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001290 if (ret >= 0) {
1291 if (val < 2 || val > 32) {
1292 dev_err(&pdev->dev,
1293 "tdm-slots must be in rage [2-32]\n");
1294 ret = -EINVAL;
1295 goto nodata;
1296 }
1297
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301298 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001299 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301300
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301301 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1302 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301303 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001304 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1305 (sizeof(*of_serial_dir) * val),
1306 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301307 if (!of_serial_dir) {
1308 ret = -ENOMEM;
1309 goto nodata;
1310 }
1311
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001312 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301313 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1314
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001315 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301316 pdata->serial_dir = of_serial_dir;
1317 }
1318
Jyri Sarha4023fe62013-10-18 18:37:43 +03001319 ret = of_property_match_string(np, "dma-names", "tx");
1320 if (ret < 0)
1321 goto nodata;
1322
1323 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1324 &dma_spec);
1325 if (ret < 0)
1326 goto nodata;
1327
1328 pdata->tx_dma_channel = dma_spec.args[0];
1329
1330 ret = of_property_match_string(np, "dma-names", "rx");
1331 if (ret < 0)
1332 goto nodata;
1333
1334 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1335 &dma_spec);
1336 if (ret < 0)
1337 goto nodata;
1338
1339 pdata->rx_dma_channel = dma_spec.args[0];
1340
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301341 ret = of_property_read_u32(np, "tx-num-evt", &val);
1342 if (ret >= 0)
1343 pdata->txnumevt = val;
1344
1345 ret = of_property_read_u32(np, "rx-num-evt", &val);
1346 if (ret >= 0)
1347 pdata->rxnumevt = val;
1348
1349 ret = of_property_read_u32(np, "sram-size-playback", &val);
1350 if (ret >= 0)
1351 pdata->sram_size_playback = val;
1352
1353 ret = of_property_read_u32(np, "sram-size-capture", &val);
1354 if (ret >= 0)
1355 pdata->sram_size_capture = val;
1356
1357 return pdata;
1358
1359nodata:
1360 if (ret < 0) {
1361 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1362 ret);
1363 pdata = NULL;
1364 }
1365 return pdata;
1366}
1367
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001368static int davinci_mcasp_probe(struct platform_device *pdev)
1369{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001370 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001371 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001372 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001373 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001374 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001375 char *irq_name;
1376 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01001377 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001378
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301379 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1380 dev_err(&pdev->dev, "No platform data supplied\n");
1381 return -EINVAL;
1382 }
1383
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001384 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001385 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001386 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001387 return -ENOMEM;
1388
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301389 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1390 if (!pdata) {
1391 dev_err(&pdev->dev, "no platform data\n");
1392 return -EINVAL;
1393 }
1394
Jyri Sarha256ba182013-10-18 18:37:42 +03001395 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001396 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001397 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001398 "\"mpu\" mem resource not found, using index 0\n");
1399 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1400 if (!mem) {
1401 dev_err(&pdev->dev, "no mem resource?\n");
1402 return -ENODEV;
1403 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001404 }
1405
Julia Lawall96d31e22011-12-29 17:51:21 +01001406 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301407 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001408 if (!ioarea) {
1409 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001410 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001411 }
1412
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301413 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001414
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301415 ret = pm_runtime_get_sync(&pdev->dev);
1416 if (IS_ERR_VALUE(ret)) {
1417 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
Anil Kumar7771ef32014-11-09 18:15:14 +05301418 pm_runtime_disable(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301419 return ret;
1420 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001421
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001422 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1423 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301424 dev_err(&pdev->dev, "ioremap failed\n");
1425 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001426 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301427 }
1428
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001429 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001430 /* sanity check for tdm slots parameter */
1431 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1432 if (pdata->tdm_slots < 2) {
1433 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1434 pdata->tdm_slots);
1435 mcasp->tdm_slots = 2;
1436 } else if (pdata->tdm_slots > 32) {
1437 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1438 pdata->tdm_slots);
1439 mcasp->tdm_slots = 32;
1440 } else {
1441 mcasp->tdm_slots = pdata->tdm_slots;
1442 }
1443 }
1444
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001445 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001446#ifdef CONFIG_PM_SLEEP
1447 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1448 sizeof(u32) * mcasp->num_serializer,
1449 GFP_KERNEL);
1450#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001451 mcasp->serial_dir = pdata->serial_dir;
1452 mcasp->version = pdata->version;
1453 mcasp->txnumevt = pdata->txnumevt;
1454 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001455
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001456 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001457
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001458 irq = platform_get_irq_byname(pdev, "common");
1459 if (irq >= 0) {
1460 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common\n",
1461 dev_name(&pdev->dev));
1462 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1463 davinci_mcasp_common_irq_handler,
1464 IRQF_ONESHOT, irq_name, mcasp);
1465 if (ret) {
1466 dev_err(&pdev->dev, "common IRQ request failed\n");
1467 goto err;
1468 }
1469
1470 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1471 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1472 }
1473
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001474 irq = platform_get_irq_byname(pdev, "rx");
1475 if (irq >= 0) {
1476 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
1477 dev_name(&pdev->dev));
1478 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1479 davinci_mcasp_rx_irq_handler,
1480 IRQF_ONESHOT, irq_name, mcasp);
1481 if (ret) {
1482 dev_err(&pdev->dev, "RX IRQ request failed\n");
1483 goto err;
1484 }
1485
1486 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1487 }
1488
1489 irq = platform_get_irq_byname(pdev, "tx");
1490 if (irq >= 0) {
1491 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
1492 dev_name(&pdev->dev));
1493 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1494 davinci_mcasp_tx_irq_handler,
1495 IRQF_ONESHOT, irq_name, mcasp);
1496 if (ret) {
1497 dev_err(&pdev->dev, "TX IRQ request failed\n");
1498 goto err;
1499 }
1500
1501 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1502 }
1503
Jyri Sarha256ba182013-10-18 18:37:42 +03001504 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001505 if (dat)
1506 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001507
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001508 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001509 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001510 dma_params->asp_chan_q = pdata->asp_chan_q;
1511 dma_params->ram_chan_q = pdata->ram_chan_q;
1512 dma_params->sram_pool = pdata->sram_pool;
1513 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001514 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001515 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001516 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001517 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001518
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001519 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001520 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001521
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001522 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001523 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001524 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001525 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001526 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001527
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001528 /* dmaengine filter data for DT and non-DT boot */
1529 if (pdev->dev.of_node)
1530 dma_data->filter_data = "tx";
1531 else
1532 dma_data->filter_data = &dma_params->channel;
1533
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001534 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001535 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001536 dma_params->asp_chan_q = pdata->asp_chan_q;
1537 dma_params->ram_chan_q = pdata->ram_chan_q;
1538 dma_params->sram_pool = pdata->sram_pool;
1539 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001540 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001541 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001542 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001543 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001544
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001545 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001546 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001547
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001548 if (mcasp->version < MCASP_VERSION_3) {
1549 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001550 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001551 mcasp->dat_port = true;
1552 } else {
1553 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1554 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001555
1556 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001557 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001558 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001559 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001560 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001561
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001562 /* dmaengine filter data for DT and non-DT boot */
1563 if (pdev->dev.of_node)
1564 dma_data->filter_data = "rx";
1565 else
1566 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001567
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001568 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001569
1570 mcasp_reparent_fck(pdev);
1571
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001572 ret = devm_snd_soc_register_component(&pdev->dev,
1573 &davinci_mcasp_component,
1574 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001575
1576 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001577 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301578
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001579 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001580#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1581 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1582 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001583 case MCASP_VERSION_1:
1584 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001585 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001586 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001587#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001588#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1589 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1590 IS_MODULE(CONFIG_SND_EDMA_SOC))
1591 case MCASP_VERSION_3:
1592 ret = edma_pcm_platform_register(&pdev->dev);
1593 break;
1594#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001595#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1596 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1597 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001598 case MCASP_VERSION_4:
1599 ret = omap_pcm_platform_register(&pdev->dev);
1600 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001601#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001602 default:
1603 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1604 mcasp->version);
1605 ret = -EINVAL;
1606 break;
1607 }
1608
1609 if (ret) {
1610 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001611 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301612 }
1613
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001614 return 0;
1615
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001616err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301617 pm_runtime_put_sync(&pdev->dev);
1618 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001619 return ret;
1620}
1621
1622static int davinci_mcasp_remove(struct platform_device *pdev)
1623{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301624 pm_runtime_put_sync(&pdev->dev);
1625 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001626
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001627 return 0;
1628}
1629
1630static struct platform_driver davinci_mcasp_driver = {
1631 .probe = davinci_mcasp_probe,
1632 .remove = davinci_mcasp_remove,
1633 .driver = {
1634 .name = "davinci-mcasp",
Sachin Kamatea421eb2013-05-22 16:53:37 +05301635 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001636 },
1637};
1638
Axel Linf9b8a512011-11-25 10:09:27 +08001639module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001640
1641MODULE_AUTHOR("Steve Chen");
1642MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1643MODULE_LICENSE("GPL");