blob: d431fc4fb84b971e93edfe713a0eff65016df6f9 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088static inline u32
89i915_pipestat(int pipe)
90{
91 if (pipe == 0)
92 return PIPEASTAT;
93 if (pipe == 1)
94 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -080095 BUG();
Keith Packard7c463582008-11-04 02:03:27 -080096}
97
98void
99i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
100{
101 if ((dev_priv->pipestat[pipe] & mask) != mask) {
102 u32 reg = i915_pipestat(pipe);
103
104 dev_priv->pipestat[pipe] |= mask;
105 /* Enable the interrupt, clear any pending status */
106 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +0000107 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800108 }
109}
110
111void
112i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
113{
114 if ((dev_priv->pipestat[pipe] & mask) != 0) {
115 u32 reg = i915_pipestat(pipe);
116
117 dev_priv->pipestat[pipe] &= ~mask;
118 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000119 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800120 }
121}
122
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000123/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000124 * intel_enable_asle - enable ASLE interrupt for OpRegion
125 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000126void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000127{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000128 drm_i915_private_t *dev_priv = dev->dev_private;
129 unsigned long irqflags;
130
131 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000132
Eric Anholtc619eed2010-01-28 16:45:52 -0800133 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500134 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800135 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000136 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700137 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800139 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700140 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800141 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142
143 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000144}
145
146/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700147 * i915_pipe_enabled - check if a pipe is enabled
148 * @dev: DRM device
149 * @pipe: pipe to check
150 *
151 * Reading certain registers when the pipe is disabled can hang the chip.
152 * Use this routine to make sure the PLL is running and the pipe is active
153 * before reading such registers if unsure.
154 */
155static int
156i915_pipe_enabled(struct drm_device *dev, int pipe)
157{
158 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700160}
161
Keith Packard42f52ef2008-10-18 19:39:29 -0700162/* Called from drm generic code, passed a 'crtc', which
163 * we use as a pipe index
164 */
165u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700166{
167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
168 unsigned long high_frame;
169 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100170 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171
172 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800173 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
174 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700175 return 0;
176 }
177
Chris Wilson5eddb702010-09-11 13:48:45 +0100178 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
179 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
180
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700181 /*
182 * High & low register fields aren't synchronized, so make sure
183 * we get a low value that's stable across two reads of the high
184 * register.
185 */
186 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100187 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
188 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
189 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700190 } while (high1 != high2);
191
Chris Wilson5eddb702010-09-11 13:48:45 +0100192 high1 >>= PIPE_FRAME_HIGH_SHIFT;
193 low >>= PIPE_FRAME_LOW_SHIFT;
194 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800197u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
198{
199 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
200 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
201
202 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800203 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
204 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800205 return 0;
206 }
207
208 return I915_READ(reg);
209}
210
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100211int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
212 int *vpos, int *hpos)
213{
214 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
215 u32 vbl = 0, position = 0;
216 int vbl_start, vbl_end, htotal, vtotal;
217 bool in_vbl = true;
218 int ret = 0;
219
220 if (!i915_pipe_enabled(dev, pipe)) {
221 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
222 "pipe %d\n", pipe);
223 return 0;
224 }
225
226 /* Get vtotal. */
227 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
228
229 if (INTEL_INFO(dev)->gen >= 4) {
230 /* No obvious pixelcount register. Only query vertical
231 * scanout position from Display scan line register.
232 */
233 position = I915_READ(PIPEDSL(pipe));
234
235 /* Decode into vertical scanout position. Don't have
236 * horizontal scanout position.
237 */
238 *vpos = position & 0x1fff;
239 *hpos = 0;
240 } else {
241 /* Have access to pixelcount since start of frame.
242 * We can split this into vertical and horizontal
243 * scanout position.
244 */
245 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
246
247 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
248 *vpos = position / htotal;
249 *hpos = position - (*vpos * htotal);
250 }
251
252 /* Query vblank area. */
253 vbl = I915_READ(VBLANK(pipe));
254
255 /* Test position against vblank region. */
256 vbl_start = vbl & 0x1fff;
257 vbl_end = (vbl >> 16) & 0x1fff;
258
259 if ((*vpos < vbl_start) || (*vpos > vbl_end))
260 in_vbl = false;
261
262 /* Inside "upper part" of vblank area? Apply corrective offset: */
263 if (in_vbl && (*vpos >= vbl_start))
264 *vpos = *vpos - vtotal;
265
266 /* Readouts valid? */
267 if (vbl > 0)
268 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
269
270 /* In vblank? */
271 if (in_vbl)
272 ret |= DRM_SCANOUTPOS_INVBL;
273
274 return ret;
275}
276
277int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
278 int *max_error,
279 struct timeval *vblank_time,
280 unsigned flags)
281{
282 struct drm_crtc *drmcrtc;
283
284 if (crtc < 0 || crtc >= dev->num_crtcs) {
285 DRM_ERROR("Invalid crtc %d\n", crtc);
286 return -EINVAL;
287 }
288
289 /* Get drm_crtc to timestamp: */
290 drmcrtc = intel_get_crtc_for_pipe(dev, crtc);
291
292 /* Helper routine in DRM core does all the work: */
293 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
294 vblank_time, flags, drmcrtc);
295}
296
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297/*
298 * Handle hotplug events outside the interrupt handler proper.
299 */
300static void i915_hotplug_work_func(struct work_struct *work)
301{
302 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
303 hotplug_work);
304 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700305 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100306 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700307
Chris Wilson4ef69c72010-09-09 15:14:28 +0100308 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
309 if (encoder->hot_plug)
310 encoder->hot_plug(encoder);
311
Jesse Barnes5ca58282009-03-31 14:11:15 -0700312 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000313 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700314}
315
Jesse Barnesf97108d2010-01-29 11:27:07 -0800316static void i915_handle_rps_change(struct drm_device *dev)
317{
318 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000319 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800320 u8 new_delay = dev_priv->cur_delay;
321
Jesse Barnes7648fa92010-05-20 14:28:11 -0700322 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000323 busy_up = I915_READ(RCPREVBSYTUPAVG);
324 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800325 max_avg = I915_READ(RCBMAXAVG);
326 min_avg = I915_READ(RCBMINAVG);
327
328 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000329 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800330 if (dev_priv->cur_delay != dev_priv->max_delay)
331 new_delay = dev_priv->cur_delay - 1;
332 if (new_delay < dev_priv->max_delay)
333 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000334 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800335 if (dev_priv->cur_delay != dev_priv->min_delay)
336 new_delay = dev_priv->cur_delay + 1;
337 if (new_delay > dev_priv->min_delay)
338 new_delay = dev_priv->min_delay;
339 }
340
Jesse Barnes7648fa92010-05-20 14:28:11 -0700341 if (ironlake_set_drps(dev, new_delay))
342 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800343
344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100351 u32 seqno = ring->get_seqno(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000352
Chris Wilson549f7362010-10-19 11:19:32 +0100353 trace_i915_gem_request_complete(dev, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000354
355 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100356 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000357
Chris Wilson549f7362010-10-19 11:19:32 +0100358 dev_priv->hangcheck_count = 0;
359 mod_timer(&dev_priv->hangcheck_timer,
360 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
361}
362
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800363static void gen6_pm_irq_handler(struct drm_device *dev)
364{
365 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
366 u8 new_delay = dev_priv->cur_delay;
367 u32 pm_iir;
368
369 pm_iir = I915_READ(GEN6_PMIIR);
370 if (!pm_iir)
371 return;
372
373 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
374 if (dev_priv->cur_delay != dev_priv->max_delay)
375 new_delay = dev_priv->cur_delay + 1;
376 if (new_delay > dev_priv->max_delay)
377 new_delay = dev_priv->max_delay;
378 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
379 if (dev_priv->cur_delay != dev_priv->min_delay)
380 new_delay = dev_priv->cur_delay - 1;
381 if (new_delay < dev_priv->min_delay) {
382 new_delay = dev_priv->min_delay;
383 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
384 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
385 ((new_delay << 16) & 0x3f0000));
386 } else {
387 /* Make sure we continue to get down interrupts
388 * until we hit the minimum frequency */
389 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
390 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
391 }
392
393 }
394
395 gen6_set_rps(dev, new_delay);
396 dev_priv->cur_delay = new_delay;
397
398 I915_WRITE(GEN6_PMIIR, pm_iir);
399}
400
Jesse Barnes776ad802011-01-04 15:09:39 -0800401static void pch_irq_handler(struct drm_device *dev)
402{
403 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
404 u32 pch_iir;
405
406 pch_iir = I915_READ(SDEIIR);
407
408 if (pch_iir & SDE_AUDIO_POWER_MASK)
409 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
410 (pch_iir & SDE_AUDIO_POWER_MASK) >>
411 SDE_AUDIO_POWER_SHIFT);
412
413 if (pch_iir & SDE_GMBUS)
414 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
415
416 if (pch_iir & SDE_AUDIO_HDCP_MASK)
417 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
418
419 if (pch_iir & SDE_AUDIO_TRANS_MASK)
420 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
421
422 if (pch_iir & SDE_POISON)
423 DRM_ERROR("PCH poison interrupt\n");
424
425 if (pch_iir & SDE_FDI_MASK) {
426 u32 fdia, fdib;
427
428 fdia = I915_READ(FDI_RXA_IIR);
429 fdib = I915_READ(FDI_RXB_IIR);
430 DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
431 }
432
433 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
434 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
435
436 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
437 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
438
439 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
440 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
441 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
442 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
443}
444
Chris Wilson995b6762010-08-20 13:23:26 +0100445static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800446{
447 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
448 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800449 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100450 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800451 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100452 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
453
454 if (IS_GEN6(dev))
455 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800456
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000457 /* disable master interrupt before clearing iir */
458 de_ier = I915_READ(DEIER);
459 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000460 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000461
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800462 de_iir = I915_READ(DEIIR);
463 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000464 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800465 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800466
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800467 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
468 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800469 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800470
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100471 if (HAS_PCH_CPT(dev))
472 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
473 else
474 hotplug_mask = SDE_HOTPLUG_MASK;
475
Zou Nan haic7c85102010-01-15 10:29:06 +0800476 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800477
Zou Nan haic7c85102010-01-15 10:29:06 +0800478 if (dev->primary->master) {
479 master_priv = dev->primary->master->driver_priv;
480 if (master_priv->sarea_priv)
481 master_priv->sarea_priv->last_dispatch =
482 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800483 }
484
Chris Wilsonc6df5412010-12-15 09:56:50 +0000485 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100487 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000488 notify_ring(dev, &dev_priv->ring[VCS]);
489 if (gt_iir & GT_BLT_USER_INTERRUPT)
490 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800491
492 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100493 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800494
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800495 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800496 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100497 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800498 }
499
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800500 if (de_iir & DE_PLANEB_FLIP_DONE) {
501 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100502 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800503 }
Li Pengc062df62010-01-23 00:12:58 +0800504
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800505 if (de_iir & DE_PIPEA_VBLANK)
506 drm_handle_vblank(dev, 0);
507
508 if (de_iir & DE_PIPEB_VBLANK)
509 drm_handle_vblank(dev, 1);
510
Zou Nan haic7c85102010-01-15 10:29:06 +0800511 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800512 if (de_iir & DE_PCH_EVENT) {
513 if (pch_iir & hotplug_mask)
514 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
515 pch_irq_handler(dev);
516 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800517
Jesse Barnesf97108d2010-01-29 11:27:07 -0800518 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700519 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800520 i915_handle_rps_change(dev);
521 }
522
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800523 if (IS_GEN6(dev))
524 gen6_pm_irq_handler(dev);
525
Zou Nan haic7c85102010-01-15 10:29:06 +0800526 /* should clear PCH hotplug event before clear CPU irq */
527 I915_WRITE(SDEIIR, pch_iir);
528 I915_WRITE(GTIIR, gt_iir);
529 I915_WRITE(DEIIR, de_iir);
530
531done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000532 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000533 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000534
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800535 return ret;
536}
537
Jesse Barnes8a905232009-07-11 16:48:03 -0400538/**
539 * i915_error_work_func - do process context error handling work
540 * @work: work struct
541 *
542 * Fire an error uevent so userspace can see that a hang or error
543 * was detected.
544 */
545static void i915_error_work_func(struct work_struct *work)
546{
547 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
548 error_work);
549 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400550 char *error_event[] = { "ERROR=1", NULL };
551 char *reset_event[] = { "RESET=1", NULL };
552 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400553
Ben Gamarif316a422009-09-14 17:48:46 -0400554 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400555
Ben Gamariba1234d2009-09-14 17:48:47 -0400556 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100557 DRM_DEBUG_DRIVER("resetting chip\n");
558 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
559 if (!i915_reset(dev, GRDOM_RENDER)) {
560 atomic_set(&dev_priv->mm.wedged, 0);
561 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400562 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100563 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400564 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400565}
566
Chris Wilson3bd3c932010-08-19 08:19:30 +0100567#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000568static struct drm_i915_error_object *
569i915_error_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000570 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000571{
Chris Wilsone56660d2010-08-07 11:01:26 +0100572 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000573 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000574 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100575 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000576
Chris Wilson05394f32010-11-08 19:18:58 +0000577 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000578 return NULL;
579
Chris Wilson05394f32010-11-08 19:18:58 +0000580 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000581
582 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
583 if (dst == NULL)
584 return NULL;
585
Chris Wilson05394f32010-11-08 19:18:58 +0000586 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000587 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700588 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100589 void __iomem *s;
590 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700591
Chris Wilsone56660d2010-08-07 11:01:26 +0100592 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000593 if (d == NULL)
594 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100595
Andrew Morton788885a2010-05-11 14:07:05 -0700596 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100597 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700598 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100599 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700600 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700601 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100602
Chris Wilson9df30792010-02-18 10:24:56 +0000603 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100604
605 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000606 }
607 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000608 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000609
610 return dst;
611
612unwind:
613 while (page--)
614 kfree(dst->pages[page]);
615 kfree(dst);
616 return NULL;
617}
618
619static void
620i915_error_object_free(struct drm_i915_error_object *obj)
621{
622 int page;
623
624 if (obj == NULL)
625 return;
626
627 for (page = 0; page < obj->page_count; page++)
628 kfree(obj->pages[page]);
629
630 kfree(obj);
631}
632
633static void
634i915_error_state_free(struct drm_device *dev,
635 struct drm_i915_error_state *error)
636{
637 i915_error_object_free(error->batchbuffer[0]);
638 i915_error_object_free(error->batchbuffer[1]);
639 i915_error_object_free(error->ringbuffer);
640 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100641 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000642 kfree(error);
643}
644
645static u32
646i915_get_bbaddr(struct drm_device *dev, u32 *ring)
647{
648 u32 cmd;
649
650 if (IS_I830(dev) || IS_845G(dev))
651 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100652 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000653 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
654 MI_BATCH_NON_SECURE_I965);
655 else
656 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
657
658 return ring[0] == cmd ? ring[1] : 0;
659}
660
661static u32
Chris Wilson8168bd42010-11-11 17:54:52 +0000662i915_ringbuffer_last_batch(struct drm_device *dev,
663 struct intel_ring_buffer *ring)
Chris Wilson9df30792010-02-18 10:24:56 +0000664{
665 struct drm_i915_private *dev_priv = dev->dev_private;
666 u32 head, bbaddr;
Chris Wilson8168bd42010-11-11 17:54:52 +0000667 u32 *val;
Chris Wilson9df30792010-02-18 10:24:56 +0000668
669 /* Locate the current position in the ringbuffer and walk back
670 * to find the most recently dispatched batch buffer.
671 */
Chris Wilson8168bd42010-11-11 17:54:52 +0000672 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Chris Wilson9df30792010-02-18 10:24:56 +0000673
Chris Wilsonab5793a2010-11-22 13:24:13 +0000674 val = (u32 *)(ring->virtual_start + head);
Chris Wilson8168bd42010-11-11 17:54:52 +0000675 while (--val >= (u32 *)ring->virtual_start) {
676 bbaddr = i915_get_bbaddr(dev, val);
Chris Wilson9df30792010-02-18 10:24:56 +0000677 if (bbaddr)
Chris Wilsonab5793a2010-11-22 13:24:13 +0000678 return bbaddr;
Chris Wilson9df30792010-02-18 10:24:56 +0000679 }
680
Chris Wilsonab5793a2010-11-22 13:24:13 +0000681 val = (u32 *)(ring->virtual_start + ring->size);
682 while (--val >= (u32 *)ring->virtual_start) {
683 bbaddr = i915_get_bbaddr(dev, val);
684 if (bbaddr)
685 return bbaddr;
Chris Wilson9df30792010-02-18 10:24:56 +0000686 }
687
Chris Wilsonab5793a2010-11-22 13:24:13 +0000688 return 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000689}
690
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000691static u32 capture_bo_list(struct drm_i915_error_buffer *err,
692 int count,
693 struct list_head *head)
694{
695 struct drm_i915_gem_object *obj;
696 int i = 0;
697
698 list_for_each_entry(obj, head, mm_list) {
699 err->size = obj->base.size;
700 err->name = obj->base.name;
701 err->seqno = obj->last_rendering_seqno;
702 err->gtt_offset = obj->gtt_offset;
703 err->read_domains = obj->base.read_domains;
704 err->write_domain = obj->base.write_domain;
705 err->fence_reg = obj->fence_reg;
706 err->pinned = 0;
707 if (obj->pin_count > 0)
708 err->pinned = 1;
709 if (obj->user_pin_count > 0)
710 err->pinned = -1;
711 err->tiling = obj->tiling_mode;
712 err->dirty = obj->dirty;
713 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000714 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000715
716 if (++i == count)
717 break;
718
719 err++;
720 }
721
722 return i;
723}
724
Chris Wilson748ebc62010-10-24 10:28:47 +0100725static void i915_gem_record_fences(struct drm_device *dev,
726 struct drm_i915_error_state *error)
727{
728 struct drm_i915_private *dev_priv = dev->dev_private;
729 int i;
730
731 /* Fences */
732 switch (INTEL_INFO(dev)->gen) {
733 case 6:
734 for (i = 0; i < 16; i++)
735 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
736 break;
737 case 5:
738 case 4:
739 for (i = 0; i < 16; i++)
740 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
741 break;
742 case 3:
743 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
744 for (i = 0; i < 8; i++)
745 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
746 case 2:
747 for (i = 0; i < 8; i++)
748 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
749 break;
750
751 }
752}
753
Jesse Barnes8a905232009-07-11 16:48:03 -0400754/**
755 * i915_capture_error_state - capture an error record for later analysis
756 * @dev: drm device
757 *
758 * Should be called when an error is detected (either a hang or an error
759 * interrupt) to capture error state from the time of the error. Fills
760 * out a structure which becomes available in debugfs for user level tools
761 * to pick up.
762 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700763static void i915_capture_error_state(struct drm_device *dev)
764{
765 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700767 struct drm_i915_error_state *error;
Chris Wilson05394f32010-11-08 19:18:58 +0000768 struct drm_i915_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700769 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000770 u32 bbaddr;
771 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700772
773 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000774 error = dev_priv->first_error;
775 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
776 if (error)
777 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700778
779 error = kmalloc(sizeof(*error), GFP_ATOMIC);
780 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000781 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
782 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700783 }
784
Chris Wilson2fa772f2010-10-01 13:23:27 +0100785 DRM_DEBUG_DRIVER("generating error event\n");
786
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000787 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700788 error->eir = I915_READ(EIR);
789 error->pgtbl_er = I915_READ(PGTBL_ER);
790 error->pipeastat = I915_READ(PIPEASTAT);
791 error->pipebstat = I915_READ(PIPEBSTAT);
792 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100793 error->error = 0;
794 if (INTEL_INFO(dev)->gen >= 6) {
795 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100796
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100797 error->bcs_acthd = I915_READ(BCS_ACTHD);
798 error->bcs_ipehr = I915_READ(BCS_IPEHR);
799 error->bcs_ipeir = I915_READ(BCS_IPEIR);
800 error->bcs_instdone = I915_READ(BCS_INSTDONE);
801 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000802 if (dev_priv->ring[BCS].get_seqno)
803 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100804
805 error->vcs_acthd = I915_READ(VCS_ACTHD);
806 error->vcs_ipehr = I915_READ(VCS_IPEHR);
807 error->vcs_ipeir = I915_READ(VCS_IPEIR);
808 error->vcs_instdone = I915_READ(VCS_INSTDONE);
809 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000810 if (dev_priv->ring[VCS].get_seqno)
811 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100812 }
813 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700814 error->ipeir = I915_READ(IPEIR_I965);
815 error->ipehr = I915_READ(IPEHR_I965);
816 error->instdone = I915_READ(INSTDONE_I965);
817 error->instps = I915_READ(INSTPS);
818 error->instdone1 = I915_READ(INSTDONE1);
819 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000820 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100821 } else {
822 error->ipeir = I915_READ(IPEIR);
823 error->ipehr = I915_READ(IPEHR);
824 error->instdone = I915_READ(INSTDONE);
825 error->acthd = I915_READ(ACTHD);
826 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000827 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100828 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000829
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000830 bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->ring[RCS]);
Chris Wilson9df30792010-02-18 10:24:56 +0000831
832 /* Grab the current batchbuffer, most likely to have crashed. */
833 batchbuffer[0] = NULL;
834 batchbuffer[1] = NULL;
835 count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000836 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
Chris Wilson9df30792010-02-18 10:24:56 +0000837 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000838 bbaddr >= obj->gtt_offset &&
839 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilson9df30792010-02-18 10:24:56 +0000840 batchbuffer[0] = obj;
841
842 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000843 error->acthd >= obj->gtt_offset &&
844 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilson9df30792010-02-18 10:24:56 +0000845 batchbuffer[1] = obj;
846
847 count++;
848 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100849 /* Scan the other lists for completeness for those bizarre errors. */
850 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson05394f32010-11-08 19:18:58 +0000851 list_for_each_entry(obj, &dev_priv->mm.flushing_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100852 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000853 bbaddr >= obj->gtt_offset &&
854 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100855 batchbuffer[0] = obj;
856
857 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000858 error->acthd >= obj->gtt_offset &&
859 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100860 batchbuffer[1] = obj;
861
862 if (batchbuffer[0] && batchbuffer[1])
863 break;
864 }
865 }
866 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson05394f32010-11-08 19:18:58 +0000867 list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100868 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000869 bbaddr >= obj->gtt_offset &&
870 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100871 batchbuffer[0] = obj;
872
873 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000874 error->acthd >= obj->gtt_offset &&
875 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100876 batchbuffer[1] = obj;
877
878 if (batchbuffer[0] && batchbuffer[1])
879 break;
880 }
881 }
Chris Wilson9df30792010-02-18 10:24:56 +0000882
883 /* We need to copy these to an anonymous buffer as the simplest
Andrea Gelmini139d3632010-10-15 17:14:33 +0200884 * method to avoid being overwritten by userspace.
Chris Wilson9df30792010-02-18 10:24:56 +0000885 */
886 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100887 if (batchbuffer[1] != batchbuffer[0])
888 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
889 else
890 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000891
892 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800893 error->ringbuffer = i915_error_object_create(dev,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000894 dev_priv->ring[RCS].obj);
Chris Wilson9df30792010-02-18 10:24:56 +0000895
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000896 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000897 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000898 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000899
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000900 error->active_bo_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000901 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000902 count++;
903 error->pinned_bo_count = count - error->active_bo_count;
904
905 if (count) {
Chris Wilson9df30792010-02-18 10:24:56 +0000906 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
907 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000908 if (error->active_bo)
909 error->pinned_bo =
910 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700911 }
912
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000913 if (error->active_bo)
914 error->active_bo_count =
915 capture_bo_list(error->active_bo,
916 error->active_bo_count,
917 &dev_priv->mm.active_list);
918
919 if (error->pinned_bo)
920 error->pinned_bo_count =
921 capture_bo_list(error->pinned_bo,
922 error->pinned_bo_count,
923 &dev_priv->mm.pinned_list);
924
Jesse Barnes8a905232009-07-11 16:48:03 -0400925 do_gettimeofday(&error->time);
926
Chris Wilson6ef3d422010-08-04 20:26:07 +0100927 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000928 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100929
Chris Wilson9df30792010-02-18 10:24:56 +0000930 spin_lock_irqsave(&dev_priv->error_lock, flags);
931 if (dev_priv->first_error == NULL) {
932 dev_priv->first_error = error;
933 error = NULL;
934 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700935 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000936
937 if (error)
938 i915_error_state_free(dev, error);
939}
940
941void i915_destroy_error_state(struct drm_device *dev)
942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
944 struct drm_i915_error_state *error;
945
946 spin_lock(&dev_priv->error_lock);
947 error = dev_priv->first_error;
948 dev_priv->first_error = NULL;
949 spin_unlock(&dev_priv->error_lock);
950
951 if (error)
952 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700953}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100954#else
955#define i915_capture_error_state(x)
956#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700957
Chris Wilson35aed2e2010-05-27 13:18:12 +0100958static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400959{
960 struct drm_i915_private *dev_priv = dev->dev_private;
961 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400962
Chris Wilson35aed2e2010-05-27 13:18:12 +0100963 if (!eir)
964 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400965
966 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
967 eir);
968
969 if (IS_G4X(dev)) {
970 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
971 u32 ipeir = I915_READ(IPEIR_I965);
972
973 printk(KERN_ERR " IPEIR: 0x%08x\n",
974 I915_READ(IPEIR_I965));
975 printk(KERN_ERR " IPEHR: 0x%08x\n",
976 I915_READ(IPEHR_I965));
977 printk(KERN_ERR " INSTDONE: 0x%08x\n",
978 I915_READ(INSTDONE_I965));
979 printk(KERN_ERR " INSTPS: 0x%08x\n",
980 I915_READ(INSTPS));
981 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
982 I915_READ(INSTDONE1));
983 printk(KERN_ERR " ACTHD: 0x%08x\n",
984 I915_READ(ACTHD_I965));
985 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000986 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400987 }
988 if (eir & GM45_ERROR_PAGE_TABLE) {
989 u32 pgtbl_err = I915_READ(PGTBL_ER);
990 printk(KERN_ERR "page table error\n");
991 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
992 pgtbl_err);
993 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000994 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400995 }
996 }
997
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100998 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400999 if (eir & I915_ERROR_PAGE_TABLE) {
1000 u32 pgtbl_err = I915_READ(PGTBL_ER);
1001 printk(KERN_ERR "page table error\n");
1002 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1003 pgtbl_err);
1004 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001005 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001006 }
1007 }
1008
1009 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +01001010 u32 pipea_stats = I915_READ(PIPEASTAT);
1011 u32 pipeb_stats = I915_READ(PIPEBSTAT);
1012
Jesse Barnes8a905232009-07-11 16:48:03 -04001013 printk(KERN_ERR "memory refresh error\n");
1014 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
1015 pipea_stats);
1016 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
1017 pipeb_stats);
1018 /* pipestat has already been acked */
1019 }
1020 if (eir & I915_ERROR_INSTRUCTION) {
1021 printk(KERN_ERR "instruction error\n");
1022 printk(KERN_ERR " INSTPM: 0x%08x\n",
1023 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001024 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001025 u32 ipeir = I915_READ(IPEIR);
1026
1027 printk(KERN_ERR " IPEIR: 0x%08x\n",
1028 I915_READ(IPEIR));
1029 printk(KERN_ERR " IPEHR: 0x%08x\n",
1030 I915_READ(IPEHR));
1031 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1032 I915_READ(INSTDONE));
1033 printk(KERN_ERR " ACTHD: 0x%08x\n",
1034 I915_READ(ACTHD));
1035 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001036 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001037 } else {
1038 u32 ipeir = I915_READ(IPEIR_I965);
1039
1040 printk(KERN_ERR " IPEIR: 0x%08x\n",
1041 I915_READ(IPEIR_I965));
1042 printk(KERN_ERR " IPEHR: 0x%08x\n",
1043 I915_READ(IPEHR_I965));
1044 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1045 I915_READ(INSTDONE_I965));
1046 printk(KERN_ERR " INSTPS: 0x%08x\n",
1047 I915_READ(INSTPS));
1048 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1049 I915_READ(INSTDONE1));
1050 printk(KERN_ERR " ACTHD: 0x%08x\n",
1051 I915_READ(ACTHD_I965));
1052 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001053 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001054 }
1055 }
1056
1057 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001058 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001059 eir = I915_READ(EIR);
1060 if (eir) {
1061 /*
1062 * some errors might have become stuck,
1063 * mask them.
1064 */
1065 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1066 I915_WRITE(EMR, I915_READ(EMR) | eir);
1067 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1068 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001069}
1070
1071/**
1072 * i915_handle_error - handle an error interrupt
1073 * @dev: drm device
1074 *
1075 * Do some basic checking of regsiter state at error interrupt time and
1076 * dump it to the syslog. Also call i915_capture_error_state() to make
1077 * sure we get a record and make it available in debugfs. Fire a uevent
1078 * so userspace knows something bad happened (should trigger collection
1079 * of a ring dump etc.).
1080 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001081void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
1084
1085 i915_capture_error_state(dev);
1086 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001087
Ben Gamariba1234d2009-09-14 17:48:47 -04001088 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001089 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001090 atomic_set(&dev_priv->mm.wedged, 1);
1091
Ben Gamari11ed50e2009-09-14 17:48:45 -04001092 /*
1093 * Wakeup waiting processes so they don't hang
1094 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001095 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001096 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001097 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001098 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001099 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001100 }
1101
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001102 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001103}
1104
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001105static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1106{
1107 drm_i915_private_t *dev_priv = dev->dev_private;
1108 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001110 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001111 struct intel_unpin_work *work;
1112 unsigned long flags;
1113 bool stall_detected;
1114
1115 /* Ignore early vblank irqs */
1116 if (intel_crtc == NULL)
1117 return;
1118
1119 spin_lock_irqsave(&dev->event_lock, flags);
1120 work = intel_crtc->unpin_work;
1121
1122 if (work == NULL || work->pending || !work->enable_stall_check) {
1123 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1124 spin_unlock_irqrestore(&dev->event_lock, flags);
1125 return;
1126 }
1127
1128 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001129 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001130 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001131 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
Chris Wilson05394f32010-11-08 19:18:58 +00001132 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001133 } else {
1134 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
Chris Wilson05394f32010-11-08 19:18:58 +00001135 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001136 crtc->y * crtc->fb->pitch +
1137 crtc->x * crtc->fb->bits_per_pixel/8);
1138 }
1139
1140 spin_unlock_irqrestore(&dev->event_lock, flags);
1141
1142 if (stall_detected) {
1143 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1144 intel_prepare_page_flip(dev, intel_crtc->plane);
1145 }
1146}
1147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1149{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001150 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001152 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001153 u32 iir, new_iir;
1154 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -08001155 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001156 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001157 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001158 int irq_received;
1159 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001160
Eric Anholt630681d2008-10-06 15:14:12 -07001161 atomic_inc(&dev_priv->irq_received);
1162
Eric Anholtbad720f2009-10-22 16:11:14 -07001163 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001164 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001165
Eric Anholted4cb412008-07-29 12:10:39 -07001166 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001167
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001168 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001169 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001170 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001171 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Keith Packard05eff842008-11-19 14:03:05 -08001173 for (;;) {
1174 irq_received = iir != 0;
1175
1176 /* Can't rely on pipestat interrupt bit in iir as it might
1177 * have been cleared after the pipestat interrupt was received.
1178 * It doesn't set the bit in iir again, but it still produces
1179 * interrupts (for non-MSI).
1180 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001181 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001182 pipea_stats = I915_READ(PIPEASTAT);
1183 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -08001184
Jesse Barnes8a905232009-07-11 16:48:03 -04001185 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001186 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001187
Eric Anholtcdfbc412008-11-04 15:50:30 -08001188 /*
1189 * Clear the PIPE(A|B)STAT regs before the IIR
1190 */
Keith Packard05eff842008-11-19 14:03:05 -08001191 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001192 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001193 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001194 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001195 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001196 }
Keith Packard7c463582008-11-04 02:03:27 -08001197
Keith Packard05eff842008-11-19 14:03:05 -08001198 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001199 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001200 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001201 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001202 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001203 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001204 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001205
1206 if (!irq_received)
1207 break;
1208
1209 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Jesse Barnes5ca58282009-03-31 14:11:15 -07001211 /* Consume port. Then clear IIR or we'll miss events */
1212 if ((I915_HAS_HOTPLUG(dev)) &&
1213 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1214 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1215
Zhao Yakui44d98a62009-10-09 11:39:40 +08001216 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001217 hotplug_status);
1218 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001219 queue_work(dev_priv->wq,
1220 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001221
1222 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1223 I915_READ(PORT_HOTPLUG_STAT);
1224 }
1225
Eric Anholtcdfbc412008-11-04 15:50:30 -08001226 I915_WRITE(IIR, iir);
1227 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001228
Dave Airlie7c1c2872008-11-28 14:22:24 +10001229 if (dev->primary->master) {
1230 master_priv = dev->primary->master->driver_priv;
1231 if (master_priv->sarea_priv)
1232 master_priv->sarea_priv->last_dispatch =
1233 READ_BREADCRUMB(dev_priv);
1234 }
Keith Packard7c463582008-11-04 02:03:27 -08001235
Chris Wilson549f7362010-10-19 11:19:32 +01001236 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001237 notify_ring(dev, &dev_priv->ring[RCS]);
1238 if (iir & I915_BSD_USER_INTERRUPT)
1239 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001240
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001241 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001242 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001243 if (dev_priv->flip_pending_is_done)
1244 intel_finish_page_flip_plane(dev, 0);
1245 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001246
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001247 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001248 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001249 if (dev_priv->flip_pending_is_done)
1250 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001251 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001252
Keith Packard05eff842008-11-19 14:03:05 -08001253 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001254 vblank++;
1255 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001256 if (!dev_priv->flip_pending_is_done) {
1257 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001258 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001259 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001260 }
Eric Anholt673a3942008-07-30 12:06:12 -07001261
Keith Packard05eff842008-11-19 14:03:05 -08001262 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001263 vblank++;
1264 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001265 if (!dev_priv->flip_pending_is_done) {
1266 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001267 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001268 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001269 }
Keith Packard7c463582008-11-04 02:03:27 -08001270
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001271 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1272 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001273 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001274 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001275
Eric Anholtcdfbc412008-11-04 15:50:30 -08001276 /* With MSI, interrupts are only generated when iir
1277 * transitions from zero to nonzero. If another bit got
1278 * set while we were handling the existing iir bits, then
1279 * we would never get another interrupt.
1280 *
1281 * This is fine on non-MSI as well, as if we hit this path
1282 * we avoid exiting the interrupt handler only to generate
1283 * another one.
1284 *
1285 * Note that for MSI this could cause a stray interrupt report
1286 * if an interrupt landed in the time between writing IIR and
1287 * the posting read. This should be rare enough to never
1288 * trigger the 99% of 100,000 interrupts test for disabling
1289 * stray interrupts.
1290 */
1291 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001292 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001293
Keith Packard05eff842008-11-19 14:03:05 -08001294 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295}
1296
Dave Airlieaf6061a2008-05-07 12:15:39 +10001297static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298{
1299 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001300 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
1302 i915_kernel_lost_context(dev);
1303
Zhao Yakui44d98a62009-10-09 11:39:40 +08001304 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001306 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001307 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001308 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001309 if (master_priv->sarea_priv)
1310 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001311
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001312 if (BEGIN_LP_RING(4) == 0) {
1313 OUT_RING(MI_STORE_DWORD_INDEX);
1314 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1315 OUT_RING(dev_priv->counter);
1316 OUT_RING(MI_USER_INTERRUPT);
1317 ADVANCE_LP_RING();
1318 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001319
Alan Hourihanec29b6692006-08-12 16:29:24 +10001320 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321}
1322
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001323void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1324{
1325 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001326 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001327
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001328 if (dev_priv->trace_irq_seqno == 0 &&
1329 ring->irq_get(ring))
1330 dev_priv->trace_irq_seqno = seqno;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001331}
1332
Dave Airlie84b1fd12007-07-11 15:53:27 +10001333static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334{
1335 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001336 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001338 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
Zhao Yakui44d98a62009-10-09 11:39:40 +08001340 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 READ_BREADCRUMB(dev_priv));
1342
Eric Anholted4cb412008-07-29 12:10:39 -07001343 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001344 if (master_priv->sarea_priv)
1345 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001347 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Dave Airlie7c1c2872008-11-28 14:22:24 +10001349 if (master_priv->sarea_priv)
1350 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001352 ret = -ENODEV;
1353 if (ring->irq_get(ring)) {
1354 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1355 READ_BREADCRUMB(dev_priv) >= irq_nr);
1356 ring->irq_put(ring);
1357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Eric Anholt20caafa2007-08-25 19:22:43 +10001359 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001360 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1362 }
1363
Dave Airlieaf6061a2008-05-07 12:15:39 +10001364 return ret;
1365}
1366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367/* Needs the lock as it touches the ring.
1368 */
Eric Anholtc153f452007-09-03 12:06:45 +10001369int i915_irq_emit(struct drm_device *dev, void *data,
1370 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001373 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 int result;
1375
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001376 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001377 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001378 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 }
Eric Anholt299eb932009-02-24 22:14:12 -08001380
1381 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1382
Eric Anholt546b0972008-09-01 16:45:29 -07001383 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001385 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Eric Anholtc153f452007-09-03 12:06:45 +10001387 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001389 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 }
1391
1392 return 0;
1393}
1394
1395/* Doesn't need the hardware lock.
1396 */
Eric Anholtc153f452007-09-03 12:06:45 +10001397int i915_irq_wait(struct drm_device *dev, void *data,
1398 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001401 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
1403 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001404 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001405 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 }
1407
Eric Anholtc153f452007-09-03 12:06:45 +10001408 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409}
1410
Keith Packard42f52ef2008-10-18 19:39:29 -07001411/* Called from drm generic code, passed 'crtc' which
1412 * we use as a pipe index
1413 */
1414int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001415{
1416 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001417 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001418
Chris Wilson5eddb702010-09-11 13:48:45 +01001419 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001420 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001421
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001422 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001423 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001425 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001426 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001427 i915_enable_pipestat(dev_priv, pipe,
1428 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001429 else
Keith Packard7c463582008-11-04 02:03:27 -08001430 i915_enable_pipestat(dev_priv, pipe,
1431 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001432 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001433 return 0;
1434}
1435
Keith Packard42f52ef2008-10-18 19:39:29 -07001436/* Called from drm generic code, passed 'crtc' which
1437 * we use as a pipe index
1438 */
1439void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001440{
1441 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001442 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001443
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001444 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001445 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001446 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001447 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1448 else
1449 i915_disable_pipestat(dev_priv, pipe,
1450 PIPE_VBLANK_INTERRUPT_ENABLE |
1451 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001452 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001453}
1454
Jesse Barnes79e53942008-11-07 14:24:08 -08001455void i915_enable_interrupt (struct drm_device *dev)
1456{
1457 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001458
Eric Anholtbad720f2009-10-22 16:11:14 -07001459 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001460 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001461 dev_priv->irq_enabled = 1;
1462}
1463
1464
Dave Airlie702880f2006-06-24 17:07:34 +10001465/* Set the vblank monitor pipe
1466 */
Eric Anholtc153f452007-09-03 12:06:45 +10001467int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1468 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001469{
Dave Airlie702880f2006-06-24 17:07:34 +10001470 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001471
1472 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001473 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001474 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001475 }
1476
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001477 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001478}
1479
Eric Anholtc153f452007-09-03 12:06:45 +10001480int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1481 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001482{
Dave Airlie702880f2006-06-24 17:07:34 +10001483 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001484 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001485
1486 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001487 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001488 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001489 }
1490
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001491 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001492
Dave Airlie702880f2006-06-24 17:07:34 +10001493 return 0;
1494}
1495
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001496/**
1497 * Schedule buffer swap at given vertical blank.
1498 */
Eric Anholtc153f452007-09-03 12:06:45 +10001499int i915_vblank_swap(struct drm_device *dev, void *data,
1500 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001501{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001502 /* The delayed swap mechanism was fundamentally racy, and has been
1503 * removed. The model was that the client requested a delayed flip/swap
1504 * from the kernel, then waited for vblank before continuing to perform
1505 * rendering. The problem was that the kernel might wake the client
1506 * up before it dispatched the vblank swap (since the lock has to be
1507 * held while touching the ringbuffer), in which case the client would
1508 * clear and start the next frame before the swap occurred, and
1509 * flicker would occur in addition to likely missing the vblank.
1510 *
1511 * In the absence of this ioctl, userland falls back to a correct path
1512 * of waiting for a vblank, then dispatching the swap on its own.
1513 * Context switching to userland and back is plenty fast enough for
1514 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001515 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001516 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001517}
1518
Chris Wilson893eead2010-10-27 14:44:35 +01001519static u32
1520ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001521{
Chris Wilson893eead2010-10-27 14:44:35 +01001522 return list_entry(ring->request_list.prev,
1523 struct drm_i915_gem_request, list)->seqno;
1524}
1525
1526static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1527{
1528 if (list_empty(&ring->request_list) ||
1529 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1530 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001531 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001532 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1533 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001534 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001535 ring->get_seqno(ring));
1536 wake_up_all(&ring->irq_queue);
1537 *err = true;
1538 }
1539 return true;
1540 }
1541 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001542}
1543
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001544static bool kick_ring(struct intel_ring_buffer *ring)
1545{
1546 struct drm_device *dev = ring->dev;
1547 struct drm_i915_private *dev_priv = dev->dev_private;
1548 u32 tmp = I915_READ_CTL(ring);
1549 if (tmp & RING_WAIT) {
1550 DRM_ERROR("Kicking stuck wait on %s\n",
1551 ring->name);
1552 I915_WRITE_CTL(ring, tmp);
1553 return true;
1554 }
1555 if (IS_GEN6(dev) &&
1556 (tmp & RING_WAIT_SEMAPHORE)) {
1557 DRM_ERROR("Kicking stuck semaphore on %s\n",
1558 ring->name);
1559 I915_WRITE_CTL(ring, tmp);
1560 return true;
1561 }
1562 return false;
1563}
1564
Ben Gamarif65d9422009-09-14 17:48:44 -04001565/**
1566 * This is called when the chip hasn't reported back with completed
1567 * batchbuffers in a long time. The first time this is called we simply record
1568 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1569 * again, we assume the chip is wedged and try to fix it.
1570 */
1571void i915_hangcheck_elapsed(unsigned long data)
1572{
1573 struct drm_device *dev = (struct drm_device *)data;
1574 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001575 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001576 bool err = false;
1577
1578 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001579 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1580 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1581 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001582 dev_priv->hangcheck_count = 0;
1583 if (err)
1584 goto repeat;
1585 return;
1586 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001587
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001588 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001589 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001590 instdone = I915_READ(INSTDONE);
1591 instdone1 = 0;
1592 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001593 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001594 instdone = I915_READ(INSTDONE_I965);
1595 instdone1 = I915_READ(INSTDONE1);
1596 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001597
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001598 if (dev_priv->last_acthd == acthd &&
1599 dev_priv->last_instdone == instdone &&
1600 dev_priv->last_instdone1 == instdone1) {
1601 if (dev_priv->hangcheck_count++ > 1) {
1602 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001603
1604 if (!IS_GEN2(dev)) {
1605 /* Is the chip hanging on a WAIT_FOR_EVENT?
1606 * If so we can simply poke the RB_WAIT bit
1607 * and break the hang. This should work on
1608 * all but the second generation chipsets.
1609 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001610
1611 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001612 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001613
1614 if (HAS_BSD(dev) &&
1615 kick_ring(&dev_priv->ring[VCS]))
1616 goto repeat;
1617
1618 if (HAS_BLT(dev) &&
1619 kick_ring(&dev_priv->ring[BCS]))
1620 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001621 }
1622
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001623 i915_handle_error(dev, true);
1624 return;
1625 }
1626 } else {
1627 dev_priv->hangcheck_count = 0;
1628
1629 dev_priv->last_acthd = acthd;
1630 dev_priv->last_instdone = instdone;
1631 dev_priv->last_instdone1 = instdone1;
1632 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001633
Chris Wilson893eead2010-10-27 14:44:35 +01001634repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001635 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001636 mod_timer(&dev_priv->hangcheck_timer,
1637 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001638}
1639
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640/* drm_dma.h hooks
1641*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001642static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001643{
1644 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1645
1646 I915_WRITE(HWSTAM, 0xeffe);
1647
1648 /* XXX hotplug from PCH */
1649
1650 I915_WRITE(DEIMR, 0xffffffff);
1651 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001652 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001653
1654 /* and GT */
1655 I915_WRITE(GTIMR, 0xffffffff);
1656 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001657 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001658
1659 /* south display irq */
1660 I915_WRITE(SDEIMR, 0xffffffff);
1661 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001662 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001663}
1664
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001665static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001666{
1667 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1668 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001669 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1670 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001671 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001672 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001673
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001674 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001675
1676 /* should always can generate irq */
1677 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001678 I915_WRITE(DEIMR, dev_priv->irq_mask);
1679 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001680 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001681
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001682 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001683
1684 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001685 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001686
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001687 if (IS_GEN6(dev))
1688 render_irqs =
1689 GT_USER_INTERRUPT |
1690 GT_GEN6_BSD_USER_INTERRUPT |
1691 GT_BLT_USER_INTERRUPT;
1692 else
1693 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001694 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001695 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001696 GT_BSD_USER_INTERRUPT;
1697 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001698 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001699
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001700 if (HAS_PCH_CPT(dev)) {
1701 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1702 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1703 } else {
1704 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1705 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Jesse Barnes776ad802011-01-04 15:09:39 -08001706 hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
1707 I915_WRITE(FDI_RXA_IMR, 0);
1708 I915_WRITE(FDI_RXB_IMR, 0);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001709 }
1710
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001712
1713 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001714 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1715 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001716 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001717
Jesse Barnesf97108d2010-01-29 11:27:07 -08001718 if (IS_IRONLAKE_M(dev)) {
1719 /* Clear & enable PCU event interrupts */
1720 I915_WRITE(DEIIR, DE_PCU_EVENT);
1721 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1722 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1723 }
1724
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001725 return 0;
1726}
1727
Dave Airlie84b1fd12007-07-11 15:53:27 +10001728void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729{
1730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1731
Jesse Barnes79e53942008-11-07 14:24:08 -08001732 atomic_set(&dev_priv->irq_received, 0);
1733
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001734 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001735 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001736
Eric Anholtbad720f2009-10-22 16:11:14 -07001737 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001738 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001739 return;
1740 }
1741
Jesse Barnes5ca58282009-03-31 14:11:15 -07001742 if (I915_HAS_HOTPLUG(dev)) {
1743 I915_WRITE(PORT_HOTPLUG_EN, 0);
1744 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1745 }
1746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001747 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001748 I915_WRITE(PIPEASTAT, 0);
1749 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001750 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001751 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001752 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753}
1754
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001755/*
1756 * Must be called after intel_modeset_init or hotplug interrupts won't be
1757 * enabled correctly.
1758 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001759int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760{
1761 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001762 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001763 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001764
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001765 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001766 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001767 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001768 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001769 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001770
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001771 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001772
Eric Anholtbad720f2009-10-22 16:11:14 -07001773 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001774 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001775
Keith Packard7c463582008-11-04 02:03:27 -08001776 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001777 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001778
Keith Packard7c463582008-11-04 02:03:27 -08001779 dev_priv->pipestat[0] = 0;
1780 dev_priv->pipestat[1] = 0;
1781
Jesse Barnes5ca58282009-03-31 14:11:15 -07001782 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001783 /* Enable in IER... */
1784 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1785 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001787 }
1788
1789 /*
1790 * Enable some error detection, note the instruction error mask
1791 * bit is reserved, so we leave it masked.
1792 */
1793 if (IS_G4X(dev)) {
1794 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1795 GM45_ERROR_MEM_PRIV |
1796 GM45_ERROR_CP_PRIV |
1797 I915_ERROR_MEMORY_REFRESH);
1798 } else {
1799 error_mask = ~(I915_ERROR_PAGE_TABLE |
1800 I915_ERROR_MEMORY_REFRESH);
1801 }
1802 I915_WRITE(EMR, error_mask);
1803
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001804 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001805 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001806 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001807
1808 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001809 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1810
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001811 /* Note HDMI and DP share bits */
1812 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1813 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1814 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1815 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1816 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1817 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1818 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1819 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1820 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1821 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001822 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001823 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001824
1825 /* Programming the CRT detection parameters tends
1826 to generate a spurious hotplug event about three
1827 seconds later. So just do it once.
1828 */
1829 if (IS_G4X(dev))
1830 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1831 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1832 }
1833
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001834 /* Ignore TV since it's buggy */
1835
Jesse Barnes5ca58282009-03-31 14:11:15 -07001836 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001837 }
1838
Chris Wilson3b617962010-08-24 09:02:58 +01001839 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001840
1841 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842}
1843
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001844static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001845{
1846 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1847 I915_WRITE(HWSTAM, 0xffffffff);
1848
1849 I915_WRITE(DEIMR, 0xffffffff);
1850 I915_WRITE(DEIER, 0x0);
1851 I915_WRITE(DEIIR, I915_READ(DEIIR));
1852
1853 I915_WRITE(GTIMR, 0xffffffff);
1854 I915_WRITE(GTIER, 0x0);
1855 I915_WRITE(GTIIR, I915_READ(GTIIR));
1856}
1857
Dave Airlie84b1fd12007-07-11 15:53:27 +10001858void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859{
1860 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001861
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 if (!dev_priv)
1863 return;
1864
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001865 dev_priv->vblank_pipe = 0;
1866
Eric Anholtbad720f2009-10-22 16:11:14 -07001867 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001868 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001869 return;
1870 }
1871
Jesse Barnes5ca58282009-03-31 14:11:15 -07001872 if (I915_HAS_HOTPLUG(dev)) {
1873 I915_WRITE(PORT_HOTPLUG_EN, 0);
1874 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1875 }
1876
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001877 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001878 I915_WRITE(PIPEASTAT, 0);
1879 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001880 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001881 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001882
Keith Packard7c463582008-11-04 02:03:27 -08001883 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1884 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1885 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886}