blob: 17c4466087a48b8558540ccf37f82626610e3b2f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Kristian Høgsberg112b7152009-01-04 16:55:33 -050041static struct drm_driver driver;
42
Antti Koskipaaa57c7742014-02-04 14:22:24 +020043#define GEN_DEFAULT_PIPEOFFSETS \
44 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
45 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
46 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
47 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
48 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
49 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52
Tobias Klauser9a7e8492010-05-20 10:33:46 +020053static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070054 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010055 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070056 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020057 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050058};
59
Tobias Klauser9a7e8492010-05-20 10:33:46 +020060static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070061 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010062 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070063 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020064 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050065};
66
Tobias Klauser9a7e8492010-05-20 10:33:46 +020067static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070068 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040069 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010070 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020071 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070072 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020073 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050074};
75
Tobias Klauser9a7e8492010-05-20 10:33:46 +020076static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070077 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010078 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070079 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020080 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050081};
82
Tobias Klauser9a7e8492010-05-20 10:33:46 +020083static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070084 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070086 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020087 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020089static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070090 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -050091 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010092 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +010093 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020094 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050097};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070099 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100100 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700101 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200102 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500103};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200104static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700105 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500106 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100107 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100108 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200109 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700110 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200111 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500112};
113
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200114static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700115 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100116 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100117 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700118 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500120};
121
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200122static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700123 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000124 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100126 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700127 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200128 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129};
130
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200131static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700132 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100133 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100134 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700135 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200136 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700140 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100141 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700142 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200143 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500144};
145
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200146static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700147 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000148 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100149 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700151 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200152 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500153};
154
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200155static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700156 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100157 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100158 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200164 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700165 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200166 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000171 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700172 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700173 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200174 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175};
176
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200177static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700178 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100179 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200180 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700181 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200182 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200183 GEN_DEFAULT_PIPEOFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800184};
185
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200186static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700187 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100188 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800189 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700190 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200191 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200192 GEN_DEFAULT_PIPEOFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800193};
194
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700195#define GEN7_FEATURES \
196 .gen = 7, .num_pipes = 3, \
197 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200198 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700199 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700200 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700201
Jesse Barnesc76b6152011-04-28 14:32:07 -0700202static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700203 GEN7_FEATURES,
204 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200205 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700206};
207
208static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700209 GEN7_FEATURES,
210 .is_ivybridge = 1,
211 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700213};
214
Ben Widawsky999bcde2013-04-05 13:12:45 -0700215static const struct intel_device_info intel_ivybridge_q_info = {
216 GEN7_FEATURES,
217 .is_ivybridge = 1,
218 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200219 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700220};
221
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700222static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700223 GEN7_FEATURES,
224 .is_mobile = 1,
225 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700226 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200227 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200228 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700229 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200230 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700231};
232
233static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700236 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200237 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200238 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700239 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200240 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700241};
242
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300243static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700244 GEN7_FEATURES,
245 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100246 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100247 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700248 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200249 GEN_DEFAULT_PIPEOFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300250};
251
252static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700253 GEN7_FEATURES,
254 .is_haswell = 1,
255 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100256 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100257 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700258 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200259 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500260};
261
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800262static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700263 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800264 .need_gfx_hws = 1, .has_hotplug = 1,
265 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
266 .has_llc = 1,
267 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800268 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200269 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800270};
271
272static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700273 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800274 .need_gfx_hws = 1, .has_hotplug = 1,
275 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
276 .has_llc = 1,
277 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800278 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200279 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800280};
281
Jesse Barnesa0a18072013-07-26 13:32:51 -0700282/*
283 * Make sure any device matches here are from most specific to most
284 * general. For example, since the Quanta match is based on the subsystem
285 * and subvendor IDs, we need it to come before the more general IVB
286 * PCI ID matches, otherwise we'll use the wrong info struct above.
287 */
288#define INTEL_PCI_IDS \
289 INTEL_I830_IDS(&intel_i830_info), \
290 INTEL_I845G_IDS(&intel_845g_info), \
291 INTEL_I85X_IDS(&intel_i85x_info), \
292 INTEL_I865G_IDS(&intel_i865g_info), \
293 INTEL_I915G_IDS(&intel_i915g_info), \
294 INTEL_I915GM_IDS(&intel_i915gm_info), \
295 INTEL_I945G_IDS(&intel_i945g_info), \
296 INTEL_I945GM_IDS(&intel_i945gm_info), \
297 INTEL_I965G_IDS(&intel_i965g_info), \
298 INTEL_G33_IDS(&intel_g33_info), \
299 INTEL_I965GM_IDS(&intel_i965gm_info), \
300 INTEL_GM45_IDS(&intel_gm45_info), \
301 INTEL_G45_IDS(&intel_g45_info), \
302 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
303 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
304 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
305 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
306 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
307 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
308 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
309 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
310 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
311 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
312 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800313 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
314 INTEL_BDW_M_IDS(&intel_broadwell_m_info), \
315 INTEL_BDW_D_IDS(&intel_broadwell_d_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700316
Chris Wilson6103da02010-07-05 18:01:47 +0100317static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700318 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500319 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320};
321
Jesse Barnes79e53942008-11-07 14:24:08 -0800322#if defined(CONFIG_DRM_I915_KMS)
323MODULE_DEVICE_TABLE(pci, pciidlist);
324#endif
325
Akshay Joshi0206e352011-08-16 15:34:10 -0400326void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800327{
328 struct drm_i915_private *dev_priv = dev->dev_private;
329 struct pci_dev *pch;
330
Ben Widawskyce1bb322013-04-05 13:12:44 -0700331 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
332 * (which really amounts to a PCH but no South Display).
333 */
334 if (INTEL_INFO(dev)->num_pipes == 0) {
335 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700336 return;
337 }
338
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800339 /*
340 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
341 * make graphics device passthrough work easy for VMM, that only
342 * need to expose ISA bridge to let driver know the real hardware
343 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800344 *
345 * In some virtualized environments (e.g. XEN), there is irrelevant
346 * ISA bridge in the system. To work reliably, we should scan trhough
347 * all the ISA bridge devices and check for the first match, instead
348 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800349 */
350 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
Rui Guo6a9c4b32013-06-19 21:10:23 +0800351 while (pch) {
352 struct pci_dev *curr = pch;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800353 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200354 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800355 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200356 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800357
Jesse Barnes90711d52011-04-28 14:48:02 -0700358 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
359 dev_priv->pch_type = PCH_IBX;
360 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100361 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700362 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800363 dev_priv->pch_type = PCH_CPT;
364 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100365 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700366 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
367 /* PantherPoint is CPT compatible */
368 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300369 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100370 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300371 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
372 dev_priv->pch_type = PCH_LPT;
373 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100374 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300375 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700376 } else if (IS_BROADWELL(dev)) {
377 dev_priv->pch_type = PCH_LPT;
378 dev_priv->pch_id =
379 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
380 DRM_DEBUG_KMS("This is Broadwell, assuming "
381 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800382 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
383 dev_priv->pch_type = PCH_LPT;
384 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
385 WARN_ON(!IS_HASWELL(dev));
386 WARN_ON(!IS_ULT(dev));
Rui Guo6a9c4b32013-06-19 21:10:23 +0800387 } else {
388 goto check_next;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800389 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800390 pci_dev_put(pch);
391 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800392 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800393check_next:
394 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
395 pci_dev_put(curr);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800396 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800397 if (!pch)
398 DRM_DEBUG_KMS("No PCH found?\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800399}
400
Ben Widawsky2911a352012-04-05 14:47:36 -0700401bool i915_semaphore_is_enabled(struct drm_device *dev)
402{
403 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100404 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700405
Ben Widawskye64c4a12013-11-04 19:45:44 -0800406 /* Until we get further testing... */
407 if (IS_GEN8(dev)) {
Jani Nikulad330a952014-01-21 11:24:25 +0200408 WARN_ON(!i915.preliminary_hw_support);
Daniel Vettera08acaf2013-12-17 09:56:53 +0100409 return false;
Ben Widawskye64c4a12013-11-04 19:45:44 -0800410 }
411
Jani Nikulad330a952014-01-21 11:24:25 +0200412 if (i915.semaphores >= 0)
413 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700414
Daniel Vetter59de3292012-04-02 20:48:43 +0200415#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700416 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200417 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
418 return false;
419#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700420
Daniel Vettera08acaf2013-12-17 09:56:53 +0100421 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700422}
423
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100424static int i915_drm_freeze(struct drm_device *dev)
425{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100426 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700427 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100428
Paulo Zanoni8a187452013-12-06 20:32:13 -0200429 intel_runtime_pm_get(dev_priv);
430
Zhang Ruib8efb172013-02-05 15:41:53 +0800431 /* ignore lid events during suspend */
432 mutex_lock(&dev_priv->modeset_restore_lock);
433 dev_priv->modeset_restore = MODESET_SUSPENDED;
434 mutex_unlock(&dev_priv->modeset_restore_lock);
435
Paulo Zanonic67a4702013-08-19 13:18:09 -0300436 /* We do a lot of poking in a lot of registers, make sure they work
437 * properly. */
438 hsw_disable_package_c8(dev_priv);
Imre Deakda7e29b2014-02-18 00:02:02 +0200439 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200440
Dave Airlie5bcf7192010-12-07 09:20:40 +1000441 drm_kms_helper_poll_disable(dev);
442
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100443 pci_save_state(dev->pdev);
444
445 /* If KMS is active, we do the leavevt stuff here */
446 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200447 int error;
448
Chris Wilson45c5f202013-10-16 11:50:01 +0100449 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100450 if (error) {
451 dev_err(&dev->pdev->dev,
452 "GEM idle failed, resume might fail\n");
453 return error;
454 }
Daniel Vettera261b242012-07-26 19:21:47 +0200455
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700456 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
457
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100458 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100459 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700460 /*
461 * Disable CRTCs directly since we want to preserve sw state
462 * for _thaw.
463 */
Jesse Barnes7c063c72013-11-26 09:13:41 -0800464 mutex_lock(&dev->mode_config.mutex);
Jesse Barnes24576d22013-03-26 09:25:45 -0700465 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
466 dev_priv->display.crtc_disable(crtc);
Jesse Barnes7c063c72013-11-26 09:13:41 -0800467 mutex_unlock(&dev->mode_config.mutex);
Imre Deak7d708ee2013-04-17 14:04:50 +0300468
469 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100470 }
471
Ben Widawsky828c7902013-10-16 09:21:30 -0700472 i915_gem_suspend_gtt_mappings(dev);
473
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100474 i915_save_state(dev);
475
Chris Wilson44834a62010-08-19 16:09:23 +0100476 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100477
Dave Airlie3fa016a2012-03-28 10:48:49 +0100478 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100479 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100480 console_unlock();
481
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100482 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100483}
484
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000485int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100486{
487 int error;
488
489 if (!dev || !dev->dev_private) {
490 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000492 return -ENODEV;
493 }
494
Dave Airlieb932ccb2008-02-20 10:02:20 +1000495 if (state.event == PM_EVENT_PRETHAW)
496 return 0;
497
Dave Airlie5bcf7192010-12-07 09:20:40 +1000498
499 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
500 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100501
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100502 error = i915_drm_freeze(dev);
503 if (error)
504 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000505
Dave Airlieb932ccb2008-02-20 10:02:20 +1000506 if (state.event == PM_EVENT_SUSPEND) {
507 /* Shut down the device */
508 pci_disable_device(dev->pdev);
509 pci_set_power_state(dev->pdev, PCI_D3hot);
510 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000511
512 return 0;
513}
514
Jesse Barnes073f34d2012-11-02 11:13:59 -0700515void intel_console_resume(struct work_struct *work)
516{
517 struct drm_i915_private *dev_priv =
518 container_of(work, struct drm_i915_private,
519 console_resume_work);
520 struct drm_device *dev = dev_priv->dev;
521
522 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100523 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700524 console_unlock();
525}
526
Jesse Barnesbb60b962013-03-26 09:25:46 -0700527static void intel_resume_hotplug(struct drm_device *dev)
528{
529 struct drm_mode_config *mode_config = &dev->mode_config;
530 struct intel_encoder *encoder;
531
532 mutex_lock(&mode_config->mutex);
533 DRM_DEBUG_KMS("running encoder hotplug functions\n");
534
535 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
536 if (encoder->hot_plug)
537 encoder->hot_plug(encoder);
538
539 mutex_unlock(&mode_config->mutex);
540
541 /* Just fire off a uevent and let userspace tell us what to do */
542 drm_helper_hpd_irq_event(dev);
543}
544
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300545static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000546{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800547 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100548 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100549
Ville Syrjäläc9f7fbf2013-09-16 17:38:36 +0300550 intel_uncore_early_sanitize(dev);
551
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300552 intel_uncore_sanitize(dev);
553
554 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
555 restore_gtt_mappings) {
556 mutex_lock(&dev->struct_mutex);
557 i915_gem_restore_gtt_mappings(dev);
558 mutex_unlock(&dev->struct_mutex);
559 }
560
Imre Deakda7e29b2014-02-18 00:02:02 +0200561 intel_power_domains_init_hw(dev_priv);
Ville Syrjäläebdcefc2013-09-16 17:38:35 +0300562
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100563 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100564 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100565
Jesse Barnes5669fca2009-02-17 15:13:31 -0800566 /* KMS EnterVT equivalent */
567 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200568 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100569 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100570
Jesse Barnes5669fca2009-02-17 15:13:31 -0800571 mutex_lock(&dev->struct_mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800572
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100573 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800574 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800575
Daniel Vetter15239092013-03-05 09:50:58 +0100576 /* We need working interrupts for modeset enabling ... */
577 drm_irq_install(dev);
578
Chris Wilson1833b132012-05-09 11:56:28 +0100579 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700580
581 drm_modeset_lock_all(dev);
582 intel_modeset_setup_hw_state(dev, true);
583 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100584
585 /*
586 * ... but also need to make sure that hotplug processing
587 * doesn't cause havoc. Like in the driver load code we don't
588 * bother with the tiny race here where we might loose hotplug
589 * notifications.
590 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100591 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100592 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700593 /* Config may have changed between suspend and resume */
594 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800595 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800596
Chris Wilson44834a62010-08-19 16:09:23 +0100597 intel_opregion_init(dev);
598
Jesse Barnes073f34d2012-11-02 11:13:59 -0700599 /*
600 * The console lock can be pretty contented on resume due
601 * to all the printk activity. Try to keep it out of the hot
602 * path of resume if possible.
603 */
604 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100605 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700606 console_unlock();
607 } else {
608 schedule_work(&dev_priv->console_resume_work);
609 }
610
Paulo Zanonic67a4702013-08-19 13:18:09 -0300611 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
612 * expected level. */
613 hsw_enable_package_c8(dev_priv);
614
Zhang Ruib8efb172013-02-05 15:41:53 +0800615 mutex_lock(&dev_priv->modeset_restore_lock);
616 dev_priv->modeset_restore = MODESET_DONE;
617 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200618
619 intel_runtime_pm_put(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100620 return error;
621}
622
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700623static int i915_drm_thaw(struct drm_device *dev)
624{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100625 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700626 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700627
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300628 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100629}
630
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000631int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100632{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100634 int ret;
635
Dave Airlie5bcf7192010-12-07 09:20:40 +1000636 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
637 return 0;
638
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100639 if (pci_enable_device(dev->pdev))
640 return -EIO;
641
642 pci_set_master(dev->pdev);
643
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700644 /*
645 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300646 * earlier) need to restore the GTT mappings since the BIOS might clear
647 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700648 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300649 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100650 if (ret)
651 return ret;
652
653 drm_kms_helper_poll_enable(dev);
654 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000655}
656
Ben Gamari11ed50e2009-09-14 17:48:45 -0400657/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200658 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400659 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400660 *
661 * Reset the chip. Useful if a hang is detected. Returns zero on successful
662 * reset or otherwise an error code.
663 *
664 * Procedure is fairly simple:
665 * - reset the chip using the reset reg
666 * - re-init context state
667 * - re-init hardware status page
668 * - re-init ring buffer
669 * - re-init interrupt state
670 * - re-init display
671 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200672int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400673{
674 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100675 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700676 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400677
Jani Nikulad330a952014-01-21 11:24:25 +0200678 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000679 return 0;
680
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200681 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400682
Chris Wilson069efc12010-09-30 16:53:18 +0100683 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400684
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100685 simulated = dev_priv->gpu_error.stop_rings != 0;
686
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300687 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200688
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300689 /* Also reset the gpu hangman. */
690 if (simulated) {
691 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
692 dev_priv->gpu_error.stop_rings = 0;
693 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100694 DRM_INFO("Reset not implemented, but ignoring "
695 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300696 ret = 0;
697 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100698 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300699
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700700 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100701 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100702 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100703 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400704 }
705
706 /* Ok, now get things going again... */
707
708 /*
709 * Everything depends on having the GTT running, so we need to start
710 * there. Fortunately we don't need to do this unless we reset the
711 * chip at a PCI level.
712 *
713 * Next we need to restore the context, but we don't use those
714 * yet either...
715 *
716 * Ring buffer needs to be re-initialized in the KMS case, or if X
717 * was running at the time of the reset (i.e. we weren't VT
718 * switched away).
719 */
720 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200721 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200722 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800723
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700724 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200725 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700726 if (ret) {
727 DRM_ERROR("Failed hw init on reset %d\n", ret);
728 return ret;
729 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200730
Ben Gamari11ed50e2009-09-14 17:48:45 -0400731 drm_irq_uninstall(dev);
732 drm_irq_install(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600733
734 /* rps/rc6 re-init is necessary to restore state lost after the
735 * reset and the re-install of drm irq. Skip for ironlake per
736 * previous concerns that it doesn't respond well to some forms
737 * of re-init after reset. */
738 if (INTEL_INFO(dev)->gen > 5) {
739 mutex_lock(&dev->struct_mutex);
740 intel_enable_gt_powersave(dev);
741 mutex_unlock(&dev->struct_mutex);
742 }
743
Daniel Vetter20afbda2012-12-11 14:05:07 +0100744 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200745 } else {
746 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400747 }
748
Ben Gamari11ed50e2009-09-14 17:48:45 -0400749 return 0;
750}
751
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800752static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500753{
Daniel Vetter01a06852012-06-25 15:58:49 +0200754 struct intel_device_info *intel_info =
755 (struct intel_device_info *) ent->driver_data;
756
Jani Nikulad330a952014-01-21 11:24:25 +0200757 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700758 DRM_INFO("This hardware requires preliminary hardware support.\n"
759 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
760 return -ENODEV;
761 }
762
Chris Wilson5fe49d82011-02-01 19:43:02 +0000763 /* Only bind to function 0 of the device. Early generations
764 * used function 1 as a placeholder for multi-head. This causes
765 * us confusion instead, especially on the systems where both
766 * functions have the same PCI-ID!
767 */
768 if (PCI_FUNC(pdev->devfn))
769 return -ENODEV;
770
Daniel Vetter24986ee2013-12-11 11:34:33 +0100771 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200772
Jordan Crousedcdb1672010-05-27 13:40:25 -0600773 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500774}
775
776static void
777i915_pci_remove(struct pci_dev *pdev)
778{
779 struct drm_device *dev = pci_get_drvdata(pdev);
780
781 drm_put_dev(dev);
782}
783
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100784static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500785{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100786 struct pci_dev *pdev = to_pci_dev(dev);
787 struct drm_device *drm_dev = pci_get_drvdata(pdev);
788 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500789
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100790 if (!drm_dev || !drm_dev->dev_private) {
791 dev_err(dev, "DRM not initialized, aborting suspend.\n");
792 return -ENODEV;
793 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500794
Dave Airlie5bcf7192010-12-07 09:20:40 +1000795 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
796 return 0;
797
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100798 error = i915_drm_freeze(drm_dev);
799 if (error)
800 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500801
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100802 pci_disable_device(pdev);
803 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800804
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800805 return 0;
806}
807
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100808static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800809{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100810 struct pci_dev *pdev = to_pci_dev(dev);
811 struct drm_device *drm_dev = pci_get_drvdata(pdev);
812
813 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800814}
815
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100816static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800817{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100818 struct pci_dev *pdev = to_pci_dev(dev);
819 struct drm_device *drm_dev = pci_get_drvdata(pdev);
820
821 if (!drm_dev || !drm_dev->dev_private) {
822 dev_err(dev, "DRM not initialized, aborting suspend.\n");
823 return -ENODEV;
824 }
825
826 return i915_drm_freeze(drm_dev);
827}
828
829static int i915_pm_thaw(struct device *dev)
830{
831 struct pci_dev *pdev = to_pci_dev(dev);
832 struct drm_device *drm_dev = pci_get_drvdata(pdev);
833
834 return i915_drm_thaw(drm_dev);
835}
836
837static int i915_pm_poweroff(struct device *dev)
838{
839 struct pci_dev *pdev = to_pci_dev(dev);
840 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100841
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100842 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800843}
844
Paulo Zanoni8a187452013-12-06 20:32:13 -0200845static int i915_runtime_suspend(struct device *device)
846{
847 struct pci_dev *pdev = to_pci_dev(device);
848 struct drm_device *dev = pci_get_drvdata(pdev);
849 struct drm_i915_private *dev_priv = dev->dev_private;
850
851 WARN_ON(!HAS_RUNTIME_PM(dev));
852
853 DRM_DEBUG_KMS("Suspending device\n");
854
Paulo Zanoni48018a52013-12-13 15:22:31 -0200855 i915_gem_release_all_mmaps(dev_priv);
856
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -0200857 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200858 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -0800859
860 /*
861 * current versions of firmware which depend on this opregion
862 * notification have repurposed the D1 definition to mean
863 * "runtime suspended" vs. what you would normally expect (D3)
864 * to distinguish it from notifications that might be sent
865 * via the suspend path.
866 */
867 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200868
869 return 0;
870}
871
872static int i915_runtime_resume(struct device *device)
873{
874 struct pci_dev *pdev = to_pci_dev(device);
875 struct drm_device *dev = pci_get_drvdata(pdev);
876 struct drm_i915_private *dev_priv = dev->dev_private;
877
878 WARN_ON(!HAS_RUNTIME_PM(dev));
879
880 DRM_DEBUG_KMS("Resuming device\n");
881
Paulo Zanonicd2e9e92013-12-06 20:34:21 -0200882 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200883 dev_priv->pm.suspended = false;
884
885 return 0;
886}
887
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100888static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400889 .suspend = i915_pm_suspend,
890 .resume = i915_pm_resume,
891 .freeze = i915_pm_freeze,
892 .thaw = i915_pm_thaw,
893 .poweroff = i915_pm_poweroff,
894 .restore = i915_pm_resume,
Paulo Zanoni8a187452013-12-06 20:32:13 -0200895 .runtime_suspend = i915_runtime_suspend,
896 .runtime_resume = i915_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800897};
898
Laurent Pinchart78b68552012-05-17 13:27:22 +0200899static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -0800900 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800901 .open = drm_gem_vm_open,
902 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800903};
904
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700905static const struct file_operations i915_driver_fops = {
906 .owner = THIS_MODULE,
907 .open = drm_open,
908 .release = drm_release,
909 .unlocked_ioctl = drm_ioctl,
910 .mmap = drm_gem_mmap,
911 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700912 .read = drm_read,
913#ifdef CONFIG_COMPAT
914 .compat_ioctl = i915_compat_ioctl,
915#endif
916 .llseek = noop_llseek,
917};
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +0000920 /* Don't use MTRRs here; the Xserver or userspace app should
921 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +1100922 */
Eric Anholt673a3942008-07-30 12:06:12 -0700923 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +0100924 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +0200925 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
926 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +1100927 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000928 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700929 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100930 .lastclose = i915_driver_lastclose,
931 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700932 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100933
934 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
935 .suspend = i915_suspend,
936 .resume = i915_resume,
937
Dave Airliecda17382005-07-10 17:31:26 +1000938 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000939 .master_create = i915_master_create,
940 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500941#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400942 .debugfs_init = i915_debugfs_init,
943 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500944#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700945 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800946 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +0200947
948 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
949 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
950 .gem_prime_export = i915_gem_prime_export,
951 .gem_prime_import = i915_gem_prime_import,
952
Dave Airlieff72145b2011-02-07 12:16:14 +1000953 .dumb_create = i915_gem_dumb_create,
954 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +0200955 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700957 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100958 .name = DRIVER_NAME,
959 .desc = DRIVER_DESC,
960 .date = DRIVER_DATE,
961 .major = DRIVER_MAJOR,
962 .minor = DRIVER_MINOR,
963 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964};
965
Dave Airlie8410ea32010-12-15 03:16:38 +1000966static struct pci_driver i915_pci_driver = {
967 .name = DRIVER_NAME,
968 .id_table = pciidlist,
969 .probe = i915_pci_probe,
970 .remove = i915_pci_remove,
971 .driver.pm = &i915_pm_ops,
972};
973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974static int __init i915_init(void)
975{
976 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800977
978 /*
979 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
980 * explicitly disabled with the module pararmeter.
981 *
982 * Otherwise, just follow the parameter (defaulting to off).
983 *
984 * Allow optional vga_text_mode_force boot option to override
985 * the default behavior.
986 */
987#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +0200988 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800989 driver.driver_features |= DRIVER_MODESET;
990#endif
Jani Nikulad330a952014-01-21 11:24:25 +0200991 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -0800992 driver.driver_features |= DRIVER_MODESET;
993
994#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +0200995 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -0800996 driver.driver_features &= ~DRIVER_MODESET;
997#endif
998
Daniel Vetterb30324a2013-11-13 22:11:25 +0100999 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001000 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001001#ifndef CONFIG_DRM_I915_UMS
1002 /* Silently fail loading to not upset userspace. */
1003 return 0;
1004#endif
1005 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001006
Dave Airlie8410ea32010-12-15 03:16:38 +10001007 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
1010static void __exit i915_exit(void)
1011{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001012#ifndef CONFIG_DRM_I915_UMS
1013 if (!(driver.driver_features & DRIVER_MODESET))
1014 return; /* Never loaded a driver. */
1015#endif
1016
Dave Airlie8410ea32010-12-15 03:16:38 +10001017 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018}
1019
1020module_init(i915_init);
1021module_exit(i915_exit);
1022
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001023MODULE_AUTHOR(DRIVER_AUTHOR);
1024MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025MODULE_LICENSE("GPL and additional rights");