blob: 84d48b82e3f1a10eb692c938651da59854b90141 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi105b7c12013-07-11 18:45:02 -0300121int i915_enable_psr __read_mostly = 0;
122module_param_named(enable_psr, i915_enable_psr, int, 0600);
123MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
Josh Triplett99486b82013-08-13 16:23:17 -0700125unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300126module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127MODULE_PARM_DESC(preliminary_hw_support,
Josh Triplett99486b82013-08-13 16:23:17 -0700128 "Enable preliminary hardware support.");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300129
Paulo Zanonibf51d5e2013-07-03 17:12:13 -0300130int i915_disable_power_well __read_mostly = 1;
Paulo Zanoni2124b722013-03-22 14:07:23 -0300131module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132MODULE_PARM_DESC(disable_power_well,
Paulo Zanonibf51d5e2013-07-03 17:12:13 -0300133 "Disable the power well when possible (default: true)");
Paulo Zanoni2124b722013-03-22 14:07:23 -0300134
Paulo Zanoni3c4ca582013-05-31 16:33:23 -0300135int i915_enable_ips __read_mostly = 1;
136module_param_named(enable_ips, i915_enable_ips, int, 0600);
137MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
Jesse Barnes2385bdf2013-06-26 01:38:15 +0300139bool i915_fastboot __read_mostly = 0;
140module_param_named(fastboot, i915_fastboot, bool, 0600);
141MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142 "(default: false)");
143
Paulo Zanonic67a4702013-08-19 13:18:09 -0300144int i915_enable_pc8 __read_mostly = 0;
145module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
146MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: false)");
147
Xiong Zhang0b74b502013-07-19 13:51:24 +0800148bool i915_prefault_disable __read_mostly;
149module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
150MODULE_PARM_DESC(prefault_disable,
151 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
152
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500153static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800154extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500155
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500156#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200157 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000158 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500159 .vendor = 0x8086, \
160 .device = id, \
161 .subvendor = PCI_ANY_ID, \
162 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500163 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500164
Ben Widawsky999bcde2013-04-05 13:12:45 -0700165#define INTEL_QUANTA_VGA_DEVICE(info) { \
166 .class = PCI_BASE_CLASS_DISPLAY << 16, \
167 .class_mask = 0xff0000, \
168 .vendor = 0x8086, \
169 .device = 0x16a, \
170 .subvendor = 0x152d, \
171 .subdevice = 0x8990, \
172 .driver_data = (unsigned long) info }
173
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700176 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100177 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500178};
179
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200180static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700181 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100182 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500183};
184
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200185static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700186 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400187 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100188 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500189};
190
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200191static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700192 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100193 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500194};
195
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200196static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700197 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100198 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200200static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700201 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500202 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100203 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100204 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500205};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100208 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500209};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200210static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700211 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500212 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100213 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100214 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215};
216
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200217static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700218 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100219 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100220 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500221};
222
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200223static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700224 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000225 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100226 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100227 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500228};
229
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200230static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700231 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100232 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100233 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500234};
235
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200236static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700237 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100238 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800239 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500240};
241
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200242static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700243 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000244 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100245 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100246 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800247 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500248};
249
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200250static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700251 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100252 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100253 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500254};
255
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200256static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700257 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200258 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800259 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500260};
261
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200262static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700263 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000264 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700265 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800266 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500267};
268
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200269static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700270 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100271 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100272 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100273 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200274 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200275 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800276};
277
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200278static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700279 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100280 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800281 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100282 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100283 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200284 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200285 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800286};
287
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700288#define GEN7_FEATURES \
289 .gen = 7, .num_pipes = 3, \
290 .need_gfx_hws = 1, .has_hotplug = 1, \
291 .has_bsd_ring = 1, \
292 .has_blt_ring = 1, \
293 .has_llc = 1, \
294 .has_force_wake = 1
295
Jesse Barnesc76b6152011-04-28 14:32:07 -0700296static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700297 GEN7_FEATURES,
298 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700299};
300
301static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700302 GEN7_FEATURES,
303 .is_ivybridge = 1,
304 .is_mobile = 1,
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300305 .has_fbc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700306};
307
Ben Widawsky999bcde2013-04-05 13:12:45 -0700308static const struct intel_device_info intel_ivybridge_q_info = {
309 GEN7_FEATURES,
310 .is_ivybridge = 1,
311 .num_pipes = 0, /* legal, last one wins */
312};
313
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700314static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700315 GEN7_FEATURES,
316 .is_mobile = 1,
317 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700318 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200319 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700320 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700321};
322
323static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700324 GEN7_FEATURES,
325 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700326 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200327 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700328 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700329};
330
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300331static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700332 GEN7_FEATURES,
333 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100334 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100335 .has_fpga_dbg = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700336 .has_vebox_ring = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300337};
338
339static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700340 GEN7_FEATURES,
341 .is_haswell = 1,
342 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100343 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100344 .has_fpga_dbg = 1,
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300345 .has_fbc = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700346 .has_vebox_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500347};
348
Chris Wilson6103da02010-07-05 18:01:47 +0100349static const struct pci_device_id pciidlist[] = { /* aka */
350 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
351 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
352 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400353 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100354 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
355 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
356 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
357 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
358 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
359 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
360 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
361 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
362 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
363 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
364 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
365 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
366 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
367 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
368 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
369 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
370 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
371 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
372 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
373 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
374 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
375 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100376 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500377 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
378 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
379 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
380 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800381 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800382 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
383 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800384 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800385 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800386 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800387 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700388 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
389 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
390 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
391 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
392 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700393 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300394 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300395 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
396 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300397 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300398 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
399 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300400 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300401 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
402 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300403 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300404 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
405 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
406 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
407 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
408 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
409 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300410 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
411 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300412 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300413 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
414 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300415 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300416 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
417 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300418 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
419 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
420 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
421 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
422 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
423 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
424 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300425 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
426 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300427 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300428 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
429 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300430 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300431 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
432 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300433 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
434 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
435 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
436 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
437 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
438 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
439 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800440 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
441 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300442 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800443 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
444 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300445 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800446 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
447 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300448 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
449 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
450 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
451 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
452 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
453 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
454 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
Jesse Barnesff049b62012-06-20 10:53:13 -0700455 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800456 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
457 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
458 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700459 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
460 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500461 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462};
463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464#if defined(CONFIG_DRM_I915_KMS)
465MODULE_DEVICE_TABLE(pci, pciidlist);
466#endif
467
Akshay Joshi0206e352011-08-16 15:34:10 -0400468void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469{
470 struct drm_i915_private *dev_priv = dev->dev_private;
471 struct pci_dev *pch;
472
Ben Widawskyce1bb322013-04-05 13:12:44 -0700473 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
474 * (which really amounts to a PCH but no South Display).
475 */
476 if (INTEL_INFO(dev)->num_pipes == 0) {
477 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700478 return;
479 }
480
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800481 /*
482 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
483 * make graphics device passthrough work easy for VMM, that only
484 * need to expose ISA bridge to let driver know the real hardware
485 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800486 *
487 * In some virtualized environments (e.g. XEN), there is irrelevant
488 * ISA bridge in the system. To work reliably, we should scan trhough
489 * all the ISA bridge devices and check for the first match, instead
490 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800491 */
492 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
Rui Guo6a9c4b32013-06-19 21:10:23 +0800493 while (pch) {
494 struct pci_dev *curr = pch;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800495 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200496 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800497 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200498 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800499
Jesse Barnes90711d52011-04-28 14:48:02 -0700500 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
501 dev_priv->pch_type = PCH_IBX;
502 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100503 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700504 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800505 dev_priv->pch_type = PCH_CPT;
506 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100507 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700508 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
509 /* PantherPoint is CPT compatible */
510 dev_priv->pch_type = PCH_CPT;
511 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100512 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300513 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
514 dev_priv->pch_type = PCH_LPT;
515 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100516 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300517 WARN_ON(IS_ULT(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200518 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
519 dev_priv->pch_type = PCH_LPT;
Wei Shun Changae6935d2012-11-12 18:54:13 -0200520 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
521 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300522 WARN_ON(!IS_ULT(dev));
Rui Guo6a9c4b32013-06-19 21:10:23 +0800523 } else {
524 goto check_next;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800525 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800526 pci_dev_put(pch);
527 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800528 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800529check_next:
530 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
531 pci_dev_put(curr);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800532 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800533 if (!pch)
534 DRM_DEBUG_KMS("No PCH found?\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800535}
536
Ben Widawsky2911a352012-04-05 14:47:36 -0700537bool i915_semaphore_is_enabled(struct drm_device *dev)
538{
539 if (INTEL_INFO(dev)->gen < 6)
540 return 0;
541
542 if (i915_semaphores >= 0)
543 return i915_semaphores;
544
Daniel Vetter59de3292012-04-02 20:48:43 +0200545#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700546 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200547 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
548 return false;
549#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700550
551 return 1;
552}
553
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100554static int i915_drm_freeze(struct drm_device *dev)
555{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700557 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100558
Zhang Ruib8efb172013-02-05 15:41:53 +0800559 /* ignore lid events during suspend */
560 mutex_lock(&dev_priv->modeset_restore_lock);
561 dev_priv->modeset_restore = MODESET_SUSPENDED;
562 mutex_unlock(&dev_priv->modeset_restore_lock);
563
Paulo Zanonic67a4702013-08-19 13:18:09 -0300564 /* We do a lot of poking in a lot of registers, make sure they work
565 * properly. */
566 hsw_disable_package_c8(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -0200567 intel_set_power_well(dev, true);
568
Dave Airlie5bcf7192010-12-07 09:20:40 +1000569 drm_kms_helper_poll_disable(dev);
570
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100571 pci_save_state(dev->pdev);
572
573 /* If KMS is active, we do the leavevt stuff here */
574 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200575 int error;
576
577 mutex_lock(&dev->struct_mutex);
578 error = i915_gem_idle(dev);
579 mutex_unlock(&dev->struct_mutex);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100580 if (error) {
581 dev_err(&dev->pdev->dev,
582 "GEM idle failed, resume might fail\n");
583 return error;
584 }
Daniel Vettera261b242012-07-26 19:21:47 +0200585
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700586 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
587
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100588 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100589 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700590 /*
591 * Disable CRTCs directly since we want to preserve sw state
592 * for _thaw.
593 */
594 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
595 dev_priv->display.crtc_disable(crtc);
Imre Deak7d708ee2013-04-17 14:04:50 +0300596
597 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100598 }
599
600 i915_save_state(dev);
601
Chris Wilson44834a62010-08-19 16:09:23 +0100602 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100603
Dave Airlie3fa016a2012-03-28 10:48:49 +0100604 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100605 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100606 console_unlock();
607
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100608 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100609}
610
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000611int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100612{
613 int error;
614
615 if (!dev || !dev->dev_private) {
616 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700617 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000618 return -ENODEV;
619 }
620
Dave Airlieb932ccb2008-02-20 10:02:20 +1000621 if (state.event == PM_EVENT_PRETHAW)
622 return 0;
623
Dave Airlie5bcf7192010-12-07 09:20:40 +1000624
625 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
626 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100627
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100628 error = i915_drm_freeze(dev);
629 if (error)
630 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000631
Dave Airlieb932ccb2008-02-20 10:02:20 +1000632 if (state.event == PM_EVENT_SUSPEND) {
633 /* Shut down the device */
634 pci_disable_device(dev->pdev);
635 pci_set_power_state(dev->pdev, PCI_D3hot);
636 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000637
638 return 0;
639}
640
Jesse Barnes073f34d2012-11-02 11:13:59 -0700641void intel_console_resume(struct work_struct *work)
642{
643 struct drm_i915_private *dev_priv =
644 container_of(work, struct drm_i915_private,
645 console_resume_work);
646 struct drm_device *dev = dev_priv->dev;
647
648 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100649 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700650 console_unlock();
651}
652
Jesse Barnesbb60b962013-03-26 09:25:46 -0700653static void intel_resume_hotplug(struct drm_device *dev)
654{
655 struct drm_mode_config *mode_config = &dev->mode_config;
656 struct intel_encoder *encoder;
657
658 mutex_lock(&mode_config->mutex);
659 DRM_DEBUG_KMS("running encoder hotplug functions\n");
660
661 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
662 if (encoder->hot_plug)
663 encoder->hot_plug(encoder);
664
665 mutex_unlock(&mode_config->mutex);
666
667 /* Just fire off a uevent and let userspace tell us what to do */
668 drm_helper_hpd_irq_event(dev);
669}
670
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700671static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000672{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800673 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100674 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100675
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100676 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100677 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100678
Jesse Barnes5669fca2009-02-17 15:13:31 -0800679 /* KMS EnterVT equivalent */
680 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200681 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100682
Jesse Barnes5669fca2009-02-17 15:13:31 -0800683 mutex_lock(&dev->struct_mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800684
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100685 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800686 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800687
Daniel Vetter15239092013-03-05 09:50:58 +0100688 /* We need working interrupts for modeset enabling ... */
689 drm_irq_install(dev);
690
Chris Wilson1833b132012-05-09 11:56:28 +0100691 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700692
693 drm_modeset_lock_all(dev);
694 intel_modeset_setup_hw_state(dev, true);
695 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100696
697 /*
698 * ... but also need to make sure that hotplug processing
699 * doesn't cause havoc. Like in the driver load code we don't
700 * bother with the tiny race here where we might loose hotplug
701 * notifications.
702 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100703 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100704 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700705 /* Config may have changed between suspend and resume */
706 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800707 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800708
Chris Wilson44834a62010-08-19 16:09:23 +0100709 intel_opregion_init(dev);
710
Jesse Barnes073f34d2012-11-02 11:13:59 -0700711 /*
712 * The console lock can be pretty contented on resume due
713 * to all the printk activity. Try to keep it out of the hot
714 * path of resume if possible.
715 */
716 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100717 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700718 console_unlock();
719 } else {
720 schedule_work(&dev_priv->console_resume_work);
721 }
722
Paulo Zanonic67a4702013-08-19 13:18:09 -0300723 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
724 * expected level. */
725 hsw_enable_package_c8(dev_priv);
726
Zhang Ruib8efb172013-02-05 15:41:53 +0800727 mutex_lock(&dev_priv->modeset_restore_lock);
728 dev_priv->modeset_restore = MODESET_DONE;
729 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100730 return error;
731}
732
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700733static int i915_drm_thaw(struct drm_device *dev)
734{
735 int error = 0;
736
Chris Wilson907b28c2013-07-19 20:36:52 +0100737 intel_uncore_sanitize(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700738
739 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
740 mutex_lock(&dev->struct_mutex);
741 i915_gem_restore_gtt_mappings(dev);
742 mutex_unlock(&dev->struct_mutex);
743 }
744
745 __i915_drm_thaw(dev);
746
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100747 return error;
748}
749
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000750int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100751{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700752 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100753 int ret;
754
Dave Airlie5bcf7192010-12-07 09:20:40 +1000755 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
756 return 0;
757
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100758 if (pci_enable_device(dev->pdev))
759 return -EIO;
760
761 pci_set_master(dev->pdev);
762
Chris Wilson907b28c2013-07-19 20:36:52 +0100763 intel_uncore_sanitize(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700764
765 /*
766 * Platforms with opregion should have sane BIOS, older ones (gen3 and
767 * earlier) need this since the BIOS might clear all our scratch PTEs.
768 */
769 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
770 !dev_priv->opregion.header) {
771 mutex_lock(&dev->struct_mutex);
772 i915_gem_restore_gtt_mappings(dev);
773 mutex_unlock(&dev->struct_mutex);
774 }
775
776 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100777 if (ret)
778 return ret;
779
780 drm_kms_helper_poll_enable(dev);
781 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000782}
783
Ben Gamari11ed50e2009-09-14 17:48:45 -0400784/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200785 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400786 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400787 *
788 * Reset the chip. Useful if a hang is detected. Returns zero on successful
789 * reset or otherwise an error code.
790 *
791 * Procedure is fairly simple:
792 * - reset the chip using the reset reg
793 * - re-init context state
794 * - re-init hardware status page
795 * - re-init ring buffer
796 * - re-init interrupt state
797 * - re-init display
798 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200799int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400800{
801 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100802 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700803 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400804
Chris Wilsond78cb502010-12-23 13:33:15 +0000805 if (!i915_try_reset)
806 return 0;
807
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200808 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400809
Chris Wilson069efc12010-09-30 16:53:18 +0100810 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400811
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100812 simulated = dev_priv->gpu_error.stop_rings != 0;
813
814 if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
Chris Wilsonae681d92010-10-01 14:57:56 +0100815 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100816 ret = -ENODEV;
817 } else {
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200818 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200819
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100820 /* Also reset the gpu hangman. */
821 if (simulated) {
822 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
823 dev_priv->gpu_error.stop_rings = 0;
824 if (ret == -ENODEV) {
825 DRM_ERROR("Reset not implemented, but ignoring "
826 "error for simulated gpu hangs\n");
827 ret = 0;
828 }
829 } else
830 dev_priv->gpu_error.last_reset = get_seconds();
831 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700832 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100833 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100834 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100835 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400836 }
837
838 /* Ok, now get things going again... */
839
840 /*
841 * Everything depends on having the GTT running, so we need to start
842 * there. Fortunately we don't need to do this unless we reset the
843 * chip at a PCI level.
844 *
845 * Next we need to restore the context, but we don't use those
846 * yet either...
847 *
848 * Ring buffer needs to be re-initialized in the KMS case, or if X
849 * was running at the time of the reset (i.e. we weren't VT
850 * switched away).
851 */
852 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200853 !dev_priv->ums.mm_suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100854 struct intel_ring_buffer *ring;
855 int i;
856
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200857 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800858
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100859 i915_gem_init_swizzling(dev);
860
Chris Wilsonb4519512012-05-11 14:29:30 +0100861 for_each_ring(ring, dev_priv, i)
862 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800863
Ben Widawsky254f9652012-06-04 14:42:42 -0700864 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700865 if (dev_priv->mm.aliasing_ppgtt) {
866 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
867 if (ret)
868 i915_gem_cleanup_aliasing_ppgtt(dev);
869 }
Daniel Vettere21af882012-02-09 20:53:27 +0100870
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200871 /*
872 * It would make sense to re-init all the other hw state, at
873 * least the rps/rc6/emon init done within modeset_init_hw. For
874 * some unknown reason, this blows up my ilk, so don't.
875 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200876
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200877 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200878
Ben Gamari11ed50e2009-09-14 17:48:45 -0400879 drm_irq_uninstall(dev);
880 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100881 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200882 } else {
883 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400884 }
885
Ben Gamari11ed50e2009-09-14 17:48:45 -0400886 return 0;
887}
888
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800889static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500890{
Daniel Vetter01a06852012-06-25 15:58:49 +0200891 struct intel_device_info *intel_info =
892 (struct intel_device_info *) ent->driver_data;
893
Chris Wilson5fe49d82011-02-01 19:43:02 +0000894 /* Only bind to function 0 of the device. Early generations
895 * used function 1 as a placeholder for multi-head. This causes
896 * us confusion instead, especially on the systems where both
897 * functions have the same PCI-ID!
898 */
899 if (PCI_FUNC(pdev->devfn))
900 return -ENODEV;
901
Daniel Vetter01a06852012-06-25 15:58:49 +0200902 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
903 * implementation for gen3 (and only gen3) that used legacy drm maps
904 * (gasp!) to share buffers between X and the client. Hence we need to
905 * keep around the fake agp stuff for gen3, even when kms is enabled. */
906 if (intel_info->gen != 3) {
907 driver.driver_features &=
908 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
909 } else if (!intel_agp_enabled) {
910 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
911 return -ENODEV;
912 }
913
Jordan Crousedcdb1672010-05-27 13:40:25 -0600914 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500915}
916
917static void
918i915_pci_remove(struct pci_dev *pdev)
919{
920 struct drm_device *dev = pci_get_drvdata(pdev);
921
922 drm_put_dev(dev);
923}
924
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100925static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500926{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100927 struct pci_dev *pdev = to_pci_dev(dev);
928 struct drm_device *drm_dev = pci_get_drvdata(pdev);
929 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500930
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100931 if (!drm_dev || !drm_dev->dev_private) {
932 dev_err(dev, "DRM not initialized, aborting suspend.\n");
933 return -ENODEV;
934 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500935
Dave Airlie5bcf7192010-12-07 09:20:40 +1000936 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
937 return 0;
938
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100939 error = i915_drm_freeze(drm_dev);
940 if (error)
941 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500942
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100943 pci_disable_device(pdev);
944 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800945
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800946 return 0;
947}
948
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100949static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800950{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100951 struct pci_dev *pdev = to_pci_dev(dev);
952 struct drm_device *drm_dev = pci_get_drvdata(pdev);
953
954 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800955}
956
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100957static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800958{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100959 struct pci_dev *pdev = to_pci_dev(dev);
960 struct drm_device *drm_dev = pci_get_drvdata(pdev);
961
962 if (!drm_dev || !drm_dev->dev_private) {
963 dev_err(dev, "DRM not initialized, aborting suspend.\n");
964 return -ENODEV;
965 }
966
967 return i915_drm_freeze(drm_dev);
968}
969
970static int i915_pm_thaw(struct device *dev)
971{
972 struct pci_dev *pdev = to_pci_dev(dev);
973 struct drm_device *drm_dev = pci_get_drvdata(pdev);
974
975 return i915_drm_thaw(drm_dev);
976}
977
978static int i915_pm_poweroff(struct device *dev)
979{
980 struct pci_dev *pdev = to_pci_dev(dev);
981 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100982
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100983 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800984}
985
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100986static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400987 .suspend = i915_pm_suspend,
988 .resume = i915_pm_resume,
989 .freeze = i915_pm_freeze,
990 .thaw = i915_pm_thaw,
991 .poweroff = i915_pm_poweroff,
992 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800993};
994
Laurent Pinchart78b68552012-05-17 13:27:22 +0200995static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -0800996 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800997 .open = drm_gem_vm_open,
998 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800999};
1000
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001001static const struct file_operations i915_driver_fops = {
1002 .owner = THIS_MODULE,
1003 .open = drm_open,
1004 .release = drm_release,
1005 .unlocked_ioctl = drm_ioctl,
1006 .mmap = drm_gem_mmap,
1007 .poll = drm_poll,
1008 .fasync = drm_fasync,
1009 .read = drm_read,
1010#ifdef CONFIG_COMPAT
1011 .compat_ioctl = i915_compat_ioctl,
1012#endif
1013 .llseek = noop_llseek,
1014};
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001017 /* Don't use MTRRs here; the Xserver or userspace app should
1018 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001019 */
Eric Anholt673a3942008-07-30 12:06:12 -07001020 .driver_features =
1021 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001022 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001023 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001024 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001025 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001026 .lastclose = i915_driver_lastclose,
1027 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001028 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001029
1030 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1031 .suspend = i915_suspend,
1032 .resume = i915_resume,
1033
Dave Airliecda17382005-07-10 17:31:26 +10001034 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001035 .master_create = i915_master_create,
1036 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001037#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001038 .debugfs_init = i915_debugfs_init,
1039 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001040#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001041 .gem_init_object = i915_gem_init_object,
1042 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001043 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001044
1045 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1046 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1047 .gem_prime_export = i915_gem_prime_export,
1048 .gem_prime_import = i915_gem_prime_import,
1049
Dave Airlieff72145b2011-02-07 12:16:14 +10001050 .dumb_create = i915_gem_dumb_create,
1051 .dumb_map_offset = i915_gem_mmap_gtt,
1052 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001054 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001055 .name = DRIVER_NAME,
1056 .desc = DRIVER_DESC,
1057 .date = DRIVER_DATE,
1058 .major = DRIVER_MAJOR,
1059 .minor = DRIVER_MINOR,
1060 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061};
1062
Dave Airlie8410ea32010-12-15 03:16:38 +10001063static struct pci_driver i915_pci_driver = {
1064 .name = DRIVER_NAME,
1065 .id_table = pciidlist,
1066 .probe = i915_pci_probe,
1067 .remove = i915_pci_remove,
1068 .driver.pm = &i915_pm_ops,
1069};
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071static int __init i915_init(void)
1072{
1073 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001074
1075 /*
1076 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1077 * explicitly disabled with the module pararmeter.
1078 *
1079 * Otherwise, just follow the parameter (defaulting to off).
1080 *
1081 * Allow optional vga_text_mode_force boot option to override
1082 * the default behavior.
1083 */
1084#if defined(CONFIG_DRM_I915_KMS)
1085 if (i915_modeset != 0)
1086 driver.driver_features |= DRIVER_MODESET;
1087#endif
1088 if (i915_modeset == 1)
1089 driver.driver_features |= DRIVER_MODESET;
1090
1091#ifdef CONFIG_VGA_CONSOLE
1092 if (vgacon_text_force() && i915_modeset == -1)
1093 driver.driver_features &= ~DRIVER_MODESET;
1094#endif
1095
Chris Wilson3885c6b2011-01-23 10:45:14 +00001096 if (!(driver.driver_features & DRIVER_MODESET))
1097 driver.get_vblank_timestamp = NULL;
1098
Dave Airlie8410ea32010-12-15 03:16:38 +10001099 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100}
1101
1102static void __exit i915_exit(void)
1103{
Dave Airlie8410ea32010-12-15 03:16:38 +10001104 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
1107module_init(i915_init);
1108module_exit(i915_exit);
1109
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001110MODULE_AUTHOR(DRIVER_AUTHOR);
1111MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112MODULE_LICENSE("GPL and additional rights");