blob: cca12db6dbb74124e0ef7482d47488904e0bcd61 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000124 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125
Paulo Zanonibf51d5e2013-07-03 17:12:13 -0300126int i915_disable_power_well __read_mostly = 1;
Paulo Zanoni2124b722013-03-22 14:07:23 -0300127module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128MODULE_PARM_DESC(disable_power_well,
Paulo Zanonibf51d5e2013-07-03 17:12:13 -0300129 "Disable the power well when possible (default: true)");
Paulo Zanoni2124b722013-03-22 14:07:23 -0300130
Paulo Zanoni3c4ca582013-05-31 16:33:23 -0300131int i915_enable_ips __read_mostly = 1;
132module_param_named(enable_ips, i915_enable_ips, int, 0600);
133MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
134
Jesse Barnes2385bdf2013-06-26 01:38:15 +0300135bool i915_fastboot __read_mostly = 0;
136module_param_named(fastboot, i915_fastboot, bool, 0600);
137MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
138 "(default: false)");
139
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500140static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800141extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500142
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500143#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200144 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000145 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500146 .vendor = 0x8086, \
147 .device = id, \
148 .subvendor = PCI_ANY_ID, \
149 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500150 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500151
Ben Widawsky999bcde2013-04-05 13:12:45 -0700152#define INTEL_QUANTA_VGA_DEVICE(info) { \
153 .class = PCI_BASE_CLASS_DISPLAY << 16, \
154 .class_mask = 0xff0000, \
155 .vendor = 0x8086, \
156 .device = 0x16a, \
157 .subvendor = 0x152d, \
158 .subdevice = 0x8990, \
159 .driver_data = (unsigned long) info }
160
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100164 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500165};
166
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200167static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700168 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100169 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500170};
171
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200172static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700173 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400174 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100175 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500176};
177
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200178static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700179 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100180 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500181};
182
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200183static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700184 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100185 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200187static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700188 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500189 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100190 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100191 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500192};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200193static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700194 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100195 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500196};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500199 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100200 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100201 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500202};
203
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200204static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700205 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100206 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100207 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500208};
209
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200210static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700211 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000212 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100213 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100214 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215};
216
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200217static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700218 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100219 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100220 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500221};
222
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200223static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700224 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100225 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800226 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500227};
228
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200229static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700230 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000231 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100232 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100233 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800234 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500235};
236
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200237static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700238 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100239 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100240 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500241};
242
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200243static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700244 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200245 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800246 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500247};
248
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200249static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700250 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000251 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700252 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800253 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500254};
255
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200256static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700257 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100258 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100259 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100260 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200261 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200262 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800263};
264
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200265static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700266 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100267 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800268 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100269 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100270 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200271 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200272 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800273};
274
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700275#define GEN7_FEATURES \
276 .gen = 7, .num_pipes = 3, \
277 .need_gfx_hws = 1, .has_hotplug = 1, \
278 .has_bsd_ring = 1, \
279 .has_blt_ring = 1, \
280 .has_llc = 1, \
281 .has_force_wake = 1
282
Jesse Barnesc76b6152011-04-28 14:32:07 -0700283static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700284 GEN7_FEATURES,
285 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700286};
287
288static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700289 GEN7_FEATURES,
290 .is_ivybridge = 1,
291 .is_mobile = 1,
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292 .has_fbc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700293};
294
Ben Widawsky999bcde2013-04-05 13:12:45 -0700295static const struct intel_device_info intel_ivybridge_q_info = {
296 GEN7_FEATURES,
297 .is_ivybridge = 1,
298 .num_pipes = 0, /* legal, last one wins */
299};
300
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700301static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700302 GEN7_FEATURES,
303 .is_mobile = 1,
304 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700305 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200306 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700307 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700308};
309
310static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700311 GEN7_FEATURES,
312 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700313 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200314 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700315 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700316};
317
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300318static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700319 GEN7_FEATURES,
320 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100321 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100322 .has_fpga_dbg = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700323 .has_vebox_ring = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300324};
325
326static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700327 GEN7_FEATURES,
328 .is_haswell = 1,
329 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100330 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100331 .has_fpga_dbg = 1,
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300332 .has_fbc = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700333 .has_vebox_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500334};
335
Chris Wilson6103da02010-07-05 18:01:47 +0100336static const struct pci_device_id pciidlist[] = { /* aka */
337 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
338 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
339 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400340 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100341 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
342 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
343 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
344 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
345 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
346 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
347 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
348 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
349 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
350 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
351 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
352 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
353 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
354 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
355 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
356 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
357 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
358 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
359 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
360 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
361 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
362 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100363 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500364 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
365 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
366 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
367 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800368 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800369 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
370 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800371 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800372 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800373 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800374 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700375 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
376 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
377 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
378 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
379 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700380 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300381 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300382 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
383 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300384 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300385 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
386 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300387 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300388 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
389 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300390 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300391 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
392 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
393 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
394 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
395 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
396 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300397 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
398 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300399 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300400 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
401 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300402 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300403 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
404 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300405 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
406 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
407 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
408 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
409 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
410 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
411 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300412 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
413 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300414 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300415 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
416 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300417 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300418 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
419 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300420 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
421 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
422 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
423 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
424 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
425 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
426 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800427 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
428 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300429 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800430 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
431 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300432 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800433 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
434 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300435 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
436 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
437 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
438 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
439 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
440 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
441 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
Jesse Barnesff049b62012-06-20 10:53:13 -0700442 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800443 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
444 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
445 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700446 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
447 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500448 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449};
450
Jesse Barnes79e53942008-11-07 14:24:08 -0800451#if defined(CONFIG_DRM_I915_KMS)
452MODULE_DEVICE_TABLE(pci, pciidlist);
453#endif
454
Akshay Joshi0206e352011-08-16 15:34:10 -0400455void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800456{
457 struct drm_i915_private *dev_priv = dev->dev_private;
458 struct pci_dev *pch;
459
Ben Widawskyce1bb322013-04-05 13:12:44 -0700460 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
461 * (which really amounts to a PCH but no South Display).
462 */
463 if (INTEL_INFO(dev)->num_pipes == 0) {
464 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700465 return;
466 }
467
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800468 /*
469 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
470 * make graphics device passthrough work easy for VMM, that only
471 * need to expose ISA bridge to let driver know the real hardware
472 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800473 *
474 * In some virtualized environments (e.g. XEN), there is irrelevant
475 * ISA bridge in the system. To work reliably, we should scan trhough
476 * all the ISA bridge devices and check for the first match, instead
477 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800478 */
479 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
Rui Guo6a9c4b32013-06-19 21:10:23 +0800480 while (pch) {
481 struct pci_dev *curr = pch;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800482 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200483 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800484 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200485 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800486
Jesse Barnes90711d52011-04-28 14:48:02 -0700487 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
488 dev_priv->pch_type = PCH_IBX;
489 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100490 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700491 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800492 dev_priv->pch_type = PCH_CPT;
493 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100494 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700495 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
496 /* PantherPoint is CPT compatible */
497 dev_priv->pch_type = PCH_CPT;
498 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100499 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300500 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
501 dev_priv->pch_type = PCH_LPT;
502 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100503 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300504 WARN_ON(IS_ULT(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200505 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
506 dev_priv->pch_type = PCH_LPT;
Wei Shun Changae6935d2012-11-12 18:54:13 -0200507 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
508 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300509 WARN_ON(!IS_ULT(dev));
Rui Guo6a9c4b32013-06-19 21:10:23 +0800510 } else {
511 goto check_next;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800512 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800513 pci_dev_put(pch);
514 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800515 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800516check_next:
517 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
518 pci_dev_put(curr);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800519 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800520 if (!pch)
521 DRM_DEBUG_KMS("No PCH found?\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800522}
523
Ben Widawsky2911a352012-04-05 14:47:36 -0700524bool i915_semaphore_is_enabled(struct drm_device *dev)
525{
526 if (INTEL_INFO(dev)->gen < 6)
527 return 0;
528
529 if (i915_semaphores >= 0)
530 return i915_semaphores;
531
Daniel Vetter59de3292012-04-02 20:48:43 +0200532#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700533 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200534 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
535 return false;
536#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700537
538 return 1;
539}
540
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100541static int i915_drm_freeze(struct drm_device *dev)
542{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100543 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700544 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100545
Zhang Ruib8efb172013-02-05 15:41:53 +0800546 /* ignore lid events during suspend */
547 mutex_lock(&dev_priv->modeset_restore_lock);
548 dev_priv->modeset_restore = MODESET_SUSPENDED;
549 mutex_unlock(&dev_priv->modeset_restore_lock);
550
Paulo Zanonicb107992013-01-25 16:59:15 -0200551 intel_set_power_well(dev, true);
552
Dave Airlie5bcf7192010-12-07 09:20:40 +1000553 drm_kms_helper_poll_disable(dev);
554
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100555 pci_save_state(dev->pdev);
556
557 /* If KMS is active, we do the leavevt stuff here */
558 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200559 int error;
560
561 mutex_lock(&dev->struct_mutex);
562 error = i915_gem_idle(dev);
563 mutex_unlock(&dev->struct_mutex);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100564 if (error) {
565 dev_err(&dev->pdev->dev,
566 "GEM idle failed, resume might fail\n");
567 return error;
568 }
Daniel Vettera261b242012-07-26 19:21:47 +0200569
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700570 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
571
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100572 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100573 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700574 /*
575 * Disable CRTCs directly since we want to preserve sw state
576 * for _thaw.
577 */
578 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
579 dev_priv->display.crtc_disable(crtc);
Imre Deak7d708ee2013-04-17 14:04:50 +0300580
581 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100582 }
583
584 i915_save_state(dev);
585
Chris Wilson44834a62010-08-19 16:09:23 +0100586 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100587
Dave Airlie3fa016a2012-03-28 10:48:49 +0100588 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100589 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100590 console_unlock();
591
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100592 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100593}
594
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000595int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100596{
597 int error;
598
599 if (!dev || !dev->dev_private) {
600 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700601 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000602 return -ENODEV;
603 }
604
Dave Airlieb932ccb2008-02-20 10:02:20 +1000605 if (state.event == PM_EVENT_PRETHAW)
606 return 0;
607
Dave Airlie5bcf7192010-12-07 09:20:40 +1000608
609 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
610 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100611
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100612 error = i915_drm_freeze(dev);
613 if (error)
614 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000615
Dave Airlieb932ccb2008-02-20 10:02:20 +1000616 if (state.event == PM_EVENT_SUSPEND) {
617 /* Shut down the device */
618 pci_disable_device(dev->pdev);
619 pci_set_power_state(dev->pdev, PCI_D3hot);
620 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000621
622 return 0;
623}
624
Jesse Barnes073f34d2012-11-02 11:13:59 -0700625void intel_console_resume(struct work_struct *work)
626{
627 struct drm_i915_private *dev_priv =
628 container_of(work, struct drm_i915_private,
629 console_resume_work);
630 struct drm_device *dev = dev_priv->dev;
631
632 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100633 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700634 console_unlock();
635}
636
Jesse Barnesbb60b962013-03-26 09:25:46 -0700637static void intel_resume_hotplug(struct drm_device *dev)
638{
639 struct drm_mode_config *mode_config = &dev->mode_config;
640 struct intel_encoder *encoder;
641
642 mutex_lock(&mode_config->mutex);
643 DRM_DEBUG_KMS("running encoder hotplug functions\n");
644
645 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
646 if (encoder->hot_plug)
647 encoder->hot_plug(encoder);
648
649 mutex_unlock(&mode_config->mutex);
650
651 /* Just fire off a uevent and let userspace tell us what to do */
652 drm_helper_hpd_irq_event(dev);
653}
654
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700655static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000656{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800657 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100658 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100659
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100660 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100661 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100662
Jesse Barnes5669fca2009-02-17 15:13:31 -0800663 /* KMS EnterVT equivalent */
664 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200665 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100666
Jesse Barnes5669fca2009-02-17 15:13:31 -0800667 mutex_lock(&dev->struct_mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800668
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100669 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800670 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800671
Daniel Vetter15239092013-03-05 09:50:58 +0100672 /* We need working interrupts for modeset enabling ... */
673 drm_irq_install(dev);
674
Chris Wilson1833b132012-05-09 11:56:28 +0100675 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700676
677 drm_modeset_lock_all(dev);
678 intel_modeset_setup_hw_state(dev, true);
679 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100680
681 /*
682 * ... but also need to make sure that hotplug processing
683 * doesn't cause havoc. Like in the driver load code we don't
684 * bother with the tiny race here where we might loose hotplug
685 * notifications.
686 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100687 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100688 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700689 /* Config may have changed between suspend and resume */
690 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800691 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800692
Chris Wilson44834a62010-08-19 16:09:23 +0100693 intel_opregion_init(dev);
694
Jesse Barnes073f34d2012-11-02 11:13:59 -0700695 /*
696 * The console lock can be pretty contented on resume due
697 * to all the printk activity. Try to keep it out of the hot
698 * path of resume if possible.
699 */
700 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100701 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700702 console_unlock();
703 } else {
704 schedule_work(&dev_priv->console_resume_work);
705 }
706
Zhang Ruib8efb172013-02-05 15:41:53 +0800707 mutex_lock(&dev_priv->modeset_restore_lock);
708 dev_priv->modeset_restore = MODESET_DONE;
709 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100710 return error;
711}
712
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700713static int i915_drm_thaw(struct drm_device *dev)
714{
715 int error = 0;
716
717 intel_gt_reset(dev);
718
719 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
720 mutex_lock(&dev->struct_mutex);
721 i915_gem_restore_gtt_mappings(dev);
722 mutex_unlock(&dev->struct_mutex);
723 }
724
725 __i915_drm_thaw(dev);
726
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100727 return error;
728}
729
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000730int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100731{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700732 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100733 int ret;
734
Dave Airlie5bcf7192010-12-07 09:20:40 +1000735 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
736 return 0;
737
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100738 if (pci_enable_device(dev->pdev))
739 return -EIO;
740
741 pci_set_master(dev->pdev);
742
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700743 intel_gt_reset(dev);
744
745 /*
746 * Platforms with opregion should have sane BIOS, older ones (gen3 and
747 * earlier) need this since the BIOS might clear all our scratch PTEs.
748 */
749 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
750 !dev_priv->opregion.header) {
751 mutex_lock(&dev->struct_mutex);
752 i915_gem_restore_gtt_mappings(dev);
753 mutex_unlock(&dev->struct_mutex);
754 }
755
756 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100757 if (ret)
758 return ret;
759
760 drm_kms_helper_poll_enable(dev);
761 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762}
763
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200764static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100765{
766 struct drm_i915_private *dev_priv = dev->dev_private;
767
768 if (IS_I85X(dev))
769 return -ENODEV;
770
771 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
772 POSTING_READ(D_STATE);
773
774 if (IS_I830(dev) || IS_845G(dev)) {
775 I915_WRITE(DEBUG_RESET_I830,
776 DEBUG_RESET_DISPLAY |
777 DEBUG_RESET_RENDER |
778 DEBUG_RESET_FULL);
779 POSTING_READ(DEBUG_RESET_I830);
780 msleep(1);
781
782 I915_WRITE(DEBUG_RESET_I830, 0);
783 POSTING_READ(DEBUG_RESET_I830);
784 }
785
786 msleep(1);
787
788 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
789 POSTING_READ(D_STATE);
790
791 return 0;
792}
793
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700794static int i965_reset_complete(struct drm_device *dev)
795{
796 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700797 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200798 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700799}
800
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200801static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700802{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200803 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700804
Chris Wilsonae681d92010-10-01 14:57:56 +0100805 /*
806 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
807 * well as the reset bit (GR/bit 0). Setting the GR bit
808 * triggers the reset; when done, the hardware will clear it.
809 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200810 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter36c0cc62013-07-09 14:44:26 +0200811 GRDOM_RENDER | GRDOM_RESET_ENABLE);
Daniel Vetter5ccce182012-04-27 15:17:45 +0200812 ret = wait_for(i965_reset_complete(dev), 500);
813 if (ret)
814 return ret;
815
816 /* We can't reset render&media without also resetting display ... */
Daniel Vetter5ccce182012-04-27 15:17:45 +0200817 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter36c0cc62013-07-09 14:44:26 +0200818 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700819
Daniel Vetter36c0cc62013-07-09 14:44:26 +0200820 ret = wait_for(i965_reset_complete(dev), 500);
821 if (ret)
822 return ret;
823
824 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
825
826 return 0;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700827}
828
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200829static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700830{
831 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200832 u32 gdrst;
833 int ret;
834
835 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700836 gdrst &= ~GRDOM_MASK;
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200837 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200838 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
839 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
840 if (ret)
841 return ret;
842
843 /* We can't reset render&media without also resetting display ... */
844 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700845 gdrst &= ~GRDOM_MASK;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200846 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
847 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700848 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849}
850
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200851static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800852{
853 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800854 int ret;
855 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800856
Keith Packard286fed42012-01-06 11:44:11 -0800857 /* Hold gt_lock across reset to prevent any register access
858 * with forcewake not set correctly
859 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800860 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800861
862 /* Reset the chip */
863
864 /* GEN6_GDRST is not in the gt power well, no need to check
865 * for fifo space for the write or forcewake the chip for
866 * the read
867 */
868 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
869
870 /* Spin waiting for the device to ack the reset request */
871 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
872
873 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800874 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300875 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800876 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300877 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800878
879 /* Restore fifo count */
880 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
881
Keith Packardb6e45f82012-01-06 11:34:04 -0800882 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
883 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800884}
885
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700886int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200887{
Daniel Vetter350d2702012-04-27 15:17:42 +0200888 switch (INTEL_INFO(dev)->gen) {
889 case 7:
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100890 case 6: return gen6_do_reset(dev);
891 case 5: return ironlake_do_reset(dev);
892 case 4: return i965_do_reset(dev);
893 case 2: return i8xx_do_reset(dev);
894 default: return -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200895 }
Daniel Vetter350d2702012-04-27 15:17:42 +0200896}
897
Ben Gamari11ed50e2009-09-14 17:48:45 -0400898/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200899 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400900 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400901 *
902 * Reset the chip. Useful if a hang is detected. Returns zero on successful
903 * reset or otherwise an error code.
904 *
905 * Procedure is fairly simple:
906 * - reset the chip using the reset reg
907 * - re-init context state
908 * - re-init hardware status page
909 * - re-init ring buffer
910 * - re-init interrupt state
911 * - re-init display
912 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200913int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400914{
915 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100916 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700917 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400918
Chris Wilsond78cb502010-12-23 13:33:15 +0000919 if (!i915_try_reset)
920 return 0;
921
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200922 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400923
Chris Wilson069efc12010-09-30 16:53:18 +0100924 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400925
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100926 simulated = dev_priv->gpu_error.stop_rings != 0;
927
928 if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
Chris Wilsonae681d92010-10-01 14:57:56 +0100929 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100930 ret = -ENODEV;
931 } else {
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200932 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200933
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100934 /* Also reset the gpu hangman. */
935 if (simulated) {
936 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
937 dev_priv->gpu_error.stop_rings = 0;
938 if (ret == -ENODEV) {
939 DRM_ERROR("Reset not implemented, but ignoring "
940 "error for simulated gpu hangs\n");
941 ret = 0;
942 }
943 } else
944 dev_priv->gpu_error.last_reset = get_seconds();
945 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700946 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100947 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100948 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100949 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400950 }
951
952 /* Ok, now get things going again... */
953
954 /*
955 * Everything depends on having the GTT running, so we need to start
956 * there. Fortunately we don't need to do this unless we reset the
957 * chip at a PCI level.
958 *
959 * Next we need to restore the context, but we don't use those
960 * yet either...
961 *
962 * Ring buffer needs to be re-initialized in the KMS case, or if X
963 * was running at the time of the reset (i.e. we weren't VT
964 * switched away).
965 */
966 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200967 !dev_priv->ums.mm_suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100968 struct intel_ring_buffer *ring;
969 int i;
970
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200971 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800972
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100973 i915_gem_init_swizzling(dev);
974
Chris Wilsonb4519512012-05-11 14:29:30 +0100975 for_each_ring(ring, dev_priv, i)
976 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800977
Ben Widawsky254f9652012-06-04 14:42:42 -0700978 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700979 if (dev_priv->mm.aliasing_ppgtt) {
980 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
981 if (ret)
982 i915_gem_cleanup_aliasing_ppgtt(dev);
983 }
Daniel Vettere21af882012-02-09 20:53:27 +0100984
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200985 /*
986 * It would make sense to re-init all the other hw state, at
987 * least the rps/rc6/emon init done within modeset_init_hw. For
988 * some unknown reason, this blows up my ilk, so don't.
989 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200990
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200991 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200992
Ben Gamari11ed50e2009-09-14 17:48:45 -0400993 drm_irq_uninstall(dev);
994 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100995 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200996 } else {
997 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400998 }
999
Ben Gamari11ed50e2009-09-14 17:48:45 -04001000 return 0;
1001}
1002
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001003static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001004{
Daniel Vetter01a06852012-06-25 15:58:49 +02001005 struct intel_device_info *intel_info =
1006 (struct intel_device_info *) ent->driver_data;
1007
Chris Wilson5fe49d82011-02-01 19:43:02 +00001008 /* Only bind to function 0 of the device. Early generations
1009 * used function 1 as a placeholder for multi-head. This causes
1010 * us confusion instead, especially on the systems where both
1011 * functions have the same PCI-ID!
1012 */
1013 if (PCI_FUNC(pdev->devfn))
1014 return -ENODEV;
1015
Daniel Vetter01a06852012-06-25 15:58:49 +02001016 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
1017 * implementation for gen3 (and only gen3) that used legacy drm maps
1018 * (gasp!) to share buffers between X and the client. Hence we need to
1019 * keep around the fake agp stuff for gen3, even when kms is enabled. */
1020 if (intel_info->gen != 3) {
1021 driver.driver_features &=
1022 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
1023 } else if (!intel_agp_enabled) {
1024 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1025 return -ENODEV;
1026 }
1027
Jordan Crousedcdb1672010-05-27 13:40:25 -06001028 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001029}
1030
1031static void
1032i915_pci_remove(struct pci_dev *pdev)
1033{
1034 struct drm_device *dev = pci_get_drvdata(pdev);
1035
1036 drm_put_dev(dev);
1037}
1038
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001039static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001040{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001041 struct pci_dev *pdev = to_pci_dev(dev);
1042 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1043 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001044
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001045 if (!drm_dev || !drm_dev->dev_private) {
1046 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1047 return -ENODEV;
1048 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001049
Dave Airlie5bcf7192010-12-07 09:20:40 +10001050 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1051 return 0;
1052
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001053 error = i915_drm_freeze(drm_dev);
1054 if (error)
1055 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001056
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001057 pci_disable_device(pdev);
1058 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001059
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001060 return 0;
1061}
1062
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001063static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001064{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001065 struct pci_dev *pdev = to_pci_dev(dev);
1066 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1067
1068 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001069}
1070
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001071static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001072{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001073 struct pci_dev *pdev = to_pci_dev(dev);
1074 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1075
1076 if (!drm_dev || !drm_dev->dev_private) {
1077 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1078 return -ENODEV;
1079 }
1080
1081 return i915_drm_freeze(drm_dev);
1082}
1083
1084static int i915_pm_thaw(struct device *dev)
1085{
1086 struct pci_dev *pdev = to_pci_dev(dev);
1087 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1088
1089 return i915_drm_thaw(drm_dev);
1090}
1091
1092static int i915_pm_poweroff(struct device *dev)
1093{
1094 struct pci_dev *pdev = to_pci_dev(dev);
1095 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001096
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001097 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001098}
1099
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001100static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001101 .suspend = i915_pm_suspend,
1102 .resume = i915_pm_resume,
1103 .freeze = i915_pm_freeze,
1104 .thaw = i915_pm_thaw,
1105 .poweroff = i915_pm_poweroff,
1106 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001107};
1108
Laurent Pinchart78b68552012-05-17 13:27:22 +02001109static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001110 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001111 .open = drm_gem_vm_open,
1112 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001113};
1114
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001115static const struct file_operations i915_driver_fops = {
1116 .owner = THIS_MODULE,
1117 .open = drm_open,
1118 .release = drm_release,
1119 .unlocked_ioctl = drm_ioctl,
1120 .mmap = drm_gem_mmap,
1121 .poll = drm_poll,
1122 .fasync = drm_fasync,
1123 .read = drm_read,
1124#ifdef CONFIG_COMPAT
1125 .compat_ioctl = i915_compat_ioctl,
1126#endif
1127 .llseek = noop_llseek,
1128};
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001131 /* Don't use MTRRs here; the Xserver or userspace app should
1132 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001133 */
Eric Anholt673a3942008-07-30 12:06:12 -07001134 .driver_features =
1135 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001136 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001137 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001138 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001139 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001140 .lastclose = i915_driver_lastclose,
1141 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001142 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001143
1144 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1145 .suspend = i915_suspend,
1146 .resume = i915_resume,
1147
Dave Airliecda17382005-07-10 17:31:26 +10001148 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001149 .master_create = i915_master_create,
1150 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001151#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001152 .debugfs_init = i915_debugfs_init,
1153 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001154#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001155 .gem_init_object = i915_gem_init_object,
1156 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001157 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001158
1159 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1160 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1161 .gem_prime_export = i915_gem_prime_export,
1162 .gem_prime_import = i915_gem_prime_import,
1163
Dave Airlieff72145b2011-02-07 12:16:14 +10001164 .dumb_create = i915_gem_dumb_create,
1165 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001166 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001168 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001169 .name = DRIVER_NAME,
1170 .desc = DRIVER_DESC,
1171 .date = DRIVER_DATE,
1172 .major = DRIVER_MAJOR,
1173 .minor = DRIVER_MINOR,
1174 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175};
1176
Dave Airlie8410ea32010-12-15 03:16:38 +10001177static struct pci_driver i915_pci_driver = {
1178 .name = DRIVER_NAME,
1179 .id_table = pciidlist,
1180 .probe = i915_pci_probe,
1181 .remove = i915_pci_remove,
1182 .driver.pm = &i915_pm_ops,
1183};
1184
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185static int __init i915_init(void)
1186{
1187 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001188
1189 /*
1190 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1191 * explicitly disabled with the module pararmeter.
1192 *
1193 * Otherwise, just follow the parameter (defaulting to off).
1194 *
1195 * Allow optional vga_text_mode_force boot option to override
1196 * the default behavior.
1197 */
1198#if defined(CONFIG_DRM_I915_KMS)
1199 if (i915_modeset != 0)
1200 driver.driver_features |= DRIVER_MODESET;
1201#endif
1202 if (i915_modeset == 1)
1203 driver.driver_features |= DRIVER_MODESET;
1204
1205#ifdef CONFIG_VGA_CONSOLE
1206 if (vgacon_text_force() && i915_modeset == -1)
1207 driver.driver_features &= ~DRIVER_MODESET;
1208#endif
1209
Chris Wilson3885c6b2011-01-23 10:45:14 +00001210 if (!(driver.driver_features & DRIVER_MODESET))
1211 driver.get_vblank_timestamp = NULL;
1212
Dave Airlie8410ea32010-12-15 03:16:38 +10001213 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214}
1215
1216static void __exit i915_exit(void)
1217{
Dave Airlie8410ea32010-12-15 03:16:38 +10001218 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219}
1220
1221module_init(i915_init);
1222module_exit(i915_exit);
1223
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001224MODULE_AUTHOR(DRIVER_AUTHOR);
1225MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001227
Jesse Barnesb7d84092012-03-22 14:38:43 -07001228/* We give fast paths for the really cool registers */
1229#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001230 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1231 ((reg) < 0x40000) && \
1232 ((reg) != FORCEWAKE))
Daniel Vettera8b13972012-10-18 14:16:09 +02001233static void
1234ilk_dummy_write(struct drm_i915_private *dev_priv)
1235{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01001236 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1237 * the chip from rc6 before touching it for real. MI_MODE is masked,
1238 * hence harmless to write 0 into. */
Daniel Vettera8b13972012-10-18 14:16:09 +02001239 I915_WRITE_NOTRACE(MI_MODE, 0);
1240}
1241
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001242static void
1243hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1244{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001245 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001246 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001247 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1248 reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001249 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001250 }
1251}
1252
1253static void
1254hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1255{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001256 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001257 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001258 DRM_ERROR("Unclaimed write to %x\n", reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001259 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001260 }
1261}
1262
Andi Kleenf7000882011-10-13 16:08:51 -07001263#define __i915_read(x, y) \
1264u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1265 u##x val = 0; \
Daniel Vettera8b13972012-10-18 14:16:09 +02001266 if (IS_GEN5(dev_priv->dev)) \
1267 ilk_dummy_write(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001268 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001269 unsigned long irqflags; \
1270 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1271 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001272 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001273 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001274 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001275 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001276 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001277 } else { \
1278 val = read##y(dev_priv->regs + reg); \
1279 } \
1280 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1281 return val; \
1282}
1283
1284__i915_read(8, b)
1285__i915_read(16, w)
1286__i915_read(32, l)
1287__i915_read(64, q)
1288#undef __i915_read
1289
1290#define __i915_write(x, y) \
1291void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001292 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001293 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1294 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001295 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001296 } \
Daniel Vettera8b13972012-10-18 14:16:09 +02001297 if (IS_GEN5(dev_priv->dev)) \
1298 ilk_dummy_write(dev_priv); \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001299 hsw_unclaimed_reg_clear(dev_priv, reg); \
Ville Syrjäläfe31b572013-01-25 21:44:47 +02001300 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001301 if (unlikely(__fifo_ret)) { \
1302 gen6_gt_check_fifodbg(dev_priv); \
1303 } \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001304 hsw_unclaimed_reg_check(dev_priv, reg); \
Andi Kleenf7000882011-10-13 16:08:51 -07001305}
1306__i915_write(8, b)
1307__i915_write(16, w)
1308__i915_write(32, l)
1309__i915_write(64, q)
1310#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001311
1312static const struct register_whitelist {
1313 uint64_t offset;
1314 uint32_t size;
1315 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1316} whitelist[] = {
1317 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1318};
1319
1320int i915_reg_read_ioctl(struct drm_device *dev,
1321 void *data, struct drm_file *file)
1322{
1323 struct drm_i915_private *dev_priv = dev->dev_private;
1324 struct drm_i915_reg_read *reg = data;
1325 struct register_whitelist const *entry = whitelist;
1326 int i;
1327
1328 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1329 if (entry->offset == reg->offset &&
1330 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1331 break;
1332 }
1333
1334 if (i == ARRAY_SIZE(whitelist))
1335 return -EINVAL;
1336
1337 switch (entry->size) {
1338 case 8:
1339 reg->val = I915_READ64(reg->offset);
1340 break;
1341 case 4:
1342 reg->val = I915_READ(reg->offset);
1343 break;
1344 case 2:
1345 reg->val = I915_READ16(reg->offset);
1346 break;
1347 case 1:
1348 reg->val = I915_READ8(reg->offset);
1349 break;
1350 default:
1351 WARN_ON(1);
1352 return -EINVAL;
1353 }
1354
1355 return 0;
1356}