blob: 928b6677759db4a91b6c548fcf39a8308c73de86 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080040#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041
Ben Widawskya35d9d32011-07-13 14:38:17 -070042static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080043module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070044MODULE_PARM_DESC(modeset,
45 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
46 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Ben Widawskya35d9d32011-07-13 14:38:17 -070048unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080049module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Ben Widawskya35d9d32011-07-13 14:38:17 -070051int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000052module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070053MODULE_PARM_DESC(panel_ignore_lid,
54 "Override lid status (0=autodetect [default], 1=lid open, "
55 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000056
Ben Widawskya35d9d32011-07-13 14:38:17 -070057unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000058module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070059MODULE_PARM_DESC(powersave,
60 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070061
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080062int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000063module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070064MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080065 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000066
Keith Packardc0f372b32011-11-16 22:24:52 -080067int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070068module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070069MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030070 "Enable power-saving render C-state 6. "
71 "Different stages can be selected via bitmask values "
72 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
73 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
74 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000075
Keith Packard4415e632011-11-09 09:57:50 -080076int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070077module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070078MODULE_PARM_DESC(i915_enable_fbc,
79 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070080 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070081
Ben Widawskya35d9d32011-07-13 14:38:17 -070082unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000083module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070084MODULE_PARM_DESC(lvds_downclock,
85 "Use panel (LVDS/eDP) downclocking for power savings "
86 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000087
Takashi Iwai121d5272012-03-20 13:07:06 +010088int i915_lvds_channel_mode __read_mostly;
89module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
90MODULE_PARM_DESC(lvds_channel_mode,
91 "Specify LVDS channel mode "
92 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
93
Keith Packard4415e632011-11-09 09:57:50 -080094int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000095module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070096MODULE_PARM_DESC(lvds_use_ssc,
97 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070098 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000099
Ben Widawskya35d9d32011-07-13 14:38:17 -0700100int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000101module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700102MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100103 "Override/Ignore selection of SDVO panel mode in the VBT "
104 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000105
Ben Widawskya35d9d32011-07-13 14:38:17 -0700106static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000107module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700108MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000109
Ben Widawskya35d9d32011-07-13 14:38:17 -0700110bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700111module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700112MODULE_PARM_DESC(enable_hangcheck,
113 "Periodically check GPU activity for detecting hangs. "
114 "WARNING: Disabling this can cause system wide hangs. "
115 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700116
Daniel Vetter650dc072012-04-02 10:08:35 +0200117int i915_enable_ppgtt __read_mostly = -1;
118module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100119MODULE_PARM_DESC(i915_enable_ppgtt,
120 "Enable PPGTT (default: true)");
121
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500122static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800123extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500124
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500125#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200126 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000127 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500128 .vendor = 0x8086, \
129 .device = id, \
130 .subvendor = PCI_ANY_ID, \
131 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100136 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100140 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100141 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100145 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400146 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500148};
149
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200150static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100151 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100152 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500153};
154
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200155static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200159static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100160 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500161 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100162 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100163 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500164};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200165static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100166 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100167 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500168};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100170 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500171 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100172 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100173 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500174};
175
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200176static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100177 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100178 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100179 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500180};
181
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200182static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100183 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000184 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100185 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100186 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100190 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100191 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100192 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500193};
194
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200195static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100196 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100197 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800198 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199};
200
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200201static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100202 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000203 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100204 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100205 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800206 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500207};
208
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200209static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100210 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100211 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100212 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500213};
214
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200215static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100216 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200217 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800218 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300219 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500220};
221
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200222static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100223 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000224 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700225 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800226 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300227 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500228};
229
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200230static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100231 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100232 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100233 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100234 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200235 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300236 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200237 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800238};
239
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200240static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100241 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100242 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800243 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100244 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100245 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200246 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300247 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200248 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800249};
250
Jesse Barnesc76b6152011-04-28 14:32:07 -0700251static const struct intel_device_info intel_ivybridge_d_info = {
252 .is_ivybridge = 1, .gen = 7,
253 .need_gfx_hws = 1, .has_hotplug = 1,
254 .has_bsd_ring = 1,
255 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200256 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300257 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200258 .has_force_wake = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700259};
260
261static const struct intel_device_info intel_ivybridge_m_info = {
262 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
263 .need_gfx_hws = 1, .has_hotplug = 1,
264 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
265 .has_bsd_ring = 1,
266 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200267 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300268 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200269 .has_force_wake = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700270};
271
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700272static const struct intel_device_info intel_valleyview_m_info = {
273 .gen = 7, .is_mobile = 1,
274 .need_gfx_hws = 1, .has_hotplug = 1,
275 .has_fbc = 0,
276 .has_bsd_ring = 1,
277 .has_blt_ring = 1,
278 .is_valleyview = 1,
279};
280
281static const struct intel_device_info intel_valleyview_d_info = {
282 .gen = 7,
283 .need_gfx_hws = 1, .has_hotplug = 1,
284 .has_fbc = 0,
285 .has_bsd_ring = 1,
286 .has_blt_ring = 1,
287 .is_valleyview = 1,
288};
289
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300290static const struct intel_device_info intel_haswell_d_info = {
291 .is_haswell = 1, .gen = 7,
292 .need_gfx_hws = 1, .has_hotplug = 1,
293 .has_bsd_ring = 1,
294 .has_blt_ring = 1,
295 .has_llc = 1,
296 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200297 .has_force_wake = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300298};
299
300static const struct intel_device_info intel_haswell_m_info = {
301 .is_haswell = 1, .gen = 7, .is_mobile = 1,
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .has_bsd_ring = 1,
304 .has_blt_ring = 1,
305 .has_llc = 1,
306 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200307 .has_force_wake = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500308};
309
Chris Wilson6103da02010-07-05 18:01:47 +0100310static const struct pci_device_id pciidlist[] = { /* aka */
311 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
312 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
313 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400314 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100315 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
316 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
317 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
318 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
319 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
320 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
321 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
322 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
323 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
324 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
325 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
326 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
327 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
328 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
329 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
330 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
331 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
332 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
333 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
334 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
335 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
336 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100337 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500338 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
339 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
340 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
341 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800342 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800343 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
344 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800345 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800346 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800347 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800348 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700349 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
350 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
351 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
352 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
353 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300354 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300355 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
356 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
357 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
358 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
359 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
360 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
361 INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
Jesse Barnesff049b62012-06-20 10:53:13 -0700362 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
363 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
364 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500365 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Jesse Barnes79e53942008-11-07 14:24:08 -0800368#if defined(CONFIG_DRM_I915_KMS)
369MODULE_DEVICE_TABLE(pci, pciidlist);
370#endif
371
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800372#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700373#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800374#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700375#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300376#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800377
Akshay Joshi0206e352011-08-16 15:34:10 -0400378void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
381 struct pci_dev *pch;
382
383 /*
384 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
385 * make graphics device passthrough work easy for VMM, that only
386 * need to expose ISA bridge to let driver know the real hardware
387 * underneath. This is a requirement from virtualization team.
388 */
389 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
390 if (pch) {
391 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
392 int id;
393 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
394
Jesse Barnes90711d52011-04-28 14:48:02 -0700395 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
396 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100397 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700398 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
399 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800400 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100401 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800402 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700403 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
404 /* PantherPoint is CPT compatible */
405 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100406 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700407 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300408 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
409 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100410 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300411 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800412 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100413 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800414 }
415 pci_dev_put(pch);
416 }
417}
418
Ben Widawsky2911a352012-04-05 14:47:36 -0700419bool i915_semaphore_is_enabled(struct drm_device *dev)
420{
421 if (INTEL_INFO(dev)->gen < 6)
422 return 0;
423
424 if (i915_semaphores >= 0)
425 return i915_semaphores;
426
Daniel Vetter59de3292012-04-02 20:48:43 +0200427#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700428 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200429 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
430 return false;
431#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700432
433 return 1;
434}
435
Chris Wilson990bbda2012-07-02 11:51:02 -0300436static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000437{
Chris Wilson990bbda2012-07-02 11:51:02 -0300438 if (wait_for_atomic_us((I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0, 500))
439 DRM_ERROR("Force wake wait timed out\n");
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000440
441 I915_WRITE_NOTRACE(FORCEWAKE, 1);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000442
Chris Wilson990bbda2012-07-02 11:51:02 -0300443 if (wait_for_atomic_us((I915_READ_NOTRACE(FORCEWAKE_ACK) & 1), 500))
444 DRM_ERROR("Force wake wait timed out\n");
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000445}
446
Chris Wilson990bbda2012-07-02 11:51:02 -0300447static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
Keith Packard8d715f02011-11-18 20:39:01 -0800448{
Chris Wilson990bbda2012-07-02 11:51:02 -0300449 if (wait_for_atomic_us((I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0, 500))
450 DRM_ERROR("Force wake wait timed out\n");
Keith Packard8d715f02011-11-18 20:39:01 -0800451
Daniel Vetter6b26c862012-04-24 14:04:12 +0200452 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
Keith Packard8d715f02011-11-18 20:39:01 -0800453
Chris Wilson990bbda2012-07-02 11:51:02 -0300454 if (wait_for_atomic_us((I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1), 500))
455 DRM_ERROR("Force wake wait timed out\n");
Keith Packard8d715f02011-11-18 20:39:01 -0800456}
457
Ben Widawskyfcca7922011-04-25 11:23:07 -0700458/*
459 * Generally this is called implicitly by the register read function. However,
460 * if some sequence requires the GT to not power down then this function should
461 * be called at the beginning of the sequence followed by a call to
462 * gen6_gt_force_wake_put() at the end of the sequence.
463 */
464void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
465{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100466 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700467
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100468 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
469 if (dev_priv->forcewake_count++ == 0)
Chris Wilson990bbda2012-07-02 11:51:02 -0300470 dev_priv->gt.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100471 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700472}
473
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100474static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
475{
476 u32 gtfifodbg;
477 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
478 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
479 "MMIO read or write has been dropped %x\n", gtfifodbg))
480 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
481}
482
Chris Wilson990bbda2012-07-02 11:51:02 -0300483static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000484{
485 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100486 /* The below doubles as a POSTING_READ */
487 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000488}
489
Chris Wilson990bbda2012-07-02 11:51:02 -0300490static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
Keith Packard8d715f02011-11-18 20:39:01 -0800491{
Daniel Vetter6b26c862012-04-24 14:04:12 +0200492 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100493 /* The below doubles as a POSTING_READ */
494 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800495}
496
Ben Widawskyfcca7922011-04-25 11:23:07 -0700497/*
498 * see gen6_gt_force_wake_get()
499 */
500void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
501{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100502 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700503
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100504 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
505 if (--dev_priv->forcewake_count == 0)
Chris Wilson990bbda2012-07-02 11:51:02 -0300506 dev_priv->gt.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100507 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700508}
509
Ben Widawsky67a37442012-02-09 10:15:20 +0100510int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000511{
Ben Widawsky67a37442012-02-09 10:15:20 +0100512 int ret = 0;
513
Akshay Joshi0206e352011-08-16 15:34:10 -0400514 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100515 int loop = 500;
516 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
517 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
518 udelay(10);
519 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
520 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100521 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
522 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100523 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000524 }
Chris Wilson957367202011-05-12 22:17:09 +0100525 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100526
527 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000528}
529
Chris Wilson990bbda2012-07-02 11:51:02 -0300530static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
Jesse Barnes575155a2012-03-28 13:39:37 -0700531{
Jesse Barnes575155a2012-03-28 13:39:37 -0700532 /* Already awake? */
533 if ((I915_READ(0x130094) & 0xa1) == 0xa1)
534 return;
535
536 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
537 POSTING_READ(FORCEWAKE_VLV);
538
Chris Wilson990bbda2012-07-02 11:51:02 -0300539 if (wait_for_atomic_us((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1), 500))
540 DRM_ERROR("Force wake wait timed out\n");
Jesse Barnes575155a2012-03-28 13:39:37 -0700541}
542
Chris Wilson990bbda2012-07-02 11:51:02 -0300543static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
Jesse Barnes575155a2012-03-28 13:39:37 -0700544{
545 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
546 /* FIXME: confirm VLV behavior with Punit folks */
547 POSTING_READ(FORCEWAKE_VLV);
548}
549
Chris Wilson990bbda2012-07-02 11:51:02 -0300550void intel_gt_init(struct drm_device *dev)
551{
552 struct drm_i915_private *dev_priv = dev->dev_private;
553
554 spin_lock_init(&dev_priv->gt_lock);
555
556 if (IS_VALLEYVIEW(dev)) {
557 dev_priv->gt.force_wake_get = vlv_force_wake_get;
558 dev_priv->gt.force_wake_put = vlv_force_wake_put;
559 } else if (INTEL_INFO(dev)->gen >= 6) {
560 dev_priv->gt.force_wake_get = __gen6_gt_force_wake_get;
561 dev_priv->gt.force_wake_put = __gen6_gt_force_wake_put;
562
563 /* IVB configs may use multi-threaded forcewake */
564 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
565 u32 ecobus;
566
567 /* A small trick here - if the bios hasn't configured
568 * MT forcewake, and if the device is in RC6, then
569 * force_wake_mt_get will not wake the device and the
570 * ECOBUS read will return zero. Which will be
571 * (correctly) interpreted by the test below as MT
572 * forcewake being disabled.
573 */
574 mutex_lock(&dev->struct_mutex);
575 __gen6_gt_force_wake_mt_get(dev_priv);
576 ecobus = I915_READ_NOTRACE(ECOBUS);
577 __gen6_gt_force_wake_mt_put(dev_priv);
578 mutex_unlock(&dev->struct_mutex);
579
580 if (ecobus & FORCEWAKE_MT_ENABLE) {
581 DRM_DEBUG_KMS("Using MT version of forcewake\n");
582 dev_priv->gt.force_wake_get =
583 __gen6_gt_force_wake_mt_get;
584 dev_priv->gt.force_wake_put =
585 __gen6_gt_force_wake_mt_put;
586 }
587 }
588 }
589}
590
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100591static int i915_drm_freeze(struct drm_device *dev)
592{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100593 struct drm_i915_private *dev_priv = dev->dev_private;
594
Dave Airlie5bcf7192010-12-07 09:20:40 +1000595 drm_kms_helper_poll_disable(dev);
596
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100597 pci_save_state(dev->pdev);
598
599 /* If KMS is active, we do the leavevt stuff here */
600 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
601 int error = i915_gem_idle(dev);
602 if (error) {
603 dev_err(&dev->pdev->dev,
604 "GEM idle failed, resume might fail\n");
605 return error;
606 }
607 drm_irq_uninstall(dev);
608 }
609
610 i915_save_state(dev);
611
Chris Wilson44834a62010-08-19 16:09:23 +0100612 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100613
614 /* Modeset on resume, not lid events */
615 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100616
Dave Airlie3fa016a2012-03-28 10:48:49 +0100617 console_lock();
618 intel_fbdev_set_suspend(dev, 1);
619 console_unlock();
620
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100621 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100622}
623
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000624int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100625{
626 int error;
627
628 if (!dev || !dev->dev_private) {
629 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700630 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000631 return -ENODEV;
632 }
633
Dave Airlieb932ccb2008-02-20 10:02:20 +1000634 if (state.event == PM_EVENT_PRETHAW)
635 return 0;
636
Dave Airlie5bcf7192010-12-07 09:20:40 +1000637
638 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
639 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100640
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100641 error = i915_drm_freeze(dev);
642 if (error)
643 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000644
Dave Airlieb932ccb2008-02-20 10:02:20 +1000645 if (state.event == PM_EVENT_SUSPEND) {
646 /* Shut down the device */
647 pci_disable_device(dev->pdev);
648 pci_set_power_state(dev->pdev, PCI_D3hot);
649 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000650
651 return 0;
652}
653
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100654static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000655{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800656 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100657 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100658
Chris Wilsond1c3b172010-12-08 14:26:19 +0000659 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
660 mutex_lock(&dev->struct_mutex);
661 i915_gem_restore_gtt_mappings(dev);
662 mutex_unlock(&dev->struct_mutex);
663 }
664
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100665 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100666 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100667
Jesse Barnes5669fca2009-02-17 15:13:31 -0800668 /* KMS EnterVT equivalent */
669 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson1833b132012-05-09 11:56:28 +0100670 if (HAS_PCH_SPLIT(dev))
671 ironlake_init_pch_refclk(dev);
672
Jesse Barnes5669fca2009-02-17 15:13:31 -0800673 mutex_lock(&dev->struct_mutex);
674 dev_priv->mm.suspended = 0;
675
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100676 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800677 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800678
Chris Wilson1833b132012-05-09 11:56:28 +0100679 intel_modeset_init_hw(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000680 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800681 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100682
Zhao Yakui354ff962009-07-08 14:13:12 +0800683 /* Resume the modeset for every activated CRTC */
Sean Paul927a2f12012-03-23 08:52:58 -0400684 mutex_lock(&dev->mode_config.mutex);
Zhao Yakui354ff962009-07-08 14:13:12 +0800685 drm_helper_resume_force_mode(dev);
Sean Paul927a2f12012-03-23 08:52:58 -0400686 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800687 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800688
Chris Wilson44834a62010-08-19 16:09:23 +0100689 intel_opregion_init(dev);
690
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800691 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700692
Dave Airlie3fa016a2012-03-28 10:48:49 +0100693 console_lock();
694 intel_fbdev_set_suspend(dev, 0);
695 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100696 return error;
697}
698
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000699int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100700{
Chris Wilson6eecba32010-09-08 09:45:11 +0100701 int ret;
702
Dave Airlie5bcf7192010-12-07 09:20:40 +1000703 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
704 return 0;
705
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100706 if (pci_enable_device(dev->pdev))
707 return -EIO;
708
709 pci_set_master(dev->pdev);
710
Chris Wilson6eecba32010-09-08 09:45:11 +0100711 ret = i915_drm_thaw(dev);
712 if (ret)
713 return ret;
714
715 drm_kms_helper_poll_enable(dev);
716 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000717}
718
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200719static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100720{
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
723 if (IS_I85X(dev))
724 return -ENODEV;
725
726 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
727 POSTING_READ(D_STATE);
728
729 if (IS_I830(dev) || IS_845G(dev)) {
730 I915_WRITE(DEBUG_RESET_I830,
731 DEBUG_RESET_DISPLAY |
732 DEBUG_RESET_RENDER |
733 DEBUG_RESET_FULL);
734 POSTING_READ(DEBUG_RESET_I830);
735 msleep(1);
736
737 I915_WRITE(DEBUG_RESET_I830, 0);
738 POSTING_READ(DEBUG_RESET_I830);
739 }
740
741 msleep(1);
742
743 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
744 POSTING_READ(D_STATE);
745
746 return 0;
747}
748
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700749static int i965_reset_complete(struct drm_device *dev)
750{
751 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700752 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200753 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700754}
755
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200756static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700757{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200758 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700759 u8 gdrst;
760
Chris Wilsonae681d92010-10-01 14:57:56 +0100761 /*
762 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
763 * well as the reset bit (GR/bit 0). Setting the GR bit
764 * triggers the reset; when done, the hardware will clear it.
765 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700766 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200767 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200768 gdrst | GRDOM_RENDER |
769 GRDOM_RESET_ENABLE);
770 ret = wait_for(i965_reset_complete(dev), 500);
771 if (ret)
772 return ret;
773
774 /* We can't reset render&media without also resetting display ... */
775 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
776 pci_write_config_byte(dev->pdev, I965_GDRST,
777 gdrst | GRDOM_MEDIA |
778 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700779
780 return wait_for(i965_reset_complete(dev), 500);
781}
782
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200783static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700784{
785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200786 u32 gdrst;
787 int ret;
788
789 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200790 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200791 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
792 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
793 if (ret)
794 return ret;
795
796 /* We can't reset render&media without also resetting display ... */
797 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
798 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
799 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700800 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801}
802
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200803static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800804{
805 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800806 int ret;
807 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800808
Keith Packard286fed42012-01-06 11:44:11 -0800809 /* Hold gt_lock across reset to prevent any register access
810 * with forcewake not set correctly
811 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800812 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800813
814 /* Reset the chip */
815
816 /* GEN6_GDRST is not in the gt power well, no need to check
817 * for fifo space for the write or forcewake the chip for
818 * the read
819 */
820 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
821
822 /* Spin waiting for the device to ack the reset request */
823 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
824
825 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800826 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300827 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800828 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300829 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800830
831 /* Restore fifo count */
832 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
833
Keith Packardb6e45f82012-01-06 11:34:04 -0800834 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
835 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800836}
837
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700838int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200839{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200841 int ret = -ENODEV;
842
843 switch (INTEL_INFO(dev)->gen) {
844 case 7:
845 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200846 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200847 break;
848 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200849 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200850 break;
851 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200852 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200853 break;
854 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200855 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200856 break;
857 }
858
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200859 /* Also reset the gpu hangman. */
860 if (dev_priv->stop_rings) {
861 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
862 dev_priv->stop_rings = 0;
863 if (ret == -ENODEV) {
864 DRM_ERROR("Reset not implemented, but ignoring "
865 "error for simulated gpu hangs\n");
866 ret = 0;
867 }
868 }
869
Daniel Vetter350d2702012-04-27 15:17:42 +0200870 return ret;
871}
872
Ben Gamari11ed50e2009-09-14 17:48:45 -0400873/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200874 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400875 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400876 *
877 * Reset the chip. Useful if a hang is detected. Returns zero on successful
878 * reset or otherwise an error code.
879 *
880 * Procedure is fairly simple:
881 * - reset the chip using the reset reg
882 * - re-init context state
883 * - re-init hardware status page
884 * - re-init ring buffer
885 * - re-init interrupt state
886 * - re-init display
887 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200888int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400889{
890 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700891 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400892
Chris Wilsond78cb502010-12-23 13:33:15 +0000893 if (!i915_try_reset)
894 return 0;
895
Chris Wilson340479a2010-12-04 18:17:15 +0000896 if (!mutex_trylock(&dev->struct_mutex))
897 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400898
Chris Wilson069efc12010-09-30 16:53:18 +0100899 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400900
Chris Wilsonf803aa52010-09-19 12:38:26 +0100901 ret = -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200902 if (get_seconds() - dev_priv->last_gpu_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100903 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200904 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200905 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200906
Chris Wilsonae681d92010-10-01 14:57:56 +0100907 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700908 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100909 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100910 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100911 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400912 }
913
914 /* Ok, now get things going again... */
915
916 /*
917 * Everything depends on having the GTT running, so we need to start
918 * there. Fortunately we don't need to do this unless we reset the
919 * chip at a PCI level.
920 *
921 * Next we need to restore the context, but we don't use those
922 * yet either...
923 *
924 * Ring buffer needs to be re-initialized in the KMS case, or if X
925 * was running at the time of the reset (i.e. we weren't VT
926 * switched away).
927 */
928 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800929 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100930 struct intel_ring_buffer *ring;
931 int i;
932
Ben Gamari11ed50e2009-09-14 17:48:45 -0400933 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800934
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100935 i915_gem_init_swizzling(dev);
936
Chris Wilsonb4519512012-05-11 14:29:30 +0100937 for_each_ring(ring, dev_priv, i)
938 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800939
Ben Widawsky254f9652012-06-04 14:42:42 -0700940 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +0100941 i915_gem_init_ppgtt(dev);
942
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200943 /*
944 * It would make sense to re-init all the other hw state, at
945 * least the rps/rc6/emon init done within modeset_init_hw. For
946 * some unknown reason, this blows up my ilk, so don't.
947 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200948
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200950
Ben Gamari11ed50e2009-09-14 17:48:45 -0400951 drm_irq_uninstall(dev);
952 drm_irq_install(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200953 } else {
954 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400955 }
956
Ben Gamari11ed50e2009-09-14 17:48:45 -0400957 return 0;
958}
959
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500960static int __devinit
961i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
962{
Daniel Vetter01a06852012-06-25 15:58:49 +0200963 struct intel_device_info *intel_info =
964 (struct intel_device_info *) ent->driver_data;
965
Chris Wilson5fe49d82011-02-01 19:43:02 +0000966 /* Only bind to function 0 of the device. Early generations
967 * used function 1 as a placeholder for multi-head. This causes
968 * us confusion instead, especially on the systems where both
969 * functions have the same PCI-ID!
970 */
971 if (PCI_FUNC(pdev->devfn))
972 return -ENODEV;
973
Daniel Vetter01a06852012-06-25 15:58:49 +0200974 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
975 * implementation for gen3 (and only gen3) that used legacy drm maps
976 * (gasp!) to share buffers between X and the client. Hence we need to
977 * keep around the fake agp stuff for gen3, even when kms is enabled. */
978 if (intel_info->gen != 3) {
979 driver.driver_features &=
980 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
981 } else if (!intel_agp_enabled) {
982 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
983 return -ENODEV;
984 }
985
Jordan Crousedcdb1672010-05-27 13:40:25 -0600986 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500987}
988
989static void
990i915_pci_remove(struct pci_dev *pdev)
991{
992 struct drm_device *dev = pci_get_drvdata(pdev);
993
994 drm_put_dev(dev);
995}
996
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100997static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500998{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100999 struct pci_dev *pdev = to_pci_dev(dev);
1000 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1001 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001002
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001003 if (!drm_dev || !drm_dev->dev_private) {
1004 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1005 return -ENODEV;
1006 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001007
Dave Airlie5bcf7192010-12-07 09:20:40 +10001008 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1009 return 0;
1010
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001011 error = i915_drm_freeze(drm_dev);
1012 if (error)
1013 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001014
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001015 pci_disable_device(pdev);
1016 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001017
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001018 return 0;
1019}
1020
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001021static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001022{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001023 struct pci_dev *pdev = to_pci_dev(dev);
1024 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1025
1026 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001027}
1028
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001029static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001030{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001031 struct pci_dev *pdev = to_pci_dev(dev);
1032 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1033
1034 if (!drm_dev || !drm_dev->dev_private) {
1035 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1036 return -ENODEV;
1037 }
1038
1039 return i915_drm_freeze(drm_dev);
1040}
1041
1042static int i915_pm_thaw(struct device *dev)
1043{
1044 struct pci_dev *pdev = to_pci_dev(dev);
1045 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1046
1047 return i915_drm_thaw(drm_dev);
1048}
1049
1050static int i915_pm_poweroff(struct device *dev)
1051{
1052 struct pci_dev *pdev = to_pci_dev(dev);
1053 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001054
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001055 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001056}
1057
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001058static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001059 .suspend = i915_pm_suspend,
1060 .resume = i915_pm_resume,
1061 .freeze = i915_pm_freeze,
1062 .thaw = i915_pm_thaw,
1063 .poweroff = i915_pm_poweroff,
1064 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001065};
1066
Laurent Pinchart78b68552012-05-17 13:27:22 +02001067static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001068 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001069 .open = drm_gem_vm_open,
1070 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001071};
1072
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001073static const struct file_operations i915_driver_fops = {
1074 .owner = THIS_MODULE,
1075 .open = drm_open,
1076 .release = drm_release,
1077 .unlocked_ioctl = drm_ioctl,
1078 .mmap = drm_gem_mmap,
1079 .poll = drm_poll,
1080 .fasync = drm_fasync,
1081 .read = drm_read,
1082#ifdef CONFIG_COMPAT
1083 .compat_ioctl = i915_compat_ioctl,
1084#endif
1085 .llseek = noop_llseek,
1086};
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001089 /* Don't use MTRRs here; the Xserver or userspace app should
1090 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001091 */
Eric Anholt673a3942008-07-30 12:06:12 -07001092 .driver_features =
1093 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001094 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001095 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001096 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001097 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001098 .lastclose = i915_driver_lastclose,
1099 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001100 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001101
1102 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1103 .suspend = i915_suspend,
1104 .resume = i915_resume,
1105
Dave Airliecda17382005-07-10 17:31:26 +10001106 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001108 .master_create = i915_master_create,
1109 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001110#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001111 .debugfs_init = i915_debugfs_init,
1112 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001113#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001114 .gem_init_object = i915_gem_init_object,
1115 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001117
1118 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1119 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1120 .gem_prime_export = i915_gem_prime_export,
1121 .gem_prime_import = i915_gem_prime_import,
1122
Dave Airlieff72145b2011-02-07 12:16:14 +10001123 .dumb_create = i915_gem_dumb_create,
1124 .dumb_map_offset = i915_gem_mmap_gtt,
1125 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001127 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001128 .name = DRIVER_NAME,
1129 .desc = DRIVER_DESC,
1130 .date = DRIVER_DATE,
1131 .major = DRIVER_MAJOR,
1132 .minor = DRIVER_MINOR,
1133 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134};
1135
Dave Airlie8410ea32010-12-15 03:16:38 +10001136static struct pci_driver i915_pci_driver = {
1137 .name = DRIVER_NAME,
1138 .id_table = pciidlist,
1139 .probe = i915_pci_probe,
1140 .remove = i915_pci_remove,
1141 .driver.pm = &i915_pm_ops,
1142};
1143
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144static int __init i915_init(void)
1145{
1146 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001147
1148 /*
1149 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1150 * explicitly disabled with the module pararmeter.
1151 *
1152 * Otherwise, just follow the parameter (defaulting to off).
1153 *
1154 * Allow optional vga_text_mode_force boot option to override
1155 * the default behavior.
1156 */
1157#if defined(CONFIG_DRM_I915_KMS)
1158 if (i915_modeset != 0)
1159 driver.driver_features |= DRIVER_MODESET;
1160#endif
1161 if (i915_modeset == 1)
1162 driver.driver_features |= DRIVER_MODESET;
1163
1164#ifdef CONFIG_VGA_CONSOLE
1165 if (vgacon_text_force() && i915_modeset == -1)
1166 driver.driver_features &= ~DRIVER_MODESET;
1167#endif
1168
Chris Wilson3885c6b2011-01-23 10:45:14 +00001169 if (!(driver.driver_features & DRIVER_MODESET))
1170 driver.get_vblank_timestamp = NULL;
1171
Dave Airlie8410ea32010-12-15 03:16:38 +10001172 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173}
1174
1175static void __exit i915_exit(void)
1176{
Dave Airlie8410ea32010-12-15 03:16:38 +10001177 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178}
1179
1180module_init(i915_init);
1181module_exit(i915_exit);
1182
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001183MODULE_AUTHOR(DRIVER_AUTHOR);
1184MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001186
Jesse Barnesb7d84092012-03-22 14:38:43 -07001187/* We give fast paths for the really cool registers */
1188#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001189 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1190 ((reg) < 0x40000) && \
1191 ((reg) != FORCEWAKE))
Jesse Barnesb7d84092012-03-22 14:38:43 -07001192
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001193static bool IS_DISPLAYREG(u32 reg)
1194{
1195 /*
1196 * This should make it easier to transition modules over to the
1197 * new register block scheme, since we can do it incrementally.
1198 */
1199 if (reg >= 0x180000)
1200 return false;
1201
1202 if (reg >= RENDER_RING_BASE &&
1203 reg < RENDER_RING_BASE + 0xff)
1204 return false;
1205 if (reg >= GEN6_BSD_RING_BASE &&
1206 reg < GEN6_BSD_RING_BASE + 0xff)
1207 return false;
1208 if (reg >= BLT_RING_BASE &&
1209 reg < BLT_RING_BASE + 0xff)
1210 return false;
1211
1212 if (reg == PGTBL_ER)
1213 return false;
1214
1215 if (reg >= IPEIR_I965 &&
1216 reg < HWSTAM)
1217 return false;
1218
1219 if (reg == MI_MODE)
1220 return false;
1221
1222 if (reg == GFX_MODE_GEN7)
1223 return false;
1224
1225 if (reg == RENDER_HWS_PGA_GEN7 ||
1226 reg == BSD_HWS_PGA_GEN7 ||
1227 reg == BLT_HWS_PGA_GEN7)
1228 return false;
1229
1230 if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
1231 reg == GEN6_BSD_RNCID)
1232 return false;
1233
1234 if (reg == GEN6_BLITTER_ECOSKPD)
1235 return false;
1236
1237 if (reg >= 0x4000c &&
1238 reg <= 0x4002c)
1239 return false;
1240
1241 if (reg >= 0x4f000 &&
1242 reg <= 0x4f08f)
1243 return false;
1244
1245 if (reg >= 0x4f100 &&
1246 reg <= 0x4f11f)
1247 return false;
1248
1249 if (reg >= VLV_MASTER_IER &&
1250 reg <= GEN6_PMIER)
1251 return false;
1252
1253 if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
1254 reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
1255 return false;
1256
1257 if (reg >= VLV_IIR_RW &&
1258 reg <= VLV_ISR)
1259 return false;
1260
1261 if (reg == FORCEWAKE_VLV ||
1262 reg == FORCEWAKE_ACK_VLV)
1263 return false;
1264
1265 if (reg == GEN6_GDRST)
1266 return false;
1267
1268 return true;
1269}
1270
Andi Kleenf7000882011-10-13 16:08:51 -07001271#define __i915_read(x, y) \
1272u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1273 u##x val = 0; \
1274 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001275 unsigned long irqflags; \
1276 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1277 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001278 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001279 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001280 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001281 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001282 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001283 } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1284 val = read##y(dev_priv->regs + reg + 0x180000); \
Andi Kleenf7000882011-10-13 16:08:51 -07001285 } else { \
1286 val = read##y(dev_priv->regs + reg); \
1287 } \
1288 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1289 return val; \
1290}
1291
1292__i915_read(8, b)
1293__i915_read(16, w)
1294__i915_read(32, l)
1295__i915_read(64, q)
1296#undef __i915_read
1297
1298#define __i915_write(x, y) \
1299void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001300 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001301 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1302 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001303 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001304 } \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001305 if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1306 write##y(val, dev_priv->regs + reg + 0x180000); \
1307 } else { \
1308 write##y(val, dev_priv->regs + reg); \
1309 } \
Ben Widawsky67a37442012-02-09 10:15:20 +01001310 if (unlikely(__fifo_ret)) { \
1311 gen6_gt_check_fifodbg(dev_priv); \
1312 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001313}
1314__i915_write(8, b)
1315__i915_write(16, w)
1316__i915_write(32, l)
1317__i915_write(64, q)
1318#undef __i915_write