blob: bd92e7d47653103ab5a0f752cb36dcd7ec5d8b38 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000124 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125
Paulo Zanoni2124b722013-03-22 14:07:23 -0300126int i915_disable_power_well __read_mostly = 0;
127module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128MODULE_PARM_DESC(disable_power_well,
129 "Disable the power well when possible (default: false)");
130
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500131static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800132extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500133
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500134#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200135 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000136 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500137 .vendor = 0x8086, \
138 .device = id, \
139 .subvendor = PCI_ANY_ID, \
140 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500142
Ben Widawsky999bcde2013-04-05 13:12:45 -0700143#define INTEL_QUANTA_VGA_DEVICE(info) { \
144 .class = PCI_BASE_CLASS_DISPLAY << 16, \
145 .class_mask = 0xff0000, \
146 .vendor = 0x8086, \
147 .device = 0x16a, \
148 .subvendor = 0x152d, \
149 .subdevice = 0x8990, \
150 .driver_data = (unsigned long) info }
151
152
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200153static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700154 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100155 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500156};
157
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100160 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400165 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100171 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500172};
173
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200174static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700175 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100176 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200178static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700179 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500180 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100181 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100182 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500183};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200184static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700185 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100186 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700189 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500190 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100191 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100192 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500193};
194
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200195static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700196 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100197 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100198 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199};
200
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200201static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700202 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000203 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100204 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100205 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700209 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100210 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100211 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700215 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100216 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800217 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218};
219
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200220static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700221 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000222 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100223 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100224 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800225 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226};
227
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200228static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700229 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100230 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100231 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500232};
233
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200234static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700235 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200236 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800237 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500238};
239
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200240static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700241 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000242 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700243 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800244 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500245};
246
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200247static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700248 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100249 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100250 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100251 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200252 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200253 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800254};
255
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200256static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700257 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100258 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800259 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100260 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100261 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200262 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200263 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800264};
265
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700266#define GEN7_FEATURES \
267 .gen = 7, .num_pipes = 3, \
268 .need_gfx_hws = 1, .has_hotplug = 1, \
269 .has_bsd_ring = 1, \
270 .has_blt_ring = 1, \
271 .has_llc = 1, \
272 .has_force_wake = 1
273
Jesse Barnesc76b6152011-04-28 14:32:07 -0700274static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700275 GEN7_FEATURES,
276 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700277};
278
279static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_ivybridge = 1,
282 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700283};
284
Ben Widawsky999bcde2013-04-05 13:12:45 -0700285static const struct intel_device_info intel_ivybridge_q_info = {
286 GEN7_FEATURES,
287 .is_ivybridge = 1,
288 .num_pipes = 0, /* legal, last one wins */
289};
290
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700291static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700292 GEN7_FEATURES,
293 .is_mobile = 1,
294 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700295 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200296 .display_mmio_offset = VLV_DISPLAY_BASE,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700297};
298
299static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700300 GEN7_FEATURES,
301 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700302 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200303 .display_mmio_offset = VLV_DISPLAY_BASE,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700304};
305
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300306static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700307 GEN7_FEATURES,
308 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300309};
310
311static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700312 GEN7_FEATURES,
313 .is_haswell = 1,
314 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500315};
316
Chris Wilson6103da02010-07-05 18:01:47 +0100317static const struct pci_device_id pciidlist[] = { /* aka */
318 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
319 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
320 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400321 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100322 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
323 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
324 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
325 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
326 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
327 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
328 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
329 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
330 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
331 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
332 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
333 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
334 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
335 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
336 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
337 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
338 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
339 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
340 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
341 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
342 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
343 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100344 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500345 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
346 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
347 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
348 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800349 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800350 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
351 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800352 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800353 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800354 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800355 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700356 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
357 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
358 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
359 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
360 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700361 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300362 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300363 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
364 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300365 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300366 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
367 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300368 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300369 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
370 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300371 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
372 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
373 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
374 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
375 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
376 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
377 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
378 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
379 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
380 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
381 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
382 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
383 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
384 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
385 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
386 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
387 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
388 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
389 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800390 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
391 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300392 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800393 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
394 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300395 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800396 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
397 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300398 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
Jesse Barnesff049b62012-06-20 10:53:13 -0700399 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800400 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
401 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
402 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700403 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
404 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500405 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406};
407
Jesse Barnes79e53942008-11-07 14:24:08 -0800408#if defined(CONFIG_DRM_I915_KMS)
409MODULE_DEVICE_TABLE(pci, pciidlist);
410#endif
411
Akshay Joshi0206e352011-08-16 15:34:10 -0400412void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800413{
414 struct drm_i915_private *dev_priv = dev->dev_private;
415 struct pci_dev *pch;
416
Ben Widawskyce1bb322013-04-05 13:12:44 -0700417 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
418 * (which really amounts to a PCH but no South Display).
419 */
420 if (INTEL_INFO(dev)->num_pipes == 0) {
421 dev_priv->pch_type = PCH_NOP;
422 dev_priv->num_pch_pll = 0;
423 return;
424 }
425
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800426 /*
427 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
428 * make graphics device passthrough work easy for VMM, that only
429 * need to expose ISA bridge to let driver know the real hardware
430 * underneath. This is a requirement from virtualization team.
431 */
432 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
433 if (pch) {
434 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200435 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800436 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200437 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800438
Jesse Barnes90711d52011-04-28 14:48:02 -0700439 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
440 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100441 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700442 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100443 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700444 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800445 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100446 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800447 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100448 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700449 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
450 /* PantherPoint is CPT compatible */
451 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100452 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700453 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100454 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300455 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
456 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100457 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300458 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100459 WARN_ON(!IS_HASWELL(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200460 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
461 dev_priv->pch_type = PCH_LPT;
462 dev_priv->num_pch_pll = 0;
463 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
464 WARN_ON(!IS_HASWELL(dev));
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800465 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100466 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800467 }
468 pci_dev_put(pch);
469 }
470}
471
Ben Widawsky2911a352012-04-05 14:47:36 -0700472bool i915_semaphore_is_enabled(struct drm_device *dev)
473{
474 if (INTEL_INFO(dev)->gen < 6)
475 return 0;
476
477 if (i915_semaphores >= 0)
478 return i915_semaphores;
479
Daniel Vetter59de3292012-04-02 20:48:43 +0200480#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700481 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200482 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
483 return false;
484#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700485
486 return 1;
487}
488
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100489static int i915_drm_freeze(struct drm_device *dev)
490{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100491 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700492 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100493
Zhang Ruib8efb172013-02-05 15:41:53 +0800494 /* ignore lid events during suspend */
495 mutex_lock(&dev_priv->modeset_restore_lock);
496 dev_priv->modeset_restore = MODESET_SUSPENDED;
497 mutex_unlock(&dev_priv->modeset_restore_lock);
498
Paulo Zanonicb107992013-01-25 16:59:15 -0200499 intel_set_power_well(dev, true);
500
Dave Airlie5bcf7192010-12-07 09:20:40 +1000501 drm_kms_helper_poll_disable(dev);
502
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100503 pci_save_state(dev->pdev);
504
505 /* If KMS is active, we do the leavevt stuff here */
506 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
507 int error = i915_gem_idle(dev);
508 if (error) {
509 dev_err(&dev->pdev->dev,
510 "GEM idle failed, resume might fail\n");
511 return error;
512 }
Daniel Vettera261b242012-07-26 19:21:47 +0200513
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700514 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
515
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100516 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100517 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700518 /*
519 * Disable CRTCs directly since we want to preserve sw state
520 * for _thaw.
521 */
522 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
523 dev_priv->display.crtc_disable(crtc);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100524 }
525
526 i915_save_state(dev);
527
Chris Wilson44834a62010-08-19 16:09:23 +0100528 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100529
Dave Airlie3fa016a2012-03-28 10:48:49 +0100530 console_lock();
531 intel_fbdev_set_suspend(dev, 1);
532 console_unlock();
533
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100534 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100535}
536
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000537int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100538{
539 int error;
540
541 if (!dev || !dev->dev_private) {
542 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700543 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000544 return -ENODEV;
545 }
546
Dave Airlieb932ccb2008-02-20 10:02:20 +1000547 if (state.event == PM_EVENT_PRETHAW)
548 return 0;
549
Dave Airlie5bcf7192010-12-07 09:20:40 +1000550
551 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
552 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100553
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100554 error = i915_drm_freeze(dev);
555 if (error)
556 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000557
Dave Airlieb932ccb2008-02-20 10:02:20 +1000558 if (state.event == PM_EVENT_SUSPEND) {
559 /* Shut down the device */
560 pci_disable_device(dev->pdev);
561 pci_set_power_state(dev->pdev, PCI_D3hot);
562 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000563
564 return 0;
565}
566
Jesse Barnes073f34d2012-11-02 11:13:59 -0700567void intel_console_resume(struct work_struct *work)
568{
569 struct drm_i915_private *dev_priv =
570 container_of(work, struct drm_i915_private,
571 console_resume_work);
572 struct drm_device *dev = dev_priv->dev;
573
574 console_lock();
575 intel_fbdev_set_suspend(dev, 0);
576 console_unlock();
577}
578
Jesse Barnesbb60b962013-03-26 09:25:46 -0700579static void intel_resume_hotplug(struct drm_device *dev)
580{
581 struct drm_mode_config *mode_config = &dev->mode_config;
582 struct intel_encoder *encoder;
583
584 mutex_lock(&mode_config->mutex);
585 DRM_DEBUG_KMS("running encoder hotplug functions\n");
586
587 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
588 if (encoder->hot_plug)
589 encoder->hot_plug(encoder);
590
591 mutex_unlock(&mode_config->mutex);
592
593 /* Just fire off a uevent and let userspace tell us what to do */
594 drm_helper_hpd_irq_event(dev);
595}
596
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700597static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000598{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800599 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100600 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100601
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100602 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100603 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100604
Jesse Barnes5669fca2009-02-17 15:13:31 -0800605 /* KMS EnterVT equivalent */
606 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200607 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100608
Jesse Barnes5669fca2009-02-17 15:13:31 -0800609 mutex_lock(&dev->struct_mutex);
610 dev_priv->mm.suspended = 0;
611
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100612 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800613 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800614
Daniel Vetter15239092013-03-05 09:50:58 +0100615 /* We need working interrupts for modeset enabling ... */
616 drm_irq_install(dev);
617
Chris Wilson1833b132012-05-09 11:56:28 +0100618 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700619
620 drm_modeset_lock_all(dev);
621 intel_modeset_setup_hw_state(dev, true);
622 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100623
624 /*
625 * ... but also need to make sure that hotplug processing
626 * doesn't cause havoc. Like in the driver load code we don't
627 * bother with the tiny race here where we might loose hotplug
628 * notifications.
629 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100630 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100631 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700632 /* Config may have changed between suspend and resume */
633 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800634 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800635
Chris Wilson44834a62010-08-19 16:09:23 +0100636 intel_opregion_init(dev);
637
Jesse Barnes073f34d2012-11-02 11:13:59 -0700638 /*
639 * The console lock can be pretty contented on resume due
640 * to all the printk activity. Try to keep it out of the hot
641 * path of resume if possible.
642 */
643 if (console_trylock()) {
644 intel_fbdev_set_suspend(dev, 0);
645 console_unlock();
646 } else {
647 schedule_work(&dev_priv->console_resume_work);
648 }
649
Zhang Ruib8efb172013-02-05 15:41:53 +0800650 mutex_lock(&dev_priv->modeset_restore_lock);
651 dev_priv->modeset_restore = MODESET_DONE;
652 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100653 return error;
654}
655
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700656static int i915_drm_thaw(struct drm_device *dev)
657{
658 int error = 0;
659
660 intel_gt_reset(dev);
661
662 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663 mutex_lock(&dev->struct_mutex);
664 i915_gem_restore_gtt_mappings(dev);
665 mutex_unlock(&dev->struct_mutex);
666 }
667
668 __i915_drm_thaw(dev);
669
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100670 return error;
671}
672
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000673int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100674{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700675 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100676 int ret;
677
Dave Airlie5bcf7192010-12-07 09:20:40 +1000678 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
679 return 0;
680
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100681 if (pci_enable_device(dev->pdev))
682 return -EIO;
683
684 pci_set_master(dev->pdev);
685
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700686 intel_gt_reset(dev);
687
688 /*
689 * Platforms with opregion should have sane BIOS, older ones (gen3 and
690 * earlier) need this since the BIOS might clear all our scratch PTEs.
691 */
692 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
693 !dev_priv->opregion.header) {
694 mutex_lock(&dev->struct_mutex);
695 i915_gem_restore_gtt_mappings(dev);
696 mutex_unlock(&dev->struct_mutex);
697 }
698
699 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100700 if (ret)
701 return ret;
702
703 drm_kms_helper_poll_enable(dev);
704 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000705}
706
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200707static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100708{
709 struct drm_i915_private *dev_priv = dev->dev_private;
710
711 if (IS_I85X(dev))
712 return -ENODEV;
713
714 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
715 POSTING_READ(D_STATE);
716
717 if (IS_I830(dev) || IS_845G(dev)) {
718 I915_WRITE(DEBUG_RESET_I830,
719 DEBUG_RESET_DISPLAY |
720 DEBUG_RESET_RENDER |
721 DEBUG_RESET_FULL);
722 POSTING_READ(DEBUG_RESET_I830);
723 msleep(1);
724
725 I915_WRITE(DEBUG_RESET_I830, 0);
726 POSTING_READ(DEBUG_RESET_I830);
727 }
728
729 msleep(1);
730
731 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
732 POSTING_READ(D_STATE);
733
734 return 0;
735}
736
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700737static int i965_reset_complete(struct drm_device *dev)
738{
739 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700740 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200741 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700742}
743
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200744static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700745{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200746 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700747 u8 gdrst;
748
Chris Wilsonae681d92010-10-01 14:57:56 +0100749 /*
750 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
751 * well as the reset bit (GR/bit 0). Setting the GR bit
752 * triggers the reset; when done, the hardware will clear it.
753 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700754 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200755 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200756 gdrst | GRDOM_RENDER |
757 GRDOM_RESET_ENABLE);
758 ret = wait_for(i965_reset_complete(dev), 500);
759 if (ret)
760 return ret;
761
762 /* We can't reset render&media without also resetting display ... */
763 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
764 pci_write_config_byte(dev->pdev, I965_GDRST,
765 gdrst | GRDOM_MEDIA |
766 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700767
768 return wait_for(i965_reset_complete(dev), 500);
769}
770
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200771static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700772{
773 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200774 u32 gdrst;
775 int ret;
776
777 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700778 gdrst &= ~GRDOM_MASK;
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200779 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200780 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
781 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
782 if (ret)
783 return ret;
784
785 /* We can't reset render&media without also resetting display ... */
786 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700787 gdrst &= ~GRDOM_MASK;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200788 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
789 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700790 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791}
792
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200793static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800794{
795 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800796 int ret;
797 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800798
Keith Packard286fed42012-01-06 11:44:11 -0800799 /* Hold gt_lock across reset to prevent any register access
800 * with forcewake not set correctly
801 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800802 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800803
804 /* Reset the chip */
805
806 /* GEN6_GDRST is not in the gt power well, no need to check
807 * for fifo space for the write or forcewake the chip for
808 * the read
809 */
810 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
811
812 /* Spin waiting for the device to ack the reset request */
813 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
814
815 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800816 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300817 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800818 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300819 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800820
821 /* Restore fifo count */
822 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
823
Keith Packardb6e45f82012-01-06 11:34:04 -0800824 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
825 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800826}
827
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700828int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200829{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200830 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200831 int ret = -ENODEV;
832
833 switch (INTEL_INFO(dev)->gen) {
834 case 7:
835 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200836 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200837 break;
838 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200839 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200840 break;
841 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200842 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200843 break;
844 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200845 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200846 break;
847 }
848
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200849 /* Also reset the gpu hangman. */
Daniel Vetter99584db2012-11-14 17:14:04 +0100850 if (dev_priv->gpu_error.stop_rings) {
Daniel Vetterbae36992013-04-06 16:07:21 +0200851 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
Daniel Vetter99584db2012-11-14 17:14:04 +0100852 dev_priv->gpu_error.stop_rings = 0;
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200853 if (ret == -ENODEV) {
854 DRM_ERROR("Reset not implemented, but ignoring "
855 "error for simulated gpu hangs\n");
856 ret = 0;
857 }
858 }
859
Daniel Vetter350d2702012-04-27 15:17:42 +0200860 return ret;
861}
862
Ben Gamari11ed50e2009-09-14 17:48:45 -0400863/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200864 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400865 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400866 *
867 * Reset the chip. Useful if a hang is detected. Returns zero on successful
868 * reset or otherwise an error code.
869 *
870 * Procedure is fairly simple:
871 * - reset the chip using the reset reg
872 * - re-init context state
873 * - re-init hardware status page
874 * - re-init ring buffer
875 * - re-init interrupt state
876 * - re-init display
877 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200878int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400879{
880 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700881 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400882
Chris Wilsond78cb502010-12-23 13:33:15 +0000883 if (!i915_try_reset)
884 return 0;
885
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200886 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400887
Chris Wilson069efc12010-09-30 16:53:18 +0100888 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400889
Chris Wilsonf803aa52010-09-19 12:38:26 +0100890 ret = -ENODEV;
Daniel Vetter99584db2012-11-14 17:14:04 +0100891 if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100892 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200893 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200894 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200895
Daniel Vetter99584db2012-11-14 17:14:04 +0100896 dev_priv->gpu_error.last_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700897 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100898 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100899 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100900 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400901 }
902
903 /* Ok, now get things going again... */
904
905 /*
906 * Everything depends on having the GTT running, so we need to start
907 * there. Fortunately we don't need to do this unless we reset the
908 * chip at a PCI level.
909 *
910 * Next we need to restore the context, but we don't use those
911 * yet either...
912 *
913 * Ring buffer needs to be re-initialized in the KMS case, or if X
914 * was running at the time of the reset (i.e. we weren't VT
915 * switched away).
916 */
917 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800918 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100919 struct intel_ring_buffer *ring;
920 int i;
921
Ben Gamari11ed50e2009-09-14 17:48:45 -0400922 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800923
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100924 i915_gem_init_swizzling(dev);
925
Chris Wilsonb4519512012-05-11 14:29:30 +0100926 for_each_ring(ring, dev_priv, i)
927 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800928
Ben Widawsky254f9652012-06-04 14:42:42 -0700929 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +0100930 i915_gem_init_ppgtt(dev);
931
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200932 /*
933 * It would make sense to re-init all the other hw state, at
934 * least the rps/rc6/emon init done within modeset_init_hw. For
935 * some unknown reason, this blows up my ilk, so don't.
936 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200937
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200938 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200939
Ben Gamari11ed50e2009-09-14 17:48:45 -0400940 drm_irq_uninstall(dev);
941 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100942 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200943 } else {
944 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400945 }
946
Ben Gamari11ed50e2009-09-14 17:48:45 -0400947 return 0;
948}
949
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800950static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500951{
Daniel Vetter01a06852012-06-25 15:58:49 +0200952 struct intel_device_info *intel_info =
953 (struct intel_device_info *) ent->driver_data;
954
Paulo Zanoni70b12bb2012-11-20 13:32:30 -0200955 if (intel_info->is_valleyview)
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300956 if(!i915_preliminary_hw_support) {
957 DRM_ERROR("Preliminary hardware support disabled\n");
958 return -ENODEV;
959 }
960
Chris Wilson5fe49d82011-02-01 19:43:02 +0000961 /* Only bind to function 0 of the device. Early generations
962 * used function 1 as a placeholder for multi-head. This causes
963 * us confusion instead, especially on the systems where both
964 * functions have the same PCI-ID!
965 */
966 if (PCI_FUNC(pdev->devfn))
967 return -ENODEV;
968
Daniel Vetter01a06852012-06-25 15:58:49 +0200969 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
970 * implementation for gen3 (and only gen3) that used legacy drm maps
971 * (gasp!) to share buffers between X and the client. Hence we need to
972 * keep around the fake agp stuff for gen3, even when kms is enabled. */
973 if (intel_info->gen != 3) {
974 driver.driver_features &=
975 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
976 } else if (!intel_agp_enabled) {
977 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
978 return -ENODEV;
979 }
980
Jordan Crousedcdb1672010-05-27 13:40:25 -0600981 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500982}
983
984static void
985i915_pci_remove(struct pci_dev *pdev)
986{
987 struct drm_device *dev = pci_get_drvdata(pdev);
988
989 drm_put_dev(dev);
990}
991
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100992static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500993{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100994 struct pci_dev *pdev = to_pci_dev(dev);
995 struct drm_device *drm_dev = pci_get_drvdata(pdev);
996 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500997
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100998 if (!drm_dev || !drm_dev->dev_private) {
999 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1000 return -ENODEV;
1001 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001002
Dave Airlie5bcf7192010-12-07 09:20:40 +10001003 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1004 return 0;
1005
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001006 error = i915_drm_freeze(drm_dev);
1007 if (error)
1008 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001009
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001010 pci_disable_device(pdev);
1011 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001012
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001013 return 0;
1014}
1015
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001016static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001017{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001018 struct pci_dev *pdev = to_pci_dev(dev);
1019 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1020
1021 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001022}
1023
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001024static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001025{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001026 struct pci_dev *pdev = to_pci_dev(dev);
1027 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1028
1029 if (!drm_dev || !drm_dev->dev_private) {
1030 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1031 return -ENODEV;
1032 }
1033
1034 return i915_drm_freeze(drm_dev);
1035}
1036
1037static int i915_pm_thaw(struct device *dev)
1038{
1039 struct pci_dev *pdev = to_pci_dev(dev);
1040 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1041
1042 return i915_drm_thaw(drm_dev);
1043}
1044
1045static int i915_pm_poweroff(struct device *dev)
1046{
1047 struct pci_dev *pdev = to_pci_dev(dev);
1048 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001049
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001050 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001051}
1052
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001053static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001054 .suspend = i915_pm_suspend,
1055 .resume = i915_pm_resume,
1056 .freeze = i915_pm_freeze,
1057 .thaw = i915_pm_thaw,
1058 .poweroff = i915_pm_poweroff,
1059 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001060};
1061
Laurent Pinchart78b68552012-05-17 13:27:22 +02001062static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001063 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001064 .open = drm_gem_vm_open,
1065 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001066};
1067
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001068static const struct file_operations i915_driver_fops = {
1069 .owner = THIS_MODULE,
1070 .open = drm_open,
1071 .release = drm_release,
1072 .unlocked_ioctl = drm_ioctl,
1073 .mmap = drm_gem_mmap,
1074 .poll = drm_poll,
1075 .fasync = drm_fasync,
1076 .read = drm_read,
1077#ifdef CONFIG_COMPAT
1078 .compat_ioctl = i915_compat_ioctl,
1079#endif
1080 .llseek = noop_llseek,
1081};
1082
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001084 /* Don't use MTRRs here; the Xserver or userspace app should
1085 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001086 */
Eric Anholt673a3942008-07-30 12:06:12 -07001087 .driver_features =
1088 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001089 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001090 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001091 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001092 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001093 .lastclose = i915_driver_lastclose,
1094 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001095 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001096
1097 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1098 .suspend = i915_suspend,
1099 .resume = i915_resume,
1100
Dave Airliecda17382005-07-10 17:31:26 +10001101 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001102 .master_create = i915_master_create,
1103 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001104#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001105 .debugfs_init = i915_debugfs_init,
1106 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001107#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001108 .gem_init_object = i915_gem_init_object,
1109 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001110 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001111
1112 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1113 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1114 .gem_prime_export = i915_gem_prime_export,
1115 .gem_prime_import = i915_gem_prime_import,
1116
Dave Airlieff72145b2011-02-07 12:16:14 +10001117 .dumb_create = i915_gem_dumb_create,
1118 .dumb_map_offset = i915_gem_mmap_gtt,
1119 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001121 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001122 .name = DRIVER_NAME,
1123 .desc = DRIVER_DESC,
1124 .date = DRIVER_DATE,
1125 .major = DRIVER_MAJOR,
1126 .minor = DRIVER_MINOR,
1127 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128};
1129
Dave Airlie8410ea32010-12-15 03:16:38 +10001130static struct pci_driver i915_pci_driver = {
1131 .name = DRIVER_NAME,
1132 .id_table = pciidlist,
1133 .probe = i915_pci_probe,
1134 .remove = i915_pci_remove,
1135 .driver.pm = &i915_pm_ops,
1136};
1137
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138static int __init i915_init(void)
1139{
1140 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001141
1142 /*
1143 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1144 * explicitly disabled with the module pararmeter.
1145 *
1146 * Otherwise, just follow the parameter (defaulting to off).
1147 *
1148 * Allow optional vga_text_mode_force boot option to override
1149 * the default behavior.
1150 */
1151#if defined(CONFIG_DRM_I915_KMS)
1152 if (i915_modeset != 0)
1153 driver.driver_features |= DRIVER_MODESET;
1154#endif
1155 if (i915_modeset == 1)
1156 driver.driver_features |= DRIVER_MODESET;
1157
1158#ifdef CONFIG_VGA_CONSOLE
1159 if (vgacon_text_force() && i915_modeset == -1)
1160 driver.driver_features &= ~DRIVER_MODESET;
1161#endif
1162
Chris Wilson3885c6b2011-01-23 10:45:14 +00001163 if (!(driver.driver_features & DRIVER_MODESET))
1164 driver.get_vblank_timestamp = NULL;
1165
Dave Airlie8410ea32010-12-15 03:16:38 +10001166 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167}
1168
1169static void __exit i915_exit(void)
1170{
Dave Airlie8410ea32010-12-15 03:16:38 +10001171 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172}
1173
1174module_init(i915_init);
1175module_exit(i915_exit);
1176
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001177MODULE_AUTHOR(DRIVER_AUTHOR);
1178MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001180
Jesse Barnesb7d84092012-03-22 14:38:43 -07001181/* We give fast paths for the really cool registers */
1182#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001183 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1184 ((reg) < 0x40000) && \
1185 ((reg) != FORCEWAKE))
Daniel Vettera8b13972012-10-18 14:16:09 +02001186static void
1187ilk_dummy_write(struct drm_i915_private *dev_priv)
1188{
1189 /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
1190 * chip from rc6 before touching it for real. MI_MODE is masked, hence
1191 * harmless to write 0 into. */
1192 I915_WRITE_NOTRACE(MI_MODE, 0);
1193}
1194
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001195static void
1196hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1197{
1198 if (IS_HASWELL(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001199 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001200 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1201 reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001202 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001203 }
1204}
1205
1206static void
1207hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1208{
1209 if (IS_HASWELL(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001210 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001211 DRM_ERROR("Unclaimed write to %x\n", reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001212 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001213 }
1214}
1215
Andi Kleenf7000882011-10-13 16:08:51 -07001216#define __i915_read(x, y) \
1217u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1218 u##x val = 0; \
Daniel Vettera8b13972012-10-18 14:16:09 +02001219 if (IS_GEN5(dev_priv->dev)) \
1220 ilk_dummy_write(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001221 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001222 unsigned long irqflags; \
1223 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1224 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001225 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001226 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001227 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001228 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001229 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001230 } else { \
1231 val = read##y(dev_priv->regs + reg); \
1232 } \
1233 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1234 return val; \
1235}
1236
1237__i915_read(8, b)
1238__i915_read(16, w)
1239__i915_read(32, l)
1240__i915_read(64, q)
1241#undef __i915_read
1242
1243#define __i915_write(x, y) \
1244void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001245 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001246 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1247 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001248 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001249 } \
Daniel Vettera8b13972012-10-18 14:16:09 +02001250 if (IS_GEN5(dev_priv->dev)) \
1251 ilk_dummy_write(dev_priv); \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001252 hsw_unclaimed_reg_clear(dev_priv, reg); \
Ville Syrjäläfe31b572013-01-25 21:44:47 +02001253 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001254 if (unlikely(__fifo_ret)) { \
1255 gen6_gt_check_fifodbg(dev_priv); \
1256 } \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001257 hsw_unclaimed_reg_check(dev_priv, reg); \
Andi Kleenf7000882011-10-13 16:08:51 -07001258}
1259__i915_write(8, b)
1260__i915_write(16, w)
1261__i915_write(32, l)
1262__i915_write(64, q)
1263#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001264
1265static const struct register_whitelist {
1266 uint64_t offset;
1267 uint32_t size;
1268 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1269} whitelist[] = {
1270 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1271};
1272
1273int i915_reg_read_ioctl(struct drm_device *dev,
1274 void *data, struct drm_file *file)
1275{
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 struct drm_i915_reg_read *reg = data;
1278 struct register_whitelist const *entry = whitelist;
1279 int i;
1280
1281 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1282 if (entry->offset == reg->offset &&
1283 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1284 break;
1285 }
1286
1287 if (i == ARRAY_SIZE(whitelist))
1288 return -EINVAL;
1289
1290 switch (entry->size) {
1291 case 8:
1292 reg->val = I915_READ64(reg->offset);
1293 break;
1294 case 4:
1295 reg->val = I915_READ(reg->offset);
1296 break;
1297 case 2:
1298 reg->val = I915_READ16(reg->offset);
1299 break;
1300 case 1:
1301 reg->val = I915_READ8(reg->offset);
1302 break;
1303 default:
1304 WARN_ON(1);
1305 return -EINVAL;
1306 }
1307
1308 return 0;
1309}