blob: 062cbda1bf4a6c76acb4a0086209161d2b5d5bf7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000124 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125
Paulo Zanoni2124b722013-03-22 14:07:23 -0300126int i915_disable_power_well __read_mostly = 0;
127module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128MODULE_PARM_DESC(disable_power_well,
129 "Disable the power well when possible (default: false)");
130
Paulo Zanoni3c4ca582013-05-31 16:33:23 -0300131int i915_enable_ips __read_mostly = 1;
132module_param_named(enable_ips, i915_enable_ips, int, 0600);
133MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
134
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500135static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800136extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500137
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500138#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200139 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000140 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500141 .vendor = 0x8086, \
142 .device = id, \
143 .subvendor = PCI_ANY_ID, \
144 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500145 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500146
Ben Widawsky999bcde2013-04-05 13:12:45 -0700147#define INTEL_QUANTA_VGA_DEVICE(info) { \
148 .class = PCI_BASE_CLASS_DISPLAY << 16, \
149 .class_mask = 0xff0000, \
150 .vendor = 0x8086, \
151 .device = 0x16a, \
152 .subvendor = 0x152d, \
153 .subdevice = 0x8990, \
154 .driver_data = (unsigned long) info }
155
156
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200157static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700158 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100159 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100164 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500165};
166
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200167static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700168 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400169 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100170 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500171};
172
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200173static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700174 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100175 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500176};
177
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200178static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700179 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100180 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500181};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200182static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700183 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500184 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100185 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100186 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700189 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100190 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500191};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200192static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700193 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500194 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100195 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100196 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500197};
198
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200199static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700200 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100201 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100202 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700206 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000207 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100208 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210};
211
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200212static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700213 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100214 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100215 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500216};
217
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200218static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700219 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100220 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800221 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500222};
223
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200224static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700225 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000226 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100227 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100228 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800229 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500230};
231
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200232static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700233 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100234 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100235 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500236};
237
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200238static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700239 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200240 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800241 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500242};
243
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200244static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700245 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000246 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700247 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800248 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500249};
250
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200251static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700252 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100253 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100254 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100255 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200256 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200257 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800258};
259
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200260static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700261 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100262 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800263 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100264 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100265 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200266 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200267 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800268};
269
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700270#define GEN7_FEATURES \
271 .gen = 7, .num_pipes = 3, \
272 .need_gfx_hws = 1, .has_hotplug = 1, \
273 .has_bsd_ring = 1, \
274 .has_blt_ring = 1, \
275 .has_llc = 1, \
276 .has_force_wake = 1
277
Jesse Barnesc76b6152011-04-28 14:32:07 -0700278static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700279 GEN7_FEATURES,
280 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700281};
282
283static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700284 GEN7_FEATURES,
285 .is_ivybridge = 1,
286 .is_mobile = 1,
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300287 .has_fbc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700288};
289
Ben Widawsky999bcde2013-04-05 13:12:45 -0700290static const struct intel_device_info intel_ivybridge_q_info = {
291 GEN7_FEATURES,
292 .is_ivybridge = 1,
293 .num_pipes = 0, /* legal, last one wins */
294};
295
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700296static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700297 GEN7_FEATURES,
298 .is_mobile = 1,
299 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700300 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200301 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700302 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700303};
304
305static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700306 GEN7_FEATURES,
307 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700308 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200309 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700310 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700311};
312
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300313static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700314 GEN7_FEATURES,
315 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100316 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100317 .has_fpga_dbg = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700318 .has_vebox_ring = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300319};
320
321static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700322 GEN7_FEATURES,
323 .is_haswell = 1,
324 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100325 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100326 .has_fpga_dbg = 1,
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 .has_fbc = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700328 .has_vebox_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500329};
330
Chris Wilson6103da02010-07-05 18:01:47 +0100331static const struct pci_device_id pciidlist[] = { /* aka */
332 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
333 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
334 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400335 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100336 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
337 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
338 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
339 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
340 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
341 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
342 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
343 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
344 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
345 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
346 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
347 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
348 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
349 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
350 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
351 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
352 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
353 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
354 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
355 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
356 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
357 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100358 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500359 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
360 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
361 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
362 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800363 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800364 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
365 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800366 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800367 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800368 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800369 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700370 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
371 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
372 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
373 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
374 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700375 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300376 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300377 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
378 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300379 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300380 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
381 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300382 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300383 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
384 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300385 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300386 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
387 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
388 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
389 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
390 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
391 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300392 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
393 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300394 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300395 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
396 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300397 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300398 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
399 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300400 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
401 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
402 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
403 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
404 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
405 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
406 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300407 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
408 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300409 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300410 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
411 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300412 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300413 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
414 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300415 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
416 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
417 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
418 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
419 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
420 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
421 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800422 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
423 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300424 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800425 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
426 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300427 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800428 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
429 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300430 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
431 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
432 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
433 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
434 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
435 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
436 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
Jesse Barnesff049b62012-06-20 10:53:13 -0700437 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800438 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
439 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
440 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700441 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
442 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500443 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444};
445
Jesse Barnes79e53942008-11-07 14:24:08 -0800446#if defined(CONFIG_DRM_I915_KMS)
447MODULE_DEVICE_TABLE(pci, pciidlist);
448#endif
449
Akshay Joshi0206e352011-08-16 15:34:10 -0400450void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453 struct pci_dev *pch;
454
Ben Widawskyce1bb322013-04-05 13:12:44 -0700455 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
456 * (which really amounts to a PCH but no South Display).
457 */
458 if (INTEL_INFO(dev)->num_pipes == 0) {
459 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700460 return;
461 }
462
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800463 /*
464 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
465 * make graphics device passthrough work easy for VMM, that only
466 * need to expose ISA bridge to let driver know the real hardware
467 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800468 *
469 * In some virtualized environments (e.g. XEN), there is irrelevant
470 * ISA bridge in the system. To work reliably, we should scan trhough
471 * all the ISA bridge devices and check for the first match, instead
472 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800473 */
474 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
Rui Guo6a9c4b32013-06-19 21:10:23 +0800475 while (pch) {
476 struct pci_dev *curr = pch;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800477 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200478 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800479 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200480 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800481
Jesse Barnes90711d52011-04-28 14:48:02 -0700482 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
483 dev_priv->pch_type = PCH_IBX;
484 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100485 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700486 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800487 dev_priv->pch_type = PCH_CPT;
488 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100489 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700490 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
491 /* PantherPoint is CPT compatible */
492 dev_priv->pch_type = PCH_CPT;
493 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100494 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300495 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
496 dev_priv->pch_type = PCH_LPT;
497 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100498 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300499 WARN_ON(IS_ULT(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200500 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
501 dev_priv->pch_type = PCH_LPT;
Wei Shun Changae6935d2012-11-12 18:54:13 -0200502 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
503 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300504 WARN_ON(!IS_ULT(dev));
Rui Guo6a9c4b32013-06-19 21:10:23 +0800505 } else {
506 goto check_next;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800507 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800508 pci_dev_put(pch);
509 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800511check_next:
512 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
513 pci_dev_put(curr);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800514 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800515 if (!pch)
516 DRM_DEBUG_KMS("No PCH found?\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800517}
518
Ben Widawsky2911a352012-04-05 14:47:36 -0700519bool i915_semaphore_is_enabled(struct drm_device *dev)
520{
521 if (INTEL_INFO(dev)->gen < 6)
522 return 0;
523
524 if (i915_semaphores >= 0)
525 return i915_semaphores;
526
Daniel Vetter59de3292012-04-02 20:48:43 +0200527#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700528 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200529 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
530 return false;
531#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700532
533 return 1;
534}
535
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100536static int i915_drm_freeze(struct drm_device *dev)
537{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100538 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700539 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100540
Zhang Ruib8efb172013-02-05 15:41:53 +0800541 /* ignore lid events during suspend */
542 mutex_lock(&dev_priv->modeset_restore_lock);
543 dev_priv->modeset_restore = MODESET_SUSPENDED;
544 mutex_unlock(&dev_priv->modeset_restore_lock);
545
Paulo Zanonicb107992013-01-25 16:59:15 -0200546 intel_set_power_well(dev, true);
547
Dave Airlie5bcf7192010-12-07 09:20:40 +1000548 drm_kms_helper_poll_disable(dev);
549
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100550 pci_save_state(dev->pdev);
551
552 /* If KMS is active, we do the leavevt stuff here */
553 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
554 int error = i915_gem_idle(dev);
555 if (error) {
556 dev_err(&dev->pdev->dev,
557 "GEM idle failed, resume might fail\n");
558 return error;
559 }
Daniel Vettera261b242012-07-26 19:21:47 +0200560
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700561 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
562
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100563 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100564 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700565 /*
566 * Disable CRTCs directly since we want to preserve sw state
567 * for _thaw.
568 */
569 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
570 dev_priv->display.crtc_disable(crtc);
Imre Deak7d708ee2013-04-17 14:04:50 +0300571
572 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100573 }
574
575 i915_save_state(dev);
576
Chris Wilson44834a62010-08-19 16:09:23 +0100577 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100578
Dave Airlie3fa016a2012-03-28 10:48:49 +0100579 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100580 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100581 console_unlock();
582
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100583 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100584}
585
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000586int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100587{
588 int error;
589
590 if (!dev || !dev->dev_private) {
591 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700592 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000593 return -ENODEV;
594 }
595
Dave Airlieb932ccb2008-02-20 10:02:20 +1000596 if (state.event == PM_EVENT_PRETHAW)
597 return 0;
598
Dave Airlie5bcf7192010-12-07 09:20:40 +1000599
600 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
601 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100602
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100603 error = i915_drm_freeze(dev);
604 if (error)
605 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000606
Dave Airlieb932ccb2008-02-20 10:02:20 +1000607 if (state.event == PM_EVENT_SUSPEND) {
608 /* Shut down the device */
609 pci_disable_device(dev->pdev);
610 pci_set_power_state(dev->pdev, PCI_D3hot);
611 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000612
613 return 0;
614}
615
Jesse Barnes073f34d2012-11-02 11:13:59 -0700616void intel_console_resume(struct work_struct *work)
617{
618 struct drm_i915_private *dev_priv =
619 container_of(work, struct drm_i915_private,
620 console_resume_work);
621 struct drm_device *dev = dev_priv->dev;
622
623 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100624 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700625 console_unlock();
626}
627
Jesse Barnesbb60b962013-03-26 09:25:46 -0700628static void intel_resume_hotplug(struct drm_device *dev)
629{
630 struct drm_mode_config *mode_config = &dev->mode_config;
631 struct intel_encoder *encoder;
632
633 mutex_lock(&mode_config->mutex);
634 DRM_DEBUG_KMS("running encoder hotplug functions\n");
635
636 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
637 if (encoder->hot_plug)
638 encoder->hot_plug(encoder);
639
640 mutex_unlock(&mode_config->mutex);
641
642 /* Just fire off a uevent and let userspace tell us what to do */
643 drm_helper_hpd_irq_event(dev);
644}
645
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700646static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000647{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800648 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100649 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100650
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100651 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100652 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100653
Jesse Barnes5669fca2009-02-17 15:13:31 -0800654 /* KMS EnterVT equivalent */
655 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200656 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100657
Jesse Barnes5669fca2009-02-17 15:13:31 -0800658 mutex_lock(&dev->struct_mutex);
659 dev_priv->mm.suspended = 0;
660
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100661 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800662 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800663
Daniel Vetter15239092013-03-05 09:50:58 +0100664 /* We need working interrupts for modeset enabling ... */
665 drm_irq_install(dev);
666
Chris Wilson1833b132012-05-09 11:56:28 +0100667 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700668
669 drm_modeset_lock_all(dev);
670 intel_modeset_setup_hw_state(dev, true);
671 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100672
673 /*
674 * ... but also need to make sure that hotplug processing
675 * doesn't cause havoc. Like in the driver load code we don't
676 * bother with the tiny race here where we might loose hotplug
677 * notifications.
678 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100679 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100680 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700681 /* Config may have changed between suspend and resume */
682 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800683 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800684
Chris Wilson44834a62010-08-19 16:09:23 +0100685 intel_opregion_init(dev);
686
Jesse Barnes073f34d2012-11-02 11:13:59 -0700687 /*
688 * The console lock can be pretty contented on resume due
689 * to all the printk activity. Try to keep it out of the hot
690 * path of resume if possible.
691 */
692 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100693 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700694 console_unlock();
695 } else {
696 schedule_work(&dev_priv->console_resume_work);
697 }
698
Zhang Ruib8efb172013-02-05 15:41:53 +0800699 mutex_lock(&dev_priv->modeset_restore_lock);
700 dev_priv->modeset_restore = MODESET_DONE;
701 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100702 return error;
703}
704
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700705static int i915_drm_thaw(struct drm_device *dev)
706{
707 int error = 0;
708
709 intel_gt_reset(dev);
710
711 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
712 mutex_lock(&dev->struct_mutex);
713 i915_gem_restore_gtt_mappings(dev);
714 mutex_unlock(&dev->struct_mutex);
715 }
716
717 __i915_drm_thaw(dev);
718
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100719 return error;
720}
721
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000722int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100723{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700724 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100725 int ret;
726
Dave Airlie5bcf7192010-12-07 09:20:40 +1000727 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
728 return 0;
729
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100730 if (pci_enable_device(dev->pdev))
731 return -EIO;
732
733 pci_set_master(dev->pdev);
734
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700735 intel_gt_reset(dev);
736
737 /*
738 * Platforms with opregion should have sane BIOS, older ones (gen3 and
739 * earlier) need this since the BIOS might clear all our scratch PTEs.
740 */
741 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
742 !dev_priv->opregion.header) {
743 mutex_lock(&dev->struct_mutex);
744 i915_gem_restore_gtt_mappings(dev);
745 mutex_unlock(&dev->struct_mutex);
746 }
747
748 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100749 if (ret)
750 return ret;
751
752 drm_kms_helper_poll_enable(dev);
753 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000754}
755
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200756static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100757{
758 struct drm_i915_private *dev_priv = dev->dev_private;
759
760 if (IS_I85X(dev))
761 return -ENODEV;
762
763 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
764 POSTING_READ(D_STATE);
765
766 if (IS_I830(dev) || IS_845G(dev)) {
767 I915_WRITE(DEBUG_RESET_I830,
768 DEBUG_RESET_DISPLAY |
769 DEBUG_RESET_RENDER |
770 DEBUG_RESET_FULL);
771 POSTING_READ(DEBUG_RESET_I830);
772 msleep(1);
773
774 I915_WRITE(DEBUG_RESET_I830, 0);
775 POSTING_READ(DEBUG_RESET_I830);
776 }
777
778 msleep(1);
779
780 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
781 POSTING_READ(D_STATE);
782
783 return 0;
784}
785
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700786static int i965_reset_complete(struct drm_device *dev)
787{
788 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700789 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200790 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700791}
792
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200793static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700794{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200795 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700796 u8 gdrst;
797
Chris Wilsonae681d92010-10-01 14:57:56 +0100798 /*
799 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
800 * well as the reset bit (GR/bit 0). Setting the GR bit
801 * triggers the reset; when done, the hardware will clear it.
802 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700803 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200804 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200805 gdrst | GRDOM_RENDER |
806 GRDOM_RESET_ENABLE);
807 ret = wait_for(i965_reset_complete(dev), 500);
808 if (ret)
809 return ret;
810
811 /* We can't reset render&media without also resetting display ... */
812 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
813 pci_write_config_byte(dev->pdev, I965_GDRST,
814 gdrst | GRDOM_MEDIA |
815 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700816
817 return wait_for(i965_reset_complete(dev), 500);
818}
819
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200820static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700821{
822 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200823 u32 gdrst;
824 int ret;
825
826 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700827 gdrst &= ~GRDOM_MASK;
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200828 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200829 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
830 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
831 if (ret)
832 return ret;
833
834 /* We can't reset render&media without also resetting display ... */
835 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700836 gdrst &= ~GRDOM_MASK;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200837 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
838 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700839 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200842static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800843{
844 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800845 int ret;
846 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800847
Keith Packard286fed42012-01-06 11:44:11 -0800848 /* Hold gt_lock across reset to prevent any register access
849 * with forcewake not set correctly
850 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800851 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800852
853 /* Reset the chip */
854
855 /* GEN6_GDRST is not in the gt power well, no need to check
856 * for fifo space for the write or forcewake the chip for
857 * the read
858 */
859 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
860
861 /* Spin waiting for the device to ack the reset request */
862 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
863
864 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800865 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300866 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800867 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300868 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800869
870 /* Restore fifo count */
871 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
872
Keith Packardb6e45f82012-01-06 11:34:04 -0800873 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
874 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800875}
876
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700877int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200878{
Daniel Vetter350d2702012-04-27 15:17:42 +0200879 switch (INTEL_INFO(dev)->gen) {
880 case 7:
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100881 case 6: return gen6_do_reset(dev);
882 case 5: return ironlake_do_reset(dev);
883 case 4: return i965_do_reset(dev);
884 case 2: return i8xx_do_reset(dev);
885 default: return -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200886 }
Daniel Vetter350d2702012-04-27 15:17:42 +0200887}
888
Ben Gamari11ed50e2009-09-14 17:48:45 -0400889/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200890 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400891 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400892 *
893 * Reset the chip. Useful if a hang is detected. Returns zero on successful
894 * reset or otherwise an error code.
895 *
896 * Procedure is fairly simple:
897 * - reset the chip using the reset reg
898 * - re-init context state
899 * - re-init hardware status page
900 * - re-init ring buffer
901 * - re-init interrupt state
902 * - re-init display
903 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200904int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400905{
906 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100907 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700908 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400909
Chris Wilsond78cb502010-12-23 13:33:15 +0000910 if (!i915_try_reset)
911 return 0;
912
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200913 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400914
Chris Wilson069efc12010-09-30 16:53:18 +0100915 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400916
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100917 simulated = dev_priv->gpu_error.stop_rings != 0;
918
919 if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
Chris Wilsonae681d92010-10-01 14:57:56 +0100920 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100921 ret = -ENODEV;
922 } else {
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200923 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200924
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100925 /* Also reset the gpu hangman. */
926 if (simulated) {
927 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
928 dev_priv->gpu_error.stop_rings = 0;
929 if (ret == -ENODEV) {
930 DRM_ERROR("Reset not implemented, but ignoring "
931 "error for simulated gpu hangs\n");
932 ret = 0;
933 }
934 } else
935 dev_priv->gpu_error.last_reset = get_seconds();
936 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700937 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100938 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100939 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100940 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400941 }
942
943 /* Ok, now get things going again... */
944
945 /*
946 * Everything depends on having the GTT running, so we need to start
947 * there. Fortunately we don't need to do this unless we reset the
948 * chip at a PCI level.
949 *
950 * Next we need to restore the context, but we don't use those
951 * yet either...
952 *
953 * Ring buffer needs to be re-initialized in the KMS case, or if X
954 * was running at the time of the reset (i.e. we weren't VT
955 * switched away).
956 */
957 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800958 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100959 struct intel_ring_buffer *ring;
960 int i;
961
Ben Gamari11ed50e2009-09-14 17:48:45 -0400962 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800963
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100964 i915_gem_init_swizzling(dev);
965
Chris Wilsonb4519512012-05-11 14:29:30 +0100966 for_each_ring(ring, dev_priv, i)
967 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800968
Ben Widawsky254f9652012-06-04 14:42:42 -0700969 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700970 if (dev_priv->mm.aliasing_ppgtt) {
971 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
972 if (ret)
973 i915_gem_cleanup_aliasing_ppgtt(dev);
974 }
Daniel Vettere21af882012-02-09 20:53:27 +0100975
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200976 /*
977 * It would make sense to re-init all the other hw state, at
978 * least the rps/rc6/emon init done within modeset_init_hw. For
979 * some unknown reason, this blows up my ilk, so don't.
980 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200981
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200982 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200983
Ben Gamari11ed50e2009-09-14 17:48:45 -0400984 drm_irq_uninstall(dev);
985 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100986 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200987 } else {
988 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400989 }
990
Ben Gamari11ed50e2009-09-14 17:48:45 -0400991 return 0;
992}
993
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800994static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500995{
Daniel Vetter01a06852012-06-25 15:58:49 +0200996 struct intel_device_info *intel_info =
997 (struct intel_device_info *) ent->driver_data;
998
Chris Wilson5fe49d82011-02-01 19:43:02 +0000999 /* Only bind to function 0 of the device. Early generations
1000 * used function 1 as a placeholder for multi-head. This causes
1001 * us confusion instead, especially on the systems where both
1002 * functions have the same PCI-ID!
1003 */
1004 if (PCI_FUNC(pdev->devfn))
1005 return -ENODEV;
1006
Daniel Vetter01a06852012-06-25 15:58:49 +02001007 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
1008 * implementation for gen3 (and only gen3) that used legacy drm maps
1009 * (gasp!) to share buffers between X and the client. Hence we need to
1010 * keep around the fake agp stuff for gen3, even when kms is enabled. */
1011 if (intel_info->gen != 3) {
1012 driver.driver_features &=
1013 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
1014 } else if (!intel_agp_enabled) {
1015 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1016 return -ENODEV;
1017 }
1018
Jordan Crousedcdb1672010-05-27 13:40:25 -06001019 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001020}
1021
1022static void
1023i915_pci_remove(struct pci_dev *pdev)
1024{
1025 struct drm_device *dev = pci_get_drvdata(pdev);
1026
1027 drm_put_dev(dev);
1028}
1029
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001030static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001031{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001032 struct pci_dev *pdev = to_pci_dev(dev);
1033 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1034 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001035
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001036 if (!drm_dev || !drm_dev->dev_private) {
1037 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1038 return -ENODEV;
1039 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001040
Dave Airlie5bcf7192010-12-07 09:20:40 +10001041 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1042 return 0;
1043
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001044 error = i915_drm_freeze(drm_dev);
1045 if (error)
1046 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001047
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001048 pci_disable_device(pdev);
1049 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001050
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001051 return 0;
1052}
1053
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001054static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001055{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001056 struct pci_dev *pdev = to_pci_dev(dev);
1057 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1058
1059 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001060}
1061
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001062static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001063{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001064 struct pci_dev *pdev = to_pci_dev(dev);
1065 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1066
1067 if (!drm_dev || !drm_dev->dev_private) {
1068 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1069 return -ENODEV;
1070 }
1071
1072 return i915_drm_freeze(drm_dev);
1073}
1074
1075static int i915_pm_thaw(struct device *dev)
1076{
1077 struct pci_dev *pdev = to_pci_dev(dev);
1078 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1079
1080 return i915_drm_thaw(drm_dev);
1081}
1082
1083static int i915_pm_poweroff(struct device *dev)
1084{
1085 struct pci_dev *pdev = to_pci_dev(dev);
1086 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001087
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001088 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001089}
1090
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001091static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001092 .suspend = i915_pm_suspend,
1093 .resume = i915_pm_resume,
1094 .freeze = i915_pm_freeze,
1095 .thaw = i915_pm_thaw,
1096 .poweroff = i915_pm_poweroff,
1097 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001098};
1099
Laurent Pinchart78b68552012-05-17 13:27:22 +02001100static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001101 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001102 .open = drm_gem_vm_open,
1103 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001104};
1105
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001106static const struct file_operations i915_driver_fops = {
1107 .owner = THIS_MODULE,
1108 .open = drm_open,
1109 .release = drm_release,
1110 .unlocked_ioctl = drm_ioctl,
1111 .mmap = drm_gem_mmap,
1112 .poll = drm_poll,
1113 .fasync = drm_fasync,
1114 .read = drm_read,
1115#ifdef CONFIG_COMPAT
1116 .compat_ioctl = i915_compat_ioctl,
1117#endif
1118 .llseek = noop_llseek,
1119};
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001122 /* Don't use MTRRs here; the Xserver or userspace app should
1123 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001124 */
Eric Anholt673a3942008-07-30 12:06:12 -07001125 .driver_features =
1126 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001127 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001128 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001129 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001130 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001131 .lastclose = i915_driver_lastclose,
1132 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001133 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001134
1135 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1136 .suspend = i915_suspend,
1137 .resume = i915_resume,
1138
Dave Airliecda17382005-07-10 17:31:26 +10001139 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001140 .master_create = i915_master_create,
1141 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001142#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001143 .debugfs_init = i915_debugfs_init,
1144 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001145#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001146 .gem_init_object = i915_gem_init_object,
1147 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001148 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001149
1150 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1151 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1152 .gem_prime_export = i915_gem_prime_export,
1153 .gem_prime_import = i915_gem_prime_import,
1154
Dave Airlieff72145b2011-02-07 12:16:14 +10001155 .dumb_create = i915_gem_dumb_create,
1156 .dumb_map_offset = i915_gem_mmap_gtt,
1157 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001159 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001160 .name = DRIVER_NAME,
1161 .desc = DRIVER_DESC,
1162 .date = DRIVER_DATE,
1163 .major = DRIVER_MAJOR,
1164 .minor = DRIVER_MINOR,
1165 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166};
1167
Dave Airlie8410ea32010-12-15 03:16:38 +10001168static struct pci_driver i915_pci_driver = {
1169 .name = DRIVER_NAME,
1170 .id_table = pciidlist,
1171 .probe = i915_pci_probe,
1172 .remove = i915_pci_remove,
1173 .driver.pm = &i915_pm_ops,
1174};
1175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176static int __init i915_init(void)
1177{
1178 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001179
1180 /*
1181 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1182 * explicitly disabled with the module pararmeter.
1183 *
1184 * Otherwise, just follow the parameter (defaulting to off).
1185 *
1186 * Allow optional vga_text_mode_force boot option to override
1187 * the default behavior.
1188 */
1189#if defined(CONFIG_DRM_I915_KMS)
1190 if (i915_modeset != 0)
1191 driver.driver_features |= DRIVER_MODESET;
1192#endif
1193 if (i915_modeset == 1)
1194 driver.driver_features |= DRIVER_MODESET;
1195
1196#ifdef CONFIG_VGA_CONSOLE
1197 if (vgacon_text_force() && i915_modeset == -1)
1198 driver.driver_features &= ~DRIVER_MODESET;
1199#endif
1200
Chris Wilson3885c6b2011-01-23 10:45:14 +00001201 if (!(driver.driver_features & DRIVER_MODESET))
1202 driver.get_vblank_timestamp = NULL;
1203
Dave Airlie8410ea32010-12-15 03:16:38 +10001204 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205}
1206
1207static void __exit i915_exit(void)
1208{
Dave Airlie8410ea32010-12-15 03:16:38 +10001209 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210}
1211
1212module_init(i915_init);
1213module_exit(i915_exit);
1214
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001215MODULE_AUTHOR(DRIVER_AUTHOR);
1216MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001218
Jesse Barnesb7d84092012-03-22 14:38:43 -07001219/* We give fast paths for the really cool registers */
1220#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001221 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1222 ((reg) < 0x40000) && \
1223 ((reg) != FORCEWAKE))
Daniel Vettera8b13972012-10-18 14:16:09 +02001224static void
1225ilk_dummy_write(struct drm_i915_private *dev_priv)
1226{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01001227 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1228 * the chip from rc6 before touching it for real. MI_MODE is masked,
1229 * hence harmless to write 0 into. */
Daniel Vettera8b13972012-10-18 14:16:09 +02001230 I915_WRITE_NOTRACE(MI_MODE, 0);
1231}
1232
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001233static void
1234hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1235{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001236 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001237 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001238 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1239 reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001240 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001241 }
1242}
1243
1244static void
1245hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1246{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001247 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001248 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001249 DRM_ERROR("Unclaimed write to %x\n", reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001250 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001251 }
1252}
1253
Andi Kleenf7000882011-10-13 16:08:51 -07001254#define __i915_read(x, y) \
1255u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1256 u##x val = 0; \
Daniel Vettera8b13972012-10-18 14:16:09 +02001257 if (IS_GEN5(dev_priv->dev)) \
1258 ilk_dummy_write(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001259 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001260 unsigned long irqflags; \
1261 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1262 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001263 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001264 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001265 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001266 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001267 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001268 } else { \
1269 val = read##y(dev_priv->regs + reg); \
1270 } \
1271 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1272 return val; \
1273}
1274
1275__i915_read(8, b)
1276__i915_read(16, w)
1277__i915_read(32, l)
1278__i915_read(64, q)
1279#undef __i915_read
1280
1281#define __i915_write(x, y) \
1282void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001283 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001284 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1285 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001286 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001287 } \
Daniel Vettera8b13972012-10-18 14:16:09 +02001288 if (IS_GEN5(dev_priv->dev)) \
1289 ilk_dummy_write(dev_priv); \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001290 hsw_unclaimed_reg_clear(dev_priv, reg); \
Ville Syrjäläfe31b572013-01-25 21:44:47 +02001291 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001292 if (unlikely(__fifo_ret)) { \
1293 gen6_gt_check_fifodbg(dev_priv); \
1294 } \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001295 hsw_unclaimed_reg_check(dev_priv, reg); \
Andi Kleenf7000882011-10-13 16:08:51 -07001296}
1297__i915_write(8, b)
1298__i915_write(16, w)
1299__i915_write(32, l)
1300__i915_write(64, q)
1301#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001302
1303static const struct register_whitelist {
1304 uint64_t offset;
1305 uint32_t size;
1306 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1307} whitelist[] = {
1308 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1309};
1310
1311int i915_reg_read_ioctl(struct drm_device *dev,
1312 void *data, struct drm_file *file)
1313{
1314 struct drm_i915_private *dev_priv = dev->dev_private;
1315 struct drm_i915_reg_read *reg = data;
1316 struct register_whitelist const *entry = whitelist;
1317 int i;
1318
1319 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1320 if (entry->offset == reg->offset &&
1321 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1322 break;
1323 }
1324
1325 if (i == ARRAY_SIZE(whitelist))
1326 return -EINVAL;
1327
1328 switch (entry->size) {
1329 case 8:
1330 reg->val = I915_READ64(reg->offset);
1331 break;
1332 case 4:
1333 reg->val = I915_READ(reg->offset);
1334 break;
1335 case 2:
1336 reg->val = I915_READ16(reg->offset);
1337 break;
1338 case 1:
1339 reg->val = I915_READ8(reg->offset);
1340 break;
1341 default:
1342 WARN_ON(1);
1343 return -EINVAL;
1344 }
1345
1346 return 0;
1347}