blob: ff1c945fba98e39de55b42ce46a5e9af26b34c45 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heo029cfd62008-03-25 12:22:49 +090093static struct ata_port_operations ahci_vt8251_ops = {
94 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090095 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090096};
97
Tejun Heo029cfd62008-03-25 12:22:49 +090098static struct ata_port_operations ahci_p5wdh_ops = {
99 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900100 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900101};
102
Shane Huangbd172432008-06-10 15:52:04 +0800103static struct ata_port_operations ahci_sb600_ops = {
104 .inherits = &ahci_ops,
105 .softreset = ahci_sb600_softreset,
106 .pmp_softreset = ahci_sb600_softreset,
107};
108
Tejun Heo417a1a62007-09-23 13:19:55 +0900109#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
110
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100111static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900112 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400113 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900115 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100116 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400117 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 .port_ops = &ahci_ops,
119 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400120 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900121 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900122 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
123 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100124 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400125 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900126 .port_ops = &ahci_ops,
127 },
Tejun Heo441577e2010-03-29 10:32:39 +0900128 [board_ahci_nosntf] =
129 {
130 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
131 .flags = AHCI_FLAG_COMMON,
132 .pio_mask = ATA_PIO4,
133 .udma_mask = ATA_UDMA6,
134 .port_ops = &ahci_ops,
135 },
Tejun Heo5f173102010-07-24 16:53:48 +0200136 [board_ahci_yes_fbs] =
137 {
138 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo441577e2010-03-29 10:32:39 +0900144 /* by chipsets */
145 [board_ahci_mcp65] =
146 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900147 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
148 AHCI_HFLAG_YES_NCQ),
149 .flags = AHCI_FLAG_COMMON,
150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
154 [board_ahci_mcp77] =
155 {
156 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
157 .flags = AHCI_FLAG_COMMON,
158 .pio_mask = ATA_PIO4,
159 .udma_mask = ATA_UDMA6,
160 .port_ops = &ahci_ops,
161 },
162 [board_ahci_mcp89] =
163 {
164 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900165 .flags = AHCI_FLAG_COMMON,
166 .pio_mask = ATA_PIO4,
167 .udma_mask = ATA_UDMA6,
168 .port_ops = &ahci_ops,
169 },
170 [board_ahci_mv] =
171 {
172 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
173 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
174 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
175 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400180 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800181 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900182 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900183 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
184 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400187 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800188 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800189 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400190 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800191 {
Shane Huangbd172432008-06-10 15:52:04 +0800192 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800193 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100194 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800195 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800196 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800197 },
Tejun Heo441577e2010-03-29 10:32:39 +0900198 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900199 {
Tejun Heo441577e2010-03-29 10:32:39 +0900200 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900201 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100202 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900203 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900204 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206};
207
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500208static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400209 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400210 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
211 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
212 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
213 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
214 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900215 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400216 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
217 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
218 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
219 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900220 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800221 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900222 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
223 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
224 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
225 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
226 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
227 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
231 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
232 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
233 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
236 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400237 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
238 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800239 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500240 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800241 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500242 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
243 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700244 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700245 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500246 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800250 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
251 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
252 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
253 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
254 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
255 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700256 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
257 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
258 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400259
Tejun Heoe34bb372007-02-26 20:24:03 +0900260 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
261 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
262 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400263
264 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800265 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800266 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
267 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
268 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
269 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
270 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
271 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400272
Shane Huange2dd90b2009-07-29 11:34:49 +0800273 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800274 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800275 /* AMD is using RAID class only for ahci controllers */
276 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
277 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
278
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400279 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400280 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900281 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400282
283 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900284 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
285 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
286 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
287 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
288 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
289 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900292 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
293 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
294 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
295 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
296 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
297 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
305 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
306 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
307 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
308 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
309 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
321 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
322 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
323 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
324 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
325 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
333 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
334 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
335 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
336 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
345 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
346 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
347 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
348 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
357 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
358 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
359 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
360 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
361 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400368
Jeff Garzik95916ed2006-07-29 04:10:14 -0400369 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900370 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
371 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
372 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400373
Jeff Garzikcd70c262007-07-08 02:29:42 -0400374 /* Marvell */
375 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100376 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200377 { PCI_DEVICE(0x1b4b, 0x9123),
378 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400379
Mark Nelsonc77a0362008-10-23 14:08:16 +1100380 /* Promise */
381 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
382
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500383 /* Generic, PCI class code for AHCI */
384 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500385 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 { } /* terminate list */
388};
389
390
391static struct pci_driver ahci_pci_driver = {
392 .name = DRV_NAME,
393 .id_table = ahci_pci_tbl,
394 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900395 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900396#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900397 .suspend = ahci_pci_device_suspend,
398 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900399#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Alan Cox5b66c822008-09-03 14:48:34 +0100402#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
403static int marvell_enable;
404#else
405static int marvell_enable = 1;
406#endif
407module_param(marvell_enable, int, 0644);
408MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
409
410
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300411static void ahci_pci_save_initial_config(struct pci_dev *pdev,
412 struct ahci_host_priv *hpriv)
413{
414 unsigned int force_port_map = 0;
415 unsigned int mask_port_map = 0;
416
417 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
418 dev_info(&pdev->dev, "JMB361 has only one port\n");
419 force_port_map = 1;
420 }
421
422 /*
423 * Temporary Marvell 6145 hack: PATA port presence
424 * is asserted through the standard AHCI port
425 * presence register, as bit 4 (counting from 0)
426 */
427 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
428 if (pdev->device == 0x6121)
429 mask_port_map = 0x3;
430 else
431 mask_port_map = 0xf;
432 dev_info(&pdev->dev,
433 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
434 }
435
Anton Vorontsov1d513352010-03-03 20:17:37 +0300436 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
437 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300438}
439
Anton Vorontsov33030402010-03-03 20:17:39 +0300440static int ahci_pci_reset_controller(struct ata_host *host)
441{
442 struct pci_dev *pdev = to_pci_dev(host->dev);
443
444 ahci_reset_controller(host);
445
Tejun Heod91542c2006-07-26 15:59:26 +0900446 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300447 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900448 u16 tmp16;
449
450 /* configure PCS */
451 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900452 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
453 tmp16 |= hpriv->port_map;
454 pci_write_config_word(pdev, 0x92, tmp16);
455 }
Tejun Heod91542c2006-07-26 15:59:26 +0900456 }
457
458 return 0;
459}
460
Anton Vorontsov781d6552010-03-03 20:17:42 +0300461static void ahci_pci_init_controller(struct ata_host *host)
462{
463 struct ahci_host_priv *hpriv = host->private_data;
464 struct pci_dev *pdev = to_pci_dev(host->dev);
465 void __iomem *port_mmio;
466 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100467 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900468
Tejun Heo417a1a62007-09-23 13:19:55 +0900469 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100470 if (pdev->device == 0x6121)
471 mv = 2;
472 else
473 mv = 4;
474 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400475
476 writel(0, port_mmio + PORT_IRQ_MASK);
477
478 /* clear port IRQ */
479 tmp = readl(port_mmio + PORT_IRQ_STAT);
480 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
481 if (tmp)
482 writel(tmp, port_mmio + PORT_IRQ_STAT);
483 }
484
Anton Vorontsov781d6552010-03-03 20:17:42 +0300485 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900486}
487
Shane Huangbd172432008-06-10 15:52:04 +0800488static int ahci_sb600_check_ready(struct ata_link *link)
489{
490 void __iomem *port_mmio = ahci_port_base(link->ap);
491 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
492 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
493
494 /*
495 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
496 * which can save timeout delay.
497 */
498 if (irq_status & PORT_IRQ_BAD_PMP)
499 return -EIO;
500
501 return ata_check_ready(status);
502}
503
504static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
505 unsigned long deadline)
506{
507 struct ata_port *ap = link->ap;
508 void __iomem *port_mmio = ahci_port_base(ap);
509 int pmp = sata_srst_pmp(link);
510 int rc;
511 u32 irq_sts;
512
513 DPRINTK("ENTER\n");
514
515 rc = ahci_do_softreset(link, class, pmp, deadline,
516 ahci_sb600_check_ready);
517
518 /*
519 * Soft reset fails on some ATI chips with IPMS set when PMP
520 * is enabled but SATA HDD/ODD is connected to SATA port,
521 * do soft reset again to port 0.
522 */
523 if (rc == -EIO) {
524 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
525 if (irq_sts & PORT_IRQ_BAD_PMP) {
526 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800527 "applying SB600 PMP SRST workaround "
528 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800529 rc = ahci_do_softreset(link, class, 0, deadline,
530 ahci_check_ready);
531 }
532 }
533
534 return rc;
535}
536
Tejun Heocc0680a2007-08-06 18:36:23 +0900537static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900538 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900539{
Tejun Heocc0680a2007-08-06 18:36:23 +0900540 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900541 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900542 int rc;
543
544 DPRINTK("ENTER\n");
545
Tejun Heo4447d352007-04-17 23:44:08 +0900546 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900547
Tejun Heocc0680a2007-08-06 18:36:23 +0900548 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900549 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900550
Tejun Heo4447d352007-04-17 23:44:08 +0900551 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900552
553 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
554
555 /* vt8251 doesn't clear BSY on signature FIS reception,
556 * request follow-up softreset.
557 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900558 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900559}
560
Tejun Heoedc93052007-10-25 14:59:16 +0900561static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
562 unsigned long deadline)
563{
564 struct ata_port *ap = link->ap;
565 struct ahci_port_priv *pp = ap->private_data;
566 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
567 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900568 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900569 int rc;
570
571 ahci_stop_engine(ap);
572
573 /* clear D2H reception area to properly wait for D2H FIS */
574 ata_tf_init(link->device, &tf);
575 tf.command = 0x80;
576 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
577
578 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900579 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900580
581 ahci_start_engine(ap);
582
Tejun Heoedc93052007-10-25 14:59:16 +0900583 /* The pseudo configuration device on SIMG4726 attached to
584 * ASUS P5W-DH Deluxe doesn't send signature FIS after
585 * hardreset if no device is attached to the first downstream
586 * port && the pseudo device locks up on SRST w/ PMP==0. To
587 * work around this, wait for !BSY only briefly. If BSY isn't
588 * cleared, perform CLO and proceed to IDENTIFY (achieved by
589 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
590 *
591 * Wait for two seconds. Devices attached to downstream port
592 * which can't process the following IDENTIFY after this will
593 * have to be reset again. For most cases, this should
594 * suffice while making probing snappish enough.
595 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900596 if (online) {
597 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
598 ahci_check_ready);
599 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800600 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900601 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900602 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900603}
604
Tejun Heo438ac6d2007-03-02 17:31:26 +0900605#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900606static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
607{
Jeff Garzikcca39742006-08-24 03:19:22 -0400608 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900609 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300610 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900611 u32 ctl;
612
Tejun Heo9b10ae82009-05-30 20:50:12 +0900613 if (mesg.event & PM_EVENT_SUSPEND &&
614 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
615 dev_printk(KERN_ERR, &pdev->dev,
616 "BIOS update required for suspend/resume\n");
617 return -EIO;
618 }
619
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100620 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900621 /* AHCI spec rev1.1 section 8.3.3:
622 * Software must disable interrupts prior to requesting a
623 * transition of the HBA to D3 state.
624 */
625 ctl = readl(mmio + HOST_CTL);
626 ctl &= ~HOST_IRQ_EN;
627 writel(ctl, mmio + HOST_CTL);
628 readl(mmio + HOST_CTL); /* flush */
629 }
630
631 return ata_pci_device_suspend(pdev, mesg);
632}
633
634static int ahci_pci_device_resume(struct pci_dev *pdev)
635{
Jeff Garzikcca39742006-08-24 03:19:22 -0400636 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900637 int rc;
638
Tejun Heo553c4aa2006-12-26 19:39:50 +0900639 rc = ata_pci_device_do_resume(pdev);
640 if (rc)
641 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900642
643 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300644 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900645 if (rc)
646 return rc;
647
Anton Vorontsov781d6552010-03-03 20:17:42 +0300648 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900649 }
650
Jeff Garzikcca39742006-08-24 03:19:22 -0400651 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900652
653 return 0;
654}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900655#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900656
Tejun Heo4447d352007-04-17 23:44:08 +0900657static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700662 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
663 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700665 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500667 dev_printk(KERN_ERR, &pdev->dev,
668 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 return rc;
670 }
671 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700673 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500675 dev_printk(KERN_ERR, &pdev->dev,
676 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return rc;
678 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700679 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500681 dev_printk(KERN_ERR, &pdev->dev,
682 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 return rc;
684 }
685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 return 0;
687}
688
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300689static void ahci_pci_print_info(struct ata_host *host)
690{
691 struct pci_dev *pdev = to_pci_dev(host->dev);
692 u16 cc;
693 const char *scc_s;
694
695 pci_read_config_word(pdev, 0x0a, &cc);
696 if (cc == PCI_CLASS_STORAGE_IDE)
697 scc_s = "IDE";
698 else if (cc == PCI_CLASS_STORAGE_SATA)
699 scc_s = "SATA";
700 else if (cc == PCI_CLASS_STORAGE_RAID)
701 scc_s = "RAID";
702 else
703 scc_s = "unknown";
704
705 ahci_print_info(host, scc_s);
706}
707
Tejun Heoedc93052007-10-25 14:59:16 +0900708/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
709 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
710 * support PMP and the 4726 either directly exports the device
711 * attached to the first downstream port or acts as a hardware storage
712 * controller and emulate a single ATA device (can be RAID 0/1 or some
713 * other configuration).
714 *
715 * When there's no device attached to the first downstream port of the
716 * 4726, "Config Disk" appears, which is a pseudo ATA device to
717 * configure the 4726. However, ATA emulation of the device is very
718 * lame. It doesn't send signature D2H Reg FIS after the initial
719 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
720 *
721 * The following function works around the problem by always using
722 * hardreset on the port and not depending on receiving signature FIS
723 * afterward. If signature FIS isn't received soon, ATA class is
724 * assumed without follow-up softreset.
725 */
726static void ahci_p5wdh_workaround(struct ata_host *host)
727{
728 static struct dmi_system_id sysids[] = {
729 {
730 .ident = "P5W DH Deluxe",
731 .matches = {
732 DMI_MATCH(DMI_SYS_VENDOR,
733 "ASUSTEK COMPUTER INC"),
734 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
735 },
736 },
737 { }
738 };
739 struct pci_dev *pdev = to_pci_dev(host->dev);
740
741 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
742 dmi_check_system(sysids)) {
743 struct ata_port *ap = host->ports[1];
744
745 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
746 "Deluxe on-board SIMG4726 workaround\n");
747
748 ap->ops = &ahci_p5wdh_ops;
749 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
750 }
751}
752
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900753/* only some SB600 ahci controllers can do 64bit DMA */
754static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800755{
756 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900757 /*
758 * The oldest version known to be broken is 0901 and
759 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900760 * Enable 64bit DMA on 1501 and anything newer.
761 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900762 * Please read bko#9412 for more info.
763 */
Shane Huang58a09b32009-05-27 15:04:43 +0800764 {
765 .ident = "ASUS M2A-VM",
766 .matches = {
767 DMI_MATCH(DMI_BOARD_VENDOR,
768 "ASUSTeK Computer INC."),
769 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
770 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900771 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800772 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100773 /*
774 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
775 * support 64bit DMA.
776 *
777 * BIOS versions earlier than 1.5 had the Manufacturer DMI
778 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
779 * This spelling mistake was fixed in BIOS version 1.5, so
780 * 1.5 and later have the Manufacturer as
781 * "MICRO-STAR INTERNATIONAL CO.,LTD".
782 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
783 *
784 * BIOS versions earlier than 1.9 had a Board Product Name
785 * DMI field of "MS-7376". This was changed to be
786 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
787 * match on DMI_BOARD_NAME of "MS-7376".
788 */
789 {
790 .ident = "MSI K9A2 Platinum",
791 .matches = {
792 DMI_MATCH(DMI_BOARD_VENDOR,
793 "MICRO-STAR INTER"),
794 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
795 },
796 },
Shane Huang58a09b32009-05-27 15:04:43 +0800797 { }
798 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900799 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900800 int year, month, date;
801 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800802
Tejun Heo03d783b2009-08-16 21:04:02 +0900803 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800804 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900805 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800806 return false;
807
Mark Nelsone65cc192009-11-03 20:06:48 +1100808 if (!match->driver_data)
809 goto enable_64bit;
810
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900811 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
812 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800813
Mark Nelsone65cc192009-11-03 20:06:48 +1100814 if (strcmp(buf, match->driver_data) >= 0)
815 goto enable_64bit;
816 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900817 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
818 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900819 return false;
820 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100821
822enable_64bit:
823 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
824 match->ident);
825 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800826}
827
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100828static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
829{
830 static const struct dmi_system_id broken_systems[] = {
831 {
832 .ident = "HP Compaq nx6310",
833 .matches = {
834 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
835 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
836 },
837 /* PCI slot number of the controller */
838 .driver_data = (void *)0x1FUL,
839 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100840 {
841 .ident = "HP Compaq 6720s",
842 .matches = {
843 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
844 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
845 },
846 /* PCI slot number of the controller */
847 .driver_data = (void *)0x1FUL,
848 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100849
850 { } /* terminate list */
851 };
852 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
853
854 if (dmi) {
855 unsigned long slot = (unsigned long)dmi->driver_data;
856 /* apply the quirk only to on-board controllers */
857 return slot == PCI_SLOT(pdev->devfn);
858 }
859
860 return false;
861}
862
Tejun Heo9b10ae82009-05-30 20:50:12 +0900863static bool ahci_broken_suspend(struct pci_dev *pdev)
864{
865 static const struct dmi_system_id sysids[] = {
866 /*
867 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
868 * to the harddisk doesn't become online after
869 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900870 *
871 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
872 *
873 * Use dates instead of versions to match as HP is
874 * apparently recycling both product and version
875 * strings.
876 *
877 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900878 */
879 {
880 .ident = "dv4",
881 .matches = {
882 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
883 DMI_MATCH(DMI_PRODUCT_NAME,
884 "HP Pavilion dv4 Notebook PC"),
885 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900886 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900887 },
888 {
889 .ident = "dv5",
890 .matches = {
891 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
892 DMI_MATCH(DMI_PRODUCT_NAME,
893 "HP Pavilion dv5 Notebook PC"),
894 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900895 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900896 },
897 {
898 .ident = "dv6",
899 .matches = {
900 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
901 DMI_MATCH(DMI_PRODUCT_NAME,
902 "HP Pavilion dv6 Notebook PC"),
903 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900904 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900905 },
906 {
907 .ident = "HDX18",
908 .matches = {
909 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
910 DMI_MATCH(DMI_PRODUCT_NAME,
911 "HP HDX18 Notebook PC"),
912 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900914 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900915 /*
916 * Acer eMachines G725 has the same problem. BIOS
917 * V1.03 is known to be broken. V3.04 is known to
918 * work. Inbetween, there are V1.06, V2.06 and V3.03
919 * that we don't have much idea about. For now,
920 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900921 *
922 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900923 */
924 {
925 .ident = "G725",
926 .matches = {
927 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
928 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
929 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900930 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900931 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900932 { } /* terminate list */
933 };
934 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900935 int year, month, date;
936 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900937
938 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
939 return false;
940
Tejun Heo9deb3432010-03-16 09:50:26 +0900941 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
942 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900943
Tejun Heo9deb3432010-03-16 09:50:26 +0900944 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900945}
946
Tejun Heo55946392009-08-04 14:30:08 +0900947static bool ahci_broken_online(struct pci_dev *pdev)
948{
949#define ENCODE_BUSDEVFN(bus, slot, func) \
950 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
951 static const struct dmi_system_id sysids[] = {
952 /*
953 * There are several gigabyte boards which use
954 * SIMG5723s configured as hardware RAID. Certain
955 * 5723 firmware revisions shipped there keep the link
956 * online but fail to answer properly to SRST or
957 * IDENTIFY when no device is attached downstream
958 * causing libata to retry quite a few times leading
959 * to excessive detection delay.
960 *
961 * As these firmwares respond to the second reset try
962 * with invalid device signature, considering unknown
963 * sig as offline works around the problem acceptably.
964 */
965 {
966 .ident = "EP45-DQ6",
967 .matches = {
968 DMI_MATCH(DMI_BOARD_VENDOR,
969 "Gigabyte Technology Co., Ltd."),
970 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
971 },
972 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
973 },
974 {
975 .ident = "EP45-DS5",
976 .matches = {
977 DMI_MATCH(DMI_BOARD_VENDOR,
978 "Gigabyte Technology Co., Ltd."),
979 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
980 },
981 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
982 },
983 { } /* terminate list */
984 };
985#undef ENCODE_BUSDEVFN
986 const struct dmi_system_id *dmi = dmi_first_match(sysids);
987 unsigned int val;
988
989 if (!dmi)
990 return false;
991
992 val = (unsigned long)dmi->driver_data;
993
994 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
995}
996
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200997#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900998static void ahci_gtf_filter_workaround(struct ata_host *host)
999{
1000 static const struct dmi_system_id sysids[] = {
1001 /*
1002 * Aspire 3810T issues a bunch of SATA enable commands
1003 * via _GTF including an invalid one and one which is
1004 * rejected by the device. Among the successful ones
1005 * is FPDMA non-zero offset enable which when enabled
1006 * only on the drive side leads to NCQ command
1007 * failures. Filter it out.
1008 */
1009 {
1010 .ident = "Aspire 3810T",
1011 .matches = {
1012 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1013 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1014 },
1015 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1016 },
1017 { }
1018 };
1019 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1020 unsigned int filter;
1021 int i;
1022
1023 if (!dmi)
1024 return;
1025
1026 filter = (unsigned long)dmi->driver_data;
1027 dev_printk(KERN_INFO, host->dev,
1028 "applying extra ACPI _GTF filter 0x%x for %s\n",
1029 filter, dmi->ident);
1030
1031 for (i = 0; i < host->n_ports; i++) {
1032 struct ata_port *ap = host->ports[i];
1033 struct ata_link *link;
1034 struct ata_device *dev;
1035
1036 ata_for_each_link(link, ap, EDGE)
1037 ata_for_each_dev(dev, link, ALL)
1038 dev->gtf_filter |= filter;
1039 }
1040}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001041#else
1042static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1043{}
1044#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001045
Tejun Heo24dc5f32007-01-20 16:00:28 +09001046static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
1048 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001049 unsigned int board_id = ent->driver_data;
1050 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001051 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001052 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001054 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001055 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
1057 VPRINTK("ENTER\n");
1058
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001059 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001062 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Alan Cox5b66c822008-09-03 14:48:34 +01001064 /* The AHCI driver can only drive the SATA ports, the PATA driver
1065 can drive them all so if both drivers are selected make sure
1066 AHCI stays out of the way */
1067 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1068 return -ENODEV;
1069
Tejun Heoc6353b42010-06-17 11:42:22 +02001070 /*
1071 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1072 * ahci, use ata_generic instead.
1073 */
1074 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1075 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1076 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1077 pdev->subsystem_device == 0xcb89)
1078 return -ENODEV;
1079
Mark Nelson7a022672009-11-22 12:07:41 +11001080 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1081 * At the moment, we can only use the AHCI mode. Let the users know
1082 * that for SAS drives they're out of luck.
1083 */
1084 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1085 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1086 "can only drive SATA devices with this driver\n");
1087
Tejun Heo4447d352007-04-17 23:44:08 +09001088 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001089 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 if (rc)
1091 return rc;
1092
Tejun Heodea55132008-03-11 19:52:31 +09001093 /* AHCI controllers often implement SFF compatible interface.
1094 * Grab all PCI BARs just in case.
1095 */
1096 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001097 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001098 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001099 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001100 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Tejun Heoc4f77922007-12-06 15:09:43 +09001102 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1103 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1104 u8 map;
1105
1106 /* ICH6s share the same PCI ID for both piix and ahci
1107 * modes. Enabling ahci mode while MAP indicates
1108 * combined mode is a bad idea. Yield to ata_piix.
1109 */
1110 pci_read_config_byte(pdev, ICH_MAP, &map);
1111 if (map & 0x3) {
1112 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1113 "combined mode, can't enable AHCI mode\n");
1114 return -ENODEV;
1115 }
1116 }
1117
Tejun Heo24dc5f32007-01-20 16:00:28 +09001118 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1119 if (!hpriv)
1120 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001121 hpriv->flags |= (unsigned long)pi.private_data;
1122
Tejun Heoe297d992008-06-10 00:13:04 +09001123 /* MCP65 revision A1 and A2 can't do MSI */
1124 if (board_id == board_ahci_mcp65 &&
1125 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1126 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1127
Shane Huange427fe02008-12-30 10:53:41 +08001128 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1129 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1130 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1131
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001132 /* only some SB600s can do 64bit DMA */
1133 if (ahci_sb600_enable_64bit(pdev))
1134 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001135
Tejun Heo31b239a2009-09-17 00:34:39 +09001136 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1137 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Anton Vorontsovd8993342010-03-03 20:17:34 +03001139 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1140
Tejun Heo4447d352007-04-17 23:44:08 +09001141 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001142 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Tejun Heo4447d352007-04-17 23:44:08 +09001144 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001145 if (hpriv->cap & HOST_CAP_NCQ) {
1146 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001147 /*
1148 * Auto-activate optimization is supposed to be
1149 * supported on all AHCI controllers indicating NCQ
1150 * capability, but it seems to be broken on some
1151 * chipsets including NVIDIAs.
1152 */
1153 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001154 pi.flags |= ATA_FLAG_FPDMA_AA;
1155 }
Tejun Heo4447d352007-04-17 23:44:08 +09001156
Tejun Heo7d50b602007-09-23 13:19:54 +09001157 if (hpriv->cap & HOST_CAP_PMP)
1158 pi.flags |= ATA_FLAG_PMP;
1159
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001160 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001161
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001162 if (ahci_broken_system_poweroff(pdev)) {
1163 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1164 dev_info(&pdev->dev,
1165 "quirky BIOS, skipping spindown on poweroff\n");
1166 }
1167
Tejun Heo9b10ae82009-05-30 20:50:12 +09001168 if (ahci_broken_suspend(pdev)) {
1169 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1170 dev_printk(KERN_WARNING, &pdev->dev,
1171 "BIOS update required for suspend/resume\n");
1172 }
1173
Tejun Heo55946392009-08-04 14:30:08 +09001174 if (ahci_broken_online(pdev)) {
1175 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1176 dev_info(&pdev->dev,
1177 "online status unreliable, applying workaround\n");
1178 }
1179
Tejun Heo837f5f82008-02-06 15:13:51 +09001180 /* CAP.NP sometimes indicate the index of the last enabled
1181 * port, at other times, that of the last possible port, so
1182 * determining the maximum port number requires looking at
1183 * both CAP.NP and port_map.
1184 */
1185 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1186
1187 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001188 if (!host)
1189 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001190 host->private_data = hpriv;
1191
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001192 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001193 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001194 else
1195 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001196
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001197 if (pi.flags & ATA_FLAG_EM)
1198 ahci_reset_em(host);
1199
Tejun Heo4447d352007-04-17 23:44:08 +09001200 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001201 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001202
Tejun Heocbcdd872007-08-18 13:14:55 +09001203 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1204 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1205 0x100 + ap->port_no * 0x80, "port");
1206
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001207 /* set initial link pm policy */
1208 ap->pm_policy = NOT_AVAILABLE;
1209
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001210 /* set enclosure management message type */
1211 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001212 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001213
1214
Jeff Garzikdab632e2007-05-28 08:33:01 -04001215 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001216 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001217 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
Tejun Heoedc93052007-10-25 14:59:16 +09001220 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1221 ahci_p5wdh_workaround(host);
1222
Tejun Heof80ae7e2009-09-16 04:18:03 +09001223 /* apply gtf filter quirk */
1224 ahci_gtf_filter_workaround(host);
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001227 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001229 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Anton Vorontsov33030402010-03-03 20:17:39 +03001231 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001232 if (rc)
1233 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001234
Anton Vorontsov781d6552010-03-03 20:17:42 +03001235 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001236 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Tejun Heo4447d352007-04-17 23:44:08 +09001238 pci_set_master(pdev);
1239 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1240 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001241}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
1243static int __init ahci_init(void)
1244{
Pavel Roskinb7887192006-08-10 18:13:18 +09001245 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246}
1247
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248static void __exit ahci_exit(void)
1249{
1250 pci_unregister_driver(&ahci_pci_driver);
1251}
1252
1253
1254MODULE_AUTHOR("Jeff Garzik");
1255MODULE_DESCRIPTION("AHCI SATA low-level driver");
1256MODULE_LICENSE("GPL");
1257MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001258MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260module_init(ahci_init);
1261module_exit(ahci_exit);