blob: 0a684282991e5345268de43a802217a4e897fa85 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
Ville Syrjäläad933b52014-08-18 22:15:56 +0300311 if (port_sel == PANEL_PORT_SELECT_VLV(port))
Jani Nikulabf13e812013-09-06 07:40:05 +0300312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Clint Taylor01527b32014-07-07 13:01:46 -0700339/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
340 This function only applicable when panel PM state is not to be tracked */
341static int edp_notify_handler(struct notifier_block *this, unsigned long code,
342 void *unused)
343{
344 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
345 edp_notifier);
346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 u32 pp_div;
349 u32 pp_ctrl_reg, pp_div_reg;
350 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
351
352 if (!is_edp(intel_dp) || code != SYS_RESTART)
353 return 0;
354
355 if (IS_VALLEYVIEW(dev)) {
356 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
357 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
358 pp_div = I915_READ(pp_div_reg);
359 pp_div &= PP_REFERENCE_DIVIDER_MASK;
360
361 /* 0x1F write to PP_DIV_REG sets max cycle delay */
362 I915_WRITE(pp_div_reg, pp_div | 0x1F);
363 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
364 msleep(intel_dp->panel_power_cycle_delay);
365 }
366
367 return 0;
368}
369
Daniel Vetter4be73782014-01-17 14:39:48 +0100370static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700371{
Paulo Zanoni30add222012-10-26 19:05:45 -0200372 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700373 struct drm_i915_private *dev_priv = dev->dev_private;
374
Jani Nikulabf13e812013-09-06 07:40:05 +0300375 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700376}
377
Daniel Vetter4be73782014-01-17 14:39:48 +0100378static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700379{
Paulo Zanoni30add222012-10-26 19:05:45 -0200380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700381 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
383 struct intel_encoder *intel_encoder = &intel_dig_port->base;
384 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700385
Imre Deakbb4932c2014-04-14 20:24:33 +0300386 power_domain = intel_display_port_power_domain(intel_encoder);
387 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300388 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700389}
390
Keith Packard9b984da2011-09-19 13:54:47 -0700391static void
392intel_dp_check_edp(struct intel_dp *intel_dp)
393{
Paulo Zanoni30add222012-10-26 19:05:45 -0200394 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700395 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700396
Keith Packard9b984da2011-09-19 13:54:47 -0700397 if (!is_edp(intel_dp))
398 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700399
Daniel Vetter4be73782014-01-17 14:39:48 +0100400 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700401 WARN(1, "eDP powered off while attempting aux channel communication.\n");
402 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300403 I915_READ(_pp_stat_reg(intel_dp)),
404 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700405 }
406}
407
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100408static uint32_t
409intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
410{
411 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
412 struct drm_device *dev = intel_dig_port->base.base.dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300414 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100415 uint32_t status;
416 bool done;
417
Daniel Vetteref04f002012-12-01 21:03:59 +0100418#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100419 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300420 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300421 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 else
423 done = wait_for_atomic(C, 10) == 0;
424 if (!done)
425 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
426 has_aux_irq);
427#undef C
428
429 return status;
430}
431
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000432static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
436
437 /*
438 * The clock divider is based off the hrawclk, and would like to run at
439 * 2MHz. So, take the hrawclk value and divide by 2 and use that
440 */
441 return index ? 0 : intel_hrawclk(dev) / 2;
442}
443
444static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
445{
446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
447 struct drm_device *dev = intel_dig_port->base.base.dev;
448
449 if (index)
450 return 0;
451
452 if (intel_dig_port->port == PORT_A) {
453 if (IS_GEN6(dev) || IS_GEN7(dev))
454 return 200; /* SNB & IVB eDP input clock at 400Mhz */
455 else
456 return 225; /* eDP input clock at 450Mhz */
457 } else {
458 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
459 }
460}
461
462static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300463{
464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
465 struct drm_device *dev = intel_dig_port->base.base.dev;
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000468 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100469 if (index)
470 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000471 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300472 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
473 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 switch (index) {
475 case 0: return 63;
476 case 1: return 72;
477 default: return 0;
478 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000479 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300481 }
482}
483
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000484static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
485{
486 return index ? 0 : 100;
487}
488
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000489static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
490 bool has_aux_irq,
491 int send_bytes,
492 uint32_t aux_clock_divider)
493{
494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
495 struct drm_device *dev = intel_dig_port->base.base.dev;
496 uint32_t precharge, timeout;
497
498 if (IS_GEN6(dev))
499 precharge = 3;
500 else
501 precharge = 5;
502
503 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
504 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
505 else
506 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
507
508 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000509 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000510 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
515 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000516 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000517}
518
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521 uint8_t *send, int send_bytes,
522 uint8_t *recv, int recv_size)
523{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200524 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
525 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700526 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300527 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100529 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100530 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000532 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100533 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200534 bool vdd;
535
Ville Syrjälä72c35002014-08-18 22:16:00 +0300536 /*
537 * We will be called with VDD already enabled for dpcd/edid/oui reads.
538 * In such cases we want to leave VDD enabled and it's up to upper layers
539 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
540 * ourselves.
541 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300542 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100543
544 /* dp aux is extremely sensitive to irq latency, hence request the
545 * lowest possible wakeup latency and so prevent the cpu from going into
546 * deep sleep states.
547 */
548 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700549
Keith Packard9b984da2011-09-19 13:54:47 -0700550 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800551
Paulo Zanonic67a4702013-08-19 13:18:09 -0300552 intel_aux_display_runtime_get(dev_priv);
553
Jesse Barnes11bee432011-08-01 15:02:20 -0700554 /* Try to wait for any previous AUX channel activity */
555 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100556 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700557 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
558 break;
559 msleep(1);
560 }
561
562 if (try == 3) {
563 WARN(1, "dp_aux_ch not started status 0x%08x\n",
564 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100565 ret = -EBUSY;
566 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100567 }
568
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300569 /* Only 5 data registers! */
570 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
571 ret = -E2BIG;
572 goto out;
573 }
574
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000575 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000576 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
577 has_aux_irq,
578 send_bytes,
579 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000580
Chris Wilsonbc866252013-07-21 16:00:03 +0100581 /* Must try at least 3 times according to DP spec */
582 for (try = 0; try < 5; try++) {
583 /* Load the send data into the aux channel data registers */
584 for (i = 0; i < send_bytes; i += 4)
585 I915_WRITE(ch_data + i,
586 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400587
Chris Wilsonbc866252013-07-21 16:00:03 +0100588 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000589 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590
Chris Wilsonbc866252013-07-21 16:00:03 +0100591 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400592
Chris Wilsonbc866252013-07-21 16:00:03 +0100593 /* Clear done status and any errors */
594 I915_WRITE(ch_ctl,
595 status |
596 DP_AUX_CH_CTL_DONE |
597 DP_AUX_CH_CTL_TIME_OUT_ERROR |
598 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400599
Chris Wilsonbc866252013-07-21 16:00:03 +0100600 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
601 DP_AUX_CH_CTL_RECEIVE_ERROR))
602 continue;
603 if (status & DP_AUX_CH_CTL_DONE)
604 break;
605 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100606 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 break;
608 }
609
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700610 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700611 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100612 ret = -EBUSY;
613 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614 }
615
616 /* Check for timeout or receive error.
617 * Timeouts occur when the sink is not connected
618 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700619 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700620 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100621 ret = -EIO;
622 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700623 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700624
625 /* Timeouts occur when the device isn't connected, so they're
626 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700627 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800628 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100629 ret = -ETIMEDOUT;
630 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700631 }
632
633 /* Unload any bytes sent back from the other side */
634 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
635 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 if (recv_bytes > recv_size)
637 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400638
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100639 for (i = 0; i < recv_bytes; i += 4)
640 unpack_aux(I915_READ(ch_data + i),
641 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100643 ret = recv_bytes;
644out:
645 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300646 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647
Jani Nikula884f19e2014-03-14 16:51:14 +0200648 if (vdd)
649 edp_panel_vdd_off(intel_dp, false);
650
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100651 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652}
653
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300654#define BARE_ADDRESS_SIZE 3
655#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200656static ssize_t
657intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200659 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
660 uint8_t txbuf[20], rxbuf[20];
661 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700662 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700663
Jani Nikula9d1a1032014-03-14 16:51:15 +0200664 txbuf[0] = msg->request << 4;
665 txbuf[1] = msg->address >> 8;
666 txbuf[2] = msg->address & 0xff;
667 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300668
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 switch (msg->request & ~DP_AUX_I2C_MOT) {
670 case DP_AUX_NATIVE_WRITE:
671 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300672 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200673 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200674
Jani Nikula9d1a1032014-03-14 16:51:15 +0200675 if (WARN_ON(txsize > 20))
676 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677
Jani Nikula9d1a1032014-03-14 16:51:15 +0200678 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Jani Nikula9d1a1032014-03-14 16:51:15 +0200680 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
681 if (ret > 0) {
682 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700683
Jani Nikula9d1a1032014-03-14 16:51:15 +0200684 /* Return payload size. */
685 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200687 break;
688
689 case DP_AUX_NATIVE_READ:
690 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300691 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200692 rxsize = msg->size + 1;
693
694 if (WARN_ON(rxsize > 20))
695 return -E2BIG;
696
697 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
698 if (ret > 0) {
699 msg->reply = rxbuf[0] >> 4;
700 /*
701 * Assume happy day, and copy the data. The caller is
702 * expected to check msg->reply before touching it.
703 *
704 * Return payload size.
705 */
706 ret--;
707 memcpy(msg->buffer, rxbuf + 1, ret);
708 }
709 break;
710
711 default:
712 ret = -EINVAL;
713 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700714 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200715
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717}
718
Jani Nikula9d1a1032014-03-14 16:51:15 +0200719static void
720intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200722 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200723 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
724 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200725 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000726 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700727
Jani Nikula33ad6622014-03-14 16:51:16 +0200728 switch (port) {
729 case PORT_A:
730 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200731 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000732 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200733 case PORT_B:
734 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200735 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200736 break;
737 case PORT_C:
738 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200739 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200740 break;
741 case PORT_D:
742 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200743 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000744 break;
745 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200746 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000747 }
748
Jani Nikula33ad6622014-03-14 16:51:16 +0200749 if (!HAS_DDI(dev))
750 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000751
Jani Nikula0b998362014-03-14 16:51:17 +0200752 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200753 intel_dp->aux.dev = dev->dev;
754 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000755
Jani Nikula0b998362014-03-14 16:51:17 +0200756 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
757 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000759 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200760 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000761 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200762 name, ret);
763 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000764 }
David Flynn8316f332010-12-08 16:10:21 +0000765
Jani Nikula0b998362014-03-14 16:51:17 +0200766 ret = sysfs_create_link(&connector->base.kdev->kobj,
767 &intel_dp->aux.ddc.dev.kobj,
768 intel_dp->aux.ddc.dev.kobj.name);
769 if (ret < 0) {
770 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000771 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772 }
773}
774
Imre Deak80f65de2014-02-11 17:12:49 +0200775static void
776intel_dp_connector_unregister(struct intel_connector *intel_connector)
777{
778 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
779
Dave Airlie0e32b392014-05-02 14:02:48 +1000780 if (!intel_connector->mst_port)
781 sysfs_remove_link(&intel_connector->base.kdev->kobj,
782 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200783 intel_connector_unregister(intel_connector);
784}
785
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200786static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300787hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
788{
789 switch (link_bw) {
790 case DP_LINK_BW_1_62:
791 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
792 break;
793 case DP_LINK_BW_2_7:
794 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
795 break;
796 case DP_LINK_BW_5_4:
797 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
798 break;
799 }
800}
801
802static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200803intel_dp_set_clock(struct intel_encoder *encoder,
804 struct intel_crtc_config *pipe_config, int link_bw)
805{
806 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800807 const struct dp_link_dpll *divisor = NULL;
808 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200809
810 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800811 divisor = gen4_dpll;
812 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200813 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800814 divisor = pch_dpll;
815 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300816 } else if (IS_CHERRYVIEW(dev)) {
817 divisor = chv_dpll;
818 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200819 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800820 divisor = vlv_dpll;
821 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200822 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800823
824 if (divisor && count) {
825 for (i = 0; i < count; i++) {
826 if (link_bw == divisor[i].link_bw) {
827 pipe_config->dpll = divisor[i].dpll;
828 pipe_config->clock_set = true;
829 break;
830 }
831 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200832 }
833}
834
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200835bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100836intel_dp_compute_config(struct intel_encoder *encoder,
837 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100839 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100841 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300843 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700844 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300845 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300847 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300848 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700849 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300850 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700851 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200852 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700853 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200854 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700855
Imre Deakbc7d38a2013-05-16 14:40:36 +0300856 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100857 pipe_config->has_pch_encoder = true;
858
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200859 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700860 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200861 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Jani Nikuladd06f902012-10-19 14:51:50 +0300863 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
864 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
865 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700866 if (!HAS_PCH_SPLIT(dev))
867 intel_gmch_panel_fitting(intel_crtc, pipe_config,
868 intel_connector->panel.fitting_mode);
869 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700870 intel_pch_panel_fitting(intel_crtc, pipe_config,
871 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100872 }
873
Daniel Vettercb1793c2012-06-04 18:39:21 +0200874 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200875 return false;
876
Daniel Vetter083f9562012-04-20 20:23:49 +0200877 DRM_DEBUG_KMS("DP link computation with max lane count %i "
878 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100879 max_lane_count, bws[max_clock],
880 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200881
Daniel Vetter36008362013-03-27 00:44:59 +0100882 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
883 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200884 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300885 if (is_edp(intel_dp)) {
886 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
887 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
888 dev_priv->vbt.edp_bpp);
889 bpp = dev_priv->vbt.edp_bpp;
890 }
891
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300892 if (IS_BROADWELL(dev)) {
893 /* Yes, it's an ugly hack. */
894 min_lane_count = max_lane_count;
895 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
896 min_lane_count);
897 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300898 min_lane_count = min(dev_priv->vbt.edp_lanes,
899 max_lane_count);
900 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
901 min_lane_count);
902 }
903
904 if (dev_priv->vbt.edp_rate) {
905 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
906 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
907 bws[min_clock]);
908 }
Imre Deak79842112013-07-18 17:44:13 +0300909 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200910
Daniel Vetter36008362013-03-27 00:44:59 +0100911 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100912 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
913 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200914
Dave Airliec6930992014-07-14 11:04:39 +1000915 for (clock = min_clock; clock <= max_clock; clock++) {
916 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100917 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
918 link_avail = intel_dp_max_data_rate(link_clock,
919 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200920
Daniel Vetter36008362013-03-27 00:44:59 +0100921 if (mode_rate <= link_avail) {
922 goto found;
923 }
924 }
925 }
926 }
927
928 return false;
929
930found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200931 if (intel_dp->color_range_auto) {
932 /*
933 * See:
934 * CEA-861-E - 5.1 Default Encoding Parameters
935 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
936 */
Thierry Reding18316c82012-12-20 15:41:44 +0100937 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200938 intel_dp->color_range = DP_COLOR_RANGE_16_235;
939 else
940 intel_dp->color_range = 0;
941 }
942
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200943 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100944 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200945
Daniel Vetter36008362013-03-27 00:44:59 +0100946 intel_dp->link_bw = bws[clock];
947 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200948 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200949 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200950
Daniel Vetter36008362013-03-27 00:44:59 +0100951 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
952 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200953 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100954 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
955 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200957 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100958 adjusted_mode->crtc_clock,
959 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200960 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530962 if (intel_connector->panel.downclock_mode != NULL &&
963 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -0700964 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530965 intel_link_compute_m_n(bpp, lane_count,
966 intel_connector->panel.downclock_mode->clock,
967 pipe_config->port_clock,
968 &pipe_config->dp_m2_n2);
969 }
970
Damien Lespiauea155f32014-07-29 18:06:20 +0100971 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -0300972 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
973 else
974 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200975
Daniel Vetter36008362013-03-27 00:44:59 +0100976 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977}
978
Daniel Vetter7c62a162013-06-01 17:16:20 +0200979static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100980{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200981 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
982 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
983 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u32 dpa_ctl;
986
Daniel Vetterff9a6752013-06-01 17:16:21 +0200987 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100988 dpa_ctl = I915_READ(DP_A);
989 dpa_ctl &= ~DP_PLL_FREQ_MASK;
990
Daniel Vetterff9a6752013-06-01 17:16:21 +0200991 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100992 /* For a long time we've carried around a ILK-DevA w/a for the
993 * 160MHz clock. If we're really unlucky, it's still required.
994 */
995 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100996 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200997 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100998 } else {
999 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001000 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001001 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001002
Daniel Vetterea9b6002012-11-29 15:59:31 +01001003 I915_WRITE(DP_A, dpa_ctl);
1004
1005 POSTING_READ(DP_A);
1006 udelay(500);
1007}
1008
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001009static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001010{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001011 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001012 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001013 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001014 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001015 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1016 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017
Keith Packard417e8222011-11-01 19:54:11 -07001018 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001019 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001020 *
1021 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001022 * SNB CPU
1023 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001024 * CPT PCH
1025 *
1026 * IBX PCH and CPU are the same for almost everything,
1027 * except that the CPU DP PLL is configured in this
1028 * register
1029 *
1030 * CPT PCH is quite different, having many bits moved
1031 * to the TRANS_DP_CTL register instead. That
1032 * configuration happens (oddly) in ironlake_pch_enable
1033 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001034
Keith Packard417e8222011-11-01 19:54:11 -07001035 /* Preserve the BIOS-computed detected bit. This is
1036 * supposed to be read-only.
1037 */
1038 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001039
Keith Packard417e8222011-11-01 19:54:11 -07001040 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001041 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001042 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001044 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001045 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001046 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001047 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001048 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001049 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001050
Keith Packard417e8222011-11-01 19:54:11 -07001051 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001052
Imre Deakbc7d38a2013-05-16 14:40:36 +03001053 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001054 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1055 intel_dp->DP |= DP_SYNC_HS_HIGH;
1056 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1057 intel_dp->DP |= DP_SYNC_VS_HIGH;
1058 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1059
Jani Nikula6aba5b62013-10-04 15:08:10 +03001060 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001061 intel_dp->DP |= DP_ENHANCED_FRAMING;
1062
Daniel Vetter7c62a162013-06-01 17:16:20 +02001063 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001064 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001065 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001066 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001067
1068 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1069 intel_dp->DP |= DP_SYNC_HS_HIGH;
1070 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1071 intel_dp->DP |= DP_SYNC_VS_HIGH;
1072 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1073
Jani Nikula6aba5b62013-10-04 15:08:10 +03001074 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001075 intel_dp->DP |= DP_ENHANCED_FRAMING;
1076
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001077 if (!IS_CHERRYVIEW(dev)) {
1078 if (crtc->pipe == 1)
1079 intel_dp->DP |= DP_PIPEB_SELECT;
1080 } else {
1081 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1082 }
Keith Packard417e8222011-11-01 19:54:11 -07001083 } else {
1084 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001085 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086}
1087
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001088#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1089#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001090
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001091#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1092#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001093
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001094#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1095#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001096
Daniel Vetter4be73782014-01-17 14:39:48 +01001097static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001098 u32 mask,
1099 u32 value)
1100{
Paulo Zanoni30add222012-10-26 19:05:45 -02001101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 u32 pp_stat_reg, pp_ctrl_reg;
1104
Jani Nikulabf13e812013-09-06 07:40:05 +03001105 pp_stat_reg = _pp_stat_reg(intel_dp);
1106 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001107
1108 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 mask, value,
1110 I915_READ(pp_stat_reg),
1111 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001112
Jesse Barnes453c5422013-03-28 09:55:41 -07001113 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001114 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001115 I915_READ(pp_stat_reg),
1116 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001117 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001118
1119 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001120}
1121
Daniel Vetter4be73782014-01-17 14:39:48 +01001122static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001123{
1124 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001125 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001126}
1127
Daniel Vetter4be73782014-01-17 14:39:48 +01001128static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001129{
Keith Packardbd943152011-09-18 23:09:52 -07001130 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001131 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001132}
Keith Packardbd943152011-09-18 23:09:52 -07001133
Daniel Vetter4be73782014-01-17 14:39:48 +01001134static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001135{
1136 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001137
1138 /* When we disable the VDD override bit last we have to do the manual
1139 * wait. */
1140 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1141 intel_dp->panel_power_cycle_delay);
1142
Daniel Vetter4be73782014-01-17 14:39:48 +01001143 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001144}
Keith Packardbd943152011-09-18 23:09:52 -07001145
Daniel Vetter4be73782014-01-17 14:39:48 +01001146static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001147{
1148 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1149 intel_dp->backlight_on_delay);
1150}
1151
Daniel Vetter4be73782014-01-17 14:39:48 +01001152static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001153{
1154 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1155 intel_dp->backlight_off_delay);
1156}
Keith Packard99ea7122011-11-01 19:57:50 -07001157
Keith Packard832dd3c2011-11-01 19:34:06 -07001158/* Read the current pp_control value, unlocking the register if it
1159 * is locked
1160 */
1161
Jesse Barnes453c5422013-03-28 09:55:41 -07001162static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001163{
Jesse Barnes453c5422013-03-28 09:55:41 -07001164 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1165 struct drm_i915_private *dev_priv = dev->dev_private;
1166 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001167
Jani Nikulabf13e812013-09-06 07:40:05 +03001168 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001169 control &= ~PANEL_UNLOCK_MASK;
1170 control |= PANEL_UNLOCK_REGS;
1171 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001172}
1173
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001174static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001175{
Paulo Zanoni30add222012-10-26 19:05:45 -02001176 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001177 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1178 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001179 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001180 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001181 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001182 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001183 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001184
Keith Packard97af61f572011-09-28 16:23:51 -07001185 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001186 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001187
1188 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001189
Daniel Vetter4be73782014-01-17 14:39:48 +01001190 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001191 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001192
Imre Deak4e6e1a52014-03-27 17:45:11 +02001193 power_domain = intel_display_port_power_domain(intel_encoder);
1194 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001195
Paulo Zanonib0665d52013-10-30 19:50:27 -02001196 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001197
Daniel Vetter4be73782014-01-17 14:39:48 +01001198 if (!edp_have_panel_power(intel_dp))
1199 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001200
Jesse Barnes453c5422013-03-28 09:55:41 -07001201 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001202 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001203
Jani Nikulabf13e812013-09-06 07:40:05 +03001204 pp_stat_reg = _pp_stat_reg(intel_dp);
1205 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001206
1207 I915_WRITE(pp_ctrl_reg, pp);
1208 POSTING_READ(pp_ctrl_reg);
1209 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1210 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001211 /*
1212 * If the panel wasn't on, delay before accessing aux channel
1213 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001214 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001215 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001216 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001217 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001218
1219 return need_to_disable;
1220}
1221
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001222void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001223{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001224 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001225
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001226 if (!is_edp(intel_dp))
1227 return;
1228
1229 vdd = edp_panel_vdd_on(intel_dp);
1230
1231 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001232}
1233
Daniel Vetter4be73782014-01-17 14:39:48 +01001234static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001235{
Paulo Zanoni30add222012-10-26 19:05:45 -02001236 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001237 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001238 struct intel_digital_port *intel_dig_port =
1239 dp_to_dig_port(intel_dp);
1240 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1241 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001242 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001243 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001244
Rob Clark51fd3712013-11-19 12:10:12 -05001245 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001246
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001247 WARN_ON(intel_dp->want_panel_vdd);
1248
1249 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001250 return;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001251
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001252 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Paulo Zanonib0665d52013-10-30 19:50:27 -02001253
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001254 pp = ironlake_get_pp_control(intel_dp);
1255 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001256
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001257 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1258 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001259
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001260 I915_WRITE(pp_ctrl_reg, pp);
1261 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001262
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001263 /* Make sure sequencer is idle before allowing subsequent activity */
1264 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1265 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001266
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001267 if ((pp & POWER_TARGET_ON) == 0)
1268 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001269
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001270 power_domain = intel_display_port_power_domain(intel_encoder);
1271 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001272}
1273
Daniel Vetter4be73782014-01-17 14:39:48 +01001274static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001275{
1276 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1277 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001278 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001279
Rob Clark51fd3712013-11-19 12:10:12 -05001280 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001281 if (!intel_dp->want_panel_vdd)
1282 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001283 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001284}
1285
Imre Deakaba86892014-07-30 15:57:31 +03001286static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1287{
1288 unsigned long delay;
1289
1290 /*
1291 * Queue the timer to fire a long time from now (relative to the power
1292 * down delay) to keep the panel power up across a sequence of
1293 * operations.
1294 */
1295 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1296 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1297}
1298
Daniel Vetter4be73782014-01-17 14:39:48 +01001299static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001300{
Keith Packard97af61f572011-09-28 16:23:51 -07001301 if (!is_edp(intel_dp))
1302 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001303
Keith Packardbd943152011-09-18 23:09:52 -07001304 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001305
Keith Packardbd943152011-09-18 23:09:52 -07001306 intel_dp->want_panel_vdd = false;
1307
Imre Deakaba86892014-07-30 15:57:31 +03001308 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001309 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001310 else
1311 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001312}
1313
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001314static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1315{
1316 edp_panel_vdd_off(intel_dp, sync);
1317}
1318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001320{
Paulo Zanoni30add222012-10-26 19:05:45 -02001321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001322 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001323 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001324 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001325
Keith Packard97af61f572011-09-28 16:23:51 -07001326 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001327 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001328
1329 DRM_DEBUG_KMS("Turn eDP power on\n");
1330
Daniel Vetter4be73782014-01-17 14:39:48 +01001331 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001332 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001333 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001334 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001335
Daniel Vetter4be73782014-01-17 14:39:48 +01001336 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001337
Jani Nikulabf13e812013-09-06 07:40:05 +03001338 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001339 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001340 if (IS_GEN5(dev)) {
1341 /* ILK workaround: disable reset around power sequence */
1342 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001343 I915_WRITE(pp_ctrl_reg, pp);
1344 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001345 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001346
Keith Packard1c0ae802011-09-19 13:59:29 -07001347 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001348 if (!IS_GEN5(dev))
1349 pp |= PANEL_POWER_RESET;
1350
Jesse Barnes453c5422013-03-28 09:55:41 -07001351 I915_WRITE(pp_ctrl_reg, pp);
1352 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001353
Daniel Vetter4be73782014-01-17 14:39:48 +01001354 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001355 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001356
Keith Packard05ce1a42011-09-29 16:33:01 -07001357 if (IS_GEN5(dev)) {
1358 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001359 I915_WRITE(pp_ctrl_reg, pp);
1360 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001361 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001362}
1363
Daniel Vetter4be73782014-01-17 14:39:48 +01001364void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001365{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001366 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1367 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001368 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001370 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001371 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001372 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001373
Keith Packard97af61f572011-09-28 16:23:51 -07001374 if (!is_edp(intel_dp))
1375 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001376
Keith Packard99ea7122011-11-01 19:57:50 -07001377 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001378
Jani Nikula24f3e092014-03-17 16:43:36 +02001379 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1380
Jesse Barnes453c5422013-03-28 09:55:41 -07001381 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001382 /* We need to switch off panel power _and_ force vdd, for otherwise some
1383 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001384 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1385 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001386
Jani Nikulabf13e812013-09-06 07:40:05 +03001387 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001388
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001389 intel_dp->want_panel_vdd = false;
1390
Jesse Barnes453c5422013-03-28 09:55:41 -07001391 I915_WRITE(pp_ctrl_reg, pp);
1392 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001393
Paulo Zanonidce56b32013-12-19 14:29:40 -02001394 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001395 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001396
1397 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001398 power_domain = intel_display_port_power_domain(intel_encoder);
1399 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001400}
1401
Jani Nikula1250d102014-08-12 17:11:39 +03001402/* Enable backlight in the panel power control. */
1403static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001404{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001405 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1406 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001407 struct drm_i915_private *dev_priv = dev->dev_private;
1408 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001409 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001410
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001411 /*
1412 * If we enable the backlight right away following a panel power
1413 * on, we may see slight flicker as the panel syncs with the eDP
1414 * link. So delay a bit to make sure the image is solid before
1415 * allowing it to appear.
1416 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001417 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001418 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001419 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001420
Jani Nikulabf13e812013-09-06 07:40:05 +03001421 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001422
1423 I915_WRITE(pp_ctrl_reg, pp);
1424 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001425}
1426
Jani Nikula1250d102014-08-12 17:11:39 +03001427/* Enable backlight PWM and backlight PP control. */
1428void intel_edp_backlight_on(struct intel_dp *intel_dp)
1429{
1430 if (!is_edp(intel_dp))
1431 return;
1432
1433 DRM_DEBUG_KMS("\n");
1434
1435 intel_panel_enable_backlight(intel_dp->attached_connector);
1436 _intel_edp_backlight_on(intel_dp);
1437}
1438
1439/* Disable backlight in the panel power control. */
1440static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001441{
Paulo Zanoni30add222012-10-26 19:05:45 -02001442 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001443 struct drm_i915_private *dev_priv = dev->dev_private;
1444 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001445 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001446
Jesse Barnes453c5422013-03-28 09:55:41 -07001447 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001448 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001449
Jani Nikulabf13e812013-09-06 07:40:05 +03001450 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001451
1452 I915_WRITE(pp_ctrl_reg, pp);
1453 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001454 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001455
1456 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001457}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001458
Jani Nikula1250d102014-08-12 17:11:39 +03001459/* Disable backlight PP control and backlight PWM. */
1460void intel_edp_backlight_off(struct intel_dp *intel_dp)
1461{
1462 if (!is_edp(intel_dp))
1463 return;
1464
1465 DRM_DEBUG_KMS("\n");
1466
1467 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001468 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001469}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001470
Jani Nikula73580fb72014-08-12 17:11:41 +03001471/*
1472 * Hook for controlling the panel power control backlight through the bl_power
1473 * sysfs attribute. Take care to handle multiple calls.
1474 */
1475static void intel_edp_backlight_power(struct intel_connector *connector,
1476 bool enable)
1477{
1478 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
1479 bool is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1480
1481 if (is_enabled == enable)
1482 return;
1483
Jani Nikula23ba9372014-08-27 14:08:43 +03001484 DRM_DEBUG_KMS("panel power control backlight %s\n",
1485 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001486
1487 if (enable)
1488 _intel_edp_backlight_on(intel_dp);
1489 else
1490 _intel_edp_backlight_off(intel_dp);
1491}
1492
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001493static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001494{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1496 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1497 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 u32 dpa_ctl;
1500
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001501 assert_pipe_disabled(dev_priv,
1502 to_intel_crtc(crtc)->pipe);
1503
Jesse Barnesd240f202010-08-13 15:43:26 -07001504 DRM_DEBUG_KMS("\n");
1505 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001506 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1507 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1508
1509 /* We don't adjust intel_dp->DP while tearing down the link, to
1510 * facilitate link retraining (e.g. after hotplug). Hence clear all
1511 * enable bits here to ensure that we don't enable too much. */
1512 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1513 intel_dp->DP |= DP_PLL_ENABLE;
1514 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001515 POSTING_READ(DP_A);
1516 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001517}
1518
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001519static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001520{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001521 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1522 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1523 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001524 struct drm_i915_private *dev_priv = dev->dev_private;
1525 u32 dpa_ctl;
1526
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001527 assert_pipe_disabled(dev_priv,
1528 to_intel_crtc(crtc)->pipe);
1529
Jesse Barnesd240f202010-08-13 15:43:26 -07001530 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001531 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1532 "dp pll off, should be on\n");
1533 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1534
1535 /* We can't rely on the value tracked for the DP register in
1536 * intel_dp->DP because link_down must not change that (otherwise link
1537 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001538 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001539 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001540 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001541 udelay(200);
1542}
1543
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001544/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001545void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001546{
1547 int ret, i;
1548
1549 /* Should have a valid DPCD by this point */
1550 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1551 return;
1552
1553 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001554 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1555 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001556 } else {
1557 /*
1558 * When turning on, we need to retry for 1ms to give the sink
1559 * time to wake up.
1560 */
1561 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001562 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1563 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001564 if (ret == 1)
1565 break;
1566 msleep(1);
1567 }
1568 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001569
1570 if (ret != 1)
1571 DRM_DEBUG_KMS("failed to %s sink power state\n",
1572 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001573}
1574
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001575static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1576 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001577{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001578 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001579 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001580 struct drm_device *dev = encoder->base.dev;
1581 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001582 enum intel_display_power_domain power_domain;
1583 u32 tmp;
1584
1585 power_domain = intel_display_port_power_domain(encoder);
1586 if (!intel_display_power_enabled(dev_priv, power_domain))
1587 return false;
1588
1589 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001590
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001591 if (!(tmp & DP_PORT_EN))
1592 return false;
1593
Imre Deakbc7d38a2013-05-16 14:40:36 +03001594 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001595 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001596 } else if (IS_CHERRYVIEW(dev)) {
1597 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001598 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001599 *pipe = PORT_TO_PIPE(tmp);
1600 } else {
1601 u32 trans_sel;
1602 u32 trans_dp;
1603 int i;
1604
1605 switch (intel_dp->output_reg) {
1606 case PCH_DP_B:
1607 trans_sel = TRANS_DP_PORT_SEL_B;
1608 break;
1609 case PCH_DP_C:
1610 trans_sel = TRANS_DP_PORT_SEL_C;
1611 break;
1612 case PCH_DP_D:
1613 trans_sel = TRANS_DP_PORT_SEL_D;
1614 break;
1615 default:
1616 return true;
1617 }
1618
Damien Lespiau055e3932014-08-18 13:49:10 +01001619 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001620 trans_dp = I915_READ(TRANS_DP_CTL(i));
1621 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1622 *pipe = i;
1623 return true;
1624 }
1625 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001626
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001627 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1628 intel_dp->output_reg);
1629 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001630
1631 return true;
1632}
1633
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001634static void intel_dp_get_config(struct intel_encoder *encoder,
1635 struct intel_crtc_config *pipe_config)
1636{
1637 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001638 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001639 struct drm_device *dev = encoder->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 enum port port = dp_to_dig_port(intel_dp)->port;
1642 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001643 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001644
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001645 tmp = I915_READ(intel_dp->output_reg);
1646 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1647 pipe_config->has_audio = true;
1648
Xiong Zhang63000ef2013-06-28 12:59:06 +08001649 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001650 if (tmp & DP_SYNC_HS_HIGH)
1651 flags |= DRM_MODE_FLAG_PHSYNC;
1652 else
1653 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001654
Xiong Zhang63000ef2013-06-28 12:59:06 +08001655 if (tmp & DP_SYNC_VS_HIGH)
1656 flags |= DRM_MODE_FLAG_PVSYNC;
1657 else
1658 flags |= DRM_MODE_FLAG_NVSYNC;
1659 } else {
1660 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1661 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1662 flags |= DRM_MODE_FLAG_PHSYNC;
1663 else
1664 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001665
Xiong Zhang63000ef2013-06-28 12:59:06 +08001666 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1667 flags |= DRM_MODE_FLAG_PVSYNC;
1668 else
1669 flags |= DRM_MODE_FLAG_NVSYNC;
1670 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001671
1672 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001673
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001674 pipe_config->has_dp_encoder = true;
1675
1676 intel_dp_get_m_n(crtc, pipe_config);
1677
Ville Syrjälä18442d02013-09-13 16:00:08 +03001678 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001679 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1680 pipe_config->port_clock = 162000;
1681 else
1682 pipe_config->port_clock = 270000;
1683 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001684
1685 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1686 &pipe_config->dp_m_n);
1687
1688 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1689 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1690
Damien Lespiau241bfc32013-09-25 16:45:37 +01001691 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001692
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001693 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1694 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1695 /*
1696 * This is a big fat ugly hack.
1697 *
1698 * Some machines in UEFI boot mode provide us a VBT that has 18
1699 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1700 * unknown we fail to light up. Yet the same BIOS boots up with
1701 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1702 * max, not what it tells us to use.
1703 *
1704 * Note: This will still be broken if the eDP panel is not lit
1705 * up by the BIOS, and thus we can't get the mode at module
1706 * load.
1707 */
1708 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1709 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1710 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1711 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001712}
1713
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001714static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001715{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001716 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001717}
1718
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001719static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1720{
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722
Ben Widawsky18b59922013-09-20 09:35:30 -07001723 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724 return false;
1725
Ben Widawsky18b59922013-09-20 09:35:30 -07001726 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001727}
1728
1729static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1730 struct edp_vsc_psr *vsc_psr)
1731{
1732 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1733 struct drm_device *dev = dig_port->base.base.dev;
1734 struct drm_i915_private *dev_priv = dev->dev_private;
1735 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1736 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1737 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1738 uint32_t *data = (uint32_t *) vsc_psr;
1739 unsigned int i;
1740
1741 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1742 the video DIP being updated before program video DIP data buffer
1743 registers for DIP being updated. */
1744 I915_WRITE(ctl_reg, 0);
1745 POSTING_READ(ctl_reg);
1746
1747 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1748 if (i < sizeof(struct edp_vsc_psr))
1749 I915_WRITE(data_reg + i, *data++);
1750 else
1751 I915_WRITE(data_reg + i, 0);
1752 }
1753
1754 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1755 POSTING_READ(ctl_reg);
1756}
1757
1758static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1759{
1760 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1761 struct drm_i915_private *dev_priv = dev->dev_private;
1762 struct edp_vsc_psr psr_vsc;
1763
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001764 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1765 memset(&psr_vsc, 0, sizeof(psr_vsc));
1766 psr_vsc.sdp_header.HB0 = 0;
1767 psr_vsc.sdp_header.HB1 = 0x7;
1768 psr_vsc.sdp_header.HB2 = 0x2;
1769 psr_vsc.sdp_header.HB3 = 0x8;
1770 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1771
1772 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001773 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001774 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001775}
1776
1777static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1778{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001779 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1780 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001781 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001782 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001783 int precharge = 0x3;
1784 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001785 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001786
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001787 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1788
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001789 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1790 only_standby = true;
1791
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001792 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001793 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001794 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1795 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001796 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001797 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1798 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001799
1800 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001801 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1802 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1803 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001804 DP_AUX_CH_CTL_TIME_OUT_400us |
1805 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1806 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1807 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1808}
1809
1810static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1811{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001812 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1813 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001814 struct drm_i915_private *dev_priv = dev->dev_private;
1815 uint32_t max_sleep_time = 0x1f;
1816 uint32_t idle_frames = 1;
1817 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001818 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001819 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001820
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001821 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1822 only_standby = true;
1823
1824 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001825 val |= EDP_PSR_LINK_STANDBY;
1826 val |= EDP_PSR_TP2_TP3_TIME_0us;
1827 val |= EDP_PSR_TP1_TIME_0us;
1828 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001829 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001830 } else
1831 val |= EDP_PSR_LINK_DISABLE;
1832
Ben Widawsky18b59922013-09-20 09:35:30 -07001833 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001834 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001835 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1836 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1837 EDP_PSR_ENABLE);
1838}
1839
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001840static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1841{
1842 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1843 struct drm_device *dev = dig_port->base.base.dev;
1844 struct drm_i915_private *dev_priv = dev->dev_private;
1845 struct drm_crtc *crtc = dig_port->base.base.crtc;
1846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001847
Daniel Vetterf0355c42014-07-11 10:30:15 -07001848 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001849 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1850 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
1851
Rodrigo Vivia031d702013-10-03 16:15:06 -03001852 dev_priv->psr.source_ok = false;
1853
Daniel Vetter9ca15302014-07-11 10:30:16 -07001854 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001855 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001856 return false;
1857 }
1858
Jani Nikulad330a952014-01-21 11:24:25 +02001859 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001860 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001861 return false;
1862 }
1863
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001864 /* Below limitations aren't valid for Broadwell */
1865 if (IS_BROADWELL(dev))
1866 goto out;
1867
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001868 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1869 S3D_ENABLE) {
1870 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001871 return false;
1872 }
1873
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001874 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001875 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001876 return false;
1877 }
1878
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001879 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001880 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001881 return true;
1882}
1883
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001884static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001885{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001886 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1887 struct drm_device *dev = intel_dig_port->base.base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001889
Daniel Vetter36383792014-07-11 10:30:13 -07001890 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1891 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001892 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001893
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001894 /* Enable PSR on the panel */
1895 intel_edp_psr_enable_sink(intel_dp);
1896
1897 /* Enable PSR on the host */
1898 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001899
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001900 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001901}
1902
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001903void intel_edp_psr_enable(struct intel_dp *intel_dp)
1904{
1905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001906 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001907
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001908 if (!HAS_PSR(dev)) {
1909 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1910 return;
1911 }
1912
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001913 if (!is_edp_psr(intel_dp)) {
1914 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1915 return;
1916 }
1917
Daniel Vetterf0355c42014-07-11 10:30:15 -07001918 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001919 if (dev_priv->psr.enabled) {
1920 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07001921 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001922 return;
1923 }
1924
Daniel Vetter9ca15302014-07-11 10:30:16 -07001925 dev_priv->psr.busy_frontbuffer_bits = 0;
1926
Rodrigo Vivi16487252014-06-12 10:16:39 -07001927 /* Setup PSR once */
1928 intel_edp_psr_setup(intel_dp);
1929
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001930 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07001931 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001932 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001933}
1934
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001935void intel_edp_psr_disable(struct intel_dp *intel_dp)
1936{
1937 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1938 struct drm_i915_private *dev_priv = dev->dev_private;
1939
Daniel Vetterf0355c42014-07-11 10:30:15 -07001940 mutex_lock(&dev_priv->psr.lock);
1941 if (!dev_priv->psr.enabled) {
1942 mutex_unlock(&dev_priv->psr.lock);
1943 return;
1944 }
1945
Daniel Vetter36383792014-07-11 10:30:13 -07001946 if (dev_priv->psr.active) {
1947 I915_WRITE(EDP_PSR_CTL(dev),
1948 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001949
Daniel Vetter36383792014-07-11 10:30:13 -07001950 /* Wait till PSR is idle */
1951 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1952 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1953 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1954
1955 dev_priv->psr.active = false;
1956 } else {
1957 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1958 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001959
Daniel Vetter2807cf62014-07-11 10:30:11 -07001960 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001961 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07001962
1963 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001964}
1965
Daniel Vetterf02a3262014-06-16 19:51:21 +02001966static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001967{
1968 struct drm_i915_private *dev_priv =
1969 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001970 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001971
Daniel Vetterf0355c42014-07-11 10:30:15 -07001972 mutex_lock(&dev_priv->psr.lock);
1973 intel_dp = dev_priv->psr.enabled;
1974
Daniel Vetter2807cf62014-07-11 10:30:11 -07001975 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07001976 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001977
Daniel Vetter9ca15302014-07-11 10:30:16 -07001978 /*
1979 * The delayed work can race with an invalidate hence we need to
1980 * recheck. Since psr_flush first clears this and then reschedules we
1981 * won't ever miss a flush when bailing out here.
1982 */
1983 if (dev_priv->psr.busy_frontbuffer_bits)
1984 goto unlock;
1985
1986 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001987unlock:
1988 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001989}
1990
Daniel Vetter9ca15302014-07-11 10:30:16 -07001991static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001992{
1993 struct drm_i915_private *dev_priv = dev->dev_private;
1994
Daniel Vetter36383792014-07-11 10:30:13 -07001995 if (dev_priv->psr.active) {
1996 u32 val = I915_READ(EDP_PSR_CTL(dev));
1997
1998 WARN_ON(!(val & EDP_PSR_ENABLE));
1999
2000 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2001
2002 dev_priv->psr.active = false;
2003 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002004
Daniel Vetter9ca15302014-07-11 10:30:16 -07002005}
2006
2007void intel_edp_psr_invalidate(struct drm_device *dev,
2008 unsigned frontbuffer_bits)
2009{
2010 struct drm_i915_private *dev_priv = dev->dev_private;
2011 struct drm_crtc *crtc;
2012 enum pipe pipe;
2013
Daniel Vetter9ca15302014-07-11 10:30:16 -07002014 mutex_lock(&dev_priv->psr.lock);
2015 if (!dev_priv->psr.enabled) {
2016 mutex_unlock(&dev_priv->psr.lock);
2017 return;
2018 }
2019
2020 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2021 pipe = to_intel_crtc(crtc)->pipe;
2022
2023 intel_edp_psr_do_exit(dev);
2024
2025 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2026
2027 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2028 mutex_unlock(&dev_priv->psr.lock);
2029}
2030
2031void intel_edp_psr_flush(struct drm_device *dev,
2032 unsigned frontbuffer_bits)
2033{
2034 struct drm_i915_private *dev_priv = dev->dev_private;
2035 struct drm_crtc *crtc;
2036 enum pipe pipe;
2037
Daniel Vetter9ca15302014-07-11 10:30:16 -07002038 mutex_lock(&dev_priv->psr.lock);
2039 if (!dev_priv->psr.enabled) {
2040 mutex_unlock(&dev_priv->psr.lock);
2041 return;
2042 }
2043
2044 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2045 pipe = to_intel_crtc(crtc)->pipe;
2046 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2047
2048 /*
2049 * On Haswell sprite plane updates don't result in a psr invalidating
2050 * signal in the hardware. Which means we need to manually fake this in
2051 * software for all flushes, not just when we've seen a preceding
2052 * invalidation through frontbuffer rendering.
2053 */
2054 if (IS_HASWELL(dev) &&
2055 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2056 intel_edp_psr_do_exit(dev);
2057
2058 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2059 schedule_delayed_work(&dev_priv->psr.work,
2060 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002061 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002062}
2063
2064void intel_edp_psr_init(struct drm_device *dev)
2065{
2066 struct drm_i915_private *dev_priv = dev->dev_private;
2067
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002068 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002069 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002070}
2071
Daniel Vettere8cb4552012-07-01 13:05:48 +02002072static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002073{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002074 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002075 enum port port = dp_to_dig_port(intel_dp)->port;
2076 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002077
2078 /* Make sure the panel is off before trying to change the mode. But also
2079 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002080 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002081 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002082 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002083 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002084
2085 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03002086 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02002087 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002088}
2089
Ville Syrjälä49277c32014-03-31 18:21:26 +03002090static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002091{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002092 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002093 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002094
Ville Syrjälä49277c32014-03-31 18:21:26 +03002095 if (port != PORT_A)
2096 return;
2097
2098 intel_dp_link_down(intel_dp);
2099 ironlake_edp_pll_off(intel_dp);
2100}
2101
2102static void vlv_post_disable_dp(struct intel_encoder *encoder)
2103{
2104 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2105
2106 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002107}
2108
Ville Syrjälä580d3812014-04-09 13:29:00 +03002109static void chv_post_disable_dp(struct intel_encoder *encoder)
2110{
2111 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2112 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2113 struct drm_device *dev = encoder->base.dev;
2114 struct drm_i915_private *dev_priv = dev->dev_private;
2115 struct intel_crtc *intel_crtc =
2116 to_intel_crtc(encoder->base.crtc);
2117 enum dpio_channel ch = vlv_dport_to_channel(dport);
2118 enum pipe pipe = intel_crtc->pipe;
2119 u32 val;
2120
2121 intel_dp_link_down(intel_dp);
2122
2123 mutex_lock(&dev_priv->dpio_lock);
2124
2125 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002126 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002127 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002128 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002129
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002130 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2131 val |= CHV_PCS_REQ_SOFTRESET_EN;
2132 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2133
2134 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002135 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002136 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2137
2138 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2139 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2140 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002141
2142 mutex_unlock(&dev_priv->dpio_lock);
2143}
2144
Daniel Vettere8cb4552012-07-01 13:05:48 +02002145static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002146{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002147 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2148 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002149 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002150 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002152 if (WARN_ON(dp_reg & DP_PORT_EN))
2153 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002154
Jani Nikula24f3e092014-03-17 16:43:36 +02002155 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002156 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2157 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002158 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002159 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002161 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002162}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002163
Jani Nikulaecff4f32013-09-06 07:38:29 +03002164static void g4x_enable_dp(struct intel_encoder *encoder)
2165{
Jani Nikula828f5c62013-09-05 16:44:45 +03002166 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2167
Jani Nikulaecff4f32013-09-06 07:38:29 +03002168 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002169 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002170}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002171
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002172static void vlv_enable_dp(struct intel_encoder *encoder)
2173{
Jani Nikula828f5c62013-09-05 16:44:45 +03002174 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2175
Daniel Vetter4be73782014-01-17 14:39:48 +01002176 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177}
2178
Jani Nikulaecff4f32013-09-06 07:38:29 +03002179static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002180{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002181 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002182 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002183
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002184 intel_dp_prepare(encoder);
2185
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002186 /* Only ilk+ has port A */
2187 if (dport->port == PORT_A) {
2188 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002189 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002190 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002191}
2192
2193static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2194{
2195 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2196 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002197 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002198 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002199 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002200 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002201 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002202 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002203 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002204
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002205 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002206
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002207 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002208 val = 0;
2209 if (pipe)
2210 val |= (1<<21);
2211 else
2212 val &= ~(1<<21);
2213 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002214 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2215 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2216 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002217
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002218 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002219
Imre Deak2cac6132014-01-30 16:50:42 +02002220 if (is_edp(intel_dp)) {
2221 /* init power sequencer on this pipe and port */
2222 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2223 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2224 &power_seq);
2225 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002226
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002227 intel_enable_dp(encoder);
2228
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002229 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002230}
2231
Jani Nikulaecff4f32013-09-06 07:38:29 +03002232static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002233{
2234 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2235 struct drm_device *dev = encoder->base.dev;
2236 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002237 struct intel_crtc *intel_crtc =
2238 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002239 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002240 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002241
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002242 intel_dp_prepare(encoder);
2243
Jesse Barnes89b667f2013-04-18 14:51:36 -07002244 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002245 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002246 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002247 DPIO_PCS_TX_LANE2_RESET |
2248 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002249 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002250 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2251 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2252 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2253 DPIO_PCS_CLK_SOFT_RESET);
2254
2255 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002256 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2257 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2258 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002259 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002260}
2261
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002262static void chv_pre_enable_dp(struct intel_encoder *encoder)
2263{
2264 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2265 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2266 struct drm_device *dev = encoder->base.dev;
2267 struct drm_i915_private *dev_priv = dev->dev_private;
2268 struct edp_power_seq power_seq;
2269 struct intel_crtc *intel_crtc =
2270 to_intel_crtc(encoder->base.crtc);
2271 enum dpio_channel ch = vlv_dport_to_channel(dport);
2272 int pipe = intel_crtc->pipe;
2273 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002274 u32 val;
2275
2276 mutex_lock(&dev_priv->dpio_lock);
2277
2278 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002279 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002280 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002281 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002282
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002283 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2284 val |= CHV_PCS_REQ_SOFTRESET_EN;
2285 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2286
2287 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002288 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002289 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2290
2291 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2292 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2293 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002294
2295 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002296 for (i = 0; i < 4; i++) {
2297 /* Set the latency optimal bit */
2298 data = (i == 1) ? 0x0 : 0x6;
2299 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2300 data << DPIO_FRC_LATENCY_SHFIT);
2301
2302 /* Set the upar bit */
2303 data = (i == 1) ? 0x0 : 0x1;
2304 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2305 data << DPIO_UPAR_SHIFT);
2306 }
2307
2308 /* Data lane stagger programming */
2309 /* FIXME: Fix up value only after power analysis */
2310
2311 mutex_unlock(&dev_priv->dpio_lock);
2312
2313 if (is_edp(intel_dp)) {
2314 /* init power sequencer on this pipe and port */
2315 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2316 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2317 &power_seq);
2318 }
2319
2320 intel_enable_dp(encoder);
2321
2322 vlv_wait_port_ready(dev_priv, dport);
2323}
2324
Ville Syrjälä9197c882014-04-09 13:29:05 +03002325static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2326{
2327 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2328 struct drm_device *dev = encoder->base.dev;
2329 struct drm_i915_private *dev_priv = dev->dev_private;
2330 struct intel_crtc *intel_crtc =
2331 to_intel_crtc(encoder->base.crtc);
2332 enum dpio_channel ch = vlv_dport_to_channel(dport);
2333 enum pipe pipe = intel_crtc->pipe;
2334 u32 val;
2335
Ville Syrjälä625695f2014-06-28 02:04:02 +03002336 intel_dp_prepare(encoder);
2337
Ville Syrjälä9197c882014-04-09 13:29:05 +03002338 mutex_lock(&dev_priv->dpio_lock);
2339
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002340 /* program left/right clock distribution */
2341 if (pipe != PIPE_B) {
2342 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2343 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2344 if (ch == DPIO_CH0)
2345 val |= CHV_BUFLEFTENA1_FORCE;
2346 if (ch == DPIO_CH1)
2347 val |= CHV_BUFRIGHTENA1_FORCE;
2348 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2349 } else {
2350 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2351 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2352 if (ch == DPIO_CH0)
2353 val |= CHV_BUFLEFTENA2_FORCE;
2354 if (ch == DPIO_CH1)
2355 val |= CHV_BUFRIGHTENA2_FORCE;
2356 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2357 }
2358
Ville Syrjälä9197c882014-04-09 13:29:05 +03002359 /* program clock channel usage */
2360 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2361 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2362 if (pipe != PIPE_B)
2363 val &= ~CHV_PCS_USEDCLKCHANNEL;
2364 else
2365 val |= CHV_PCS_USEDCLKCHANNEL;
2366 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2367
2368 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2369 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2370 if (pipe != PIPE_B)
2371 val &= ~CHV_PCS_USEDCLKCHANNEL;
2372 else
2373 val |= CHV_PCS_USEDCLKCHANNEL;
2374 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2375
2376 /*
2377 * This a a bit weird since generally CL
2378 * matches the pipe, but here we need to
2379 * pick the CL based on the port.
2380 */
2381 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2382 if (pipe != PIPE_B)
2383 val &= ~CHV_CMN_USEDCLKCHANNEL;
2384 else
2385 val |= CHV_CMN_USEDCLKCHANNEL;
2386 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2387
2388 mutex_unlock(&dev_priv->dpio_lock);
2389}
2390
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002391/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002392 * Native read with retry for link status and receiver capability reads for
2393 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002394 *
2395 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2396 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002397 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002398static ssize_t
2399intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2400 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002401{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002402 ssize_t ret;
2403 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002404
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002405 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002406 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2407 if (ret == size)
2408 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002409 msleep(1);
2410 }
2411
Jani Nikula9d1a1032014-03-14 16:51:15 +02002412 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002413}
2414
2415/*
2416 * Fetch AUX CH registers 0x202 - 0x207 which contain
2417 * link status information
2418 */
2419static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002420intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002421{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002422 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2423 DP_LANE0_1_STATUS,
2424 link_status,
2425 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002426}
2427
Paulo Zanoni11002442014-06-13 18:45:41 -03002428/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002429static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002430intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002431{
Paulo Zanoni30add222012-10-26 19:05:45 -02002432 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002433 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002434
Paulo Zanoni9576c272014-06-13 18:45:40 -03002435 if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302436 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002437 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302438 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002439 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302440 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002441 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302442 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002443}
2444
2445static uint8_t
2446intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2447{
Paulo Zanoni30add222012-10-26 19:05:45 -02002448 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002449 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002450
Paulo Zanoni9576c272014-06-13 18:45:40 -03002451 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002452 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2454 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2456 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2457 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2458 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002460 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302461 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002462 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002463 } else if (IS_VALLEYVIEW(dev)) {
2464 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302465 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2466 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2468 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2470 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002472 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302473 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002474 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002475 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002476 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2478 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2481 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002482 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302483 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002484 }
2485 } else {
2486 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2488 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2490 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2492 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002494 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302495 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002496 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 }
2498}
2499
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002500static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2501{
2502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2503 struct drm_i915_private *dev_priv = dev->dev_private;
2504 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002505 struct intel_crtc *intel_crtc =
2506 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002507 unsigned long demph_reg_value, preemph_reg_value,
2508 uniqtranscale_reg_value;
2509 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002510 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002511 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002512
2513 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302514 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002515 preemph_reg_value = 0x0004000;
2516 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002518 demph_reg_value = 0x2B405555;
2519 uniqtranscale_reg_value = 0x552AB83A;
2520 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302521 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002522 demph_reg_value = 0x2B404040;
2523 uniqtranscale_reg_value = 0x5548B83A;
2524 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302525 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002526 demph_reg_value = 0x2B245555;
2527 uniqtranscale_reg_value = 0x5560B83A;
2528 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302529 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002530 demph_reg_value = 0x2B405555;
2531 uniqtranscale_reg_value = 0x5598DA3A;
2532 break;
2533 default:
2534 return 0;
2535 }
2536 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302537 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002538 preemph_reg_value = 0x0002000;
2539 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302540 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002541 demph_reg_value = 0x2B404040;
2542 uniqtranscale_reg_value = 0x5552B83A;
2543 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302544 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002545 demph_reg_value = 0x2B404848;
2546 uniqtranscale_reg_value = 0x5580B83A;
2547 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302548 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002549 demph_reg_value = 0x2B404040;
2550 uniqtranscale_reg_value = 0x55ADDA3A;
2551 break;
2552 default:
2553 return 0;
2554 }
2555 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302556 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002557 preemph_reg_value = 0x0000000;
2558 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302559 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002560 demph_reg_value = 0x2B305555;
2561 uniqtranscale_reg_value = 0x5570B83A;
2562 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302563 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002564 demph_reg_value = 0x2B2B4040;
2565 uniqtranscale_reg_value = 0x55ADDA3A;
2566 break;
2567 default:
2568 return 0;
2569 }
2570 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302571 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002572 preemph_reg_value = 0x0006000;
2573 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302574 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002575 demph_reg_value = 0x1B405555;
2576 uniqtranscale_reg_value = 0x55ADDA3A;
2577 break;
2578 default:
2579 return 0;
2580 }
2581 break;
2582 default:
2583 return 0;
2584 }
2585
Chris Wilson0980a602013-07-26 19:57:35 +01002586 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002587 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2588 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2589 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002590 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002591 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2592 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2593 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2594 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002595 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002596
2597 return 0;
2598}
2599
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002600static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2601{
2602 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2605 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002606 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002607 uint8_t train_set = intel_dp->train_set[0];
2608 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002609 enum pipe pipe = intel_crtc->pipe;
2610 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002611
2612 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302613 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002614 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002616 deemph_reg_value = 128;
2617 margin_reg_value = 52;
2618 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302619 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002620 deemph_reg_value = 128;
2621 margin_reg_value = 77;
2622 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302623 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002624 deemph_reg_value = 128;
2625 margin_reg_value = 102;
2626 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302627 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002628 deemph_reg_value = 128;
2629 margin_reg_value = 154;
2630 /* FIXME extra to set for 1200 */
2631 break;
2632 default:
2633 return 0;
2634 }
2635 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302636 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002637 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302638 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002639 deemph_reg_value = 85;
2640 margin_reg_value = 78;
2641 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302642 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002643 deemph_reg_value = 85;
2644 margin_reg_value = 116;
2645 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302646 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002647 deemph_reg_value = 85;
2648 margin_reg_value = 154;
2649 break;
2650 default:
2651 return 0;
2652 }
2653 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302654 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002655 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302656 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002657 deemph_reg_value = 64;
2658 margin_reg_value = 104;
2659 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302660 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002661 deemph_reg_value = 64;
2662 margin_reg_value = 154;
2663 break;
2664 default:
2665 return 0;
2666 }
2667 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302668 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002669 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302670 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002671 deemph_reg_value = 43;
2672 margin_reg_value = 154;
2673 break;
2674 default:
2675 return 0;
2676 }
2677 break;
2678 default:
2679 return 0;
2680 }
2681
2682 mutex_lock(&dev_priv->dpio_lock);
2683
2684 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002685 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2686 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2687 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2688
2689 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2690 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2691 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002692
2693 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002694 for (i = 0; i < 4; i++) {
2695 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2696 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2697 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2698 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2699 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002700
2701 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002702 for (i = 0; i < 4; i++) {
2703 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002704 val &= ~DPIO_SWING_MARGIN000_MASK;
2705 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002706 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2707 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002708
2709 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002710 for (i = 0; i < 4; i++) {
2711 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2712 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2713 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2714 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002715
2716 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05302717 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002718 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05302719 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002720
2721 /*
2722 * The document said it needs to set bit 27 for ch0 and bit 26
2723 * for ch1. Might be a typo in the doc.
2724 * For now, for this unique transition scale selection, set bit
2725 * 27 for ch0 and ch1.
2726 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002727 for (i = 0; i < 4; i++) {
2728 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2729 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2730 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2731 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002732
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002733 for (i = 0; i < 4; i++) {
2734 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2735 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2736 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2737 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2738 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002739 }
2740
2741 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002742 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2743 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2744 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2745
2746 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2747 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2748 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002749
2750 /* LRC Bypass */
2751 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2752 val |= DPIO_LRC_BYPASS;
2753 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2754
2755 mutex_unlock(&dev_priv->dpio_lock);
2756
2757 return 0;
2758}
2759
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002761intel_get_adjust_train(struct intel_dp *intel_dp,
2762 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002763{
2764 uint8_t v = 0;
2765 uint8_t p = 0;
2766 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002767 uint8_t voltage_max;
2768 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002769
Jesse Barnes33a34e42010-09-08 12:42:02 -07002770 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002771 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2772 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002773
2774 if (this_v > v)
2775 v = this_v;
2776 if (this_p > p)
2777 p = this_p;
2778 }
2779
Keith Packard1a2eb462011-11-16 16:26:07 -08002780 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002781 if (v >= voltage_max)
2782 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783
Keith Packard1a2eb462011-11-16 16:26:07 -08002784 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2785 if (p >= preemph_max)
2786 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787
2788 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002789 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002790}
2791
2792static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002793intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002794{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002795 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002796
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002797 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302798 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799 default:
2800 signal_levels |= DP_VOLTAGE_0_4;
2801 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302802 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002803 signal_levels |= DP_VOLTAGE_0_6;
2804 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302805 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806 signal_levels |= DP_VOLTAGE_0_8;
2807 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302808 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002809 signal_levels |= DP_VOLTAGE_1_2;
2810 break;
2811 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002812 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302813 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814 default:
2815 signal_levels |= DP_PRE_EMPHASIS_0;
2816 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302817 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002818 signal_levels |= DP_PRE_EMPHASIS_3_5;
2819 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302820 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002821 signal_levels |= DP_PRE_EMPHASIS_6;
2822 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302823 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824 signal_levels |= DP_PRE_EMPHASIS_9_5;
2825 break;
2826 }
2827 return signal_levels;
2828}
2829
Zhenyu Wange3421a12010-04-08 09:43:27 +08002830/* Gen6's DP voltage swing and pre-emphasis control */
2831static uint32_t
2832intel_gen6_edp_signal_levels(uint8_t train_set)
2833{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002834 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2835 DP_TRAIN_PRE_EMPHASIS_MASK);
2836 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302837 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2838 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002839 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05302840 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002841 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05302842 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
2843 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002844 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05302845 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
2846 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002847 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05302848 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2849 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002850 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002851 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002852 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2853 "0x%x\n", signal_levels);
2854 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002855 }
2856}
2857
Keith Packard1a2eb462011-11-16 16:26:07 -08002858/* Gen7's DP voltage swing and pre-emphasis control */
2859static uint32_t
2860intel_gen7_edp_signal_levels(uint8_t train_set)
2861{
2862 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2863 DP_TRAIN_PRE_EMPHASIS_MASK);
2864 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302865 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08002866 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05302867 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08002868 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05302869 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08002870 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2871
Sonika Jindalbd600182014-08-08 16:23:41 +05302872 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08002873 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05302874 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08002875 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2876
Sonika Jindalbd600182014-08-08 16:23:41 +05302877 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08002878 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05302879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08002880 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2881
2882 default:
2883 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2884 "0x%x\n", signal_levels);
2885 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2886 }
2887}
2888
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002889/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2890static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002891intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002892{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002893 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2894 DP_TRAIN_PRE_EMPHASIS_MASK);
2895 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302896 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302897 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05302898 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302899 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05302900 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302901 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05302902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302903 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002904
Sonika Jindalbd600182014-08-08 16:23:41 +05302905 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302906 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05302907 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302908 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05302909 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302910 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911
Sonika Jindalbd600182014-08-08 16:23:41 +05302912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302913 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302915 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002916 default:
2917 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2918 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05302919 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002920 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002921}
2922
Paulo Zanonif0a34242012-12-06 16:51:50 -02002923/* Properly updates "DP" with the correct signal levels. */
2924static void
2925intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2926{
2927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002928 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002929 struct drm_device *dev = intel_dig_port->base.base.dev;
2930 uint32_t signal_levels, mask;
2931 uint8_t train_set = intel_dp->train_set[0];
2932
Paulo Zanoni9576c272014-06-13 18:45:40 -03002933 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002934 signal_levels = intel_hsw_signal_levels(train_set);
2935 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002936 } else if (IS_CHERRYVIEW(dev)) {
2937 signal_levels = intel_chv_signal_levels(intel_dp);
2938 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002939 } else if (IS_VALLEYVIEW(dev)) {
2940 signal_levels = intel_vlv_signal_levels(intel_dp);
2941 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002942 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002943 signal_levels = intel_gen7_edp_signal_levels(train_set);
2944 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002945 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002946 signal_levels = intel_gen6_edp_signal_levels(train_set);
2947 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2948 } else {
2949 signal_levels = intel_gen4_signal_levels(train_set);
2950 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2951 }
2952
2953 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2954
2955 *DP = (*DP & ~mask) | signal_levels;
2956}
2957
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002958static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002959intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002960 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002961 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002962{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002963 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2964 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002965 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002966 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002967 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2968 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002969
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002970 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002971 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002972
2973 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2974 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2975 else
2976 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2977
2978 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2979 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2980 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002981 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2982
2983 break;
2984 case DP_TRAINING_PATTERN_1:
2985 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2986 break;
2987 case DP_TRAINING_PATTERN_2:
2988 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2989 break;
2990 case DP_TRAINING_PATTERN_3:
2991 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2992 break;
2993 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002994 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002995
Imre Deakbc7d38a2013-05-16 14:40:36 +03002996 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002997 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002998
2999 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3000 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03003001 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003002 break;
3003 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03003004 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003005 break;
3006 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03003007 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003008 break;
3009 case DP_TRAINING_PATTERN_3:
3010 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03003011 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003012 break;
3013 }
3014
3015 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003016 if (IS_CHERRYVIEW(dev))
3017 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
3018 else
3019 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003020
3021 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3022 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03003023 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003024 break;
3025 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03003026 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003027 break;
3028 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03003029 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003030 break;
3031 case DP_TRAINING_PATTERN_3:
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003032 if (IS_CHERRYVIEW(dev)) {
3033 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
3034 } else {
3035 DRM_ERROR("DP training pattern 3 not supported\n");
3036 *DP |= DP_LINK_TRAIN_PAT_2;
3037 }
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003038 break;
3039 }
3040 }
3041
Jani Nikula70aff662013-09-27 15:10:44 +03003042 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003043 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003044
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003045 buf[0] = dp_train_pat;
3046 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003047 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003048 /* don't write DP_TRAINING_LANEx_SET on disable */
3049 len = 1;
3050 } else {
3051 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3052 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3053 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003054 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003055
Jani Nikula9d1a1032014-03-14 16:51:15 +02003056 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3057 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003058
3059 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003060}
3061
Jani Nikula70aff662013-09-27 15:10:44 +03003062static bool
3063intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3064 uint8_t dp_train_pat)
3065{
Jani Nikula953d22e2013-10-04 15:08:47 +03003066 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003067 intel_dp_set_signal_levels(intel_dp, DP);
3068 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3069}
3070
3071static bool
3072intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003073 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003074{
3075 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3076 struct drm_device *dev = intel_dig_port->base.base.dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078 int ret;
3079
3080 intel_get_adjust_train(intel_dp, link_status);
3081 intel_dp_set_signal_levels(intel_dp, DP);
3082
3083 I915_WRITE(intel_dp->output_reg, *DP);
3084 POSTING_READ(intel_dp->output_reg);
3085
Jani Nikula9d1a1032014-03-14 16:51:15 +02003086 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3087 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003088
3089 return ret == intel_dp->lane_count;
3090}
3091
Imre Deak3ab9c632013-05-03 12:57:41 +03003092static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3093{
3094 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3095 struct drm_device *dev = intel_dig_port->base.base.dev;
3096 struct drm_i915_private *dev_priv = dev->dev_private;
3097 enum port port = intel_dig_port->port;
3098 uint32_t val;
3099
3100 if (!HAS_DDI(dev))
3101 return;
3102
3103 val = I915_READ(DP_TP_CTL(port));
3104 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3105 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3106 I915_WRITE(DP_TP_CTL(port), val);
3107
3108 /*
3109 * On PORT_A we can have only eDP in SST mode. There the only reason
3110 * we need to set idle transmission mode is to work around a HW issue
3111 * where we enable the pipe while not in idle link-training mode.
3112 * In this case there is requirement to wait for a minimum number of
3113 * idle patterns to be sent.
3114 */
3115 if (port == PORT_A)
3116 return;
3117
3118 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3119 1))
3120 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3121}
3122
Jesse Barnes33a34e42010-09-08 12:42:02 -07003123/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003124void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003125intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003126{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003127 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003128 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003129 int i;
3130 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003131 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003132 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003133 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003134
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003135 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003136 intel_ddi_prepare_link_retrain(encoder);
3137
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003138 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003139 link_config[0] = intel_dp->link_bw;
3140 link_config[1] = intel_dp->lane_count;
3141 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3142 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003143 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003144
3145 link_config[0] = 0;
3146 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003147 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148
3149 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003150
Jani Nikula70aff662013-09-27 15:10:44 +03003151 /* clock recovery */
3152 if (!intel_dp_reset_link_train(intel_dp, &DP,
3153 DP_TRAINING_PATTERN_1 |
3154 DP_LINK_SCRAMBLING_DISABLE)) {
3155 DRM_ERROR("failed to enable link training\n");
3156 return;
3157 }
3158
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003160 voltage_tries = 0;
3161 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003162 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003163 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003164
Daniel Vettera7c96552012-10-18 10:15:30 +02003165 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003166 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3167 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003168 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003169 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003170
Daniel Vetter01916272012-10-18 10:15:25 +02003171 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003172 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003173 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003174 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003175
3176 /* Check to see if we've tried the max voltage */
3177 for (i = 0; i < intel_dp->lane_count; i++)
3178 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3179 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003180 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003181 ++loop_tries;
3182 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003183 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003184 break;
3185 }
Jani Nikula70aff662013-09-27 15:10:44 +03003186 intel_dp_reset_link_train(intel_dp, &DP,
3187 DP_TRAINING_PATTERN_1 |
3188 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003189 voltage_tries = 0;
3190 continue;
3191 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003192
3193 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003194 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003195 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003196 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003197 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003198 break;
3199 }
3200 } else
3201 voltage_tries = 0;
3202 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003203
Jani Nikula70aff662013-09-27 15:10:44 +03003204 /* Update training set as requested by target */
3205 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3206 DRM_ERROR("failed to update link training\n");
3207 break;
3208 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209 }
3210
Jesse Barnes33a34e42010-09-08 12:42:02 -07003211 intel_dp->DP = DP;
3212}
3213
Paulo Zanonic19b0662012-10-15 15:51:41 -03003214void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003215intel_dp_complete_link_train(struct intel_dp *intel_dp)
3216{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003217 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003218 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003219 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003220 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3221
3222 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3223 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3224 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003225
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003226 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003227 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003228 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003229 DP_LINK_SCRAMBLING_DISABLE)) {
3230 DRM_ERROR("failed to start channel equalization\n");
3231 return;
3232 }
3233
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003234 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003235 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236 channel_eq = false;
3237 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003238 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003239
Jesse Barnes37f80972011-01-05 14:45:24 -08003240 if (cr_tries > 5) {
3241 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003242 break;
3243 }
3244
Daniel Vettera7c96552012-10-18 10:15:30 +02003245 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003246 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3247 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003248 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003249 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003250
Jesse Barnes37f80972011-01-05 14:45:24 -08003251 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003252 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003253 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003254 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003255 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003256 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003257 cr_tries++;
3258 continue;
3259 }
3260
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003261 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003262 channel_eq = true;
3263 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003264 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003265
Jesse Barnes37f80972011-01-05 14:45:24 -08003266 /* Try 5 times, then try clock recovery if that fails */
3267 if (tries > 5) {
3268 intel_dp_link_down(intel_dp);
3269 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003270 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003271 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003272 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003273 tries = 0;
3274 cr_tries++;
3275 continue;
3276 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003277
Jani Nikula70aff662013-09-27 15:10:44 +03003278 /* Update training set as requested by target */
3279 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3280 DRM_ERROR("failed to update link training\n");
3281 break;
3282 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003283 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003284 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003285
Imre Deak3ab9c632013-05-03 12:57:41 +03003286 intel_dp_set_idle_link_train(intel_dp);
3287
3288 intel_dp->DP = DP;
3289
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003290 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003291 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003292
Imre Deak3ab9c632013-05-03 12:57:41 +03003293}
3294
3295void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3296{
Jani Nikula70aff662013-09-27 15:10:44 +03003297 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003298 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003299}
3300
3301static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003302intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003303{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003304 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003305 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003306 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003307 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003308 struct intel_crtc *intel_crtc =
3309 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003310 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003312 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003313 return;
3314
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003315 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003316 return;
3317
Zhao Yakui28c97732009-10-09 11:39:41 +08003318 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003319
Imre Deakbc7d38a2013-05-16 14:40:36 +03003320 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003321 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003322 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003323 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003324 if (IS_CHERRYVIEW(dev))
3325 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3326 else
3327 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003328 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003329 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003330 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003331
Daniel Vetter493a7082012-05-30 12:31:56 +02003332 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003333 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003334 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003335
Eric Anholt5bddd172010-11-18 09:32:59 +08003336 /* Hardware workaround: leaving our transcoder select
3337 * set to transcoder B while it's off will prevent the
3338 * corresponding HDMI output on transcoder A.
3339 *
3340 * Combine this with another hardware workaround:
3341 * transcoder select bit can only be cleared while the
3342 * port is enabled.
3343 */
3344 DP &= ~DP_PIPEB_SELECT;
3345 I915_WRITE(intel_dp->output_reg, DP);
3346
3347 /* Changes to enable or select take place the vblank
3348 * after being written.
3349 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003350 if (WARN_ON(crtc == NULL)) {
3351 /* We should never try to disable a port without a crtc
3352 * attached. For paranoia keep the code around for a
3353 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003354 POSTING_READ(intel_dp->output_reg);
3355 msleep(50);
3356 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003357 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003358 }
3359
Wu Fengguang832afda2011-12-09 20:42:21 +08003360 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003361 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3362 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003363 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364}
3365
Keith Packard26d61aa2011-07-25 20:01:09 -07003366static bool
3367intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003368{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003369 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3370 struct drm_device *dev = dig_port->base.base.dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372
Jani Nikula9d1a1032014-03-14 16:51:15 +02003373 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3374 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003375 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003376
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003377 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003378
Adam Jacksonedb39242012-09-18 10:58:49 -04003379 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3380 return false; /* DPCD not present */
3381
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003382 /* Check if the panel supports PSR */
3383 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003384 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003385 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3386 intel_dp->psr_dpcd,
3387 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003388 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3389 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003390 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003391 }
Jani Nikula50003932013-09-20 16:42:17 +03003392 }
3393
Todd Previte06ea66b2014-01-20 10:19:39 -07003394 /* Training Pattern 3 support */
3395 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3396 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3397 intel_dp->use_tps3 = true;
3398 DRM_DEBUG_KMS("Displayport TPS3 supported");
3399 } else
3400 intel_dp->use_tps3 = false;
3401
Adam Jacksonedb39242012-09-18 10:58:49 -04003402 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3403 DP_DWN_STRM_PORT_PRESENT))
3404 return true; /* native DP sink */
3405
3406 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3407 return true; /* no per-port downstream info */
3408
Jani Nikula9d1a1032014-03-14 16:51:15 +02003409 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3410 intel_dp->downstream_ports,
3411 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003412 return false; /* downstream port status fetch failed */
3413
3414 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003415}
3416
Adam Jackson0d198322012-05-14 16:05:47 -04003417static void
3418intel_dp_probe_oui(struct intel_dp *intel_dp)
3419{
3420 u8 buf[3];
3421
3422 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3423 return;
3424
Jani Nikula24f3e092014-03-17 16:43:36 +02003425 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003426
Jani Nikula9d1a1032014-03-14 16:51:15 +02003427 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003428 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3429 buf[0], buf[1], buf[2]);
3430
Jani Nikula9d1a1032014-03-14 16:51:15 +02003431 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003432 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3433 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003434
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003435 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003436}
3437
Dave Airlie0e32b392014-05-02 14:02:48 +10003438static bool
3439intel_dp_probe_mst(struct intel_dp *intel_dp)
3440{
3441 u8 buf[1];
3442
3443 if (!intel_dp->can_mst)
3444 return false;
3445
3446 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3447 return false;
3448
Ville Syrjäläd337a342014-08-18 22:15:58 +03003449 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003450 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3451 if (buf[0] & DP_MST_CAP) {
3452 DRM_DEBUG_KMS("Sink is MST capable\n");
3453 intel_dp->is_mst = true;
3454 } else {
3455 DRM_DEBUG_KMS("Sink is not MST capable\n");
3456 intel_dp->is_mst = false;
3457 }
3458 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003459 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003460
3461 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3462 return intel_dp->is_mst;
3463}
3464
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003465int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3466{
3467 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3468 struct drm_device *dev = intel_dig_port->base.base.dev;
3469 struct intel_crtc *intel_crtc =
3470 to_intel_crtc(intel_dig_port->base.base.crtc);
3471 u8 buf[1];
3472
Jani Nikula9d1a1032014-03-14 16:51:15 +02003473 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003474 return -EAGAIN;
3475
3476 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3477 return -ENOTTY;
3478
Jani Nikula9d1a1032014-03-14 16:51:15 +02003479 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3480 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003481 return -EAGAIN;
3482
3483 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3484 intel_wait_for_vblank(dev, intel_crtc->pipe);
3485 intel_wait_for_vblank(dev, intel_crtc->pipe);
3486
Jani Nikula9d1a1032014-03-14 16:51:15 +02003487 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003488 return -EAGAIN;
3489
Jani Nikula9d1a1032014-03-14 16:51:15 +02003490 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003491 return 0;
3492}
3493
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003494static bool
3495intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3496{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003497 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3498 DP_DEVICE_SERVICE_IRQ_VECTOR,
3499 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003500}
3501
Dave Airlie0e32b392014-05-02 14:02:48 +10003502static bool
3503intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3504{
3505 int ret;
3506
3507 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3508 DP_SINK_COUNT_ESI,
3509 sink_irq_vector, 14);
3510 if (ret != 14)
3511 return false;
3512
3513 return true;
3514}
3515
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003516static void
3517intel_dp_handle_test_request(struct intel_dp *intel_dp)
3518{
3519 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003520 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003521}
3522
Dave Airlie0e32b392014-05-02 14:02:48 +10003523static int
3524intel_dp_check_mst_status(struct intel_dp *intel_dp)
3525{
3526 bool bret;
3527
3528 if (intel_dp->is_mst) {
3529 u8 esi[16] = { 0 };
3530 int ret = 0;
3531 int retry;
3532 bool handled;
3533 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3534go_again:
3535 if (bret == true) {
3536
3537 /* check link status - esi[10] = 0x200c */
3538 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3539 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3540 intel_dp_start_link_train(intel_dp);
3541 intel_dp_complete_link_train(intel_dp);
3542 intel_dp_stop_link_train(intel_dp);
3543 }
3544
3545 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3546 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3547
3548 if (handled) {
3549 for (retry = 0; retry < 3; retry++) {
3550 int wret;
3551 wret = drm_dp_dpcd_write(&intel_dp->aux,
3552 DP_SINK_COUNT_ESI+1,
3553 &esi[1], 3);
3554 if (wret == 3) {
3555 break;
3556 }
3557 }
3558
3559 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3560 if (bret == true) {
3561 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3562 goto go_again;
3563 }
3564 } else
3565 ret = 0;
3566
3567 return ret;
3568 } else {
3569 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3570 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3571 intel_dp->is_mst = false;
3572 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3573 /* send a hotplug event */
3574 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3575 }
3576 }
3577 return -EINVAL;
3578}
3579
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580/*
3581 * According to DP spec
3582 * 5.1.2:
3583 * 1. Read DPCD
3584 * 2. Configure link according to Receiver Capabilities
3585 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3586 * 4. Check link status on receipt of hot-plug interrupt
3587 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003588void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003589intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003592 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003593 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003594 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003595
Dave Airlie5b215bc2014-08-05 10:40:20 +10003596 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3597
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003598 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003599 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003600
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003601 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003602 return;
3603
Imre Deak1a125d82014-08-18 14:42:46 +03003604 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3605 return;
3606
Keith Packard92fd8fd2011-07-25 19:50:10 -07003607 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003608 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609 return;
3610 }
3611
Keith Packard92fd8fd2011-07-25 19:50:10 -07003612 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003613 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003614 return;
3615 }
3616
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003617 /* Try to read the source of the interrupt */
3618 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3619 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3620 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003621 drm_dp_dpcd_writeb(&intel_dp->aux,
3622 DP_DEVICE_SERVICE_IRQ_VECTOR,
3623 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003624
3625 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3626 intel_dp_handle_test_request(intel_dp);
3627 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3628 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3629 }
3630
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003631 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003632 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003633 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003634 intel_dp_start_link_train(intel_dp);
3635 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003636 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003637 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003638}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003639
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003640/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003641static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003642intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003643{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003644 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003645 uint8_t type;
3646
3647 if (!intel_dp_get_dpcd(intel_dp))
3648 return connector_status_disconnected;
3649
3650 /* if there's no downstream port, we're done */
3651 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003652 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003653
3654 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003655 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3656 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003657 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003658
3659 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3660 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003661 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003662
Adam Jackson23235172012-09-20 16:42:45 -04003663 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3664 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003665 }
3666
3667 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003668 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003669 return connector_status_connected;
3670
3671 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003672 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3673 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3674 if (type == DP_DS_PORT_TYPE_VGA ||
3675 type == DP_DS_PORT_TYPE_NON_EDID)
3676 return connector_status_unknown;
3677 } else {
3678 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3679 DP_DWN_STRM_PORT_TYPE_MASK;
3680 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3681 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3682 return connector_status_unknown;
3683 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003684
3685 /* Anything else is out of spec, warn and ignore */
3686 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003687 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003688}
3689
3690static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003691edp_detect(struct intel_dp *intel_dp)
3692{
3693 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3694 enum drm_connector_status status;
3695
3696 status = intel_panel_detect(dev);
3697 if (status == connector_status_unknown)
3698 status = connector_status_connected;
3699
3700 return status;
3701}
3702
3703static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003704ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003705{
Paulo Zanoni30add222012-10-26 19:05:45 -02003706 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003707 struct drm_i915_private *dev_priv = dev->dev_private;
3708 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003709
Damien Lespiau1b469632012-12-13 16:09:01 +00003710 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3711 return connector_status_disconnected;
3712
Keith Packard26d61aa2011-07-25 20:01:09 -07003713 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003714}
3715
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003716static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003717g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003718{
Paulo Zanoni30add222012-10-26 19:05:45 -02003719 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003721 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003722 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003723
Todd Previte232a6ee2014-01-23 00:13:41 -07003724 if (IS_VALLEYVIEW(dev)) {
3725 switch (intel_dig_port->port) {
3726 case PORT_B:
3727 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3728 break;
3729 case PORT_C:
3730 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3731 break;
3732 case PORT_D:
3733 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3734 break;
3735 default:
3736 return connector_status_unknown;
3737 }
3738 } else {
3739 switch (intel_dig_port->port) {
3740 case PORT_B:
3741 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3742 break;
3743 case PORT_C:
3744 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3745 break;
3746 case PORT_D:
3747 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3748 break;
3749 default:
3750 return connector_status_unknown;
3751 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003752 }
3753
Chris Wilson10f76a32012-05-11 18:01:32 +01003754 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755 return connector_status_disconnected;
3756
Keith Packard26d61aa2011-07-25 20:01:09 -07003757 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003758}
3759
Keith Packard8c241fe2011-09-28 16:38:44 -07003760static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01003761intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07003762{
Chris Wilsonbeb60602014-09-02 20:04:00 +01003763 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07003764
Jani Nikula9cd300e2012-10-19 14:51:52 +03003765 /* use cached edid if we have one */
3766 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003767 /* invalid edid */
3768 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003769 return NULL;
3770
Jani Nikula55e9ede2013-10-01 10:38:54 +03003771 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01003772 } else
3773 return drm_get_edid(&intel_connector->base,
3774 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07003775}
3776
Chris Wilsonbeb60602014-09-02 20:04:00 +01003777static void
3778intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07003779{
Chris Wilsonbeb60602014-09-02 20:04:00 +01003780 struct intel_connector *intel_connector = intel_dp->attached_connector;
3781 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07003782
Chris Wilsonbeb60602014-09-02 20:04:00 +01003783 edid = intel_dp_get_edid(intel_dp);
3784 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03003785
Chris Wilsonbeb60602014-09-02 20:04:00 +01003786 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
3787 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
3788 else
3789 intel_dp->has_audio = drm_detect_monitor_audio(edid);
3790}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003791
Chris Wilsonbeb60602014-09-02 20:04:00 +01003792static void
3793intel_dp_unset_edid(struct intel_dp *intel_dp)
3794{
3795 struct intel_connector *intel_connector = intel_dp->attached_connector;
3796
3797 kfree(intel_connector->detect_edid);
3798 intel_connector->detect_edid = NULL;
3799
3800 intel_dp->has_audio = false;
3801}
3802
3803static enum intel_display_power_domain
3804intel_dp_power_get(struct intel_dp *dp)
3805{
3806 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
3807 enum intel_display_power_domain power_domain;
3808
3809 power_domain = intel_display_port_power_domain(encoder);
3810 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
3811
3812 return power_domain;
3813}
3814
3815static void
3816intel_dp_power_put(struct intel_dp *dp,
3817 enum intel_display_power_domain power_domain)
3818{
3819 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
3820 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07003821}
3822
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003823static enum drm_connector_status
3824intel_dp_detect(struct drm_connector *connector, bool force)
3825{
3826 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003827 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3828 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003829 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003830 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003831 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10003832 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003833
Chris Wilson164c8592013-07-20 20:27:08 +01003834 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003835 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01003836 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01003837
Dave Airlie0e32b392014-05-02 14:02:48 +10003838 if (intel_dp->is_mst) {
3839 /* MST devices are disconnected from a monitor POV */
3840 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3841 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01003842 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10003843 }
3844
Chris Wilsonbeb60602014-09-02 20:04:00 +01003845 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003846
Chris Wilsond410b562014-09-02 20:03:59 +01003847 /* Can't disconnect eDP, but you can close the lid... */
3848 if (is_edp(intel_dp))
3849 status = edp_detect(intel_dp);
3850 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003851 status = ironlake_dp_detect(intel_dp);
3852 else
3853 status = g4x_dp_detect(intel_dp);
3854 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003855 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003856
Adam Jackson0d198322012-05-14 16:05:47 -04003857 intel_dp_probe_oui(intel_dp);
3858
Dave Airlie0e32b392014-05-02 14:02:48 +10003859 ret = intel_dp_probe_mst(intel_dp);
3860 if (ret) {
3861 /* if we are in MST mode then this connector
3862 won't appear connected or have anything with EDID on it */
3863 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3864 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3865 status = connector_status_disconnected;
3866 goto out;
3867 }
3868
Chris Wilsonbeb60602014-09-02 20:04:00 +01003869 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003870
Paulo Zanonid63885d2012-10-26 19:05:49 -02003871 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3872 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003873 status = connector_status_connected;
3874
3875out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01003876 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003877 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003878}
3879
Chris Wilsonbeb60602014-09-02 20:04:00 +01003880static void
3881intel_dp_force(struct drm_connector *connector)
3882{
3883 struct intel_dp *intel_dp = intel_attached_dp(connector);
3884 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3885 enum intel_display_power_domain power_domain;
3886
3887 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3888 connector->base.id, connector->name);
3889 intel_dp_unset_edid(intel_dp);
3890
3891 if (connector->status != connector_status_connected)
3892 return;
3893
3894 power_domain = intel_dp_power_get(intel_dp);
3895
3896 intel_dp_set_edid(intel_dp);
3897
3898 intel_dp_power_put(intel_dp, power_domain);
3899
3900 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3901 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3902}
3903
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003904static int intel_dp_get_modes(struct drm_connector *connector)
3905{
Jani Nikuladd06f902012-10-19 14:51:50 +03003906 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01003907 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003908
Chris Wilsonbeb60602014-09-02 20:04:00 +01003909 edid = intel_connector->detect_edid;
3910 if (edid) {
3911 int ret = intel_connector_update_modes(connector, edid);
3912 if (ret)
3913 return ret;
3914 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003915
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003916 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01003917 if (is_edp(intel_attached_dp(connector)) &&
3918 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003919 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01003920
3921 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03003922 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003923 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003924 drm_mode_probed_add(connector, mode);
3925 return 1;
3926 }
3927 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01003928
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003929 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003930}
3931
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003932static bool
3933intel_dp_detect_audio(struct drm_connector *connector)
3934{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003935 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01003936 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003937
Chris Wilsonbeb60602014-09-02 20:04:00 +01003938 edid = to_intel_connector(connector)->detect_edid;
3939 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003940 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02003941
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003942 return has_audio;
3943}
3944
Chris Wilsonf6849602010-09-19 09:29:33 +01003945static int
3946intel_dp_set_property(struct drm_connector *connector,
3947 struct drm_property *property,
3948 uint64_t val)
3949{
Chris Wilsone953fd72011-02-21 22:23:52 +00003950 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003951 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003952 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3953 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003954 int ret;
3955
Rob Clark662595d2012-10-11 20:36:04 -05003956 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003957 if (ret)
3958 return ret;
3959
Chris Wilson3f43c482011-05-12 22:17:24 +01003960 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003961 int i = val;
3962 bool has_audio;
3963
3964 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003965 return 0;
3966
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003967 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003968
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003969 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003970 has_audio = intel_dp_detect_audio(connector);
3971 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003972 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003973
3974 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003975 return 0;
3976
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003977 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003978 goto done;
3979 }
3980
Chris Wilsone953fd72011-02-21 22:23:52 +00003981 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003982 bool old_auto = intel_dp->color_range_auto;
3983 uint32_t old_range = intel_dp->color_range;
3984
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003985 switch (val) {
3986 case INTEL_BROADCAST_RGB_AUTO:
3987 intel_dp->color_range_auto = true;
3988 break;
3989 case INTEL_BROADCAST_RGB_FULL:
3990 intel_dp->color_range_auto = false;
3991 intel_dp->color_range = 0;
3992 break;
3993 case INTEL_BROADCAST_RGB_LIMITED:
3994 intel_dp->color_range_auto = false;
3995 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3996 break;
3997 default:
3998 return -EINVAL;
3999 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004000
4001 if (old_auto == intel_dp->color_range_auto &&
4002 old_range == intel_dp->color_range)
4003 return 0;
4004
Chris Wilsone953fd72011-02-21 22:23:52 +00004005 goto done;
4006 }
4007
Yuly Novikov53b41832012-10-26 12:04:00 +03004008 if (is_edp(intel_dp) &&
4009 property == connector->dev->mode_config.scaling_mode_property) {
4010 if (val == DRM_MODE_SCALE_NONE) {
4011 DRM_DEBUG_KMS("no scaling not supported\n");
4012 return -EINVAL;
4013 }
4014
4015 if (intel_connector->panel.fitting_mode == val) {
4016 /* the eDP scaling property is not changed */
4017 return 0;
4018 }
4019 intel_connector->panel.fitting_mode = val;
4020
4021 goto done;
4022 }
4023
Chris Wilsonf6849602010-09-19 09:29:33 +01004024 return -EINVAL;
4025
4026done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004027 if (intel_encoder->base.crtc)
4028 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004029
4030 return 0;
4031}
4032
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004033static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004034intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004035{
Jani Nikula1d508702012-10-19 14:51:49 +03004036 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004037
Chris Wilsonbeb60602014-09-02 20:04:00 +01004038 intel_dp_unset_edid(intel_attached_dp(connector));
4039
Jani Nikula9cd300e2012-10-19 14:51:52 +03004040 if (!IS_ERR_OR_NULL(intel_connector->edid))
4041 kfree(intel_connector->edid);
4042
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004043 /* Can't call is_edp() since the encoder may have been destroyed
4044 * already. */
4045 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004046 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004047
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004048 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004049 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004050}
4051
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004052void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004053{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004054 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4055 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01004056 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02004057
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004058 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004059 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004060 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004061 if (is_edp(intel_dp)) {
4062 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004063 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004064 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004065 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07004066 if (intel_dp->edp_notifier.notifier_call) {
4067 unregister_reboot_notifier(&intel_dp->edp_notifier);
4068 intel_dp->edp_notifier.notifier_call = NULL;
4069 }
Keith Packardbd943152011-09-18 23:09:52 -07004070 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004071 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004072}
4073
Imre Deak07f9cd02014-08-18 14:42:45 +03004074static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4075{
4076 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4077
4078 if (!is_edp(intel_dp))
4079 return;
4080
4081 edp_panel_vdd_off_sync(intel_dp);
4082}
4083
Imre Deak6d93c0c2014-07-31 14:03:36 +03004084static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4085{
4086 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4087}
4088
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004089static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004090 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004091 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004092 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004093 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004094 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004095 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004096};
4097
4098static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4099 .get_modes = intel_dp_get_modes,
4100 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004101 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004102};
4103
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004104static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004105 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004106 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004107};
4108
Dave Airlie0e32b392014-05-02 14:02:48 +10004109void
Eric Anholt21d40d32010-03-25 11:11:14 -07004110intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004111{
Dave Airlie0e32b392014-05-02 14:02:48 +10004112 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004113}
4114
Dave Airlie13cf5502014-06-18 11:29:35 +10004115bool
4116intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4117{
4118 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004119 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004120 struct drm_device *dev = intel_dig_port->base.base.dev;
4121 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004122 enum intel_display_power_domain power_domain;
4123 bool ret = true;
4124
Dave Airlie0e32b392014-05-02 14:02:48 +10004125 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4126 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004127
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004128 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4129 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004130 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004131
Imre Deak1c767b32014-08-18 14:42:42 +03004132 power_domain = intel_display_port_power_domain(intel_encoder);
4133 intel_display_power_get(dev_priv, power_domain);
4134
Dave Airlie0e32b392014-05-02 14:02:48 +10004135 if (long_hpd) {
4136 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4137 goto mst_fail;
4138
4139 if (!intel_dp_get_dpcd(intel_dp)) {
4140 goto mst_fail;
4141 }
4142
4143 intel_dp_probe_oui(intel_dp);
4144
4145 if (!intel_dp_probe_mst(intel_dp))
4146 goto mst_fail;
4147
4148 } else {
4149 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004150 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004151 goto mst_fail;
4152 }
4153
4154 if (!intel_dp->is_mst) {
4155 /*
4156 * we'll check the link status via the normal hot plug path later -
4157 * but for short hpds we should check it now
4158 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004159 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004160 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004161 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004162 }
4163 }
Imre Deak1c767b32014-08-18 14:42:42 +03004164 ret = false;
4165 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004166mst_fail:
4167 /* if we were in MST mode, and device is not there get out of MST mode */
4168 if (intel_dp->is_mst) {
4169 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4170 intel_dp->is_mst = false;
4171 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4172 }
Imre Deak1c767b32014-08-18 14:42:42 +03004173put_power:
4174 intel_display_power_put(dev_priv, power_domain);
4175
4176 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004177}
4178
Zhenyu Wange3421a12010-04-08 09:43:27 +08004179/* Return which DP Port should be selected for Transcoder DP control */
4180int
Akshay Joshi0206e352011-08-16 15:34:10 -04004181intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004182{
4183 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004184 struct intel_encoder *intel_encoder;
4185 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004186
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004187 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4188 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004189
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004190 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4191 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004192 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004193 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004194
Zhenyu Wange3421a12010-04-08 09:43:27 +08004195 return -1;
4196}
4197
Zhao Yakui36e83a12010-06-12 14:32:21 +08004198/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004199bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004200{
4201 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004202 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004203 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004204 static const short port_mapping[] = {
4205 [PORT_B] = PORT_IDPB,
4206 [PORT_C] = PORT_IDPC,
4207 [PORT_D] = PORT_IDPD,
4208 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004209
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004210 if (port == PORT_A)
4211 return true;
4212
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004213 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004214 return false;
4215
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004216 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4217 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004218
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004219 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004220 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4221 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004222 return true;
4223 }
4224 return false;
4225}
4226
Dave Airlie0e32b392014-05-02 14:02:48 +10004227void
Chris Wilsonf6849602010-09-19 09:29:33 +01004228intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4229{
Yuly Novikov53b41832012-10-26 12:04:00 +03004230 struct intel_connector *intel_connector = to_intel_connector(connector);
4231
Chris Wilson3f43c482011-05-12 22:17:24 +01004232 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004233 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004234 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004235
4236 if (is_edp(intel_dp)) {
4237 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004238 drm_object_attach_property(
4239 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004240 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004241 DRM_MODE_SCALE_ASPECT);
4242 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004243 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004244}
4245
Imre Deakdada1a92014-01-29 13:25:41 +02004246static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4247{
4248 intel_dp->last_power_cycle = jiffies;
4249 intel_dp->last_power_on = jiffies;
4250 intel_dp->last_backlight_off = jiffies;
4251}
4252
Daniel Vetter67a54562012-10-20 20:57:45 +02004253static void
4254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004255 struct intel_dp *intel_dp,
4256 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004257{
4258 struct drm_i915_private *dev_priv = dev->dev_private;
4259 struct edp_power_seq cur, vbt, spec, final;
4260 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004261 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004262
4263 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004264 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004265 pp_on_reg = PCH_PP_ON_DELAYS;
4266 pp_off_reg = PCH_PP_OFF_DELAYS;
4267 pp_div_reg = PCH_PP_DIVISOR;
4268 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004269 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4270
4271 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4272 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4273 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4274 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004275 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004276
4277 /* Workaround: Need to write PP_CONTROL with the unlock key as
4278 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004279 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004280 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004281
Jesse Barnes453c5422013-03-28 09:55:41 -07004282 pp_on = I915_READ(pp_on_reg);
4283 pp_off = I915_READ(pp_off_reg);
4284 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004285
4286 /* Pull timing values out of registers */
4287 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4288 PANEL_POWER_UP_DELAY_SHIFT;
4289
4290 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4291 PANEL_LIGHT_ON_DELAY_SHIFT;
4292
4293 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4294 PANEL_LIGHT_OFF_DELAY_SHIFT;
4295
4296 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4297 PANEL_POWER_DOWN_DELAY_SHIFT;
4298
4299 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4300 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4301
4302 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4303 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4304
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004305 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004306
4307 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4308 * our hw here, which are all in 100usec. */
4309 spec.t1_t3 = 210 * 10;
4310 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4311 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4312 spec.t10 = 500 * 10;
4313 /* This one is special and actually in units of 100ms, but zero
4314 * based in the hw (so we need to add 100 ms). But the sw vbt
4315 * table multiplies it with 1000 to make it in units of 100usec,
4316 * too. */
4317 spec.t11_t12 = (510 + 100) * 10;
4318
4319 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4320 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4321
4322 /* Use the max of the register settings and vbt. If both are
4323 * unset, fall back to the spec limits. */
4324#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4325 spec.field : \
4326 max(cur.field, vbt.field))
4327 assign_final(t1_t3);
4328 assign_final(t8);
4329 assign_final(t9);
4330 assign_final(t10);
4331 assign_final(t11_t12);
4332#undef assign_final
4333
4334#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4335 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4336 intel_dp->backlight_on_delay = get_delay(t8);
4337 intel_dp->backlight_off_delay = get_delay(t9);
4338 intel_dp->panel_power_down_delay = get_delay(t10);
4339 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4340#undef get_delay
4341
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004342 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4343 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4344 intel_dp->panel_power_cycle_delay);
4345
4346 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4347 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4348
4349 if (out)
4350 *out = final;
4351}
4352
4353static void
4354intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4355 struct intel_dp *intel_dp,
4356 struct edp_power_seq *seq)
4357{
4358 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004359 u32 pp_on, pp_off, pp_div, port_sel = 0;
4360 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4361 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004362 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004363
4364 if (HAS_PCH_SPLIT(dev)) {
4365 pp_on_reg = PCH_PP_ON_DELAYS;
4366 pp_off_reg = PCH_PP_OFF_DELAYS;
4367 pp_div_reg = PCH_PP_DIVISOR;
4368 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004369 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4370
4371 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4372 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4373 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004374 }
4375
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004376 /*
4377 * And finally store the new values in the power sequencer. The
4378 * backlight delays are set to 1 because we do manual waits on them. For
4379 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4380 * we'll end up waiting for the backlight off delay twice: once when we
4381 * do the manual sleep, and once when we disable the panel and wait for
4382 * the PP_STATUS bit to become zero.
4383 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004384 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004385 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4386 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004387 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004388 /* Compute the divisor for the pp clock, simply match the Bspec
4389 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004390 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004391 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004392 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4393
4394 /* Haswell doesn't have any port selection bits for the panel
4395 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004396 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004397 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004398 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004399 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004400 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004401 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004402 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004403 }
4404
Jesse Barnes453c5422013-03-28 09:55:41 -07004405 pp_on |= port_sel;
4406
4407 I915_WRITE(pp_on_reg, pp_on);
4408 I915_WRITE(pp_off_reg, pp_off);
4409 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004410
Daniel Vetter67a54562012-10-20 20:57:45 +02004411 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004412 I915_READ(pp_on_reg),
4413 I915_READ(pp_off_reg),
4414 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004415}
4416
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304417void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4418{
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 struct intel_encoder *encoder;
4421 struct intel_dp *intel_dp = NULL;
4422 struct intel_crtc_config *config = NULL;
4423 struct intel_crtc *intel_crtc = NULL;
4424 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4425 u32 reg, val;
4426 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4427
4428 if (refresh_rate <= 0) {
4429 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4430 return;
4431 }
4432
4433 if (intel_connector == NULL) {
4434 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4435 return;
4436 }
4437
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004438 /*
4439 * FIXME: This needs proper synchronization with psr state. But really
4440 * hard to tell without seeing the user of this function of this code.
4441 * Check locking and ordering once that lands.
4442 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304443 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4444 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4445 return;
4446 }
4447
4448 encoder = intel_attached_encoder(&intel_connector->base);
4449 intel_dp = enc_to_intel_dp(&encoder->base);
4450 intel_crtc = encoder->new_crtc;
4451
4452 if (!intel_crtc) {
4453 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4454 return;
4455 }
4456
4457 config = &intel_crtc->config;
4458
4459 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4460 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4461 return;
4462 }
4463
4464 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4465 index = DRRS_LOW_RR;
4466
4467 if (index == intel_dp->drrs_state.refresh_rate_type) {
4468 DRM_DEBUG_KMS(
4469 "DRRS requested for previously set RR...ignoring\n");
4470 return;
4471 }
4472
4473 if (!intel_crtc->active) {
4474 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4475 return;
4476 }
4477
4478 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4479 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4480 val = I915_READ(reg);
4481 if (index > DRRS_HIGH_RR) {
4482 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004483 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304484 } else {
4485 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4486 }
4487 I915_WRITE(reg, val);
4488 }
4489
4490 /*
4491 * mutex taken to ensure that there is no race between differnt
4492 * drrs calls trying to update refresh rate. This scenario may occur
4493 * in future when idleness detection based DRRS in kernel and
4494 * possible calls from user space to set differnt RR are made.
4495 */
4496
4497 mutex_lock(&intel_dp->drrs_state.mutex);
4498
4499 intel_dp->drrs_state.refresh_rate_type = index;
4500
4501 mutex_unlock(&intel_dp->drrs_state.mutex);
4502
4503 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4504}
4505
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304506static struct drm_display_mode *
4507intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4508 struct intel_connector *intel_connector,
4509 struct drm_display_mode *fixed_mode)
4510{
4511 struct drm_connector *connector = &intel_connector->base;
4512 struct intel_dp *intel_dp = &intel_dig_port->dp;
4513 struct drm_device *dev = intel_dig_port->base.base.dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 struct drm_display_mode *downclock_mode = NULL;
4516
4517 if (INTEL_INFO(dev)->gen <= 6) {
4518 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4519 return NULL;
4520 }
4521
4522 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004523 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304524 return NULL;
4525 }
4526
4527 downclock_mode = intel_find_panel_downclock
4528 (dev, fixed_mode, connector);
4529
4530 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004531 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304532 return NULL;
4533 }
4534
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304535 dev_priv->drrs.connector = intel_connector;
4536
4537 mutex_init(&intel_dp->drrs_state.mutex);
4538
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304539 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4540
4541 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004542 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304543 return downclock_mode;
4544}
4545
Imre Deakaba86892014-07-30 15:57:31 +03004546void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4547{
4548 struct drm_device *dev = intel_encoder->base.dev;
4549 struct drm_i915_private *dev_priv = dev->dev_private;
4550 struct intel_dp *intel_dp;
4551 enum intel_display_power_domain power_domain;
4552
4553 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4554 return;
4555
4556 intel_dp = enc_to_intel_dp(&intel_encoder->base);
4557 if (!edp_have_panel_vdd(intel_dp))
4558 return;
4559 /*
4560 * The VDD bit needs a power domain reference, so if the bit is
4561 * already enabled when we boot or resume, grab this reference and
4562 * schedule a vdd off, so we don't hold on to the reference
4563 * indefinitely.
4564 */
4565 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4566 power_domain = intel_display_port_power_domain(intel_encoder);
4567 intel_display_power_get(dev_priv, power_domain);
4568
4569 edp_panel_vdd_schedule_off(intel_dp);
4570}
4571
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004572static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004573 struct intel_connector *intel_connector,
4574 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004575{
4576 struct drm_connector *connector = &intel_connector->base;
4577 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004578 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4579 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004580 struct drm_i915_private *dev_priv = dev->dev_private;
4581 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304582 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004583 bool has_dpcd;
4584 struct drm_display_mode *scan;
4585 struct edid *edid;
4586
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304587 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4588
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004589 if (!is_edp(intel_dp))
4590 return true;
4591
Imre Deakaba86892014-07-30 15:57:31 +03004592 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004593
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004594 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004595 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004596 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03004597 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004598
4599 if (has_dpcd) {
4600 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4601 dev_priv->no_aux_handshake =
4602 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4603 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4604 } else {
4605 /* if this fails, presume the device is a ghost */
4606 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004607 return false;
4608 }
4609
4610 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004611 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004612
Daniel Vetter060c8772014-03-21 23:22:35 +01004613 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004614 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004615 if (edid) {
4616 if (drm_add_edid_modes(connector, edid)) {
4617 drm_mode_connector_update_edid_property(connector,
4618 edid);
4619 drm_edid_to_eld(connector, edid);
4620 } else {
4621 kfree(edid);
4622 edid = ERR_PTR(-EINVAL);
4623 }
4624 } else {
4625 edid = ERR_PTR(-ENOENT);
4626 }
4627 intel_connector->edid = edid;
4628
4629 /* prefer fixed mode from EDID if available */
4630 list_for_each_entry(scan, &connector->probed_modes, head) {
4631 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4632 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304633 downclock_mode = intel_dp_drrs_init(
4634 intel_dig_port,
4635 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004636 break;
4637 }
4638 }
4639
4640 /* fallback to VBT if available for eDP */
4641 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4642 fixed_mode = drm_mode_duplicate(dev,
4643 dev_priv->vbt.lfp_lvds_vbt_mode);
4644 if (fixed_mode)
4645 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4646 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004647 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004648
Clint Taylor01527b32014-07-07 13:01:46 -07004649 if (IS_VALLEYVIEW(dev)) {
4650 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4651 register_reboot_notifier(&intel_dp->edp_notifier);
4652 }
4653
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304654 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004655 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004656 intel_panel_setup_backlight(connector);
4657
4658 return true;
4659}
4660
Paulo Zanoni16c25532013-06-12 17:27:25 -03004661bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004662intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4663 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004664{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004665 struct drm_connector *connector = &intel_connector->base;
4666 struct intel_dp *intel_dp = &intel_dig_port->dp;
4667 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4668 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004669 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004670 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004671 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004672 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004673
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004674 /* intel_dp vfuncs */
4675 if (IS_VALLEYVIEW(dev))
4676 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4677 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4678 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4679 else if (HAS_PCH_SPLIT(dev))
4680 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4681 else
4682 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4683
Damien Lespiau153b1102014-01-21 13:37:15 +00004684 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4685
Daniel Vetter07679352012-09-06 22:15:42 +02004686 /* Preserve the current hw state. */
4687 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004688 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004689
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004690 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304691 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004692 else
4693 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004694
Imre Deakf7d24902013-05-08 13:14:05 +03004695 /*
4696 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4697 * for DP the encoder type can be set by the caller to
4698 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4699 */
4700 if (type == DRM_MODE_CONNECTOR_eDP)
4701 intel_encoder->type = INTEL_OUTPUT_EDP;
4702
Imre Deake7281ea2013-05-08 13:14:08 +03004703 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4704 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4705 port_name(port));
4706
Adam Jacksonb3295302010-07-16 14:46:28 -04004707 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004708 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4709
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004710 connector->interlace_allowed = true;
4711 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004712
Daniel Vetter66a92782012-07-12 20:08:18 +02004713 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004714 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004715
Chris Wilsondf0e9242010-09-09 16:20:55 +01004716 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01004717 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004718
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004719 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004720 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4721 else
4722 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004723 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004724
Jani Nikula0b998362014-03-14 16:51:17 +02004725 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004726 switch (port) {
4727 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004728 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004729 break;
4730 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004731 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004732 break;
4733 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004734 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004735 break;
4736 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004737 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004738 break;
4739 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004740 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004741 }
4742
Imre Deakdada1a92014-01-29 13:25:41 +02004743 if (is_edp(intel_dp)) {
4744 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004745 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004746 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004747
Jani Nikula9d1a1032014-03-14 16:51:15 +02004748 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004749
Dave Airlie0e32b392014-05-02 14:02:48 +10004750 /* init MST on ports that can support it */
4751 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4752 if (port == PORT_B || port == PORT_C || port == PORT_D) {
4753 intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
4754 }
4755 }
4756
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004757 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004758 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004759 if (is_edp(intel_dp)) {
4760 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004761 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004762 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004763 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004764 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01004765 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004766 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004767 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004768 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004769
Chris Wilsonf6849602010-09-19 09:29:33 +01004770 intel_dp_add_properties(intel_dp, connector);
4771
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004772 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4773 * 0xd. Failure to do so will result in spurious interrupts being
4774 * generated on the port when a cable is not attached.
4775 */
4776 if (IS_G4X(dev) && !IS_GM45(dev)) {
4777 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4778 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4779 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004780
4781 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004782}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004783
4784void
4785intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4786{
Dave Airlie13cf5502014-06-18 11:29:35 +10004787 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004788 struct intel_digital_port *intel_dig_port;
4789 struct intel_encoder *intel_encoder;
4790 struct drm_encoder *encoder;
4791 struct intel_connector *intel_connector;
4792
Daniel Vetterb14c5672013-09-19 12:18:32 +02004793 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004794 if (!intel_dig_port)
4795 return;
4796
Daniel Vetterb14c5672013-09-19 12:18:32 +02004797 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004798 if (!intel_connector) {
4799 kfree(intel_dig_port);
4800 return;
4801 }
4802
4803 intel_encoder = &intel_dig_port->base;
4804 encoder = &intel_encoder->base;
4805
4806 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4807 DRM_MODE_ENCODER_TMDS);
4808
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004809 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004810 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004811 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004812 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03004813 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004814 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004815 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004816 intel_encoder->pre_enable = chv_pre_enable_dp;
4817 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004818 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004819 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004820 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004821 intel_encoder->pre_enable = vlv_pre_enable_dp;
4822 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004823 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004824 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004825 intel_encoder->pre_enable = g4x_pre_enable_dp;
4826 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004827 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004828 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004829
Paulo Zanoni174edf12012-10-26 19:05:50 -02004830 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004831 intel_dig_port->dp.output_reg = output_reg;
4832
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004833 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004834 if (IS_CHERRYVIEW(dev)) {
4835 if (port == PORT_D)
4836 intel_encoder->crtc_mask = 1 << 2;
4837 else
4838 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4839 } else {
4840 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4841 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004842 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004843 intel_encoder->hot_plug = intel_dp_hot_plug;
4844
Dave Airlie13cf5502014-06-18 11:29:35 +10004845 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4846 dev_priv->hpd_irq_port[port] = intel_dig_port;
4847
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004848 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4849 drm_encoder_cleanup(encoder);
4850 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004851 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004852 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004853}
Dave Airlie0e32b392014-05-02 14:02:48 +10004854
4855void intel_dp_mst_suspend(struct drm_device *dev)
4856{
4857 struct drm_i915_private *dev_priv = dev->dev_private;
4858 int i;
4859
4860 /* disable MST */
4861 for (i = 0; i < I915_MAX_PORTS; i++) {
4862 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4863 if (!intel_dig_port)
4864 continue;
4865
4866 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4867 if (!intel_dig_port->dp.can_mst)
4868 continue;
4869 if (intel_dig_port->dp.is_mst)
4870 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
4871 }
4872 }
4873}
4874
4875void intel_dp_mst_resume(struct drm_device *dev)
4876{
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 int i;
4879
4880 for (i = 0; i < I915_MAX_PORTS; i++) {
4881 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4882 if (!intel_dig_port)
4883 continue;
4884 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4885 int ret;
4886
4887 if (!intel_dig_port->dp.can_mst)
4888 continue;
4889
4890 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
4891 if (ret != 0) {
4892 intel_dp_check_mst_status(&intel_dig_port->dp);
4893 }
4894 }
4895 }
4896}