blob: ab0ab92583fe427a0568cbb87c5571b918909998 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080041#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042
43#include <asm/irq.h>
44
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070045#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
46#define SKY2_VLAN_TAG_USED 1
47#endif
48
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049#include "sky2.h"
50
51#define DRV_NAME "sky2"
Stephen Hemminger62ba7e62007-02-15 16:40:35 -080052#define DRV_VERSION "1.13"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070053#define PFX DRV_NAME " "
54
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080065#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070066#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070079#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
80
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere561a832006-10-17 10:20:51 -070098static int idle_timeout = 0;
Stephen Hemminger01bd7562006-05-08 15:11:30 -070099module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700100MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133 { 0 }
134};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700135
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136MODULE_DEVICE_TABLE(pci, sky2_id_table);
137
138/* Avoid conditionals by using array */
139static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
140static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700141static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800143/* This driver supports yukon2 chipset only */
144static const char *yukon2_name[] = {
145 "XL", /* 0xb3 */
146 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800147 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800148 "EC", /* 0xb6 */
149 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700150};
151
Stephen Hemminger793b8832005-09-14 16:06:14 -0700152/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800166
Stephen Hemminger793b8832005-09-14 16:06:14 -0700167 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169}
170
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172{
173 int i;
174
Stephen Hemminger793b8832005-09-14 16:06:14 -0700175 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
177
178 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
180 *val = gma_read16(hw, port, GM_SMI_DATA);
181 return 0;
182 }
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 }
186
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800187 return -ETIMEDOUT;
188}
189
190static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
191{
192 u16 v;
193
194 if (__gm_phy_read(hw, port, reg, &v) != 0)
195 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
196 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700197}
198
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800199
200static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700201{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800202 /* switch power to VCC (WA for VAUX problem) */
203 sky2_write8(hw, B0_POWER_CTRL,
204 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206 /* disable Core Clock Division, */
207 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800209 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
210 /* enable bits are inverted */
211 sky2_write8(hw, B2_Y2_CLK_GATE,
212 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
213 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
214 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
215 else
216 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217
Stephen Hemminger93745492007-02-06 10:45:43 -0800218 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 u32 reg1;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
222 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
223 reg1 &= P_ASPM_CONTROL_MSK;
224 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
225 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800227}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229static void sky2_power_aux(struct sky2_hw *hw)
230{
231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
232 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
233 else
234 /* enable bits are inverted */
235 sky2_write8(hw, B2_Y2_CLK_GATE,
236 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
237 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
238 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
239
240 /* switch power to VAUX */
241 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
242 sky2_write8(hw, B0_POWER_CTRL,
243 (PC_VAUX_ENA | PC_VCC_ENA |
244 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700245}
246
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700247static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700248{
249 u16 reg;
250
251 /* disable all GMAC IRQ's */
252 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
253 /* disable PHY IRQs */
254 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700256 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
257 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
258 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
259 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
260
261 reg = gma_read16(hw, port, GM_RX_CTRL);
262 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
263 gma_write16(hw, port, GM_RX_CTRL, reg);
264}
265
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700266/* flow control to advertise bits */
267static const u16 copper_fc_adv[] = {
268 [FC_NONE] = 0,
269 [FC_TX] = PHY_M_AN_ASP,
270 [FC_RX] = PHY_M_AN_PC,
271 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
272};
273
274/* flow control to advertise bits when using 1000BaseX */
275static const u16 fiber_fc_adv[] = {
276 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
277 [FC_TX] = PHY_M_P_ASYM_MD_X,
278 [FC_RX] = PHY_M_P_SYM_MD_X,
279 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
280};
281
282/* flow control to GMA disable bits */
283static const u16 gm_fc_disable[] = {
284 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
285 [FC_TX] = GM_GPCR_FC_RX_DIS,
286 [FC_RX] = GM_GPCR_FC_TX_DIS,
287 [FC_BOTH] = 0,
288};
289
290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
292{
293 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700294 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295
Stephen Hemminger93745492007-02-06 10:45:43 -0800296 if (sky2->autoneg == AUTONEG_ENABLE
297 && !(hw->chip_id == CHIP_ID_YUKON_XL
298 || hw->chip_id == CHIP_ID_YUKON_EC_U
299 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700300 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
301
302 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700303 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700304 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
305
306 if (hw->chip_id == CHIP_ID_YUKON_EC)
307 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
308 else
309 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
310
311 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
312 }
313
314 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700315 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316 if (hw->chip_id == CHIP_ID_YUKON_FE) {
317 /* enable automatic crossover */
318 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
319 } else {
320 /* disable energy detect */
321 ctrl &= ~PHY_M_PC_EN_DET_MSK;
322
323 /* enable automatic crossover */
324 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
325
Stephen Hemminger93745492007-02-06 10:45:43 -0800326 if (sky2->autoneg == AUTONEG_ENABLE
327 && (hw->chip_id == CHIP_ID_YUKON_XL
328 || hw->chip_id == CHIP_ID_YUKON_EC_U
329 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ctrl &= ~PHY_M_PC_DSC_MSK;
331 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
332 }
333 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 } else {
335 /* workaround for deviation #4.88 (CRC errors) */
336 /* disable Automatic Crossover */
337
338 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700339 }
340
341 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
342
343 /* special setup for PHY 88E1112 Fiber */
344 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
345 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
346
347 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
349 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
350 ctrl &= ~PHY_M_MAC_MD_MSK;
351 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
353
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* select page 1 to access Fiber registers */
356 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357
358 /* for SFP-module set SIGDET polarity to low */
359 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
360 ctrl |= PHY_M_FIB_SIGD_POL;
361 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700362 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700363
364 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700365 }
366
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700367 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 ct1000 = 0;
369 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700370 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371
372 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700373 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 if (sky2->advertising & ADVERTISED_1000baseT_Full)
375 ct1000 |= PHY_M_1000C_AFD;
376 if (sky2->advertising & ADVERTISED_1000baseT_Half)
377 ct1000 |= PHY_M_1000C_AHD;
378 if (sky2->advertising & ADVERTISED_100baseT_Full)
379 adv |= PHY_M_AN_100_FD;
380 if (sky2->advertising & ADVERTISED_100baseT_Half)
381 adv |= PHY_M_AN_100_HD;
382 if (sky2->advertising & ADVERTISED_10baseT_Full)
383 adv |= PHY_M_AN_10_FD;
384 if (sky2->advertising & ADVERTISED_10baseT_Half)
385 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700386
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700387 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 } else { /* special defines for FIBER (88E1040S only) */
389 if (sky2->advertising & ADVERTISED_1000baseT_Full)
390 adv |= PHY_M_AN_1000X_AFD;
391 if (sky2->advertising & ADVERTISED_1000baseT_Half)
392 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700394 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700395 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396
397 /* Restart Auto-negotiation */
398 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
399 } else {
400 /* forced speed/duplex settings */
401 ct1000 = PHY_M_1000C_MSE;
402
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700403 /* Disable auto update for duplex flow control and speed */
404 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405
406 switch (sky2->speed) {
407 case SPEED_1000:
408 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 break;
411 case SPEED_100:
412 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700413 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 break;
415 }
416
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 if (sky2->duplex == DUPLEX_FULL) {
418 reg |= GM_GPCR_DUP_FULL;
419 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700420 } else if (sky2->speed < SPEED_1000)
421 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700422
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700423
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700424 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700425
426 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700427 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700428 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
429 else
430 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700431 }
432
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 gma_write16(hw, port, GM_GP_CTRL, reg);
434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700435 if (hw->chip_id != CHIP_ID_YUKON_FE)
436 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
437
438 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
439 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
440
441 /* Setup Phy LED's */
442 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
443 ledover = 0;
444
445 switch (hw->chip_id) {
446 case CHIP_ID_YUKON_FE:
447 /* on 88E3082 these bits are at 11..9 (shifted left) */
448 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
449
450 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
451
452 /* delete ACT LED control bits */
453 ctrl &= ~PHY_M_FELP_LED1_MSK;
454 /* change ACT LED control to blink mode */
455 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
456 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
457 break;
458
459 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700460 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461
462 /* select page 3 to access LED control register */
463 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
464
465 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700466 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
467 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
468 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
469 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
470 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700471
472 /* set Polarity Control register */
473 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700474 (PHY_M_POLC_LS1_P_MIX(4) |
475 PHY_M_POLC_IS0_P_MIX(4) |
476 PHY_M_POLC_LOS_CTRL(2) |
477 PHY_M_POLC_INIT_CTRL(2) |
478 PHY_M_POLC_STA1_CTRL(2) |
479 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700480
481 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700482 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800484
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700485 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800486 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700487 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
488
489 /* select page 3 to access LED control register */
490 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
491
492 /* set LED Function Control register */
493 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
494 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
495 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
496 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
497 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
498
499 /* set Blink Rate in LED Timer Control Register */
500 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
501 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
502 /* restore page register */
503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
504 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505
506 default:
507 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
508 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
509 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800510 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700511 }
512
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700513 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800514 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700515 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
516 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
517
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800518 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700519 gm_phy_write(hw, port, 0x18, 0xaa99);
520 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800522 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700523 gm_phy_write(hw, port, 0x18, 0xa204);
524 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800525
526 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger93745492007-02-06 10:45:43 -0800528 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800529 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
530
531 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
532 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800533 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800534 }
535
536 if (ledover)
537 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700540
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700541 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542 if (sky2->autoneg == AUTONEG_ENABLE)
543 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
544 else
545 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
546}
547
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700548static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
549{
550 u32 reg1;
551 static const u32 phy_power[]
552 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
553
554 /* looks like this XL is back asswards .. */
555 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
556 onoff = !onoff;
557
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800558 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700559 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700560 if (onoff)
561 /* Turn off phy power saving */
562 reg1 &= ~phy_power[port];
563 else
564 reg1 |= phy_power[port];
565
566 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700567 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800568 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700569 udelay(100);
570}
571
Stephen Hemminger1b537562005-12-20 15:08:07 -0800572/* Force a renegotiation */
573static void sky2_phy_reinit(struct sky2_port *sky2)
574{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800575 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800576 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800577 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800578}
579
Stephen Hemmingere3173832007-02-06 10:45:39 -0800580/* Put device in state to listen for Wake On Lan */
581static void sky2_wol_init(struct sky2_port *sky2)
582{
583 struct sky2_hw *hw = sky2->hw;
584 unsigned port = sky2->port;
585 enum flow_control save_mode;
586 u16 ctrl;
587 u32 reg1;
588
589 /* Bring hardware out of reset */
590 sky2_write16(hw, B0_CTST, CS_RST_CLR);
591 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
592
593 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
594 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
595
596 /* Force to 10/100
597 * sky2_reset will re-enable on resume
598 */
599 save_mode = sky2->flow_mode;
600 ctrl = sky2->advertising;
601
602 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
603 sky2->flow_mode = FC_NONE;
604 sky2_phy_power(hw, port, 1);
605 sky2_phy_reinit(sky2);
606
607 sky2->flow_mode = save_mode;
608 sky2->advertising = ctrl;
609
610 /* Set GMAC to no flow control and auto update for speed/duplex */
611 gma_write16(hw, port, GM_GP_CTRL,
612 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
613 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
614
615 /* Set WOL address */
616 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
617 sky2->netdev->dev_addr, ETH_ALEN);
618
619 /* Turn on appropriate WOL control bits */
620 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
621 ctrl = 0;
622 if (sky2->wol & WAKE_PHY)
623 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
624 else
625 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
626
627 if (sky2->wol & WAKE_MAGIC)
628 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
629 else
630 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
631
632 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
633 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
634
635 /* Turn on legacy PCI-Express PME mode */
636 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
637 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
638 reg1 |= PCI_Y2_PME_LEGACY;
639 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
640 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
641
642 /* block receiver */
643 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
644
645}
646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700647static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
648{
649 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
650 u16 reg;
651 int i;
652 const u8 *addr = hw->dev[port]->dev_addr;
653
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800654 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
655 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700656
657 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
658
Stephen Hemminger793b8832005-09-14 16:06:14 -0700659 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700660 /* WA DEV_472 -- looks like crossed wires on port 2 */
661 /* clear GMAC 1 Control reset */
662 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
663 do {
664 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
665 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
666 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
667 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
668 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
669 }
670
Stephen Hemminger793b8832005-09-14 16:06:14 -0700671 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700672
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700673 /* Enable Transmit FIFO Underrun */
674 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
675
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800676 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800678 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700679
680 /* MIB clear */
681 reg = gma_read16(hw, port, GM_PHY_ADDR);
682 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
683
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700684 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
685 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686 gma_write16(hw, port, GM_PHY_ADDR, reg);
687
688 /* transmit control */
689 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
690
691 /* receive control reg: unicast + multicast + no FCS */
692 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700693 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694
695 /* transmit flow control */
696 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
697
698 /* transmit parameter */
699 gma_write16(hw, port, GM_TX_PARAM,
700 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
701 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
702 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
703 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
704
705 /* serial mode register */
706 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700707 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700708
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700709 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700710 reg |= GM_SMOD_JUMBO_ENA;
711
712 gma_write16(hw, port, GM_SERIAL_MODE, reg);
713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 /* virtual address for data */
715 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
716
Stephen Hemminger793b8832005-09-14 16:06:14 -0700717 /* physical address: used for pause frames */
718 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
719
720 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
722 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
723 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
724
725 /* Configure Rx MAC FIFO */
726 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800727 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
728 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700730 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800731 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700732
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800733 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
734 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735
736 /* Configure Tx MAC FIFO */
737 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
738 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800739
Stephen Hemminger93745492007-02-06 10:45:43 -0800740 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800741 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800742 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
743 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
744 /* set Tx GMAC FIFO Almost Empty Threshold */
745 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
746 /* Disable Store & Forward mode for TX */
747 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
748 }
749 }
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751}
752
Stephen Hemminger67712902006-12-04 15:53:45 -0800753/* Assign Ram Buffer allocation to queue */
754static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755{
Stephen Hemminger67712902006-12-04 15:53:45 -0800756 u32 end;
757
758 /* convert from K bytes to qwords used for hw register */
759 start *= 1024/8;
760 space *= 1024/8;
761 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
764 sky2_write32(hw, RB_ADDR(q, RB_START), start);
765 sky2_write32(hw, RB_ADDR(q, RB_END), end);
766 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
767 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
768
769 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800770 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700771
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800772 /* On receive queue's set the thresholds
773 * give receiver priority when > 3/4 full
774 * send pause when down to 2K
775 */
776 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
777 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700778
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800779 tp = space - 2048/8;
780 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
781 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782 } else {
783 /* Enable store & forward on Tx queue's because
784 * Tx FIFO is only 1K on Yukon
785 */
786 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
787 }
788
789 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700790 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791}
792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700793/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800794static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795{
796 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
797 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
798 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800799 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800}
801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802/* Setup prefetch unit registers. This is the interface between
803 * hardware and driver list elements
804 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800805static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 u64 addr, u32 last)
807{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
809 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
810 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
811 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
812 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
813 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814
815 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816}
817
Stephen Hemminger793b8832005-09-14 16:06:14 -0700818static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
819{
820 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
821
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700822 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700823 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824 return le;
825}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826
Stephen Hemminger291ea612006-09-26 11:57:41 -0700827static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
828 struct sky2_tx_le *le)
829{
830 return sky2->tx_ring + (le - sky2->tx_le);
831}
832
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800833/* Update chip's next pointer */
834static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700836 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800837 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700838 sky2_write16(hw, q, idx);
839 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840}
841
Stephen Hemminger793b8832005-09-14 16:06:14 -0700842
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700843static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
844{
845 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700846 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700847 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848 return le;
849}
850
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800851/* Return high part of DMA address (could be 32 or 64 bit) */
852static inline u32 high32(dma_addr_t a)
853{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800854 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800855}
856
Stephen Hemminger14d02632006-09-26 11:57:43 -0700857/* Build description to hardware for one receive segment */
858static void sky2_rx_add(struct sky2_port *sky2, u8 op,
859 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860{
861 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800862 u32 hi = high32(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700863
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700866 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800868 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700870
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800872 le->addr = cpu_to_le32((u32) map);
873 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700874 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875}
876
Stephen Hemminger14d02632006-09-26 11:57:43 -0700877/* Build description to hardware for one possibly fragmented skb */
878static void sky2_rx_submit(struct sky2_port *sky2,
879 const struct rx_ring_info *re)
880{
881 int i;
882
883 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
884
885 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
886 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
887}
888
889
890static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
891 unsigned size)
892{
893 struct sk_buff *skb = re->skb;
894 int i;
895
896 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
897 pci_unmap_len_set(re, data_size, size);
898
899 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
900 re->frag_addr[i] = pci_map_page(pdev,
901 skb_shinfo(skb)->frags[i].page,
902 skb_shinfo(skb)->frags[i].page_offset,
903 skb_shinfo(skb)->frags[i].size,
904 PCI_DMA_FROMDEVICE);
905}
906
907static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
908{
909 struct sk_buff *skb = re->skb;
910 int i;
911
912 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
913 PCI_DMA_FROMDEVICE);
914
915 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
916 pci_unmap_page(pdev, re->frag_addr[i],
917 skb_shinfo(skb)->frags[i].size,
918 PCI_DMA_FROMDEVICE);
919}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700920
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921/* Tell chip where to start receive checksum.
922 * Actually has two checksums, but set both same to avoid possible byte
923 * order problems.
924 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700925static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700926{
927 struct sky2_rx_le *le;
928
Stephen Hemminger793b8832005-09-14 16:06:14 -0700929 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700930 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700931 le->ctrl = 0;
932 le->opcode = OP_TCPSTART | HW_OWNER;
933
Stephen Hemminger793b8832005-09-14 16:06:14 -0700934 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
936 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938}
939
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700940/*
941 * The RX Stop command will not work for Yukon-2 if the BMU does not
942 * reach the end of packet and since we can't make sure that we have
943 * incoming data, we must reset the BMU while it is not doing a DMA
944 * transfer. Since it is possible that the RX path is still active,
945 * the RX RAM buffer will be stopped first, so any possible incoming
946 * data will not trigger a DMA. After the RAM buffer is stopped, the
947 * BMU is polled until any DMA in progress is ended and only then it
948 * will be reset.
949 */
950static void sky2_rx_stop(struct sky2_port *sky2)
951{
952 struct sky2_hw *hw = sky2->hw;
953 unsigned rxq = rxqaddr[sky2->port];
954 int i;
955
956 /* disable the RAM Buffer receive queue */
957 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
958
959 for (i = 0; i < 0xffff; i++)
960 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
961 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
962 goto stopped;
963
964 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
965 sky2->netdev->name);
966stopped:
967 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
968
969 /* reset the Rx prefetch unit */
970 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
971}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700972
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700973/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974static void sky2_rx_clean(struct sky2_port *sky2)
975{
976 unsigned i;
977
978 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700979 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700980 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981
982 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -0700983 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984 kfree_skb(re->skb);
985 re->skb = NULL;
986 }
987 }
988}
989
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800990/* Basic MII support */
991static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
992{
993 struct mii_ioctl_data *data = if_mii(ifr);
994 struct sky2_port *sky2 = netdev_priv(dev);
995 struct sky2_hw *hw = sky2->hw;
996 int err = -EOPNOTSUPP;
997
998 if (!netif_running(dev))
999 return -ENODEV; /* Phy still in reset */
1000
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001001 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001002 case SIOCGMIIPHY:
1003 data->phy_id = PHY_ADDR_MARV;
1004
1005 /* fallthru */
1006 case SIOCGMIIREG: {
1007 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001008
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001009 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001010 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001011 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001012
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001013 data->val_out = val;
1014 break;
1015 }
1016
1017 case SIOCSMIIREG:
1018 if (!capable(CAP_NET_ADMIN))
1019 return -EPERM;
1020
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001021 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001022 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1023 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001024 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001025 break;
1026 }
1027 return err;
1028}
1029
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001030#ifdef SKY2_VLAN_TAG_USED
1031static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1032{
1033 struct sky2_port *sky2 = netdev_priv(dev);
1034 struct sky2_hw *hw = sky2->hw;
1035 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001036
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001037 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001038
1039 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
1040 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
1041 sky2->vlgrp = grp;
1042
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001043 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001044}
1045
1046static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
1047{
1048 struct sky2_port *sky2 = netdev_priv(dev);
1049 struct sky2_hw *hw = sky2->hw;
1050 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001051
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001052 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001053
1054 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
1055 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
Dan Aloni5c15bde2007-03-02 20:44:51 -08001056 vlan_group_set_device(sky2->vlgrp, vid, NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001057
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001058 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001059}
1060#endif
1061
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001063 * Allocate an skb for receiving. If the MTU is large enough
1064 * make the skb non-linear with a fragment list of pages.
1065 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001066 * It appears the hardware has a bug in the FIFO logic that
1067 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001068 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1069 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001070 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001071static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001072{
1073 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001074 unsigned long p;
1075 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001076
Stephen Hemminger14d02632006-09-26 11:57:43 -07001077 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1078 if (!skb)
1079 goto nomem;
1080
1081 p = (unsigned long) skb->data;
1082 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1083
1084 for (i = 0; i < sky2->rx_nfrags; i++) {
1085 struct page *page = alloc_page(GFP_ATOMIC);
1086
1087 if (!page)
1088 goto free_partial;
1089 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001090 }
1091
1092 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001093free_partial:
1094 kfree_skb(skb);
1095nomem:
1096 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001097}
1098
1099/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101 * Normal case this ends up creating one list element for skb
1102 * in the receive ring. Worst case if using large MTU and each
1103 * allocation falls on a different 64 bit region, that results
1104 * in 6 list elements per ring entry.
1105 * One element is used for checksum enable/disable, and one
1106 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001108static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001110 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001111 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001112 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001113 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001114
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001115 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001116 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001117
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001118 /* On PCI express lowering the watermark gives better performance */
1119 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1120 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1121
1122 /* These chips have no ram buffer?
1123 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001124 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001125 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1126 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001127 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001128
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001129 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1130
1131 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132
Stephen Hemminger14d02632006-09-26 11:57:43 -07001133 /* Space needed for frame data + headers rounded up */
1134 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1135 + 8;
1136
1137 /* Stopping point for hardware truncation */
1138 thresh = (size - 8) / sizeof(u32);
1139
1140 /* Account for overhead of skb - to avoid order > 0 allocation */
1141 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1142 + sizeof(struct skb_shared_info);
1143
1144 sky2->rx_nfrags = space >> PAGE_SHIFT;
1145 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1146
1147 if (sky2->rx_nfrags != 0) {
1148 /* Compute residue after pages */
1149 space = sky2->rx_nfrags << PAGE_SHIFT;
1150
1151 if (space < size)
1152 size -= space;
1153 else
1154 size = 0;
1155
1156 /* Optimize to handle small packets and headers */
1157 if (size < copybreak)
1158 size = copybreak;
1159 if (size < ETH_HLEN)
1160 size = ETH_HLEN;
1161 }
1162 sky2->rx_data_size = size;
1163
1164 /* Fill Rx ring */
1165 for (i = 0; i < sky2->rx_pending; i++) {
1166 re = sky2->rx_ring + i;
1167
1168 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169 if (!re->skb)
1170 goto nomem;
1171
Stephen Hemminger14d02632006-09-26 11:57:43 -07001172 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1173 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001174 }
1175
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001176 /*
1177 * The receiver hangs if it receives frames larger than the
1178 * packet buffer. As a workaround, truncate oversize frames, but
1179 * the register is limited to 9 bits, so if you do frames > 2052
1180 * you better get the MTU right!
1181 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001182 if (thresh > 0x1ff)
1183 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1184 else {
1185 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1186 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1187 }
1188
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001189 /* Tell chip about available buffers */
1190 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001191 return 0;
1192nomem:
1193 sky2_rx_clean(sky2);
1194 return -ENOMEM;
1195}
1196
1197/* Bring up network interface. */
1198static int sky2_up(struct net_device *dev)
1199{
1200 struct sky2_port *sky2 = netdev_priv(dev);
1201 struct sky2_hw *hw = sky2->hw;
1202 unsigned port = sky2->port;
Stephen Hemminger67712902006-12-04 15:53:45 -08001203 u32 ramsize, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001204 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001205 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001207 /*
1208 * On dual port PCI-X card, there is an problem where status
1209 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001210 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001211 if (otherdev && netif_running(otherdev) &&
1212 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1213 struct sky2_port *osky2 = netdev_priv(otherdev);
1214 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001215
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001216 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1217 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1218 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1219
1220 sky2->rx_csum = 0;
1221 osky2->rx_csum = 0;
1222 }
1223
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001224 if (netif_msg_ifup(sky2))
1225 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1226
1227 /* must be power of 2 */
1228 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001229 TX_RING_SIZE *
1230 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001231 &sky2->tx_le_map);
1232 if (!sky2->tx_le)
1233 goto err_out;
1234
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001235 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001236 GFP_KERNEL);
1237 if (!sky2->tx_ring)
1238 goto err_out;
1239 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240
1241 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1242 &sky2->rx_le_map);
1243 if (!sky2->rx_le)
1244 goto err_out;
1245 memset(sky2->rx_le, 0, RX_LE_BYTES);
1246
Stephen Hemminger291ea612006-09-26 11:57:41 -07001247 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248 GFP_KERNEL);
1249 if (!sky2->rx_ring)
1250 goto err_out;
1251
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001252 sky2_phy_power(hw, port, 1);
1253
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254 sky2_mac_init(hw, port);
1255
Stephen Hemminger67712902006-12-04 15:53:45 -08001256 /* Register is number of 4K blocks on internal RAM buffer. */
1257 ramsize = sky2_read8(hw, B2_E_0) * 4;
1258 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001259
Stephen Hemminger67712902006-12-04 15:53:45 -08001260 if (ramsize > 0) {
1261 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262
Stephen Hemminger67712902006-12-04 15:53:45 -08001263 if (ramsize < 16)
1264 rxspace = ramsize / 2;
1265 else
1266 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267
Stephen Hemminger67712902006-12-04 15:53:45 -08001268 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1269 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1270
1271 /* Make sure SyncQ is disabled */
1272 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1273 RB_RST_SET);
1274 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001276 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001277
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001278 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001279 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1280 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001281 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001283 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1284 TX_RING_SIZE - 1);
1285
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001286 err = sky2_rx_start(sky2);
1287 if (err)
1288 goto err_out;
1289
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001291 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001292 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001293 sky2_write32(hw, B0_IMSK, imask);
1294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001295 return 0;
1296
1297err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001298 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1300 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001301 sky2->rx_le = NULL;
1302 }
1303 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001304 pci_free_consistent(hw->pdev,
1305 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1306 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001307 sky2->tx_le = NULL;
1308 }
1309 kfree(sky2->tx_ring);
1310 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311
Stephen Hemminger1b537562005-12-20 15:08:07 -08001312 sky2->tx_ring = NULL;
1313 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314 return err;
1315}
1316
Stephen Hemminger793b8832005-09-14 16:06:14 -07001317/* Modular subtraction in ring */
1318static inline int tx_dist(unsigned tail, unsigned head)
1319{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001320 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001321}
1322
1323/* Number of list elements available for next tx */
1324static inline int tx_avail(const struct sky2_port *sky2)
1325{
1326 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1327}
1328
1329/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001330static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001331{
1332 unsigned count;
1333
1334 count = sizeof(dma_addr_t) / sizeof(u32);
1335 count += skb_shinfo(skb)->nr_frags * count;
1336
Herbert Xu89114af2006-07-08 13:34:32 -07001337 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001338 ++count;
1339
Patrick McHardy84fa7932006-08-29 16:44:56 -07001340 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001341 ++count;
1342
1343 return count;
1344}
1345
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001347 * Put one packet in ring for transmit.
1348 * A single packet can generate multiple list elements, and
1349 * the number of ring elements will probably be less than the number
1350 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001351 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1353{
1354 struct sky2_port *sky2 = netdev_priv(dev);
1355 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001356 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001357 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001358 unsigned i, len;
1359 dma_addr_t mapping;
1360 u32 addr64;
1361 u16 mss;
1362 u8 ctrl;
1363
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001364 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1365 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366
Stephen Hemminger793b8832005-09-14 16:06:14 -07001367 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1369 dev->name, sky2->tx_prod, skb->len);
1370
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371 len = skb_headlen(skb);
1372 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001373 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001374
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001375 /* Send high bits if changed or crosses boundary */
1376 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001377 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001378 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001379 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001380 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382
1383 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001384 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001385 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001386 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1387 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1388 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001390 if (mss != sky2->tx_last_mss) {
1391 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001392 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001393 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001394 sky2->tx_last_mss = mss;
1395 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396 }
1397
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001399#ifdef SKY2_VLAN_TAG_USED
1400 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1401 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1402 if (!le) {
1403 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001404 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001405 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001406 } else
1407 le->opcode |= OP_VLAN;
1408 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1409 ctrl |= INS_VLAN;
1410 }
1411#endif
1412
1413 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001414 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001415 unsigned offset = skb->h.raw - skb->data;
1416 u32 tcpsum;
1417
1418 tcpsum = offset << 16; /* sum start */
Al Viroff1dcad2006-11-20 18:07:29 -08001419 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420
1421 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1422 if (skb->nh.iph->protocol == IPPROTO_UDP)
1423 ctrl |= UDPTCP;
1424
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001425 if (tcpsum != sky2->tx_tcpsum) {
1426 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001427
1428 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001429 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001430 le->length = 0; /* initial checksum value */
1431 le->ctrl = 1; /* one packet */
1432 le->opcode = OP_TCPLISW | HW_OWNER;
1433 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434 }
1435
1436 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001437 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438 le->length = cpu_to_le16(len);
1439 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001440 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441
Stephen Hemminger291ea612006-09-26 11:57:41 -07001442 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001444 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001445 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
1447 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001448 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001449
1450 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1451 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001452 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001453 if (addr64 != sky2->tx_addr64) {
1454 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001455 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001456 le->ctrl = 0;
1457 le->opcode = OP_ADDR64 | HW_OWNER;
1458 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001459 }
1460
1461 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001462 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001463 le->length = cpu_to_le16(frag->size);
1464 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001465 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466
Stephen Hemminger291ea612006-09-26 11:57:41 -07001467 re = tx_le_re(sky2, le);
1468 re->skb = skb;
1469 pci_unmap_addr_set(re, mapaddr, mapping);
1470 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001471 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001472
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473 le->ctrl |= EOP;
1474
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001475 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1476 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001477
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001478 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480 dev->trans_start = jiffies;
1481 return NETDEV_TX_OK;
1482}
1483
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001485 * Free ring elements from starting at tx_cons until "done"
1486 *
1487 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001488 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001490static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001492 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001493 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001494 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001496 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001497
Stephen Hemminger291ea612006-09-26 11:57:41 -07001498 for (idx = sky2->tx_cons; idx != done;
1499 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1500 struct sky2_tx_le *le = sky2->tx_le + idx;
1501 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502
Stephen Hemminger291ea612006-09-26 11:57:41 -07001503 switch(le->opcode & ~HW_OWNER) {
1504 case OP_LARGESEND:
1505 case OP_PACKET:
1506 pci_unmap_single(pdev,
1507 pci_unmap_addr(re, mapaddr),
1508 pci_unmap_len(re, maplen),
1509 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001510 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001511 case OP_BUFFER:
1512 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1513 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001514 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001515 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 }
1517
Stephen Hemminger291ea612006-09-26 11:57:41 -07001518 if (le->ctrl & EOP) {
1519 if (unlikely(netif_msg_tx_done(sky2)))
1520 printk(KERN_DEBUG "%s: tx done %u\n",
1521 dev->name, idx);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001522 sky2->net_stats.tx_packets++;
1523 sky2->net_stats.tx_bytes += re->skb->len;
1524
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001525 dev_kfree_skb_any(re->skb);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001526 }
1527
1528 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001529 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001530
Stephen Hemminger291ea612006-09-26 11:57:41 -07001531 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001532 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534}
1535
1536/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001537static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001539 struct sky2_port *sky2 = netdev_priv(dev);
1540
1541 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001542 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001543 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001544}
1545
1546/* Network shutdown */
1547static int sky2_down(struct net_device *dev)
1548{
1549 struct sky2_port *sky2 = netdev_priv(dev);
1550 struct sky2_hw *hw = sky2->hw;
1551 unsigned port = sky2->port;
1552 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001553 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554
Stephen Hemminger1b537562005-12-20 15:08:07 -08001555 /* Never really got started! */
1556 if (!sky2->tx_le)
1557 return 0;
1558
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559 if (netif_msg_ifdown(sky2))
1560 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1561
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001562 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563 netif_stop_queue(dev);
1564
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001565 /* Disable port IRQ */
1566 imask = sky2_read32(hw, B0_IMSK);
1567 imask &= ~portirq_msk[port];
1568 sky2_write32(hw, B0_IMSK, imask);
1569
Stephen Hemminger25d82d72006-12-20 13:06:33 -08001570 /*
1571 * Both ports share the NAPI poll on port 0, so if necessary undo the
1572 * the disable that is done in dev_close.
1573 */
1574 if (sky2->port == 0 && hw->ports > 1)
1575 netif_poll_enable(dev);
1576
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001577 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 /* Stop transmitter */
1580 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1581 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1582
1583 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001584 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001586 /* WA for dev. #4.209 */
1587 if (hw->chip_id == CHIP_ID_YUKON_EC_U
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001588 && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001589 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1590 sky2->speed != SPEED_1000 ?
1591 TX_STFW_ENA : TX_STFW_DIS);
1592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001594 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1596
1597 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1598
1599 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1601 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001602 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1603
1604 /* Disable Force Sync bit and Enable Alloc bit */
1605 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1606 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1607
1608 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1609 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1610 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1611
1612 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001613 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1614 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
1616 /* Reset the Tx prefetch units */
1617 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1618 PREF_UNIT_RST_SET);
1619
1620 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1621
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001622 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623
1624 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1625 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1626
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001627 sky2_phy_power(hw, port, 0);
1628
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001629 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1631
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001632 synchronize_irq(hw->pdev->irq);
1633
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001634 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001635 sky2_rx_clean(sky2);
1636
1637 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1638 sky2->rx_le, sky2->rx_le_map);
1639 kfree(sky2->rx_ring);
1640
1641 pci_free_consistent(hw->pdev,
1642 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1643 sky2->tx_le, sky2->tx_le_map);
1644 kfree(sky2->tx_ring);
1645
Stephen Hemminger1b537562005-12-20 15:08:07 -08001646 sky2->tx_le = NULL;
1647 sky2->rx_le = NULL;
1648
1649 sky2->rx_ring = NULL;
1650 sky2->tx_ring = NULL;
1651
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 return 0;
1653}
1654
1655static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1656{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001657 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001658 return SPEED_1000;
1659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660 if (hw->chip_id == CHIP_ID_YUKON_FE)
1661 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1662
1663 switch (aux & PHY_M_PS_SPEED_MSK) {
1664 case PHY_M_PS_SPEED_1000:
1665 return SPEED_1000;
1666 case PHY_M_PS_SPEED_100:
1667 return SPEED_100;
1668 default:
1669 return SPEED_10;
1670 }
1671}
1672
1673static void sky2_link_up(struct sky2_port *sky2)
1674{
1675 struct sky2_hw *hw = sky2->hw;
1676 unsigned port = sky2->port;
1677 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001678 static const char *fc_name[] = {
1679 [FC_NONE] = "none",
1680 [FC_TX] = "tx",
1681 [FC_RX] = "rx",
1682 [FC_BOTH] = "both",
1683 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001686 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1688 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689
1690 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1691
1692 netif_carrier_on(sky2->netdev);
1693 netif_wake_queue(sky2->netdev);
1694
1695 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001696 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1698
Stephen Hemminger93745492007-02-06 10:45:43 -08001699 if (hw->chip_id == CHIP_ID_YUKON_XL
1700 || hw->chip_id == CHIP_ID_YUKON_EC_U
1701 || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001703 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1704
1705 switch(sky2->speed) {
1706 case SPEED_10:
1707 led |= PHY_M_LEDC_INIT_CTRL(7);
1708 break;
1709
1710 case SPEED_100:
1711 led |= PHY_M_LEDC_STA1_CTRL(7);
1712 break;
1713
1714 case SPEED_1000:
1715 led |= PHY_M_LEDC_STA0_CTRL(7);
1716 break;
1717 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001718
1719 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001720 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001721 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1722 }
1723
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 if (netif_msg_link(sky2))
1725 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001726 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727 sky2->netdev->name, sky2->speed,
1728 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001729 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730}
1731
1732static void sky2_link_down(struct sky2_port *sky2)
1733{
1734 struct sky2_hw *hw = sky2->hw;
1735 unsigned port = sky2->port;
1736 u16 reg;
1737
1738 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1739
1740 reg = gma_read16(hw, port, GM_GP_CTRL);
1741 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1742 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 netif_carrier_off(sky2->netdev);
1745 netif_stop_queue(sky2->netdev);
1746
1747 /* Turn on link LED */
1748 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1749
1750 if (netif_msg_link(sky2))
1751 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001752
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753 sky2_phy_init(hw, port);
1754}
1755
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001756static enum flow_control sky2_flow(int rx, int tx)
1757{
1758 if (rx)
1759 return tx ? FC_BOTH : FC_RX;
1760 else
1761 return tx ? FC_TX : FC_NONE;
1762}
1763
Stephen Hemminger793b8832005-09-14 16:06:14 -07001764static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1765{
1766 struct sky2_hw *hw = sky2->hw;
1767 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001768 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001769
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001770 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001772 if (lpa & PHY_M_AN_RF) {
1773 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1774 return -1;
1775 }
1776
Stephen Hemminger793b8832005-09-14 16:06:14 -07001777 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1778 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1779 sky2->netdev->name);
1780 return -1;
1781 }
1782
Stephen Hemminger793b8832005-09-14 16:06:14 -07001783 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001784 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001786 /* Since the pause result bits seem to in different positions on
1787 * different chips. look at registers.
1788 */
1789 if (!sky2_is_copper(hw)) {
1790 /* Shift for bits in fiber PHY */
1791 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1792 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001793
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001794 if (advert & ADVERTISE_1000XPAUSE)
1795 advert |= ADVERTISE_PAUSE_CAP;
1796 if (advert & ADVERTISE_1000XPSE_ASYM)
1797 advert |= ADVERTISE_PAUSE_ASYM;
1798 if (lpa & LPA_1000XPAUSE)
1799 lpa |= LPA_PAUSE_CAP;
1800 if (lpa & LPA_1000XPAUSE_ASYM)
1801 lpa |= LPA_PAUSE_ASYM;
1802 }
1803
1804 sky2->flow_status = FC_NONE;
1805 if (advert & ADVERTISE_PAUSE_CAP) {
1806 if (lpa & LPA_PAUSE_CAP)
1807 sky2->flow_status = FC_BOTH;
1808 else if (advert & ADVERTISE_PAUSE_ASYM)
1809 sky2->flow_status = FC_RX;
1810 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1811 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1812 sky2->flow_status = FC_TX;
1813 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001815 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001816 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001817 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001818
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001819 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001820 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1821 else
1822 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1823
1824 return 0;
1825}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001827/* Interrupt from PHY */
1828static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001830 struct net_device *dev = hw->dev[port];
1831 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 u16 istatus, phystat;
1833
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001834 if (!netif_running(dev))
1835 return;
1836
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001837 spin_lock(&sky2->phy_lock);
1838 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1839 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 if (netif_msg_intr(sky2))
1842 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1843 sky2->netdev->name, istatus, phystat);
1844
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001845 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001846 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001848 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 }
1850
Stephen Hemminger793b8832005-09-14 16:06:14 -07001851 if (istatus & PHY_M_IS_LSP_CHANGE)
1852 sky2->speed = sky2_phy_speed(hw, phystat);
1853
1854 if (istatus & PHY_M_IS_DUP_CHANGE)
1855 sky2->duplex =
1856 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1857
1858 if (istatus & PHY_M_IS_LST_CHANGE) {
1859 if (phystat & PHY_M_PS_LINK_UP)
1860 sky2_link_up(sky2);
1861 else
1862 sky2_link_down(sky2);
1863 }
1864out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001865 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866}
1867
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001868/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001869 * and tx queue is full (stopped).
1870 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871static void sky2_tx_timeout(struct net_device *dev)
1872{
1873 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001874 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875
1876 if (netif_msg_timer(sky2))
1877 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1878
Stephen Hemminger8f246642006-03-20 15:48:21 -08001879 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001880 dev->name, sky2->tx_cons, sky2->tx_prod,
1881 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1882 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001883
Stephen Hemminger81906792007-02-15 16:40:33 -08001884 /* can't restart safely under softirq */
1885 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001886}
1887
1888static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1889{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001890 struct sky2_port *sky2 = netdev_priv(dev);
1891 struct sky2_hw *hw = sky2->hw;
1892 int err;
1893 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001894 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895
1896 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1897 return -EINVAL;
1898
Stephen Hemminger4a50a872007-02-06 10:45:41 -08001899 /* TSO on Yukon Ultra and MTU > 1500 not supported */
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001900 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
Stephen Hemminger4a50a872007-02-06 10:45:41 -08001901 dev->features &= ~NETIF_F_TSO;
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001902
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001903 if (!netif_running(dev)) {
1904 dev->mtu = new_mtu;
1905 return 0;
1906 }
1907
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001908 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001909 sky2_write32(hw, B0_IMSK, 0);
1910
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001911 dev->trans_start = jiffies; /* prevent tx timeout */
1912 netif_stop_queue(dev);
1913 netif_poll_disable(hw->dev[0]);
1914
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001915 synchronize_irq(hw->pdev->irq);
1916
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001917 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1918 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1919 sky2_rx_stop(sky2);
1920 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921
1922 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001923
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001924 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1925 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001926
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001927 if (dev->mtu > ETH_DATA_LEN)
1928 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001930 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1931
1932 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1933
1934 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001935 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001936
Stephen Hemminger1b537562005-12-20 15:08:07 -08001937 if (err)
1938 dev_close(dev);
1939 else {
1940 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1941
1942 netif_poll_enable(hw->dev[0]);
1943 netif_wake_queue(dev);
1944 }
1945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 return err;
1947}
1948
Stephen Hemminger14d02632006-09-26 11:57:43 -07001949/* For small just reuse existing skb for next receive */
1950static struct sk_buff *receive_copy(struct sky2_port *sky2,
1951 const struct rx_ring_info *re,
1952 unsigned length)
1953{
1954 struct sk_buff *skb;
1955
1956 skb = netdev_alloc_skb(sky2->netdev, length + 2);
1957 if (likely(skb)) {
1958 skb_reserve(skb, 2);
1959 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
1960 length, PCI_DMA_FROMDEVICE);
1961 memcpy(skb->data, re->skb->data, length);
1962 skb->ip_summed = re->skb->ip_summed;
1963 skb->csum = re->skb->csum;
1964 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
1965 length, PCI_DMA_FROMDEVICE);
1966 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001967 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001968 }
1969 return skb;
1970}
1971
1972/* Adjust length of skb with fragments to match received data */
1973static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
1974 unsigned int length)
1975{
1976 int i, num_frags;
1977 unsigned int size;
1978
1979 /* put header into skb */
1980 size = min(length, hdr_space);
1981 skb->tail += size;
1982 skb->len += size;
1983 length -= size;
1984
1985 num_frags = skb_shinfo(skb)->nr_frags;
1986 for (i = 0; i < num_frags; i++) {
1987 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1988
1989 if (length == 0) {
1990 /* don't need this page */
1991 __free_page(frag->page);
1992 --skb_shinfo(skb)->nr_frags;
1993 } else {
1994 size = min(length, (unsigned) PAGE_SIZE);
1995
1996 frag->size = size;
1997 skb->data_len += size;
1998 skb->truesize += size;
1999 skb->len += size;
2000 length -= size;
2001 }
2002 }
2003}
2004
2005/* Normal packet - take skb from ring element and put in a new one */
2006static struct sk_buff *receive_new(struct sky2_port *sky2,
2007 struct rx_ring_info *re,
2008 unsigned int length)
2009{
2010 struct sk_buff *skb, *nskb;
2011 unsigned hdr_space = sky2->rx_data_size;
2012
2013 pr_debug(PFX "receive new length=%d\n", length);
2014
2015 /* Don't be tricky about reusing pages (yet) */
2016 nskb = sky2_rx_alloc(sky2);
2017 if (unlikely(!nskb))
2018 return NULL;
2019
2020 skb = re->skb;
2021 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2022
2023 prefetch(skb->data);
2024 re->skb = nskb;
2025 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2026
2027 if (skb_shinfo(skb)->nr_frags)
2028 skb_put_frags(skb, hdr_space, length);
2029 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002030 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002031 return skb;
2032}
2033
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034/*
2035 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002036 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002037 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002038static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039 u16 length, u32 status)
2040{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002041 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002042 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002043 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044
2045 if (unlikely(netif_msg_rx_status(sky2)))
2046 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002047 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048
Stephen Hemminger793b8832005-09-14 16:06:14 -07002049 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002050 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002052 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053 goto error;
2054
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002055 if (!(status & GMR_FS_RX_OK))
2056 goto resubmit;
2057
Stephen Hemminger14d02632006-09-26 11:57:43 -07002058 if (length < copybreak)
2059 skb = receive_copy(sky2, re, length);
2060 else
2061 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002063 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002064
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 return skb;
2066
2067error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002068 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002069 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002070 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002071 goto resubmit;
2072 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002073
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002074 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002076 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077
2078 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 sky2->net_stats.rx_length_errors++;
2080 if (status & GMR_FS_FRAGMENT)
2081 sky2->net_stats.rx_frame_errors++;
2082 if (status & GMR_FS_CRC_ERR)
2083 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002084
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086}
2087
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002088/* Transmit complete */
2089static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002090{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002091 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002092
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002093 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002094 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002095 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002096 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002097 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098}
2099
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002100/* Process status response ring */
2101static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102{
Stephen Hemminger22e11702006-07-12 15:23:48 -07002103 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002104 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07002105 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002106 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002108 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002109
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002110 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002111 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2112 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002114 u32 status;
2115 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002116
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002117 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002118
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002119 BUG_ON(le->link >= 2);
2120 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002121
2122 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002123 length = le16_to_cpu(le->length);
2124 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002125
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002126 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002128 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002129 if (!skb)
Stephen Hemminger5df79112006-12-01 14:29:33 -08002130 goto force_update;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002131
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002132 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002133 sky2->net_stats.rx_packets++;
2134 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002135 dev->last_rx = jiffies;
2136
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002137#ifdef SKY2_VLAN_TAG_USED
2138 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2139 vlan_hwaccel_receive_skb(skb,
2140 sky2->vlgrp,
2141 be16_to_cpu(sky2->rx_tag));
2142 } else
2143#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002145
Stephen Hemminger22e11702006-07-12 15:23:48 -07002146 /* Update receiver after 16 frames */
2147 if (++buf_write[le->link] == RX_BUF_WRITE) {
Stephen Hemminger5df79112006-12-01 14:29:33 -08002148force_update:
2149 sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002150 buf_write[le->link] = 0;
2151 }
2152
2153 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002154 if (++work_done >= to_do)
2155 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002156 break;
2157
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002158#ifdef SKY2_VLAN_TAG_USED
2159 case OP_RXVLAN:
2160 sky2->rx_tag = length;
2161 break;
2162
2163 case OP_RXCHKSVLAN:
2164 sky2->rx_tag = length;
2165 /* fall through */
2166#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002168 if (!sky2->rx_csum)
2169 break;
2170
2171 /* Both checksum counters are programmed to start at
2172 * the same offset, so unless there is a problem they
2173 * should match. This failure is an early indication that
2174 * hardware receive checksumming won't work.
2175 */
2176 if (likely(status >> 16 == (status & 0xffff))) {
2177 skb = sky2->rx_ring[sky2->rx_next].skb;
2178 skb->ip_summed = CHECKSUM_COMPLETE;
2179 skb->csum = status & 0xffff;
2180 } else {
2181 printk(KERN_NOTICE PFX "%s: hardware receive "
2182 "checksum problem (status = %#x)\n",
2183 dev->name, status);
2184 sky2->rx_csum = 0;
2185 sky2_write32(sky2->hw,
2186 Q_ADDR(rxqaddr[le->link], Q_CSR),
2187 BMU_DIS_RX_CHKSUM);
2188 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002189 break;
2190
2191 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002192 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002193 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2194 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002195 if (hw->dev[1])
2196 sky2_tx_done(hw->dev[1],
2197 ((status >> 24) & 0xff)
2198 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199 break;
2200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002201 default:
2202 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002203 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002204 "unknown status opcode 0x%x\n", le->opcode);
2205 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002207 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002209 /* Fully processed status ring so clear irq */
2210 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2211
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002212exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002213 if (buf_write[0]) {
2214 sky2 = netdev_priv(hw->dev[0]);
2215 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2216 }
2217
2218 if (buf_write[1]) {
2219 sky2 = netdev_priv(hw->dev[1]);
2220 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2221 }
2222
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002223 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224}
2225
2226static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2227{
2228 struct net_device *dev = hw->dev[port];
2229
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002230 if (net_ratelimit())
2231 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2232 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233
2234 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002235 if (net_ratelimit())
2236 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2237 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238 /* Clear IRQ */
2239 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2240 }
2241
2242 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002243 if (net_ratelimit())
2244 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2245 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246
2247 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2248 }
2249
2250 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002251 if (net_ratelimit())
2252 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2254 }
2255
2256 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002257 if (net_ratelimit())
2258 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002259 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2260 }
2261
2262 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002263 if (net_ratelimit())
2264 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2265 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002266 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2267 }
2268}
2269
2270static void sky2_hw_intr(struct sky2_hw *hw)
2271{
2272 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2273
Stephen Hemminger793b8832005-09-14 16:06:14 -07002274 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002276
2277 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002278 u16 pci_err;
2279
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002280 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002281 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002282 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2283 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284
2285 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002286 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002287 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2289 }
2290
2291 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002292 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002293 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002295 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002296
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002297 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002298 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2299 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300
2301 /* clear the interrupt */
2302 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002303 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2304 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2306
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002307 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2309 hwmsk &= ~Y2_IS_PCI_EXP;
2310 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2311 }
2312 }
2313
2314 if (status & Y2_HWE_L1_MASK)
2315 sky2_hw_error(hw, 0, status);
2316 status >>= 8;
2317 if (status & Y2_HWE_L1_MASK)
2318 sky2_hw_error(hw, 1, status);
2319}
2320
2321static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2322{
2323 struct net_device *dev = hw->dev[port];
2324 struct sky2_port *sky2 = netdev_priv(dev);
2325 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2326
2327 if (netif_msg_intr(sky2))
2328 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2329 dev->name, status);
2330
2331 if (status & GM_IS_RX_FF_OR) {
2332 ++sky2->net_stats.rx_fifo_errors;
2333 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2334 }
2335
2336 if (status & GM_IS_TX_FF_UR) {
2337 ++sky2->net_stats.tx_fifo_errors;
2338 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2339 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340}
2341
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002342/* This should never happen it is a fatal situation */
2343static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2344 const char *rxtx, u32 mask)
2345{
2346 struct net_device *dev = hw->dev[port];
2347 struct sky2_port *sky2 = netdev_priv(dev);
2348 u32 imask;
2349
2350 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2351 dev ? dev->name : "<not registered>", rxtx);
2352
2353 imask = sky2_read32(hw, B0_IMSK);
2354 imask &= ~mask;
2355 sky2_write32(hw, B0_IMSK, imask);
2356
2357 if (dev) {
2358 spin_lock(&sky2->phy_lock);
2359 sky2_link_down(sky2);
2360 spin_unlock(&sky2->phy_lock);
2361 }
2362}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002363
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002364/* If idle then force a fake soft NAPI poll once a second
2365 * to work around cases where sharing an edge triggered interrupt.
2366 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002367static inline void sky2_idle_start(struct sky2_hw *hw)
2368{
2369 if (idle_timeout > 0)
2370 mod_timer(&hw->idle_timer,
2371 jiffies + msecs_to_jiffies(idle_timeout));
2372}
2373
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002374static void sky2_idle(unsigned long arg)
2375{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002376 struct sky2_hw *hw = (struct sky2_hw *) arg;
2377 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002378
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002379 if (__netif_rx_schedule_prep(dev))
2380 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002381
2382 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002383}
2384
2385
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002386static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002388 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2389 int work_limit = min(dev0->quota, *budget);
2390 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002391 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002393 if (status & Y2_IS_HW_ERR)
2394 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002396 if (status & Y2_IS_IRQ_PHY1)
2397 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002399 if (status & Y2_IS_IRQ_PHY2)
2400 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002402 if (status & Y2_IS_IRQ_MAC1)
2403 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002405 if (status & Y2_IS_IRQ_MAC2)
2406 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002407
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002408 if (status & Y2_IS_CHK_RX1)
2409 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002410
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002411 if (status & Y2_IS_CHK_RX2)
2412 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002413
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002414 if (status & Y2_IS_CHK_TXA1)
2415 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002416
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002417 if (status & Y2_IS_CHK_TXA2)
2418 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002420 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002421 if (work_done < work_limit) {
2422 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002423
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002424 sky2_read32(hw, B0_Y2_SP_LISR);
2425 return 0;
2426 } else {
2427 *budget -= work_done;
2428 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002429 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002430 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002431}
2432
David Howells7d12e782006-10-05 14:55:46 +01002433static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002434{
2435 struct sky2_hw *hw = dev_id;
2436 struct net_device *dev0 = hw->dev[0];
2437 u32 status;
2438
2439 /* Reading this mask interrupts as side effect */
2440 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2441 if (status == 0 || status == ~0)
2442 return IRQ_NONE;
2443
2444 prefetch(&hw->st_le[hw->st_idx]);
2445 if (likely(__netif_rx_schedule_prep(dev0)))
2446 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448 return IRQ_HANDLED;
2449}
2450
2451#ifdef CONFIG_NET_POLL_CONTROLLER
2452static void sky2_netpoll(struct net_device *dev)
2453{
2454 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002455 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456
Stephen Hemminger88d11362006-06-16 12:10:46 -07002457 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2458 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002459}
2460#endif
2461
2462/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002463static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002465 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002466 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002467 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002468 case CHIP_ID_YUKON_EX:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002469 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002470 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002471 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002472 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002473 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 }
2475}
2476
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002477static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2478{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002479 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480}
2481
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002482static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2483{
2484 return clk / sky2_mhz(hw);
2485}
2486
2487
Stephen Hemmingere3173832007-02-06 10:45:39 -08002488static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002489{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002490 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002493
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2495 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002496 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2497 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002498 return -EOPNOTSUPP;
2499 }
2500
Stephen Hemminger93745492007-02-06 10:45:43 -08002501 if (hw->chip_id == CHIP_ID_YUKON_EX)
2502 dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
2503 "Please report success or failure to <netdev@vger.kernel.org>\n");
2504
2505 /* Make sure and enable all clocks */
2506 if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
2507 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2508
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002509 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2510
2511 /* This rev is really old, and requires untested workarounds */
2512 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002513 dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2514 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2515 hw->chip_id, hw->chip_rev);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002516 return -EOPNOTSUPP;
2517 }
2518
Stephen Hemmingere3173832007-02-06 10:45:39 -08002519 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2520 hw->ports = 1;
2521 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2522 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2523 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2524 ++hw->ports;
2525 }
2526
2527 return 0;
2528}
2529
2530static void sky2_reset(struct sky2_hw *hw)
2531{
2532 u16 status;
2533 int i;
2534
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535 /* disable ASF */
2536 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
Stephen Hemminger93745492007-02-06 10:45:43 -08002537 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2538 status = sky2_read16(hw, HCU_CCSR);
2539 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2540 HCU_CCSR_UC_STATE_MSK);
2541 sky2_write16(hw, HCU_CCSR, status);
2542 } else
2543 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002544 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2545 }
2546
2547 /* do a SW reset */
2548 sky2_write8(hw, B0_CTST, CS_RST_SET);
2549 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2550
2551 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002552 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002555 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2556
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557
2558 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2559
2560 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002561 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2562 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2563
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002565 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566
2567 for (i = 0; i < hw->ports; i++) {
2568 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2569 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2570 }
2571
2572 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2573
Stephen Hemminger793b8832005-09-14 16:06:14 -07002574 /* Clear I2C IRQ noise */
2575 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576
2577 /* turn off hardware timer (unused) */
2578 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2579 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2582
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002583 /* Turn off descriptor polling */
2584 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
2586 /* Turn off receive timestamp */
2587 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002588 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002589
2590 /* enable the Tx Arbiters */
2591 for (i = 0; i < hw->ports; i++)
2592 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2593
2594 /* Initialize ram interface */
2595 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002596 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597
2598 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2599 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2600 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2601 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2602 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2603 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2604 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2605 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2606 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2607 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2608 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2609 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2610 }
2611
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002612 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002614 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002615 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617 memset(hw->st_le, 0, STATUS_LE_BYTES);
2618 hw->st_idx = 0;
2619
2620 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2621 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2622
2623 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002624 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625
2626 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002627 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002629 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2630 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002632 /* set Status-FIFO ISR watermark */
2633 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2634 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2635 else
2636 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002638 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002639 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2640 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641
Stephen Hemminger793b8832005-09-14 16:06:14 -07002642 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2644
2645 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2646 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2647 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002648}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649
Stephen Hemminger81906792007-02-15 16:40:33 -08002650static void sky2_restart(struct work_struct *work)
2651{
2652 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2653 struct net_device *dev;
2654 int i, err;
2655
2656 dev_dbg(&hw->pdev->dev, "restarting\n");
2657
2658 del_timer_sync(&hw->idle_timer);
2659
2660 rtnl_lock();
2661 sky2_write32(hw, B0_IMSK, 0);
2662 sky2_read32(hw, B0_IMSK);
2663
2664 netif_poll_disable(hw->dev[0]);
2665
2666 for (i = 0; i < hw->ports; i++) {
2667 dev = hw->dev[i];
2668 if (netif_running(dev))
2669 sky2_down(dev);
2670 }
2671
2672 sky2_reset(hw);
2673 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2674 netif_poll_enable(hw->dev[0]);
2675
2676 for (i = 0; i < hw->ports; i++) {
2677 dev = hw->dev[i];
2678 if (netif_running(dev)) {
2679 err = sky2_up(dev);
2680 if (err) {
2681 printk(KERN_INFO PFX "%s: could not restart %d\n",
2682 dev->name, err);
2683 dev_close(dev);
2684 }
2685 }
2686 }
2687
2688 sky2_idle_start(hw);
2689
2690 rtnl_unlock();
2691}
2692
Stephen Hemmingere3173832007-02-06 10:45:39 -08002693static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2694{
2695 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2696}
2697
2698static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2699{
2700 const struct sky2_port *sky2 = netdev_priv(dev);
2701
2702 wol->supported = sky2_wol_supported(sky2->hw);
2703 wol->wolopts = sky2->wol;
2704}
2705
2706static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2707{
2708 struct sky2_port *sky2 = netdev_priv(dev);
2709 struct sky2_hw *hw = sky2->hw;
2710
2711 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2712 return -EOPNOTSUPP;
2713
2714 sky2->wol = wol->wolopts;
2715
2716 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
2717 sky2_write32(hw, B0_CTST, sky2->wol
2718 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2719
2720 if (!netif_running(dev))
2721 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002722 return 0;
2723}
2724
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002725static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002726{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002727 if (sky2_is_copper(hw)) {
2728 u32 modes = SUPPORTED_10baseT_Half
2729 | SUPPORTED_10baseT_Full
2730 | SUPPORTED_100baseT_Half
2731 | SUPPORTED_100baseT_Full
2732 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733
2734 if (hw->chip_id != CHIP_ID_YUKON_FE)
2735 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002736 | SUPPORTED_1000baseT_Full;
2737 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002739 return SUPPORTED_1000baseT_Half
2740 | SUPPORTED_1000baseT_Full
2741 | SUPPORTED_Autoneg
2742 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743}
2744
Stephen Hemminger793b8832005-09-14 16:06:14 -07002745static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002746{
2747 struct sky2_port *sky2 = netdev_priv(dev);
2748 struct sky2_hw *hw = sky2->hw;
2749
2750 ecmd->transceiver = XCVR_INTERNAL;
2751 ecmd->supported = sky2_supported_modes(hw);
2752 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002753 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002755 | SUPPORTED_10baseT_Full
2756 | SUPPORTED_100baseT_Half
2757 | SUPPORTED_100baseT_Full
2758 | SUPPORTED_1000baseT_Half
2759 | SUPPORTED_1000baseT_Full
2760 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002762 ecmd->speed = sky2->speed;
2763 } else {
2764 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002765 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002766 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002767
2768 ecmd->advertising = sky2->advertising;
2769 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 ecmd->duplex = sky2->duplex;
2771 return 0;
2772}
2773
2774static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2775{
2776 struct sky2_port *sky2 = netdev_priv(dev);
2777 const struct sky2_hw *hw = sky2->hw;
2778 u32 supported = sky2_supported_modes(hw);
2779
2780 if (ecmd->autoneg == AUTONEG_ENABLE) {
2781 ecmd->advertising = supported;
2782 sky2->duplex = -1;
2783 sky2->speed = -1;
2784 } else {
2785 u32 setting;
2786
Stephen Hemminger793b8832005-09-14 16:06:14 -07002787 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 case SPEED_1000:
2789 if (ecmd->duplex == DUPLEX_FULL)
2790 setting = SUPPORTED_1000baseT_Full;
2791 else if (ecmd->duplex == DUPLEX_HALF)
2792 setting = SUPPORTED_1000baseT_Half;
2793 else
2794 return -EINVAL;
2795 break;
2796 case SPEED_100:
2797 if (ecmd->duplex == DUPLEX_FULL)
2798 setting = SUPPORTED_100baseT_Full;
2799 else if (ecmd->duplex == DUPLEX_HALF)
2800 setting = SUPPORTED_100baseT_Half;
2801 else
2802 return -EINVAL;
2803 break;
2804
2805 case SPEED_10:
2806 if (ecmd->duplex == DUPLEX_FULL)
2807 setting = SUPPORTED_10baseT_Full;
2808 else if (ecmd->duplex == DUPLEX_HALF)
2809 setting = SUPPORTED_10baseT_Half;
2810 else
2811 return -EINVAL;
2812 break;
2813 default:
2814 return -EINVAL;
2815 }
2816
2817 if ((setting & supported) == 0)
2818 return -EINVAL;
2819
2820 sky2->speed = ecmd->speed;
2821 sky2->duplex = ecmd->duplex;
2822 }
2823
2824 sky2->autoneg = ecmd->autoneg;
2825 sky2->advertising = ecmd->advertising;
2826
Stephen Hemminger1b537562005-12-20 15:08:07 -08002827 if (netif_running(dev))
2828 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829
2830 return 0;
2831}
2832
2833static void sky2_get_drvinfo(struct net_device *dev,
2834 struct ethtool_drvinfo *info)
2835{
2836 struct sky2_port *sky2 = netdev_priv(dev);
2837
2838 strcpy(info->driver, DRV_NAME);
2839 strcpy(info->version, DRV_VERSION);
2840 strcpy(info->fw_version, "N/A");
2841 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2842}
2843
2844static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002845 char name[ETH_GSTRING_LEN];
2846 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847} sky2_stats[] = {
2848 { "tx_bytes", GM_TXO_OK_HI },
2849 { "rx_bytes", GM_RXO_OK_HI },
2850 { "tx_broadcast", GM_TXF_BC_OK },
2851 { "rx_broadcast", GM_RXF_BC_OK },
2852 { "tx_multicast", GM_TXF_MC_OK },
2853 { "rx_multicast", GM_RXF_MC_OK },
2854 { "tx_unicast", GM_TXF_UC_OK },
2855 { "rx_unicast", GM_RXF_UC_OK },
2856 { "tx_mac_pause", GM_TXF_MPAUSE },
2857 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002858 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 { "late_collision",GM_TXF_LAT_COL },
2860 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002861 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002863
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002864 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002866 { "rx_64_byte_packets", GM_RXF_64B },
2867 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2868 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2869 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2870 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2871 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2872 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002874 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2875 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002877
2878 { "tx_64_byte_packets", GM_TXF_64B },
2879 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2880 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2881 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2882 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2883 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2884 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2885 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886};
2887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888static u32 sky2_get_rx_csum(struct net_device *dev)
2889{
2890 struct sky2_port *sky2 = netdev_priv(dev);
2891
2892 return sky2->rx_csum;
2893}
2894
2895static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2896{
2897 struct sky2_port *sky2 = netdev_priv(dev);
2898
2899 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002900
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2902 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2903
2904 return 0;
2905}
2906
2907static u32 sky2_get_msglevel(struct net_device *netdev)
2908{
2909 struct sky2_port *sky2 = netdev_priv(netdev);
2910 return sky2->msg_enable;
2911}
2912
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002913static int sky2_nway_reset(struct net_device *dev)
2914{
2915 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002916
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002917 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002918 return -EINVAL;
2919
Stephen Hemminger1b537562005-12-20 15:08:07 -08002920 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002921
2922 return 0;
2923}
2924
Stephen Hemminger793b8832005-09-14 16:06:14 -07002925static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926{
2927 struct sky2_hw *hw = sky2->hw;
2928 unsigned port = sky2->port;
2929 int i;
2930
2931 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002932 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002934 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002935
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2938}
2939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2941{
2942 struct sky2_port *sky2 = netdev_priv(netdev);
2943 sky2->msg_enable = value;
2944}
2945
2946static int sky2_get_stats_count(struct net_device *dev)
2947{
2948 return ARRAY_SIZE(sky2_stats);
2949}
2950
2951static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002952 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002953{
2954 struct sky2_port *sky2 = netdev_priv(dev);
2955
Stephen Hemminger793b8832005-09-14 16:06:14 -07002956 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957}
2958
Stephen Hemminger793b8832005-09-14 16:06:14 -07002959static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002960{
2961 int i;
2962
2963 switch (stringset) {
2964 case ETH_SS_STATS:
2965 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2966 memcpy(data + i * ETH_GSTRING_LEN,
2967 sky2_stats[i].name, ETH_GSTRING_LEN);
2968 break;
2969 }
2970}
2971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2973{
2974 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 return &sky2->net_stats;
2976}
2977
2978static int sky2_set_mac_address(struct net_device *dev, void *p)
2979{
2980 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002981 struct sky2_hw *hw = sky2->hw;
2982 unsigned port = sky2->port;
2983 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002984
2985 if (!is_valid_ether_addr(addr->sa_data))
2986 return -EADDRNOTAVAIL;
2987
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002989 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002991 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002993
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002994 /* virtual address for data */
2995 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2996
2997 /* physical address: used for pause frames */
2998 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002999
3000 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001}
3002
Stephen Hemmingera052b522006-10-17 10:24:23 -07003003static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3004{
3005 u32 bit;
3006
3007 bit = ether_crc(ETH_ALEN, addr) & 63;
3008 filter[bit >> 3] |= 1 << (bit & 7);
3009}
3010
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011static void sky2_set_multicast(struct net_device *dev)
3012{
3013 struct sky2_port *sky2 = netdev_priv(dev);
3014 struct sky2_hw *hw = sky2->hw;
3015 unsigned port = sky2->port;
3016 struct dev_mc_list *list = dev->mc_list;
3017 u16 reg;
3018 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003019 int rx_pause;
3020 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021
Stephen Hemmingera052b522006-10-17 10:24:23 -07003022 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023 memset(filter, 0, sizeof(filter));
3024
3025 reg = gma_read16(hw, port, GM_RX_CTRL);
3026 reg |= GM_RXCR_UCF_ENA;
3027
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003028 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003030 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003032 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033 reg &= ~GM_RXCR_MCF_ENA;
3034 else {
3035 int i;
3036 reg |= GM_RXCR_MCF_ENA;
3037
Stephen Hemmingera052b522006-10-17 10:24:23 -07003038 if (rx_pause)
3039 sky2_add_filter(filter, pause_mc_addr);
3040
3041 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3042 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003043 }
3044
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003046 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003048 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003050 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003052 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003053
3054 gma_write16(hw, port, GM_RX_CTRL, reg);
3055}
3056
3057/* Can have one global because blinking is controlled by
3058 * ethtool and that is always under RTNL mutex
3059 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003060static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003061{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003062 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemminger793b8832005-09-14 16:06:14 -07003064 switch (hw->chip_id) {
3065 case CHIP_ID_YUKON_XL:
3066 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3067 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3068 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3069 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3070 PHY_M_LEDC_INIT_CTRL(7) |
3071 PHY_M_LEDC_STA1_CTRL(7) |
3072 PHY_M_LEDC_STA0_CTRL(7))
3073 : 0);
3074
3075 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3076 break;
3077
3078 default:
3079 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003080 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3081 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003082 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083}
3084
3085/* blink LED's for finding board */
3086static int sky2_phys_id(struct net_device *dev, u32 data)
3087{
3088 struct sky2_port *sky2 = netdev_priv(dev);
3089 struct sky2_hw *hw = sky2->hw;
3090 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003091 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003092 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003093 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003094 int onoff = 1;
3095
Stephen Hemminger793b8832005-09-14 16:06:14 -07003096 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003097 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3098 else
3099 ms = data * 1000;
3100
3101 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003102 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003103 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3104 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3105 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3106 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3107 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3108 } else {
3109 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3110 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3111 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003113 interrupted = 0;
3114 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003115 sky2_led(hw, port, onoff);
3116 onoff = !onoff;
3117
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003118 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003119 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003120 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122 ms -= 250;
3123 }
3124
3125 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003126 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3127 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3128 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3129 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3130 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3131 } else {
3132 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3133 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3134 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003135 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136
3137 return 0;
3138}
3139
3140static void sky2_get_pauseparam(struct net_device *dev,
3141 struct ethtool_pauseparam *ecmd)
3142{
3143 struct sky2_port *sky2 = netdev_priv(dev);
3144
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003145 switch (sky2->flow_mode) {
3146 case FC_NONE:
3147 ecmd->tx_pause = ecmd->rx_pause = 0;
3148 break;
3149 case FC_TX:
3150 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3151 break;
3152 case FC_RX:
3153 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3154 break;
3155 case FC_BOTH:
3156 ecmd->tx_pause = ecmd->rx_pause = 1;
3157 }
3158
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159 ecmd->autoneg = sky2->autoneg;
3160}
3161
3162static int sky2_set_pauseparam(struct net_device *dev,
3163 struct ethtool_pauseparam *ecmd)
3164{
3165 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003166
3167 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003168 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003170 if (netif_running(dev))
3171 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003173 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003174}
3175
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003176static int sky2_get_coalesce(struct net_device *dev,
3177 struct ethtool_coalesce *ecmd)
3178{
3179 struct sky2_port *sky2 = netdev_priv(dev);
3180 struct sky2_hw *hw = sky2->hw;
3181
3182 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3183 ecmd->tx_coalesce_usecs = 0;
3184 else {
3185 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3186 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3187 }
3188 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3189
3190 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3191 ecmd->rx_coalesce_usecs = 0;
3192 else {
3193 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3194 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3195 }
3196 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3197
3198 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3199 ecmd->rx_coalesce_usecs_irq = 0;
3200 else {
3201 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3202 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3203 }
3204
3205 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3206
3207 return 0;
3208}
3209
3210/* Note: this affect both ports */
3211static int sky2_set_coalesce(struct net_device *dev,
3212 struct ethtool_coalesce *ecmd)
3213{
3214 struct sky2_port *sky2 = netdev_priv(dev);
3215 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003216 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003217
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003218 if (ecmd->tx_coalesce_usecs > tmax ||
3219 ecmd->rx_coalesce_usecs > tmax ||
3220 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003221 return -EINVAL;
3222
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003223 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003224 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003225 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003226 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003227 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003228 return -EINVAL;
3229
3230 if (ecmd->tx_coalesce_usecs == 0)
3231 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3232 else {
3233 sky2_write32(hw, STAT_TX_TIMER_INI,
3234 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3235 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3236 }
3237 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3238
3239 if (ecmd->rx_coalesce_usecs == 0)
3240 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3241 else {
3242 sky2_write32(hw, STAT_LEV_TIMER_INI,
3243 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3244 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3245 }
3246 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3247
3248 if (ecmd->rx_coalesce_usecs_irq == 0)
3249 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3250 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003251 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003252 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3253 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3254 }
3255 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3256 return 0;
3257}
3258
Stephen Hemminger793b8832005-09-14 16:06:14 -07003259static void sky2_get_ringparam(struct net_device *dev,
3260 struct ethtool_ringparam *ering)
3261{
3262 struct sky2_port *sky2 = netdev_priv(dev);
3263
3264 ering->rx_max_pending = RX_MAX_PENDING;
3265 ering->rx_mini_max_pending = 0;
3266 ering->rx_jumbo_max_pending = 0;
3267 ering->tx_max_pending = TX_RING_SIZE - 1;
3268
3269 ering->rx_pending = sky2->rx_pending;
3270 ering->rx_mini_pending = 0;
3271 ering->rx_jumbo_pending = 0;
3272 ering->tx_pending = sky2->tx_pending;
3273}
3274
3275static int sky2_set_ringparam(struct net_device *dev,
3276 struct ethtool_ringparam *ering)
3277{
3278 struct sky2_port *sky2 = netdev_priv(dev);
3279 int err = 0;
3280
3281 if (ering->rx_pending > RX_MAX_PENDING ||
3282 ering->rx_pending < 8 ||
3283 ering->tx_pending < MAX_SKB_TX_LE ||
3284 ering->tx_pending > TX_RING_SIZE - 1)
3285 return -EINVAL;
3286
3287 if (netif_running(dev))
3288 sky2_down(dev);
3289
3290 sky2->rx_pending = ering->rx_pending;
3291 sky2->tx_pending = ering->tx_pending;
3292
Stephen Hemminger1b537562005-12-20 15:08:07 -08003293 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003294 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003295 if (err)
3296 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003297 else
3298 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003299 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003300
3301 return err;
3302}
3303
Stephen Hemminger793b8832005-09-14 16:06:14 -07003304static int sky2_get_regs_len(struct net_device *dev)
3305{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003306 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003307}
3308
3309/*
3310 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003311 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003312 */
3313static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3314 void *p)
3315{
3316 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003317 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003318
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003319 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003320 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003321 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003322
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003323 memcpy_fromio(p, io, B3_RAM_ADDR);
3324
3325 memcpy_fromio(p + B3_RI_WTO_R1,
3326 io + B3_RI_WTO_R1,
3327 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003328}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329
Jeff Garzik7282d492006-09-13 14:30:00 -04003330static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331 .get_settings = sky2_get_settings,
3332 .set_settings = sky2_set_settings,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003333 .get_drvinfo = sky2_get_drvinfo,
3334 .get_wol = sky2_get_wol,
3335 .set_wol = sky2_set_wol,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003336 .get_msglevel = sky2_get_msglevel,
3337 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003338 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003339 .get_regs_len = sky2_get_regs_len,
3340 .get_regs = sky2_get_regs,
3341 .get_link = ethtool_op_get_link,
3342 .get_sg = ethtool_op_get_sg,
3343 .set_sg = ethtool_op_set_sg,
3344 .get_tx_csum = ethtool_op_get_tx_csum,
3345 .set_tx_csum = ethtool_op_set_tx_csum,
3346 .get_tso = ethtool_op_get_tso,
3347 .set_tso = ethtool_op_set_tso,
3348 .get_rx_csum = sky2_get_rx_csum,
3349 .set_rx_csum = sky2_set_rx_csum,
3350 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003351 .get_coalesce = sky2_get_coalesce,
3352 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003353 .get_ringparam = sky2_get_ringparam,
3354 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355 .get_pauseparam = sky2_get_pauseparam,
3356 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003357 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358 .get_stats_count = sky2_get_stats_count,
3359 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003360 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361};
3362
3363/* Initialize network device */
3364static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003365 unsigned port,
3366 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367{
3368 struct sky2_port *sky2;
3369 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3370
3371 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003372 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373 return NULL;
3374 }
3375
3376 SET_MODULE_OWNER(dev);
3377 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003378 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379 dev->open = sky2_up;
3380 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003381 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 dev->hard_start_xmit = sky2_xmit_frame;
3383 dev->get_stats = sky2_get_stats;
3384 dev->set_multicast_list = sky2_set_multicast;
3385 dev->set_mac_address = sky2_set_mac_address;
3386 dev->change_mtu = sky2_change_mtu;
3387 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3388 dev->tx_timeout = sky2_tx_timeout;
3389 dev->watchdog_timeo = TX_WATCHDOG;
3390 if (port == 0)
3391 dev->poll = sky2_poll;
3392 dev->weight = NAPI_WEIGHT;
3393#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003394 /* Network console (only works on port 0)
3395 * because netpoll makes assumptions about NAPI
3396 */
3397 if (port == 0)
3398 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003400
3401 sky2 = netdev_priv(dev);
3402 sky2->netdev = dev;
3403 sky2->hw = hw;
3404 sky2->msg_enable = netif_msg_init(debug, default_msg);
3405
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406 /* Auto speed and flow control */
3407 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003408 sky2->flow_mode = FC_BOTH;
3409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410 sky2->duplex = -1;
3411 sky2->speed = -1;
3412 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003413 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003414 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003415
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003416 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003417 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003418 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419
3420 hw->dev[port] = dev;
3421
3422 sky2->port = port;
3423
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003424 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425 if (highmem)
3426 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003428#ifdef SKY2_VLAN_TAG_USED
3429 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3430 dev->vlan_rx_register = sky2_vlan_rx_register;
3431 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3432#endif
3433
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003435 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003436 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
3438 /* device is off until link detection */
3439 netif_carrier_off(dev);
3440 netif_stop_queue(dev);
3441
3442 return dev;
3443}
3444
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003445static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446{
3447 const struct sky2_port *sky2 = netdev_priv(dev);
3448
3449 if (netif_msg_probe(sky2))
3450 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3451 dev->name,
3452 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3453 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3454}
3455
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003456/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003457static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003458{
3459 struct sky2_hw *hw = dev_id;
3460 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3461
3462 if (status == 0)
3463 return IRQ_NONE;
3464
3465 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003466 hw->msi = 1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003467 wake_up(&hw->msi_wait);
3468 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3469 }
3470 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3471
3472 return IRQ_HANDLED;
3473}
3474
3475/* Test interrupt path by forcing a a software IRQ */
3476static int __devinit sky2_test_msi(struct sky2_hw *hw)
3477{
3478 struct pci_dev *pdev = hw->pdev;
3479 int err;
3480
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003481 init_waitqueue_head (&hw->msi_wait);
3482
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003483 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3484
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003485 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003486 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003487 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003488 return err;
3489 }
3490
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003491 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003492 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003493
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003494 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003495
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003496 if (!hw->msi) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003497 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003498 dev_info(&pdev->dev, "No interrupt generated using MSI, "
3499 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003500
3501 err = -EOPNOTSUPP;
3502 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3503 }
3504
3505 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003506 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003507
3508 free_irq(pdev->irq, hw);
3509
3510 return err;
3511}
3512
Stephen Hemmingere3173832007-02-06 10:45:39 -08003513static int __devinit pci_wake_enabled(struct pci_dev *dev)
3514{
3515 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3516 u16 value;
3517
3518 if (!pm)
3519 return 0;
3520 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
3521 return 0;
3522 return value & PCI_PM_CTRL_PME_ENABLE;
3523}
3524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003525static int __devinit sky2_probe(struct pci_dev *pdev,
3526 const struct pci_device_id *ent)
3527{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003528 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003529 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003530 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003531
Stephen Hemminger793b8832005-09-14 16:06:14 -07003532 err = pci_enable_device(pdev);
3533 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003534 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003535 goto err_out;
3536 }
3537
Stephen Hemminger793b8832005-09-14 16:06:14 -07003538 err = pci_request_regions(pdev, DRV_NAME);
3539 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003540 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07003541 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003542 }
3543
3544 pci_set_master(pdev);
3545
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003546 if (sizeof(dma_addr_t) > sizeof(u32) &&
3547 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3548 using_dac = 1;
3549 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3550 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003551 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
3552 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003553 goto err_out_free_regions;
3554 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003555 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003556 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3557 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003558 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559 goto err_out_free_regions;
3560 }
3561 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003562
Stephen Hemmingere3173832007-02-06 10:45:39 -08003563 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
3564
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003565 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003566 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003567 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003568 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003569 goto err_out_free_regions;
3570 }
3571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003573
3574 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3575 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003576 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003577 goto err_out_free_hw;
3578 }
3579
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003580#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003581 /* The sk98lin vendor driver uses hardware byte swapping but
3582 * this driver uses software swapping.
3583 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003584 {
3585 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003586 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003587 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003588 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3589 }
3590#endif
3591
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003592 /* ring for status responses */
3593 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3594 &hw->st_dma);
3595 if (!hw->st_le)
3596 goto err_out_iounmap;
3597
Stephen Hemmingere3173832007-02-06 10:45:39 -08003598 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003599 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003600 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003602 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003603 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3604 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003605 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003606
Stephen Hemmingere3173832007-02-06 10:45:39 -08003607 sky2_reset(hw);
3608
3609 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003610 if (!dev) {
3611 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003613 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003615 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3616 err = sky2_test_msi(hw);
3617 if (err == -EOPNOTSUPP)
3618 pci_disable_msi(pdev);
3619 else if (err)
3620 goto err_out_free_netdev;
3621 }
3622
Stephen Hemminger793b8832005-09-14 16:06:14 -07003623 err = register_netdev(dev);
3624 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003625 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003626 goto err_out_free_netdev;
3627 }
3628
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003629 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
3630 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003631 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003632 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003633 goto err_out_unregister;
3634 }
3635 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003637 sky2_show_addr(dev);
3638
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003639 if (hw->ports > 1) {
3640 struct net_device *dev1;
3641
Stephen Hemmingere3173832007-02-06 10:45:39 -08003642 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003643 if (!dev1)
3644 dev_warn(&pdev->dev, "allocation for second device failed\n");
3645 else if ((err = register_netdev(dev1))) {
3646 dev_warn(&pdev->dev,
3647 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003648 hw->dev[1] = NULL;
3649 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003650 } else
3651 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003652 }
3653
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003654 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003655 INIT_WORK(&hw->restart_work, sky2_restart);
3656
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003657 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003658
Stephen Hemminger793b8832005-09-14 16:06:14 -07003659 pci_set_drvdata(pdev, hw);
3660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003661 return 0;
3662
Stephen Hemminger793b8832005-09-14 16:06:14 -07003663err_out_unregister:
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003664 if (hw->msi)
3665 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003666 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003667err_out_free_netdev:
3668 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003669err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003670 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003671 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3672err_out_iounmap:
3673 iounmap(hw->regs);
3674err_out_free_hw:
3675 kfree(hw);
3676err_out_free_regions:
3677 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003678 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003679err_out:
3680 return err;
3681}
3682
3683static void __devexit sky2_remove(struct pci_dev *pdev)
3684{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003685 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003686 struct net_device *dev0, *dev1;
3687
Stephen Hemminger793b8832005-09-14 16:06:14 -07003688 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003689 return;
3690
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003691 del_timer_sync(&hw->idle_timer);
3692
Stephen Hemminger81906792007-02-15 16:40:33 -08003693 flush_scheduled_work();
3694
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003695 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003696 synchronize_irq(hw->pdev->irq);
3697
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003698 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003699 dev1 = hw->dev[1];
3700 if (dev1)
3701 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003702 unregister_netdev(dev0);
3703
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003704 sky2_power_aux(hw);
3705
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003706 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003707 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003708 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003709
3710 free_irq(pdev->irq, hw);
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003711 if (hw->msi)
3712 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003713 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003714 pci_release_regions(pdev);
3715 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003717 if (dev1)
3718 free_netdev(dev1);
3719 free_netdev(dev0);
3720 iounmap(hw->regs);
3721 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003722
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003723 pci_set_drvdata(pdev, NULL);
3724}
3725
3726#ifdef CONFIG_PM
3727static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3728{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003729 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003730 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003731
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003732 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003733 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003734
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003735 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003736 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08003737 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003738
Stephen Hemmingere3173832007-02-06 10:45:39 -08003739 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003740 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003741
3742 if (sky2->wol)
3743 sky2_wol_init(sky2);
3744
3745 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003746 }
3747
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003748 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003749 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003750
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003751 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003752 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003753 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3754
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003755 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003756}
3757
3758static int sky2_resume(struct pci_dev *pdev)
3759{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003760 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003761 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003762
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003763 err = pci_set_power_state(pdev, PCI_D0);
3764 if (err)
3765 goto out;
3766
3767 err = pci_restore_state(pdev);
3768 if (err)
3769 goto out;
3770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003771 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003772 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003773
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003774 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3775
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003776 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003777 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003778 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003779 err = sky2_up(dev);
3780 if (err) {
3781 printk(KERN_ERR PFX "%s: could not up: %d\n",
3782 dev->name, err);
3783 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003784 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003785 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003786 }
3787 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003788
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003789 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003790 sky2_idle_start(hw);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003791 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003792out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003793 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003794 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003795 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003796}
3797#endif
3798
Stephen Hemmingere3173832007-02-06 10:45:39 -08003799static void sky2_shutdown(struct pci_dev *pdev)
3800{
3801 struct sky2_hw *hw = pci_get_drvdata(pdev);
3802 int i, wol = 0;
3803
3804 del_timer_sync(&hw->idle_timer);
3805 netif_poll_disable(hw->dev[0]);
3806
3807 for (i = 0; i < hw->ports; i++) {
3808 struct net_device *dev = hw->dev[i];
3809 struct sky2_port *sky2 = netdev_priv(dev);
3810
3811 if (sky2->wol) {
3812 wol = 1;
3813 sky2_wol_init(sky2);
3814 }
3815 }
3816
3817 if (wol)
3818 sky2_power_aux(hw);
3819
3820 pci_enable_wake(pdev, PCI_D3hot, wol);
3821 pci_enable_wake(pdev, PCI_D3cold, wol);
3822
3823 pci_disable_device(pdev);
3824 pci_set_power_state(pdev, PCI_D3hot);
3825
3826}
3827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003828static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003829 .name = DRV_NAME,
3830 .id_table = sky2_id_table,
3831 .probe = sky2_probe,
3832 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003833#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003834 .suspend = sky2_suspend,
3835 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003836#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08003837 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003838};
3839
3840static int __init sky2_init_module(void)
3841{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003842 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003843}
3844
3845static void __exit sky2_cleanup_module(void)
3846{
3847 pci_unregister_driver(&sky2_driver);
3848}
3849
3850module_init(sky2_init_module);
3851module_exit(sky2_cleanup_module);
3852
3853MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08003854MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003855MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003856MODULE_VERSION(DRV_VERSION);