blob: 1ef081cd1706128257068c91a41950a3d4c2af4b [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300283static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
284{
285 int ret;
286
287 if (!ring->fbc_dirty)
288 return 0;
289
290 ret = intel_ring_begin(ring, 4);
291 if (ret)
292 return ret;
293 intel_ring_emit(ring, MI_NOOP);
294 /* WaFbcNukeOn3DBlt:ivb/hsw */
295 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, value);
298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
309 struct pipe_control *pc = ring->private;
310 u32 scratch_addr = pc->gtt_offset + 128;
311 int ret;
312
Paulo Zanonif3987632012-08-17 18:35:43 -0300313 /*
314 * Ensure that any following seqno writes only happen when the render
315 * cache is indeed flushed.
316 *
317 * Workaround: 4th PIPE_CONTROL command (except the ones with only
318 * read-cache invalidate bits set) must have the CS_STALL bit set. We
319 * don't try to be clever and just set it unconditionally.
320 */
321 flags |= PIPE_CONTROL_CS_STALL;
322
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300323 /* Just flush everything. Experiments have shown that reducing the
324 * number of bits based on the write domains has little performance
325 * impact.
326 */
327 if (flush_domains) {
328 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
329 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
338 /*
339 * TLB invalidate requires a post-sync write.
340 */
341 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200342 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300343
344 /* Workaround: we must issue a pipe_control with CS-stall bit
345 * set before a pipe_control command that has the state cache
346 * invalidate bit set. */
347 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300348 }
349
350 ret = intel_ring_begin(ring, 4);
351 if (ret)
352 return ret;
353
354 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
355 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200356 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 intel_ring_emit(ring, 0);
358 intel_ring_advance(ring);
359
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 if (flush_domains)
361 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
362
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300363 return 0;
364}
365
Chris Wilson78501ea2010-10-27 12:18:21 +0100366static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100367 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368{
Chris Wilson78501ea2010-10-27 12:18:21 +0100369 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100370 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800371}
372
Chris Wilson78501ea2010-10-27 12:18:21 +0100373u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374{
Chris Wilson78501ea2010-10-27 12:18:21 +0100375 drm_i915_private_t *dev_priv = ring->dev->dev_private;
376 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200377 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800378
379 return I915_READ(acthd_reg);
380}
381
Chris Wilson78501ea2010-10-27 12:18:21 +0100382static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800383{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200384 struct drm_device *dev = ring->dev;
385 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000386 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200387 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800388 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800389
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200390 if (HAS_FORCE_WAKE(dev))
391 gen6_gt_force_wake_get(dev_priv);
392
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800393 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200394 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200395 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100396 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800397
Daniel Vetter570ef602010-08-02 17:06:23 +0200398 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800399
400 /* G45 ring initialization fails to reset head to zero */
401 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000402 DRM_DEBUG_KMS("%s head not reset to zero "
403 "ctl %08x head %08x tail %08x start %08x\n",
404 ring->name,
405 I915_READ_CTL(ring),
406 I915_READ_HEAD(ring),
407 I915_READ_TAIL(ring),
408 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800409
Daniel Vetter570ef602010-08-02 17:06:23 +0200410 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800411
Chris Wilson6fd0d562010-12-05 20:42:33 +0000412 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
413 DRM_ERROR("failed to set %s head to zero "
414 "ctl %08x head %08x tail %08x start %08x\n",
415 ring->name,
416 I915_READ_CTL(ring),
417 I915_READ_HEAD(ring),
418 I915_READ_TAIL(ring),
419 I915_READ_START(ring));
420 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700421 }
422
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200423 /* Initialize the ring. This must happen _after_ we've cleared the ring
424 * registers with the above sequence (the readback of the HEAD registers
425 * also enforces ordering), otherwise the hw might lose the new ring
426 * register values. */
427 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200428 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000429 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000430 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800431
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400433 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
434 I915_READ_START(ring) == obj->gtt_offset &&
435 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000436 DRM_ERROR("%s initialization failed "
437 "ctl %08x head %08x tail %08x start %08x\n",
438 ring->name,
439 I915_READ_CTL(ring),
440 I915_READ_HEAD(ring),
441 I915_READ_TAIL(ring),
442 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200443 ret = -EIO;
444 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445 }
446
Chris Wilson78501ea2010-10-27 12:18:21 +0100447 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
448 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000450 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200451 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000452 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100453 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800454 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000455
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200456out:
457 if (HAS_FORCE_WAKE(dev))
458 gen6_gt_force_wake_put(dev_priv);
459
460 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700461}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800462
Chris Wilsonc6df5412010-12-15 09:56:50 +0000463static int
464init_pipe_control(struct intel_ring_buffer *ring)
465{
466 struct pipe_control *pc;
467 struct drm_i915_gem_object *obj;
468 int ret;
469
470 if (ring->private)
471 return 0;
472
473 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
474 if (!pc)
475 return -ENOMEM;
476
477 obj = i915_gem_alloc_object(ring->dev, 4096);
478 if (obj == NULL) {
479 DRM_ERROR("Failed to allocate seqno page\n");
480 ret = -ENOMEM;
481 goto err;
482 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100483
484 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000485
Chris Wilson86a1ee22012-08-11 15:41:04 +0100486 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000487 if (ret)
488 goto err_unref;
489
490 pc->gtt_offset = obj->gtt_offset;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800491 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
492 if (pc->cpu_page == NULL) {
493 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000494 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800495 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000496
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200497 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
498 ring->name, pc->gtt_offset);
499
Chris Wilsonc6df5412010-12-15 09:56:50 +0000500 pc->obj = obj;
501 ring->private = pc;
502 return 0;
503
504err_unpin:
505 i915_gem_object_unpin(obj);
506err_unref:
507 drm_gem_object_unreference(&obj->base);
508err:
509 kfree(pc);
510 return ret;
511}
512
513static void
514cleanup_pipe_control(struct intel_ring_buffer *ring)
515{
516 struct pipe_control *pc = ring->private;
517 struct drm_i915_gem_object *obj;
518
519 if (!ring->private)
520 return;
521
522 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100523
524 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000525 i915_gem_object_unpin(obj);
526 drm_gem_object_unreference(&obj->base);
527
528 kfree(pc);
529 ring->private = NULL;
530}
531
Chris Wilson78501ea2010-10-27 12:18:21 +0100532static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800533{
Chris Wilson78501ea2010-10-27 12:18:21 +0100534 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100536 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800537
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000538 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200539 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000540
541 /* We need to disable the AsyncFlip performance optimisations in order
542 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
543 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100544 *
545 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000546 */
547 if (INTEL_INFO(dev)->gen >= 6)
548 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
549
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000550 /* Required for the hardware to program scanline values for waiting */
551 if (INTEL_INFO(dev)->gen == 6)
552 I915_WRITE(GFX_MODE,
553 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
554
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000555 if (IS_GEN7(dev))
556 I915_WRITE(GFX_MODE_GEN7,
557 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
558 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100559
Jesse Barnes8d315282011-10-16 10:23:31 +0200560 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000561 ret = init_pipe_control(ring);
562 if (ret)
563 return ret;
564 }
565
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200566 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700567 /* From the Sandybridge PRM, volume 1 part 3, page 24:
568 * "If this bit is set, STCunit will have LRA as replacement
569 * policy. [...] This bit must be reset. LRA replacement
570 * policy is not supported."
571 */
572 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200573 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700574
575 /* This is not explicitly set for GEN6, so read the register.
576 * see intel_ring_mi_set_context() for why we care.
577 * TODO: consider explicitly setting the bit for GEN5
578 */
579 ring->itlb_before_ctx_switch =
580 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800581 }
582
Daniel Vetter6b26c862012-04-24 14:04:12 +0200583 if (INTEL_INFO(dev)->gen >= 6)
584 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000585
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700586 if (HAS_L3_GPU_CACHE(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -0700587 I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -0700588
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 return ret;
590}
591
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592static void render_ring_cleanup(struct intel_ring_buffer *ring)
593{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100594 struct drm_device *dev = ring->dev;
595
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596 if (!ring->private)
597 return;
598
Daniel Vetterb45305f2012-12-17 16:21:27 +0100599 if (HAS_BROKEN_CS_TLB(dev))
600 drm_gem_object_unreference(to_gem_object(ring->private));
601
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602 cleanup_pipe_control(ring);
603}
604
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700606update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000607 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000608{
Ben Widawskyad776f82013-05-28 19:22:18 -0700609/* NB: In order to be able to do semaphore MBOX updates for varying number
610 * of rings, it's easiest if we round up each individual update to a
611 * multiple of 2 (since ring updates must always be a multiple of 2)
612 * even though the actual update only requires 3 dwords.
613 */
614#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000615 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700616 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000617 intel_ring_emit(ring, ring->outstanding_lazy_request);
Ben Widawskyad776f82013-05-28 19:22:18 -0700618 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000619}
620
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700621/**
622 * gen6_add_request - Update the semaphore mailbox registers
623 *
624 * @ring - ring that is adding a request
625 * @seqno - return seqno stuck into the ring
626 *
627 * Update the mailbox registers in the *other* rings with the current seqno.
628 * This acts like a signal in the canonical semaphore.
629 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000630static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000631gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000632{
Ben Widawskyad776f82013-05-28 19:22:18 -0700633 struct drm_device *dev = ring->dev;
634 struct drm_i915_private *dev_priv = dev->dev_private;
635 struct intel_ring_buffer *useless;
636 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637
Ben Widawskyad776f82013-05-28 19:22:18 -0700638 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
639 MBOX_UPDATE_DWORDS) +
640 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641 if (ret)
642 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700643#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000644
Ben Widawskyad776f82013-05-28 19:22:18 -0700645 for_each_ring(useless, dev_priv, i) {
646 u32 mbox_reg = ring->signal_mbox[i];
647 if (mbox_reg != GEN6_NOSYNC)
648 update_mboxes(ring, mbox_reg);
649 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000650
651 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
652 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000653 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000654 intel_ring_emit(ring, MI_USER_INTERRUPT);
655 intel_ring_advance(ring);
656
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000657 return 0;
658}
659
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200660static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
661 u32 seqno)
662{
663 struct drm_i915_private *dev_priv = dev->dev_private;
664 return dev_priv->last_seqno < seqno;
665}
666
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700667/**
668 * intel_ring_sync - sync the waiter to the signaller on seqno
669 *
670 * @waiter - ring that is waiting
671 * @signaller - ring which has, or will signal
672 * @seqno - seqno which the waiter will block on
673 */
674static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200675gen6_ring_sync(struct intel_ring_buffer *waiter,
676 struct intel_ring_buffer *signaller,
677 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678{
679 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700680 u32 dw1 = MI_SEMAPHORE_MBOX |
681 MI_SEMAPHORE_COMPARE |
682 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700684 /* Throughout all of the GEM code, seqno passed implies our current
685 * seqno is >= the last seqno executed. However for hardware the
686 * comparison is strictly greater than.
687 */
688 seqno -= 1;
689
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200690 WARN_ON(signaller->semaphore_register[waiter->id] ==
691 MI_SEMAPHORE_SYNC_INVALID);
692
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700693 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000694 if (ret)
695 return ret;
696
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200697 /* If seqno wrap happened, omit the wait with no-ops */
698 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
699 intel_ring_emit(waiter,
700 dw1 |
701 signaller->semaphore_register[waiter->id]);
702 intel_ring_emit(waiter, seqno);
703 intel_ring_emit(waiter, 0);
704 intel_ring_emit(waiter, MI_NOOP);
705 } else {
706 intel_ring_emit(waiter, MI_NOOP);
707 intel_ring_emit(waiter, MI_NOOP);
708 intel_ring_emit(waiter, MI_NOOP);
709 intel_ring_emit(waiter, MI_NOOP);
710 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700711 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000712
713 return 0;
714}
715
Chris Wilsonc6df5412010-12-15 09:56:50 +0000716#define PIPE_CONTROL_FLUSH(ring__, addr__) \
717do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200718 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
719 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000720 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
721 intel_ring_emit(ring__, 0); \
722 intel_ring_emit(ring__, 0); \
723} while (0)
724
725static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000726pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000727{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000728 struct pipe_control *pc = ring->private;
729 u32 scratch_addr = pc->gtt_offset + 128;
730 int ret;
731
732 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
733 * incoherent with writes to memory, i.e. completely fubar,
734 * so we need to use PIPE_NOTIFY instead.
735 *
736 * However, we also need to workaround the qword write
737 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
738 * memory before requesting an interrupt.
739 */
740 ret = intel_ring_begin(ring, 32);
741 if (ret)
742 return ret;
743
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200744 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200745 PIPE_CONTROL_WRITE_FLUSH |
746 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000747 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000748 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000749 intel_ring_emit(ring, 0);
750 PIPE_CONTROL_FLUSH(ring, scratch_addr);
751 scratch_addr += 128; /* write to separate cachelines */
752 PIPE_CONTROL_FLUSH(ring, scratch_addr);
753 scratch_addr += 128;
754 PIPE_CONTROL_FLUSH(ring, scratch_addr);
755 scratch_addr += 128;
756 PIPE_CONTROL_FLUSH(ring, scratch_addr);
757 scratch_addr += 128;
758 PIPE_CONTROL_FLUSH(ring, scratch_addr);
759 scratch_addr += 128;
760 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000761
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200762 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200763 PIPE_CONTROL_WRITE_FLUSH |
764 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000765 PIPE_CONTROL_NOTIFY);
766 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000767 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000768 intel_ring_emit(ring, 0);
769 intel_ring_advance(ring);
770
Chris Wilsonc6df5412010-12-15 09:56:50 +0000771 return 0;
772}
773
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800774static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100775gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100776{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100777 /* Workaround to force correct ordering between irq and seqno writes on
778 * ivb (and maybe also on snb) by reading from a CS register (like
779 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100780 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100781 intel_ring_get_active_head(ring);
782 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
783}
784
785static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100786ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800787{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000788 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
789}
790
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200791static void
792ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
793{
794 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
795}
796
Chris Wilsonc6df5412010-12-15 09:56:50 +0000797static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100798pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000799{
800 struct pipe_control *pc = ring->private;
801 return pc->cpu_page[0];
802}
803
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200804static void
805pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
806{
807 struct pipe_control *pc = ring->private;
808 pc->cpu_page[0] = seqno;
809}
810
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000811static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200812gen5_ring_get_irq(struct intel_ring_buffer *ring)
813{
814 struct drm_device *dev = ring->dev;
815 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100816 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200817
818 if (!dev->irq_enabled)
819 return false;
820
Chris Wilson7338aef2012-04-24 21:48:47 +0100821 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700822 if (ring->irq_refcount.gt++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200823 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
824 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
825 POSTING_READ(GTIMR);
826 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100827 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200828
829 return true;
830}
831
832static void
833gen5_ring_put_irq(struct intel_ring_buffer *ring)
834{
835 struct drm_device *dev = ring->dev;
836 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100837 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200838
Chris Wilson7338aef2012-04-24 21:48:47 +0100839 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700840 if (--ring->irq_refcount.gt == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200841 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
842 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
843 POSTING_READ(GTIMR);
844 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100845 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200846}
847
848static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200849i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700850{
Chris Wilson78501ea2010-10-27 12:18:21 +0100851 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000852 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100853 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700854
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000855 if (!dev->irq_enabled)
856 return false;
857
Chris Wilson7338aef2012-04-24 21:48:47 +0100858 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700859 if (ring->irq_refcount.gt++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200860 dev_priv->irq_mask &= ~ring->irq_enable_mask;
861 I915_WRITE(IMR, dev_priv->irq_mask);
862 POSTING_READ(IMR);
863 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100864 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000865
866 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700867}
868
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800869static void
Daniel Vettere3670312012-04-11 22:12:53 +0200870i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700871{
Chris Wilson78501ea2010-10-27 12:18:21 +0100872 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000873 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100874 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700875
Chris Wilson7338aef2012-04-24 21:48:47 +0100876 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700877 if (--ring->irq_refcount.gt == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200878 dev_priv->irq_mask |= ring->irq_enable_mask;
879 I915_WRITE(IMR, dev_priv->irq_mask);
880 POSTING_READ(IMR);
881 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100882 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700883}
884
Chris Wilsonc2798b12012-04-22 21:13:57 +0100885static bool
886i8xx_ring_get_irq(struct intel_ring_buffer *ring)
887{
888 struct drm_device *dev = ring->dev;
889 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100890 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100891
892 if (!dev->irq_enabled)
893 return false;
894
Chris Wilson7338aef2012-04-24 21:48:47 +0100895 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700896 if (ring->irq_refcount.gt++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100897 dev_priv->irq_mask &= ~ring->irq_enable_mask;
898 I915_WRITE16(IMR, dev_priv->irq_mask);
899 POSTING_READ16(IMR);
900 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100901 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100902
903 return true;
904}
905
906static void
907i8xx_ring_put_irq(struct intel_ring_buffer *ring)
908{
909 struct drm_device *dev = ring->dev;
910 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100911 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100912
Chris Wilson7338aef2012-04-24 21:48:47 +0100913 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700914 if (--ring->irq_refcount.gt == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100915 dev_priv->irq_mask |= ring->irq_enable_mask;
916 I915_WRITE16(IMR, dev_priv->irq_mask);
917 POSTING_READ16(IMR);
918 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100919 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100920}
921
Chris Wilson78501ea2010-10-27 12:18:21 +0100922void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800923{
Eric Anholt45930102011-05-06 17:12:35 -0700924 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100925 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700926 u32 mmio = 0;
927
928 /* The ring status page addresses are no longer next to the rest of
929 * the ring registers as of gen7.
930 */
931 if (IS_GEN7(dev)) {
932 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100933 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700934 mmio = RENDER_HWS_PGA_GEN7;
935 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100936 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700937 mmio = BLT_HWS_PGA_GEN7;
938 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100939 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700940 mmio = BSD_HWS_PGA_GEN7;
941 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700942 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700943 mmio = VEBOX_HWS_PGA_GEN7;
944 break;
Eric Anholt45930102011-05-06 17:12:35 -0700945 }
946 } else if (IS_GEN6(ring->dev)) {
947 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
948 } else {
949 mmio = RING_HWS_PGA(ring->mmio_base);
950 }
951
Chris Wilson78501ea2010-10-27 12:18:21 +0100952 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
953 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800954}
955
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000956static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100957bsd_ring_flush(struct intel_ring_buffer *ring,
958 u32 invalidate_domains,
959 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800960{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000961 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000962
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000963 ret = intel_ring_begin(ring, 2);
964 if (ret)
965 return ret;
966
967 intel_ring_emit(ring, MI_FLUSH);
968 intel_ring_emit(ring, MI_NOOP);
969 intel_ring_advance(ring);
970 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800971}
972
Chris Wilson3cce4692010-10-27 16:11:02 +0100973static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000974i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800975{
Chris Wilson3cce4692010-10-27 16:11:02 +0100976 int ret;
977
978 ret = intel_ring_begin(ring, 4);
979 if (ret)
980 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100981
Chris Wilson3cce4692010-10-27 16:11:02 +0100982 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
983 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000984 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100985 intel_ring_emit(ring, MI_USER_INTERRUPT);
986 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800987
Chris Wilson3cce4692010-10-27 16:11:02 +0100988 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800989}
990
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000991static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700992gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000993{
994 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000995 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100996 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000997
998 if (!dev->irq_enabled)
999 return false;
1000
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001001 /* It looks like we need to prevent the gt from suspending while waiting
1002 * for an notifiy irq, otherwise irqs seem to get lost on at least the
1003 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +01001004 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001005
Chris Wilson7338aef2012-04-24 21:48:47 +01001006 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -07001007 if (ring->irq_refcount.gt++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001008 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001009 I915_WRITE_IMR(ring,
1010 ~(ring->irq_enable_mask |
1011 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001012 else
1013 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +02001014 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
1015 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1016 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +00001017 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001018 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001019
1020 return true;
1021}
1022
1023static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001024gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001025{
1026 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001027 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001028 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001029
Chris Wilson7338aef2012-04-24 21:48:47 +01001030 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -07001031 if (--ring->irq_refcount.gt == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001032 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001033 I915_WRITE_IMR(ring,
1034 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -07001035 else
1036 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +02001037 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
1038 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1039 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001040 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001041 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001042
Daniel Vetter99ffa162012-01-25 14:04:00 +01001043 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001044}
1045
Ben Widawskya19d2932013-05-28 19:22:30 -07001046static bool
1047hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1048{
1049 struct drm_device *dev = ring->dev;
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 unsigned long flags;
1052
1053 if (!dev->irq_enabled)
1054 return false;
1055
1056 spin_lock_irqsave(&dev_priv->rps.lock, flags);
1057 if (ring->irq_refcount.pm++ == 0) {
1058 u32 pm_imr = I915_READ(GEN6_PMIMR);
1059 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1060 I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
1061 POSTING_READ(GEN6_PMIMR);
1062 }
1063 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
1064
1065 return true;
1066}
1067
1068static void
1069hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1070{
1071 struct drm_device *dev = ring->dev;
1072 struct drm_i915_private *dev_priv = dev->dev_private;
1073 unsigned long flags;
1074
1075 if (!dev->irq_enabled)
1076 return;
1077
1078 spin_lock_irqsave(&dev_priv->rps.lock, flags);
1079 if (--ring->irq_refcount.pm == 0) {
1080 u32 pm_imr = I915_READ(GEN6_PMIMR);
1081 I915_WRITE_IMR(ring, ~0);
1082 I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
1083 POSTING_READ(GEN6_PMIMR);
1084 }
1085 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
1086}
1087
Zou Nan haid1b851f2010-05-21 09:08:57 +08001088static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001089i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1090 u32 offset, u32 length,
1091 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001092{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001093 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001094
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001095 ret = intel_ring_begin(ring, 2);
1096 if (ret)
1097 return ret;
1098
Chris Wilson78501ea2010-10-27 12:18:21 +01001099 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001100 MI_BATCH_BUFFER_START |
1101 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001102 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001103 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001104 intel_ring_advance(ring);
1105
Zou Nan haid1b851f2010-05-21 09:08:57 +08001106 return 0;
1107}
1108
Daniel Vetterb45305f2012-12-17 16:21:27 +01001109/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1110#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001111static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001112i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001113 u32 offset, u32 len,
1114 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001115{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001116 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001117
Daniel Vetterb45305f2012-12-17 16:21:27 +01001118 if (flags & I915_DISPATCH_PINNED) {
1119 ret = intel_ring_begin(ring, 4);
1120 if (ret)
1121 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001122
Daniel Vetterb45305f2012-12-17 16:21:27 +01001123 intel_ring_emit(ring, MI_BATCH_BUFFER);
1124 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1125 intel_ring_emit(ring, offset + len - 8);
1126 intel_ring_emit(ring, MI_NOOP);
1127 intel_ring_advance(ring);
1128 } else {
1129 struct drm_i915_gem_object *obj = ring->private;
1130 u32 cs_offset = obj->gtt_offset;
1131
1132 if (len > I830_BATCH_LIMIT)
1133 return -ENOSPC;
1134
1135 ret = intel_ring_begin(ring, 9+3);
1136 if (ret)
1137 return ret;
1138 /* Blit the batch (which has now all relocs applied) to the stable batch
1139 * scratch bo area (so that the CS never stumbles over its tlb
1140 * invalidation bug) ... */
1141 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1142 XY_SRC_COPY_BLT_WRITE_ALPHA |
1143 XY_SRC_COPY_BLT_WRITE_RGB);
1144 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1145 intel_ring_emit(ring, 0);
1146 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1147 intel_ring_emit(ring, cs_offset);
1148 intel_ring_emit(ring, 0);
1149 intel_ring_emit(ring, 4096);
1150 intel_ring_emit(ring, offset);
1151 intel_ring_emit(ring, MI_FLUSH);
1152
1153 /* ... and execute it. */
1154 intel_ring_emit(ring, MI_BATCH_BUFFER);
1155 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1156 intel_ring_emit(ring, cs_offset + len - 8);
1157 intel_ring_advance(ring);
1158 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001159
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001160 return 0;
1161}
1162
1163static int
1164i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001165 u32 offset, u32 len,
1166 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001167{
1168 int ret;
1169
1170 ret = intel_ring_begin(ring, 2);
1171 if (ret)
1172 return ret;
1173
Chris Wilson65f56872012-04-17 16:38:12 +01001174 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001175 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001176 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001177
Eric Anholt62fdfea2010-05-21 13:26:39 -07001178 return 0;
1179}
1180
Chris Wilson78501ea2010-10-27 12:18:21 +01001181static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001182{
Chris Wilson05394f32010-11-08 19:18:58 +00001183 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001184
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001185 obj = ring->status_page.obj;
1186 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001187 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001188
Chris Wilson9da3da62012-06-01 15:20:22 +01001189 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001190 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001191 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001192 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001193}
1194
Chris Wilson78501ea2010-10-27 12:18:21 +01001195static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001196{
Chris Wilson78501ea2010-10-27 12:18:21 +01001197 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001198 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001199 int ret;
1200
Eric Anholt62fdfea2010-05-21 13:26:39 -07001201 obj = i915_gem_alloc_object(dev, 4096);
1202 if (obj == NULL) {
1203 DRM_ERROR("Failed to allocate status page\n");
1204 ret = -ENOMEM;
1205 goto err;
1206 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001207
1208 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209
Chris Wilson86a1ee22012-08-11 15:41:04 +01001210 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001211 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001212 goto err_unref;
1213 }
1214
Chris Wilson05394f32010-11-08 19:18:58 +00001215 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001216 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001217 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001218 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001219 goto err_unpin;
1220 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001221 ring->status_page.obj = obj;
1222 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001223
Chris Wilson78501ea2010-10-27 12:18:21 +01001224 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001225 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1226 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001227
1228 return 0;
1229
1230err_unpin:
1231 i915_gem_object_unpin(obj);
1232err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001233 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001234err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001235 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001236}
1237
Chris Wilson6b8294a2012-11-16 11:43:20 +00001238static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1239{
1240 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1241 u32 addr;
1242
1243 if (!dev_priv->status_page_dmah) {
1244 dev_priv->status_page_dmah =
1245 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1246 if (!dev_priv->status_page_dmah)
1247 return -ENOMEM;
1248 }
1249
1250 addr = dev_priv->status_page_dmah->busaddr;
1251 if (INTEL_INFO(ring->dev)->gen >= 4)
1252 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1253 I915_WRITE(HWS_PGA, addr);
1254
1255 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1256 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1257
1258 return 0;
1259}
1260
Ben Widawskyc43b5632012-04-16 14:07:40 -07001261static int intel_init_ring_buffer(struct drm_device *dev,
1262 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263{
Chris Wilson05394f32010-11-08 19:18:58 +00001264 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001265 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001266 int ret;
1267
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001268 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001269 INIT_LIST_HEAD(&ring->active_list);
1270 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001271 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001272 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001273
Chris Wilsonb259f672011-03-29 13:19:09 +01001274 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001276 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001277 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001278 if (ret)
1279 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001280 } else {
1281 BUG_ON(ring->id != RCS);
1282 ret = init_phys_hws_pga(ring);
1283 if (ret)
1284 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001285 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001286
Chris Wilsonebc052e2012-11-15 11:32:28 +00001287 obj = NULL;
1288 if (!HAS_LLC(dev))
1289 obj = i915_gem_object_create_stolen(dev, ring->size);
1290 if (obj == NULL)
1291 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292 if (obj == NULL) {
1293 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001294 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001295 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001296 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001297
Chris Wilson05394f32010-11-08 19:18:58 +00001298 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001299
Chris Wilson86a1ee22012-08-11 15:41:04 +01001300 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001301 if (ret)
1302 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001303
Chris Wilson3eef8912012-06-04 17:05:40 +01001304 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1305 if (ret)
1306 goto err_unpin;
1307
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001308 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001309 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001310 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001311 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001312 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001313 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001314 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001315 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001316
Chris Wilson78501ea2010-10-27 12:18:21 +01001317 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001318 if (ret)
1319 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320
Chris Wilson55249ba2010-12-22 14:04:47 +00001321 /* Workaround an erratum on the i830 which causes a hang if
1322 * the TAIL pointer points to within the last 2 cachelines
1323 * of the buffer.
1324 */
1325 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001326 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001327 ring->effective_size -= 128;
1328
Chris Wilsonc584fe42010-10-29 18:15:52 +01001329 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001330
1331err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001332 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001333err_unpin:
1334 i915_gem_object_unpin(obj);
1335err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001336 drm_gem_object_unreference(&obj->base);
1337 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001338err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001339 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001340 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001341}
1342
Chris Wilson78501ea2010-10-27 12:18:21 +01001343void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001344{
Chris Wilson33626e62010-10-29 16:18:36 +01001345 struct drm_i915_private *dev_priv;
1346 int ret;
1347
Chris Wilson05394f32010-11-08 19:18:58 +00001348 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001349 return;
1350
Chris Wilson33626e62010-10-29 16:18:36 +01001351 /* Disable the ring buffer. The ring must be idle at this point */
1352 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001353 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001354 if (ret)
1355 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1356 ring->name, ret);
1357
Chris Wilson33626e62010-10-29 16:18:36 +01001358 I915_WRITE_CTL(ring, 0);
1359
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001360 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001361
Chris Wilson05394f32010-11-08 19:18:58 +00001362 i915_gem_object_unpin(ring->obj);
1363 drm_gem_object_unreference(&ring->obj->base);
1364 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001365
Zou Nan hai8d192152010-11-02 16:31:01 +08001366 if (ring->cleanup)
1367 ring->cleanup(ring);
1368
Chris Wilson78501ea2010-10-27 12:18:21 +01001369 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001370}
1371
Chris Wilsona71d8d92012-02-15 11:25:36 +00001372static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1373{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001374 int ret;
1375
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001376 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001377 if (!ret)
1378 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001379
1380 return ret;
1381}
1382
1383static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1384{
1385 struct drm_i915_gem_request *request;
1386 u32 seqno = 0;
1387 int ret;
1388
1389 i915_gem_retire_requests_ring(ring);
1390
1391 if (ring->last_retired_head != -1) {
1392 ring->head = ring->last_retired_head;
1393 ring->last_retired_head = -1;
1394 ring->space = ring_space(ring);
1395 if (ring->space >= n)
1396 return 0;
1397 }
1398
1399 list_for_each_entry(request, &ring->request_list, list) {
1400 int space;
1401
1402 if (request->tail == -1)
1403 continue;
1404
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001405 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001406 if (space < 0)
1407 space += ring->size;
1408 if (space >= n) {
1409 seqno = request->seqno;
1410 break;
1411 }
1412
1413 /* Consume this request in case we need more space than
1414 * is available and so need to prevent a race between
1415 * updating last_retired_head and direct reads of
1416 * I915_RING_HEAD. It also provides a nice sanity check.
1417 */
1418 request->tail = -1;
1419 }
1420
1421 if (seqno == 0)
1422 return -ENOSPC;
1423
1424 ret = intel_ring_wait_seqno(ring, seqno);
1425 if (ret)
1426 return ret;
1427
1428 if (WARN_ON(ring->last_retired_head == -1))
1429 return -ENOSPC;
1430
1431 ring->head = ring->last_retired_head;
1432 ring->last_retired_head = -1;
1433 ring->space = ring_space(ring);
1434 if (WARN_ON(ring->space < n))
1435 return -ENOSPC;
1436
1437 return 0;
1438}
1439
Chris Wilson3e960502012-11-27 16:22:54 +00001440static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001441{
Chris Wilson78501ea2010-10-27 12:18:21 +01001442 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001444 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001445 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001446
Chris Wilsona71d8d92012-02-15 11:25:36 +00001447 ret = intel_ring_wait_request(ring, n);
1448 if (ret != -ENOSPC)
1449 return ret;
1450
Chris Wilsondb53a302011-02-03 11:57:46 +00001451 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001452 /* With GEM the hangcheck timer should kick us out of the loop,
1453 * leaving it early runs the risk of corrupting GEM state (due
1454 * to running on almost untested codepaths). But on resume
1455 * timers don't work yet, so prevent a complete hang in that
1456 * case by choosing an insanely large timeout. */
1457 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001458
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001459 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001460 ring->head = I915_READ_HEAD(ring);
1461 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001463 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001464 return 0;
1465 }
1466
1467 if (dev->primary->master) {
1468 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1469 if (master_priv->sarea_priv)
1470 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1471 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001472
Chris Wilsone60a0b12010-10-13 10:09:14 +01001473 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001474
Daniel Vetter33196de2012-11-14 17:14:05 +01001475 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1476 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001477 if (ret)
1478 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001479 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001480 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001481 return -EBUSY;
1482}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001483
Chris Wilson3e960502012-11-27 16:22:54 +00001484static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1485{
1486 uint32_t __iomem *virt;
1487 int rem = ring->size - ring->tail;
1488
1489 if (ring->space < rem) {
1490 int ret = ring_wait_for_space(ring, rem);
1491 if (ret)
1492 return ret;
1493 }
1494
1495 virt = ring->virtual_start + ring->tail;
1496 rem /= 4;
1497 while (rem--)
1498 iowrite32(MI_NOOP, virt++);
1499
1500 ring->tail = 0;
1501 ring->space = ring_space(ring);
1502
1503 return 0;
1504}
1505
1506int intel_ring_idle(struct intel_ring_buffer *ring)
1507{
1508 u32 seqno;
1509 int ret;
1510
1511 /* We need to add any requests required to flush the objects and ring */
1512 if (ring->outstanding_lazy_request) {
1513 ret = i915_add_request(ring, NULL, NULL);
1514 if (ret)
1515 return ret;
1516 }
1517
1518 /* Wait upon the last request to be completed */
1519 if (list_empty(&ring->request_list))
1520 return 0;
1521
1522 seqno = list_entry(ring->request_list.prev,
1523 struct drm_i915_gem_request,
1524 list)->seqno;
1525
1526 return i915_wait_seqno(ring, seqno);
1527}
1528
Chris Wilson9d7730912012-11-27 16:22:52 +00001529static int
1530intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1531{
1532 if (ring->outstanding_lazy_request)
1533 return 0;
1534
1535 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1536}
1537
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001538static int __intel_ring_begin(struct intel_ring_buffer *ring,
1539 int bytes)
1540{
1541 int ret;
1542
1543 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1544 ret = intel_wrap_ring_buffer(ring);
1545 if (unlikely(ret))
1546 return ret;
1547 }
1548
1549 if (unlikely(ring->space < bytes)) {
1550 ret = ring_wait_for_space(ring, bytes);
1551 if (unlikely(ret))
1552 return ret;
1553 }
1554
1555 ring->space -= bytes;
1556 return 0;
1557}
1558
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001559int intel_ring_begin(struct intel_ring_buffer *ring,
1560 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001561{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001562 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001563 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001564
Daniel Vetter33196de2012-11-14 17:14:05 +01001565 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1566 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001567 if (ret)
1568 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001569
Chris Wilson9d7730912012-11-27 16:22:52 +00001570 /* Preallocate the olr before touching the ring */
1571 ret = intel_ring_alloc_seqno(ring);
1572 if (ret)
1573 return ret;
1574
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001575 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001576}
1577
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001578void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001579{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001580 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001581
1582 BUG_ON(ring->outstanding_lazy_request);
1583
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001584 if (INTEL_INFO(ring->dev)->gen >= 6) {
1585 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1586 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001587 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001588
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001589 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001590 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001591}
1592
Zou Nan haid1b851f2010-05-21 09:08:57 +08001593void intel_ring_advance(struct intel_ring_buffer *ring)
1594{
Chris Wilson549f7362010-10-19 11:19:32 +01001595 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001596
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001597 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001598 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001599 return;
1600 ring->write_tail(ring, ring->tail);
1601}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001602
Akshay Joshi0206e352011-08-16 15:34:10 -04001603
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001604static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1605 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001606{
1607 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1608
1609 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001610
Chris Wilson12f55812012-07-05 17:14:01 +01001611 /* Disable notification that the ring is IDLE. The GT
1612 * will then assume that it is busy and bring it out of rc6.
1613 */
1614 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1615 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1616
1617 /* Clear the context id. Here be magic! */
1618 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1619
1620 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001621 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001622 GEN6_BSD_SLEEP_INDICATOR) == 0,
1623 50))
1624 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001625
Chris Wilson12f55812012-07-05 17:14:01 +01001626 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001627 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001628 POSTING_READ(RING_TAIL(ring->mmio_base));
1629
1630 /* Let the ring send IDLE messages to the GT again,
1631 * and so let it sleep to conserve power when idle.
1632 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001633 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001634 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001635}
1636
Ben Widawskyea251322013-05-28 19:22:21 -07001637static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1638 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001639{
Chris Wilson71a77e02011-02-02 12:13:49 +00001640 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001641 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001642
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001643 ret = intel_ring_begin(ring, 4);
1644 if (ret)
1645 return ret;
1646
Chris Wilson71a77e02011-02-02 12:13:49 +00001647 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001648 /*
1649 * Bspec vol 1c.5 - video engine command streamer:
1650 * "If ENABLED, all TLBs will be invalidated once the flush
1651 * operation is complete. This bit is only valid when the
1652 * Post-Sync Operation field is a value of 1h or 3h."
1653 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001654 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001655 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1656 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001657 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001658 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001659 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001660 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001661 intel_ring_advance(ring);
1662 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001663}
1664
1665static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001666hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1667 u32 offset, u32 len,
1668 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001669{
Akshay Joshi0206e352011-08-16 15:34:10 -04001670 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001671
Akshay Joshi0206e352011-08-16 15:34:10 -04001672 ret = intel_ring_begin(ring, 2);
1673 if (ret)
1674 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001675
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001676 intel_ring_emit(ring,
1677 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1678 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1679 /* bit0-7 is the length on GEN6+ */
1680 intel_ring_emit(ring, offset);
1681 intel_ring_advance(ring);
1682
1683 return 0;
1684}
1685
1686static int
1687gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1688 u32 offset, u32 len,
1689 unsigned flags)
1690{
1691 int ret;
1692
1693 ret = intel_ring_begin(ring, 2);
1694 if (ret)
1695 return ret;
1696
1697 intel_ring_emit(ring,
1698 MI_BATCH_BUFFER_START |
1699 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001700 /* bit0-7 is the length on GEN6+ */
1701 intel_ring_emit(ring, offset);
1702 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001703
Akshay Joshi0206e352011-08-16 15:34:10 -04001704 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001705}
1706
Chris Wilson549f7362010-10-19 11:19:32 +01001707/* Blitter support (SandyBridge+) */
1708
Ben Widawskyea251322013-05-28 19:22:21 -07001709static int gen6_ring_flush(struct intel_ring_buffer *ring,
1710 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001711{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001712 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001713 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001714 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001715
Daniel Vetter6a233c72011-12-14 13:57:07 +01001716 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001717 if (ret)
1718 return ret;
1719
Chris Wilson71a77e02011-02-02 12:13:49 +00001720 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001721 /*
1722 * Bspec vol 1c.3 - blitter engine command streamer:
1723 * "If ENABLED, all TLBs will be invalidated once the flush
1724 * operation is complete. This bit is only valid when the
1725 * Post-Sync Operation field is a value of 1h or 3h."
1726 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001727 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001728 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001729 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001730 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001731 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001732 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001733 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001734 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001735
1736 if (IS_GEN7(dev) && flush)
1737 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1738
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001739 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001740}
1741
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001742int intel_init_render_ring_buffer(struct drm_device *dev)
1743{
1744 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001745 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001746
Daniel Vetter59465b52012-04-11 22:12:48 +02001747 ring->name = "render ring";
1748 ring->id = RCS;
1749 ring->mmio_base = RENDER_RING_BASE;
1750
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001751 if (INTEL_INFO(dev)->gen >= 6) {
1752 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001753 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001754 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001755 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001756 ring->irq_get = gen6_ring_get_irq;
1757 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001758 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001759 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001760 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001761 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001762 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1763 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1764 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001765 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001766 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1767 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1768 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001769 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001770 } else if (IS_GEN5(dev)) {
1771 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001772 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001773 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001774 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001775 ring->irq_get = gen5_ring_get_irq;
1776 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001777 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1778 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001779 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001780 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001781 if (INTEL_INFO(dev)->gen < 4)
1782 ring->flush = gen2_render_ring_flush;
1783 else
1784 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001785 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001786 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001787 if (IS_GEN2(dev)) {
1788 ring->irq_get = i8xx_ring_get_irq;
1789 ring->irq_put = i8xx_ring_put_irq;
1790 } else {
1791 ring->irq_get = i9xx_ring_get_irq;
1792 ring->irq_put = i9xx_ring_put_irq;
1793 }
Daniel Vettere3670312012-04-11 22:12:53 +02001794 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001795 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001796 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001797 if (IS_HASWELL(dev))
1798 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1799 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001800 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1801 else if (INTEL_INFO(dev)->gen >= 4)
1802 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1803 else if (IS_I830(dev) || IS_845G(dev))
1804 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1805 else
1806 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001807 ring->init = init_render_ring;
1808 ring->cleanup = render_ring_cleanup;
1809
Daniel Vetterb45305f2012-12-17 16:21:27 +01001810 /* Workaround batchbuffer to combat CS tlb bug. */
1811 if (HAS_BROKEN_CS_TLB(dev)) {
1812 struct drm_i915_gem_object *obj;
1813 int ret;
1814
1815 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1816 if (obj == NULL) {
1817 DRM_ERROR("Failed to allocate batch bo\n");
1818 return -ENOMEM;
1819 }
1820
1821 ret = i915_gem_object_pin(obj, 0, true, false);
1822 if (ret != 0) {
1823 drm_gem_object_unreference(&obj->base);
1824 DRM_ERROR("Failed to ping batch bo\n");
1825 return ret;
1826 }
1827
1828 ring->private = obj;
1829 }
1830
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001831 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001832}
1833
Chris Wilsone8616b62011-01-20 09:57:11 +00001834int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1835{
1836 drm_i915_private_t *dev_priv = dev->dev_private;
1837 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001838 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001839
Daniel Vetter59465b52012-04-11 22:12:48 +02001840 ring->name = "render ring";
1841 ring->id = RCS;
1842 ring->mmio_base = RENDER_RING_BASE;
1843
Chris Wilsone8616b62011-01-20 09:57:11 +00001844 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001845 /* non-kms not supported on gen6+ */
1846 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001847 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001848
1849 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1850 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1851 * the special gen5 functions. */
1852 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001853 if (INTEL_INFO(dev)->gen < 4)
1854 ring->flush = gen2_render_ring_flush;
1855 else
1856 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001857 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001858 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001859 if (IS_GEN2(dev)) {
1860 ring->irq_get = i8xx_ring_get_irq;
1861 ring->irq_put = i8xx_ring_put_irq;
1862 } else {
1863 ring->irq_get = i9xx_ring_get_irq;
1864 ring->irq_put = i9xx_ring_put_irq;
1865 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001866 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001867 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001868 if (INTEL_INFO(dev)->gen >= 4)
1869 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1870 else if (IS_I830(dev) || IS_845G(dev))
1871 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1872 else
1873 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001874 ring->init = init_render_ring;
1875 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001876
1877 ring->dev = dev;
1878 INIT_LIST_HEAD(&ring->active_list);
1879 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001880
1881 ring->size = size;
1882 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001883 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001884 ring->effective_size -= 128;
1885
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001886 ring->virtual_start = ioremap_wc(start, size);
1887 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001888 DRM_ERROR("can not ioremap virtual address for"
1889 " ring buffer\n");
1890 return -ENOMEM;
1891 }
1892
Chris Wilson6b8294a2012-11-16 11:43:20 +00001893 if (!I915_NEED_GFX_HWS(dev)) {
1894 ret = init_phys_hws_pga(ring);
1895 if (ret)
1896 return ret;
1897 }
1898
Chris Wilsone8616b62011-01-20 09:57:11 +00001899 return 0;
1900}
1901
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001902int intel_init_bsd_ring_buffer(struct drm_device *dev)
1903{
1904 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001905 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001906
Daniel Vetter58fa3832012-04-11 22:12:49 +02001907 ring->name = "bsd ring";
1908 ring->id = VCS;
1909
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001910 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001911 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1912 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001913 /* gen6 bsd needs a special wa for tail updates */
1914 if (IS_GEN6(dev))
1915 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001916 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001917 ring->add_request = gen6_add_request;
1918 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001919 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001920 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001921 ring->irq_get = gen6_ring_get_irq;
1922 ring->irq_put = gen6_ring_put_irq;
1923 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001924 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001925 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
1926 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1927 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001928 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001929 ring->signal_mbox[RCS] = GEN6_RVSYNC;
1930 ring->signal_mbox[VCS] = GEN6_NOSYNC;
1931 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001932 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001933 } else {
1934 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001935 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001936 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001937 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001938 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001939 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07001940 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001941 ring->irq_get = gen5_ring_get_irq;
1942 ring->irq_put = gen5_ring_put_irq;
1943 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001944 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001945 ring->irq_get = i9xx_ring_get_irq;
1946 ring->irq_put = i9xx_ring_put_irq;
1947 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001948 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001949 }
1950 ring->init = init_ring_common;
1951
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001952 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001953}
Chris Wilson549f7362010-10-19 11:19:32 +01001954
1955int intel_init_blt_ring_buffer(struct drm_device *dev)
1956{
1957 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001958 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001959
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001960 ring->name = "blitter ring";
1961 ring->id = BCS;
1962
1963 ring->mmio_base = BLT_RING_BASE;
1964 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001965 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001966 ring->add_request = gen6_add_request;
1967 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001968 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001969 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001970 ring->irq_get = gen6_ring_get_irq;
1971 ring->irq_put = gen6_ring_put_irq;
1972 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001973 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001974 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
1975 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
1976 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07001977 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001978 ring->signal_mbox[RCS] = GEN6_RBSYNC;
1979 ring->signal_mbox[VCS] = GEN6_VBSYNC;
1980 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001981 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001982 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001983
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001984 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001985}
Chris Wilsona7b97612012-07-20 12:41:08 +01001986
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001987int intel_init_vebox_ring_buffer(struct drm_device *dev)
1988{
1989 drm_i915_private_t *dev_priv = dev->dev_private;
1990 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
1991
1992 ring->name = "video enhancement ring";
1993 ring->id = VECS;
1994
1995 ring->mmio_base = VEBOX_RING_BASE;
1996 ring->write_tail = ring_write_tail;
1997 ring->flush = gen6_ring_flush;
1998 ring->add_request = gen6_add_request;
1999 ring->get_seqno = gen6_ring_get_seqno;
2000 ring->set_seqno = ring_set_seqno;
Ben Widawsky12638c52013-05-28 19:22:31 -07002001 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
2002 PM_VEBOX_CS_ERROR_INTERRUPT;
Ben Widawskya19d2932013-05-28 19:22:30 -07002003 ring->irq_get = hsw_vebox_get_irq;
2004 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002005 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2006 ring->sync_to = gen6_ring_sync;
2007 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2008 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2009 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2010 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2011 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2012 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2013 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2014 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2015 ring->init = init_ring_common;
2016
2017 return intel_init_ring_buffer(dev, ring);
2018}
2019
Chris Wilsona7b97612012-07-20 12:41:08 +01002020int
2021intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2022{
2023 int ret;
2024
2025 if (!ring->gpu_caches_dirty)
2026 return 0;
2027
2028 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2029 if (ret)
2030 return ret;
2031
2032 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2033
2034 ring->gpu_caches_dirty = false;
2035 return 0;
2036}
2037
2038int
2039intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2040{
2041 uint32_t flush_domains;
2042 int ret;
2043
2044 flush_domains = 0;
2045 if (ring->gpu_caches_dirty)
2046 flush_domains = I915_GEM_GPU_DOMAINS;
2047
2048 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2049 if (ret)
2050 return ret;
2051
2052 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2053
2054 ring->gpu_caches_dirty = false;
2055 return 0;
2056}