blob: 90363a8b15db549baf41e60856b565a3f864433c [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010053#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020056#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070061module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070065module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070069module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070MODULE_PARM_DESC(phyaddr, "Physical device address");
71
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010072#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010073#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070074
75static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070076module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
78
79static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070080module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070081MODULE_PARM_DESC(pause, "Flow Control Pause Time");
82
83#define TC_DEFAULT 64
84static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070085module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070086MODULE_PARM_DESC(tc, "DMA threshold control value");
87
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010088#define DEFAULT_BUFSIZE 1536
89static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070090module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091MODULE_PARM_DESC(buf_sz, "DMA buffer size");
92
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010093#define STMMAC_RX_COPYBREAK 256
94
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070095static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
96 NETIF_MSG_LINK | NETIF_MSG_IFUP |
97 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
98
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000099#define STMMAC_DEFAULT_LPI_TIMER 1000
100static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700101module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200103#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104
Pavel Machek22d3efe2016-11-28 12:55:59 +0100105/* By default the driver will use the ring mode to manage tx and rx descriptors,
106 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000107 */
108static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700109module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100114#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000115static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700116static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000117#endif
118
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000119#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
120
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700121/**
122 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100123 * Description: it checks the driver parameters and set a default in case of
124 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125 */
126static void stmmac_verify_args(void)
127{
128 if (unlikely(watchdog < 0))
129 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100130 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
131 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700132 if (unlikely(flow_ctrl > 1))
133 flow_ctrl = FLOW_AUTO;
134 else if (likely(flow_ctrl < 0))
135 flow_ctrl = FLOW_OFF;
136 if (unlikely((pause < 0) || (pause > 0xffff)))
137 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000138 if (eee_timer < 0)
139 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700140}
141
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000142/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100143 * stmmac_disable_all_queues - Disable all queues
144 * @priv: driver private structure
145 */
146static void stmmac_disable_all_queues(struct stmmac_priv *priv)
147{
148 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
149 u32 queue;
150
151 for (queue = 0; queue < rx_queues_cnt; queue++) {
152 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
153
154 napi_disable(&rx_q->napi);
155 }
156}
157
158/**
159 * stmmac_enable_all_queues - Enable all queues
160 * @priv: driver private structure
161 */
162static void stmmac_enable_all_queues(struct stmmac_priv *priv)
163{
164 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
165 u32 queue;
166
167 for (queue = 0; queue < rx_queues_cnt; queue++) {
168 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
169
170 napi_enable(&rx_q->napi);
171 }
172}
173
174/**
175 * stmmac_stop_all_queues - Stop all queues
176 * @priv: driver private structure
177 */
178static void stmmac_stop_all_queues(struct stmmac_priv *priv)
179{
180 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
181 u32 queue;
182
183 for (queue = 0; queue < tx_queues_cnt; queue++)
184 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
185}
186
187/**
188 * stmmac_start_all_queues - Start all queues
189 * @priv: driver private structure
190 */
191static void stmmac_start_all_queues(struct stmmac_priv *priv)
192{
193 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
194 u32 queue;
195
196 for (queue = 0; queue < tx_queues_cnt; queue++)
197 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
198}
199
Jose Abreu34877a12018-03-29 10:40:18 +0100200static void stmmac_service_event_schedule(struct stmmac_priv *priv)
201{
202 if (!test_bit(STMMAC_DOWN, &priv->state) &&
203 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
204 queue_work(priv->wq, &priv->service_task);
205}
206
207static void stmmac_global_err(struct stmmac_priv *priv)
208{
209 netif_carrier_off(priv->dev);
210 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
211 stmmac_service_event_schedule(priv);
212}
213
Joao Pintoc22a3f42017-04-06 09:49:11 +0100214/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000215 * stmmac_clk_csr_set - dynamically set the MDC clock
216 * @priv: driver private structure
217 * Description: this is to dynamically set the MDC clock according to the csr
218 * clock input.
219 * Note:
220 * If a specific clk_csr value is passed from the platform
221 * this means that the CSR Clock Range selection cannot be
222 * changed at run-time and it is fixed (as reported in the driver
223 * documentation). Viceversa the driver will try to set the MDC
224 * clock dynamically according to the actual clock input.
225 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000226static void stmmac_clk_csr_set(struct stmmac_priv *priv)
227{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000228 u32 clk_rate;
229
jpintof573c0b2017-01-09 12:35:09 +0000230 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000231
232 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000233 * for all other cases except for the below mentioned ones.
234 * For values higher than the IEEE 802.3 specified frequency
235 * we can not estimate the proper divider as it is not known
236 * the frequency of clk_csr_i. So we do not change the default
237 * divider.
238 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000239 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
240 if (clk_rate < CSR_F_35M)
241 priv->clk_csr = STMMAC_CSR_20_35M;
242 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
243 priv->clk_csr = STMMAC_CSR_35_60M;
244 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
245 priv->clk_csr = STMMAC_CSR_60_100M;
246 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
247 priv->clk_csr = STMMAC_CSR_100_150M;
248 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
249 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800250 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000251 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000252 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200253
254 if (priv->plat->has_sun8i) {
255 if (clk_rate > 160000000)
256 priv->clk_csr = 0x03;
257 else if (clk_rate > 80000000)
258 priv->clk_csr = 0x02;
259 else if (clk_rate > 40000000)
260 priv->clk_csr = 0x01;
261 else
262 priv->clk_csr = 0;
263 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000264}
265
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700266static void print_pkt(unsigned char *buf, int len)
267{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200268 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
269 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700270}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271
Joao Pintoce736782017-04-06 09:49:10 +0100272static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700273{
Joao Pintoce736782017-04-06 09:49:10 +0100274 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100275 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276
Joao Pintoce736782017-04-06 09:49:10 +0100277 if (tx_q->dirty_tx > tx_q->cur_tx)
278 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279 else
Joao Pintoce736782017-04-06 09:49:10 +0100280 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100281
282 return avail;
283}
284
Joao Pinto54139cf2017-04-06 09:49:09 +0100285/**
286 * stmmac_rx_dirty - Get RX queue dirty
287 * @priv: driver private structure
288 * @queue: RX queue index
289 */
290static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100291{
Joao Pinto54139cf2017-04-06 09:49:09 +0100292 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100293 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100294
Joao Pinto54139cf2017-04-06 09:49:09 +0100295 if (rx_q->dirty_rx <= rx_q->cur_rx)
296 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100297 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100298 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100299
300 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100306 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000307 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000308 */
309static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
310{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200311 struct net_device *ndev = priv->dev;
312 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000313
314 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000315 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000316}
317
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000318/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100319 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000320 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100321 * Description: this function is to verify and enter in LPI mode in case of
322 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000323 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
325{
Joao Pintoce736782017-04-06 09:49:10 +0100326 u32 tx_cnt = priv->plat->tx_queues_to_use;
327 u32 queue;
328
329 /* check if all TX queues have the work finished */
330 for (queue = 0; queue < tx_cnt; queue++) {
331 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
332
333 if (tx_q->dirty_tx != tx_q->cur_tx)
334 return; /* still unfinished work */
335 }
336
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100338 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100339 stmmac_set_eee_mode(priv, priv->hw,
340 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000341}
342
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000343/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
346 * Description: this function is to exit and disable EEE in case of
347 * LPI state is true. This is called by the xmit.
348 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349void stmmac_disable_eee_mode(struct stmmac_priv *priv)
350{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100351 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 del_timer_sync(&priv->eee_ctrl_timer);
353 priv->tx_path_in_lpi_mode = false;
354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000358 * @arg : data hook
359 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000360 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000361 * then MAC Transmitter can be moved to LPI state.
362 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700363static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000364{
Kees Cooke99e88a2017-10-16 14:43:17 -0700365 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000366
367 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200368 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000369}
370
371/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100372 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000373 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000374 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100375 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
376 * can also manage EEE, this function enable the LPI state and start related
377 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 */
379bool stmmac_eee_init(struct stmmac_priv *priv)
380{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200381 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100382 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100383 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 bool ret = false;
385
Jerome Brunet879626e2018-01-03 16:46:29 +0100386 if ((interface != PHY_INTERFACE_MODE_MII) &&
387 (interface != PHY_INTERFACE_MODE_GMII) &&
388 !phy_interface_mode_is_rgmii(interface))
389 goto out;
390
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 /* Using PCS we cannot dial with the phy registers at this stage
392 * so we do not support extra feature like EEE.
393 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200394 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
395 (priv->hw->pcs == STMMAC_PCS_TBI) ||
396 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200397 goto out;
398
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000399 /* MAC core supports the EEE feature. */
400 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000402
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100403 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100405 /* To manage at run-time if the EEE cannot be supported
406 * anymore (for example because the lp caps have been
407 * changed).
408 * In that case the driver disable own timers.
409 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100410 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100412 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100413 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100414 stmmac_set_eee_timer(priv, priv->hw, 0,
415 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100416 }
417 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100418 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100419 goto out;
420 }
421 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100422 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200423 if (!priv->eee_active) {
424 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700425 timer_setup(&priv->eee_ctrl_timer,
426 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530427 mod_timer(&priv->eee_ctrl_timer,
428 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000429
Jose Abreuc10d4c82018-04-16 16:08:14 +0100430 stmmac_set_eee_timer(priv, priv->hw,
431 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200432 }
433 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100434 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000435
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100437 spin_unlock_irqrestore(&priv->lock, flags);
438
LABBE Corentin38ddc592016-11-16 20:09:39 +0100439 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000440 }
441out:
442 return ret;
443}
444
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100445/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000446 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100447 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 * @skb : the socket buffer
449 * Description :
450 * This function will read timestamp from the descriptor & pass it to stack.
451 * and also perform some sanity checks.
452 */
453static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455{
456 struct skb_shared_hwtstamps shhwtstamp;
457 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 if (!priv->hwts_tx_en)
460 return;
461
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000462 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800463 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return;
465
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100467 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100468 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100469 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
472 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473
Mario Molitor33d4c482017-06-08 23:03:09 +0200474 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100475 /* pass tstamp to stack */
476 skb_tstamp_tx(skb, &shhwtstamp);
477 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 return;
480}
481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100482/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000483 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 * @p : descriptor pointer
485 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 * @skb : the socket buffer
487 * Description :
488 * This function will read received packet's timestamp from the descriptor
489 * and pass it to stack. It also perform some sanity checks.
490 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100491static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
492 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493{
494 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100495 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497
498 if (!priv->hwts_rx_en)
499 return;
Jose Abreu98870942017-10-20 14:37:35 +0100500 /* For GMAC4, the valid timestamp is from CTX next desc. */
501 if (priv->plat->has_gmac4)
502 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100504 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100505 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
506 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200507 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100508 shhwtstamp = skb_hwtstamps(skb);
509 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
510 shhwtstamp->hwtstamp = ns_to_ktime(ns);
511 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200512 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514}
515
516/**
517 * stmmac_hwtstamp_ioctl - control hardware timestamping.
518 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100519 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 * a proprietary structure used to pass information to the driver.
521 * Description:
522 * This function configures the MAC to enable/disable both outgoing(TX)
523 * and incoming(RX) packets time stamping based on user input.
524 * Return Value:
525 * 0 on success and an appropriate -ve integer on failure.
526 */
527static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
528{
529 struct stmmac_priv *priv = netdev_priv(dev);
530 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200531 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 u64 temp = 0;
533 u32 ptp_v2 = 0;
534 u32 tstamp_all = 0;
535 u32 ptp_over_ipv4_udp = 0;
536 u32 ptp_over_ipv6_udp = 0;
537 u32 ptp_over_ethernet = 0;
538 u32 snap_type_sel = 0;
539 u32 ts_master_en = 0;
540 u32 ts_event_en = 0;
541 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800542 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543
544 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
545 netdev_alert(priv->dev, "No support for HW time stamping\n");
546 priv->hwts_tx_en = 0;
547 priv->hwts_rx_en = 0;
548
549 return -EOPNOTSUPP;
550 }
551
552 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 return -EFAULT;
555
LABBE Corentin38ddc592016-11-16 20:09:39 +0100556 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
557 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558
559 /* reserved for future extensions */
560 if (config.flags)
561 return -EINVAL;
562
Ben Hutchings5f3da322013-11-14 00:43:41 +0000563 if (config.tx_type != HWTSTAMP_TX_OFF &&
564 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566
567 if (priv->adv_ts) {
568 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_NONE;
572 break;
573
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000575 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
577 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200578 if (priv->plat->has_gmac4)
579 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
580 else
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
590 /* take time stamp for SYNC messages only */
591 ts_event_en = PTP_TCR_TSEVNTENA;
592
593 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
594 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
595 break;
596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
600 /* take time stamp for Delay_Req messages only */
601 ts_master_en = PTP_TCR_TSMSTRENA;
602 ts_event_en = PTP_TCR_TSEVNTENA;
603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200613 if (priv->plat->has_gmac4)
614 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
615 else
616 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617
618 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
619 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 break;
632
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000634 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
636 ptp_v2 = PTP_TCR_TSVER2ENA;
637 /* take time stamp for Delay_Req messages only */
638 ts_master_en = PTP_TCR_TSMSTRENA;
639 ts_event_en = PTP_TCR_TSEVNTENA;
640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 break;
644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000646 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
648 ptp_v2 = PTP_TCR_TSVER2ENA;
649 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200650 if (priv->plat->has_gmac4)
651 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
652 else
653 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654
655 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
656 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
657 ptp_over_ethernet = PTP_TCR_TSIPENA;
658 break;
659
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000661 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
663 ptp_v2 = PTP_TCR_TSVER2ENA;
664 /* take time stamp for SYNC messages only */
665 ts_event_en = PTP_TCR_TSEVNTENA;
666
667 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
668 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
669 ptp_over_ethernet = PTP_TCR_TSIPENA;
670 break;
671
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
675 ptp_v2 = PTP_TCR_TSVER2ENA;
676 /* take time stamp for Delay_Req messages only */
677 ts_master_en = PTP_TCR_TSMSTRENA;
678 ts_event_en = PTP_TCR_TSEVNTENA;
679
680 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
681 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
682 ptp_over_ethernet = PTP_TCR_TSIPENA;
683 break;
684
Miroslav Lichvare3412572017-05-19 17:52:36 +0200685 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000686 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000687 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688 config.rx_filter = HWTSTAMP_FILTER_ALL;
689 tstamp_all = PTP_TCR_TSENALL;
690 break;
691
692 default:
693 return -ERANGE;
694 }
695 } else {
696 switch (config.rx_filter) {
697 case HWTSTAMP_FILTER_NONE:
698 config.rx_filter = HWTSTAMP_FILTER_NONE;
699 break;
700 default:
701 /* PTP v1, UDP, any kind of event packet */
702 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
703 break;
704 }
705 }
706 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000707 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708
709 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100710 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000711 else {
712 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000713 tstamp_all | ptp_v2 | ptp_over_ethernet |
714 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
715 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100716 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000717
718 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100719 stmmac_config_sub_second_increment(priv,
720 priv->ptpaddr, priv->plat->clk_ptp_rate,
721 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800722 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000723
724 /* calculate default added value:
725 * formula is :
726 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800727 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000728 */
Phil Reid19d857c2015-12-14 11:32:01 +0800729 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000730 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100731 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000732
733 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200734 ktime_get_real_ts64(&now);
735
736 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100737 stmmac_init_systime(priv, priv->ptpaddr,
738 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000739 }
740
741 return copy_to_user(ifr->ifr_data, &config,
742 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
743}
744
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000745/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100746 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000747 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100748 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000749 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100750 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000751 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000752static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000753{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000754 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
755 return -EOPNOTSUPP;
756
Vince Bridgers7cd01392013-12-20 11:19:34 -0600757 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200758 /* Check if adv_ts can be enabled for dwmac 4.x core */
759 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
760 priv->adv_ts = 1;
761 /* Dwmac 3.x core with extend_desc can support adv_ts */
762 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600763 priv->adv_ts = 1;
764
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200765 if (priv->dma_cap.time_stamp)
766 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600767
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200768 if (priv->adv_ts)
769 netdev_info(priv->dev,
770 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000771
772 priv->hw->ptp = &stmmac_ptp;
773 priv->hwts_tx_en = 0;
774 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000775
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200776 stmmac_ptp_register(priv);
777
778 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000779}
780
781static void stmmac_release_ptp(struct stmmac_priv *priv)
782{
jpintof573c0b2017-01-09 12:35:09 +0000783 if (priv->plat->clk_ptp_ref)
784 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000785 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000786}
787
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700788/**
Joao Pinto29feff32017-03-10 18:24:56 +0000789 * stmmac_mac_flow_ctrl - Configure flow control in all queues
790 * @priv: driver private structure
791 * Description: It is used for configuring the flow control in all queues
792 */
793static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
794{
795 u32 tx_cnt = priv->plat->tx_queues_to_use;
796
Jose Abreuc10d4c82018-04-16 16:08:14 +0100797 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
798 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000799}
800
801/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100802 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100804 * Description: this is the helper called by the physical abstraction layer
805 * drivers to communicate the phy link status. According the speed and duplex
806 * this driver can invoke registered glue-logic as well.
807 * It also invoke the eee initialization because it could happen when switch
808 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 */
810static void stmmac_adjust_link(struct net_device *dev)
811{
812 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200813 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100817 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 return;
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000823 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824
825 /* Now we make sure that we can be in full duplex mode.
826 * If not, we operate in half-duplex mode. */
827 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200828 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200829 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000830 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 priv->oldduplex = phydev->duplex;
834 }
835 /* Flow Control operation */
836 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000837 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
839 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200840 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200841 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200843 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200844 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200846 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200847 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100848 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200849 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200850 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 break;
852 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100853 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100854 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100855 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 break;
857 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100858 if (phydev->speed != SPEED_UNKNOWN)
859 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 priv->speed = phydev->speed;
861 }
862
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000863 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864
865 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200866 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200867 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 }
869 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200870 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200871 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100872 priv->speed = SPEED_UNKNOWN;
873 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 }
875
876 if (new_state && netif_msg_link(priv))
877 phy_print_status(phydev);
878
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100879 spin_unlock_irqrestore(&priv->lock, flags);
880
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200881 if (phydev->is_pseudo_fixed_link)
882 /* Stop PHY layer to call the hook to adjust the link in case
883 * of a switch is attached to the stmmac driver.
884 */
885 phydev->irq = PHY_IGNORE_INTERRUPT;
886 else
887 /* At this stage, init the EEE if supported.
888 * Never called in case of fixed_link.
889 */
890 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891}
892
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000893/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100894 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895 * @priv: driver private structure
896 * Description: this is to verify if the HW supports the PCS.
897 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
898 * configured for the TBI, RTBI, or SGMII PHY interface.
899 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000900static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
901{
902 int interface = priv->plat->interface;
903
904 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900905 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
906 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100909 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200910 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900911 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100912 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200913 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000914 }
915 }
916}
917
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918/**
919 * stmmac_init_phy - PHY initialization
920 * @dev: net device structure
921 * Description: it initializes the driver's PHY state, and attaches the PHY
922 * to the mac driver.
923 * Return value:
924 * 0 on success
925 */
926static int stmmac_init_phy(struct net_device *dev)
927{
928 struct stmmac_priv *priv = netdev_priv(dev);
929 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000930 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000931 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000932 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000933 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200934 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100935 priv->speed = SPEED_UNKNOWN;
936 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700938 if (priv->plat->phy_node) {
939 phydev = of_phy_connect(dev, priv->plat->phy_node,
940 &stmmac_adjust_link, 0, interface);
941 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200942 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
943 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000944
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700945 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
946 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100947 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100948 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700949
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700950 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
951 interface);
952 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300954 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100955 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300956 if (!phydev)
957 return -ENODEV;
958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 return PTR_ERR(phydev);
960 }
961
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000962 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000963 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000964 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200965 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000966 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
967 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700969 /*
970 * Broken HW is sometimes missing the pull-up resistor on the
971 * MDIO line, which results in reads to non-existent devices returning
972 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
973 * device as well.
974 * Note: phydev->phy_id is the result of reading the UID PHY registers.
975 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700976 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700977 phy_disconnect(phydev);
978 return -ENODEV;
979 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100980
Florian Fainellic51e4242016-11-13 17:50:35 -0800981 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
982 * subsequent PHY polling, make sure we force a link transition if
983 * we have a UP/DOWN/UP transition
984 */
985 if (phydev->is_pseudo_fixed_link)
986 phydev->irq = PHY_POLL;
987
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100988 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700989 return 0;
990}
991
Joao Pinto71fedb02017-04-06 09:49:08 +0100992static void stmmac_display_rx_rings(struct stmmac_priv *priv)
993{
Joao Pinto54139cf2017-04-06 09:49:09 +0100994 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100995 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100996 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100997
Joao Pinto54139cf2017-04-06 09:49:09 +0100998 /* Display RX rings */
999 for (queue = 0; queue < rx_cnt; queue++) {
1000 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001001
Joao Pinto54139cf2017-04-06 09:49:09 +01001002 pr_info("\tRX Queue %u rings\n", queue);
1003
1004 if (priv->extend_desc)
1005 head_rx = (void *)rx_q->dma_erx;
1006 else
1007 head_rx = (void *)rx_q->dma_rx;
1008
1009 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001010 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001011 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001012}
1013
1014static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1015{
Joao Pintoce736782017-04-06 09:49:10 +01001016 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001017 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001018 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001019
Joao Pintoce736782017-04-06 09:49:10 +01001020 /* Display TX rings */
1021 for (queue = 0; queue < tx_cnt; queue++) {
1022 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001023
Joao Pintoce736782017-04-06 09:49:10 +01001024 pr_info("\tTX Queue %d rings\n", queue);
1025
1026 if (priv->extend_desc)
1027 head_tx = (void *)tx_q->dma_etx;
1028 else
1029 head_tx = (void *)tx_q->dma_tx;
1030
Jose Abreu42de0472018-04-16 16:08:12 +01001031 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001032 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001033}
1034
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001035static void stmmac_display_rings(struct stmmac_priv *priv)
1036{
Joao Pinto71fedb02017-04-06 09:49:08 +01001037 /* Display RX ring */
1038 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001039
Joao Pinto71fedb02017-04-06 09:49:08 +01001040 /* Display TX ring */
1041 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042}
1043
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044static int stmmac_set_bfsize(int mtu, int bufsize)
1045{
1046 int ret = bufsize;
1047
1048 if (mtu >= BUF_SIZE_4KiB)
1049 ret = BUF_SIZE_8KiB;
1050 else if (mtu >= BUF_SIZE_2KiB)
1051 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001052 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001053 ret = BUF_SIZE_2KiB;
1054 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001055 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001056
1057 return ret;
1058}
1059
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001060/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001061 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001062 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001063 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001064 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001065 * in case of both basic and extended descriptors are used.
1066 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001067static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068{
Joao Pinto54139cf2017-04-06 09:49:09 +01001069 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001070 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001073 for (i = 0; i < DMA_RX_SIZE; i++)
1074 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001075 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1076 priv->use_riwt, priv->mode,
1077 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001078 else
Jose Abreu42de0472018-04-16 16:08:12 +01001079 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1080 priv->use_riwt, priv->mode,
1081 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001082}
1083
1084/**
1085 * stmmac_clear_tx_descriptors - clear tx descriptors
1086 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001087 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001088 * Description: this function is called to clear the TX descriptors
1089 * in case of both basic and extended descriptors are used.
1090 */
Joao Pintoce736782017-04-06 09:49:10 +01001091static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001092{
Joao Pintoce736782017-04-06 09:49:10 +01001093 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001094 int i;
1095
1096 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001097 for (i = 0; i < DMA_TX_SIZE; i++)
1098 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001099 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1100 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001101 else
Jose Abreu42de0472018-04-16 16:08:12 +01001102 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1103 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104}
1105
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001106/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 * stmmac_clear_descriptors - clear descriptors
1108 * @priv: driver private structure
1109 * Description: this function is called to clear the TX and RX descriptors
1110 * in case of both basic and extended descriptors are used.
1111 */
1112static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1113{
Joao Pinto54139cf2017-04-06 09:49:09 +01001114 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001115 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 u32 queue;
1117
Joao Pinto71fedb02017-04-06 09:49:08 +01001118 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001119 for (queue = 0; queue < rx_queue_cnt; queue++)
1120 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001121
1122 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001123 for (queue = 0; queue < tx_queue_cnt; queue++)
1124 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001125}
1126
1127/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001128 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1129 * @priv: driver private structure
1130 * @p: descriptor pointer
1131 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001132 * @flags: gfp flag
1133 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001134 * Description: this function is called to allocate a receive buffer, perform
1135 * the DMA mapping and init the descriptor.
1136 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139{
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141 struct sk_buff *skb;
1142
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301143 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001145 netdev_err(priv->dev,
1146 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001147 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 rx_q->rx_skbuff[i] = skb;
1150 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151 priv->dma_buf_sz,
1152 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001153 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001154 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001155 dev_kfree_skb_any(skb);
1156 return -EINVAL;
1157 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001158
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001159 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001160 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001161 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001162 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001163
Jose Abreu2c520b12018-04-16 16:08:16 +01001164 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1165 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001166
1167 return 0;
1168}
1169
Joao Pinto71fedb02017-04-06 09:49:08 +01001170/**
1171 * stmmac_free_rx_buffer - free RX dma buffers
1172 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001173 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001174 * @i: buffer index.
1175 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001176static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001177{
Joao Pinto54139cf2017-04-06 09:49:09 +01001178 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1179
1180 if (rx_q->rx_skbuff[i]) {
1181 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001182 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001183 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001184 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001185 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001186}
1187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001188/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001189 * stmmac_free_tx_buffer - free RX dma buffers
1190 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001191 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001192 * @i: buffer index.
1193 */
Joao Pintoce736782017-04-06 09:49:10 +01001194static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001195{
Joao Pintoce736782017-04-06 09:49:10 +01001196 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1197
1198 if (tx_q->tx_skbuff_dma[i].buf) {
1199 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001200 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001201 tx_q->tx_skbuff_dma[i].buf,
1202 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001203 DMA_TO_DEVICE);
1204 else
1205 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001206 tx_q->tx_skbuff_dma[i].buf,
1207 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001208 DMA_TO_DEVICE);
1209 }
1210
Joao Pintoce736782017-04-06 09:49:10 +01001211 if (tx_q->tx_skbuff[i]) {
1212 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1213 tx_q->tx_skbuff[i] = NULL;
1214 tx_q->tx_skbuff_dma[i].buf = 0;
1215 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001216 }
1217}
1218
1219/**
1220 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001221 * @dev: net device structure
1222 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001223 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001224 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001225 * modes.
1226 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001227static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001228{
1229 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001230 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001231 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001232 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001233 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001234 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235
Jose Abreu2c520b12018-04-16 16:08:16 +01001236 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1237 if (bfsize < 0)
1238 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001239
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001240 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001241 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001242
Vince Bridgers2618abb2014-01-20 05:39:01 -06001243 priv->dma_buf_sz = bfsize;
1244
Joao Pinto54139cf2017-04-06 09:49:09 +01001245 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001246 netif_dbg(priv, probe, priv->dev,
1247 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1248
Joao Pinto54139cf2017-04-06 09:49:09 +01001249 for (queue = 0; queue < rx_count; queue++) {
1250 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251
Joao Pinto54139cf2017-04-06 09:49:09 +01001252 netif_dbg(priv, probe, priv->dev,
1253 "(%s) dma_rx_phy=0x%08x\n", __func__,
1254 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001255
Joao Pinto54139cf2017-04-06 09:49:09 +01001256 for (i = 0; i < DMA_RX_SIZE; i++) {
1257 struct dma_desc *p;
1258
1259 if (priv->extend_desc)
1260 p = &((rx_q->dma_erx + i)->basic);
1261 else
1262 p = rx_q->dma_rx + i;
1263
1264 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1265 queue);
1266 if (ret)
1267 goto err_init_rx_buffers;
1268
1269 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1270 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1271 (unsigned int)rx_q->rx_skbuff_dma[i]);
1272 }
1273
1274 rx_q->cur_rx = 0;
1275 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1276
1277 stmmac_clear_rx_descriptors(priv, queue);
1278
1279 /* Setup the chained descriptor addresses */
1280 if (priv->mode == STMMAC_CHAIN_MODE) {
1281 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001282 stmmac_mode_init(priv, rx_q->dma_erx,
1283 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001284 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001285 stmmac_mode_init(priv, rx_q->dma_rx,
1286 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001287 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001288 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001289
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290 buf_sz = bfsize;
1291
Joao Pinto54139cf2017-04-06 09:49:09 +01001292 return 0;
1293
1294err_init_rx_buffers:
1295 while (queue >= 0) {
1296 while (--i >= 0)
1297 stmmac_free_rx_buffer(priv, queue, i);
1298
1299 if (queue == 0)
1300 break;
1301
1302 i = DMA_RX_SIZE;
1303 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001305
Joao Pinto71fedb02017-04-06 09:49:08 +01001306 return ret;
1307}
1308
1309/**
1310 * init_dma_tx_desc_rings - init the TX descriptor rings
1311 * @dev: net device structure.
1312 * Description: this function initializes the DMA TX descriptors
1313 * and allocates the socket buffers. It supports the chained and ring
1314 * modes.
1315 */
1316static int init_dma_tx_desc_rings(struct net_device *dev)
1317{
1318 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001319 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1320 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001321 int i;
1322
Joao Pintoce736782017-04-06 09:49:10 +01001323 for (queue = 0; queue < tx_queue_cnt; queue++) {
1324 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001325
Joao Pintoce736782017-04-06 09:49:10 +01001326 netif_dbg(priv, probe, priv->dev,
1327 "(%s) dma_tx_phy=0x%08x\n", __func__,
1328 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001329
Joao Pintoce736782017-04-06 09:49:10 +01001330 /* Setup the chained descriptor addresses */
1331 if (priv->mode == STMMAC_CHAIN_MODE) {
1332 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001333 stmmac_mode_init(priv, tx_q->dma_etx,
1334 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001335 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001336 stmmac_mode_init(priv, tx_q->dma_tx,
1337 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001338 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001339
Joao Pintoce736782017-04-06 09:49:10 +01001340 for (i = 0; i < DMA_TX_SIZE; i++) {
1341 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001342 if (priv->extend_desc)
1343 p = &((tx_q->dma_etx + i)->basic);
1344 else
1345 p = tx_q->dma_tx + i;
1346
1347 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1348 p->des0 = 0;
1349 p->des1 = 0;
1350 p->des2 = 0;
1351 p->des3 = 0;
1352 } else {
1353 p->des2 = 0;
1354 }
1355
1356 tx_q->tx_skbuff_dma[i].buf = 0;
1357 tx_q->tx_skbuff_dma[i].map_as_page = false;
1358 tx_q->tx_skbuff_dma[i].len = 0;
1359 tx_q->tx_skbuff_dma[i].last_segment = false;
1360 tx_q->tx_skbuff[i] = NULL;
1361 }
1362
1363 tx_q->dirty_tx = 0;
1364 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001365 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001366
Joao Pintoc22a3f42017-04-06 09:49:11 +01001367 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1368 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001369
Joao Pinto71fedb02017-04-06 09:49:08 +01001370 return 0;
1371}
1372
1373/**
1374 * init_dma_desc_rings - init the RX/TX descriptor rings
1375 * @dev: net device structure
1376 * @flags: gfp flag.
1377 * Description: this function initializes the DMA RX/TX descriptors
1378 * and allocates the socket buffers. It supports the chained and ring
1379 * modes.
1380 */
1381static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1382{
1383 struct stmmac_priv *priv = netdev_priv(dev);
1384 int ret;
1385
1386 ret = init_dma_rx_desc_rings(dev, flags);
1387 if (ret)
1388 return ret;
1389
1390 ret = init_dma_tx_desc_rings(dev);
1391
LABBE Corentin5bacd772017-03-29 07:05:40 +02001392 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001394 if (netif_msg_hw(priv))
1395 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001396
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001397 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398}
1399
Joao Pinto71fedb02017-04-06 09:49:08 +01001400/**
1401 * dma_free_rx_skbufs - free RX dma buffers
1402 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001403 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001404 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001405static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406{
1407 int i;
1408
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001409 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001410 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411}
1412
Joao Pinto71fedb02017-04-06 09:49:08 +01001413/**
1414 * dma_free_tx_skbufs - free TX dma buffers
1415 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001416 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001417 */
Joao Pintoce736782017-04-06 09:49:10 +01001418static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419{
1420 int i;
1421
Joao Pinto71fedb02017-04-06 09:49:08 +01001422 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001423 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424}
1425
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001426/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001427 * free_dma_rx_desc_resources - free RX dma desc resources
1428 * @priv: private structure
1429 */
1430static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1431{
1432 u32 rx_count = priv->plat->rx_queues_to_use;
1433 u32 queue;
1434
1435 /* Free RX queue resources */
1436 for (queue = 0; queue < rx_count; queue++) {
1437 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1438
1439 /* Release the DMA RX socket buffers */
1440 dma_free_rx_skbufs(priv, queue);
1441
1442 /* Free DMA regions of consistent memory previously allocated */
1443 if (!priv->extend_desc)
1444 dma_free_coherent(priv->device,
1445 DMA_RX_SIZE * sizeof(struct dma_desc),
1446 rx_q->dma_rx, rx_q->dma_rx_phy);
1447 else
1448 dma_free_coherent(priv->device, DMA_RX_SIZE *
1449 sizeof(struct dma_extended_desc),
1450 rx_q->dma_erx, rx_q->dma_rx_phy);
1451
1452 kfree(rx_q->rx_skbuff_dma);
1453 kfree(rx_q->rx_skbuff);
1454 }
1455}
1456
1457/**
Joao Pintoce736782017-04-06 09:49:10 +01001458 * free_dma_tx_desc_resources - free TX dma desc resources
1459 * @priv: private structure
1460 */
1461static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1462{
1463 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001464 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001465
1466 /* Free TX queue resources */
1467 for (queue = 0; queue < tx_count; queue++) {
1468 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1469
1470 /* Release the DMA TX socket buffers */
1471 dma_free_tx_skbufs(priv, queue);
1472
1473 /* Free DMA regions of consistent memory previously allocated */
1474 if (!priv->extend_desc)
1475 dma_free_coherent(priv->device,
1476 DMA_TX_SIZE * sizeof(struct dma_desc),
1477 tx_q->dma_tx, tx_q->dma_tx_phy);
1478 else
1479 dma_free_coherent(priv->device, DMA_TX_SIZE *
1480 sizeof(struct dma_extended_desc),
1481 tx_q->dma_etx, tx_q->dma_tx_phy);
1482
1483 kfree(tx_q->tx_skbuff_dma);
1484 kfree(tx_q->tx_skbuff);
1485 }
1486}
1487
1488/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001489 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001490 * @priv: private structure
1491 * Description: according to which descriptor can be used (extend or basic)
1492 * this function allocates the resources for TX and RX paths. In case of
1493 * reception, for example, it pre-allocated the RX socket buffer in order to
1494 * allow zero-copy mechanism.
1495 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001496static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001497{
Joao Pinto54139cf2017-04-06 09:49:09 +01001498 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001499 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001500 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001501
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 /* RX queues buffers and DMA */
1503 for (queue = 0; queue < rx_count; queue++) {
1504 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001505
Joao Pinto54139cf2017-04-06 09:49:09 +01001506 rx_q->queue_index = queue;
1507 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001508
Joao Pinto54139cf2017-04-06 09:49:09 +01001509 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1510 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001511 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001512 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001513 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001514
1515 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1516 sizeof(struct sk_buff *),
1517 GFP_KERNEL);
1518 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001519 goto err_dma;
1520
Joao Pinto54139cf2017-04-06 09:49:09 +01001521 if (priv->extend_desc) {
1522 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1523 DMA_RX_SIZE *
1524 sizeof(struct
1525 dma_extended_desc),
1526 &rx_q->dma_rx_phy,
1527 GFP_KERNEL);
1528 if (!rx_q->dma_erx)
1529 goto err_dma;
1530
1531 } else {
1532 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1533 DMA_RX_SIZE *
1534 sizeof(struct
1535 dma_desc),
1536 &rx_q->dma_rx_phy,
1537 GFP_KERNEL);
1538 if (!rx_q->dma_rx)
1539 goto err_dma;
1540 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001541 }
1542
1543 return 0;
1544
1545err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001546 free_dma_rx_desc_resources(priv);
1547
Joao Pinto71fedb02017-04-06 09:49:08 +01001548 return ret;
1549}
1550
1551/**
1552 * alloc_dma_tx_desc_resources - alloc TX resources.
1553 * @priv: private structure
1554 * Description: according to which descriptor can be used (extend or basic)
1555 * this function allocates the resources for TX and RX paths. In case of
1556 * reception, for example, it pre-allocated the RX socket buffer in order to
1557 * allow zero-copy mechanism.
1558 */
1559static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1560{
Joao Pintoce736782017-04-06 09:49:10 +01001561 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001562 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001563 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001564
Joao Pintoce736782017-04-06 09:49:10 +01001565 /* TX queues buffers and DMA */
1566 for (queue = 0; queue < tx_count; queue++) {
1567 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001568
Joao Pintoce736782017-04-06 09:49:10 +01001569 tx_q->queue_index = queue;
1570 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001571
Joao Pintoce736782017-04-06 09:49:10 +01001572 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1573 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001574 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001575 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001576 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001577
1578 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1579 sizeof(struct sk_buff *),
1580 GFP_KERNEL);
1581 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001582 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001583
1584 if (priv->extend_desc) {
1585 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1586 DMA_TX_SIZE *
1587 sizeof(struct
1588 dma_extended_desc),
1589 &tx_q->dma_tx_phy,
1590 GFP_KERNEL);
1591 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001592 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001593 } else {
1594 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1595 DMA_TX_SIZE *
1596 sizeof(struct
1597 dma_desc),
1598 &tx_q->dma_tx_phy,
1599 GFP_KERNEL);
1600 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001601 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001602 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001603 }
1604
1605 return 0;
1606
Christophe Jaillet62242262017-07-08 09:46:54 +02001607err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001608 free_dma_tx_desc_resources(priv);
1609
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001610 return ret;
1611}
1612
Joao Pinto71fedb02017-04-06 09:49:08 +01001613/**
1614 * alloc_dma_desc_resources - alloc TX/RX resources.
1615 * @priv: private structure
1616 * Description: according to which descriptor can be used (extend or basic)
1617 * this function allocates the resources for TX and RX paths. In case of
1618 * reception, for example, it pre-allocated the RX socket buffer in order to
1619 * allow zero-copy mechanism.
1620 */
1621static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001622{
Joao Pinto54139cf2017-04-06 09:49:09 +01001623 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001624 int ret = alloc_dma_rx_desc_resources(priv);
1625
1626 if (ret)
1627 return ret;
1628
1629 ret = alloc_dma_tx_desc_resources(priv);
1630
1631 return ret;
1632}
1633
1634/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001635 * free_dma_desc_resources - free dma desc resources
1636 * @priv: private structure
1637 */
1638static void free_dma_desc_resources(struct stmmac_priv *priv)
1639{
1640 /* Release the DMA RX socket buffers */
1641 free_dma_rx_desc_resources(priv);
1642
1643 /* Release the DMA TX socket buffers */
1644 free_dma_tx_desc_resources(priv);
1645}
1646
1647/**
jpinto9eb12472016-12-28 12:57:48 +00001648 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1649 * @priv: driver private structure
1650 * Description: It is used for enabling the rx queues in the MAC
1651 */
1652static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1653{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001654 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1655 int queue;
1656 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001657
Joao Pinto4f6046f2017-03-10 18:24:54 +00001658 for (queue = 0; queue < rx_queues_count; queue++) {
1659 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001660 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001661 }
jpinto9eb12472016-12-28 12:57:48 +00001662}
1663
1664/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001665 * stmmac_start_rx_dma - start RX DMA channel
1666 * @priv: driver private structure
1667 * @chan: RX channel index
1668 * Description:
1669 * This starts a RX DMA channel
1670 */
1671static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1672{
1673 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001674 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001675}
1676
1677/**
1678 * stmmac_start_tx_dma - start TX DMA channel
1679 * @priv: driver private structure
1680 * @chan: TX channel index
1681 * Description:
1682 * This starts a TX DMA channel
1683 */
1684static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1685{
1686 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001687 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001688}
1689
1690/**
1691 * stmmac_stop_rx_dma - stop RX DMA channel
1692 * @priv: driver private structure
1693 * @chan: RX channel index
1694 * Description:
1695 * This stops a RX DMA channel
1696 */
1697static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1698{
1699 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001700 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001701}
1702
1703/**
1704 * stmmac_stop_tx_dma - stop TX DMA channel
1705 * @priv: driver private structure
1706 * @chan: TX channel index
1707 * Description:
1708 * This stops a TX DMA channel
1709 */
1710static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1711{
1712 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001713 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001714}
1715
1716/**
1717 * stmmac_start_all_dma - start all RX and TX DMA channels
1718 * @priv: driver private structure
1719 * Description:
1720 * This starts all the RX and TX DMA channels
1721 */
1722static void stmmac_start_all_dma(struct stmmac_priv *priv)
1723{
1724 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1725 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1726 u32 chan = 0;
1727
1728 for (chan = 0; chan < rx_channels_count; chan++)
1729 stmmac_start_rx_dma(priv, chan);
1730
1731 for (chan = 0; chan < tx_channels_count; chan++)
1732 stmmac_start_tx_dma(priv, chan);
1733}
1734
1735/**
1736 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1737 * @priv: driver private structure
1738 * Description:
1739 * This stops the RX and TX DMA channels
1740 */
1741static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1742{
1743 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1744 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1745 u32 chan = 0;
1746
1747 for (chan = 0; chan < rx_channels_count; chan++)
1748 stmmac_stop_rx_dma(priv, chan);
1749
1750 for (chan = 0; chan < tx_channels_count; chan++)
1751 stmmac_stop_tx_dma(priv, chan);
1752}
1753
1754/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001755 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001756 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001757 * Description: it is used for configuring the DMA operation mode register in
1758 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001759 */
1760static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1761{
Joao Pinto6deee222017-03-15 11:04:45 +00001762 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1763 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001764 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001765 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001766 u32 txmode = 0;
1767 u32 rxmode = 0;
1768 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001769 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001770
Thierry Reding11fbf812017-03-10 17:34:58 +01001771 if (rxfifosz == 0)
1772 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001773 if (txfifosz == 0)
1774 txfifosz = priv->dma_cap.tx_fifo_size;
1775
1776 /* Adjust for real per queue fifo size */
1777 rxfifosz /= rx_channels_count;
1778 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001779
Joao Pinto6deee222017-03-15 11:04:45 +00001780 if (priv->plat->force_thresh_dma_mode) {
1781 txmode = tc;
1782 rxmode = tc;
1783 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001784 /*
1785 * In case of GMAC, SF mode can be enabled
1786 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001787 * 1) TX COE if actually supported
1788 * 2) There is no bugged Jumbo frame support
1789 * that needs to not insert csum in the TDES.
1790 */
Joao Pinto6deee222017-03-15 11:04:45 +00001791 txmode = SF_DMA_MODE;
1792 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001793 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001794 } else {
1795 txmode = tc;
1796 rxmode = SF_DMA_MODE;
1797 }
1798
1799 /* configure all channels */
1800 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001801 for (chan = 0; chan < rx_channels_count; chan++) {
1802 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001803
Jose Abreua4e887f2018-04-16 16:08:13 +01001804 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1805 rxfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001806 }
1807
1808 for (chan = 0; chan < tx_channels_count; chan++) {
1809 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1810
Jose Abreua4e887f2018-04-16 16:08:13 +01001811 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1812 txfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001813 }
Joao Pinto6deee222017-03-15 11:04:45 +00001814 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001815 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001816 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817}
1818
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001819/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001820 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001821 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001822 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001823 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824 */
Joao Pintoce736782017-04-06 09:49:10 +01001825static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826{
Joao Pintoce736782017-04-06 09:49:10 +01001827 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001828 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001829 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001831 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001832
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001833 priv->xstats.tx_clean++;
1834
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001835 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001836 while (entry != tx_q->cur_tx) {
1837 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001838 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001839 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001840
1841 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001842 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001843 else
Joao Pintoce736782017-04-06 09:49:10 +01001844 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845
Jose Abreu42de0472018-04-16 16:08:12 +01001846 status = stmmac_tx_status(priv, &priv->dev->stats,
1847 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001848 /* Check if the descriptor is owned by the DMA */
1849 if (unlikely(status & tx_dma_own))
1850 break;
1851
Niklas Cassela6b25da2018-02-26 22:47:08 +01001852 /* Make sure descriptor fields are read after reading
1853 * the own bit.
1854 */
1855 dma_rmb();
1856
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001857 /* Just consider the last segment and ...*/
1858 if (likely(!(status & tx_not_ls))) {
1859 /* ... verify the status error condition */
1860 if (unlikely(status & tx_err)) {
1861 priv->dev->stats.tx_errors++;
1862 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863 priv->dev->stats.tx_packets++;
1864 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001865 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001866 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001868
Joao Pintoce736782017-04-06 09:49:10 +01001869 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1870 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001871 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001872 tx_q->tx_skbuff_dma[entry].buf,
1873 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001874 DMA_TO_DEVICE);
1875 else
1876 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001877 tx_q->tx_skbuff_dma[entry].buf,
1878 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001879 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001880 tx_q->tx_skbuff_dma[entry].buf = 0;
1881 tx_q->tx_skbuff_dma[entry].len = 0;
1882 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001883 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001884
Jose Abreu2c520b12018-04-16 16:08:16 +01001885 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001886
Joao Pintoce736782017-04-06 09:49:10 +01001887 tx_q->tx_skbuff_dma[entry].last_segment = false;
1888 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889
1890 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001891 pkts_compl++;
1892 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001893 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001894 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895 }
1896
Jose Abreu42de0472018-04-16 16:08:12 +01001897 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001899 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900 }
Joao Pintoce736782017-04-06 09:49:10 +01001901 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001902
Joao Pintoc22a3f42017-04-06 09:49:11 +01001903 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1904 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001905
Joao Pintoc22a3f42017-04-06 09:49:11 +01001906 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1907 queue))) &&
1908 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1909
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001910 netif_dbg(priv, tx_done, priv->dev,
1911 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001912 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001914
1915 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1916 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001917 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001918 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001919 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920}
1921
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001923 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001924 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001925 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001927 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001929static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001930{
Joao Pintoce736782017-04-06 09:49:10 +01001931 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001932 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001933
Joao Pintoc22a3f42017-04-06 09:49:11 +01001934 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935
Joao Pintoae4f0d42017-03-15 11:04:47 +00001936 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001937 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001938 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001939 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001940 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1941 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001942 else
Jose Abreu42de0472018-04-16 16:08:12 +01001943 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1944 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001945 tx_q->dirty_tx = 0;
1946 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001947 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001948 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001949 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950
1951 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001952 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953}
1954
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001955/**
Joao Pinto6deee222017-03-15 11:04:45 +00001956 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1957 * @priv: driver private structure
1958 * @txmode: TX operating mode
1959 * @rxmode: RX operating mode
1960 * @chan: channel index
1961 * Description: it is used for configuring of the DMA operation mode in
1962 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1963 * mode.
1964 */
1965static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1966 u32 rxmode, u32 chan)
1967{
Jose Abreua0daae12017-10-13 10:58:37 +01001968 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1969 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001970 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1971 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001972 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001973 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001974
1975 if (rxfifosz == 0)
1976 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001977 if (txfifosz == 0)
1978 txfifosz = priv->dma_cap.tx_fifo_size;
1979
1980 /* Adjust for real per queue fifo size */
1981 rxfifosz /= rx_channels_count;
1982 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001983
1984 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua4e887f2018-04-16 16:08:13 +01001985 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
1986 rxqmode);
1987 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
1988 txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001989 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001990 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001991 }
1992}
1993
Jose Abreu8bf993a2018-03-29 10:40:19 +01001994static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1995{
Jose Abreuc10d4c82018-04-16 16:08:14 +01001996 int ret = false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001997
1998 /* Safety features are only available in cores >= 5.10 */
1999 if (priv->synopsys_id < DWMAC_CORE_5_10)
2000 return ret;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002001 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
2002 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
2003 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002004 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01002005 return true;
2006 }
2007
2008 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002009}
2010
Joao Pinto6deee222017-03-15 11:04:45 +00002011/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002012 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002013 * @priv: driver private structure
2014 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002015 * It calls the dwmac dma routine and schedule poll method in case of some
2016 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002017 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002018static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002019{
Joao Pintod62a1072017-03-15 11:04:49 +00002020 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002021 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2022 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2023 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002024 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002025 bool poll_scheduled = false;
2026 int status[channels_to_check];
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002027
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002028 /* Each DMA channel can be used for rx and tx simultaneously, yet
2029 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2030 * stmmac_channel struct.
2031 * Because of this, stmmac_poll currently checks (and possibly wakes)
2032 * all tx queues rather than just a single tx queue.
2033 */
2034 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002035 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2036 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002037
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002038 for (chan = 0; chan < rx_channel_count; chan++) {
2039 if (likely(status[chan] & handle_rx)) {
2040 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2041
Joao Pintoc22a3f42017-04-06 09:49:11 +01002042 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002043 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002044 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002045 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002046 }
2047 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002048 }
Joao Pintod62a1072017-03-15 11:04:49 +00002049
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002050 /* If we scheduled poll, we already know that tx queues will be checked.
2051 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2052 * completed transmission, if so, call stmmac_poll (once).
2053 */
2054 if (!poll_scheduled) {
2055 for (chan = 0; chan < tx_channel_count; chan++) {
2056 if (status[chan] & handle_tx) {
2057 /* It doesn't matter what rx queue we choose
2058 * here. We use 0 since it always exists.
2059 */
2060 struct stmmac_rx_queue *rx_q =
2061 &priv->rx_queue[0];
2062
2063 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002064 stmmac_disable_dma_irq(priv,
2065 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002066 __napi_schedule(&rx_q->napi);
2067 }
2068 break;
2069 }
2070 }
2071 }
2072
2073 for (chan = 0; chan < tx_channel_count; chan++) {
2074 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002075 /* Try to bump up the dma threshold on this failure */
2076 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2077 (tc <= 256)) {
2078 tc += 64;
2079 if (priv->plat->force_thresh_dma_mode)
2080 stmmac_set_dma_operation_mode(priv,
2081 tc,
2082 tc,
2083 chan);
2084 else
2085 stmmac_set_dma_operation_mode(priv,
2086 tc,
2087 SF_DMA_MODE,
2088 chan);
2089 priv->xstats.threshold = tc;
2090 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002091 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002092 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002093 }
2094 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002095}
2096
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002097/**
2098 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2099 * @priv: driver private structure
2100 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2101 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002102static void stmmac_mmc_setup(struct stmmac_priv *priv)
2103{
2104 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002105 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002106
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002107 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2108 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002109 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002110 } else {
2111 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002112 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002113 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002114
2115 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002116
2117 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002118 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002119 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2120 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002121 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002122}
2123
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002124/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002125 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002126 * @priv: driver private structure
2127 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002128 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2129 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002130 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002131static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2132{
2133 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002134 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002135
2136 /* GMAC older than 3.50 has no extended descriptors */
2137 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002138 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002139 priv->extend_desc = 1;
2140 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002141 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002142
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002143 priv->hw->desc = &enh_desc_ops;
2144 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002145 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002146 priv->hw->desc = &ndesc_ops;
2147 }
2148}
2149
2150/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002151 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002152 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002153 * Description:
2154 * new GMAC chip generations have a new register to indicate the
2155 * presence of the optional feature/functions.
2156 * This can be also used to override the value passed through the
2157 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002158 */
2159static int stmmac_get_hw_features(struct stmmac_priv *priv)
2160{
Jose Abreua4e887f2018-04-16 16:08:13 +01002161 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002162}
2163
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002164/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002165 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002166 * @priv: driver private structure
2167 * Description:
2168 * it is to verify if the MAC address is valid, in case of failures it
2169 * generates a random MAC address
2170 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002171static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2172{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002173 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002174 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002175 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002176 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002177 netdev_info(priv->dev, "device MAC address %pM\n",
2178 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002179 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002180}
2181
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002182/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002183 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002184 * @priv: driver private structure
2185 * Description:
2186 * It inits the DMA invoking the specific MAC/GMAC callback.
2187 * Some DMA parameters can be passed from the platform;
2188 * in case of these are not passed a default is kept for the MAC or GMAC.
2189 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002190static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2191{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002192 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2193 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002194 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002195 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002196 u32 dummy_dma_rx_phy = 0;
2197 u32 dummy_dma_tx_phy = 0;
2198 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002199 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002200 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002201
Niklas Cassela332e2f2016-12-07 15:20:05 +01002202 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2203 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002204 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002205 }
2206
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002207 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2208 atds = 1;
2209
Jose Abreua4e887f2018-04-16 16:08:13 +01002210 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002211 if (ret) {
2212 dev_err(priv->device, "Failed to reset the dma\n");
2213 return ret;
2214 }
2215
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002216 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002217 /* DMA Configuration */
Jose Abreua4e887f2018-04-16 16:08:13 +01002218 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2219 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002220
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002221 /* DMA RX Channel Configuration */
2222 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002223 rx_q = &priv->rx_queue[chan];
2224
Jose Abreua4e887f2018-04-16 16:08:13 +01002225 stmmac_init_rx_chan(priv, priv->ioaddr,
2226 priv->plat->dma_cfg, rx_q->dma_rx_phy,
2227 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002228
Joao Pinto54139cf2017-04-06 09:49:09 +01002229 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002230 (DMA_RX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002231 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2232 rx_q->rx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002233 }
2234
2235 /* DMA TX Channel Configuration */
2236 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002237 tx_q = &priv->tx_queue[chan];
2238
Jose Abreua4e887f2018-04-16 16:08:13 +01002239 stmmac_init_chan(priv, priv->ioaddr,
2240 priv->plat->dma_cfg, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002241
Jose Abreua4e887f2018-04-16 16:08:13 +01002242 stmmac_init_tx_chan(priv, priv->ioaddr,
2243 priv->plat->dma_cfg, tx_q->dma_tx_phy,
2244 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002245
Joao Pintoce736782017-04-06 09:49:10 +01002246 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002247 (DMA_TX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002248 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2249 tx_q->tx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002250 }
2251 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002252 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002253 tx_q = &priv->tx_queue[chan];
Jose Abreua4e887f2018-04-16 16:08:13 +01002254 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2255 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002256 }
2257
Jose Abreua4e887f2018-04-16 16:08:13 +01002258 if (priv->plat->axi)
2259 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002260
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002261 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002262}
2263
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002264/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002265 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002266 * @data: data pointer
2267 * Description:
2268 * This is the timer handler to directly invoke the stmmac_tx_clean.
2269 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002270static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002271{
Kees Cooke99e88a2017-10-16 14:43:17 -07002272 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002273 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2274 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002275
Joao Pintoce736782017-04-06 09:49:10 +01002276 /* let's scan all the tx queues */
2277 for (queue = 0; queue < tx_queues_count; queue++)
2278 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002279}
2280
2281/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002282 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002283 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002284 * Description:
2285 * This inits the transmit coalesce parameters: i.e. timer rate,
2286 * timer handler and default threshold used for enabling the
2287 * interrupt on completion bit.
2288 */
2289static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2290{
2291 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2292 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002293 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002294 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002295 add_timer(&priv->txtimer);
2296}
2297
Joao Pinto4854ab92017-03-15 11:04:51 +00002298static void stmmac_set_rings_length(struct stmmac_priv *priv)
2299{
2300 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2301 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2302 u32 chan;
2303
2304 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002305 for (chan = 0; chan < tx_channels_count; chan++)
2306 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2307 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002308
2309 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002310 for (chan = 0; chan < rx_channels_count; chan++)
2311 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2312 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002313}
2314
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002315/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002316 * stmmac_set_tx_queue_weight - Set TX queue weight
2317 * @priv: driver private structure
2318 * Description: It is used for setting TX queues weight
2319 */
2320static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2321{
2322 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2323 u32 weight;
2324 u32 queue;
2325
2326 for (queue = 0; queue < tx_queues_count; queue++) {
2327 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002328 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002329 }
2330}
2331
2332/**
Joao Pinto19d91872017-03-10 18:24:59 +00002333 * stmmac_configure_cbs - Configure CBS in TX queue
2334 * @priv: driver private structure
2335 * Description: It is used for configuring CBS in AVB TX queues
2336 */
2337static void stmmac_configure_cbs(struct stmmac_priv *priv)
2338{
2339 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2340 u32 mode_to_use;
2341 u32 queue;
2342
Joao Pinto44781fe2017-03-31 14:22:02 +01002343 /* queue 0 is reserved for legacy traffic */
2344 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002345 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2346 if (mode_to_use == MTL_QUEUE_DCB)
2347 continue;
2348
Jose Abreuc10d4c82018-04-16 16:08:14 +01002349 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002350 priv->plat->tx_queues_cfg[queue].send_slope,
2351 priv->plat->tx_queues_cfg[queue].idle_slope,
2352 priv->plat->tx_queues_cfg[queue].high_credit,
2353 priv->plat->tx_queues_cfg[queue].low_credit,
2354 queue);
2355 }
2356}
2357
2358/**
Joao Pintod43042f2017-03-10 18:24:55 +00002359 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2360 * @priv: driver private structure
2361 * Description: It is used for mapping RX queues to RX dma channels
2362 */
2363static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2364{
2365 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2366 u32 queue;
2367 u32 chan;
2368
2369 for (queue = 0; queue < rx_queues_count; queue++) {
2370 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002371 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002372 }
2373}
2374
2375/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002376 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2377 * @priv: driver private structure
2378 * Description: It is used for configuring the RX Queue Priority
2379 */
2380static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2381{
2382 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2383 u32 queue;
2384 u32 prio;
2385
2386 for (queue = 0; queue < rx_queues_count; queue++) {
2387 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2388 continue;
2389
2390 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002391 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002392 }
2393}
2394
2395/**
2396 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2397 * @priv: driver private structure
2398 * Description: It is used for configuring the TX Queue Priority
2399 */
2400static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2401{
2402 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2403 u32 queue;
2404 u32 prio;
2405
2406 for (queue = 0; queue < tx_queues_count; queue++) {
2407 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2408 continue;
2409
2410 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002411 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002412 }
2413}
2414
2415/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002416 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2417 * @priv: driver private structure
2418 * Description: It is used for configuring the RX queue routing
2419 */
2420static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2421{
2422 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2423 u32 queue;
2424 u8 packet;
2425
2426 for (queue = 0; queue < rx_queues_count; queue++) {
2427 /* no specific packet type routing specified for the queue */
2428 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2429 continue;
2430
2431 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002432 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002433 }
2434}
2435
2436/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002437 * stmmac_mtl_configuration - Configure MTL
2438 * @priv: driver private structure
2439 * Description: It is used for configurring MTL
2440 */
2441static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2442{
2443 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2444 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2445
Jose Abreuc10d4c82018-04-16 16:08:14 +01002446 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002447 stmmac_set_tx_queue_weight(priv);
2448
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002449 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002450 if (rx_queues_count > 1)
2451 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2452 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002453
2454 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002455 if (tx_queues_count > 1)
2456 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2457 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002458
Joao Pinto19d91872017-03-10 18:24:59 +00002459 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002460 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002461 stmmac_configure_cbs(priv);
2462
Joao Pintod43042f2017-03-10 18:24:55 +00002463 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002464 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002465
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002466 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002467 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002468
Joao Pintoa8f51022017-03-17 16:11:06 +00002469 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002470 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002471 stmmac_mac_config_rx_queues_prio(priv);
2472
2473 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002474 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002475 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002476
2477 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002478 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002479 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002480}
2481
Jose Abreu8bf993a2018-03-29 10:40:19 +01002482static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2483{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002484 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002485 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002486 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002487 } else {
2488 netdev_info(priv->dev, "No Safety Features support found\n");
2489 }
2490}
2491
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002492/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002493 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002494 * @dev : pointer to the device structure.
2495 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002496 * this is the main function to setup the HW in a usable state because the
2497 * dma engine is reset, the core registers are configured (e.g. AXI,
2498 * Checksum features, timers). The DMA is ready to start receiving and
2499 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002500 * Return value:
2501 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2502 * file on failure.
2503 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002504static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002505{
2506 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002507 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002508 u32 tx_cnt = priv->plat->tx_queues_to_use;
2509 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510 int ret;
2511
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002512 /* DMA initialization and SW reset */
2513 ret = stmmac_init_dma_engine(priv);
2514 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002515 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2516 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002517 return ret;
2518 }
2519
2520 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002521 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002522
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002523 /* PS and related bits will be programmed according to the speed */
2524 if (priv->hw->pcs) {
2525 int speed = priv->plat->mac_port_sel_speed;
2526
2527 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2528 (speed == SPEED_1000)) {
2529 priv->hw->ps = speed;
2530 } else {
2531 dev_warn(priv->device, "invalid port speed\n");
2532 priv->hw->ps = 0;
2533 }
2534 }
2535
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002536 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002537 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002538
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002539 /* Initialize MTL*/
2540 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2541 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002542
Jose Abreu8bf993a2018-03-29 10:40:19 +01002543 /* Initialize Safety Features */
2544 if (priv->synopsys_id >= DWMAC_CORE_5_10)
2545 stmmac_safety_feat_configuration(priv);
2546
Jose Abreuc10d4c82018-04-16 16:08:14 +01002547 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002548 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002549 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002550 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002551 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002552 }
2553
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002554 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002555 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002556
Joao Pintob4f0a662017-03-22 11:56:05 +00002557 /* Set the HW DMA mode and the COE */
2558 stmmac_dma_operation_mode(priv);
2559
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002560 stmmac_mmc_setup(priv);
2561
Huacai Chenfe1319292014-12-19 22:38:18 +08002562 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002563 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2564 if (ret < 0)
2565 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2566
Huacai Chenfe1319292014-12-19 22:38:18 +08002567 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002568 if (ret == -EOPNOTSUPP)
2569 netdev_warn(priv->dev, "PTP not supported by HW\n");
2570 else if (ret)
2571 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002572 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002573
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002574#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002575 ret = stmmac_init_fs(dev);
2576 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002577 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2578 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002579#endif
2580 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002581 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002582
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002583 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2584
Jose Abreua4e887f2018-04-16 16:08:13 +01002585 if (priv->use_riwt) {
2586 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2587 if (!ret)
2588 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002589 }
2590
Jose Abreuc10d4c82018-04-16 16:08:14 +01002591 if (priv->hw->pcs)
2592 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002593
Joao Pinto4854ab92017-03-15 11:04:51 +00002594 /* set TX and RX rings length */
2595 stmmac_set_rings_length(priv);
2596
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002597 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002598 if (priv->tso) {
2599 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002600 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002601 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002602
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002603 return 0;
2604}
2605
Thierry Redingc66f6c32017-03-10 17:34:55 +01002606static void stmmac_hw_teardown(struct net_device *dev)
2607{
2608 struct stmmac_priv *priv = netdev_priv(dev);
2609
2610 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2611}
2612
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002613/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002614 * stmmac_open - open entry point of the driver
2615 * @dev : pointer to the device structure.
2616 * Description:
2617 * This function is the open entry point of the driver.
2618 * Return value:
2619 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2620 * file on failure.
2621 */
2622static int stmmac_open(struct net_device *dev)
2623{
2624 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 int ret;
2626
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002627 stmmac_check_ether_addr(priv);
2628
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002629 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2630 priv->hw->pcs != STMMAC_PCS_TBI &&
2631 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002632 ret = stmmac_init_phy(dev);
2633 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002634 netdev_err(priv->dev,
2635 "%s: Cannot attach to PHY (error: %d)\n",
2636 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002637 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002638 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002639 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002641 /* Extra statistics */
2642 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2643 priv->xstats.threshold = tc;
2644
LABBE Corentin5bacd772017-03-29 07:05:40 +02002645 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002646 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002647
LABBE Corentin5bacd772017-03-29 07:05:40 +02002648 ret = alloc_dma_desc_resources(priv);
2649 if (ret < 0) {
2650 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2651 __func__);
2652 goto dma_desc_error;
2653 }
2654
2655 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2656 if (ret < 0) {
2657 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2658 __func__);
2659 goto init_error;
2660 }
2661
Huacai Chenfe1319292014-12-19 22:38:18 +08002662 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002663 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002664 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002665 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666 }
2667
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002668 stmmac_init_tx_coalesce(priv);
2669
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002670 if (dev->phydev)
2671 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002673 /* Request the IRQ lines */
2674 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002675 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002676 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002677 netdev_err(priv->dev,
2678 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2679 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002680 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002681 }
2682
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002683 /* Request the Wake IRQ in case of another line is used for WoL */
2684 if (priv->wol_irq != dev->irq) {
2685 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2686 IRQF_SHARED, dev->name, dev);
2687 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002688 netdev_err(priv->dev,
2689 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2690 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002691 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002692 }
2693 }
2694
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002695 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002696 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002697 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2698 dev->name, dev);
2699 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002700 netdev_err(priv->dev,
2701 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2702 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002703 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002704 }
2705 }
2706
Joao Pintoc22a3f42017-04-06 09:49:11 +01002707 stmmac_enable_all_queues(priv);
2708 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002709
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002710 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002711
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002712lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002713 if (priv->wol_irq != dev->irq)
2714 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002715wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002716 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002717irq_error:
2718 if (dev->phydev)
2719 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002720
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002721 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002722 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002723init_error:
2724 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002725dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002726 if (dev->phydev)
2727 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002728
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002729 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002730}
2731
2732/**
2733 * stmmac_release - close entry point of the driver
2734 * @dev : device pointer.
2735 * Description:
2736 * This is the stop entry point of the driver.
2737 */
2738static int stmmac_release(struct net_device *dev)
2739{
2740 struct stmmac_priv *priv = netdev_priv(dev);
2741
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002742 if (priv->eee_enabled)
2743 del_timer_sync(&priv->eee_ctrl_timer);
2744
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002745 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002746 if (dev->phydev) {
2747 phy_stop(dev->phydev);
2748 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002749 }
2750
Joao Pintoc22a3f42017-04-06 09:49:11 +01002751 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002752
Joao Pintoc22a3f42017-04-06 09:49:11 +01002753 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002754
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002755 del_timer_sync(&priv->txtimer);
2756
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002757 /* Free the IRQ lines */
2758 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002759 if (priv->wol_irq != dev->irq)
2760 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002761 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002762 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002763
2764 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002765 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002766
2767 /* Release and free the Rx/Tx resources */
2768 free_dma_desc_resources(priv);
2769
avisconti19449bf2010-10-25 18:58:14 +00002770 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002771 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002772
2773 netif_carrier_off(dev);
2774
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002775#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002776 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002777#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002778
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002779 stmmac_release_ptp(priv);
2780
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002781 return 0;
2782}
2783
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002784/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002785 * stmmac_tso_allocator - close entry point of the driver
2786 * @priv: driver private structure
2787 * @des: buffer start address
2788 * @total_len: total length to fill in descriptors
2789 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002790 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002791 * Description:
2792 * This function fills descriptor and request new descriptors according to
2793 * buffer length to fill
2794 */
2795static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002796 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797{
Joao Pintoce736782017-04-06 09:49:10 +01002798 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002799 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002800 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002801 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002802
2803 tmp_len = total_len;
2804
2805 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002806 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002807 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002808 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002809
Michael Weiserf8be0d72016-11-14 18:58:05 +01002810 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002811 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2812 TSO_MAX_BUFF_SIZE : tmp_len;
2813
Jose Abreu42de0472018-04-16 16:08:12 +01002814 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2815 0, 1,
2816 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2817 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002818
2819 tmp_len -= TSO_MAX_BUFF_SIZE;
2820 }
2821}
2822
2823/**
2824 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2825 * @skb : the socket buffer
2826 * @dev : device pointer
2827 * Description: this is the transmit function that is called on TSO frames
2828 * (support available on GMAC4 and newer chips).
2829 * Diagram below show the ring programming in case of TSO frames:
2830 *
2831 * First Descriptor
2832 * --------
2833 * | DES0 |---> buffer1 = L2/L3/L4 header
2834 * | DES1 |---> TCP Payload (can continue on next descr...)
2835 * | DES2 |---> buffer 1 and 2 len
2836 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2837 * --------
2838 * |
2839 * ...
2840 * |
2841 * --------
2842 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2843 * | DES1 | --|
2844 * | DES2 | --> buffer 1 and 2 len
2845 * | DES3 |
2846 * --------
2847 *
2848 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2849 */
2850static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2851{
Joao Pintoce736782017-04-06 09:49:10 +01002852 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853 struct stmmac_priv *priv = netdev_priv(dev);
2854 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002855 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002856 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002857 struct stmmac_tx_queue *tx_q;
2858 int tmp_pay_len = 0;
2859 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002860 u8 proto_hdr_len;
2861 int i;
2862
Joao Pintoce736782017-04-06 09:49:10 +01002863 tx_q = &priv->tx_queue[queue];
2864
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002865 /* Compute header lengths */
2866 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2867
2868 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002869 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002870 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002871 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2872 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2873 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002874 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002875 netdev_err(priv->dev,
2876 "%s: Tx Ring full when queue awake\n",
2877 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002878 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002879 return NETDEV_TX_BUSY;
2880 }
2881
2882 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2883
2884 mss = skb_shinfo(skb)->gso_size;
2885
2886 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002887 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002888 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002889 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002890 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002891 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002892 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002893 }
2894
2895 if (netif_msg_tx_queued(priv)) {
2896 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2897 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2898 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2899 skb->data_len);
2900 }
2901
Joao Pintoce736782017-04-06 09:49:10 +01002902 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002903 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002904
Joao Pintoce736782017-04-06 09:49:10 +01002905 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002906 first = desc;
2907
2908 /* first descriptor: fill Headers on Buf1 */
2909 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2910 DMA_TO_DEVICE);
2911 if (dma_mapping_error(priv->device, des))
2912 goto dma_map_err;
2913
Joao Pintoce736782017-04-06 09:49:10 +01002914 tx_q->tx_skbuff_dma[first_entry].buf = des;
2915 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002916
Michael Weiserf8be0d72016-11-14 18:58:05 +01002917 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002918
2919 /* Fill start of payload in buff2 of first descriptor */
2920 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002921 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
2923 /* If needed take extra descriptors to fill the remaining payload */
2924 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2925
Joao Pintoce736782017-04-06 09:49:10 +01002926 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002927
2928 /* Prepare fragments */
2929 for (i = 0; i < nfrags; i++) {
2930 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2931
2932 des = skb_frag_dma_map(priv->device, frag, 0,
2933 skb_frag_size(frag),
2934 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002935 if (dma_mapping_error(priv->device, des))
2936 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002937
2938 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002939 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002940
Joao Pintoce736782017-04-06 09:49:10 +01002941 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2942 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002943 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002944 }
2945
Joao Pintoce736782017-04-06 09:49:10 +01002946 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002947
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002948 /* Only the last descriptor gets to point to the skb. */
2949 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2950
2951 /* We've used all descriptors we need for this skb, however,
2952 * advance cur_tx so that it references a fresh descriptor.
2953 * ndo_start_xmit will fill this descriptor the next time it's
2954 * called and stmmac_tx_clean may clean up to this descriptor.
2955 */
Joao Pintoce736782017-04-06 09:49:10 +01002956 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002957
Joao Pintoce736782017-04-06 09:49:10 +01002958 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002959 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2960 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002961 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002962 }
2963
2964 dev->stats.tx_bytes += skb->len;
2965 priv->xstats.tx_tso_frames++;
2966 priv->xstats.tx_tso_nfrags += nfrags;
2967
2968 /* Manage tx mitigation */
2969 priv->tx_count_frames += nfrags + 1;
2970 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2971 mod_timer(&priv->txtimer,
2972 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2973 } else {
2974 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002975 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002976 priv->xstats.tx_set_ic_bit++;
2977 }
2978
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002979 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002980
2981 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2982 priv->hwts_tx_en)) {
2983 /* declare that device is doing timestamping */
2984 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002985 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002986 }
2987
2988 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002989 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002990 proto_hdr_len,
2991 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002992 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2994
2995 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002996 if (mss_desc) {
2997 /* Make sure that first descriptor has been completely
2998 * written, including its own bit. This is because MSS is
2999 * actually before first descriptor, so we need to make
3000 * sure that MSS's own bit is the last thing written.
3001 */
3002 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01003003 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01003004 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003005
3006 /* The own bit must be the latest setting done when prepare the
3007 * descriptor and then barrier is needed to make sure that
3008 * all is coherent before granting the DMA engine.
3009 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003010 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003011
3012 if (netif_msg_pktdata(priv)) {
3013 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01003014 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3015 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003016
Jose Abreu42de0472018-04-16 16:08:12 +01003017 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003018
3019 pr_info(">>> frame to be transmitted: ");
3020 print_pkt(skb->data, skb_headlen(skb));
3021 }
3022
Joao Pintoc22a3f42017-04-06 09:49:11 +01003023 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003024
Jose Abreua4e887f2018-04-16 16:08:13 +01003025 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003026
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003027 return NETDEV_TX_OK;
3028
3029dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003030 dev_err(priv->device, "Tx dma map failed\n");
3031 dev_kfree_skb(skb);
3032 priv->dev->stats.tx_dropped++;
3033 return NETDEV_TX_OK;
3034}
3035
3036/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003037 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003038 * @skb : the socket buffer
3039 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003040 * Description : this is the tx entry point of the driver.
3041 * It programs the chain or the ring and supports oversized frames
3042 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003043 */
3044static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3045{
3046 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003047 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003048 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003049 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003050 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003051 int entry;
3052 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003053 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003054 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003055 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003056 unsigned int des;
3057
Joao Pintoce736782017-04-06 09:49:10 +01003058 tx_q = &priv->tx_queue[queue];
3059
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003060 /* Manage oversized TCP frames for GMAC4 device */
3061 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003062 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003063 return stmmac_tso_xmit(skb, dev);
3064 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003065
Joao Pintoce736782017-04-06 09:49:10 +01003066 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003067 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3068 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3069 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003071 netdev_err(priv->dev,
3072 "%s: Tx Ring full when queue awake\n",
3073 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003074 }
3075 return NETDEV_TX_BUSY;
3076 }
3077
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003078 if (priv->tx_path_in_lpi_mode)
3079 stmmac_disable_eee_mode(priv);
3080
Joao Pintoce736782017-04-06 09:49:10 +01003081 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003082 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003083 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003084
Michał Mirosław5e982f32011-04-09 02:46:55 +00003085 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003086
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003087 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003088 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003089 else
Joao Pintoce736782017-04-06 09:49:10 +01003090 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003091
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003092 first = desc;
3093
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003094 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003095 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003096 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003097 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003098
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003099 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3100 DWMAC_CORE_4_00)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003101 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003102 if (unlikely(entry < 0))
3103 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003104 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003105
3106 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003107 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3108 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003109 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003111 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003112 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003113
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003114 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003115 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003116 else
Joao Pintoce736782017-04-06 09:49:10 +01003117 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003118
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003119 des = skb_frag_dma_map(priv->device, frag, 0, len,
3120 DMA_TO_DEVICE);
3121 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003122 goto dma_map_err; /* should reuse desc w/o issues */
3123
Joao Pintoce736782017-04-06 09:49:10 +01003124 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003125 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3126 desc->des0 = cpu_to_le32(des);
3127 else
3128 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003129
Joao Pintoce736782017-04-06 09:49:10 +01003130 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3131 tx_q->tx_skbuff_dma[entry].len = len;
3132 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003133
3134 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003135 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3136 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003137 }
3138
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003139 /* Only the last descriptor gets to point to the skb. */
3140 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003141
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003142 /* We've used all descriptors we need for this skb, however,
3143 * advance cur_tx so that it references a fresh descriptor.
3144 * ndo_start_xmit will fill this descriptor the next time it's
3145 * called and stmmac_tx_clean may clean up to this descriptor.
3146 */
3147 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003148 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003149
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003150 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003151 void *tx_head;
3152
LABBE Corentin38ddc592016-11-16 20:09:39 +01003153 netdev_dbg(priv->dev,
3154 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003155 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003156 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003157
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003158 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003159 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003160 else
Joao Pintoce736782017-04-06 09:49:10 +01003161 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003162
Jose Abreu42de0472018-04-16 16:08:12 +01003163 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003164
LABBE Corentin38ddc592016-11-16 20:09:39 +01003165 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003166 print_pkt(skb->data, skb->len);
3167 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003168
Joao Pintoce736782017-04-06 09:49:10 +01003169 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003170 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3171 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003172 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003173 }
3174
3175 dev->stats.tx_bytes += skb->len;
3176
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003177 /* According to the coalesce parameter the IC bit for the latest
3178 * segment is reset and the timer re-started to clean the tx status.
3179 * This approach takes care about the fragments: desc is the first
3180 * element in case of no SG.
3181 */
3182 priv->tx_count_frames += nfrags + 1;
3183 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3184 mod_timer(&priv->txtimer,
3185 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3186 } else {
3187 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003188 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003189 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003190 }
3191
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003192 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003193
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003194 /* Ready to fill the first descriptor and set the OWN bit w/o any
3195 * problems because all the descriptors are actually ready to be
3196 * passed to the DMA engine.
3197 */
3198 if (likely(!is_jumbo)) {
3199 bool last_segment = (nfrags == 0);
3200
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003201 des = dma_map_single(priv->device, skb->data,
3202 nopaged_len, DMA_TO_DEVICE);
3203 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003204 goto dma_map_err;
3205
Joao Pintoce736782017-04-06 09:49:10 +01003206 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003207 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3208 first->des0 = cpu_to_le32(des);
3209 else
3210 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003211
Joao Pintoce736782017-04-06 09:49:10 +01003212 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3213 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003214
3215 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3216 priv->hwts_tx_en)) {
3217 /* declare that device is doing timestamping */
3218 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003219 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003220 }
3221
3222 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003223 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3224 csum_insertion, priv->mode, 1, last_segment,
3225 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003226
3227 /* The own bit must be the latest setting done when prepare the
3228 * descriptor and then barrier is needed to make sure that
3229 * all is coherent before granting the DMA engine.
3230 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003231 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003232 }
3233
Joao Pintoc22a3f42017-04-06 09:49:11 +01003234 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003235
3236 if (priv->synopsys_id < DWMAC_CORE_4_00)
Jose Abreua4e887f2018-04-16 16:08:13 +01003237 stmmac_enable_dma_transmission(priv, priv->ioaddr);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003238 else
Jose Abreua4e887f2018-04-16 16:08:13 +01003239 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
3240 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003241
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003242 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003243
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003244dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003245 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003246 dev_kfree_skb(skb);
3247 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003248 return NETDEV_TX_OK;
3249}
3250
Vince Bridgersb9381982014-01-14 13:42:05 -06003251static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3252{
3253 struct ethhdr *ehdr;
3254 u16 vlanid;
3255
3256 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3257 NETIF_F_HW_VLAN_CTAG_RX &&
3258 !__vlan_get_tag(skb, &vlanid)) {
3259 /* pop the vlan tag */
3260 ehdr = (struct ethhdr *)skb->data;
3261 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3262 skb_pull(skb, VLAN_HLEN);
3263 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3264 }
3265}
3266
3267
Joao Pinto54139cf2017-04-06 09:49:09 +01003268static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003269{
Joao Pinto54139cf2017-04-06 09:49:09 +01003270 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003271 return 0;
3272
3273 return 1;
3274}
3275
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003276/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003277 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003278 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003279 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003280 * Description : this is to reallocate the skb for the reception process
3281 * that is based on zero-copy.
3282 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003283static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003284{
Joao Pinto54139cf2017-04-06 09:49:09 +01003285 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3286 int dirty = stmmac_rx_dirty(priv, queue);
3287 unsigned int entry = rx_q->dirty_rx;
3288
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003290
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003291 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003292 struct dma_desc *p;
3293
3294 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003295 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003296 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003297 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003298
Joao Pinto54139cf2017-04-06 09:49:09 +01003299 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003300 struct sk_buff *skb;
3301
Eric Dumazetacb600d2012-10-05 06:23:55 +00003302 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003303 if (unlikely(!skb)) {
3304 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003305 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003306 if (unlikely(net_ratelimit()))
3307 dev_err(priv->device,
3308 "fail to alloc skb entry %d\n",
3309 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003310 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003311 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003312
Joao Pinto54139cf2017-04-06 09:49:09 +01003313 rx_q->rx_skbuff[entry] = skb;
3314 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003315 dma_map_single(priv->device, skb->data, bfsize,
3316 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003317 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003318 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003319 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003320 dev_kfree_skb(skb);
3321 break;
3322 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003323
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003324 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003325 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003326 p->des1 = 0;
3327 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003328 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003329 }
Jose Abreu2c520b12018-04-16 16:08:16 +01003330
3331 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003332
Joao Pinto54139cf2017-04-06 09:49:09 +01003333 if (rx_q->rx_zeroc_thresh > 0)
3334 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003335
LABBE Corentinb3e51062016-11-16 20:09:41 +01003336 netif_dbg(priv, rx_status, priv->dev,
3337 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003338 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003339 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003340
3341 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Jose Abreu42de0472018-04-16 16:08:12 +01003342 stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003343 else
Jose Abreu42de0472018-04-16 16:08:12 +01003344 stmmac_set_rx_owner(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003345
Pavel Machekad688cd2016-12-18 21:38:12 +01003346 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003347
3348 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003349 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003350 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351}
3352
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003353/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003354 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003355 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003356 * @limit: napi bugget
3357 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003358 * Description : this the function called by the napi poll method.
3359 * It gets all the frames inside the ring.
3360 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003361static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003362{
Joao Pinto54139cf2017-04-06 09:49:09 +01003363 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3364 unsigned int entry = rx_q->cur_rx;
3365 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366 unsigned int next_entry;
3367 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003368
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003369 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003370 void *rx_head;
3371
LABBE Corentin38ddc592016-11-16 20:09:39 +01003372 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003373 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003374 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003375 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003376 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003377
Jose Abreu42de0472018-04-16 16:08:12 +01003378 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003379 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003380 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003381 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003382 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003383 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003385 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003386 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003387 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003388 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003389
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003390 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003391 status = stmmac_rx_status(priv, &priv->dev->stats,
3392 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003393 /* check if managed by the DMA otherwise go ahead */
3394 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003395 break;
3396
3397 count++;
3398
Joao Pinto54139cf2017-04-06 09:49:09 +01003399 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3400 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003401
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003402 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003403 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003404 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003405 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003406
3407 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408
Jose Abreu42de0472018-04-16 16:08:12 +01003409 if (priv->extend_desc)
3410 stmmac_rx_extended_status(priv, &priv->dev->stats,
3411 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003412 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003414 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003415 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003416 * with timestamp value, hence reinitialize
3417 * them in stmmac_rx_refill() function so that
3418 * device can reuse it.
3419 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003420 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003421 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003422 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003423 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003424 priv->dma_buf_sz,
3425 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003426 }
3427 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003428 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003429 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003430 unsigned int des;
3431
3432 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003433 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003434 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003435 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003436
Jose Abreu42de0472018-04-16 16:08:12 +01003437 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003438
LABBE Corentin8d45e422017-02-08 09:31:08 +01003439 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003440 * (preallocated during init) then the packet is
3441 * ignored
3442 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003443 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003444 netdev_err(priv->dev,
3445 "len %d larger than size (%d)\n",
3446 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003447 priv->dev->stats.rx_length_errors++;
3448 break;
3449 }
3450
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003451 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003452 * Type frames (LLC/LLC-SNAP)
3453 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003454 if (unlikely(status != llc_snap))
3455 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003456
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003457 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003458 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3459 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003460 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3461 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003462 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003463
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003464 /* The zero-copy is always used for all the sizes
3465 * in case of GMAC4 because it needs
3466 * to refill the used descriptors, always.
3467 */
3468 if (unlikely(!priv->plat->has_gmac4 &&
3469 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003470 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003471 skb = netdev_alloc_skb_ip_align(priv->dev,
3472 frame_len);
3473 if (unlikely(!skb)) {
3474 if (net_ratelimit())
3475 dev_warn(priv->device,
3476 "packet dropped\n");
3477 priv->dev->stats.rx_dropped++;
3478 break;
3479 }
3480
3481 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003482 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003483 [entry], frame_len,
3484 DMA_FROM_DEVICE);
3485 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003486 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003487 rx_skbuff[entry]->data,
3488 frame_len);
3489
3490 skb_put(skb, frame_len);
3491 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003492 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003493 [entry], frame_len,
3494 DMA_FROM_DEVICE);
3495 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003496 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003497 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003498 netdev_err(priv->dev,
3499 "%s: Inconsistent Rx chain\n",
3500 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003501 priv->dev->stats.rx_dropped++;
3502 break;
3503 }
3504 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003505 rx_q->rx_skbuff[entry] = NULL;
3506 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003507
3508 skb_put(skb, frame_len);
3509 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003510 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003511 priv->dma_buf_sz,
3512 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003515 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003516 netdev_dbg(priv->dev, "frame received (%dbytes)",
3517 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 print_pkt(skb->data, frame_len);
3519 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003520
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003521 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3522
Vince Bridgersb9381982014-01-14 13:42:05 -06003523 stmmac_rx_vlan(priv->dev, skb);
3524
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003525 skb->protocol = eth_type_trans(skb, priv->dev);
3526
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003527 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003528 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003529 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003530 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003531
Joao Pintoc22a3f42017-04-06 09:49:11 +01003532 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533
3534 priv->dev->stats.rx_packets++;
3535 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003536 }
3537 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003538 }
3539
Joao Pinto54139cf2017-04-06 09:49:09 +01003540 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003541
3542 priv->xstats.rx_pkt_n += count;
3543
3544 return count;
3545}
3546
3547/**
3548 * stmmac_poll - stmmac poll method (NAPI)
3549 * @napi : pointer to the napi structure.
3550 * @budget : maximum number of packets that the current CPU can receive from
3551 * all interfaces.
3552 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003553 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554 */
3555static int stmmac_poll(struct napi_struct *napi, int budget)
3556{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003557 struct stmmac_rx_queue *rx_q =
3558 container_of(napi, struct stmmac_rx_queue, napi);
3559 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003560 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003561 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003562 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003563 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003564
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003565 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003566
3567 /* check all the queues */
3568 for (queue = 0; queue < tx_count; queue++)
3569 stmmac_tx_clean(priv, queue);
3570
Joao Pintoc22a3f42017-04-06 09:49:11 +01003571 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003572 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003573 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003574 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003575 }
3576 return work_done;
3577}
3578
3579/**
3580 * stmmac_tx_timeout
3581 * @dev : Pointer to net device structure
3582 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003583 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003584 * netdev structure and arrange for the device to be reset to a sane state
3585 * in order to transmit a new packet.
3586 */
3587static void stmmac_tx_timeout(struct net_device *dev)
3588{
3589 struct stmmac_priv *priv = netdev_priv(dev);
3590
Jose Abreu34877a12018-03-29 10:40:18 +01003591 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003592}
3593
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003594/**
Jiri Pirko01789342011-08-16 06:29:00 +00003595 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003596 * @dev : pointer to the device structure
3597 * Description:
3598 * This function is a driver entry point which gets called by the kernel
3599 * whenever multicast addresses must be enabled/disabled.
3600 * Return value:
3601 * void.
3602 */
Jiri Pirko01789342011-08-16 06:29:00 +00003603static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003604{
3605 struct stmmac_priv *priv = netdev_priv(dev);
3606
Jose Abreuc10d4c82018-04-16 16:08:14 +01003607 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003608}
3609
3610/**
3611 * stmmac_change_mtu - entry point to change MTU size for the device.
3612 * @dev : device pointer.
3613 * @new_mtu : the new MTU size for the device.
3614 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3615 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3616 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3617 * Return value:
3618 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3619 * file on failure.
3620 */
3621static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3622{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003623 struct stmmac_priv *priv = netdev_priv(dev);
3624
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003625 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003626 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003627 return -EBUSY;
3628 }
3629
Michał Mirosław5e982f32011-04-09 02:46:55 +00003630 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003631
Michał Mirosław5e982f32011-04-09 02:46:55 +00003632 netdev_update_features(dev);
3633
3634 return 0;
3635}
3636
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003637static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003638 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003639{
3640 struct stmmac_priv *priv = netdev_priv(dev);
3641
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003642 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003643 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003644
Michał Mirosław5e982f32011-04-09 02:46:55 +00003645 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003646 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003647
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003648 /* Some GMAC devices have a bugged Jumbo frame support that
3649 * needs to have the Tx COE disabled for oversized frames
3650 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003651 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003652 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003653 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003654 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003655
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003656 /* Disable tso if asked by ethtool */
3657 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3658 if (features & NETIF_F_TSO)
3659 priv->tso = true;
3660 else
3661 priv->tso = false;
3662 }
3663
Michał Mirosław5e982f32011-04-09 02:46:55 +00003664 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003665}
3666
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003667static int stmmac_set_features(struct net_device *netdev,
3668 netdev_features_t features)
3669{
3670 struct stmmac_priv *priv = netdev_priv(netdev);
3671
3672 /* Keep the COE Type in case of csum is supporting */
3673 if (features & NETIF_F_RXCSUM)
3674 priv->hw->rx_csum = priv->plat->rx_coe;
3675 else
3676 priv->hw->rx_csum = 0;
3677 /* No check needed because rx_coe has been set before and it will be
3678 * fixed in case of issue.
3679 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003680 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003681
3682 return 0;
3683}
3684
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003685/**
3686 * stmmac_interrupt - main ISR
3687 * @irq: interrupt number.
3688 * @dev_id: to pass the net device pointer.
3689 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003690 * It can call:
3691 * o DMA service routine (to manage incoming frame reception and transmission
3692 * status)
3693 * o Core interrupts to manage: remote wake-up, management counter, LPI
3694 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003695 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003696static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3697{
3698 struct net_device *dev = (struct net_device *)dev_id;
3699 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003700 u32 rx_cnt = priv->plat->rx_queues_to_use;
3701 u32 tx_cnt = priv->plat->tx_queues_to_use;
3702 u32 queues_count;
3703 u32 queue;
3704
3705 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003706
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003707 if (priv->irq_wake)
3708 pm_wakeup_event(priv->device, 0);
3709
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003710 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003711 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003712 return IRQ_NONE;
3713 }
3714
Jose Abreu34877a12018-03-29 10:40:18 +01003715 /* Check if adapter is up */
3716 if (test_bit(STMMAC_DOWN, &priv->state))
3717 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003718 /* Check if a fatal error happened */
3719 if (stmmac_safety_feat_interrupt(priv))
3720 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003721
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003722 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003723 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003724 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003725
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003726 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003727 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003728 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003729 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003730 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003731 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003732 }
3733
3734 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3735 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003736 struct stmmac_rx_queue *rx_q =
3737 &priv->rx_queue[queue];
3738
Jose Abreuc10d4c82018-04-16 16:08:14 +01003739 status |= stmmac_host_mtl_irq_status(priv,
3740 priv->hw, queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003741
Jose Abreua4e887f2018-04-16 16:08:13 +01003742 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3743 stmmac_set_rx_tail_ptr(priv,
3744 priv->ioaddr,
3745 rx_q->rx_tail_addr,
3746 queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003747 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003748 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003749
3750 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003751 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003752 if (priv->xstats.pcs_link)
3753 netif_carrier_on(dev);
3754 else
3755 netif_carrier_off(dev);
3756 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003757 }
3758
3759 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003760 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003761
3762 return IRQ_HANDLED;
3763}
3764
3765#ifdef CONFIG_NET_POLL_CONTROLLER
3766/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003767 * to allow network I/O with interrupts disabled.
3768 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003769static void stmmac_poll_controller(struct net_device *dev)
3770{
3771 disable_irq(dev->irq);
3772 stmmac_interrupt(dev->irq, dev);
3773 enable_irq(dev->irq);
3774}
3775#endif
3776
3777/**
3778 * stmmac_ioctl - Entry point for the Ioctl
3779 * @dev: Device pointer.
3780 * @rq: An IOCTL specefic structure, that can contain a pointer to
3781 * a proprietary structure used to pass information to the driver.
3782 * @cmd: IOCTL command
3783 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003784 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003785 */
3786static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3787{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003788 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003789
3790 if (!netif_running(dev))
3791 return -EINVAL;
3792
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003793 switch (cmd) {
3794 case SIOCGMIIPHY:
3795 case SIOCGMIIREG:
3796 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003797 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003798 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003799 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003800 break;
3801 case SIOCSHWTSTAMP:
3802 ret = stmmac_hwtstamp_ioctl(dev, rq);
3803 break;
3804 default:
3805 break;
3806 }
Richard Cochran28b04112010-07-17 08:48:55 +00003807
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003808 return ret;
3809}
3810
Bhadram Varkaa8304052017-10-27 08:22:02 +05303811static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3812{
3813 struct stmmac_priv *priv = netdev_priv(ndev);
3814 int ret = 0;
3815
3816 ret = eth_mac_addr(ndev, addr);
3817 if (ret)
3818 return ret;
3819
Jose Abreuc10d4c82018-04-16 16:08:14 +01003820 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303821
3822 return ret;
3823}
3824
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003825#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003826static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003827
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003828static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003829 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003830{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003831 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003832 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3833 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003834
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003835 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003836 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003837 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003838 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003839 le32_to_cpu(ep->basic.des0),
3840 le32_to_cpu(ep->basic.des1),
3841 le32_to_cpu(ep->basic.des2),
3842 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003843 ep++;
3844 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003845 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003846 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003847 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3848 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003849 p++;
3850 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003851 seq_printf(seq, "\n");
3852 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003853}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003854
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003855static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3856{
3857 struct net_device *dev = seq->private;
3858 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003859 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003860 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003861 u32 queue;
3862
3863 for (queue = 0; queue < rx_count; queue++) {
3864 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3865
3866 seq_printf(seq, "RX Queue %d:\n", queue);
3867
3868 if (priv->extend_desc) {
3869 seq_printf(seq, "Extended descriptor ring:\n");
3870 sysfs_display_ring((void *)rx_q->dma_erx,
3871 DMA_RX_SIZE, 1, seq);
3872 } else {
3873 seq_printf(seq, "Descriptor ring:\n");
3874 sysfs_display_ring((void *)rx_q->dma_rx,
3875 DMA_RX_SIZE, 0, seq);
3876 }
3877 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003878
Joao Pintoce736782017-04-06 09:49:10 +01003879 for (queue = 0; queue < tx_count; queue++) {
3880 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3881
3882 seq_printf(seq, "TX Queue %d:\n", queue);
3883
3884 if (priv->extend_desc) {
3885 seq_printf(seq, "Extended descriptor ring:\n");
3886 sysfs_display_ring((void *)tx_q->dma_etx,
3887 DMA_TX_SIZE, 1, seq);
3888 } else {
3889 seq_printf(seq, "Descriptor ring:\n");
3890 sysfs_display_ring((void *)tx_q->dma_tx,
3891 DMA_TX_SIZE, 0, seq);
3892 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003893 }
3894
3895 return 0;
3896}
3897
3898static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3899{
3900 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3901}
3902
Pavel Machek22d3efe2016-11-28 12:55:59 +01003903/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3904
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003905static const struct file_operations stmmac_rings_status_fops = {
3906 .owner = THIS_MODULE,
3907 .open = stmmac_sysfs_ring_open,
3908 .read = seq_read,
3909 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003910 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003911};
3912
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003913static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3914{
3915 struct net_device *dev = seq->private;
3916 struct stmmac_priv *priv = netdev_priv(dev);
3917
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003918 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003919 seq_printf(seq, "DMA HW features not supported\n");
3920 return 0;
3921 }
3922
3923 seq_printf(seq, "==============================\n");
3924 seq_printf(seq, "\tDMA HW features\n");
3925 seq_printf(seq, "==============================\n");
3926
Pavel Machek22d3efe2016-11-28 12:55:59 +01003927 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003928 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003929 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003930 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003931 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003932 (priv->dma_cap.half_duplex) ? "Y" : "N");
3933 seq_printf(seq, "\tHash Filter: %s\n",
3934 (priv->dma_cap.hash_filter) ? "Y" : "N");
3935 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3936 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003937 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003938 (priv->dma_cap.pcs) ? "Y" : "N");
3939 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3940 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3941 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3942 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3943 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3944 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3945 seq_printf(seq, "\tRMON module: %s\n",
3946 (priv->dma_cap.rmon) ? "Y" : "N");
3947 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3948 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003949 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003950 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003951 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003952 (priv->dma_cap.eee) ? "Y" : "N");
3953 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3954 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3955 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003956 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3957 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3958 (priv->dma_cap.rx_coe) ? "Y" : "N");
3959 } else {
3960 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3961 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3962 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3963 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3964 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003965 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3966 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3967 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3968 priv->dma_cap.number_rx_channel);
3969 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3970 priv->dma_cap.number_tx_channel);
3971 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3972 (priv->dma_cap.enh_desc) ? "Y" : "N");
3973
3974 return 0;
3975}
3976
3977static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3978{
3979 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3980}
3981
3982static const struct file_operations stmmac_dma_cap_fops = {
3983 .owner = THIS_MODULE,
3984 .open = stmmac_sysfs_dma_cap_open,
3985 .read = seq_read,
3986 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003987 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003988};
3989
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003990static int stmmac_init_fs(struct net_device *dev)
3991{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003992 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003993
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003994 /* Create per netdev entries */
3995 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3996
3997 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003998 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003999
4000 return -ENOMEM;
4001 }
4002
4003 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004004 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07004005 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004006 priv->dbgfs_dir, dev,
4007 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004008
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004009 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004010 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004011 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004012
4013 return -ENOMEM;
4014 }
4015
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004016 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07004017 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4018 priv->dbgfs_dir,
4019 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004020
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004021 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004022 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004023 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004024
4025 return -ENOMEM;
4026 }
4027
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004028 return 0;
4029}
4030
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004031static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004032{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004033 struct stmmac_priv *priv = netdev_priv(dev);
4034
4035 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004036}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004037#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004038
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004039static const struct net_device_ops stmmac_netdev_ops = {
4040 .ndo_open = stmmac_open,
4041 .ndo_start_xmit = stmmac_xmit,
4042 .ndo_stop = stmmac_release,
4043 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004044 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004045 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004046 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004047 .ndo_tx_timeout = stmmac_tx_timeout,
4048 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004049#ifdef CONFIG_NET_POLL_CONTROLLER
4050 .ndo_poll_controller = stmmac_poll_controller,
4051#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304052 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004053};
4054
Jose Abreu34877a12018-03-29 10:40:18 +01004055static void stmmac_reset_subtask(struct stmmac_priv *priv)
4056{
4057 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4058 return;
4059 if (test_bit(STMMAC_DOWN, &priv->state))
4060 return;
4061
4062 netdev_err(priv->dev, "Reset adapter.\n");
4063
4064 rtnl_lock();
4065 netif_trans_update(priv->dev);
4066 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4067 usleep_range(1000, 2000);
4068
4069 set_bit(STMMAC_DOWN, &priv->state);
4070 dev_close(priv->dev);
4071 dev_open(priv->dev);
4072 clear_bit(STMMAC_DOWN, &priv->state);
4073 clear_bit(STMMAC_RESETING, &priv->state);
4074 rtnl_unlock();
4075}
4076
4077static void stmmac_service_task(struct work_struct *work)
4078{
4079 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4080 service_task);
4081
4082 stmmac_reset_subtask(priv);
4083 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4084}
4085
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004086/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004087 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004088 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004089 * Description: this function is to configure the MAC device according to
4090 * some platform parameters or the HW capability register. It prepares the
4091 * driver to use either ring or chain modes and to setup either enhanced or
4092 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093 */
4094static int stmmac_hw_init(struct stmmac_priv *priv)
4095{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004096 struct mac_device_info *mac;
4097
4098 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004099 if (priv->plat->setup) {
4100 mac = priv->plat->setup(priv);
4101 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004102 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004103 mac = dwmac1000_setup(priv->ioaddr,
4104 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004105 priv->plat->unicast_filter_entries,
4106 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004107 } else if (priv->plat->has_gmac4) {
4108 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4109 mac = dwmac4_setup(priv->ioaddr,
4110 priv->plat->multicast_filter_bins,
4111 priv->plat->unicast_filter_entries,
4112 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004113 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004114 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004115 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004116 if (!mac)
4117 return -ENOMEM;
4118
4119 priv->hw = mac;
4120
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004121 /* dwmac-sun8i only work in chain mode */
4122 if (priv->plat->has_sun8i)
4123 chain_mode = 1;
4124
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004125 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004126 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4127 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004128 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004129 if (chain_mode) {
4130 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004131 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004132 priv->mode = STMMAC_CHAIN_MODE;
4133 } else {
4134 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004135 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004136 priv->mode = STMMAC_RING_MODE;
4137 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004138 }
4139
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004140 /* Get the HW capability (new GMAC newer than 3.50a) */
4141 priv->hw_cap_support = stmmac_get_hw_features(priv);
4142 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004143 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004144
4145 /* We can override some gmac/dma configuration fields: e.g.
4146 * enh_desc, tx_coe (e.g. that are passed through the
4147 * platform) with the values from the HW capability
4148 * register (if supported).
4149 */
4150 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004151 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004152 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004153
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004154 /* TXCOE doesn't work in thresh DMA mode */
4155 if (priv->plat->force_thresh_dma_mode)
4156 priv->plat->tx_coe = 0;
4157 else
4158 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4159
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004160 /* In case of GMAC4 rx_coe is from HW cap register. */
4161 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004162
4163 if (priv->dma_cap.rx_coe_type2)
4164 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4165 else if (priv->dma_cap.rx_coe_type1)
4166 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4167
LABBE Corentin38ddc592016-11-16 20:09:39 +01004168 } else {
4169 dev_info(priv->device, "No HW DMA feature register supported\n");
4170 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004171
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004172 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4173 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4174 priv->hw->desc = &dwmac4_desc_ops;
4175 else
4176 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004177
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004178 if (priv->plat->rx_coe) {
4179 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004180 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004181 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004182 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004183 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004184 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004185 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004186
4187 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004188 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004189 device_set_wakeup_capable(priv->device, 1);
4190 }
4191
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004192 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004193 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004194
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004195 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004196}
4197
4198/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004199 * stmmac_dvr_probe
4200 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004201 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004202 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004203 * Description: this is the main probe function used to
4204 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004205 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004206 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004207 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004208int stmmac_dvr_probe(struct device *device,
4209 struct plat_stmmacenet_data *plat_dat,
4210 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004211{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004212 struct net_device *ndev = NULL;
4213 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004214 int ret = 0;
4215 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004216
Joao Pintoc22a3f42017-04-06 09:49:11 +01004217 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4218 MTL_MAX_TX_QUEUES,
4219 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004220 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004221 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004222
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004223 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004224
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004225 priv = netdev_priv(ndev);
4226 priv->device = device;
4227 priv->dev = ndev;
4228
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004229 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004230 priv->pause = pause;
4231 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004232 priv->ioaddr = res->addr;
4233 priv->dev->base_addr = (unsigned long)res->addr;
4234
4235 priv->dev->irq = res->irq;
4236 priv->wol_irq = res->wol_irq;
4237 priv->lpi_irq = res->lpi_irq;
4238
4239 if (res->mac)
4240 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004241
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004242 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004243
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004244 /* Verify driver arguments */
4245 stmmac_verify_args();
4246
Jose Abreu34877a12018-03-29 10:40:18 +01004247 /* Allocate workqueue */
4248 priv->wq = create_singlethread_workqueue("stmmac_wq");
4249 if (!priv->wq) {
4250 dev_err(priv->device, "failed to create workqueue\n");
4251 goto error_wq;
4252 }
4253
4254 INIT_WORK(&priv->service_task, stmmac_service_task);
4255
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004256 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004257 * this needs to have multiple instances
4258 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004259 if ((phyaddr >= 0) && (phyaddr <= 31))
4260 priv->plat->phy_addr = phyaddr;
4261
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004262 if (priv->plat->stmmac_rst) {
4263 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004264 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004265 /* Some reset controllers have only reset callback instead of
4266 * assert + deassert callbacks pair.
4267 */
4268 if (ret == -ENOTSUPP)
4269 reset_control_reset(priv->plat->stmmac_rst);
4270 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004271
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004272 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004273 ret = stmmac_hw_init(priv);
4274 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004275 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004276
Joao Pintoc22a3f42017-04-06 09:49:11 +01004277 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004278 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4279 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004280
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004281 ndev->netdev_ops = &stmmac_netdev_ops;
4282
4283 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4284 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004285
4286 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004287 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004288 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004289 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004290 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004291 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4292 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004293#ifdef STMMAC_VLAN_TAG_USED
4294 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004295 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004296#endif
4297 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4298
Jarod Wilson44770e12016-10-17 15:54:17 -04004299 /* MTU range: 46 - hw-specific max */
4300 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4301 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4302 ndev->max_mtu = JUMBO_LEN;
4303 else
4304 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004305 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4306 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4307 */
4308 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4309 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004310 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004311 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004312 dev_warn(priv->device,
4313 "%s: warning: maxmtu having invalid value (%d)\n",
4314 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004315
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004316 if (flow_ctrl)
4317 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4318
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004319 /* Rx Watchdog is available in the COREs newer than the 3.40.
4320 * In some case, for example on bugged HW this feature
4321 * has to be disable and this can be done by passing the
4322 * riwt_off field from the platform.
4323 */
4324 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4325 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004326 dev_info(priv->device,
4327 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004328 }
4329
Joao Pintoc22a3f42017-04-06 09:49:11 +01004330 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4331 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4332
4333 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4334 (8 * priv->plat->rx_queues_to_use));
4335 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004336
Vlad Lunguf8e96162010-11-29 22:52:52 +00004337 spin_lock_init(&priv->lock);
4338
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004339 /* If a specific clk_csr value is passed from the platform
4340 * this means that the CSR Clock Range selection cannot be
4341 * changed at run-time and it is fixed. Viceversa the driver'll try to
4342 * set the MDC clock dynamically according to the csr actual
4343 * clock input.
4344 */
4345 if (!priv->plat->clk_csr)
4346 stmmac_clk_csr_set(priv);
4347 else
4348 priv->clk_csr = priv->plat->clk_csr;
4349
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004350 stmmac_check_pcs_mode(priv);
4351
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004352 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4353 priv->hw->pcs != STMMAC_PCS_TBI &&
4354 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004355 /* MDIO bus Registration */
4356 ret = stmmac_mdio_register(ndev);
4357 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004358 dev_err(priv->device,
4359 "%s: MDIO bus (id: %d) registration failed",
4360 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004361 goto error_mdio_register;
4362 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004363 }
4364
Florian Fainelli57016592016-12-27 18:23:06 -08004365 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004366 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004367 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4368 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004369 goto error_netdev_register;
4370 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004371
Florian Fainelli57016592016-12-27 18:23:06 -08004372 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004373
Viresh Kumar6a81c262012-07-30 14:39:41 -07004374error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004375 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4376 priv->hw->pcs != STMMAC_PCS_TBI &&
4377 priv->hw->pcs != STMMAC_PCS_RTBI)
4378 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004379error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004380 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4381 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4382
4383 netif_napi_del(&rx_q->napi);
4384 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004385error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004386 destroy_workqueue(priv->wq);
4387error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004388 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004389
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004390 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004391}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004392EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004393
4394/**
4395 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004396 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004397 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004398 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004399 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004400int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004401{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004402 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004403 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004404
LABBE Corentin38ddc592016-11-16 20:09:39 +01004405 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004406
Joao Pintoae4f0d42017-03-15 11:04:47 +00004407 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004408
Jose Abreuc10d4c82018-04-16 16:08:14 +01004409 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004410 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004411 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004412 if (priv->plat->stmmac_rst)
4413 reset_control_assert(priv->plat->stmmac_rst);
4414 clk_disable_unprepare(priv->plat->pclk);
4415 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004416 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4417 priv->hw->pcs != STMMAC_PCS_TBI &&
4418 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004419 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004420 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004421 free_netdev(ndev);
4422
4423 return 0;
4424}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004425EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004426
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004427/**
4428 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004429 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004430 * Description: this is the function to suspend the device and it is called
4431 * by the platform driver to stop the network queue, release the resources,
4432 * program the PMT register (for WoL), clean and release driver resources.
4433 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004434int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004435{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004436 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004437 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004438 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004439
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004440 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004441 return 0;
4442
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004443 if (ndev->phydev)
4444 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004445
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004446 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004447
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004448 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004449 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004450
Joao Pintoc22a3f42017-04-06 09:49:11 +01004451 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004452
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004453 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004454 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004455
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004456 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004457 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004458 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004459 priv->irq_wake = 1;
4460 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004461 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004462 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004463 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004464 clk_disable(priv->plat->pclk);
4465 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004466 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004467 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004468
LABBE Corentin4d869b02017-05-24 09:16:46 +02004469 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004470 priv->speed = SPEED_UNKNOWN;
4471 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004472 return 0;
4473}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004474EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004475
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004476/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004477 * stmmac_reset_queues_param - reset queue parameters
4478 * @dev: device pointer
4479 */
4480static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4481{
4482 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004483 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004484 u32 queue;
4485
4486 for (queue = 0; queue < rx_cnt; queue++) {
4487 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4488
4489 rx_q->cur_rx = 0;
4490 rx_q->dirty_rx = 0;
4491 }
4492
Joao Pintoce736782017-04-06 09:49:10 +01004493 for (queue = 0; queue < tx_cnt; queue++) {
4494 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4495
4496 tx_q->cur_tx = 0;
4497 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004498 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004499 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004500}
4501
4502/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004503 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004504 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004505 * Description: when resume this function is invoked to setup the DMA and CORE
4506 * in a usable state.
4507 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004508int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004509{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004510 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004511 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004512 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004513
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004514 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004515 return 0;
4516
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004517 /* Power Down bit, into the PM register, is cleared
4518 * automatically as soon as a magic packet or a Wake-up frame
4519 * is received. Anyway, it's better to manually clear
4520 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004521 * from another devices (e.g. serial console).
4522 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004523 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004524 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004525 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004526 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004527 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004528 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004529 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004530 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004531 clk_enable(priv->plat->stmmac_clk);
4532 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004533 /* reset the phy so that it's ready */
4534 if (priv->mii)
4535 stmmac_mdio_reset(priv->mii);
4536 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004537
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004538 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004539
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004540 spin_lock_irqsave(&priv->lock, flags);
4541
Joao Pinto54139cf2017-04-06 09:49:09 +01004542 stmmac_reset_queues_param(priv);
4543
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004544 stmmac_clear_descriptors(priv);
4545
Huacai Chenfe1319292014-12-19 22:38:18 +08004546 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004547 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004548 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004549
Joao Pintoc22a3f42017-04-06 09:49:11 +01004550 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004551
Joao Pintoc22a3f42017-04-06 09:49:11 +01004552 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004553
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004554 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004555
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004556 if (ndev->phydev)
4557 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004558
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004559 return 0;
4560}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004561EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004562
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004563#ifndef MODULE
4564static int __init stmmac_cmdline_opt(char *str)
4565{
4566 char *opt;
4567
4568 if (!str || !*str)
4569 return -EINVAL;
4570 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004571 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004572 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004573 goto err;
4574 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004575 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004576 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004577 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004578 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004579 goto err;
4580 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004581 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004582 goto err;
4583 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004584 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004585 goto err;
4586 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004587 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004588 goto err;
4589 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004590 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004591 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004592 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004593 if (kstrtoint(opt + 10, 0, &eee_timer))
4594 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004595 } else if (!strncmp(opt, "chain_mode:", 11)) {
4596 if (kstrtoint(opt + 11, 0, &chain_mode))
4597 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004598 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004599 }
4600 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004601
4602err:
4603 pr_err("%s: ERROR broken module parameter conversion", __func__);
4604 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004605}
4606
4607__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004608#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004609
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004610static int __init stmmac_init(void)
4611{
4612#ifdef CONFIG_DEBUG_FS
4613 /* Create debugfs main directory if it doesn't exist yet */
4614 if (!stmmac_fs_dir) {
4615 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4616
4617 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4618 pr_err("ERROR %s, debugfs create directory failed\n",
4619 STMMAC_RESOURCE_NAME);
4620
4621 return -ENOMEM;
4622 }
4623 }
4624#endif
4625
4626 return 0;
4627}
4628
4629static void __exit stmmac_exit(void)
4630{
4631#ifdef CONFIG_DEBUG_FS
4632 debugfs_remove_recursive(stmmac_fs_dir);
4633#endif
4634}
4635
4636module_init(stmmac_init)
4637module_exit(stmmac_exit)
4638
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004639MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4640MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4641MODULE_LICENSE("GPL");