blob: d9dbe13558961b864ec5276a0ffe4fade0d65b47 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
Jose Abreu4dbbe8d2018-05-04 10:01:38 +010048#include <net/pkt_cls.h>
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000049#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000050#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080051#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070052#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080053#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010054#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020057#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070062module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070066module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070070module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071MODULE_PARM_DESC(phyaddr, "Physical device address");
72
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010073#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010074#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070077module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070078MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070081module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070082MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070086module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070087MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070091module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070092MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010094#define STMMAC_RX_COPYBREAK 256
95
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070096static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
97 NETIF_MSG_LINK | NETIF_MSG_IFUP |
98 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
99
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000100#define STMMAC_DEFAULT_LPI_TIMER 1000
101static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700102module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200104#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105
Pavel Machek22d3efe2016-11-28 12:55:59 +0100106/* By default the driver will use the ring mode to manage tx and rx descriptors,
107 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108 */
109static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700110module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100115#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700117static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#endif
119
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000120#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122/**
123 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100124 * Description: it checks the driver parameters and set a default in case of
125 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126 */
127static void stmmac_verify_args(void)
128{
129 if (unlikely(watchdog < 0))
130 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100131 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
132 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700133 if (unlikely(flow_ctrl > 1))
134 flow_ctrl = FLOW_AUTO;
135 else if (likely(flow_ctrl < 0))
136 flow_ctrl = FLOW_OFF;
137 if (unlikely((pause < 0) || (pause > 0xffff)))
138 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000139 if (eee_timer < 0)
140 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141}
142
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000143/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100144 * stmmac_disable_all_queues - Disable all queues
145 * @priv: driver private structure
146 */
147static void stmmac_disable_all_queues(struct stmmac_priv *priv)
148{
149 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
150 u32 queue;
151
152 for (queue = 0; queue < rx_queues_cnt; queue++) {
153 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
154
155 napi_disable(&rx_q->napi);
156 }
157}
158
159/**
160 * stmmac_enable_all_queues - Enable all queues
161 * @priv: driver private structure
162 */
163static void stmmac_enable_all_queues(struct stmmac_priv *priv)
164{
165 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
166 u32 queue;
167
168 for (queue = 0; queue < rx_queues_cnt; queue++) {
169 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
170
171 napi_enable(&rx_q->napi);
172 }
173}
174
175/**
176 * stmmac_stop_all_queues - Stop all queues
177 * @priv: driver private structure
178 */
179static void stmmac_stop_all_queues(struct stmmac_priv *priv)
180{
181 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
182 u32 queue;
183
184 for (queue = 0; queue < tx_queues_cnt; queue++)
185 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
186}
187
188/**
189 * stmmac_start_all_queues - Start all queues
190 * @priv: driver private structure
191 */
192static void stmmac_start_all_queues(struct stmmac_priv *priv)
193{
194 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
195 u32 queue;
196
197 for (queue = 0; queue < tx_queues_cnt; queue++)
198 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
199}
200
Jose Abreu34877a12018-03-29 10:40:18 +0100201static void stmmac_service_event_schedule(struct stmmac_priv *priv)
202{
203 if (!test_bit(STMMAC_DOWN, &priv->state) &&
204 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
205 queue_work(priv->wq, &priv->service_task);
206}
207
208static void stmmac_global_err(struct stmmac_priv *priv)
209{
210 netif_carrier_off(priv->dev);
211 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
212 stmmac_service_event_schedule(priv);
213}
214
Joao Pintoc22a3f42017-04-06 09:49:11 +0100215/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * stmmac_clk_csr_set - dynamically set the MDC clock
217 * @priv: driver private structure
218 * Description: this is to dynamically set the MDC clock according to the csr
219 * clock input.
220 * Note:
221 * If a specific clk_csr value is passed from the platform
222 * this means that the CSR Clock Range selection cannot be
223 * changed at run-time and it is fixed (as reported in the driver
224 * documentation). Viceversa the driver will try to set the MDC
225 * clock dynamically according to the actual clock input.
226 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000227static void stmmac_clk_csr_set(struct stmmac_priv *priv)
228{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000229 u32 clk_rate;
230
jpintof573c0b2017-01-09 12:35:09 +0000231 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000232
233 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000234 * for all other cases except for the below mentioned ones.
235 * For values higher than the IEEE 802.3 specified frequency
236 * we can not estimate the proper divider as it is not known
237 * the frequency of clk_csr_i. So we do not change the default
238 * divider.
239 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000240 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
241 if (clk_rate < CSR_F_35M)
242 priv->clk_csr = STMMAC_CSR_20_35M;
243 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
244 priv->clk_csr = STMMAC_CSR_35_60M;
245 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
246 priv->clk_csr = STMMAC_CSR_60_100M;
247 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
248 priv->clk_csr = STMMAC_CSR_100_150M;
249 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
250 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800251 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000252 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000253 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200254
255 if (priv->plat->has_sun8i) {
256 if (clk_rate > 160000000)
257 priv->clk_csr = 0x03;
258 else if (clk_rate > 80000000)
259 priv->clk_csr = 0x02;
260 else if (clk_rate > 40000000)
261 priv->clk_csr = 0x01;
262 else
263 priv->clk_csr = 0;
264 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000265}
266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700267static void print_pkt(unsigned char *buf, int len)
268{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200269 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
270 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700272
Joao Pintoce736782017-04-06 09:49:10 +0100273static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700274{
Joao Pintoce736782017-04-06 09:49:10 +0100275 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100276 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100277
Joao Pintoce736782017-04-06 09:49:10 +0100278 if (tx_q->dirty_tx > tx_q->cur_tx)
279 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100280 else
Joao Pintoce736782017-04-06 09:49:10 +0100281 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282
283 return avail;
284}
285
Joao Pinto54139cf2017-04-06 09:49:09 +0100286/**
287 * stmmac_rx_dirty - Get RX queue dirty
288 * @priv: driver private structure
289 * @queue: RX queue index
290 */
291static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100292{
Joao Pinto54139cf2017-04-06 09:49:09 +0100293 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100294 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100295
Joao Pinto54139cf2017-04-06 09:49:09 +0100296 if (rx_q->dirty_rx <= rx_q->cur_rx)
297 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100298 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100299 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100300
301 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700302}
303
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000304/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100305 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000306 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100307 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000309 */
310static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
311{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200312 struct net_device *ndev = priv->dev;
313 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000314
315 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000316 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000317}
318
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100320 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000321 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100322 * Description: this function is to verify and enter in LPI mode in case of
323 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000324 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000325static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
326{
Joao Pintoce736782017-04-06 09:49:10 +0100327 u32 tx_cnt = priv->plat->tx_queues_to_use;
328 u32 queue;
329
330 /* check if all TX queues have the work finished */
331 for (queue = 0; queue < tx_cnt; queue++) {
332 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
333
334 if (tx_q->dirty_tx != tx_q->cur_tx)
335 return; /* still unfinished work */
336 }
337
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100339 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100340 stmmac_set_eee_mode(priv, priv->hw,
341 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000342}
343
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100345 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000346 * @priv: driver private structure
347 * Description: this function is to exit and disable EEE in case of
348 * LPI state is true. This is called by the xmit.
349 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000350void stmmac_disable_eee_mode(struct stmmac_priv *priv)
351{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100352 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000353 del_timer_sync(&priv->eee_ctrl_timer);
354 priv->tx_path_in_lpi_mode = false;
355}
356
357/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100358 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * @arg : data hook
360 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000361 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000362 * then MAC Transmitter can be moved to LPI state.
363 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700364static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000365{
Kees Cooke99e88a2017-10-16 14:43:17 -0700366 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367
368 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200369 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370}
371
372/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100373 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000374 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000375 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100376 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
377 * can also manage EEE, this function enable the LPI state and start related
378 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000379 */
380bool stmmac_eee_init(struct stmmac_priv *priv)
381{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200382 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100383 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100384 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000385 bool ret = false;
386
Jerome Brunet879626e2018-01-03 16:46:29 +0100387 if ((interface != PHY_INTERFACE_MODE_MII) &&
388 (interface != PHY_INTERFACE_MODE_GMII) &&
389 !phy_interface_mode_is_rgmii(interface))
390 goto out;
391
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200392 /* Using PCS we cannot dial with the phy registers at this stage
393 * so we do not support extra feature like EEE.
394 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200395 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
396 (priv->hw->pcs == STMMAC_PCS_TBI) ||
397 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200398 goto out;
399
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000400 /* MAC core supports the EEE feature. */
401 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100402 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000403
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100404 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200405 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100406 /* To manage at run-time if the EEE cannot be supported
407 * anymore (for example because the lp caps have been
408 * changed).
409 * In that case the driver disable own timers.
410 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100411 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100412 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100413 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100414 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100415 stmmac_set_eee_timer(priv, priv->hw, 0,
416 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100417 }
418 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100419 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100420 goto out;
421 }
422 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100423 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200424 if (!priv->eee_active) {
425 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700426 timer_setup(&priv->eee_ctrl_timer,
427 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530428 mod_timer(&priv->eee_ctrl_timer,
429 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000430
Jose Abreuc10d4c82018-04-16 16:08:14 +0100431 stmmac_set_eee_timer(priv, priv->hw,
432 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200433 }
434 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100435 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000437 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100438 spin_unlock_irqrestore(&priv->lock, flags);
439
LABBE Corentin38ddc592016-11-16 20:09:39 +0100440 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000441 }
442out:
443 return ret;
444}
445
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100446/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000447 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100448 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 * @skb : the socket buffer
450 * Description :
451 * This function will read timestamp from the descriptor & pass it to stack.
452 * and also perform some sanity checks.
453 */
454static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100455 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456{
457 struct skb_shared_hwtstamps shhwtstamp;
458 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
460 if (!priv->hwts_tx_en)
461 return;
462
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000463 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800464 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return;
466
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100468 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100469 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100470 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100472 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
473 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474
Mario Molitor33d4c482017-06-08 23:03:09 +0200475 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100476 /* pass tstamp to stack */
477 skb_tstamp_tx(skb, &shhwtstamp);
478 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479
480 return;
481}
482
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100483/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000484 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100485 * @p : descriptor pointer
486 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 * @skb : the socket buffer
488 * Description :
489 * This function will read received packet's timestamp from the descriptor
490 * and pass it to stack. It also perform some sanity checks.
491 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100492static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
493 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494{
495 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100496 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000498
499 if (!priv->hwts_rx_en)
500 return;
Jose Abreu98870942017-10-20 14:37:35 +0100501 /* For GMAC4, the valid timestamp is from CTX next desc. */
502 if (priv->plat->has_gmac4)
503 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100505 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100506 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
507 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200508 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100509 shhwtstamp = skb_hwtstamps(skb);
510 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
511 shhwtstamp->hwtstamp = ns_to_ktime(ns);
512 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200513 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100514 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000515}
516
517/**
518 * stmmac_hwtstamp_ioctl - control hardware timestamping.
519 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100520 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 * a proprietary structure used to pass information to the driver.
522 * Description:
523 * This function configures the MAC to enable/disable both outgoing(TX)
524 * and incoming(RX) packets time stamping based on user input.
525 * Return Value:
526 * 0 on success and an appropriate -ve integer on failure.
527 */
528static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
529{
530 struct stmmac_priv *priv = netdev_priv(dev);
531 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200532 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000533 u64 temp = 0;
534 u32 ptp_v2 = 0;
535 u32 tstamp_all = 0;
536 u32 ptp_over_ipv4_udp = 0;
537 u32 ptp_over_ipv6_udp = 0;
538 u32 ptp_over_ethernet = 0;
539 u32 snap_type_sel = 0;
540 u32 ts_master_en = 0;
541 u32 ts_event_en = 0;
542 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800543 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544
545 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
546 netdev_alert(priv->dev, "No support for HW time stamping\n");
547 priv->hwts_tx_en = 0;
548 priv->hwts_rx_en = 0;
549
550 return -EOPNOTSUPP;
551 }
552
553 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000554 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 return -EFAULT;
556
LABBE Corentin38ddc592016-11-16 20:09:39 +0100557 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
558 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559
560 /* reserved for future extensions */
561 if (config.flags)
562 return -EINVAL;
563
Ben Hutchings5f3da322013-11-14 00:43:41 +0000564 if (config.tx_type != HWTSTAMP_TX_OFF &&
565 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567
568 if (priv->adv_ts) {
569 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000570 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000571 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 config.rx_filter = HWTSTAMP_FILTER_NONE;
573 break;
574
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000575 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000576 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
578 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200579 if (priv->plat->has_gmac4)
580 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
581 else
582 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000583
584 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
585 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
586 break;
587
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000588 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000589 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000590 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
591 /* take time stamp for SYNC messages only */
592 ts_event_en = PTP_TCR_TSEVNTENA;
593
594 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
595 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
596 break;
597
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
601 /* take time stamp for Delay_Req messages only */
602 ts_master_en = PTP_TCR_TSMSTRENA;
603 ts_event_en = PTP_TCR_TSEVNTENA;
604
605 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
606 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
607 break;
608
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000610 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000611 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
612 ptp_v2 = PTP_TCR_TSVER2ENA;
613 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200614 if (priv->plat->has_gmac4)
615 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
616 else
617 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618
619 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
620 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
621 break;
622
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000624 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
626 ptp_v2 = PTP_TCR_TSVER2ENA;
627 /* take time stamp for SYNC messages only */
628 ts_event_en = PTP_TCR_TSEVNTENA;
629
630 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
631 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
632 break;
633
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000635 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
637 ptp_v2 = PTP_TCR_TSVER2ENA;
638 /* take time stamp for Delay_Req messages only */
639 ts_master_en = PTP_TCR_TSMSTRENA;
640 ts_event_en = PTP_TCR_TSEVNTENA;
641
642 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
643 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
644 break;
645
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000647 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
649 ptp_v2 = PTP_TCR_TSVER2ENA;
650 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200651 if (priv->plat->has_gmac4)
652 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
653 else
654 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000655
656 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
657 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
658 ptp_over_ethernet = PTP_TCR_TSIPENA;
659 break;
660
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000661 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000662 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000663 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
664 ptp_v2 = PTP_TCR_TSVER2ENA;
665 /* take time stamp for SYNC messages only */
666 ts_event_en = PTP_TCR_TSEVNTENA;
667
668 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
669 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
670 ptp_over_ethernet = PTP_TCR_TSIPENA;
671 break;
672
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000674 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000675 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
676 ptp_v2 = PTP_TCR_TSVER2ENA;
677 /* take time stamp for Delay_Req messages only */
678 ts_master_en = PTP_TCR_TSMSTRENA;
679 ts_event_en = PTP_TCR_TSEVNTENA;
680
681 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
682 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
683 ptp_over_ethernet = PTP_TCR_TSIPENA;
684 break;
685
Miroslav Lichvare3412572017-05-19 17:52:36 +0200686 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000687 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000688 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689 config.rx_filter = HWTSTAMP_FILTER_ALL;
690 tstamp_all = PTP_TCR_TSENALL;
691 break;
692
693 default:
694 return -ERANGE;
695 }
696 } else {
697 switch (config.rx_filter) {
698 case HWTSTAMP_FILTER_NONE:
699 config.rx_filter = HWTSTAMP_FILTER_NONE;
700 break;
701 default:
702 /* PTP v1, UDP, any kind of event packet */
703 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
704 break;
705 }
706 }
707 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000708 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709
710 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100711 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000712 else {
713 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000714 tstamp_all | ptp_v2 | ptp_over_ethernet |
715 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
716 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100717 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000718
719 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100720 stmmac_config_sub_second_increment(priv,
721 priv->ptpaddr, priv->plat->clk_ptp_rate,
722 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800723 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000724
725 /* calculate default added value:
726 * formula is :
727 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800728 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000729 */
Phil Reid19d857c2015-12-14 11:32:01 +0800730 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000731 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100732 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000733
734 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200735 ktime_get_real_ts64(&now);
736
737 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100738 stmmac_init_systime(priv, priv->ptpaddr,
739 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000740 }
741
742 return copy_to_user(ifr->ifr_data, &config,
743 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
744}
745
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000746/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100747 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000748 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100749 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000750 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100751 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000752 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000753static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000754{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000755 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
756 return -EOPNOTSUPP;
757
Vince Bridgers7cd01392013-12-20 11:19:34 -0600758 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200759 /* Check if adv_ts can be enabled for dwmac 4.x core */
760 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
761 priv->adv_ts = 1;
762 /* Dwmac 3.x core with extend_desc can support adv_ts */
763 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600764 priv->adv_ts = 1;
765
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200766 if (priv->dma_cap.time_stamp)
767 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600768
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200769 if (priv->adv_ts)
770 netdev_info(priv->dev,
771 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000772
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000773 priv->hwts_tx_en = 0;
774 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000775
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200776 stmmac_ptp_register(priv);
777
778 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000779}
780
781static void stmmac_release_ptp(struct stmmac_priv *priv)
782{
jpintof573c0b2017-01-09 12:35:09 +0000783 if (priv->plat->clk_ptp_ref)
784 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000785 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000786}
787
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700788/**
Joao Pinto29feff32017-03-10 18:24:56 +0000789 * stmmac_mac_flow_ctrl - Configure flow control in all queues
790 * @priv: driver private structure
791 * Description: It is used for configuring the flow control in all queues
792 */
793static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
794{
795 u32 tx_cnt = priv->plat->tx_queues_to_use;
796
Jose Abreuc10d4c82018-04-16 16:08:14 +0100797 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
798 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000799}
800
801/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100802 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100804 * Description: this is the helper called by the physical abstraction layer
805 * drivers to communicate the phy link status. According the speed and duplex
806 * this driver can invoke registered glue-logic as well.
807 * It also invoke the eee initialization because it could happen when switch
808 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 */
810static void stmmac_adjust_link(struct net_device *dev)
811{
812 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200813 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100817 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 return;
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000823 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824
825 /* Now we make sure that we can be in full duplex mode.
826 * If not, we operate in half-duplex mode. */
827 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200828 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200829 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000830 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 priv->oldduplex = phydev->duplex;
834 }
835 /* Flow Control operation */
836 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000837 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
839 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200840 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200841 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200843 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200844 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200846 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200847 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100848 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200849 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200850 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 break;
852 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100853 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100854 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100855 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 break;
857 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100858 if (phydev->speed != SPEED_UNKNOWN)
859 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 priv->speed = phydev->speed;
861 }
862
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000863 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864
865 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200866 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200867 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 }
869 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200870 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200871 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100872 priv->speed = SPEED_UNKNOWN;
873 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 }
875
876 if (new_state && netif_msg_link(priv))
877 phy_print_status(phydev);
878
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100879 spin_unlock_irqrestore(&priv->lock, flags);
880
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200881 if (phydev->is_pseudo_fixed_link)
882 /* Stop PHY layer to call the hook to adjust the link in case
883 * of a switch is attached to the stmmac driver.
884 */
885 phydev->irq = PHY_IGNORE_INTERRUPT;
886 else
887 /* At this stage, init the EEE if supported.
888 * Never called in case of fixed_link.
889 */
890 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891}
892
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000893/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100894 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895 * @priv: driver private structure
896 * Description: this is to verify if the HW supports the PCS.
897 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
898 * configured for the TBI, RTBI, or SGMII PHY interface.
899 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000900static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
901{
902 int interface = priv->plat->interface;
903
904 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900905 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
906 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100909 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200910 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900911 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100912 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200913 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000914 }
915 }
916}
917
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918/**
919 * stmmac_init_phy - PHY initialization
920 * @dev: net device structure
921 * Description: it initializes the driver's PHY state, and attaches the PHY
922 * to the mac driver.
923 * Return value:
924 * 0 on success
925 */
926static int stmmac_init_phy(struct net_device *dev)
927{
928 struct stmmac_priv *priv = netdev_priv(dev);
929 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000930 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000931 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000932 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000933 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200934 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100935 priv->speed = SPEED_UNKNOWN;
936 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700938 if (priv->plat->phy_node) {
939 phydev = of_phy_connect(dev, priv->plat->phy_node,
940 &stmmac_adjust_link, 0, interface);
941 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200942 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
943 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000944
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700945 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
946 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100947 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100948 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700949
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700950 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
951 interface);
952 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300954 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100955 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300956 if (!phydev)
957 return -ENODEV;
958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 return PTR_ERR(phydev);
960 }
961
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000962 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000963 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000964 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200965 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000966 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
967 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700969 /*
970 * Broken HW is sometimes missing the pull-up resistor on the
971 * MDIO line, which results in reads to non-existent devices returning
972 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
973 * device as well.
974 * Note: phydev->phy_id is the result of reading the UID PHY registers.
975 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700976 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700977 phy_disconnect(phydev);
978 return -ENODEV;
979 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100980
Florian Fainellic51e4242016-11-13 17:50:35 -0800981 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
982 * subsequent PHY polling, make sure we force a link transition if
983 * we have a UP/DOWN/UP transition
984 */
985 if (phydev->is_pseudo_fixed_link)
986 phydev->irq = PHY_POLL;
987
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100988 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700989 return 0;
990}
991
Joao Pinto71fedb02017-04-06 09:49:08 +0100992static void stmmac_display_rx_rings(struct stmmac_priv *priv)
993{
Joao Pinto54139cf2017-04-06 09:49:09 +0100994 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100995 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100996 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100997
Joao Pinto54139cf2017-04-06 09:49:09 +0100998 /* Display RX rings */
999 for (queue = 0; queue < rx_cnt; queue++) {
1000 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001001
Joao Pinto54139cf2017-04-06 09:49:09 +01001002 pr_info("\tRX Queue %u rings\n", queue);
1003
1004 if (priv->extend_desc)
1005 head_rx = (void *)rx_q->dma_erx;
1006 else
1007 head_rx = (void *)rx_q->dma_rx;
1008
1009 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001010 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001011 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001012}
1013
1014static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1015{
Joao Pintoce736782017-04-06 09:49:10 +01001016 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001017 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001018 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001019
Joao Pintoce736782017-04-06 09:49:10 +01001020 /* Display TX rings */
1021 for (queue = 0; queue < tx_cnt; queue++) {
1022 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001023
Joao Pintoce736782017-04-06 09:49:10 +01001024 pr_info("\tTX Queue %d rings\n", queue);
1025
1026 if (priv->extend_desc)
1027 head_tx = (void *)tx_q->dma_etx;
1028 else
1029 head_tx = (void *)tx_q->dma_tx;
1030
Jose Abreu42de0472018-04-16 16:08:12 +01001031 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001032 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001033}
1034
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001035static void stmmac_display_rings(struct stmmac_priv *priv)
1036{
Joao Pinto71fedb02017-04-06 09:49:08 +01001037 /* Display RX ring */
1038 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001039
Joao Pinto71fedb02017-04-06 09:49:08 +01001040 /* Display TX ring */
1041 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042}
1043
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044static int stmmac_set_bfsize(int mtu, int bufsize)
1045{
1046 int ret = bufsize;
1047
1048 if (mtu >= BUF_SIZE_4KiB)
1049 ret = BUF_SIZE_8KiB;
1050 else if (mtu >= BUF_SIZE_2KiB)
1051 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001052 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001053 ret = BUF_SIZE_2KiB;
1054 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001055 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001056
1057 return ret;
1058}
1059
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001060/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001061 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001062 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001063 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001064 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001065 * in case of both basic and extended descriptors are used.
1066 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001067static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068{
Joao Pinto54139cf2017-04-06 09:49:09 +01001069 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001070 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001073 for (i = 0; i < DMA_RX_SIZE; i++)
1074 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001075 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1076 priv->use_riwt, priv->mode,
1077 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001078 else
Jose Abreu42de0472018-04-16 16:08:12 +01001079 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1080 priv->use_riwt, priv->mode,
1081 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001082}
1083
1084/**
1085 * stmmac_clear_tx_descriptors - clear tx descriptors
1086 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001087 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001088 * Description: this function is called to clear the TX descriptors
1089 * in case of both basic and extended descriptors are used.
1090 */
Joao Pintoce736782017-04-06 09:49:10 +01001091static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001092{
Joao Pintoce736782017-04-06 09:49:10 +01001093 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001094 int i;
1095
1096 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001097 for (i = 0; i < DMA_TX_SIZE; i++)
1098 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001099 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1100 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001101 else
Jose Abreu42de0472018-04-16 16:08:12 +01001102 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1103 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104}
1105
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001106/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 * stmmac_clear_descriptors - clear descriptors
1108 * @priv: driver private structure
1109 * Description: this function is called to clear the TX and RX descriptors
1110 * in case of both basic and extended descriptors are used.
1111 */
1112static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1113{
Joao Pinto54139cf2017-04-06 09:49:09 +01001114 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001115 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 u32 queue;
1117
Joao Pinto71fedb02017-04-06 09:49:08 +01001118 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001119 for (queue = 0; queue < rx_queue_cnt; queue++)
1120 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001121
1122 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001123 for (queue = 0; queue < tx_queue_cnt; queue++)
1124 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001125}
1126
1127/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001128 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1129 * @priv: driver private structure
1130 * @p: descriptor pointer
1131 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001132 * @flags: gfp flag
1133 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001134 * Description: this function is called to allocate a receive buffer, perform
1135 * the DMA mapping and init the descriptor.
1136 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139{
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141 struct sk_buff *skb;
1142
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301143 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001145 netdev_err(priv->dev,
1146 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001147 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 rx_q->rx_skbuff[i] = skb;
1150 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151 priv->dma_buf_sz,
1152 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001153 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001154 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001155 dev_kfree_skb_any(skb);
1156 return -EINVAL;
1157 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001158
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001159 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001160 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001161 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001162 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001163
Jose Abreu2c520b12018-04-16 16:08:16 +01001164 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1165 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001166
1167 return 0;
1168}
1169
Joao Pinto71fedb02017-04-06 09:49:08 +01001170/**
1171 * stmmac_free_rx_buffer - free RX dma buffers
1172 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001173 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001174 * @i: buffer index.
1175 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001176static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001177{
Joao Pinto54139cf2017-04-06 09:49:09 +01001178 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1179
1180 if (rx_q->rx_skbuff[i]) {
1181 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001182 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001183 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001184 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001185 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001186}
1187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001188/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001189 * stmmac_free_tx_buffer - free RX dma buffers
1190 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001191 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001192 * @i: buffer index.
1193 */
Joao Pintoce736782017-04-06 09:49:10 +01001194static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001195{
Joao Pintoce736782017-04-06 09:49:10 +01001196 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1197
1198 if (tx_q->tx_skbuff_dma[i].buf) {
1199 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001200 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001201 tx_q->tx_skbuff_dma[i].buf,
1202 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001203 DMA_TO_DEVICE);
1204 else
1205 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001206 tx_q->tx_skbuff_dma[i].buf,
1207 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001208 DMA_TO_DEVICE);
1209 }
1210
Joao Pintoce736782017-04-06 09:49:10 +01001211 if (tx_q->tx_skbuff[i]) {
1212 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1213 tx_q->tx_skbuff[i] = NULL;
1214 tx_q->tx_skbuff_dma[i].buf = 0;
1215 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001216 }
1217}
1218
1219/**
1220 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001221 * @dev: net device structure
1222 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001223 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001224 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001225 * modes.
1226 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001227static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001228{
1229 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001230 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001231 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001232 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001233 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001234 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235
Jose Abreu2c520b12018-04-16 16:08:16 +01001236 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1237 if (bfsize < 0)
1238 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001239
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001240 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001241 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001242
Vince Bridgers2618abb2014-01-20 05:39:01 -06001243 priv->dma_buf_sz = bfsize;
1244
Joao Pinto54139cf2017-04-06 09:49:09 +01001245 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001246 netif_dbg(priv, probe, priv->dev,
1247 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1248
Joao Pinto54139cf2017-04-06 09:49:09 +01001249 for (queue = 0; queue < rx_count; queue++) {
1250 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251
Joao Pinto54139cf2017-04-06 09:49:09 +01001252 netif_dbg(priv, probe, priv->dev,
1253 "(%s) dma_rx_phy=0x%08x\n", __func__,
1254 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001255
Joao Pinto54139cf2017-04-06 09:49:09 +01001256 for (i = 0; i < DMA_RX_SIZE; i++) {
1257 struct dma_desc *p;
1258
1259 if (priv->extend_desc)
1260 p = &((rx_q->dma_erx + i)->basic);
1261 else
1262 p = rx_q->dma_rx + i;
1263
1264 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1265 queue);
1266 if (ret)
1267 goto err_init_rx_buffers;
1268
1269 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1270 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1271 (unsigned int)rx_q->rx_skbuff_dma[i]);
1272 }
1273
1274 rx_q->cur_rx = 0;
1275 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1276
1277 stmmac_clear_rx_descriptors(priv, queue);
1278
1279 /* Setup the chained descriptor addresses */
1280 if (priv->mode == STMMAC_CHAIN_MODE) {
1281 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001282 stmmac_mode_init(priv, rx_q->dma_erx,
1283 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001284 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001285 stmmac_mode_init(priv, rx_q->dma_rx,
1286 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001287 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001288 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001289
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290 buf_sz = bfsize;
1291
Joao Pinto54139cf2017-04-06 09:49:09 +01001292 return 0;
1293
1294err_init_rx_buffers:
1295 while (queue >= 0) {
1296 while (--i >= 0)
1297 stmmac_free_rx_buffer(priv, queue, i);
1298
1299 if (queue == 0)
1300 break;
1301
1302 i = DMA_RX_SIZE;
1303 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001305
Joao Pinto71fedb02017-04-06 09:49:08 +01001306 return ret;
1307}
1308
1309/**
1310 * init_dma_tx_desc_rings - init the TX descriptor rings
1311 * @dev: net device structure.
1312 * Description: this function initializes the DMA TX descriptors
1313 * and allocates the socket buffers. It supports the chained and ring
1314 * modes.
1315 */
1316static int init_dma_tx_desc_rings(struct net_device *dev)
1317{
1318 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001319 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1320 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001321 int i;
1322
Joao Pintoce736782017-04-06 09:49:10 +01001323 for (queue = 0; queue < tx_queue_cnt; queue++) {
1324 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001325
Joao Pintoce736782017-04-06 09:49:10 +01001326 netif_dbg(priv, probe, priv->dev,
1327 "(%s) dma_tx_phy=0x%08x\n", __func__,
1328 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001329
Joao Pintoce736782017-04-06 09:49:10 +01001330 /* Setup the chained descriptor addresses */
1331 if (priv->mode == STMMAC_CHAIN_MODE) {
1332 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001333 stmmac_mode_init(priv, tx_q->dma_etx,
1334 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001335 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001336 stmmac_mode_init(priv, tx_q->dma_tx,
1337 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001338 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001339
Joao Pintoce736782017-04-06 09:49:10 +01001340 for (i = 0; i < DMA_TX_SIZE; i++) {
1341 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001342 if (priv->extend_desc)
1343 p = &((tx_q->dma_etx + i)->basic);
1344 else
1345 p = tx_q->dma_tx + i;
1346
1347 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1348 p->des0 = 0;
1349 p->des1 = 0;
1350 p->des2 = 0;
1351 p->des3 = 0;
1352 } else {
1353 p->des2 = 0;
1354 }
1355
1356 tx_q->tx_skbuff_dma[i].buf = 0;
1357 tx_q->tx_skbuff_dma[i].map_as_page = false;
1358 tx_q->tx_skbuff_dma[i].len = 0;
1359 tx_q->tx_skbuff_dma[i].last_segment = false;
1360 tx_q->tx_skbuff[i] = NULL;
1361 }
1362
1363 tx_q->dirty_tx = 0;
1364 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001365 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001366
Joao Pintoc22a3f42017-04-06 09:49:11 +01001367 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1368 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001369
Joao Pinto71fedb02017-04-06 09:49:08 +01001370 return 0;
1371}
1372
1373/**
1374 * init_dma_desc_rings - init the RX/TX descriptor rings
1375 * @dev: net device structure
1376 * @flags: gfp flag.
1377 * Description: this function initializes the DMA RX/TX descriptors
1378 * and allocates the socket buffers. It supports the chained and ring
1379 * modes.
1380 */
1381static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1382{
1383 struct stmmac_priv *priv = netdev_priv(dev);
1384 int ret;
1385
1386 ret = init_dma_rx_desc_rings(dev, flags);
1387 if (ret)
1388 return ret;
1389
1390 ret = init_dma_tx_desc_rings(dev);
1391
LABBE Corentin5bacd772017-03-29 07:05:40 +02001392 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001394 if (netif_msg_hw(priv))
1395 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001396
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001397 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398}
1399
Joao Pinto71fedb02017-04-06 09:49:08 +01001400/**
1401 * dma_free_rx_skbufs - free RX dma buffers
1402 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001403 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001404 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001405static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406{
1407 int i;
1408
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001409 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001410 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411}
1412
Joao Pinto71fedb02017-04-06 09:49:08 +01001413/**
1414 * dma_free_tx_skbufs - free TX dma buffers
1415 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001416 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001417 */
Joao Pintoce736782017-04-06 09:49:10 +01001418static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419{
1420 int i;
1421
Joao Pinto71fedb02017-04-06 09:49:08 +01001422 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001423 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424}
1425
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001426/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001427 * free_dma_rx_desc_resources - free RX dma desc resources
1428 * @priv: private structure
1429 */
1430static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1431{
1432 u32 rx_count = priv->plat->rx_queues_to_use;
1433 u32 queue;
1434
1435 /* Free RX queue resources */
1436 for (queue = 0; queue < rx_count; queue++) {
1437 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1438
1439 /* Release the DMA RX socket buffers */
1440 dma_free_rx_skbufs(priv, queue);
1441
1442 /* Free DMA regions of consistent memory previously allocated */
1443 if (!priv->extend_desc)
1444 dma_free_coherent(priv->device,
1445 DMA_RX_SIZE * sizeof(struct dma_desc),
1446 rx_q->dma_rx, rx_q->dma_rx_phy);
1447 else
1448 dma_free_coherent(priv->device, DMA_RX_SIZE *
1449 sizeof(struct dma_extended_desc),
1450 rx_q->dma_erx, rx_q->dma_rx_phy);
1451
1452 kfree(rx_q->rx_skbuff_dma);
1453 kfree(rx_q->rx_skbuff);
1454 }
1455}
1456
1457/**
Joao Pintoce736782017-04-06 09:49:10 +01001458 * free_dma_tx_desc_resources - free TX dma desc resources
1459 * @priv: private structure
1460 */
1461static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1462{
1463 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001464 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001465
1466 /* Free TX queue resources */
1467 for (queue = 0; queue < tx_count; queue++) {
1468 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1469
1470 /* Release the DMA TX socket buffers */
1471 dma_free_tx_skbufs(priv, queue);
1472
1473 /* Free DMA regions of consistent memory previously allocated */
1474 if (!priv->extend_desc)
1475 dma_free_coherent(priv->device,
1476 DMA_TX_SIZE * sizeof(struct dma_desc),
1477 tx_q->dma_tx, tx_q->dma_tx_phy);
1478 else
1479 dma_free_coherent(priv->device, DMA_TX_SIZE *
1480 sizeof(struct dma_extended_desc),
1481 tx_q->dma_etx, tx_q->dma_tx_phy);
1482
1483 kfree(tx_q->tx_skbuff_dma);
1484 kfree(tx_q->tx_skbuff);
1485 }
1486}
1487
1488/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001489 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001490 * @priv: private structure
1491 * Description: according to which descriptor can be used (extend or basic)
1492 * this function allocates the resources for TX and RX paths. In case of
1493 * reception, for example, it pre-allocated the RX socket buffer in order to
1494 * allow zero-copy mechanism.
1495 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001496static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001497{
Joao Pinto54139cf2017-04-06 09:49:09 +01001498 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001499 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001500 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001501
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 /* RX queues buffers and DMA */
1503 for (queue = 0; queue < rx_count; queue++) {
1504 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001505
Joao Pinto54139cf2017-04-06 09:49:09 +01001506 rx_q->queue_index = queue;
1507 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001508
Joao Pinto54139cf2017-04-06 09:49:09 +01001509 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1510 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001511 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001512 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001513 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001514
1515 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1516 sizeof(struct sk_buff *),
1517 GFP_KERNEL);
1518 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001519 goto err_dma;
1520
Joao Pinto54139cf2017-04-06 09:49:09 +01001521 if (priv->extend_desc) {
1522 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1523 DMA_RX_SIZE *
1524 sizeof(struct
1525 dma_extended_desc),
1526 &rx_q->dma_rx_phy,
1527 GFP_KERNEL);
1528 if (!rx_q->dma_erx)
1529 goto err_dma;
1530
1531 } else {
1532 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1533 DMA_RX_SIZE *
1534 sizeof(struct
1535 dma_desc),
1536 &rx_q->dma_rx_phy,
1537 GFP_KERNEL);
1538 if (!rx_q->dma_rx)
1539 goto err_dma;
1540 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001541 }
1542
1543 return 0;
1544
1545err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001546 free_dma_rx_desc_resources(priv);
1547
Joao Pinto71fedb02017-04-06 09:49:08 +01001548 return ret;
1549}
1550
1551/**
1552 * alloc_dma_tx_desc_resources - alloc TX resources.
1553 * @priv: private structure
1554 * Description: according to which descriptor can be used (extend or basic)
1555 * this function allocates the resources for TX and RX paths. In case of
1556 * reception, for example, it pre-allocated the RX socket buffer in order to
1557 * allow zero-copy mechanism.
1558 */
1559static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1560{
Joao Pintoce736782017-04-06 09:49:10 +01001561 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001562 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001563 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001564
Joao Pintoce736782017-04-06 09:49:10 +01001565 /* TX queues buffers and DMA */
1566 for (queue = 0; queue < tx_count; queue++) {
1567 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001568
Joao Pintoce736782017-04-06 09:49:10 +01001569 tx_q->queue_index = queue;
1570 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001571
Joao Pintoce736782017-04-06 09:49:10 +01001572 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1573 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001574 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001575 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001576 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001577
1578 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1579 sizeof(struct sk_buff *),
1580 GFP_KERNEL);
1581 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001582 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001583
1584 if (priv->extend_desc) {
1585 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1586 DMA_TX_SIZE *
1587 sizeof(struct
1588 dma_extended_desc),
1589 &tx_q->dma_tx_phy,
1590 GFP_KERNEL);
1591 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001592 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001593 } else {
1594 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1595 DMA_TX_SIZE *
1596 sizeof(struct
1597 dma_desc),
1598 &tx_q->dma_tx_phy,
1599 GFP_KERNEL);
1600 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001601 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001602 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001603 }
1604
1605 return 0;
1606
Christophe Jaillet62242262017-07-08 09:46:54 +02001607err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001608 free_dma_tx_desc_resources(priv);
1609
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001610 return ret;
1611}
1612
Joao Pinto71fedb02017-04-06 09:49:08 +01001613/**
1614 * alloc_dma_desc_resources - alloc TX/RX resources.
1615 * @priv: private structure
1616 * Description: according to which descriptor can be used (extend or basic)
1617 * this function allocates the resources for TX and RX paths. In case of
1618 * reception, for example, it pre-allocated the RX socket buffer in order to
1619 * allow zero-copy mechanism.
1620 */
1621static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001622{
Joao Pinto54139cf2017-04-06 09:49:09 +01001623 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001624 int ret = alloc_dma_rx_desc_resources(priv);
1625
1626 if (ret)
1627 return ret;
1628
1629 ret = alloc_dma_tx_desc_resources(priv);
1630
1631 return ret;
1632}
1633
1634/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001635 * free_dma_desc_resources - free dma desc resources
1636 * @priv: private structure
1637 */
1638static void free_dma_desc_resources(struct stmmac_priv *priv)
1639{
1640 /* Release the DMA RX socket buffers */
1641 free_dma_rx_desc_resources(priv);
1642
1643 /* Release the DMA TX socket buffers */
1644 free_dma_tx_desc_resources(priv);
1645}
1646
1647/**
jpinto9eb12472016-12-28 12:57:48 +00001648 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1649 * @priv: driver private structure
1650 * Description: It is used for enabling the rx queues in the MAC
1651 */
1652static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1653{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001654 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1655 int queue;
1656 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001657
Joao Pinto4f6046f2017-03-10 18:24:54 +00001658 for (queue = 0; queue < rx_queues_count; queue++) {
1659 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001660 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001661 }
jpinto9eb12472016-12-28 12:57:48 +00001662}
1663
1664/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001665 * stmmac_start_rx_dma - start RX DMA channel
1666 * @priv: driver private structure
1667 * @chan: RX channel index
1668 * Description:
1669 * This starts a RX DMA channel
1670 */
1671static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1672{
1673 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001674 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001675}
1676
1677/**
1678 * stmmac_start_tx_dma - start TX DMA channel
1679 * @priv: driver private structure
1680 * @chan: TX channel index
1681 * Description:
1682 * This starts a TX DMA channel
1683 */
1684static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1685{
1686 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001687 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001688}
1689
1690/**
1691 * stmmac_stop_rx_dma - stop RX DMA channel
1692 * @priv: driver private structure
1693 * @chan: RX channel index
1694 * Description:
1695 * This stops a RX DMA channel
1696 */
1697static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1698{
1699 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001700 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001701}
1702
1703/**
1704 * stmmac_stop_tx_dma - stop TX DMA channel
1705 * @priv: driver private structure
1706 * @chan: TX channel index
1707 * Description:
1708 * This stops a TX DMA channel
1709 */
1710static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1711{
1712 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001713 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001714}
1715
1716/**
1717 * stmmac_start_all_dma - start all RX and TX DMA channels
1718 * @priv: driver private structure
1719 * Description:
1720 * This starts all the RX and TX DMA channels
1721 */
1722static void stmmac_start_all_dma(struct stmmac_priv *priv)
1723{
1724 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1725 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1726 u32 chan = 0;
1727
1728 for (chan = 0; chan < rx_channels_count; chan++)
1729 stmmac_start_rx_dma(priv, chan);
1730
1731 for (chan = 0; chan < tx_channels_count; chan++)
1732 stmmac_start_tx_dma(priv, chan);
1733}
1734
1735/**
1736 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1737 * @priv: driver private structure
1738 * Description:
1739 * This stops the RX and TX DMA channels
1740 */
1741static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1742{
1743 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1744 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1745 u32 chan = 0;
1746
1747 for (chan = 0; chan < rx_channels_count; chan++)
1748 stmmac_stop_rx_dma(priv, chan);
1749
1750 for (chan = 0; chan < tx_channels_count; chan++)
1751 stmmac_stop_tx_dma(priv, chan);
1752}
1753
1754/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001755 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001756 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001757 * Description: it is used for configuring the DMA operation mode register in
1758 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001759 */
1760static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1761{
Joao Pinto6deee222017-03-15 11:04:45 +00001762 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1763 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001764 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001765 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001766 u32 txmode = 0;
1767 u32 rxmode = 0;
1768 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001769 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001770
Thierry Reding11fbf812017-03-10 17:34:58 +01001771 if (rxfifosz == 0)
1772 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001773 if (txfifosz == 0)
1774 txfifosz = priv->dma_cap.tx_fifo_size;
1775
1776 /* Adjust for real per queue fifo size */
1777 rxfifosz /= rx_channels_count;
1778 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001779
Joao Pinto6deee222017-03-15 11:04:45 +00001780 if (priv->plat->force_thresh_dma_mode) {
1781 txmode = tc;
1782 rxmode = tc;
1783 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001784 /*
1785 * In case of GMAC, SF mode can be enabled
1786 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001787 * 1) TX COE if actually supported
1788 * 2) There is no bugged Jumbo frame support
1789 * that needs to not insert csum in the TDES.
1790 */
Joao Pinto6deee222017-03-15 11:04:45 +00001791 txmode = SF_DMA_MODE;
1792 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001793 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001794 } else {
1795 txmode = tc;
1796 rxmode = SF_DMA_MODE;
1797 }
1798
1799 /* configure all channels */
1800 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001801 for (chan = 0; chan < rx_channels_count; chan++) {
1802 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001803
Jose Abreua4e887f2018-04-16 16:08:13 +01001804 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1805 rxfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001806 }
1807
1808 for (chan = 0; chan < tx_channels_count; chan++) {
1809 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1810
Jose Abreua4e887f2018-04-16 16:08:13 +01001811 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1812 txfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001813 }
Joao Pinto6deee222017-03-15 11:04:45 +00001814 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001815 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001816 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817}
1818
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001819/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001820 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001821 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001822 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001823 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824 */
Joao Pintoce736782017-04-06 09:49:10 +01001825static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826{
Joao Pintoce736782017-04-06 09:49:10 +01001827 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001828 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001829 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001831 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001832
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001833 priv->xstats.tx_clean++;
1834
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001835 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001836 while (entry != tx_q->cur_tx) {
1837 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001838 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001839 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001840
1841 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001842 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001843 else
Joao Pintoce736782017-04-06 09:49:10 +01001844 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845
Jose Abreu42de0472018-04-16 16:08:12 +01001846 status = stmmac_tx_status(priv, &priv->dev->stats,
1847 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001848 /* Check if the descriptor is owned by the DMA */
1849 if (unlikely(status & tx_dma_own))
1850 break;
1851
Niklas Cassela6b25da2018-02-26 22:47:08 +01001852 /* Make sure descriptor fields are read after reading
1853 * the own bit.
1854 */
1855 dma_rmb();
1856
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001857 /* Just consider the last segment and ...*/
1858 if (likely(!(status & tx_not_ls))) {
1859 /* ... verify the status error condition */
1860 if (unlikely(status & tx_err)) {
1861 priv->dev->stats.tx_errors++;
1862 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863 priv->dev->stats.tx_packets++;
1864 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001865 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001866 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001868
Joao Pintoce736782017-04-06 09:49:10 +01001869 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1870 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001871 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001872 tx_q->tx_skbuff_dma[entry].buf,
1873 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001874 DMA_TO_DEVICE);
1875 else
1876 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001877 tx_q->tx_skbuff_dma[entry].buf,
1878 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001879 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001880 tx_q->tx_skbuff_dma[entry].buf = 0;
1881 tx_q->tx_skbuff_dma[entry].len = 0;
1882 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001883 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001884
Jose Abreu2c520b12018-04-16 16:08:16 +01001885 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001886
Joao Pintoce736782017-04-06 09:49:10 +01001887 tx_q->tx_skbuff_dma[entry].last_segment = false;
1888 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889
1890 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001891 pkts_compl++;
1892 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001893 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001894 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895 }
1896
Jose Abreu42de0472018-04-16 16:08:12 +01001897 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001899 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900 }
Joao Pintoce736782017-04-06 09:49:10 +01001901 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001902
Joao Pintoc22a3f42017-04-06 09:49:11 +01001903 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1904 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001905
Joao Pintoc22a3f42017-04-06 09:49:11 +01001906 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1907 queue))) &&
1908 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1909
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001910 netif_dbg(priv, tx_done, priv->dev,
1911 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001912 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001914
1915 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1916 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001917 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001918 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001919 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920}
1921
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001923 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001924 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001925 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001927 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001929static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001930{
Joao Pintoce736782017-04-06 09:49:10 +01001931 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001932 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001933
Joao Pintoc22a3f42017-04-06 09:49:11 +01001934 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935
Joao Pintoae4f0d42017-03-15 11:04:47 +00001936 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001937 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001938 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001939 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001940 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1941 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001942 else
Jose Abreu42de0472018-04-16 16:08:12 +01001943 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1944 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001945 tx_q->dirty_tx = 0;
1946 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001947 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001948 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001949 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950
1951 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001952 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953}
1954
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001955/**
Joao Pinto6deee222017-03-15 11:04:45 +00001956 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1957 * @priv: driver private structure
1958 * @txmode: TX operating mode
1959 * @rxmode: RX operating mode
1960 * @chan: channel index
1961 * Description: it is used for configuring of the DMA operation mode in
1962 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1963 * mode.
1964 */
1965static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1966 u32 rxmode, u32 chan)
1967{
Jose Abreua0daae12017-10-13 10:58:37 +01001968 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1969 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001970 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1971 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001972 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001973 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001974
1975 if (rxfifosz == 0)
1976 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001977 if (txfifosz == 0)
1978 txfifosz = priv->dma_cap.tx_fifo_size;
1979
1980 /* Adjust for real per queue fifo size */
1981 rxfifosz /= rx_channels_count;
1982 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001983
1984 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua4e887f2018-04-16 16:08:13 +01001985 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
1986 rxqmode);
1987 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
1988 txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001989 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001990 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001991 }
1992}
1993
Jose Abreu8bf993a2018-03-29 10:40:19 +01001994static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1995{
Jose Abreuc10d4c82018-04-16 16:08:14 +01001996 int ret = false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001997
1998 /* Safety features are only available in cores >= 5.10 */
1999 if (priv->synopsys_id < DWMAC_CORE_5_10)
2000 return ret;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002001 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
2002 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
2003 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002004 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01002005 return true;
2006 }
2007
2008 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002009}
2010
Joao Pinto6deee222017-03-15 11:04:45 +00002011/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002012 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002013 * @priv: driver private structure
2014 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002015 * It calls the dwmac dma routine and schedule poll method in case of some
2016 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002017 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002018static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002019{
Joao Pintod62a1072017-03-15 11:04:49 +00002020 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002021 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2022 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2023 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002024 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002025 bool poll_scheduled = false;
Kees Cook8ac60ff2018-05-01 14:01:30 -07002026 int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];
2027
2028 /* Make sure we never check beyond our status buffer. */
2029 if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
2030 channels_to_check = ARRAY_SIZE(status);
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002031
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002032 /* Each DMA channel can be used for rx and tx simultaneously, yet
2033 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2034 * stmmac_channel struct.
2035 * Because of this, stmmac_poll currently checks (and possibly wakes)
2036 * all tx queues rather than just a single tx queue.
2037 */
2038 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002039 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2040 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002041
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002042 for (chan = 0; chan < rx_channel_count; chan++) {
2043 if (likely(status[chan] & handle_rx)) {
2044 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2045
Joao Pintoc22a3f42017-04-06 09:49:11 +01002046 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002047 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002048 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002049 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002050 }
2051 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002052 }
Joao Pintod62a1072017-03-15 11:04:49 +00002053
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002054 /* If we scheduled poll, we already know that tx queues will be checked.
2055 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2056 * completed transmission, if so, call stmmac_poll (once).
2057 */
2058 if (!poll_scheduled) {
2059 for (chan = 0; chan < tx_channel_count; chan++) {
2060 if (status[chan] & handle_tx) {
2061 /* It doesn't matter what rx queue we choose
2062 * here. We use 0 since it always exists.
2063 */
2064 struct stmmac_rx_queue *rx_q =
2065 &priv->rx_queue[0];
2066
2067 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002068 stmmac_disable_dma_irq(priv,
2069 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002070 __napi_schedule(&rx_q->napi);
2071 }
2072 break;
2073 }
2074 }
2075 }
2076
2077 for (chan = 0; chan < tx_channel_count; chan++) {
2078 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002079 /* Try to bump up the dma threshold on this failure */
2080 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2081 (tc <= 256)) {
2082 tc += 64;
2083 if (priv->plat->force_thresh_dma_mode)
2084 stmmac_set_dma_operation_mode(priv,
2085 tc,
2086 tc,
2087 chan);
2088 else
2089 stmmac_set_dma_operation_mode(priv,
2090 tc,
2091 SF_DMA_MODE,
2092 chan);
2093 priv->xstats.threshold = tc;
2094 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002095 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002096 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002097 }
2098 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002099}
2100
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002101/**
2102 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2103 * @priv: driver private structure
2104 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2105 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002106static void stmmac_mmc_setup(struct stmmac_priv *priv)
2107{
2108 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002109 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002110
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002111 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2112 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002113 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002114 } else {
2115 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002116 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002117 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002118
2119 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002120
2121 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002122 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002123 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2124 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002125 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002126}
2127
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002128/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002129 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002130 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002131 * Description:
2132 * new GMAC chip generations have a new register to indicate the
2133 * presence of the optional feature/functions.
2134 * This can be also used to override the value passed through the
2135 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002136 */
2137static int stmmac_get_hw_features(struct stmmac_priv *priv)
2138{
Jose Abreua4e887f2018-04-16 16:08:13 +01002139 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002140}
2141
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002142/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002143 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002144 * @priv: driver private structure
2145 * Description:
2146 * it is to verify if the MAC address is valid, in case of failures it
2147 * generates a random MAC address
2148 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002149static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2150{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002151 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002152 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002153 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002154 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002155 netdev_info(priv->dev, "device MAC address %pM\n",
2156 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002157 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002158}
2159
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002160/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002161 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002162 * @priv: driver private structure
2163 * Description:
2164 * It inits the DMA invoking the specific MAC/GMAC callback.
2165 * Some DMA parameters can be passed from the platform;
2166 * in case of these are not passed a default is kept for the MAC or GMAC.
2167 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002168static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2169{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002170 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2171 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002172 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002173 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002174 u32 dummy_dma_rx_phy = 0;
2175 u32 dummy_dma_tx_phy = 0;
2176 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002177 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002178 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002179
Niklas Cassela332e2f2016-12-07 15:20:05 +01002180 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2181 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002182 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002183 }
2184
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002185 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2186 atds = 1;
2187
Jose Abreua4e887f2018-04-16 16:08:13 +01002188 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002189 if (ret) {
2190 dev_err(priv->device, "Failed to reset the dma\n");
2191 return ret;
2192 }
2193
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002194 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002195 /* DMA Configuration */
Jose Abreua4e887f2018-04-16 16:08:13 +01002196 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2197 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002198
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002199 /* DMA RX Channel Configuration */
2200 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002201 rx_q = &priv->rx_queue[chan];
2202
Jose Abreua4e887f2018-04-16 16:08:13 +01002203 stmmac_init_rx_chan(priv, priv->ioaddr,
2204 priv->plat->dma_cfg, rx_q->dma_rx_phy,
2205 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002206
Joao Pinto54139cf2017-04-06 09:49:09 +01002207 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002208 (DMA_RX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002209 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2210 rx_q->rx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002211 }
2212
2213 /* DMA TX Channel Configuration */
2214 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002215 tx_q = &priv->tx_queue[chan];
2216
Jose Abreua4e887f2018-04-16 16:08:13 +01002217 stmmac_init_chan(priv, priv->ioaddr,
2218 priv->plat->dma_cfg, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002219
Jose Abreua4e887f2018-04-16 16:08:13 +01002220 stmmac_init_tx_chan(priv, priv->ioaddr,
2221 priv->plat->dma_cfg, tx_q->dma_tx_phy,
2222 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002223
Joao Pintoce736782017-04-06 09:49:10 +01002224 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002225 (DMA_TX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002226 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2227 tx_q->tx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002228 }
2229 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002230 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002231 tx_q = &priv->tx_queue[chan];
Jose Abreua4e887f2018-04-16 16:08:13 +01002232 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2233 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002234 }
2235
Jose Abreua4e887f2018-04-16 16:08:13 +01002236 if (priv->plat->axi)
2237 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002238
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002239 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002240}
2241
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002243 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002244 * @data: data pointer
2245 * Description:
2246 * This is the timer handler to directly invoke the stmmac_tx_clean.
2247 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002248static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002249{
Kees Cooke99e88a2017-10-16 14:43:17 -07002250 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002251 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2252 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002253
Joao Pintoce736782017-04-06 09:49:10 +01002254 /* let's scan all the tx queues */
2255 for (queue = 0; queue < tx_queues_count; queue++)
2256 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002257}
2258
2259/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002260 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002261 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002262 * Description:
2263 * This inits the transmit coalesce parameters: i.e. timer rate,
2264 * timer handler and default threshold used for enabling the
2265 * interrupt on completion bit.
2266 */
2267static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2268{
2269 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2270 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002271 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002272 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002273 add_timer(&priv->txtimer);
2274}
2275
Joao Pinto4854ab92017-03-15 11:04:51 +00002276static void stmmac_set_rings_length(struct stmmac_priv *priv)
2277{
2278 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2279 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2280 u32 chan;
2281
2282 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002283 for (chan = 0; chan < tx_channels_count; chan++)
2284 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2285 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002286
2287 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002288 for (chan = 0; chan < rx_channels_count; chan++)
2289 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2290 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002291}
2292
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002293/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002294 * stmmac_set_tx_queue_weight - Set TX queue weight
2295 * @priv: driver private structure
2296 * Description: It is used for setting TX queues weight
2297 */
2298static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2299{
2300 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2301 u32 weight;
2302 u32 queue;
2303
2304 for (queue = 0; queue < tx_queues_count; queue++) {
2305 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002306 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002307 }
2308}
2309
2310/**
Joao Pinto19d91872017-03-10 18:24:59 +00002311 * stmmac_configure_cbs - Configure CBS in TX queue
2312 * @priv: driver private structure
2313 * Description: It is used for configuring CBS in AVB TX queues
2314 */
2315static void stmmac_configure_cbs(struct stmmac_priv *priv)
2316{
2317 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2318 u32 mode_to_use;
2319 u32 queue;
2320
Joao Pinto44781fe2017-03-31 14:22:02 +01002321 /* queue 0 is reserved for legacy traffic */
2322 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002323 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2324 if (mode_to_use == MTL_QUEUE_DCB)
2325 continue;
2326
Jose Abreuc10d4c82018-04-16 16:08:14 +01002327 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002328 priv->plat->tx_queues_cfg[queue].send_slope,
2329 priv->plat->tx_queues_cfg[queue].idle_slope,
2330 priv->plat->tx_queues_cfg[queue].high_credit,
2331 priv->plat->tx_queues_cfg[queue].low_credit,
2332 queue);
2333 }
2334}
2335
2336/**
Joao Pintod43042f2017-03-10 18:24:55 +00002337 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2338 * @priv: driver private structure
2339 * Description: It is used for mapping RX queues to RX dma channels
2340 */
2341static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2342{
2343 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2344 u32 queue;
2345 u32 chan;
2346
2347 for (queue = 0; queue < rx_queues_count; queue++) {
2348 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002349 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002350 }
2351}
2352
2353/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002354 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2355 * @priv: driver private structure
2356 * Description: It is used for configuring the RX Queue Priority
2357 */
2358static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2359{
2360 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2361 u32 queue;
2362 u32 prio;
2363
2364 for (queue = 0; queue < rx_queues_count; queue++) {
2365 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2366 continue;
2367
2368 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002369 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002370 }
2371}
2372
2373/**
2374 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2375 * @priv: driver private structure
2376 * Description: It is used for configuring the TX Queue Priority
2377 */
2378static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2379{
2380 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2381 u32 queue;
2382 u32 prio;
2383
2384 for (queue = 0; queue < tx_queues_count; queue++) {
2385 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2386 continue;
2387
2388 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002389 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002390 }
2391}
2392
2393/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002394 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2395 * @priv: driver private structure
2396 * Description: It is used for configuring the RX queue routing
2397 */
2398static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2399{
2400 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2401 u32 queue;
2402 u8 packet;
2403
2404 for (queue = 0; queue < rx_queues_count; queue++) {
2405 /* no specific packet type routing specified for the queue */
2406 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2407 continue;
2408
2409 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002410 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002411 }
2412}
2413
2414/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002415 * stmmac_mtl_configuration - Configure MTL
2416 * @priv: driver private structure
2417 * Description: It is used for configurring MTL
2418 */
2419static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2420{
2421 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2422 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2423
Jose Abreuc10d4c82018-04-16 16:08:14 +01002424 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002425 stmmac_set_tx_queue_weight(priv);
2426
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002427 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002428 if (rx_queues_count > 1)
2429 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2430 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002431
2432 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002433 if (tx_queues_count > 1)
2434 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2435 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002436
Joao Pinto19d91872017-03-10 18:24:59 +00002437 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002438 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002439 stmmac_configure_cbs(priv);
2440
Joao Pintod43042f2017-03-10 18:24:55 +00002441 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002442 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002443
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002444 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002445 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002446
Joao Pintoa8f51022017-03-17 16:11:06 +00002447 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002448 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002449 stmmac_mac_config_rx_queues_prio(priv);
2450
2451 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002452 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002453 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002454
2455 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002456 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002457 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002458}
2459
Jose Abreu8bf993a2018-03-29 10:40:19 +01002460static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2461{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002462 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002463 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002464 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002465 } else {
2466 netdev_info(priv->dev, "No Safety Features support found\n");
2467 }
2468}
2469
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002470/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002471 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002472 * @dev : pointer to the device structure.
2473 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002474 * this is the main function to setup the HW in a usable state because the
2475 * dma engine is reset, the core registers are configured (e.g. AXI,
2476 * Checksum features, timers). The DMA is ready to start receiving and
2477 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002478 * Return value:
2479 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2480 * file on failure.
2481 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002482static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002483{
2484 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002485 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002486 u32 tx_cnt = priv->plat->tx_queues_to_use;
2487 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002488 int ret;
2489
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002490 /* DMA initialization and SW reset */
2491 ret = stmmac_init_dma_engine(priv);
2492 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002493 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2494 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002495 return ret;
2496 }
2497
2498 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002499 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002500
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002501 /* PS and related bits will be programmed according to the speed */
2502 if (priv->hw->pcs) {
2503 int speed = priv->plat->mac_port_sel_speed;
2504
2505 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2506 (speed == SPEED_1000)) {
2507 priv->hw->ps = speed;
2508 } else {
2509 dev_warn(priv->device, "invalid port speed\n");
2510 priv->hw->ps = 0;
2511 }
2512 }
2513
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002514 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002515 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002516
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002517 /* Initialize MTL*/
2518 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2519 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002520
Jose Abreu8bf993a2018-03-29 10:40:19 +01002521 /* Initialize Safety Features */
2522 if (priv->synopsys_id >= DWMAC_CORE_5_10)
2523 stmmac_safety_feat_configuration(priv);
2524
Jose Abreuc10d4c82018-04-16 16:08:14 +01002525 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002526 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002527 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002528 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002529 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002530 }
2531
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002532 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002533 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002534
Joao Pintob4f0a662017-03-22 11:56:05 +00002535 /* Set the HW DMA mode and the COE */
2536 stmmac_dma_operation_mode(priv);
2537
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002538 stmmac_mmc_setup(priv);
2539
Huacai Chenfe1319292014-12-19 22:38:18 +08002540 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002541 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2542 if (ret < 0)
2543 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2544
Huacai Chenfe1319292014-12-19 22:38:18 +08002545 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002546 if (ret == -EOPNOTSUPP)
2547 netdev_warn(priv->dev, "PTP not supported by HW\n");
2548 else if (ret)
2549 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002550 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002551
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002552#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002553 ret = stmmac_init_fs(dev);
2554 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002555 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2556 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002557#endif
2558 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002559 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002560
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002561 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2562
Jose Abreua4e887f2018-04-16 16:08:13 +01002563 if (priv->use_riwt) {
2564 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2565 if (!ret)
2566 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002567 }
2568
Jose Abreuc10d4c82018-04-16 16:08:14 +01002569 if (priv->hw->pcs)
2570 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002571
Joao Pinto4854ab92017-03-15 11:04:51 +00002572 /* set TX and RX rings length */
2573 stmmac_set_rings_length(priv);
2574
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002575 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002576 if (priv->tso) {
2577 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002578 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002579 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002580
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002581 return 0;
2582}
2583
Thierry Redingc66f6c32017-03-10 17:34:55 +01002584static void stmmac_hw_teardown(struct net_device *dev)
2585{
2586 struct stmmac_priv *priv = netdev_priv(dev);
2587
2588 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2589}
2590
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002591/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002592 * stmmac_open - open entry point of the driver
2593 * @dev : pointer to the device structure.
2594 * Description:
2595 * This function is the open entry point of the driver.
2596 * Return value:
2597 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2598 * file on failure.
2599 */
2600static int stmmac_open(struct net_device *dev)
2601{
2602 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002603 int ret;
2604
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002605 stmmac_check_ether_addr(priv);
2606
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002607 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2608 priv->hw->pcs != STMMAC_PCS_TBI &&
2609 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002610 ret = stmmac_init_phy(dev);
2611 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002612 netdev_err(priv->dev,
2613 "%s: Cannot attach to PHY (error: %d)\n",
2614 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002615 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002616 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002617 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002618
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002619 /* Extra statistics */
2620 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2621 priv->xstats.threshold = tc;
2622
LABBE Corentin5bacd772017-03-29 07:05:40 +02002623 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002624 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002625
LABBE Corentin5bacd772017-03-29 07:05:40 +02002626 ret = alloc_dma_desc_resources(priv);
2627 if (ret < 0) {
2628 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2629 __func__);
2630 goto dma_desc_error;
2631 }
2632
2633 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2634 if (ret < 0) {
2635 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2636 __func__);
2637 goto init_error;
2638 }
2639
Huacai Chenfe1319292014-12-19 22:38:18 +08002640 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002641 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002642 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002643 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002644 }
2645
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002646 stmmac_init_tx_coalesce(priv);
2647
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002648 if (dev->phydev)
2649 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002650
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002651 /* Request the IRQ lines */
2652 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002653 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002654 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002655 netdev_err(priv->dev,
2656 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2657 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002658 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002659 }
2660
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002661 /* Request the Wake IRQ in case of another line is used for WoL */
2662 if (priv->wol_irq != dev->irq) {
2663 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2664 IRQF_SHARED, dev->name, dev);
2665 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002666 netdev_err(priv->dev,
2667 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2668 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002669 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002670 }
2671 }
2672
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002673 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002674 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002675 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2676 dev->name, dev);
2677 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002678 netdev_err(priv->dev,
2679 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2680 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002681 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002682 }
2683 }
2684
Joao Pintoc22a3f42017-04-06 09:49:11 +01002685 stmmac_enable_all_queues(priv);
2686 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002687
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002688 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002689
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002690lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002691 if (priv->wol_irq != dev->irq)
2692 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002693wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002694 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002695irq_error:
2696 if (dev->phydev)
2697 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002698
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002699 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002700 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002701init_error:
2702 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002703dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002704 if (dev->phydev)
2705 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002706
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002707 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708}
2709
2710/**
2711 * stmmac_release - close entry point of the driver
2712 * @dev : device pointer.
2713 * Description:
2714 * This is the stop entry point of the driver.
2715 */
2716static int stmmac_release(struct net_device *dev)
2717{
2718 struct stmmac_priv *priv = netdev_priv(dev);
2719
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002720 if (priv->eee_enabled)
2721 del_timer_sync(&priv->eee_ctrl_timer);
2722
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002723 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002724 if (dev->phydev) {
2725 phy_stop(dev->phydev);
2726 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002727 }
2728
Joao Pintoc22a3f42017-04-06 09:49:11 +01002729 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002730
Joao Pintoc22a3f42017-04-06 09:49:11 +01002731 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002732
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002733 del_timer_sync(&priv->txtimer);
2734
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002735 /* Free the IRQ lines */
2736 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002737 if (priv->wol_irq != dev->irq)
2738 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002739 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002740 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002741
2742 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002743 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002744
2745 /* Release and free the Rx/Tx resources */
2746 free_dma_desc_resources(priv);
2747
avisconti19449bf2010-10-25 18:58:14 +00002748 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002749 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002750
2751 netif_carrier_off(dev);
2752
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002753#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002754 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002755#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002756
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002757 stmmac_release_ptp(priv);
2758
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002759 return 0;
2760}
2761
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002762/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002763 * stmmac_tso_allocator - close entry point of the driver
2764 * @priv: driver private structure
2765 * @des: buffer start address
2766 * @total_len: total length to fill in descriptors
2767 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002768 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002769 * Description:
2770 * This function fills descriptor and request new descriptors according to
2771 * buffer length to fill
2772 */
2773static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002774 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002775{
Joao Pintoce736782017-04-06 09:49:10 +01002776 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002777 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002778 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002779 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002780
2781 tmp_len = total_len;
2782
2783 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002784 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002785 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002786 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002787
Michael Weiserf8be0d72016-11-14 18:58:05 +01002788 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002789 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2790 TSO_MAX_BUFF_SIZE : tmp_len;
2791
Jose Abreu42de0472018-04-16 16:08:12 +01002792 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2793 0, 1,
2794 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2795 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002796
2797 tmp_len -= TSO_MAX_BUFF_SIZE;
2798 }
2799}
2800
2801/**
2802 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2803 * @skb : the socket buffer
2804 * @dev : device pointer
2805 * Description: this is the transmit function that is called on TSO frames
2806 * (support available on GMAC4 and newer chips).
2807 * Diagram below show the ring programming in case of TSO frames:
2808 *
2809 * First Descriptor
2810 * --------
2811 * | DES0 |---> buffer1 = L2/L3/L4 header
2812 * | DES1 |---> TCP Payload (can continue on next descr...)
2813 * | DES2 |---> buffer 1 and 2 len
2814 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2815 * --------
2816 * |
2817 * ...
2818 * |
2819 * --------
2820 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2821 * | DES1 | --|
2822 * | DES2 | --> buffer 1 and 2 len
2823 * | DES3 |
2824 * --------
2825 *
2826 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2827 */
2828static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2829{
Joao Pintoce736782017-04-06 09:49:10 +01002830 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002831 struct stmmac_priv *priv = netdev_priv(dev);
2832 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002833 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002834 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002835 struct stmmac_tx_queue *tx_q;
2836 int tmp_pay_len = 0;
2837 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002838 u8 proto_hdr_len;
2839 int i;
2840
Joao Pintoce736782017-04-06 09:49:10 +01002841 tx_q = &priv->tx_queue[queue];
2842
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002843 /* Compute header lengths */
2844 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2845
2846 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002847 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002848 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002849 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2850 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2851 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002852 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002853 netdev_err(priv->dev,
2854 "%s: Tx Ring full when queue awake\n",
2855 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002856 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002857 return NETDEV_TX_BUSY;
2858 }
2859
2860 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2861
2862 mss = skb_shinfo(skb)->gso_size;
2863
2864 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002865 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002866 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002867 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002868 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002869 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002870 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002871 }
2872
2873 if (netif_msg_tx_queued(priv)) {
2874 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2875 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2876 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2877 skb->data_len);
2878 }
2879
Joao Pintoce736782017-04-06 09:49:10 +01002880 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002881 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002882
Joao Pintoce736782017-04-06 09:49:10 +01002883 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884 first = desc;
2885
2886 /* first descriptor: fill Headers on Buf1 */
2887 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2888 DMA_TO_DEVICE);
2889 if (dma_mapping_error(priv->device, des))
2890 goto dma_map_err;
2891
Joao Pintoce736782017-04-06 09:49:10 +01002892 tx_q->tx_skbuff_dma[first_entry].buf = des;
2893 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002894
Michael Weiserf8be0d72016-11-14 18:58:05 +01002895 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002896
2897 /* Fill start of payload in buff2 of first descriptor */
2898 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002899 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002900
2901 /* If needed take extra descriptors to fill the remaining payload */
2902 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2903
Joao Pintoce736782017-04-06 09:49:10 +01002904 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002905
2906 /* Prepare fragments */
2907 for (i = 0; i < nfrags; i++) {
2908 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2909
2910 des = skb_frag_dma_map(priv->device, frag, 0,
2911 skb_frag_size(frag),
2912 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002913 if (dma_mapping_error(priv->device, des))
2914 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002915
2916 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002917 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002918
Joao Pintoce736782017-04-06 09:49:10 +01002919 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2920 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002921 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922 }
2923
Joao Pintoce736782017-04-06 09:49:10 +01002924 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002925
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002926 /* Only the last descriptor gets to point to the skb. */
2927 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2928
2929 /* We've used all descriptors we need for this skb, however,
2930 * advance cur_tx so that it references a fresh descriptor.
2931 * ndo_start_xmit will fill this descriptor the next time it's
2932 * called and stmmac_tx_clean may clean up to this descriptor.
2933 */
Joao Pintoce736782017-04-06 09:49:10 +01002934 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002935
Joao Pintoce736782017-04-06 09:49:10 +01002936 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002937 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2938 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002939 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002940 }
2941
2942 dev->stats.tx_bytes += skb->len;
2943 priv->xstats.tx_tso_frames++;
2944 priv->xstats.tx_tso_nfrags += nfrags;
2945
2946 /* Manage tx mitigation */
2947 priv->tx_count_frames += nfrags + 1;
2948 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2949 mod_timer(&priv->txtimer,
2950 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2951 } else {
2952 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002953 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002954 priv->xstats.tx_set_ic_bit++;
2955 }
2956
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002957 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002958
2959 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2960 priv->hwts_tx_en)) {
2961 /* declare that device is doing timestamping */
2962 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002963 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002964 }
2965
2966 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002967 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002968 proto_hdr_len,
2969 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002970 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002971 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2972
2973 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002974 if (mss_desc) {
2975 /* Make sure that first descriptor has been completely
2976 * written, including its own bit. This is because MSS is
2977 * actually before first descriptor, so we need to make
2978 * sure that MSS's own bit is the last thing written.
2979 */
2980 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01002981 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002982 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002983
2984 /* The own bit must be the latest setting done when prepare the
2985 * descriptor and then barrier is needed to make sure that
2986 * all is coherent before granting the DMA engine.
2987 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01002988 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002989
2990 if (netif_msg_pktdata(priv)) {
2991 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002992 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2993 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002994
Jose Abreu42de0472018-04-16 16:08:12 +01002995 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002996
2997 pr_info(">>> frame to be transmitted: ");
2998 print_pkt(skb->data, skb_headlen(skb));
2999 }
3000
Joao Pintoc22a3f42017-04-06 09:49:11 +01003001 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003002
Jose Abreua4e887f2018-04-16 16:08:13 +01003003 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003004
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003005 return NETDEV_TX_OK;
3006
3007dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003008 dev_err(priv->device, "Tx dma map failed\n");
3009 dev_kfree_skb(skb);
3010 priv->dev->stats.tx_dropped++;
3011 return NETDEV_TX_OK;
3012}
3013
3014/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003015 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003016 * @skb : the socket buffer
3017 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003018 * Description : this is the tx entry point of the driver.
3019 * It programs the chain or the ring and supports oversized frames
3020 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003021 */
3022static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3023{
3024 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003025 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003026 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003027 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003028 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003029 int entry;
3030 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003032 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003033 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003034 unsigned int des;
3035
Joao Pintoce736782017-04-06 09:49:10 +01003036 tx_q = &priv->tx_queue[queue];
3037
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003038 /* Manage oversized TCP frames for GMAC4 device */
3039 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003040 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003041 return stmmac_tso_xmit(skb, dev);
3042 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003043
Joao Pintoce736782017-04-06 09:49:10 +01003044 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003045 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3046 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3047 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003048 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003049 netdev_err(priv->dev,
3050 "%s: Tx Ring full when queue awake\n",
3051 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003052 }
3053 return NETDEV_TX_BUSY;
3054 }
3055
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003056 if (priv->tx_path_in_lpi_mode)
3057 stmmac_disable_eee_mode(priv);
3058
Joao Pintoce736782017-04-06 09:49:10 +01003059 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003060 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003061 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003062
Michał Mirosław5e982f32011-04-09 02:46:55 +00003063 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003064
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003065 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003066 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003067 else
Joao Pintoce736782017-04-06 09:49:10 +01003068 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003069
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070 first = desc;
3071
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003072 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003073 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003074 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003075 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003076
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003077 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3078 DWMAC_CORE_4_00)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003079 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003080 if (unlikely(entry < 0))
3081 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003082 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003083
3084 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003085 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3086 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003087 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003089 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003090 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003091
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003092 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003093 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003094 else
Joao Pintoce736782017-04-06 09:49:10 +01003095 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003096
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003097 des = skb_frag_dma_map(priv->device, frag, 0, len,
3098 DMA_TO_DEVICE);
3099 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003100 goto dma_map_err; /* should reuse desc w/o issues */
3101
Joao Pintoce736782017-04-06 09:49:10 +01003102 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003103 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3104 desc->des0 = cpu_to_le32(des);
3105 else
3106 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003107
Joao Pintoce736782017-04-06 09:49:10 +01003108 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3109 tx_q->tx_skbuff_dma[entry].len = len;
3110 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003111
3112 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003113 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3114 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003115 }
3116
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003117 /* Only the last descriptor gets to point to the skb. */
3118 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003119
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003120 /* We've used all descriptors we need for this skb, however,
3121 * advance cur_tx so that it references a fresh descriptor.
3122 * ndo_start_xmit will fill this descriptor the next time it's
3123 * called and stmmac_tx_clean may clean up to this descriptor.
3124 */
3125 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003126 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003127
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003128 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003129 void *tx_head;
3130
LABBE Corentin38ddc592016-11-16 20:09:39 +01003131 netdev_dbg(priv->dev,
3132 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003133 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003134 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003135
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003136 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003137 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003138 else
Joao Pintoce736782017-04-06 09:49:10 +01003139 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003140
Jose Abreu42de0472018-04-16 16:08:12 +01003141 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003142
LABBE Corentin38ddc592016-11-16 20:09:39 +01003143 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003144 print_pkt(skb->data, skb->len);
3145 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003146
Joao Pintoce736782017-04-06 09:49:10 +01003147 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003148 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3149 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003150 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003151 }
3152
3153 dev->stats.tx_bytes += skb->len;
3154
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003155 /* According to the coalesce parameter the IC bit for the latest
3156 * segment is reset and the timer re-started to clean the tx status.
3157 * This approach takes care about the fragments: desc is the first
3158 * element in case of no SG.
3159 */
3160 priv->tx_count_frames += nfrags + 1;
3161 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3162 mod_timer(&priv->txtimer,
3163 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3164 } else {
3165 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003166 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003167 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003168 }
3169
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003170 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003171
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003172 /* Ready to fill the first descriptor and set the OWN bit w/o any
3173 * problems because all the descriptors are actually ready to be
3174 * passed to the DMA engine.
3175 */
3176 if (likely(!is_jumbo)) {
3177 bool last_segment = (nfrags == 0);
3178
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003179 des = dma_map_single(priv->device, skb->data,
3180 nopaged_len, DMA_TO_DEVICE);
3181 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003182 goto dma_map_err;
3183
Joao Pintoce736782017-04-06 09:49:10 +01003184 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003185 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3186 first->des0 = cpu_to_le32(des);
3187 else
3188 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003189
Joao Pintoce736782017-04-06 09:49:10 +01003190 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3191 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003192
3193 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3194 priv->hwts_tx_en)) {
3195 /* declare that device is doing timestamping */
3196 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003197 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003198 }
3199
3200 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003201 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3202 csum_insertion, priv->mode, 1, last_segment,
3203 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003204
3205 /* The own bit must be the latest setting done when prepare the
3206 * descriptor and then barrier is needed to make sure that
3207 * all is coherent before granting the DMA engine.
3208 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003209 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003210 }
3211
Joao Pintoc22a3f42017-04-06 09:49:11 +01003212 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003213
3214 if (priv->synopsys_id < DWMAC_CORE_4_00)
Jose Abreua4e887f2018-04-16 16:08:13 +01003215 stmmac_enable_dma_transmission(priv, priv->ioaddr);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003216 else
Jose Abreua4e887f2018-04-16 16:08:13 +01003217 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
3218 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003219
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003220 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003221
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003222dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003223 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003224 dev_kfree_skb(skb);
3225 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003226 return NETDEV_TX_OK;
3227}
3228
Vince Bridgersb9381982014-01-14 13:42:05 -06003229static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3230{
3231 struct ethhdr *ehdr;
3232 u16 vlanid;
3233
3234 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3235 NETIF_F_HW_VLAN_CTAG_RX &&
3236 !__vlan_get_tag(skb, &vlanid)) {
3237 /* pop the vlan tag */
3238 ehdr = (struct ethhdr *)skb->data;
3239 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3240 skb_pull(skb, VLAN_HLEN);
3241 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3242 }
3243}
3244
3245
Joao Pinto54139cf2017-04-06 09:49:09 +01003246static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003247{
Joao Pinto54139cf2017-04-06 09:49:09 +01003248 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003249 return 0;
3250
3251 return 1;
3252}
3253
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003254/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003255 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003256 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003257 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003258 * Description : this is to reallocate the skb for the reception process
3259 * that is based on zero-copy.
3260 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003261static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003262{
Joao Pinto54139cf2017-04-06 09:49:09 +01003263 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3264 int dirty = stmmac_rx_dirty(priv, queue);
3265 unsigned int entry = rx_q->dirty_rx;
3266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003267 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003268
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003269 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003270 struct dma_desc *p;
3271
3272 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003273 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003274 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003275 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003276
Joao Pinto54139cf2017-04-06 09:49:09 +01003277 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003278 struct sk_buff *skb;
3279
Eric Dumazetacb600d2012-10-05 06:23:55 +00003280 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003281 if (unlikely(!skb)) {
3282 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003283 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003284 if (unlikely(net_ratelimit()))
3285 dev_err(priv->device,
3286 "fail to alloc skb entry %d\n",
3287 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003288 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003289 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003290
Joao Pinto54139cf2017-04-06 09:49:09 +01003291 rx_q->rx_skbuff[entry] = skb;
3292 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003293 dma_map_single(priv->device, skb->data, bfsize,
3294 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003295 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003296 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003297 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003298 dev_kfree_skb(skb);
3299 break;
3300 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003301
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003302 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003303 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003304 p->des1 = 0;
3305 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003306 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003307 }
Jose Abreu2c520b12018-04-16 16:08:16 +01003308
3309 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003310
Joao Pinto54139cf2017-04-06 09:49:09 +01003311 if (rx_q->rx_zeroc_thresh > 0)
3312 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003313
LABBE Corentinb3e51062016-11-16 20:09:41 +01003314 netif_dbg(priv, rx_status, priv->dev,
3315 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003316 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003317 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003318
3319 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Jose Abreu42de0472018-04-16 16:08:12 +01003320 stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003321 else
Jose Abreu42de0472018-04-16 16:08:12 +01003322 stmmac_set_rx_owner(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003323
Pavel Machekad688cd2016-12-18 21:38:12 +01003324 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003325
3326 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003327 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003328 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003329}
3330
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003331/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003332 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003333 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003334 * @limit: napi bugget
3335 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003336 * Description : this the function called by the napi poll method.
3337 * It gets all the frames inside the ring.
3338 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003339static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003340{
Joao Pinto54139cf2017-04-06 09:49:09 +01003341 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3342 unsigned int entry = rx_q->cur_rx;
3343 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003344 unsigned int next_entry;
3345 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003347 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003348 void *rx_head;
3349
LABBE Corentin38ddc592016-11-16 20:09:39 +01003350 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003351 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003352 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003353 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003354 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003355
Jose Abreu42de0472018-04-16 16:08:12 +01003356 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003357 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003358 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003359 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003360 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003361 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003362
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003363 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003364 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003365 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003366 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003367
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003368 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003369 status = stmmac_rx_status(priv, &priv->dev->stats,
3370 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003371 /* check if managed by the DMA otherwise go ahead */
3372 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003373 break;
3374
3375 count++;
3376
Joao Pinto54139cf2017-04-06 09:49:09 +01003377 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3378 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003379
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003380 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003381 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003382 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003383 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003384
3385 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386
Jose Abreu42de0472018-04-16 16:08:12 +01003387 if (priv->extend_desc)
3388 stmmac_rx_extended_status(priv, &priv->dev->stats,
3389 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003390 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003391 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003392 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003393 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003394 * with timestamp value, hence reinitialize
3395 * them in stmmac_rx_refill() function so that
3396 * device can reuse it.
3397 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003398 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003399 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003400 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003401 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003402 priv->dma_buf_sz,
3403 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003404 }
3405 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003406 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003407 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003408 unsigned int des;
3409
3410 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003411 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003412 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003413 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003414
Jose Abreu42de0472018-04-16 16:08:12 +01003415 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003416
LABBE Corentin8d45e422017-02-08 09:31:08 +01003417 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003418 * (preallocated during init) then the packet is
3419 * ignored
3420 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003421 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003422 netdev_err(priv->dev,
3423 "len %d larger than size (%d)\n",
3424 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003425 priv->dev->stats.rx_length_errors++;
3426 break;
3427 }
3428
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003429 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003430 * Type frames (LLC/LLC-SNAP)
Jose Abreu565020a2018-04-18 10:57:55 +01003431 *
3432 * llc_snap is never checked in GMAC >= 4, so this ACS
3433 * feature is always disabled and packets need to be
3434 * stripped manually.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003435 */
Jose Abreu565020a2018-04-18 10:57:55 +01003436 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3437 unlikely(status != llc_snap))
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003438 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003439
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003440 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003441 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3442 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003443 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3444 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003445 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003446
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003447 /* The zero-copy is always used for all the sizes
3448 * in case of GMAC4 because it needs
3449 * to refill the used descriptors, always.
3450 */
3451 if (unlikely(!priv->plat->has_gmac4 &&
3452 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003453 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003454 skb = netdev_alloc_skb_ip_align(priv->dev,
3455 frame_len);
3456 if (unlikely(!skb)) {
3457 if (net_ratelimit())
3458 dev_warn(priv->device,
3459 "packet dropped\n");
3460 priv->dev->stats.rx_dropped++;
3461 break;
3462 }
3463
3464 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003465 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003466 [entry], frame_len,
3467 DMA_FROM_DEVICE);
3468 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003469 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003470 rx_skbuff[entry]->data,
3471 frame_len);
3472
3473 skb_put(skb, frame_len);
3474 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003475 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003476 [entry], frame_len,
3477 DMA_FROM_DEVICE);
3478 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003479 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003480 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003481 netdev_err(priv->dev,
3482 "%s: Inconsistent Rx chain\n",
3483 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003484 priv->dev->stats.rx_dropped++;
3485 break;
3486 }
3487 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003488 rx_q->rx_skbuff[entry] = NULL;
3489 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003490
3491 skb_put(skb, frame_len);
3492 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003493 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003494 priv->dma_buf_sz,
3495 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003496 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003497
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003499 netdev_dbg(priv->dev, "frame received (%dbytes)",
3500 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501 print_pkt(skb->data, frame_len);
3502 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003504 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3505
Vince Bridgersb9381982014-01-14 13:42:05 -06003506 stmmac_rx_vlan(priv->dev, skb);
3507
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003508 skb->protocol = eth_type_trans(skb, priv->dev);
3509
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003510 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003511 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003512 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003514
Joao Pintoc22a3f42017-04-06 09:49:11 +01003515 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003516
3517 priv->dev->stats.rx_packets++;
3518 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 }
3520 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003521 }
3522
Joao Pinto54139cf2017-04-06 09:49:09 +01003523 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003524
3525 priv->xstats.rx_pkt_n += count;
3526
3527 return count;
3528}
3529
3530/**
3531 * stmmac_poll - stmmac poll method (NAPI)
3532 * @napi : pointer to the napi structure.
3533 * @budget : maximum number of packets that the current CPU can receive from
3534 * all interfaces.
3535 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003536 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003537 */
3538static int stmmac_poll(struct napi_struct *napi, int budget)
3539{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003540 struct stmmac_rx_queue *rx_q =
3541 container_of(napi, struct stmmac_rx_queue, napi);
3542 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003543 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003544 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003545 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003546 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003548 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003549
3550 /* check all the queues */
3551 for (queue = 0; queue < tx_count; queue++)
3552 stmmac_tx_clean(priv, queue);
3553
Joao Pintoc22a3f42017-04-06 09:49:11 +01003554 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003555 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003556 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003557 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003558 }
3559 return work_done;
3560}
3561
3562/**
3563 * stmmac_tx_timeout
3564 * @dev : Pointer to net device structure
3565 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003566 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003567 * netdev structure and arrange for the device to be reset to a sane state
3568 * in order to transmit a new packet.
3569 */
3570static void stmmac_tx_timeout(struct net_device *dev)
3571{
3572 struct stmmac_priv *priv = netdev_priv(dev);
3573
Jose Abreu34877a12018-03-29 10:40:18 +01003574 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003575}
3576
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003577/**
Jiri Pirko01789342011-08-16 06:29:00 +00003578 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003579 * @dev : pointer to the device structure
3580 * Description:
3581 * This function is a driver entry point which gets called by the kernel
3582 * whenever multicast addresses must be enabled/disabled.
3583 * Return value:
3584 * void.
3585 */
Jiri Pirko01789342011-08-16 06:29:00 +00003586static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003587{
3588 struct stmmac_priv *priv = netdev_priv(dev);
3589
Jose Abreuc10d4c82018-04-16 16:08:14 +01003590 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003591}
3592
3593/**
3594 * stmmac_change_mtu - entry point to change MTU size for the device.
3595 * @dev : device pointer.
3596 * @new_mtu : the new MTU size for the device.
3597 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3598 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3599 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3600 * Return value:
3601 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3602 * file on failure.
3603 */
3604static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3605{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003606 struct stmmac_priv *priv = netdev_priv(dev);
3607
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003608 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003609 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003610 return -EBUSY;
3611 }
3612
Michał Mirosław5e982f32011-04-09 02:46:55 +00003613 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003614
Michał Mirosław5e982f32011-04-09 02:46:55 +00003615 netdev_update_features(dev);
3616
3617 return 0;
3618}
3619
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003620static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003621 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003622{
3623 struct stmmac_priv *priv = netdev_priv(dev);
3624
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003625 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003626 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003627
Michał Mirosław5e982f32011-04-09 02:46:55 +00003628 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003629 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003630
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003631 /* Some GMAC devices have a bugged Jumbo frame support that
3632 * needs to have the Tx COE disabled for oversized frames
3633 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003634 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003635 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003636 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003637 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003638
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003639 /* Disable tso if asked by ethtool */
3640 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3641 if (features & NETIF_F_TSO)
3642 priv->tso = true;
3643 else
3644 priv->tso = false;
3645 }
3646
Michał Mirosław5e982f32011-04-09 02:46:55 +00003647 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003648}
3649
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003650static int stmmac_set_features(struct net_device *netdev,
3651 netdev_features_t features)
3652{
3653 struct stmmac_priv *priv = netdev_priv(netdev);
3654
3655 /* Keep the COE Type in case of csum is supporting */
3656 if (features & NETIF_F_RXCSUM)
3657 priv->hw->rx_csum = priv->plat->rx_coe;
3658 else
3659 priv->hw->rx_csum = 0;
3660 /* No check needed because rx_coe has been set before and it will be
3661 * fixed in case of issue.
3662 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003663 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003664
3665 return 0;
3666}
3667
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003668/**
3669 * stmmac_interrupt - main ISR
3670 * @irq: interrupt number.
3671 * @dev_id: to pass the net device pointer.
3672 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003673 * It can call:
3674 * o DMA service routine (to manage incoming frame reception and transmission
3675 * status)
3676 * o Core interrupts to manage: remote wake-up, management counter, LPI
3677 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003678 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003679static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3680{
3681 struct net_device *dev = (struct net_device *)dev_id;
3682 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003683 u32 rx_cnt = priv->plat->rx_queues_to_use;
3684 u32 tx_cnt = priv->plat->tx_queues_to_use;
3685 u32 queues_count;
3686 u32 queue;
3687
3688 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003689
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003690 if (priv->irq_wake)
3691 pm_wakeup_event(priv->device, 0);
3692
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003693 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003694 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003695 return IRQ_NONE;
3696 }
3697
Jose Abreu34877a12018-03-29 10:40:18 +01003698 /* Check if adapter is up */
3699 if (test_bit(STMMAC_DOWN, &priv->state))
3700 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003701 /* Check if a fatal error happened */
3702 if (stmmac_safety_feat_interrupt(priv))
3703 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003704
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003705 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003706 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003707 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003708
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003709 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003710 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003711 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003712 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003713 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003714 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003715 }
3716
3717 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3718 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003719 struct stmmac_rx_queue *rx_q =
3720 &priv->rx_queue[queue];
3721
Jose Abreuc10d4c82018-04-16 16:08:14 +01003722 status |= stmmac_host_mtl_irq_status(priv,
3723 priv->hw, queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003724
Jose Abreua4e887f2018-04-16 16:08:13 +01003725 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3726 stmmac_set_rx_tail_ptr(priv,
3727 priv->ioaddr,
3728 rx_q->rx_tail_addr,
3729 queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003730 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003731 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003732
3733 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003734 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003735 if (priv->xstats.pcs_link)
3736 netif_carrier_on(dev);
3737 else
3738 netif_carrier_off(dev);
3739 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003740 }
3741
3742 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003743 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003744
3745 return IRQ_HANDLED;
3746}
3747
3748#ifdef CONFIG_NET_POLL_CONTROLLER
3749/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003750 * to allow network I/O with interrupts disabled.
3751 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003752static void stmmac_poll_controller(struct net_device *dev)
3753{
3754 disable_irq(dev->irq);
3755 stmmac_interrupt(dev->irq, dev);
3756 enable_irq(dev->irq);
3757}
3758#endif
3759
3760/**
3761 * stmmac_ioctl - Entry point for the Ioctl
3762 * @dev: Device pointer.
3763 * @rq: An IOCTL specefic structure, that can contain a pointer to
3764 * a proprietary structure used to pass information to the driver.
3765 * @cmd: IOCTL command
3766 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003767 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003768 */
3769static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3770{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003771 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003772
3773 if (!netif_running(dev))
3774 return -EINVAL;
3775
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003776 switch (cmd) {
3777 case SIOCGMIIPHY:
3778 case SIOCGMIIREG:
3779 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003780 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003781 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003782 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003783 break;
3784 case SIOCSHWTSTAMP:
3785 ret = stmmac_hwtstamp_ioctl(dev, rq);
3786 break;
3787 default:
3788 break;
3789 }
Richard Cochran28b04112010-07-17 08:48:55 +00003790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003791 return ret;
3792}
3793
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01003794static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
3795 void *cb_priv)
3796{
3797 struct stmmac_priv *priv = cb_priv;
3798 int ret = -EOPNOTSUPP;
3799
3800 stmmac_disable_all_queues(priv);
3801
3802 switch (type) {
3803 case TC_SETUP_CLSU32:
3804 if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
3805 ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
3806 break;
3807 default:
3808 break;
3809 }
3810
3811 stmmac_enable_all_queues(priv);
3812 return ret;
3813}
3814
3815static int stmmac_setup_tc_block(struct stmmac_priv *priv,
3816 struct tc_block_offload *f)
3817{
3818 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
3819 return -EOPNOTSUPP;
3820
3821 switch (f->command) {
3822 case TC_BLOCK_BIND:
3823 return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3824 priv, priv);
3825 case TC_BLOCK_UNBIND:
3826 tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
3827 return 0;
3828 default:
3829 return -EOPNOTSUPP;
3830 }
3831}
3832
3833static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
3834 void *type_data)
3835{
3836 struct stmmac_priv *priv = netdev_priv(ndev);
3837
3838 switch (type) {
3839 case TC_SETUP_BLOCK:
3840 return stmmac_setup_tc_block(priv, type_data);
3841 default:
3842 return -EOPNOTSUPP;
3843 }
3844}
3845
Bhadram Varkaa8304052017-10-27 08:22:02 +05303846static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3847{
3848 struct stmmac_priv *priv = netdev_priv(ndev);
3849 int ret = 0;
3850
3851 ret = eth_mac_addr(ndev, addr);
3852 if (ret)
3853 return ret;
3854
Jose Abreuc10d4c82018-04-16 16:08:14 +01003855 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303856
3857 return ret;
3858}
3859
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003860#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003861static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003862
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003863static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003864 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003865{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003866 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003867 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3868 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003869
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003870 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003871 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003872 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003873 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003874 le32_to_cpu(ep->basic.des0),
3875 le32_to_cpu(ep->basic.des1),
3876 le32_to_cpu(ep->basic.des2),
3877 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003878 ep++;
3879 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003880 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003881 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003882 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3883 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003884 p++;
3885 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003886 seq_printf(seq, "\n");
3887 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003888}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003889
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003890static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3891{
3892 struct net_device *dev = seq->private;
3893 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003894 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003895 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003896 u32 queue;
3897
3898 for (queue = 0; queue < rx_count; queue++) {
3899 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3900
3901 seq_printf(seq, "RX Queue %d:\n", queue);
3902
3903 if (priv->extend_desc) {
3904 seq_printf(seq, "Extended descriptor ring:\n");
3905 sysfs_display_ring((void *)rx_q->dma_erx,
3906 DMA_RX_SIZE, 1, seq);
3907 } else {
3908 seq_printf(seq, "Descriptor ring:\n");
3909 sysfs_display_ring((void *)rx_q->dma_rx,
3910 DMA_RX_SIZE, 0, seq);
3911 }
3912 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003913
Joao Pintoce736782017-04-06 09:49:10 +01003914 for (queue = 0; queue < tx_count; queue++) {
3915 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3916
3917 seq_printf(seq, "TX Queue %d:\n", queue);
3918
3919 if (priv->extend_desc) {
3920 seq_printf(seq, "Extended descriptor ring:\n");
3921 sysfs_display_ring((void *)tx_q->dma_etx,
3922 DMA_TX_SIZE, 1, seq);
3923 } else {
3924 seq_printf(seq, "Descriptor ring:\n");
3925 sysfs_display_ring((void *)tx_q->dma_tx,
3926 DMA_TX_SIZE, 0, seq);
3927 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003928 }
3929
3930 return 0;
3931}
3932
3933static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3934{
3935 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3936}
3937
Pavel Machek22d3efe2016-11-28 12:55:59 +01003938/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3939
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003940static const struct file_operations stmmac_rings_status_fops = {
3941 .owner = THIS_MODULE,
3942 .open = stmmac_sysfs_ring_open,
3943 .read = seq_read,
3944 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003945 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003946};
3947
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003948static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3949{
3950 struct net_device *dev = seq->private;
3951 struct stmmac_priv *priv = netdev_priv(dev);
3952
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003953 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003954 seq_printf(seq, "DMA HW features not supported\n");
3955 return 0;
3956 }
3957
3958 seq_printf(seq, "==============================\n");
3959 seq_printf(seq, "\tDMA HW features\n");
3960 seq_printf(seq, "==============================\n");
3961
Pavel Machek22d3efe2016-11-28 12:55:59 +01003962 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003963 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003964 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003965 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003966 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003967 (priv->dma_cap.half_duplex) ? "Y" : "N");
3968 seq_printf(seq, "\tHash Filter: %s\n",
3969 (priv->dma_cap.hash_filter) ? "Y" : "N");
3970 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3971 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003972 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003973 (priv->dma_cap.pcs) ? "Y" : "N");
3974 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3975 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3976 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3977 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3978 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3979 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3980 seq_printf(seq, "\tRMON module: %s\n",
3981 (priv->dma_cap.rmon) ? "Y" : "N");
3982 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3983 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003984 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003985 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003986 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003987 (priv->dma_cap.eee) ? "Y" : "N");
3988 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3989 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3990 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003991 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3992 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3993 (priv->dma_cap.rx_coe) ? "Y" : "N");
3994 } else {
3995 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3996 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3997 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3998 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3999 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004000 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
4001 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
4002 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
4003 priv->dma_cap.number_rx_channel);
4004 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
4005 priv->dma_cap.number_tx_channel);
4006 seq_printf(seq, "\tEnhanced descriptors: %s\n",
4007 (priv->dma_cap.enh_desc) ? "Y" : "N");
4008
4009 return 0;
4010}
4011
4012static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
4013{
4014 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
4015}
4016
4017static const struct file_operations stmmac_dma_cap_fops = {
4018 .owner = THIS_MODULE,
4019 .open = stmmac_sysfs_dma_cap_open,
4020 .read = seq_read,
4021 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00004022 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004023};
4024
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004025static int stmmac_init_fs(struct net_device *dev)
4026{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004027 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004028
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004029 /* Create per netdev entries */
4030 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4031
4032 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004033 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004034
4035 return -ENOMEM;
4036 }
4037
4038 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004039 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07004040 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004041 priv->dbgfs_dir, dev,
4042 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004043
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004044 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004045 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004046 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004047
4048 return -ENOMEM;
4049 }
4050
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004051 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07004052 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4053 priv->dbgfs_dir,
4054 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004055
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004056 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004057 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004058 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004059
4060 return -ENOMEM;
4061 }
4062
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004063 return 0;
4064}
4065
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004066static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004067{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004068 struct stmmac_priv *priv = netdev_priv(dev);
4069
4070 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004071}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004072#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004073
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004074static const struct net_device_ops stmmac_netdev_ops = {
4075 .ndo_open = stmmac_open,
4076 .ndo_start_xmit = stmmac_xmit,
4077 .ndo_stop = stmmac_release,
4078 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004079 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004080 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004081 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004082 .ndo_tx_timeout = stmmac_tx_timeout,
4083 .ndo_do_ioctl = stmmac_ioctl,
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004084 .ndo_setup_tc = stmmac_setup_tc,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004085#ifdef CONFIG_NET_POLL_CONTROLLER
4086 .ndo_poll_controller = stmmac_poll_controller,
4087#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304088 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004089};
4090
Jose Abreu34877a12018-03-29 10:40:18 +01004091static void stmmac_reset_subtask(struct stmmac_priv *priv)
4092{
4093 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4094 return;
4095 if (test_bit(STMMAC_DOWN, &priv->state))
4096 return;
4097
4098 netdev_err(priv->dev, "Reset adapter.\n");
4099
4100 rtnl_lock();
4101 netif_trans_update(priv->dev);
4102 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4103 usleep_range(1000, 2000);
4104
4105 set_bit(STMMAC_DOWN, &priv->state);
4106 dev_close(priv->dev);
4107 dev_open(priv->dev);
4108 clear_bit(STMMAC_DOWN, &priv->state);
4109 clear_bit(STMMAC_RESETING, &priv->state);
4110 rtnl_unlock();
4111}
4112
4113static void stmmac_service_task(struct work_struct *work)
4114{
4115 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4116 service_task);
4117
4118 stmmac_reset_subtask(priv);
4119 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4120}
4121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004122/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004123 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004124 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004125 * Description: this function is to configure the MAC device according to
4126 * some platform parameters or the HW capability register. It prepares the
4127 * driver to use either ring or chain modes and to setup either enhanced or
4128 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004129 */
4130static int stmmac_hw_init(struct stmmac_priv *priv)
4131{
Jose Abreu5f0456b2018-04-23 09:05:15 +01004132 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004133
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004134 /* dwmac-sun8i only work in chain mode */
4135 if (priv->plat->has_sun8i)
4136 chain_mode = 1;
Jose Abreu5f0456b2018-04-23 09:05:15 +01004137 priv->chain_mode = chain_mode;
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004138
Jose Abreu5f0456b2018-04-23 09:05:15 +01004139 /* Initialize HW Interface */
4140 ret = stmmac_hwif_init(priv);
4141 if (ret)
4142 return ret;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004143
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004144 /* Get the HW capability (new GMAC newer than 3.50a) */
4145 priv->hw_cap_support = stmmac_get_hw_features(priv);
4146 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004147 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004148
4149 /* We can override some gmac/dma configuration fields: e.g.
4150 * enh_desc, tx_coe (e.g. that are passed through the
4151 * platform) with the values from the HW capability
4152 * register (if supported).
4153 */
4154 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004155 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004156 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004157
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004158 /* TXCOE doesn't work in thresh DMA mode */
4159 if (priv->plat->force_thresh_dma_mode)
4160 priv->plat->tx_coe = 0;
4161 else
4162 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4163
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004164 /* In case of GMAC4 rx_coe is from HW cap register. */
4165 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004166
4167 if (priv->dma_cap.rx_coe_type2)
4168 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4169 else if (priv->dma_cap.rx_coe_type1)
4170 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4171
LABBE Corentin38ddc592016-11-16 20:09:39 +01004172 } else {
4173 dev_info(priv->device, "No HW DMA feature register supported\n");
4174 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004175
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004176 if (priv->plat->rx_coe) {
4177 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004178 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004179 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004180 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004181 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004182 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004183 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004184
4185 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004186 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004187 device_set_wakeup_capable(priv->device, 1);
4188 }
4189
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004190 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004191 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004192
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004193 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004194}
4195
4196/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004197 * stmmac_dvr_probe
4198 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004199 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004200 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004201 * Description: this is the main probe function used to
4202 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004203 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004204 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004205 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004206int stmmac_dvr_probe(struct device *device,
4207 struct plat_stmmacenet_data *plat_dat,
4208 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004209{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004210 struct net_device *ndev = NULL;
4211 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004212 int ret = 0;
4213 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004214
Joao Pintoc22a3f42017-04-06 09:49:11 +01004215 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4216 MTL_MAX_TX_QUEUES,
4217 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004218 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004219 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004220
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004221 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004222
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004223 priv = netdev_priv(ndev);
4224 priv->device = device;
4225 priv->dev = ndev;
4226
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004227 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004228 priv->pause = pause;
4229 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004230 priv->ioaddr = res->addr;
4231 priv->dev->base_addr = (unsigned long)res->addr;
4232
4233 priv->dev->irq = res->irq;
4234 priv->wol_irq = res->wol_irq;
4235 priv->lpi_irq = res->lpi_irq;
4236
4237 if (res->mac)
4238 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004239
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004240 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004241
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004242 /* Verify driver arguments */
4243 stmmac_verify_args();
4244
Jose Abreu34877a12018-03-29 10:40:18 +01004245 /* Allocate workqueue */
4246 priv->wq = create_singlethread_workqueue("stmmac_wq");
4247 if (!priv->wq) {
4248 dev_err(priv->device, "failed to create workqueue\n");
4249 goto error_wq;
4250 }
4251
4252 INIT_WORK(&priv->service_task, stmmac_service_task);
4253
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004254 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004255 * this needs to have multiple instances
4256 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004257 if ((phyaddr >= 0) && (phyaddr <= 31))
4258 priv->plat->phy_addr = phyaddr;
4259
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004260 if (priv->plat->stmmac_rst) {
4261 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004262 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004263 /* Some reset controllers have only reset callback instead of
4264 * assert + deassert callbacks pair.
4265 */
4266 if (ret == -ENOTSUPP)
4267 reset_control_reset(priv->plat->stmmac_rst);
4268 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004269
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004270 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004271 ret = stmmac_hw_init(priv);
4272 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004273 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004274
Joao Pintoc22a3f42017-04-06 09:49:11 +01004275 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004276 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4277 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004278
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004279 ndev->netdev_ops = &stmmac_netdev_ops;
4280
4281 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4282 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004283
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004284 ret = stmmac_tc_init(priv, priv);
4285 if (!ret) {
4286 ndev->hw_features |= NETIF_F_HW_TC;
4287 }
4288
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004289 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004290 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004291 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004292 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004293 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004294 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4295 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004296#ifdef STMMAC_VLAN_TAG_USED
4297 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004298 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004299#endif
4300 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4301
Jarod Wilson44770e12016-10-17 15:54:17 -04004302 /* MTU range: 46 - hw-specific max */
4303 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4304 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4305 ndev->max_mtu = JUMBO_LEN;
4306 else
4307 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004308 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4309 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4310 */
4311 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4312 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004313 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004314 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004315 dev_warn(priv->device,
4316 "%s: warning: maxmtu having invalid value (%d)\n",
4317 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004318
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004319 if (flow_ctrl)
4320 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4321
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004322 /* Rx Watchdog is available in the COREs newer than the 3.40.
4323 * In some case, for example on bugged HW this feature
4324 * has to be disable and this can be done by passing the
4325 * riwt_off field from the platform.
4326 */
4327 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4328 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004329 dev_info(priv->device,
4330 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004331 }
4332
Joao Pintoc22a3f42017-04-06 09:49:11 +01004333 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4334 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4335
4336 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4337 (8 * priv->plat->rx_queues_to_use));
4338 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004339
Vlad Lunguf8e96162010-11-29 22:52:52 +00004340 spin_lock_init(&priv->lock);
4341
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004342 /* If a specific clk_csr value is passed from the platform
4343 * this means that the CSR Clock Range selection cannot be
4344 * changed at run-time and it is fixed. Viceversa the driver'll try to
4345 * set the MDC clock dynamically according to the csr actual
4346 * clock input.
4347 */
4348 if (!priv->plat->clk_csr)
4349 stmmac_clk_csr_set(priv);
4350 else
4351 priv->clk_csr = priv->plat->clk_csr;
4352
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004353 stmmac_check_pcs_mode(priv);
4354
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004355 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4356 priv->hw->pcs != STMMAC_PCS_TBI &&
4357 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004358 /* MDIO bus Registration */
4359 ret = stmmac_mdio_register(ndev);
4360 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004361 dev_err(priv->device,
4362 "%s: MDIO bus (id: %d) registration failed",
4363 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004364 goto error_mdio_register;
4365 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004366 }
4367
Florian Fainelli57016592016-12-27 18:23:06 -08004368 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004369 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004370 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4371 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004372 goto error_netdev_register;
4373 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004374
Florian Fainelli57016592016-12-27 18:23:06 -08004375 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004376
Viresh Kumar6a81c262012-07-30 14:39:41 -07004377error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004378 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4379 priv->hw->pcs != STMMAC_PCS_TBI &&
4380 priv->hw->pcs != STMMAC_PCS_RTBI)
4381 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004382error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004383 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4384 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4385
4386 netif_napi_del(&rx_q->napi);
4387 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004388error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004389 destroy_workqueue(priv->wq);
4390error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004391 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004392
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004393 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004394}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004395EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004396
4397/**
4398 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004399 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004400 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004401 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004402 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004403int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004404{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004405 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004406 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004407
LABBE Corentin38ddc592016-11-16 20:09:39 +01004408 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004409
Joao Pintoae4f0d42017-03-15 11:04:47 +00004410 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004411
Jose Abreuc10d4c82018-04-16 16:08:14 +01004412 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004413 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004414 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004415 if (priv->plat->stmmac_rst)
4416 reset_control_assert(priv->plat->stmmac_rst);
4417 clk_disable_unprepare(priv->plat->pclk);
4418 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004419 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4420 priv->hw->pcs != STMMAC_PCS_TBI &&
4421 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004422 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004423 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004424 free_netdev(ndev);
4425
4426 return 0;
4427}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004428EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004429
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004430/**
4431 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004432 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004433 * Description: this is the function to suspend the device and it is called
4434 * by the platform driver to stop the network queue, release the resources,
4435 * program the PMT register (for WoL), clean and release driver resources.
4436 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004437int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004438{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004439 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004440 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004441 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004442
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004443 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004444 return 0;
4445
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004446 if (ndev->phydev)
4447 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004448
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004449 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004450
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004451 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004452 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004453
Joao Pintoc22a3f42017-04-06 09:49:11 +01004454 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004455
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004456 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004457 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004458
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004459 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004460 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004461 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004462 priv->irq_wake = 1;
4463 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004464 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004465 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004466 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004467 clk_disable(priv->plat->pclk);
4468 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004469 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004470 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004471
LABBE Corentin4d869b02017-05-24 09:16:46 +02004472 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004473 priv->speed = SPEED_UNKNOWN;
4474 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004475 return 0;
4476}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004477EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004478
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004479/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004480 * stmmac_reset_queues_param - reset queue parameters
4481 * @dev: device pointer
4482 */
4483static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4484{
4485 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004486 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004487 u32 queue;
4488
4489 for (queue = 0; queue < rx_cnt; queue++) {
4490 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4491
4492 rx_q->cur_rx = 0;
4493 rx_q->dirty_rx = 0;
4494 }
4495
Joao Pintoce736782017-04-06 09:49:10 +01004496 for (queue = 0; queue < tx_cnt; queue++) {
4497 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4498
4499 tx_q->cur_tx = 0;
4500 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004501 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004502 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004503}
4504
4505/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004506 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004507 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004508 * Description: when resume this function is invoked to setup the DMA and CORE
4509 * in a usable state.
4510 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004511int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004512{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004513 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004514 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004515 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004516
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004517 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004518 return 0;
4519
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004520 /* Power Down bit, into the PM register, is cleared
4521 * automatically as soon as a magic packet or a Wake-up frame
4522 * is received. Anyway, it's better to manually clear
4523 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004524 * from another devices (e.g. serial console).
4525 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004526 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004527 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004528 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004529 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004530 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004531 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004532 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004533 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004534 clk_enable(priv->plat->stmmac_clk);
4535 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004536 /* reset the phy so that it's ready */
4537 if (priv->mii)
4538 stmmac_mdio_reset(priv->mii);
4539 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004540
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004541 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004542
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004543 spin_lock_irqsave(&priv->lock, flags);
4544
Joao Pinto54139cf2017-04-06 09:49:09 +01004545 stmmac_reset_queues_param(priv);
4546
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004547 stmmac_clear_descriptors(priv);
4548
Huacai Chenfe1319292014-12-19 22:38:18 +08004549 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004550 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004551 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004552
Joao Pintoc22a3f42017-04-06 09:49:11 +01004553 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004554
Joao Pintoc22a3f42017-04-06 09:49:11 +01004555 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004556
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004557 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004558
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004559 if (ndev->phydev)
4560 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004561
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004562 return 0;
4563}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004564EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004565
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004566#ifndef MODULE
4567static int __init stmmac_cmdline_opt(char *str)
4568{
4569 char *opt;
4570
4571 if (!str || !*str)
4572 return -EINVAL;
4573 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004574 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004575 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004576 goto err;
4577 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004578 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004579 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004580 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004581 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004582 goto err;
4583 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004584 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004585 goto err;
4586 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004587 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004588 goto err;
4589 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004590 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004591 goto err;
4592 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004593 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004594 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004595 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004596 if (kstrtoint(opt + 10, 0, &eee_timer))
4597 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004598 } else if (!strncmp(opt, "chain_mode:", 11)) {
4599 if (kstrtoint(opt + 11, 0, &chain_mode))
4600 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004601 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004602 }
4603 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004604
4605err:
4606 pr_err("%s: ERROR broken module parameter conversion", __func__);
4607 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004608}
4609
4610__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004611#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004612
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004613static int __init stmmac_init(void)
4614{
4615#ifdef CONFIG_DEBUG_FS
4616 /* Create debugfs main directory if it doesn't exist yet */
4617 if (!stmmac_fs_dir) {
4618 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4619
4620 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4621 pr_err("ERROR %s, debugfs create directory failed\n",
4622 STMMAC_RESOURCE_NAME);
4623
4624 return -ENOMEM;
4625 }
4626 }
4627#endif
4628
4629 return 0;
4630}
4631
4632static void __exit stmmac_exit(void)
4633{
4634#ifdef CONFIG_DEBUG_FS
4635 debugfs_remove_recursive(stmmac_fs_dir);
4636#endif
4637}
4638
4639module_init(stmmac_init)
4640module_exit(stmmac_exit)
4641
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004642MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4643MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4644MODULE_LICENSE("GPL");