blob: 921ee369c74dc61d0e90785dd56a8b3a0f209590 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
Chris Wilson4ff4b442017-06-16 15:05:16 +010088#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010089#include <drm/drmP.h>
90#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070091#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000092#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070093
Chris Wilsonb2e862d2016-04-28 09:56:41 +010094#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
Chris Wilsond1b48c12017-08-16 09:52:08 +010096static void lut_close(struct i915_gem_context *ctx)
Chris Wilson4ff4b442017-06-16 15:05:16 +010097{
Chris Wilsond1b48c12017-08-16 09:52:08 +010098 struct i915_lut_handle *lut, *ln;
99 struct radix_tree_iter iter;
100 void __rcu **slot;
Chris Wilson4ff4b442017-06-16 15:05:16 +0100101
Chris Wilsond1b48c12017-08-16 09:52:08 +0100102 list_for_each_entry_safe(lut, ln, &ctx->handles_list, ctx_link) {
103 list_del(&lut->obj_link);
104 kmem_cache_free(ctx->i915->luts, lut);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100105 }
Chris Wilson4ff4b442017-06-16 15:05:16 +0100106
Chris Wilsond1b48c12017-08-16 09:52:08 +0100107 radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
108 struct i915_vma *vma = rcu_dereference_raw(*slot);
109 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson4ff4b442017-06-16 15:05:16 +0100110
Chris Wilsond1b48c12017-08-16 09:52:08 +0100111 radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100112
Chris Wilsond1b48c12017-08-16 09:52:08 +0100113 if (!i915_vma_is_ggtt(vma))
114 i915_vma_close(vma);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100115
Chris Wilsond1b48c12017-08-16 09:52:08 +0100116 __i915_gem_object_release_unless_active(obj);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100117 }
Chris Wilson4ff4b442017-06-16 15:05:16 +0100118}
119
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100120static void i915_gem_context_free(struct i915_gem_context *ctx)
Ben Widawsky40521052012-06-04 14:42:43 -0700121{
Chris Wilsonbca44d82016-05-24 14:53:41 +0100122 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700123
Chris Wilson91c8a322016-07-05 10:40:23 +0100124 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson60958682016-12-31 11:20:11 +0000125 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000126
Daniel Vetterae6c4802014-08-06 15:04:53 +0200127 i915_ppgtt_put(ctx->ppgtt);
128
Chris Wilsonbca44d82016-05-24 14:53:41 +0100129 for (i = 0; i < I915_NUM_ENGINES; i++) {
130 struct intel_context *ce = &ctx->engine[i];
131
132 if (!ce->state)
133 continue;
134
135 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100136 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100137 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100138
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100139 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 }
141
Chris Wilson562f5d42016-10-28 13:58:54 +0100142 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100143 put_pid(ctx->pid);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100144
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800145 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100146
Chris Wilson829a0af2017-06-20 12:05:45 +0100147 ida_simple_remove(&ctx->i915->contexts.hw_ida, ctx->hw_id);
Chris Wilson1acfc102017-06-20 12:05:47 +0100148 kfree_rcu(ctx, rcu);
Ben Widawsky40521052012-06-04 14:42:43 -0700149}
150
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100151static void contexts_free(struct drm_i915_private *i915)
152{
153 struct llist_node *freed = llist_del_all(&i915->contexts.free_list);
Chris Wilsonfad20832017-07-01 00:05:17 +0100154 struct i915_gem_context *ctx, *cn;
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100155
156 lockdep_assert_held(&i915->drm.struct_mutex);
157
Chris Wilsonfad20832017-07-01 00:05:17 +0100158 llist_for_each_entry_safe(ctx, cn, freed, free_link)
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100159 i915_gem_context_free(ctx);
160}
161
Chris Wilsoncb0aeaa2017-07-05 15:26:34 +0100162static void contexts_free_first(struct drm_i915_private *i915)
163{
164 struct i915_gem_context *ctx;
165 struct llist_node *freed;
166
167 lockdep_assert_held(&i915->drm.struct_mutex);
168
169 freed = llist_del_first(&i915->contexts.free_list);
170 if (!freed)
171 return;
172
173 ctx = container_of(freed, typeof(*ctx), free_link);
174 i915_gem_context_free(ctx);
175}
176
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100177static void contexts_free_worker(struct work_struct *work)
178{
179 struct drm_i915_private *i915 =
180 container_of(work, typeof(*i915), contexts.free_work);
181
182 mutex_lock(&i915->drm.struct_mutex);
183 contexts_free(i915);
184 mutex_unlock(&i915->drm.struct_mutex);
185}
186
187void i915_gem_context_release(struct kref *ref)
188{
189 struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
190 struct drm_i915_private *i915 = ctx->i915;
191
192 trace_i915_context_free(ctx);
193 if (llist_add(&ctx->free_link, &i915->contexts.free_list))
194 queue_work(i915->wq, &i915->contexts.free_work);
195}
196
Chris Wilson50e046b2016-08-04 07:52:46 +0100197static void context_close(struct i915_gem_context *ctx)
198{
Chris Wilson60958682016-12-31 11:20:11 +0000199 i915_gem_context_set_closed(ctx);
Chris Wilsond1b48c12017-08-16 09:52:08 +0100200
201 lut_close(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100202 if (ctx->ppgtt)
203 i915_ppgtt_close(&ctx->ppgtt->base);
Chris Wilsond1b48c12017-08-16 09:52:08 +0100204
Chris Wilson50e046b2016-08-04 07:52:46 +0100205 ctx->file_priv = ERR_PTR(-EBADF);
206 i915_gem_context_put(ctx);
207}
208
Chris Wilson5d1808e2016-04-28 09:56:51 +0100209static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
210{
211 int ret;
212
Chris Wilson829a0af2017-06-20 12:05:45 +0100213 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100214 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
215 if (ret < 0) {
216 /* Contexts are only released when no longer active.
217 * Flush any pending retires to hopefully release some
218 * stale contexts and try again.
219 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100220 i915_gem_retire_requests(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100221 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100222 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
223 if (ret < 0)
224 return ret;
225 }
226
227 *out = ret;
228 return 0;
229}
230
Chris Wilson949e8ab2017-02-09 14:40:36 +0000231static u32 default_desc_template(const struct drm_i915_private *i915,
232 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200233{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000234 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200235 u32 desc;
236
Chris Wilson949e8ab2017-02-09 14:40:36 +0000237 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200238
Chris Wilson949e8ab2017-02-09 14:40:36 +0000239 address_mode = INTEL_LEGACY_32B_CONTEXT;
240 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
241 address_mode = INTEL_LEGACY_64B_CONTEXT;
242 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
243
244 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200245 desc |= GEN8_CTX_L3LLC_COHERENT;
246
247 /* TODO: WaDisableLiteRestore when we start using semaphore
248 * signalling between Command Streamers
249 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
250 */
251
252 return desc;
253}
254
Chris Wilsone2efd132016-05-24 14:53:34 +0100255static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000256__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200257 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700258{
Chris Wilsone2efd132016-05-24 14:53:34 +0100259 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800260 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700261
Ben Widawskyf94982b2012-11-10 10:56:04 -0800262 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700263 if (ctx == NULL)
264 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700265
Chris Wilson5d1808e2016-04-28 09:56:51 +0100266 ret = assign_hw_id(dev_priv, &ctx->hw_id);
267 if (ret) {
268 kfree(ctx);
269 return ERR_PTR(ret);
270 }
271
Mika Kuoppaladce32712013-04-30 13:30:33 +0300272 kref_init(&ctx->ref);
Chris Wilson829a0af2017-06-20 12:05:45 +0100273 list_add_tail(&ctx->link, &dev_priv->contexts.list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100274 ctx->i915 = dev_priv;
Chris Wilsone4f815f2017-05-17 13:10:02 +0100275 ctx->priority = I915_PRIORITY_NORMAL;
Ben Widawsky40521052012-06-04 14:42:43 -0700276
Chris Wilsond1b48c12017-08-16 09:52:08 +0100277 INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
278 INIT_LIST_HEAD(&ctx->handles_list);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100279
Chris Wilson691e6412014-04-09 09:07:36 +0100280 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100281 ret = DEFAULT_CONTEXT_HANDLE;
282 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100283 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100284 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100285 if (ret < 0)
Chris Wilson4ff4b442017-06-16 15:05:16 +0100286 goto err_lut;
Chris Wilson562f5d42016-10-28 13:58:54 +0100287 }
288 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300289
290 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100291 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100292 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100293 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
294 current->comm,
295 pid_nr(ctx->pid),
296 ctx->user_handle);
297 if (!ctx->name) {
298 ret = -ENOMEM;
299 goto err_pid;
300 }
301 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100302
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700303 /* NB: Mark all slices as needing a remap so that when the context first
304 * loads it will restore whatever remap state already exists. If there
305 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100306 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700307
Chris Wilson60958682016-12-31 11:20:11 +0000308 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400309 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000310 ctx->desc_template =
311 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800312
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800313 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
314 * present or not in use we still need a small bias as ring wraparound
315 * at offset 0 sometimes hangs. No idea why.
316 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000317 if (HAS_GUC(dev_priv) && i915_modparams.enable_guc_loading)
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800318 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
319 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000320 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800321
Ben Widawsky146937e2012-06-29 10:30:39 -0700322 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700323
Chris Wilson562f5d42016-10-28 13:58:54 +0100324err_pid:
325 put_pid(ctx->pid);
326 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100327err_lut:
Chris Wilson50e046b2016-08-04 07:52:46 +0100328 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700329 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700330}
331
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200332static void __destroy_hw_context(struct i915_gem_context *ctx,
333 struct drm_i915_file_private *file_priv)
334{
335 idr_remove(&file_priv->context_idr, ctx->user_handle);
336 context_close(ctx);
337}
338
Ben Widawsky254f9652012-06-04 14:42:42 -0700339/**
340 * The default context needs to exist per ring that uses contexts. It stores the
341 * context state of the GPU for applications that don't utilize HW contexts, as
342 * well as an idle case.
343 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100344static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000345i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200346 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700347{
Chris Wilsone2efd132016-05-24 14:53:34 +0100348 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700349
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000350 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700351
Chris Wilsoncb0aeaa2017-07-05 15:26:34 +0100352 /* Reap the most stale context */
353 contexts_free_first(dev_priv);
Chris Wilsonddfc9252017-07-05 15:26:32 +0100354
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000355 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700356 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800357 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700358
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000359 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100360 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800361
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000362 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100363 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800364 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
365 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200366 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100367 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200368 }
369
370 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000371 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200372 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800373
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000374 trace_i915_context_create(ctx);
375
Ben Widawskya45d0f62013-12-06 14:11:05 -0800376 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700377}
378
Zhi Wangc8c35792016-06-16 08:07:05 -0400379/**
380 * i915_gem_context_create_gvt - create a GVT GEM context
381 * @dev: drm device *
382 *
383 * This function is used to create a GVT specific GEM context.
384 *
385 * Returns:
386 * pointer to i915_gem_context on success, error pointer if failed
387 *
388 */
389struct i915_gem_context *
390i915_gem_context_create_gvt(struct drm_device *dev)
391{
392 struct i915_gem_context *ctx;
393 int ret;
394
395 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
396 return ERR_PTR(-ENODEV);
397
398 ret = i915_mutex_lock_interruptible(dev);
399 if (ret)
400 return ERR_PTR(ret);
401
Chris Wilson984ff29f2017-01-06 15:20:13 +0000402 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400403 if (IS_ERR(ctx))
404 goto out;
405
Chris Wilson984ff29f2017-01-06 15:20:13 +0000406 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000407 i915_gem_context_set_closed(ctx); /* not user accessible */
408 i915_gem_context_clear_bannable(ctx);
409 i915_gem_context_set_force_single_submission(ctx);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000410 if (!i915_modparams.enable_guc_submission)
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800411 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000412
413 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400414out:
415 mutex_unlock(&dev->struct_mutex);
416 return ctx;
417}
418
Chris Wilson829a0af2017-06-20 12:05:45 +0100419int i915_gem_contexts_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700420{
Chris Wilsone2efd132016-05-24 14:53:34 +0100421 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700422
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800423 /* Init should only be called once per module load. Eventually the
424 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000425 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200426 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700427
Chris Wilson829a0af2017-06-20 12:05:45 +0100428 INIT_LIST_HEAD(&dev_priv->contexts.list);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100429 INIT_WORK(&dev_priv->contexts.free_work, contexts_free_worker);
430 init_llist_head(&dev_priv->contexts.free_list);
Chris Wilson829a0af2017-06-20 12:05:45 +0100431
Chris Wilsonc0336662016-05-06 15:40:21 +0100432 if (intel_vgpu_active(dev_priv) &&
433 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000434 if (!i915_modparams.enable_execlists) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800435 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
436 return -EINVAL;
437 }
438 }
439
Chris Wilson5d1808e2016-04-28 09:56:51 +0100440 /* Using the simple ida interface, the max is limited by sizeof(int) */
441 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
Chris Wilson829a0af2017-06-20 12:05:45 +0100442 ida_init(&dev_priv->contexts.hw_ida);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100443
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000444 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100445 if (IS_ERR(ctx)) {
446 DRM_ERROR("Failed to create default global context (error %ld)\n",
447 PTR_ERR(ctx));
448 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700449 }
450
Chris Wilson5d12fce2017-01-23 11:31:31 +0000451 /* For easy recognisablity, we want the kernel context to be 0 and then
452 * all user contexts will have non-zero hw_id.
453 */
454 GEM_BUG_ON(ctx->hw_id);
455
Chris Wilson60958682016-12-31 11:20:11 +0000456 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000457 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000458 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100459
Chris Wilson984ff29f2017-01-06 15:20:13 +0000460 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
461
Oscar Mateoede7d422014-07-24 17:04:12 +0100462 DRM_DEBUG_DRIVER("%s context support initialized\n",
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300463 dev_priv->engine[RCS]->context_size ? "logical" :
464 "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200465 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700466}
467
Chris Wilson829a0af2017-06-20 12:05:45 +0100468void i915_gem_contexts_lost(struct drm_i915_private *dev_priv)
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100469{
470 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530471 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100472
Chris Wilson91c8a322016-07-05 10:40:23 +0100473 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100474
Akash Goel3b3f1652016-10-13 22:44:48 +0530475 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000476 engine->legacy_active_context = NULL;
477
478 if (!engine->last_retired_context)
479 continue;
480
481 engine->context_unpin(engine, engine->last_retired_context);
482 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100483 }
484
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100485 /* Force the GPU state to be restored on enabling */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000486 if (!i915_modparams.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100487 struct i915_gem_context *ctx;
488
Chris Wilson829a0af2017-06-20 12:05:45 +0100489 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100490 if (!i915_gem_context_is_default(ctx))
491 continue;
492
Akash Goel3b3f1652016-10-13 22:44:48 +0530493 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100494 ctx->engine[engine->id].initialised = false;
495
496 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
497 }
498
Akash Goel3b3f1652016-10-13 22:44:48 +0530499 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100500 struct intel_context *kce =
501 &dev_priv->kernel_context->engine[engine->id];
502
503 kce->initialised = true;
504 }
505 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100506}
507
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100508void i915_gem_contexts_fini(struct drm_i915_private *i915)
Ben Widawsky254f9652012-06-04 14:42:42 -0700509{
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100510 struct i915_gem_context *ctx;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100511
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100512 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100513
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100514 /* Keep the context so that we can free it immediately ourselves */
515 ctx = i915_gem_context_get(fetch_and_zero(&i915->kernel_context));
516 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
517 context_close(ctx);
518 i915_gem_context_free(ctx);
Chris Wilson984ff29f2017-01-06 15:20:13 +0000519
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100520 /* Must free all deferred contexts (via flush_workqueue) first */
521 ida_destroy(&i915->contexts.hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700522}
523
Ben Widawsky40521052012-06-04 14:42:43 -0700524static int context_idr_cleanup(int id, void *p, void *data)
525{
Chris Wilsone2efd132016-05-24 14:53:34 +0100526 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700527
Chris Wilson50e046b2016-08-04 07:52:46 +0100528 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700529 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700530}
531
Chris Wilson829a0af2017-06-20 12:05:45 +0100532int i915_gem_context_open(struct drm_i915_private *i915,
533 struct drm_file *file)
Ben Widawskye422b882013-12-06 14:10:58 -0800534{
535 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100536 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800537
538 idr_init(&file_priv->context_idr);
539
Chris Wilson829a0af2017-06-20 12:05:45 +0100540 mutex_lock(&i915->drm.struct_mutex);
541 ctx = i915_gem_create_context(i915, file_priv);
542 mutex_unlock(&i915->drm.struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100543 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800544 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100545 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800546 }
547
Chris Wilsone4d5dc22017-07-05 15:26:31 +0100548 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
549
Ben Widawskye422b882013-12-06 14:10:58 -0800550 return 0;
551}
552
Chris Wilson829a0af2017-06-20 12:05:45 +0100553void i915_gem_context_close(struct drm_file *file)
Ben Widawsky254f9652012-06-04 14:42:42 -0700554{
Ben Widawsky40521052012-06-04 14:42:43 -0700555 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700556
Chris Wilson829a0af2017-06-20 12:05:45 +0100557 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100558
Daniel Vetter73c273e2012-06-19 20:27:39 +0200559 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700560 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700561}
562
Ben Widawskye0556842012-06-04 14:42:46 -0700563static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000564mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700565{
Chris Wilsonc0336662016-05-06 15:40:21 +0100566 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000567 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530568 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000569 const int num_rings =
Chris Wilsone02d9d76b2017-03-24 15:17:23 +0000570 /* Use an extended w/a on gen7 if signalling from other rings */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000571 (i915_modparams.semaphores && INTEL_GEN(dev_priv) == 7) ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100572 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000573 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000574 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000575 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700576
Chris Wilsone555e322017-03-22 21:03:50 +0000577 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100578 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000579 /* These flags are for resource streamer on HSW+ */
580 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
581 else
582 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000583
584 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100585 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100586 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000587
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000588 cs = intel_ring_begin(req, len);
589 if (IS_ERR(cs))
590 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700591
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300592 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100593 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000594 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000595 if (num_rings) {
596 struct intel_engine_cs *signaller;
597
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000598 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530599 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000600 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000601 continue;
602
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000603 *cs++ = i915_mmio_reg_offset(
604 RING_PSMI_CTL(signaller->mmio_base));
605 *cs++ = _MASKED_BIT_ENABLE(
606 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000607 }
608 }
609 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700610
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000611 *cs++ = MI_NOOP;
612 *cs++ = MI_SET_CONTEXT;
613 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200614 /*
615 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
616 * WaMiSetContext_Hang:snb,ivb,vlv
617 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000618 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700619
Chris Wilsonc0336662016-05-06 15:40:21 +0100620 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000621 if (num_rings) {
622 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100623 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000624
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000625 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530626 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000628 continue;
629
Chris Wilsone9135c42016-04-13 17:35:10 +0100630 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000631 *cs++ = i915_mmio_reg_offset(last_reg);
632 *cs++ = _MASKED_BIT_DISABLE(
633 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000634 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100635
636 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000637 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
638 *cs++ = i915_mmio_reg_offset(last_reg);
639 *cs++ = i915_ggtt_offset(engine->scratch);
640 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000641 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000642 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000643 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700644
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000645 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700646
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000647 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700648}
649
Chris Wilsond200cda2016-04-28 09:56:44 +0100650static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100651{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000652 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
653 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100654
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100655 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100656 return 0;
657
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000658 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
659 if (IS_ERR(cs))
660 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100661
662 /*
663 * Note: We do not worry about the concurrent register cacheline hang
664 * here because no other code should access these registers other than
665 * at initialization time.
666 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000667 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100668 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000669 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
670 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100671 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000672 *cs++ = MI_NOOP;
673 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100674
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100675 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100676}
677
Chris Wilsonf9326be2016-04-28 09:56:45 +0100678static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
679 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100680 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000681{
Ben Widawsky563222a2015-03-19 12:53:28 +0000682 if (to->remap_slice)
683 return false;
684
Chris Wilsonbca44d82016-05-24 14:53:41 +0100685 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100686 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000687
Chris Wilsonf9326be2016-04-28 09:56:45 +0100688 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100689 return false;
690
Chris Wilsone8a9c582016-12-18 15:37:20 +0000691 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000692}
693
694static bool
Chris Wilson12124be2017-08-12 16:27:24 +0100695needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt, struct intel_engine_cs *engine)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696{
Chris Wilson12124be2017-08-12 16:27:24 +0100697 struct i915_gem_context *from = engine->legacy_active_context;
698
Chris Wilsonf9326be2016-04-28 09:56:45 +0100699 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000700 return false;
701
Chris Wilsonf9326be2016-04-28 09:56:45 +0100702 /* Always load the ppgtt on first use */
Chris Wilson12124be2017-08-12 16:27:24 +0100703 if (!from)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100704 return true;
705
706 /* Same context without new entries, skip */
Chris Wilson12124be2017-08-12 16:27:24 +0100707 if ((!from->ppgtt || from->ppgtt == ppgtt) &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100708 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100709 return false;
710
711 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000712 return true;
713
Chris Wilsonc0336662016-05-06 15:40:21 +0100714 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000715 return true;
716
717 return false;
718}
719
720static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100721needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100722 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100723 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000724{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100725 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000726 return false;
727
Chris Wilsonfcb51062016-04-13 17:35:14 +0100728 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000729 return false;
730
Ben Widawsky6702cf12015-03-16 16:00:58 +0000731 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000732 return true;
733
734 return false;
735}
736
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100737static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700738{
Chris Wilsone2efd132016-05-24 14:53:34 +0100739 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000740 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100741 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000742 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100743 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700744 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700745
Chris Wilsone8a9c582016-12-18 15:37:20 +0000746 GEM_BUG_ON(engine->id != RCS);
747
Chris Wilsonf9326be2016-04-28 09:56:45 +0100748 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100749 return 0;
750
Chris Wilson12124be2017-08-12 16:27:24 +0100751 if (needs_pd_load_pre(ppgtt, engine)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100752 /* Older GENs and non render rings still want the load first,
753 * "PP_DCLV followed by PP_DIR_BASE register through Load
754 * Register Immediate commands in Ring Buffer before submitting
755 * a context."*/
756 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100757 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100758 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000759 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100760 }
761
Chris Wilsonbca44d82016-05-24 14:53:41 +0100762 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000763 /* NB: If we inhibit the restore, the context is not allowed to
764 * die because future work may end up depending on valid address
765 * space. This means we must enforce that a page table load
766 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100767 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100768 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100769 hw_flags = MI_FORCE_RESTORE;
770 else
771 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700772
Chris Wilsonfcb51062016-04-13 17:35:14 +0100773 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
774 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700775 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000776 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700777
Chris Wilsone8a9c582016-12-18 15:37:20 +0000778 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700779 }
Ben Widawskye0556842012-06-04 14:42:46 -0700780
Chris Wilsonfcb51062016-04-13 17:35:14 +0100781 /* GEN8 does *not* require an explicit reload if the PDPs have been
782 * setup, and we do not wish to move them.
783 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100784 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100785 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100786 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100787 /* The hardware context switch is emitted, but we haven't
788 * actually changed the state - so it's probably safe to bail
789 * here. Still, let the user know something dangerous has
790 * happened.
791 */
792 if (ret)
793 return ret;
794 }
795
Chris Wilsonf9326be2016-04-28 09:56:45 +0100796 if (ppgtt)
797 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100798
799 for (i = 0; i < MAX_L3_SLICES; i++) {
800 if (!(to->remap_slice & (1<<i)))
801 continue;
802
Chris Wilsond200cda2016-04-28 09:56:44 +0100803 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100804 if (ret)
805 return ret;
806
807 to->remap_slice &= ~(1<<i);
808 }
809
Chris Wilsonbca44d82016-05-24 14:53:41 +0100810 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000811 if (engine->init_context) {
812 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100813 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100814 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100816 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300817 }
818
Ben Widawskye0556842012-06-04 14:42:46 -0700819 return 0;
820}
821
822/**
823 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100824 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700825 *
826 * The context life cycle is simple. The context refcount is incremented and
827 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100828 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700829 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100830 *
831 * This function should not be used in execlists mode. Instead the context is
832 * switched by writing to the ELSP and requests keep a reference to their
833 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700834 */
John Harrisonba01cc92015-05-29 17:43:41 +0100835int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700836{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000837 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700838
Chris Wilson91c8a322016-07-05 10:40:23 +0100839 lockdep_assert_held(&req->i915->drm.struct_mutex);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000840 if (i915_modparams.enable_execlists)
Chris Wilson5b043f42016-08-02 22:50:38 +0100841 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800842
Chris Wilsonbca44d82016-05-24 14:53:41 +0100843 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100844 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100845 struct i915_hw_ppgtt *ppgtt =
846 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100847
Chris Wilson12124be2017-08-12 16:27:24 +0100848 if (needs_pd_load_pre(ppgtt, engine)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100849 int ret;
850
851 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100852 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100853 if (ret)
854 return ret;
855
Chris Wilsonf9326be2016-04-28 09:56:45 +0100856 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100857 }
858
Chris Wilson12124be2017-08-12 16:27:24 +0100859 engine->legacy_active_context = to;
Ben Widawskyc4829722013-12-06 14:11:20 -0800860 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200861 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800862
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100863 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700864}
Ben Widawsky84624812012-06-04 14:42:54 -0700865
Chris Wilsonf131e352016-12-29 14:40:37 +0000866static bool engine_has_kernel_context(struct intel_engine_cs *engine)
867{
868 struct i915_gem_timeline *timeline;
869
870 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
871 struct intel_timeline *tl;
872
873 if (timeline == &engine->i915->gt.global_timeline)
874 continue;
875
876 tl = &timeline->engine[engine->id];
877 if (i915_gem_active_peek(&tl->last_request,
878 &engine->i915->drm.struct_mutex))
879 return false;
880 }
881
882 return (!engine->last_retired_context ||
883 i915_gem_context_is_kernel(engine->last_retired_context));
884}
885
Chris Wilson945657b2016-07-15 14:56:19 +0100886int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
887{
888 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100889 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530890 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100891
Chris Wilson3033aca2016-10-28 13:58:47 +0100892 lockdep_assert_held(&dev_priv->drm.struct_mutex);
893
Chris Wilsonf131e352016-12-29 14:40:37 +0000894 i915_gem_retire_requests(dev_priv);
895
Akash Goel3b3f1652016-10-13 22:44:48 +0530896 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100897 struct drm_i915_gem_request *req;
898 int ret;
899
Chris Wilsonf131e352016-12-29 14:40:37 +0000900 if (engine_has_kernel_context(engine))
901 continue;
902
Chris Wilson945657b2016-07-15 14:56:19 +0100903 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
904 if (IS_ERR(req))
905 return PTR_ERR(req);
906
Chris Wilson3033aca2016-10-28 13:58:47 +0100907 /* Queue this switch after all other activity */
908 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
909 struct drm_i915_gem_request *prev;
910 struct intel_timeline *tl;
911
912 tl = &timeline->engine[engine->id];
913 prev = i915_gem_active_raw(&tl->last_request,
914 &dev_priv->drm.struct_mutex);
915 if (prev)
916 i915_sw_fence_await_sw_fence_gfp(&req->submit,
917 &prev->submit,
918 GFP_KERNEL);
919 }
920
Chris Wilson5b043f42016-08-02 22:50:38 +0100921 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000922 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100923 if (ret)
924 return ret;
925 }
926
927 return 0;
928}
929
Mika Kuoppalab083a082016-11-18 15:10:47 +0200930static bool client_is_banned(struct drm_i915_file_private *file_priv)
931{
Chris Wilson77b25a92017-07-21 13:32:30 +0100932 return atomic_read(&file_priv->context_bans) > I915_MAX_CLIENT_CONTEXT_BANS;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200933}
934
Ben Widawsky84624812012-06-04 14:42:54 -0700935int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *file)
937{
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300938 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky84624812012-06-04 14:42:54 -0700939 struct drm_i915_gem_context_create *args = data;
940 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100941 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700942 int ret;
943
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300944 if (!dev_priv->engine[RCS]->context_size)
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200945 return -ENODEV;
946
Chris Wilsonb31e5132016-02-05 16:45:59 +0000947 if (args->pad != 0)
948 return -EINVAL;
949
Mika Kuoppalab083a082016-11-18 15:10:47 +0200950 if (client_is_banned(file_priv)) {
951 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
952 current->comm,
953 pid_nr(get_task_pid(current, PIDTYPE_PID)));
954
955 return -EIO;
956 }
957
Ben Widawsky84624812012-06-04 14:42:54 -0700958 ret = i915_mutex_lock_interruptible(dev);
959 if (ret)
960 return ret;
961
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300962 ctx = i915_gem_create_context(dev_priv, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700963 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300964 if (IS_ERR(ctx))
965 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700966
Chris Wilson984ff29f2017-01-06 15:20:13 +0000967 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
968
Oscar Mateo821d66d2014-07-03 16:28:00 +0100969 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000970 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700971
Dan Carpenterbe636382012-07-17 09:44:49 +0300972 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700973}
974
975int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *file)
977{
978 struct drm_i915_gem_context_destroy *args = data;
979 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100980 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700981 int ret;
982
Chris Wilsonb31e5132016-02-05 16:45:59 +0000983 if (args->pad != 0)
984 return -EINVAL;
985
Oscar Mateo821d66d2014-07-03 16:28:00 +0100986 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800987 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800988
Chris Wilsonca585b52016-05-24 14:53:36 +0100989 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +0100990 if (!ctx)
991 return -ENOENT;
992
993 ret = mutex_lock_interruptible(&dev->struct_mutex);
994 if (ret)
995 goto out;
Ben Widawsky84624812012-06-04 14:42:54 -0700996
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200997 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700998 mutex_unlock(&dev->struct_mutex);
999
Chris Wilson1acfc102017-06-20 12:05:47 +01001000out:
1001 i915_gem_context_put(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001002 return 0;
1003}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001004
1005int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1006 struct drm_file *file)
1007{
1008 struct drm_i915_file_private *file_priv = file->driver_priv;
1009 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001010 struct i915_gem_context *ctx;
Chris Wilson1acfc102017-06-20 12:05:47 +01001011 int ret = 0;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001012
Chris Wilsonca585b52016-05-24 14:53:36 +01001013 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +01001014 if (!ctx)
1015 return -ENOENT;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001016
1017 args->size = 0;
1018 switch (args->param) {
1019 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001020 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001021 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001022 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1023 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1024 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001025 case I915_CONTEXT_PARAM_GTT_SIZE:
1026 if (ctx->ppgtt)
1027 args->value = ctx->ppgtt->base.total;
1028 else if (to_i915(dev)->mm.aliasing_ppgtt)
1029 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1030 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001031 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001032 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001033 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001034 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001035 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001036 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001037 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001038 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001039 default:
1040 ret = -EINVAL;
1041 break;
1042 }
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001043
Chris Wilson1acfc102017-06-20 12:05:47 +01001044 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001045 return ret;
1046}
1047
1048int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1049 struct drm_file *file)
1050{
1051 struct drm_i915_file_private *file_priv = file->driver_priv;
1052 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001053 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001054 int ret;
1055
Chris Wilson1acfc102017-06-20 12:05:47 +01001056 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1057 if (!ctx)
1058 return -ENOENT;
1059
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001060 ret = i915_mutex_lock_interruptible(dev);
1061 if (ret)
Chris Wilson1acfc102017-06-20 12:05:47 +01001062 goto out;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001063
1064 switch (args->param) {
1065 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001066 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001067 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001068 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1069 if (args->size) {
1070 ret = -EINVAL;
1071 } else {
1072 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1073 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1074 }
1075 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001076 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001077 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001078 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001079 else if (args->value)
1080 i915_gem_context_set_no_error_capture(ctx);
1081 else
1082 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001083 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001084 case I915_CONTEXT_PARAM_BANNABLE:
1085 if (args->size)
1086 ret = -EINVAL;
1087 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1088 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001089 else if (args->value)
1090 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001091 else
Chris Wilson60958682016-12-31 11:20:11 +00001092 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001093 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001094 default:
1095 ret = -EINVAL;
1096 break;
1097 }
1098 mutex_unlock(&dev->struct_mutex);
1099
Chris Wilson1acfc102017-06-20 12:05:47 +01001100out:
1101 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001102 return ret;
1103}
Chris Wilsond5387042016-05-13 11:57:19 +01001104
1105int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1106 void *data, struct drm_file *file)
1107{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001108 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001109 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001110 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001111 int ret;
1112
1113 if (args->flags || args->pad)
1114 return -EINVAL;
1115
Chris Wilson1acfc102017-06-20 12:05:47 +01001116 ret = -ENOENT;
1117 rcu_read_lock();
1118 ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
1119 if (!ctx)
1120 goto out;
Chris Wilsond5387042016-05-13 11:57:19 +01001121
Chris Wilson1acfc102017-06-20 12:05:47 +01001122 /*
1123 * We opt for unserialised reads here. This may result in tearing
1124 * in the extremely unlikely event of a GPU hang on this context
1125 * as we are querying them. If we need that extra layer of protection,
1126 * we should wrap the hangstats with a seqlock.
1127 */
Chris Wilsond5387042016-05-13 11:57:19 +01001128
1129 if (capable(CAP_SYS_ADMIN))
1130 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1131 else
1132 args->reset_count = 0;
1133
Chris Wilson77b25a92017-07-21 13:32:30 +01001134 args->batch_active = atomic_read(&ctx->guilty_count);
1135 args->batch_pending = atomic_read(&ctx->active_count);
Chris Wilsond5387042016-05-13 11:57:19 +01001136
Chris Wilson1acfc102017-06-20 12:05:47 +01001137 ret = 0;
1138out:
1139 rcu_read_unlock();
1140 return ret;
Chris Wilsond5387042016-05-13 11:57:19 +01001141}
Chris Wilson0daf0112017-02-13 17:15:19 +00001142
1143#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1144#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001145#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001146#endif