blob: ed91ac8ca832c3f030b4280755f10efdf62e0650 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
Chris Wilson4ff4b442017-06-16 15:05:16 +010088#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010089#include <drm/drmP.h>
90#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070091#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000092#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070093
Chris Wilsonb2e862d2016-04-28 09:56:41 +010094#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
Chris Wilson4ff4b442017-06-16 15:05:16 +010096/* Initial size (as log2) to preallocate the handle->object hashtable */
97#define VMA_HT_BITS 2u /* 4 x 2 pointers, 64 bytes minimum */
98
99static void resize_vma_ht(struct work_struct *work)
100{
101 struct i915_gem_context_vma_lut *lut =
102 container_of(work, typeof(*lut), resize);
103 unsigned int bits, new_bits, size, i;
104 struct hlist_head *new_ht;
105
106 GEM_BUG_ON(!(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS));
107
108 bits = 1 + ilog2(4*lut->ht_count/3 + 1);
109 new_bits = min_t(unsigned int,
110 max(bits, VMA_HT_BITS),
111 sizeof(unsigned int) * BITS_PER_BYTE - 1);
112 if (new_bits == lut->ht_bits)
113 goto out;
114
115 new_ht = kzalloc(sizeof(*new_ht)<<new_bits, GFP_KERNEL | __GFP_NOWARN);
116 if (!new_ht)
117 new_ht = vzalloc(sizeof(*new_ht)<<new_bits);
118 if (!new_ht)
119 /* Pretend resize succeeded and stop calling us for a bit! */
120 goto out;
121
122 size = BIT(lut->ht_bits);
123 for (i = 0; i < size; i++) {
124 struct i915_vma *vma;
125 struct hlist_node *tmp;
126
127 hlist_for_each_entry_safe(vma, tmp, &lut->ht[i], ctx_node)
128 hlist_add_head(&vma->ctx_node,
129 &new_ht[hash_32(vma->ctx_handle,
130 new_bits)]);
131 }
132 kvfree(lut->ht);
133 lut->ht = new_ht;
134 lut->ht_bits = new_bits;
135out:
136 smp_store_release(&lut->ht_size, BIT(bits));
137 GEM_BUG_ON(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS);
138}
139
140static void vma_lut_free(struct i915_gem_context *ctx)
141{
142 struct i915_gem_context_vma_lut *lut = &ctx->vma_lut;
143 unsigned int i, size;
144
145 if (lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS)
146 cancel_work_sync(&lut->resize);
147
148 size = BIT(lut->ht_bits);
149 for (i = 0; i < size; i++) {
150 struct i915_vma *vma;
151
152 hlist_for_each_entry(vma, &lut->ht[i], ctx_node) {
153 vma->obj->vma_hashed = NULL;
154 vma->ctx = NULL;
Chris Wilsondade2a62017-06-16 15:05:20 +0100155 i915_vma_put(vma);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100156 }
157 }
158 kvfree(lut->ht);
159}
160
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100161static void i915_gem_context_free(struct i915_gem_context *ctx)
Ben Widawsky40521052012-06-04 14:42:43 -0700162{
Chris Wilsonbca44d82016-05-24 14:53:41 +0100163 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700164
Chris Wilson91c8a322016-07-05 10:40:23 +0100165 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson60958682016-12-31 11:20:11 +0000166 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000167
Chris Wilson4ff4b442017-06-16 15:05:16 +0100168 vma_lut_free(ctx);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Chris Wilsonbca44d82016-05-24 14:53:41 +0100171 for (i = 0; i < I915_NUM_ENGINES; i++) {
172 struct intel_context *ce = &ctx->engine[i];
173
174 if (!ce->state)
175 continue;
176
177 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100178 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100179 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100180
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100181 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100182 }
183
Chris Wilson562f5d42016-10-28 13:58:54 +0100184 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100185 put_pid(ctx->pid);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100186
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800187 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100188
Chris Wilson829a0af2017-06-20 12:05:45 +0100189 ida_simple_remove(&ctx->i915->contexts.hw_ida, ctx->hw_id);
Chris Wilson1acfc102017-06-20 12:05:47 +0100190 kfree_rcu(ctx, rcu);
Ben Widawsky40521052012-06-04 14:42:43 -0700191}
192
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100193static void contexts_free(struct drm_i915_private *i915)
194{
195 struct llist_node *freed = llist_del_all(&i915->contexts.free_list);
Chris Wilsonfad20832017-07-01 00:05:17 +0100196 struct i915_gem_context *ctx, *cn;
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100197
198 lockdep_assert_held(&i915->drm.struct_mutex);
199
Chris Wilsonfad20832017-07-01 00:05:17 +0100200 llist_for_each_entry_safe(ctx, cn, freed, free_link)
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100201 i915_gem_context_free(ctx);
202}
203
Chris Wilsoncb0aeaa2017-07-05 15:26:34 +0100204static void contexts_free_first(struct drm_i915_private *i915)
205{
206 struct i915_gem_context *ctx;
207 struct llist_node *freed;
208
209 lockdep_assert_held(&i915->drm.struct_mutex);
210
211 freed = llist_del_first(&i915->contexts.free_list);
212 if (!freed)
213 return;
214
215 ctx = container_of(freed, typeof(*ctx), free_link);
216 i915_gem_context_free(ctx);
217}
218
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100219static void contexts_free_worker(struct work_struct *work)
220{
221 struct drm_i915_private *i915 =
222 container_of(work, typeof(*i915), contexts.free_work);
223
224 mutex_lock(&i915->drm.struct_mutex);
225 contexts_free(i915);
226 mutex_unlock(&i915->drm.struct_mutex);
227}
228
229void i915_gem_context_release(struct kref *ref)
230{
231 struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
232 struct drm_i915_private *i915 = ctx->i915;
233
234 trace_i915_context_free(ctx);
235 if (llist_add(&ctx->free_link, &i915->contexts.free_list))
236 queue_work(i915->wq, &i915->contexts.free_work);
237}
238
Chris Wilson50e046b2016-08-04 07:52:46 +0100239static void context_close(struct i915_gem_context *ctx)
240{
Chris Wilson60958682016-12-31 11:20:11 +0000241 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100242 if (ctx->ppgtt)
243 i915_ppgtt_close(&ctx->ppgtt->base);
244 ctx->file_priv = ERR_PTR(-EBADF);
245 i915_gem_context_put(ctx);
246}
247
Chris Wilson5d1808e2016-04-28 09:56:51 +0100248static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
249{
250 int ret;
251
Chris Wilson829a0af2017-06-20 12:05:45 +0100252 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100253 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
254 if (ret < 0) {
255 /* Contexts are only released when no longer active.
256 * Flush any pending retires to hopefully release some
257 * stale contexts and try again.
258 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100259 i915_gem_retire_requests(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100260 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100261 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
262 if (ret < 0)
263 return ret;
264 }
265
266 *out = ret;
267 return 0;
268}
269
Chris Wilson949e8ab2017-02-09 14:40:36 +0000270static u32 default_desc_template(const struct drm_i915_private *i915,
271 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200272{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000273 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200274 u32 desc;
275
Chris Wilson949e8ab2017-02-09 14:40:36 +0000276 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200277
Chris Wilson949e8ab2017-02-09 14:40:36 +0000278 address_mode = INTEL_LEGACY_32B_CONTEXT;
279 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
280 address_mode = INTEL_LEGACY_64B_CONTEXT;
281 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
282
283 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc |= GEN8_CTX_L3LLC_COHERENT;
285
286 /* TODO: WaDisableLiteRestore when we start using semaphore
287 * signalling between Command Streamers
288 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
289 */
290
291 return desc;
292}
293
Chris Wilsone2efd132016-05-24 14:53:34 +0100294static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000295__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200296 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700297{
Chris Wilsone2efd132016-05-24 14:53:34 +0100298 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800299 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700300
Ben Widawskyf94982b2012-11-10 10:56:04 -0800301 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700302 if (ctx == NULL)
303 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700304
Chris Wilson5d1808e2016-04-28 09:56:51 +0100305 ret = assign_hw_id(dev_priv, &ctx->hw_id);
306 if (ret) {
307 kfree(ctx);
308 return ERR_PTR(ret);
309 }
310
Mika Kuoppaladce32712013-04-30 13:30:33 +0300311 kref_init(&ctx->ref);
Chris Wilson829a0af2017-06-20 12:05:45 +0100312 list_add_tail(&ctx->link, &dev_priv->contexts.list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100313 ctx->i915 = dev_priv;
Chris Wilsone4f815f2017-05-17 13:10:02 +0100314 ctx->priority = I915_PRIORITY_NORMAL;
Ben Widawsky40521052012-06-04 14:42:43 -0700315
Chris Wilson4ff4b442017-06-16 15:05:16 +0100316 ctx->vma_lut.ht_bits = VMA_HT_BITS;
317 ctx->vma_lut.ht_size = BIT(VMA_HT_BITS);
318 BUILD_BUG_ON(BIT(VMA_HT_BITS) == I915_CTX_RESIZE_IN_PROGRESS);
319 ctx->vma_lut.ht = kcalloc(ctx->vma_lut.ht_size,
320 sizeof(*ctx->vma_lut.ht),
321 GFP_KERNEL);
322 if (!ctx->vma_lut.ht)
323 goto err_out;
324
325 INIT_WORK(&ctx->vma_lut.resize, resize_vma_ht);
326
Chris Wilson691e6412014-04-09 09:07:36 +0100327 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100328 ret = DEFAULT_CONTEXT_HANDLE;
329 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100330 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100331 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100332 if (ret < 0)
Chris Wilson4ff4b442017-06-16 15:05:16 +0100333 goto err_lut;
Chris Wilson562f5d42016-10-28 13:58:54 +0100334 }
335 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300336
337 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100338 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100339 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100340 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
341 current->comm,
342 pid_nr(ctx->pid),
343 ctx->user_handle);
344 if (!ctx->name) {
345 ret = -ENOMEM;
346 goto err_pid;
347 }
348 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100349
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700350 /* NB: Mark all slices as needing a remap so that when the context first
351 * loads it will restore whatever remap state already exists. If there
352 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100353 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700354
Chris Wilson60958682016-12-31 11:20:11 +0000355 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400356 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000357 ctx->desc_template =
358 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800359
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800360 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
361 * present or not in use we still need a small bias as ring wraparound
362 * at offset 0 sometimes hangs. No idea why.
363 */
364 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
365 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
366 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000367 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800368
Ben Widawsky146937e2012-06-29 10:30:39 -0700369 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700370
Chris Wilson562f5d42016-10-28 13:58:54 +0100371err_pid:
372 put_pid(ctx->pid);
373 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100374err_lut:
375 kvfree(ctx->vma_lut.ht);
Ben Widawsky40521052012-06-04 14:42:43 -0700376err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100377 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700378 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700379}
380
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200381static void __destroy_hw_context(struct i915_gem_context *ctx,
382 struct drm_i915_file_private *file_priv)
383{
384 idr_remove(&file_priv->context_idr, ctx->user_handle);
385 context_close(ctx);
386}
387
Ben Widawsky254f9652012-06-04 14:42:42 -0700388/**
389 * The default context needs to exist per ring that uses contexts. It stores the
390 * context state of the GPU for applications that don't utilize HW contexts, as
391 * well as an idle case.
392 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100393static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000394i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200395 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700396{
Chris Wilsone2efd132016-05-24 14:53:34 +0100397 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700398
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000399 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700400
Chris Wilsoncb0aeaa2017-07-05 15:26:34 +0100401 /* Reap the most stale context */
402 contexts_free_first(dev_priv);
Chris Wilsonddfc9252017-07-05 15:26:32 +0100403
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000404 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700405 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800406 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700407
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000408 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100409 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800410
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000411 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100412 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800413 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
414 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200415 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100416 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200417 }
418
419 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000420 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200421 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800422
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000423 trace_i915_context_create(ctx);
424
Ben Widawskya45d0f62013-12-06 14:11:05 -0800425 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700426}
427
Zhi Wangc8c35792016-06-16 08:07:05 -0400428/**
429 * i915_gem_context_create_gvt - create a GVT GEM context
430 * @dev: drm device *
431 *
432 * This function is used to create a GVT specific GEM context.
433 *
434 * Returns:
435 * pointer to i915_gem_context on success, error pointer if failed
436 *
437 */
438struct i915_gem_context *
439i915_gem_context_create_gvt(struct drm_device *dev)
440{
441 struct i915_gem_context *ctx;
442 int ret;
443
444 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
445 return ERR_PTR(-ENODEV);
446
447 ret = i915_mutex_lock_interruptible(dev);
448 if (ret)
449 return ERR_PTR(ret);
450
Chris Wilson984ff29f2017-01-06 15:20:13 +0000451 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400452 if (IS_ERR(ctx))
453 goto out;
454
Chris Wilson984ff29f2017-01-06 15:20:13 +0000455 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000456 i915_gem_context_set_closed(ctx); /* not user accessible */
457 i915_gem_context_clear_bannable(ctx);
458 i915_gem_context_set_force_single_submission(ctx);
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800459 if (!i915.enable_guc_submission)
460 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000461
462 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400463out:
464 mutex_unlock(&dev->struct_mutex);
465 return ctx;
466}
467
Chris Wilson829a0af2017-06-20 12:05:45 +0100468int i915_gem_contexts_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700469{
Chris Wilsone2efd132016-05-24 14:53:34 +0100470 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700471
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800472 /* Init should only be called once per module load. Eventually the
473 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000474 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200475 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700476
Chris Wilson829a0af2017-06-20 12:05:45 +0100477 INIT_LIST_HEAD(&dev_priv->contexts.list);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100478 INIT_WORK(&dev_priv->contexts.free_work, contexts_free_worker);
479 init_llist_head(&dev_priv->contexts.free_list);
Chris Wilson829a0af2017-06-20 12:05:45 +0100480
Chris Wilsonc0336662016-05-06 15:40:21 +0100481 if (intel_vgpu_active(dev_priv) &&
482 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800483 if (!i915.enable_execlists) {
484 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
485 return -EINVAL;
486 }
487 }
488
Chris Wilson5d1808e2016-04-28 09:56:51 +0100489 /* Using the simple ida interface, the max is limited by sizeof(int) */
490 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
Chris Wilson829a0af2017-06-20 12:05:45 +0100491 ida_init(&dev_priv->contexts.hw_ida);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100492
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000493 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100494 if (IS_ERR(ctx)) {
495 DRM_ERROR("Failed to create default global context (error %ld)\n",
496 PTR_ERR(ctx));
497 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700498 }
499
Chris Wilson5d12fce2017-01-23 11:31:31 +0000500 /* For easy recognisablity, we want the kernel context to be 0 and then
501 * all user contexts will have non-zero hw_id.
502 */
503 GEM_BUG_ON(ctx->hw_id);
504
Chris Wilson60958682016-12-31 11:20:11 +0000505 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000506 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000507 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100508
Chris Wilson984ff29f2017-01-06 15:20:13 +0000509 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
510
Oscar Mateoede7d422014-07-24 17:04:12 +0100511 DRM_DEBUG_DRIVER("%s context support initialized\n",
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300512 dev_priv->engine[RCS]->context_size ? "logical" :
513 "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200514 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700515}
516
Chris Wilson829a0af2017-06-20 12:05:45 +0100517void i915_gem_contexts_lost(struct drm_i915_private *dev_priv)
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100518{
519 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530520 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100521
Chris Wilson91c8a322016-07-05 10:40:23 +0100522 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100523
Akash Goel3b3f1652016-10-13 22:44:48 +0530524 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000525 engine->legacy_active_context = NULL;
526
527 if (!engine->last_retired_context)
528 continue;
529
530 engine->context_unpin(engine, engine->last_retired_context);
531 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100532 }
533
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100534 /* Force the GPU state to be restored on enabling */
535 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100536 struct i915_gem_context *ctx;
537
Chris Wilson829a0af2017-06-20 12:05:45 +0100538 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100539 if (!i915_gem_context_is_default(ctx))
540 continue;
541
Akash Goel3b3f1652016-10-13 22:44:48 +0530542 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100543 ctx->engine[engine->id].initialised = false;
544
545 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
546 }
547
Akash Goel3b3f1652016-10-13 22:44:48 +0530548 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100549 struct intel_context *kce =
550 &dev_priv->kernel_context->engine[engine->id];
551
552 kce->initialised = true;
553 }
554 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100555}
556
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100557void i915_gem_contexts_fini(struct drm_i915_private *i915)
Ben Widawsky254f9652012-06-04 14:42:42 -0700558{
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100559 struct i915_gem_context *ctx;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100560
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100561 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100562
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100563 /* Keep the context so that we can free it immediately ourselves */
564 ctx = i915_gem_context_get(fetch_and_zero(&i915->kernel_context));
565 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
566 context_close(ctx);
567 i915_gem_context_free(ctx);
Chris Wilson984ff29f2017-01-06 15:20:13 +0000568
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100569 /* Must free all deferred contexts (via flush_workqueue) first */
570 ida_destroy(&i915->contexts.hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700571}
572
Ben Widawsky40521052012-06-04 14:42:43 -0700573static int context_idr_cleanup(int id, void *p, void *data)
574{
Chris Wilsone2efd132016-05-24 14:53:34 +0100575 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700576
Chris Wilson50e046b2016-08-04 07:52:46 +0100577 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700578 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700579}
580
Chris Wilson829a0af2017-06-20 12:05:45 +0100581int i915_gem_context_open(struct drm_i915_private *i915,
582 struct drm_file *file)
Ben Widawskye422b882013-12-06 14:10:58 -0800583{
584 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100585 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800586
587 idr_init(&file_priv->context_idr);
588
Chris Wilson829a0af2017-06-20 12:05:45 +0100589 mutex_lock(&i915->drm.struct_mutex);
590 ctx = i915_gem_create_context(i915, file_priv);
591 mutex_unlock(&i915->drm.struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100592 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800593 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100594 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800595 }
596
Chris Wilsone4d5dc22017-07-05 15:26:31 +0100597 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
598
Ben Widawskye422b882013-12-06 14:10:58 -0800599 return 0;
600}
601
Chris Wilson829a0af2017-06-20 12:05:45 +0100602void i915_gem_context_close(struct drm_file *file)
Ben Widawsky254f9652012-06-04 14:42:42 -0700603{
Ben Widawsky40521052012-06-04 14:42:43 -0700604 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700605
Chris Wilson829a0af2017-06-20 12:05:45 +0100606 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100607
Daniel Vetter73c273e2012-06-19 20:27:39 +0200608 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700609 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700610}
611
Ben Widawskye0556842012-06-04 14:42:46 -0700612static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000613mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700614{
Chris Wilsonc0336662016-05-06 15:40:21 +0100615 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000616 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530617 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000618 const int num_rings =
Chris Wilsone02d9d76b2017-03-24 15:17:23 +0000619 /* Use an extended w/a on gen7 if signalling from other rings */
620 (i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100621 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000622 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000623 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000624 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700625
Chris Wilsone555e322017-03-22 21:03:50 +0000626 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100627 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000628 /* These flags are for resource streamer on HSW+ */
629 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
630 else
631 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000632
633 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100634 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100635 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000636
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000637 cs = intel_ring_begin(req, len);
638 if (IS_ERR(cs))
639 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700640
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300641 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100642 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000643 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000644 if (num_rings) {
645 struct intel_engine_cs *signaller;
646
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000647 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530648 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000650 continue;
651
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000652 *cs++ = i915_mmio_reg_offset(
653 RING_PSMI_CTL(signaller->mmio_base));
654 *cs++ = _MASKED_BIT_ENABLE(
655 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000656 }
657 }
658 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700659
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000660 *cs++ = MI_NOOP;
661 *cs++ = MI_SET_CONTEXT;
662 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200663 /*
664 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
665 * WaMiSetContext_Hang:snb,ivb,vlv
666 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000667 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700668
Chris Wilsonc0336662016-05-06 15:40:21 +0100669 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000670 if (num_rings) {
671 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100672 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000673
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000674 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530675 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000676 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000677 continue;
678
Chris Wilsone9135c42016-04-13 17:35:10 +0100679 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000680 *cs++ = i915_mmio_reg_offset(last_reg);
681 *cs++ = _MASKED_BIT_DISABLE(
682 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000683 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100684
685 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000686 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
687 *cs++ = i915_mmio_reg_offset(last_reg);
688 *cs++ = i915_ggtt_offset(engine->scratch);
689 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000690 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000691 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000692 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700693
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000694 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700695
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000696 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700697}
698
Chris Wilsond200cda2016-04-28 09:56:44 +0100699static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100700{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000701 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
702 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100703
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100704 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100705 return 0;
706
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000707 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
708 if (IS_ERR(cs))
709 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100710
711 /*
712 * Note: We do not worry about the concurrent register cacheline hang
713 * here because no other code should access these registers other than
714 * at initialization time.
715 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000716 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100717 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000718 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
719 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100720 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000721 *cs++ = MI_NOOP;
722 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100723
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100724 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100725}
726
Chris Wilsonf9326be2016-04-28 09:56:45 +0100727static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
728 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100729 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730{
Ben Widawsky563222a2015-03-19 12:53:28 +0000731 if (to->remap_slice)
732 return false;
733
Chris Wilsonbca44d82016-05-24 14:53:41 +0100734 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100735 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000736
Chris Wilsonf9326be2016-04-28 09:56:45 +0100737 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100738 return false;
739
Chris Wilsone8a9c582016-12-18 15:37:20 +0000740 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000741}
742
743static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100744needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
745 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100746 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000747{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100748 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000749 return false;
750
Chris Wilsonf9326be2016-04-28 09:56:45 +0100751 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000752 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100753 return true;
754
755 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000756 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100757 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100758 return false;
759
760 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000761 return true;
762
Chris Wilsonc0336662016-05-06 15:40:21 +0100763 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000764 return true;
765
766 return false;
767}
768
769static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100770needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100771 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100772 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000773{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100774 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000775 return false;
776
Chris Wilsonfcb51062016-04-13 17:35:14 +0100777 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000778 return false;
779
Ben Widawsky6702cf12015-03-16 16:00:58 +0000780 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000781 return true;
782
783 return false;
784}
785
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100786static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700787{
Chris Wilsone2efd132016-05-24 14:53:34 +0100788 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000789 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100790 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000791 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100792 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700793 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700794
Chris Wilsone8a9c582016-12-18 15:37:20 +0000795 GEM_BUG_ON(engine->id != RCS);
796
Chris Wilsonf9326be2016-04-28 09:56:45 +0100797 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100798 return 0;
799
Chris Wilsonf9326be2016-04-28 09:56:45 +0100800 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100801 /* Older GENs and non render rings still want the load first,
802 * "PP_DCLV followed by PP_DIR_BASE register through Load
803 * Register Immediate commands in Ring Buffer before submitting
804 * a context."*/
805 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100806 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100807 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000808 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100809 }
810
Chris Wilsonbca44d82016-05-24 14:53:41 +0100811 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000812 /* NB: If we inhibit the restore, the context is not allowed to
813 * die because future work may end up depending on valid address
814 * space. This means we must enforce that a page table load
815 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100816 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100817 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100818 hw_flags = MI_FORCE_RESTORE;
819 else
820 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700821
Chris Wilsonfcb51062016-04-13 17:35:14 +0100822 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
823 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700824 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000825 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700826
Chris Wilsone8a9c582016-12-18 15:37:20 +0000827 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700828 }
Ben Widawskye0556842012-06-04 14:42:46 -0700829
Chris Wilsonfcb51062016-04-13 17:35:14 +0100830 /* GEN8 does *not* require an explicit reload if the PDPs have been
831 * setup, and we do not wish to move them.
832 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100833 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100834 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100835 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100836 /* The hardware context switch is emitted, but we haven't
837 * actually changed the state - so it's probably safe to bail
838 * here. Still, let the user know something dangerous has
839 * happened.
840 */
841 if (ret)
842 return ret;
843 }
844
Chris Wilsonf9326be2016-04-28 09:56:45 +0100845 if (ppgtt)
846 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100847
848 for (i = 0; i < MAX_L3_SLICES; i++) {
849 if (!(to->remap_slice & (1<<i)))
850 continue;
851
Chris Wilsond200cda2016-04-28 09:56:44 +0100852 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100853 if (ret)
854 return ret;
855
856 to->remap_slice &= ~(1<<i);
857 }
858
Chris Wilsonbca44d82016-05-24 14:53:41 +0100859 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000860 if (engine->init_context) {
861 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100862 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100863 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100864 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100865 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300866 }
867
Ben Widawskye0556842012-06-04 14:42:46 -0700868 return 0;
869}
870
871/**
872 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100873 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700874 *
875 * The context life cycle is simple. The context refcount is incremented and
876 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100877 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700878 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100879 *
880 * This function should not be used in execlists mode. Instead the context is
881 * switched by writing to the ELSP and requests keep a reference to their
882 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700883 */
John Harrisonba01cc92015-05-29 17:43:41 +0100884int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700885{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000886 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700887
Chris Wilson91c8a322016-07-05 10:40:23 +0100888 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100889 if (i915.enable_execlists)
890 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800891
Chris Wilsonbca44d82016-05-24 14:53:41 +0100892 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100893 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100894 struct i915_hw_ppgtt *ppgtt =
895 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100896
Chris Wilsonf9326be2016-04-28 09:56:45 +0100897 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100898 int ret;
899
900 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100901 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100902 if (ret)
903 return ret;
904
Chris Wilsonf9326be2016-04-28 09:56:45 +0100905 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100906 }
907
Ben Widawskyc4829722013-12-06 14:11:20 -0800908 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200909 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800910
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100911 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700912}
Ben Widawsky84624812012-06-04 14:42:54 -0700913
Chris Wilsonf131e352016-12-29 14:40:37 +0000914static bool engine_has_kernel_context(struct intel_engine_cs *engine)
915{
916 struct i915_gem_timeline *timeline;
917
918 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
919 struct intel_timeline *tl;
920
921 if (timeline == &engine->i915->gt.global_timeline)
922 continue;
923
924 tl = &timeline->engine[engine->id];
925 if (i915_gem_active_peek(&tl->last_request,
926 &engine->i915->drm.struct_mutex))
927 return false;
928 }
929
930 return (!engine->last_retired_context ||
931 i915_gem_context_is_kernel(engine->last_retired_context));
932}
933
Chris Wilson945657b2016-07-15 14:56:19 +0100934int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
935{
936 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100937 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530938 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100939
Chris Wilson3033aca2016-10-28 13:58:47 +0100940 lockdep_assert_held(&dev_priv->drm.struct_mutex);
941
Chris Wilsonf131e352016-12-29 14:40:37 +0000942 i915_gem_retire_requests(dev_priv);
943
Akash Goel3b3f1652016-10-13 22:44:48 +0530944 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100945 struct drm_i915_gem_request *req;
946 int ret;
947
Chris Wilsonf131e352016-12-29 14:40:37 +0000948 if (engine_has_kernel_context(engine))
949 continue;
950
Chris Wilson945657b2016-07-15 14:56:19 +0100951 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
952 if (IS_ERR(req))
953 return PTR_ERR(req);
954
Chris Wilson3033aca2016-10-28 13:58:47 +0100955 /* Queue this switch after all other activity */
956 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
957 struct drm_i915_gem_request *prev;
958 struct intel_timeline *tl;
959
960 tl = &timeline->engine[engine->id];
961 prev = i915_gem_active_raw(&tl->last_request,
962 &dev_priv->drm.struct_mutex);
963 if (prev)
964 i915_sw_fence_await_sw_fence_gfp(&req->submit,
965 &prev->submit,
966 GFP_KERNEL);
967 }
968
Chris Wilson5b043f42016-08-02 22:50:38 +0100969 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000970 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100971 if (ret)
972 return ret;
973 }
974
975 return 0;
976}
977
Mika Kuoppalab083a082016-11-18 15:10:47 +0200978static bool client_is_banned(struct drm_i915_file_private *file_priv)
979{
Chris Wilson77b25a92017-07-21 13:32:30 +0100980 return atomic_read(&file_priv->context_bans) > I915_MAX_CLIENT_CONTEXT_BANS;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200981}
982
Ben Widawsky84624812012-06-04 14:42:54 -0700983int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *file)
985{
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300986 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky84624812012-06-04 14:42:54 -0700987 struct drm_i915_gem_context_create *args = data;
988 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100989 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700990 int ret;
991
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300992 if (!dev_priv->engine[RCS]->context_size)
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200993 return -ENODEV;
994
Chris Wilsonb31e5132016-02-05 16:45:59 +0000995 if (args->pad != 0)
996 return -EINVAL;
997
Mika Kuoppalab083a082016-11-18 15:10:47 +0200998 if (client_is_banned(file_priv)) {
999 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
1000 current->comm,
1001 pid_nr(get_task_pid(current, PIDTYPE_PID)));
1002
1003 return -EIO;
1004 }
1005
Ben Widawsky84624812012-06-04 14:42:54 -07001006 ret = i915_mutex_lock_interruptible(dev);
1007 if (ret)
1008 return ret;
1009
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001010 ctx = i915_gem_create_context(dev_priv, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001011 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +03001012 if (IS_ERR(ctx))
1013 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001014
Chris Wilson984ff29f2017-01-06 15:20:13 +00001015 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
1016
Oscar Mateo821d66d2014-07-03 16:28:00 +01001017 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +00001018 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001019
Dan Carpenterbe636382012-07-17 09:44:49 +03001020 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001021}
1022
1023int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1024 struct drm_file *file)
1025{
1026 struct drm_i915_gem_context_destroy *args = data;
1027 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001028 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001029 int ret;
1030
Chris Wilsonb31e5132016-02-05 16:45:59 +00001031 if (args->pad != 0)
1032 return -EINVAL;
1033
Oscar Mateo821d66d2014-07-03 16:28:00 +01001034 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001035 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001036
Chris Wilsonca585b52016-05-24 14:53:36 +01001037 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +01001038 if (!ctx)
1039 return -ENOENT;
1040
1041 ret = mutex_lock_interruptible(&dev->struct_mutex);
1042 if (ret)
1043 goto out;
Ben Widawsky84624812012-06-04 14:42:54 -07001044
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +02001045 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001046 mutex_unlock(&dev->struct_mutex);
1047
Chris Wilson1acfc102017-06-20 12:05:47 +01001048out:
1049 i915_gem_context_put(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001050 return 0;
1051}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001052
1053int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1054 struct drm_file *file)
1055{
1056 struct drm_i915_file_private *file_priv = file->driver_priv;
1057 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001058 struct i915_gem_context *ctx;
Chris Wilson1acfc102017-06-20 12:05:47 +01001059 int ret = 0;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001060
Chris Wilsonca585b52016-05-24 14:53:36 +01001061 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +01001062 if (!ctx)
1063 return -ENOENT;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001064
1065 args->size = 0;
1066 switch (args->param) {
1067 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001068 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001069 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001070 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1071 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1072 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001073 case I915_CONTEXT_PARAM_GTT_SIZE:
1074 if (ctx->ppgtt)
1075 args->value = ctx->ppgtt->base.total;
1076 else if (to_i915(dev)->mm.aliasing_ppgtt)
1077 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1078 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001079 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001080 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001081 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001082 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001083 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001084 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001085 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001086 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001087 default:
1088 ret = -EINVAL;
1089 break;
1090 }
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001091
Chris Wilson1acfc102017-06-20 12:05:47 +01001092 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001093 return ret;
1094}
1095
1096int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1097 struct drm_file *file)
1098{
1099 struct drm_i915_file_private *file_priv = file->driver_priv;
1100 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001101 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001102 int ret;
1103
Chris Wilson1acfc102017-06-20 12:05:47 +01001104 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1105 if (!ctx)
1106 return -ENOENT;
1107
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001108 ret = i915_mutex_lock_interruptible(dev);
1109 if (ret)
Chris Wilson1acfc102017-06-20 12:05:47 +01001110 goto out;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001111
1112 switch (args->param) {
1113 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001114 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001115 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001116 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1117 if (args->size) {
1118 ret = -EINVAL;
1119 } else {
1120 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1121 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1122 }
1123 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001124 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001125 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001126 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001127 else if (args->value)
1128 i915_gem_context_set_no_error_capture(ctx);
1129 else
1130 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001131 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001132 case I915_CONTEXT_PARAM_BANNABLE:
1133 if (args->size)
1134 ret = -EINVAL;
1135 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1136 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001137 else if (args->value)
1138 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001139 else
Chris Wilson60958682016-12-31 11:20:11 +00001140 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001141 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001142 default:
1143 ret = -EINVAL;
1144 break;
1145 }
1146 mutex_unlock(&dev->struct_mutex);
1147
Chris Wilson1acfc102017-06-20 12:05:47 +01001148out:
1149 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001150 return ret;
1151}
Chris Wilsond5387042016-05-13 11:57:19 +01001152
1153int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1154 void *data, struct drm_file *file)
1155{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001156 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001157 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001158 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001159 int ret;
1160
1161 if (args->flags || args->pad)
1162 return -EINVAL;
1163
Chris Wilson1acfc102017-06-20 12:05:47 +01001164 ret = -ENOENT;
1165 rcu_read_lock();
1166 ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
1167 if (!ctx)
1168 goto out;
Chris Wilsond5387042016-05-13 11:57:19 +01001169
Chris Wilson1acfc102017-06-20 12:05:47 +01001170 /*
1171 * We opt for unserialised reads here. This may result in tearing
1172 * in the extremely unlikely event of a GPU hang on this context
1173 * as we are querying them. If we need that extra layer of protection,
1174 * we should wrap the hangstats with a seqlock.
1175 */
Chris Wilsond5387042016-05-13 11:57:19 +01001176
1177 if (capable(CAP_SYS_ADMIN))
1178 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1179 else
1180 args->reset_count = 0;
1181
Chris Wilson77b25a92017-07-21 13:32:30 +01001182 args->batch_active = atomic_read(&ctx->guilty_count);
1183 args->batch_pending = atomic_read(&ctx->active_count);
Chris Wilsond5387042016-05-13 11:57:19 +01001184
Chris Wilson1acfc102017-06-20 12:05:47 +01001185 ret = 0;
1186out:
1187 rcu_read_unlock();
1188 return ret;
Chris Wilsond5387042016-05-13 11:57:19 +01001189}
Chris Wilson0daf0112017-02-13 17:15:19 +00001190
1191#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1192#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001193#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001194#endif