blob: dc264de4e39ef65d069f4874ab6ab6e200537dd8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300103static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
414static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
415{
416 struct drm_device *dev = crtc->dev;
417 struct intel_encoder *encoder;
418
419 for_each_encoder_on_crtc(dev, crtc, encoder)
420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Chris Wilson1b894b52010-12-14 20:04:54 +0000426static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
427 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800430 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431
432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100433 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_dual_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_dual_lvds;
438 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000439 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_single_lvds_100m;
441 else
442 limit = &intel_limits_ironlake_single_lvds;
443 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200444 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800445 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446
447 return limit;
448}
449
Ma Ling044c7c42009-03-18 20:13:23 +0800450static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
451{
452 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 const intel_limit_t *limit;
454
455 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100456 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
461 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700466 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800467
468 return limit;
469}
470
Chris Wilson1b894b52010-12-14 20:04:54 +0000471static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800472{
473 struct drm_device *dev = crtc->dev;
474 const intel_limit_t *limit;
475
Eric Anholtbad720f2009-10-22 16:11:14 -0700476 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800479 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800483 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500484 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300485 } else if (IS_CHERRYVIEW(dev)) {
486 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300488 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100489 } else if (!IS_GEN2(dev)) {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
491 limit = &intel_limits_i9xx_lvds;
492 else
493 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 } else {
495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700498 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200499 else
500 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 }
502 return limit;
503}
504
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
506static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
511 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800514}
515
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200516static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
517{
518 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
519}
520
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200521static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800522{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200523 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300531static void chv_clock(int refclk, intel_clock_t *clock)
532{
533 clock->m = clock->m1 * clock->m2;
534 clock->p = clock->p1 * clock->p2;
535 if (WARN_ON(clock->n == 0 || clock->p == 0))
536 return;
537 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
538 clock->n << 22);
539 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300552 if (clock->n < limit->n.min || limit->n.max < clock->n)
553 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300560
561 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
565 if (!IS_VALLEYVIEW(dev)) {
566 if (clock->p < limit->p.min || limit->p.max < clock->p)
567 INTELPllInvalid("p out of range\n");
568 if (clock->m < limit->m.min || limit->m.max < clock->m)
569 INTELPllInvalid("m out of range\n");
570 }
571
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
575 * connector, etc., rather than just a single range.
576 */
577 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 return true;
581}
582
Ma Lingd4906092009-03-18 20:13:27 +0800583static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200584i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800585 int target, int refclk, intel_clock_t *match_clock,
586 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 int err = target;
591
Daniel Vettera210b022012-11-26 17:22:08 +0100592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100594 * For LVDS just rely on its current settings for dual-channel.
595 * We haven't figured out how to reliably set up different
596 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100598 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800610
Zhao Yakui42158662009-11-20 11:24:18 +0800611 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
612 clock.m1++) {
613 for (clock.m2 = limit->m2.min;
614 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200615 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800616 break;
617 for (clock.n = limit->n.min;
618 clock.n <= limit->n.max; clock.n++) {
619 for (clock.p1 = limit->p1.min;
620 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 int this_err;
622
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200623 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800627 if (match_clock &&
628 clock.p != match_clock->p)
629 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
631 this_err = abs(clock.dot - target);
632 if (this_err < err) {
633 *best_clock = clock;
634 err = this_err;
635 }
636 }
637 }
638 }
639 }
640
641 return (err != target);
642}
643
Ma Lingd4906092009-03-18 20:13:27 +0800644static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200645pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
646 int target, int refclk, intel_clock_t *match_clock,
647 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648{
649 struct drm_device *dev = crtc->dev;
650 intel_clock_t clock;
651 int err = target;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
654 /*
655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
658 */
659 if (intel_is_dual_link_lvds(dev))
660 clock.p2 = limit->p2.p2_fast;
661 else
662 clock.p2 = limit->p2.p2_slow;
663 } else {
664 if (target < limit->p2.dot_limit)
665 clock.p2 = limit->p2.p2_slow;
666 else
667 clock.p2 = limit->p2.p2_fast;
668 }
669
670 memset(best_clock, 0, sizeof(*best_clock));
671
672 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
673 clock.m1++) {
674 for (clock.m2 = limit->m2.min;
675 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200676 for (clock.n = limit->n.min;
677 clock.n <= limit->n.max; clock.n++) {
678 for (clock.p1 = limit->p1.min;
679 clock.p1 <= limit->p1.max; clock.p1++) {
680 int this_err;
681
682 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 if (!intel_PLL_is_valid(dev, limit,
684 &clock))
685 continue;
686 if (match_clock &&
687 clock.p != match_clock->p)
688 continue;
689
690 this_err = abs(clock.dot - target);
691 if (this_err < err) {
692 *best_clock = clock;
693 err = this_err;
694 }
695 }
696 }
697 }
698 }
699
700 return (err != target);
701}
702
Ma Lingd4906092009-03-18 20:13:27 +0800703static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200704g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800707{
708 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800709 intel_clock_t clock;
710 int max_n;
711 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400712 /* approximately equals target * 0.00585 */
713 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800714 found = false;
715
716 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100717 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200732 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800733 for (clock.m1 = limit->m1.max;
734 clock.m1 >= limit->m1.min; clock.m1--) {
735 for (clock.m2 = limit->m2.max;
736 clock.m2 >= limit->m2.min; clock.m2--) {
737 for (clock.p1 = limit->p1.max;
738 clock.p1 >= limit->p1.min; clock.p1--) {
739 int this_err;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800744 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000745
746 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800747 if (this_err < err_most) {
748 *best_clock = clock;
749 err_most = this_err;
750 max_n = clock.n;
751 found = true;
752 }
753 }
754 }
755 }
756 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800757 return found;
758}
Ma Lingd4906092009-03-18 20:13:27 +0800759
Zhenyu Wang2c072452009-06-05 15:38:42 +0800760static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200761vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300765 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300766 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300767 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 /* min update 19.2 MHz */
769 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300770 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700771
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 target *= 5; /* fast clock */
773
774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700775
776 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300778 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300779 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300780 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int ppm, diff;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
787 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 vlv_clock(refclk, &clock);
790
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 continue;
794
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 diff = abs(clock.dot - target);
796 ppm = div_u64(1000000ULL * diff, target);
797
798 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300799 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300801 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300802 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803
Ville Syrjäläc6861222013-09-24 21:26:21 +0300804 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300805 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300807 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808 }
809 }
810 }
811 }
812 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300814 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700815}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300817static bool
818chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
819 int target, int refclk, intel_clock_t *match_clock,
820 intel_clock_t *best_clock)
821{
822 struct drm_device *dev = crtc->dev;
823 intel_clock_t clock;
824 uint64_t m2;
825 int found = false;
826
827 memset(best_clock, 0, sizeof(*best_clock));
828
829 /*
830 * Based on hardware doc, the n always set to 1, and m1 always
831 * set to 2. If requires to support 200Mhz refclk, we need to
832 * revisit this because n may not 1 anymore.
833 */
834 clock.n = 1, clock.m1 = 2;
835 target *= 5; /* fast clock */
836
837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
838 for (clock.p2 = limit->p2.p2_fast;
839 clock.p2 >= limit->p2.p2_slow;
840 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
841
842 clock.p = clock.p1 * clock.p2;
843
844 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
845 clock.n) << 22, refclk * clock.m1);
846
847 if (m2 > INT_MAX/clock.m1)
848 continue;
849
850 clock.m2 = m2;
851
852 chv_clock(refclk, &clock);
853
854 if (!intel_PLL_is_valid(dev, limit, &clock))
855 continue;
856
857 /* based on hardware requirement, prefer bigger p
858 */
859 if (clock.p > best_clock->p) {
860 *best_clock = clock;
861 found = true;
862 }
863 }
864 }
865
866 return found;
867}
868
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300869bool intel_crtc_active(struct drm_crtc *crtc)
870{
871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
872
873 /* Be paranoid as we can arrive here with only partial
874 * state retrieved from the hardware during setup.
875 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100876 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300877 * as Haswell has gained clock readout/fastboot support.
878 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000879 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300880 * properly reconstruct framebuffers.
881 */
Matt Roperf4510a22014-04-01 15:22:40 -0700882 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100883 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884}
885
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200886enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
887 enum pipe pipe)
888{
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891
Daniel Vetter3b117c82013-04-17 20:15:07 +0200892 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200893}
894
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200895static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300896{
897 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200898 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300899
900 frame = I915_READ(frame_reg);
901
902 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100903 WARN(1, "vblank wait on pipe %c timed out\n",
904 pipe_name(pipe));
Paulo Zanonia928d532012-05-04 17:18:15 -0300905}
906
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907/**
908 * intel_wait_for_vblank - wait for vblank on a given pipe
909 * @dev: drm device
910 * @pipe: pipe to wait for
911 *
912 * Wait for vblank to occur on a given pipe. Needed for various bits of
913 * mode setting code.
914 */
915void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800916{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800918 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700919
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200920 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
921 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300922 return;
923 }
924
Chris Wilson300387c2010-09-05 20:25:43 +0100925 /* Clear existing vblank status. Note this will clear any other
926 * sticky status fields as well.
927 *
928 * This races with i915_driver_irq_handler() with the result
929 * that either function could miss a vblank event. Here it is not
930 * fatal, as we will either wait upon the next vblank interrupt or
931 * timeout. Generally speaking intel_wait_for_vblank() is only
932 * called during modeset at which time the GPU should be idle and
933 * should *not* be performing page flips and thus not waiting on
934 * vblanks...
935 * Currently, the result of us stealing a vblank from the irq
936 * handler is that a single frame will be skipped during swapbuffers.
937 */
938 I915_WRITE(pipestat_reg,
939 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100942 if (wait_for(I915_READ(pipestat_reg) &
943 PIPE_VBLANK_INTERRUPT_STATUS,
944 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100945 DRM_DEBUG_KMS("vblank wait on pipe %c timed out\n",
946 pipe_name(pipe));
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947}
948
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300949static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 reg = PIPEDSL(pipe);
953 u32 line1, line2;
954 u32 line_mask;
955
956 if (IS_GEN2(dev))
957 line_mask = DSL_LINEMASK_GEN2;
958 else
959 line_mask = DSL_LINEMASK_GEN3;
960
961 line1 = I915_READ(reg) & line_mask;
962 mdelay(5);
963 line2 = I915_READ(reg) & line_mask;
964
965 return line1 == line2;
966}
967
Keith Packardab7ad7f2010-10-03 00:33:06 -0700968/*
969 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300970 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700971 *
972 * After disabling a pipe, we can't wait for vblank in the usual way,
973 * spinning on the vblank interrupt status bit, since we won't actually
974 * see an interrupt when the pipe is disabled.
975 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976 * On Gen4 and above:
977 * wait for the pipe register state bit to turn off
978 *
979 * Otherwise:
980 * wait for the display line value to settle (it usually
981 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300984static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700985{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300986 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300988 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
989 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200992 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Keith Packardab7ad7f2010-10-03 00:33:06 -0700994 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100995 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
996 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200997 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700998 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001000 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001001 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001003}
1004
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001005/*
1006 * ibx_digital_port_connected - is the specified port connected?
1007 * @dev_priv: i915 private structure
1008 * @port: the port to test
1009 *
1010 * Returns true if @port is connected, false otherwise.
1011 */
1012bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1013 struct intel_digital_port *port)
1014{
1015 u32 bit;
1016
Damien Lespiauc36346e2012-12-13 16:09:03 +00001017 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001018 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001019 case PORT_B:
1020 bit = SDE_PORTB_HOTPLUG;
1021 break;
1022 case PORT_C:
1023 bit = SDE_PORTC_HOTPLUG;
1024 break;
1025 case PORT_D:
1026 bit = SDE_PORTD_HOTPLUG;
1027 break;
1028 default:
1029 return true;
1030 }
1031 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001032 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001033 case PORT_B:
1034 bit = SDE_PORTB_HOTPLUG_CPT;
1035 break;
1036 case PORT_C:
1037 bit = SDE_PORTC_HOTPLUG_CPT;
1038 break;
1039 case PORT_D:
1040 bit = SDE_PORTD_HOTPLUG_CPT;
1041 break;
1042 default:
1043 return true;
1044 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001045 }
1046
1047 return I915_READ(SDEISR) & bit;
1048}
1049
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050static const char *state_string(bool enabled)
1051{
1052 return enabled ? "on" : "off";
1053}
1054
1055/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001056void assert_pll(struct drm_i915_private *dev_priv,
1057 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058{
1059 int reg;
1060 u32 val;
1061 bool cur_state;
1062
1063 reg = DPLL(pipe);
1064 val = I915_READ(reg);
1065 cur_state = !!(val & DPLL_VCO_ENABLE);
1066 WARN(cur_state != state,
1067 "PLL state assertion failure (expected %s, current %s)\n",
1068 state_string(state), state_string(cur_state));
1069}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070
Jani Nikula23538ef2013-08-27 15:12:22 +03001071/* XXX: the dsi pll is shared between MIPI DSI ports */
1072static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1073{
1074 u32 val;
1075 bool cur_state;
1076
1077 mutex_lock(&dev_priv->dpio_lock);
1078 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1079 mutex_unlock(&dev_priv->dpio_lock);
1080
1081 cur_state = val & DSI_PLL_VCO_EN;
1082 WARN(cur_state != state,
1083 "DSI PLL state assertion failure (expected %s, current %s)\n",
1084 state_string(state), state_string(cur_state));
1085}
1086#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1087#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1088
Daniel Vetter55607e82013-06-16 21:42:39 +02001089struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001090intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001091{
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001095 return NULL;
1096
Daniel Vettera43f6e02013-06-07 23:10:32 +02001097 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001098}
1099
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001101void assert_shared_dpll(struct drm_i915_private *dev_priv,
1102 struct intel_shared_dpll *pll,
1103 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001104{
Jesse Barnes040484a2011-01-03 12:14:26 -08001105 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001106 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001107
Chris Wilson92b27b02012-05-20 18:10:50 +01001108 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001109 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001110 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001111
Daniel Vetter53589012013-06-05 13:34:16 +02001112 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001113 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001114 "%s assertion failure (expected %s, current %s)\n",
1115 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001116}
Jesse Barnes040484a2011-01-03 12:14:26 -08001117
1118static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
1120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001124 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1125 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001126
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001127 if (HAS_DDI(dev_priv->dev)) {
1128 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001131 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 } else {
1133 reg = FDI_TX_CTL(pipe);
1134 val = I915_READ(reg);
1135 cur_state = !!(val & FDI_TX_ENABLE);
1136 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 WARN(cur_state != state,
1138 "FDI TX state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
1141#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1142#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1143
1144static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
1146{
1147 int reg;
1148 u32 val;
1149 bool cur_state;
1150
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
1153 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 WARN(cur_state != state,
1155 "FDI RX state assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
1157}
1158#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1159#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1160
1161static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1162 enum pipe pipe)
1163{
1164 int reg;
1165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001168 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 return;
1170
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001172 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 return;
1174
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_TX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Daniel Vetter55607e82013-06-16 21:42:39 +02001180void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001182{
1183 int reg;
1184 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001185 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001186
1187 reg = FDI_RX_CTL(pipe);
1188 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1190 WARN(cur_state != state,
1191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1192 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1196 enum pipe pipe)
1197{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 struct drm_device *dev = dev_priv->dev;
1199 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001200 u32 val;
1201 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001202 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203
Jani Nikulabedd4db2014-08-22 15:04:13 +03001204 if (WARN_ON(HAS_DDI(dev)))
1205 return;
1206
1207 if (HAS_PCH_SPLIT(dev)) {
1208 u32 port_sel;
1209
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1212
1213 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1214 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
1216 /* XXX: else fix for eDP */
1217 } else if (IS_VALLEYVIEW(dev)) {
1218 /* presumably write lock depends on pipe, not port select */
1219 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1220 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001221 } else {
1222 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001223 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1224 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 }
1226
1227 val = I915_READ(pp_reg);
1228 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001229 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230 locked = false;
1231
Jesse Barnesea0760c2011-01-04 15:09:32 -08001232 WARN(panel_pipe == pipe && locked,
1233 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001235}
1236
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001237static void assert_cursor(struct drm_i915_private *dev_priv,
1238 enum pipe pipe, bool state)
1239{
1240 struct drm_device *dev = dev_priv->dev;
1241 bool cur_state;
1242
Paulo Zanonid9d82082014-02-27 16:30:56 -03001243 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001245 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001246 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001247
1248 WARN(cur_state != state,
1249 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1250 pipe_name(pipe), state_string(state), state_string(cur_state));
1251}
1252#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1253#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1254
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001255void assert_pipe(struct drm_i915_private *dev_priv,
1256 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257{
1258 int reg;
1259 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001260 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001261 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1262 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001264 /* if we need the pipe quirk it must be always on */
1265 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1266 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001267 state = true;
1268
Imre Deakda7e29b2014-02-18 00:02:02 +02001269 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001270 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 cur_state = false;
1272 } else {
1273 reg = PIPECONF(cpu_transcoder);
1274 val = I915_READ(reg);
1275 cur_state = !!(val & PIPECONF_ENABLE);
1276 }
1277
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001278 WARN(cur_state != state,
1279 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281}
1282
Chris Wilson931872f2012-01-16 23:01:13 +00001283static void assert_plane(struct drm_i915_private *dev_priv,
1284 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285{
1286 int reg;
1287 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001288 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289
1290 reg = DSPCNTR(plane);
1291 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001292 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1293 WARN(cur_state != state,
1294 "plane %c assertion failure (expected %s, current %s)\n",
1295 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296}
1297
Chris Wilson931872f2012-01-16 23:01:13 +00001298#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1299#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1300
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1302 enum pipe pipe)
1303{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001304 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 int reg, i;
1306 u32 val;
1307 int cur_pipe;
1308
Ville Syrjälä653e1022013-06-04 13:49:05 +03001309 /* Primary planes are fixed to pipes on gen4+ */
1310 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001311 reg = DSPCNTR(pipe);
1312 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001313 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001314 "plane %c assertion failure, should be disabled but not\n",
1315 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001316 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001317 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001318
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001320 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321 reg = DSPCNTR(i);
1322 val = I915_READ(reg);
1323 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1324 DISPPLANE_SEL_PIPE_SHIFT;
1325 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328 }
1329}
1330
Jesse Barnes19332d72013-03-28 09:55:38 -07001331static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe)
1333{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001335 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001336 u32 val;
1337
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001338 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001339 for_each_sprite(pipe, sprite) {
1340 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001342 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001344 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001345 }
1346 } else if (INTEL_INFO(dev)->gen >= 7) {
1347 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001348 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001349 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001351 plane_name(pipe), pipe_name(pipe));
1352 } else if (INTEL_INFO(dev)->gen >= 5) {
1353 reg = DVSCNTR(pipe);
1354 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001355 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001358 }
1359}
1360
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001361static void assert_vblank_disabled(struct drm_crtc *crtc)
1362{
1363 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1364 drm_crtc_vblank_put(crtc);
1365}
1366
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001367static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001368{
1369 u32 val;
1370 bool enabled;
1371
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001372 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001373
Jesse Barnes92f25842011-01-04 15:09:34 -08001374 val = I915_READ(PCH_DREF_CONTROL);
1375 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1376 DREF_SUPERSPREAD_SOURCE_MASK));
1377 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1378}
1379
Daniel Vetterab9412b2013-05-03 11:49:46 +02001380static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1381 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001382{
1383 int reg;
1384 u32 val;
1385 bool enabled;
1386
Daniel Vetterab9412b2013-05-03 11:49:46 +02001387 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001388 val = I915_READ(reg);
1389 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001390 WARN(enabled,
1391 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1392 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Keith Packard4e634382011-08-06 10:39:45 -07001395static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001397{
1398 if ((val & DP_PORT_EN) == 0)
1399 return false;
1400
1401 if (HAS_PCH_CPT(dev_priv->dev)) {
1402 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1403 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1404 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1405 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001406 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1407 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1408 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001409 } else {
1410 if ((val & DP_PIPE_MASK) != (pipe << 30))
1411 return false;
1412 }
1413 return true;
1414}
1415
Keith Packard1519b992011-08-06 10:35:34 -07001416static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, u32 val)
1418{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001419 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001420 return false;
1421
1422 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001423 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001424 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001425 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1426 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1427 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001428 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001429 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001430 return false;
1431 }
1432 return true;
1433}
1434
1435static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1436 enum pipe pipe, u32 val)
1437{
1438 if ((val & LVDS_PORT_EN) == 0)
1439 return false;
1440
1441 if (HAS_PCH_CPT(dev_priv->dev)) {
1442 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1443 return false;
1444 } else {
1445 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & ADPA_DAC_ENABLE) == 0)
1455 return false;
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
Jesse Barnes291906f2011-02-02 12:28:03 -08001466static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001467 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001468{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001469 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001470 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001471 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001473
Daniel Vetter75c5da22012-09-10 21:58:29 +02001474 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1475 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001476 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001477}
1478
1479static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1480 enum pipe pipe, int reg)
1481{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001482 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001483 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001484 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001485 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001486
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001487 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001488 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001489 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001490}
1491
1492static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe)
1494{
1495 int reg;
1496 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001497
Keith Packardf0575e92011-07-25 22:12:43 -07001498 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1499 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1500 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001501
1502 reg = PCH_ADPA;
1503 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001504 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001505 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001506 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001507
1508 reg = PCH_LVDS;
1509 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001510 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001511 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001512 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001513
Paulo Zanonie2debe92013-02-18 19:00:27 -03001514 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1515 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1516 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001517}
1518
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001519static void intel_init_dpio(struct drm_device *dev)
1520{
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522
1523 if (!IS_VALLEYVIEW(dev))
1524 return;
1525
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001526 /*
1527 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1528 * CHV x1 PHY (DP/HDMI D)
1529 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1530 */
1531 if (IS_CHERRYVIEW(dev)) {
1532 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1533 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1534 } else {
1535 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1536 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001537}
1538
Daniel Vetter426115c2013-07-11 22:13:42 +02001539static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001540{
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 struct drm_device *dev = crtc->base.dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 int reg = DPLL(crtc->pipe);
1544 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545
Daniel Vetter426115c2013-07-11 22:13:42 +02001546 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001547
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001548 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001549 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1550
1551 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001552 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 I915_WRITE(reg, dpll);
1556 POSTING_READ(reg);
1557 udelay(150);
1558
1559 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1560 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1561
1562 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001564
1565 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570 POSTING_READ(reg);
1571 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001572 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001573 POSTING_READ(reg);
1574 udelay(150); /* wait for warmup */
1575}
1576
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577static void chv_enable_pll(struct intel_crtc *crtc)
1578{
1579 struct drm_device *dev = crtc->base.dev;
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 int pipe = crtc->pipe;
1582 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583 u32 tmp;
1584
1585 assert_pipe_disabled(dev_priv, crtc->pipe);
1586
1587 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1588
1589 mutex_lock(&dev_priv->dpio_lock);
1590
1591 /* Enable back the 10bit clock to display controller */
1592 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1593 tmp |= DPIO_DCLKP_EN;
1594 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1595
1596 /*
1597 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1598 */
1599 udelay(1);
1600
1601 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001602 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001603
1604 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001605 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606 DRM_ERROR("PLL %d failed to lock\n", pipe);
1607
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001608 /* not sure when this should be written */
1609 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1610 POSTING_READ(DPLL_MD(pipe));
1611
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001612 mutex_unlock(&dev_priv->dpio_lock);
1613}
1614
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001615static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001616{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 struct drm_device *dev = crtc->base.dev;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 int reg = DPLL(crtc->pipe);
1620 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001621
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001626
1627 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628 if (IS_MOBILE(dev) && !IS_I830(dev))
1629 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001630
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631 I915_WRITE(reg, dpll);
1632
1633 /* Wait for the clocks to stabilize. */
1634 POSTING_READ(reg);
1635 udelay(150);
1636
1637 if (INTEL_INFO(dev)->gen >= 4) {
1638 I915_WRITE(DPLL_MD(crtc->pipe),
1639 crtc->config.dpll_hw_state.dpll_md);
1640 } else {
1641 /* The pixel multiplier can only be updated once the
1642 * DPLL is enabled and the clocks are stable.
1643 *
1644 * So write it again.
1645 */
1646 I915_WRITE(reg, dpll);
1647 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001648
1649 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001650 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651 POSTING_READ(reg);
1652 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001654 POSTING_READ(reg);
1655 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001657 POSTING_READ(reg);
1658 udelay(150); /* wait for warmup */
1659}
1660
1661/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663 * @dev_priv: i915 private structure
1664 * @pipe: pipe PLL to disable
1665 *
1666 * Disable the PLL for @pipe, making sure the pipe is off first.
1667 *
1668 * Note! This is for pre-ILK only.
1669 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001670static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671{
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001672 /* Don't disable pipe or pipe PLLs if needed */
1673 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1674 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001675 return;
1676
1677 /* Make sure the pipe isn't still relying on us */
1678 assert_pipe_disabled(dev_priv, pipe);
1679
Daniel Vetter50b44a42013-06-05 13:34:33 +02001680 I915_WRITE(DPLL(pipe), 0);
1681 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682}
1683
Jesse Barnesf6071162013-10-01 10:41:38 -07001684static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1685{
1686 u32 val = 0;
1687
1688 /* Make sure the pipe isn't still relying on us */
1689 assert_pipe_disabled(dev_priv, pipe);
1690
Imre Deake5cbfbf2014-01-09 17:08:16 +02001691 /*
1692 * Leave integrated clock source and reference clock enabled for pipe B.
1693 * The latter is needed for VGA hotplug / manual detection.
1694 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001695 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001696 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001697 I915_WRITE(DPLL(pipe), val);
1698 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001699
1700}
1701
1702static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1703{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001704 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001705 u32 val;
1706
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001707 /* Make sure the pipe isn't still relying on us */
1708 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001710 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001711 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001712 if (pipe != PIPE_A)
1713 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1714 I915_WRITE(DPLL(pipe), val);
1715 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001716
1717 mutex_lock(&dev_priv->dpio_lock);
1718
1719 /* Disable 10bit clock to display controller */
1720 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1721 val &= ~DPIO_DCLKP_EN;
1722 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1723
Ville Syrjälä61407f62014-05-27 16:32:55 +03001724 /* disable left/right clock distribution */
1725 if (pipe != PIPE_B) {
1726 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1727 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1728 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1729 } else {
1730 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1731 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1732 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1733 }
1734
Ville Syrjäläd7520482014-04-09 13:28:59 +03001735 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001736}
1737
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001738void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1739 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001740{
1741 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001742 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001743
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001744 switch (dport->port) {
1745 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001746 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001747 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748 break;
1749 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 dpll_reg = DPLL(0);
1752 break;
1753 case PORT_D:
1754 port_mask = DPLL_PORTD_READY_MASK;
1755 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001756 break;
1757 default:
1758 BUG();
1759 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001762 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764}
1765
Daniel Vetterb14b1052014-04-24 23:55:13 +02001766static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1767{
1768 struct drm_device *dev = crtc->base.dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1771
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001772 if (WARN_ON(pll == NULL))
1773 return;
1774
Daniel Vetterb14b1052014-04-24 23:55:13 +02001775 WARN_ON(!pll->refcount);
1776 if (pll->active == 0) {
1777 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1778 WARN_ON(pll->on);
1779 assert_shared_dpll_disabled(dev_priv, pll);
1780
1781 pll->mode_set(dev_priv, pll);
1782 }
1783}
1784
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001785/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001786 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001787 * @dev_priv: i915 private structure
1788 * @pipe: pipe PLL to enable
1789 *
1790 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1791 * drives the transcoder clock.
1792 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001793static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001794{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001795 struct drm_device *dev = crtc->base.dev;
1796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001797 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001798
Daniel Vetter87a875b2013-06-05 13:34:19 +02001799 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001800 return;
1801
1802 if (WARN_ON(pll->refcount == 0))
1803 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001804
Damien Lespiau74dd6922014-07-29 18:06:17 +01001805 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vettercdbd2312013-06-05 13:34:03 +02001809 if (pll->active++) {
1810 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001811 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001812 return;
1813 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001814 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001815
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001816 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1817
Daniel Vetter46edb022013-06-05 13:34:12 +02001818 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001819 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001820 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001821}
1822
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001823static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001824{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001825 struct drm_device *dev = crtc->base.dev;
1826 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001827 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001828
Jesse Barnes92f25842011-01-04 15:09:34 -08001829 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001830 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001831 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001832 return;
1833
Chris Wilson48da64a2012-05-13 20:16:12 +01001834 if (WARN_ON(pll->refcount == 0))
1835 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836
Daniel Vetter46edb022013-06-05 13:34:12 +02001837 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1838 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001839 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001840
Chris Wilson48da64a2012-05-13 20:16:12 +01001841 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001842 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001843 return;
1844 }
1845
Daniel Vettere9d69442013-06-05 13:34:15 +02001846 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001847 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001848 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Daniel Vetter46edb022013-06-05 13:34:12 +02001851 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001852 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001853 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001854
1855 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001856}
1857
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001858static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1859 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001860{
Daniel Vetter23670b322012-11-01 09:15:30 +01001861 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001862 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001864 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001865
1866 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001867 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001868
1869 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001870 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001871 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* FDI must be feeding us bits for PCH ports */
1874 assert_fdi_tx_enabled(dev_priv, pipe);
1875 assert_fdi_rx_enabled(dev_priv, pipe);
1876
Daniel Vetter23670b322012-11-01 09:15:30 +01001877 if (HAS_PCH_CPT(dev)) {
1878 /* Workaround: Set the timing override bit before enabling the
1879 * pch transcoder. */
1880 reg = TRANS_CHICKEN2(pipe);
1881 val = I915_READ(reg);
1882 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1883 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001884 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001887 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001888 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001889
1890 if (HAS_PCH_IBX(dev_priv->dev)) {
1891 /*
1892 * make the BPC in transcoder be consistent with
1893 * that in pipeconf reg.
1894 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001895 val &= ~PIPECONF_BPC_MASK;
1896 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001897 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898
1899 val &= ~TRANS_INTERLACE_MASK;
1900 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001901 if (HAS_PCH_IBX(dev_priv->dev) &&
1902 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1903 val |= TRANS_LEGACY_INTERLACED_ILK;
1904 else
1905 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001906 else
1907 val |= TRANS_PROGRESSIVE;
1908
Jesse Barnes040484a2011-01-03 12:14:26 -08001909 I915_WRITE(reg, val | TRANS_ENABLE);
1910 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001911 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001912}
1913
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001915 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001916{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
1919 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001920 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001923 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001924 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001926 /* Workaround: set timing override bit. */
1927 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001928 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001929 I915_WRITE(_TRANSA_CHICKEN2, val);
1930
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001931 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001932 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001933
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001934 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1935 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001936 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 else
1938 val |= TRANS_PROGRESSIVE;
1939
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 I915_WRITE(LPT_TRANSCONF, val);
1941 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943}
1944
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001945static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1946 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001947{
Daniel Vetter23670b322012-11-01 09:15:30 +01001948 struct drm_device *dev = dev_priv->dev;
1949 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001950
1951 /* FDI relies on the transcoder */
1952 assert_fdi_tx_disabled(dev_priv, pipe);
1953 assert_fdi_rx_disabled(dev_priv, pipe);
1954
Jesse Barnes291906f2011-02-02 12:28:03 -08001955 /* Ports must be off as well */
1956 assert_pch_ports_disabled(dev_priv, pipe);
1957
Daniel Vetterab9412b2013-05-03 11:49:46 +02001958 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001959 val = I915_READ(reg);
1960 val &= ~TRANS_ENABLE;
1961 I915_WRITE(reg, val);
1962 /* wait for PCH transcoder off, transcoder state */
1963 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001964 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001965
1966 if (!HAS_PCH_IBX(dev)) {
1967 /* Workaround: Clear the timing override chicken bit again. */
1968 reg = TRANS_CHICKEN2(pipe);
1969 val = I915_READ(reg);
1970 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1971 I915_WRITE(reg, val);
1972 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001973}
1974
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001975static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001976{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977 u32 val;
1978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001980 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001981 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001982 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001983 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001984 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001985
1986 /* Workaround: clear timing override bit. */
1987 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001988 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001989 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001990}
1991
1992/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001993 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001994 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001996 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001999static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000{
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 struct drm_device *dev = crtc->base.dev;
2002 struct drm_i915_private *dev_priv = dev->dev_private;
2003 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2005 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002006 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 int reg;
2008 u32 val;
2009
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002010 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002011 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002012 assert_sprites_disabled(dev_priv, pipe);
2013
Paulo Zanoni681e5812012-12-06 11:12:38 -02002014 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002015 pch_transcoder = TRANSCODER_A;
2016 else
2017 pch_transcoder = pipe;
2018
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019 /*
2020 * A pipe without a PLL won't actually be able to drive bits from
2021 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2022 * need the check.
2023 */
2024 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002025 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002026 assert_dsi_pll_enabled(dev_priv);
2027 else
2028 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002029 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002030 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002031 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002032 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002033 assert_fdi_tx_pll_enabled(dev_priv,
2034 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002035 }
2036 /* FIXME: assert CPU port conditions for SNB+ */
2037 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002038
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002039 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002040 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002041 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002042 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2043 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002044 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002045 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002046
2047 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002048 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049}
2050
2051/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002052 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002053 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002055 * Disable the pipe of @crtc, making sure that various hardware
2056 * specific requirements are met, if applicable, e.g. plane
2057 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058 *
2059 * Will wait until the pipe has shut down before returning.
2060 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002061static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2064 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2065 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002066 int reg;
2067 u32 val;
2068
2069 /*
2070 * Make sure planes won't keep trying to pump pixels to us,
2071 * or we might hang the display.
2072 */
2073 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002074 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002075 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002077 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002078 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002079 if ((val & PIPECONF_ENABLE) == 0)
2080 return;
2081
Ville Syrjälä67adc642014-08-15 01:21:57 +03002082 /*
2083 * Double wide has implications for planes
2084 * so best keep it disabled when not needed.
2085 */
2086 if (crtc->config.double_wide)
2087 val &= ~PIPECONF_DOUBLE_WIDE;
2088
2089 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002090 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2091 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 val &= ~PIPECONF_ENABLE;
2093
2094 I915_WRITE(reg, val);
2095 if ((val & PIPECONF_ENABLE) == 0)
2096 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002097}
2098
Keith Packardd74362c2011-07-28 14:47:14 -07002099/*
2100 * Plane regs are double buffered, going from enabled->disabled needs a
2101 * trigger in order to latch. The display address reg provides this.
2102 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002103void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2104 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002105{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002106 struct drm_device *dev = dev_priv->dev;
2107 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002108
2109 I915_WRITE(reg, I915_READ(reg));
2110 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002111}
2112
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002114 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002115 * @plane: plane to be enabled
2116 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002118 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002120static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2121 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002123 struct drm_device *dev = plane->dev;
2124 struct drm_i915_private *dev_priv = dev->dev_private;
2125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126
2127 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002130 if (intel_crtc->primary_enabled)
2131 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002132
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002133 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002134
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 dev_priv->display.update_primary_plane(crtc, plane->fb,
2136 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002137
2138 /*
2139 * BDW signals flip done immediately if the plane
2140 * is disabled, even if the plane enable is already
2141 * armed to occur at the next vblank :(
2142 */
2143 if (IS_BROADWELL(dev))
2144 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145}
2146
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002148 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002149 * @plane: plane to be disabled
2150 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002152 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002154static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2155 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002157 struct drm_device *dev = plane->dev;
2158 struct drm_i915_private *dev_priv = dev->dev_private;
2159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2160
2161 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002163 if (!intel_crtc->primary_enabled)
2164 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002165
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002166 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002167
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002168 dev_priv->display.update_primary_plane(crtc, plane->fb,
2169 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170}
2171
Chris Wilson693db182013-03-05 14:52:39 +00002172static bool need_vtd_wa(struct drm_device *dev)
2173{
2174#ifdef CONFIG_INTEL_IOMMU
2175 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2176 return true;
2177#endif
2178 return false;
2179}
2180
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002181static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2182{
2183 int tile_height;
2184
2185 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2186 return ALIGN(height, tile_height);
2187}
2188
Chris Wilson127bd2a2010-07-23 23:32:05 +01002189int
Chris Wilson48b956c2010-09-14 12:50:34 +01002190intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002191 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002192 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193{
Chris Wilsonce453d82011-02-21 14:43:56 +00002194 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 u32 alignment;
2196 int ret;
2197
Matt Roperebcdd392014-07-09 16:22:11 -07002198 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2199
Chris Wilson05394f32010-11-08 19:18:58 +00002200 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002201 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002202 if (INTEL_INFO(dev)->gen >= 9)
2203 alignment = 256 * 1024;
2204 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002205 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002206 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002207 alignment = 4 * 1024;
2208 else
2209 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 break;
2211 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002212 if (INTEL_INFO(dev)->gen >= 9)
2213 alignment = 256 * 1024;
2214 else {
2215 /* pin() will align the object as required by fence */
2216 alignment = 0;
2217 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002218 break;
2219 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002220 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002221 return -EINVAL;
2222 default:
2223 BUG();
2224 }
2225
Chris Wilson693db182013-03-05 14:52:39 +00002226 /* Note that the w/a also requires 64 PTE of padding following the
2227 * bo. We currently fill all unused PTE with the shadow page and so
2228 * we should always have valid PTE following the scanout preventing
2229 * the VT-d warning.
2230 */
2231 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2232 alignment = 256 * 1024;
2233
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002234 /*
2235 * Global gtt pte registers are special registers which actually forward
2236 * writes to a chunk of system memory. Which means that there is no risk
2237 * that the register values disappear as soon as we call
2238 * intel_runtime_pm_put(), so it is correct to wrap only the
2239 * pin/unpin/fence and not more.
2240 */
2241 intel_runtime_pm_get(dev_priv);
2242
Chris Wilsonce453d82011-02-21 14:43:56 +00002243 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002244 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002245 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002246 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002247
2248 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2249 * fence, whereas 965+ only requires a fence if using
2250 * framebuffer compression. For simplicity, we always install
2251 * a fence as the cost is not that onerous.
2252 */
Chris Wilson06d98132012-04-17 15:31:24 +01002253 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002254 if (ret)
2255 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002257 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002258
Chris Wilsonce453d82011-02-21 14:43:56 +00002259 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002260 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002261 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002262
2263err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002264 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002265err_interruptible:
2266 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002267 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002268 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002269}
2270
Chris Wilson1690e1e2011-12-14 13:57:08 +01002271void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2272{
Matt Roperebcdd392014-07-09 16:22:11 -07002273 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2274
Chris Wilson1690e1e2011-12-14 13:57:08 +01002275 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002276 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002277}
2278
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2280 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002281unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2282 unsigned int tiling_mode,
2283 unsigned int cpp,
2284 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002285{
Chris Wilsonbc752862013-02-21 20:04:31 +00002286 if (tiling_mode != I915_TILING_NONE) {
2287 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288
Chris Wilsonbc752862013-02-21 20:04:31 +00002289 tile_rows = *y / 8;
2290 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002291
Chris Wilsonbc752862013-02-21 20:04:31 +00002292 tiles = *x / (512/cpp);
2293 *x %= 512/cpp;
2294
2295 return tile_rows * pitch * 8 + tiles * 4096;
2296 } else {
2297 unsigned int offset;
2298
2299 offset = *y * pitch + *x * cpp;
2300 *y = 0;
2301 *x = (offset & 4095) / cpp;
2302 return offset & -4096;
2303 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304}
2305
Jesse Barnes46f297f2014-03-07 08:57:48 -08002306int intel_format_to_fourcc(int format)
2307{
2308 switch (format) {
2309 case DISPPLANE_8BPP:
2310 return DRM_FORMAT_C8;
2311 case DISPPLANE_BGRX555:
2312 return DRM_FORMAT_XRGB1555;
2313 case DISPPLANE_BGRX565:
2314 return DRM_FORMAT_RGB565;
2315 default:
2316 case DISPPLANE_BGRX888:
2317 return DRM_FORMAT_XRGB8888;
2318 case DISPPLANE_RGBX888:
2319 return DRM_FORMAT_XBGR8888;
2320 case DISPPLANE_BGRX101010:
2321 return DRM_FORMAT_XRGB2101010;
2322 case DISPPLANE_RGBX101010:
2323 return DRM_FORMAT_XBGR2101010;
2324 }
2325}
2326
Jesse Barnes484b41d2014-03-07 08:57:55 -08002327static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002328 struct intel_plane_config *plane_config)
2329{
2330 struct drm_device *dev = crtc->base.dev;
2331 struct drm_i915_gem_object *obj = NULL;
2332 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2333 u32 base = plane_config->base;
2334
Chris Wilsonff2652e2014-03-10 08:07:02 +00002335 if (plane_config->size == 0)
2336 return false;
2337
Jesse Barnes46f297f2014-03-07 08:57:48 -08002338 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2339 plane_config->size);
2340 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002341 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002342
2343 if (plane_config->tiled) {
2344 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002345 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002346 }
2347
Dave Airlie66e514c2014-04-03 07:51:54 +10002348 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2349 mode_cmd.width = crtc->base.primary->fb->width;
2350 mode_cmd.height = crtc->base.primary->fb->height;
2351 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002352
2353 mutex_lock(&dev->struct_mutex);
2354
Dave Airlie66e514c2014-04-03 07:51:54 +10002355 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002356 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002357 DRM_DEBUG_KMS("intel fb init failed\n");
2358 goto out_unref_obj;
2359 }
2360
Daniel Vettera071fa02014-06-18 23:28:09 +02002361 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002362 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002363
2364 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2365 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002366
2367out_unref_obj:
2368 drm_gem_object_unreference(&obj->base);
2369 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370 return false;
2371}
2372
2373static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2374 struct intel_plane_config *plane_config)
2375{
2376 struct drm_device *dev = intel_crtc->base.dev;
2377 struct drm_crtc *c;
2378 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002379 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380
Dave Airlie66e514c2014-04-03 07:51:54 +10002381 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002382 return;
2383
2384 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2385 return;
2386
Dave Airlie66e514c2014-04-03 07:51:54 +10002387 kfree(intel_crtc->base.primary->fb);
2388 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389
2390 /*
2391 * Failed to alloc the obj, check to see if we should share
2392 * an fb with another CRTC instead
2393 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002394 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 i = to_intel_crtc(c);
2396
2397 if (c == &intel_crtc->base)
2398 continue;
2399
Matt Roper2ff8fde2014-07-08 07:50:07 -07002400 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002401 continue;
2402
Matt Roper2ff8fde2014-07-08 07:50:07 -07002403 obj = intel_fb_obj(c->primary->fb);
2404 if (obj == NULL)
2405 continue;
2406
2407 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002408 drm_framebuffer_reference(c->primary->fb);
2409 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 break;
2412 }
2413 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414}
2415
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002416static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2417 struct drm_framebuffer *fb,
2418 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002419{
2420 struct drm_device *dev = crtc->dev;
2421 struct drm_i915_private *dev_priv = dev->dev_private;
2422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002423 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002424 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002425 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002426 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002427 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302428 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002429
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002430 if (!intel_crtc->primary_enabled) {
2431 I915_WRITE(reg, 0);
2432 if (INTEL_INFO(dev)->gen >= 4)
2433 I915_WRITE(DSPSURF(plane), 0);
2434 else
2435 I915_WRITE(DSPADDR(plane), 0);
2436 POSTING_READ(reg);
2437 return;
2438 }
2439
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002440 obj = intel_fb_obj(fb);
2441 if (WARN_ON(obj == NULL))
2442 return;
2443
2444 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2445
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002446 dspcntr = DISPPLANE_GAMMA_ENABLE;
2447
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002448 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002449
2450 if (INTEL_INFO(dev)->gen < 4) {
2451 if (intel_crtc->pipe == PIPE_B)
2452 dspcntr |= DISPPLANE_SEL_PIPE_B;
2453
2454 /* pipesrc and dspsize control the size that is scaled from,
2455 * which should always be the user's requested size.
2456 */
2457 I915_WRITE(DSPSIZE(plane),
2458 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2459 (intel_crtc->config.pipe_src_w - 1));
2460 I915_WRITE(DSPPOS(plane), 0);
2461 }
2462
Ville Syrjälä57779d02012-10-31 17:50:14 +02002463 switch (fb->pixel_format) {
2464 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002465 dspcntr |= DISPPLANE_8BPP;
2466 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002467 case DRM_FORMAT_XRGB1555:
2468 case DRM_FORMAT_ARGB1555:
2469 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002470 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002471 case DRM_FORMAT_RGB565:
2472 dspcntr |= DISPPLANE_BGRX565;
2473 break;
2474 case DRM_FORMAT_XRGB8888:
2475 case DRM_FORMAT_ARGB8888:
2476 dspcntr |= DISPPLANE_BGRX888;
2477 break;
2478 case DRM_FORMAT_XBGR8888:
2479 case DRM_FORMAT_ABGR8888:
2480 dspcntr |= DISPPLANE_RGBX888;
2481 break;
2482 case DRM_FORMAT_XRGB2101010:
2483 case DRM_FORMAT_ARGB2101010:
2484 dspcntr |= DISPPLANE_BGRX101010;
2485 break;
2486 case DRM_FORMAT_XBGR2101010:
2487 case DRM_FORMAT_ABGR2101010:
2488 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002489 break;
2490 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002491 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002492 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002493
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002494 if (INTEL_INFO(dev)->gen >= 4 &&
2495 obj->tiling_mode != I915_TILING_NONE)
2496 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002497
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002498 if (IS_G4X(dev))
2499 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2500
Ville Syrjäläb98971272014-08-27 16:51:22 +03002501 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002502
Daniel Vetterc2c75132012-07-05 12:17:30 +02002503 if (INTEL_INFO(dev)->gen >= 4) {
2504 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002505 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002506 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002507 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002508 linear_offset -= intel_crtc->dspaddr_offset;
2509 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002510 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002511 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002512
Sonika Jindal48404c12014-08-22 14:06:04 +05302513 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2514 dspcntr |= DISPPLANE_ROTATE_180;
2515
2516 x += (intel_crtc->config.pipe_src_w - 1);
2517 y += (intel_crtc->config.pipe_src_h - 1);
2518
2519 /* Finding the last pixel of the last line of the display
2520 data and adding to linear_offset*/
2521 linear_offset +=
2522 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2523 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2524 }
2525
2526 I915_WRITE(reg, dspcntr);
2527
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002528 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2529 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2530 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002531 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002532 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002533 I915_WRITE(DSPSURF(plane),
2534 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002536 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002538 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540}
2541
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002542static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2543 struct drm_framebuffer *fb,
2544 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002545{
2546 struct drm_device *dev = crtc->dev;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002549 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002550 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002551 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002552 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002553 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302554 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002555
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002556 if (!intel_crtc->primary_enabled) {
2557 I915_WRITE(reg, 0);
2558 I915_WRITE(DSPSURF(plane), 0);
2559 POSTING_READ(reg);
2560 return;
2561 }
2562
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002563 obj = intel_fb_obj(fb);
2564 if (WARN_ON(obj == NULL))
2565 return;
2566
2567 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2568
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002569 dspcntr = DISPPLANE_GAMMA_ENABLE;
2570
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002571 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002572
2573 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2574 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2575
Ville Syrjälä57779d02012-10-31 17:50:14 +02002576 switch (fb->pixel_format) {
2577 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002578 dspcntr |= DISPPLANE_8BPP;
2579 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002580 case DRM_FORMAT_RGB565:
2581 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002582 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002583 case DRM_FORMAT_XRGB8888:
2584 case DRM_FORMAT_ARGB8888:
2585 dspcntr |= DISPPLANE_BGRX888;
2586 break;
2587 case DRM_FORMAT_XBGR8888:
2588 case DRM_FORMAT_ABGR8888:
2589 dspcntr |= DISPPLANE_RGBX888;
2590 break;
2591 case DRM_FORMAT_XRGB2101010:
2592 case DRM_FORMAT_ARGB2101010:
2593 dspcntr |= DISPPLANE_BGRX101010;
2594 break;
2595 case DRM_FORMAT_XBGR2101010:
2596 case DRM_FORMAT_ABGR2101010:
2597 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002598 break;
2599 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002600 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002601 }
2602
2603 if (obj->tiling_mode != I915_TILING_NONE)
2604 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002605
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002606 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002607 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002608
Ville Syrjäläb98971272014-08-27 16:51:22 +03002609 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002610 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002611 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002612 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002613 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002614 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302615 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2616 dspcntr |= DISPPLANE_ROTATE_180;
2617
2618 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2619 x += (intel_crtc->config.pipe_src_w - 1);
2620 y += (intel_crtc->config.pipe_src_h - 1);
2621
2622 /* Finding the last pixel of the last line of the display
2623 data and adding to linear_offset*/
2624 linear_offset +=
2625 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2626 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2627 }
2628 }
2629
2630 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002631
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002632 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2633 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2634 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002635 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002636 I915_WRITE(DSPSURF(plane),
2637 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002638 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002639 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2640 } else {
2641 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2642 I915_WRITE(DSPLINOFF(plane), linear_offset);
2643 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002644 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002645}
2646
2647/* Assume fb object is pinned & idle & fenced and just update base pointers */
2648static int
2649intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2650 int x, int y, enum mode_set_atomic state)
2651{
2652 struct drm_device *dev = crtc->dev;
2653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002654
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002655 if (dev_priv->display.disable_fbc)
2656 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002657 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002658
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002659 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2660
2661 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002662}
2663
Ville Syrjälä96a02912013-02-18 19:08:49 +02002664void intel_display_handle_reset(struct drm_device *dev)
2665{
2666 struct drm_i915_private *dev_priv = dev->dev_private;
2667 struct drm_crtc *crtc;
2668
2669 /*
2670 * Flips in the rings have been nuked by the reset,
2671 * so complete all pending flips so that user space
2672 * will get its events and not get stuck.
2673 *
2674 * Also update the base address of all primary
2675 * planes to the the last fb to make sure we're
2676 * showing the correct fb after a reset.
2677 *
2678 * Need to make two loops over the crtcs so that we
2679 * don't try to grab a crtc mutex before the
2680 * pending_flip_queue really got woken up.
2681 */
2682
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002683 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2685 enum plane plane = intel_crtc->plane;
2686
2687 intel_prepare_page_flip(dev, plane);
2688 intel_finish_page_flip_plane(dev, plane);
2689 }
2690
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002691 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2693
Rob Clark51fd3712013-11-19 12:10:12 -05002694 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002695 /*
2696 * FIXME: Once we have proper support for primary planes (and
2697 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002698 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002699 */
Matt Roperf4510a22014-04-01 15:22:40 -07002700 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002701 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002702 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002703 crtc->x,
2704 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002705 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002706 }
2707}
2708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002709static int
Chris Wilson14667a42012-04-03 17:58:35 +01002710intel_finish_fb(struct drm_framebuffer *old_fb)
2711{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002712 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002713 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2714 bool was_interruptible = dev_priv->mm.interruptible;
2715 int ret;
2716
Chris Wilson14667a42012-04-03 17:58:35 +01002717 /* Big Hammer, we also need to ensure that any pending
2718 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2719 * current scanout is retired before unpinning the old
2720 * framebuffer.
2721 *
2722 * This should only fail upon a hung GPU, in which case we
2723 * can safely continue.
2724 */
2725 dev_priv->mm.interruptible = false;
2726 ret = i915_gem_object_finish_gpu(obj);
2727 dev_priv->mm.interruptible = was_interruptible;
2728
2729 return ret;
2730}
2731
Chris Wilson7d5e3792014-03-04 13:15:08 +00002732static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2733{
2734 struct drm_device *dev = crtc->dev;
2735 struct drm_i915_private *dev_priv = dev->dev_private;
2736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2737 unsigned long flags;
2738 bool pending;
2739
2740 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2741 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2742 return false;
2743
2744 spin_lock_irqsave(&dev->event_lock, flags);
2745 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2746 spin_unlock_irqrestore(&dev->event_lock, flags);
2747
2748 return pending;
2749}
2750
Chris Wilson14667a42012-04-03 17:58:35 +01002751static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002752intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002753 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002754{
2755 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002758 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002759 struct drm_framebuffer *old_fb = crtc->primary->fb;
2760 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2761 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002762 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002763
Chris Wilson7d5e3792014-03-04 13:15:08 +00002764 if (intel_crtc_has_pending_flip(crtc)) {
2765 DRM_ERROR("pipe is still busy with an old pageflip\n");
2766 return -EBUSY;
2767 }
2768
Jesse Barnes79e53942008-11-07 14:24:08 -08002769 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002770 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002771 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002772 return 0;
2773 }
2774
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002775 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002776 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2777 plane_name(intel_crtc->plane),
2778 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002779 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002780 }
2781
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002782 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002783 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2784 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002785 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002786 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002787 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002788 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002789 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002790 return ret;
2791 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002792
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002793 /*
2794 * Update pipe size and adjust fitter if needed: the reason for this is
2795 * that in compute_mode_changes we check the native mode (not the pfit
2796 * mode) to see if we can flip rather than do a full mode set. In the
2797 * fastboot case, we'll flip, but if we don't update the pipesrc and
2798 * pfit state, we'll end up with a big fb scanned out into the wrong
2799 * sized surface.
2800 *
2801 * To fix this properly, we need to hoist the checks up into
2802 * compute_mode_changes (or above), check the actual pfit state and
2803 * whether the platform allows pfit disable with pipe active, and only
2804 * then update the pipesrc and pfit state, even on the flip path.
2805 */
Jani Nikulad330a952014-01-21 11:24:25 +02002806 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002807 const struct drm_display_mode *adjusted_mode =
2808 &intel_crtc->config.adjusted_mode;
2809
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002810 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002811 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2812 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002813 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002814 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2815 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2816 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2817 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2818 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2819 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002820 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2821 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002822 }
2823
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002824 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002825
Daniel Vetterf99d7062014-06-19 16:01:59 +02002826 if (intel_crtc->active)
2827 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2828
Matt Roperf4510a22014-04-01 15:22:40 -07002829 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002830 crtc->x = x;
2831 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002832
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002833 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002834 if (intel_crtc->active && old_fb != fb)
2835 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002836 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002837 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002838 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002839 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002840
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002841 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002842 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002843 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002844
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002845 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002846}
2847
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002848static void intel_fdi_normal_train(struct drm_crtc *crtc)
2849{
2850 struct drm_device *dev = crtc->dev;
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2853 int pipe = intel_crtc->pipe;
2854 u32 reg, temp;
2855
2856 /* enable normal train */
2857 reg = FDI_TX_CTL(pipe);
2858 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002859 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002860 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2861 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002862 } else {
2863 temp &= ~FDI_LINK_TRAIN_NONE;
2864 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002865 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002866 I915_WRITE(reg, temp);
2867
2868 reg = FDI_RX_CTL(pipe);
2869 temp = I915_READ(reg);
2870 if (HAS_PCH_CPT(dev)) {
2871 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2872 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2873 } else {
2874 temp &= ~FDI_LINK_TRAIN_NONE;
2875 temp |= FDI_LINK_TRAIN_NONE;
2876 }
2877 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2878
2879 /* wait one idle pattern time */
2880 POSTING_READ(reg);
2881 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002882
2883 /* IVB wants error correction enabled */
2884 if (IS_IVYBRIDGE(dev))
2885 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2886 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002887}
2888
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002889static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002890{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002891 return crtc->base.enabled && crtc->active &&
2892 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002893}
2894
Daniel Vetter01a415f2012-10-27 15:58:40 +02002895static void ivb_modeset_global_resources(struct drm_device *dev)
2896{
2897 struct drm_i915_private *dev_priv = dev->dev_private;
2898 struct intel_crtc *pipe_B_crtc =
2899 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2900 struct intel_crtc *pipe_C_crtc =
2901 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2902 uint32_t temp;
2903
Daniel Vetter1e833f42013-02-19 22:31:57 +01002904 /*
2905 * When everything is off disable fdi C so that we could enable fdi B
2906 * with all lanes. Note that we don't care about enabled pipes without
2907 * an enabled pch encoder.
2908 */
2909 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2910 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002911 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2912 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2913
2914 temp = I915_READ(SOUTH_CHICKEN1);
2915 temp &= ~FDI_BC_BIFURCATION_SELECT;
2916 DRM_DEBUG_KMS("disabling fdi C rx\n");
2917 I915_WRITE(SOUTH_CHICKEN1, temp);
2918 }
2919}
2920
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002921/* The FDI link training functions for ILK/Ibexpeak. */
2922static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2923{
2924 struct drm_device *dev = crtc->dev;
2925 struct drm_i915_private *dev_priv = dev->dev_private;
2926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2927 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002928 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002929
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002930 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002931 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002932
Adam Jacksone1a44742010-06-25 15:32:14 -04002933 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2934 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 reg = FDI_RX_IMR(pipe);
2936 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002937 temp &= ~FDI_RX_SYMBOL_LOCK;
2938 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002939 I915_WRITE(reg, temp);
2940 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002941 udelay(150);
2942
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002943 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002944 reg = FDI_TX_CTL(pipe);
2945 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002946 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2947 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002948 temp &= ~FDI_LINK_TRAIN_NONE;
2949 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002950 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002951
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 reg = FDI_RX_CTL(pipe);
2953 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2957
2958 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002959 udelay(150);
2960
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002961 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002962 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2963 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2964 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002965
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002967 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002969 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2970
2971 if ((temp & FDI_RX_BIT_LOCK)) {
2972 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 break;
2975 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002976 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002977 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979
2980 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 reg = FDI_TX_CTL(pipe);
2982 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983 temp &= ~FDI_LINK_TRAIN_NONE;
2984 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002986
Chris Wilson5eddb702010-09-11 13:48:45 +01002987 reg = FDI_RX_CTL(pipe);
2988 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002989 temp &= ~FDI_LINK_TRAIN_NONE;
2990 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp);
2992
2993 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002994 udelay(150);
2995
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002997 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002998 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002999 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3000
3001 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003002 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003003 DRM_DEBUG_KMS("FDI train 2 done.\n");
3004 break;
3005 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003006 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003007 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003009
3010 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003011
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012}
3013
Akshay Joshi0206e352011-08-16 15:34:10 -04003014static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003015 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3016 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3017 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3018 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3019};
3020
3021/* The FDI link training functions for SNB/Cougarpoint. */
3022static void gen6_fdi_link_train(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3027 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003028 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003029
Adam Jacksone1a44742010-06-25 15:32:14 -04003030 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3031 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003032 reg = FDI_RX_IMR(pipe);
3033 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003034 temp &= ~FDI_RX_SYMBOL_LOCK;
3035 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 I915_WRITE(reg, temp);
3037
3038 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003039 udelay(150);
3040
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003041 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 reg = FDI_TX_CTL(pipe);
3043 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003044 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3045 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003046 temp &= ~FDI_LINK_TRAIN_NONE;
3047 temp |= FDI_LINK_TRAIN_PATTERN_1;
3048 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3049 /* SNB-B */
3050 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052
Daniel Vetterd74cf322012-10-26 10:58:13 +02003053 I915_WRITE(FDI_RX_MISC(pipe),
3054 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3055
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 reg = FDI_RX_CTL(pipe);
3057 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003058 if (HAS_PCH_CPT(dev)) {
3059 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3060 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3061 } else {
3062 temp &= ~FDI_LINK_TRAIN_NONE;
3063 temp |= FDI_LINK_TRAIN_PATTERN_1;
3064 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3066
3067 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003068 udelay(150);
3069
Akshay Joshi0206e352011-08-16 15:34:10 -04003070 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003071 reg = FDI_TX_CTL(pipe);
3072 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003073 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3074 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003075 I915_WRITE(reg, temp);
3076
3077 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003078 udelay(500);
3079
Sean Paulfa37d392012-03-02 12:53:39 -05003080 for (retry = 0; retry < 5; retry++) {
3081 reg = FDI_RX_IIR(pipe);
3082 temp = I915_READ(reg);
3083 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3084 if (temp & FDI_RX_BIT_LOCK) {
3085 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3086 DRM_DEBUG_KMS("FDI train 1 done.\n");
3087 break;
3088 }
3089 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090 }
Sean Paulfa37d392012-03-02 12:53:39 -05003091 if (retry < 5)
3092 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003093 }
3094 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003096
3097 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 reg = FDI_TX_CTL(pipe);
3099 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003100 temp &= ~FDI_LINK_TRAIN_NONE;
3101 temp |= FDI_LINK_TRAIN_PATTERN_2;
3102 if (IS_GEN6(dev)) {
3103 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3104 /* SNB-B */
3105 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3106 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003108
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 reg = FDI_RX_CTL(pipe);
3110 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003111 if (HAS_PCH_CPT(dev)) {
3112 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3113 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3114 } else {
3115 temp &= ~FDI_LINK_TRAIN_NONE;
3116 temp |= FDI_LINK_TRAIN_PATTERN_2;
3117 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 I915_WRITE(reg, temp);
3119
3120 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 udelay(150);
3122
Akshay Joshi0206e352011-08-16 15:34:10 -04003123 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 reg = FDI_TX_CTL(pipe);
3125 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3127 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003128 I915_WRITE(reg, temp);
3129
3130 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003131 udelay(500);
3132
Sean Paulfa37d392012-03-02 12:53:39 -05003133 for (retry = 0; retry < 5; retry++) {
3134 reg = FDI_RX_IIR(pipe);
3135 temp = I915_READ(reg);
3136 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3137 if (temp & FDI_RX_SYMBOL_LOCK) {
3138 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3139 DRM_DEBUG_KMS("FDI train 2 done.\n");
3140 break;
3141 }
3142 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 }
Sean Paulfa37d392012-03-02 12:53:39 -05003144 if (retry < 5)
3145 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003146 }
3147 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003149
3150 DRM_DEBUG_KMS("FDI train done.\n");
3151}
3152
Jesse Barnes357555c2011-04-28 15:09:55 -07003153/* Manual link training for Ivy Bridge A0 parts */
3154static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3155{
3156 struct drm_device *dev = crtc->dev;
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3159 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003160 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003161
3162 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3163 for train result */
3164 reg = FDI_RX_IMR(pipe);
3165 temp = I915_READ(reg);
3166 temp &= ~FDI_RX_SYMBOL_LOCK;
3167 temp &= ~FDI_RX_BIT_LOCK;
3168 I915_WRITE(reg, temp);
3169
3170 POSTING_READ(reg);
3171 udelay(150);
3172
Daniel Vetter01a415f2012-10-27 15:58:40 +02003173 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3174 I915_READ(FDI_RX_IIR(pipe)));
3175
Jesse Barnes139ccd32013-08-19 11:04:55 -07003176 /* Try each vswing and preemphasis setting twice before moving on */
3177 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3178 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003179 reg = FDI_TX_CTL(pipe);
3180 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003181 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3182 temp &= ~FDI_TX_ENABLE;
3183 I915_WRITE(reg, temp);
3184
3185 reg = FDI_RX_CTL(pipe);
3186 temp = I915_READ(reg);
3187 temp &= ~FDI_LINK_TRAIN_AUTO;
3188 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3189 temp &= ~FDI_RX_ENABLE;
3190 I915_WRITE(reg, temp);
3191
3192 /* enable CPU FDI TX and PCH FDI RX */
3193 reg = FDI_TX_CTL(pipe);
3194 temp = I915_READ(reg);
3195 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3196 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3197 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003198 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003199 temp |= snb_b_fdi_train_param[j/2];
3200 temp |= FDI_COMPOSITE_SYNC;
3201 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3202
3203 I915_WRITE(FDI_RX_MISC(pipe),
3204 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3205
3206 reg = FDI_RX_CTL(pipe);
3207 temp = I915_READ(reg);
3208 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3209 temp |= FDI_COMPOSITE_SYNC;
3210 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3211
3212 POSTING_READ(reg);
3213 udelay(1); /* should be 0.5us */
3214
3215 for (i = 0; i < 4; i++) {
3216 reg = FDI_RX_IIR(pipe);
3217 temp = I915_READ(reg);
3218 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3219
3220 if (temp & FDI_RX_BIT_LOCK ||
3221 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3222 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3223 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3224 i);
3225 break;
3226 }
3227 udelay(1); /* should be 0.5us */
3228 }
3229 if (i == 4) {
3230 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3231 continue;
3232 }
3233
3234 /* Train 2 */
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3238 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3239 I915_WRITE(reg, temp);
3240
3241 reg = FDI_RX_CTL(pipe);
3242 temp = I915_READ(reg);
3243 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3244 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003245 I915_WRITE(reg, temp);
3246
3247 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003248 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003249
Jesse Barnes139ccd32013-08-19 11:04:55 -07003250 for (i = 0; i < 4; i++) {
3251 reg = FDI_RX_IIR(pipe);
3252 temp = I915_READ(reg);
3253 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003254
Jesse Barnes139ccd32013-08-19 11:04:55 -07003255 if (temp & FDI_RX_SYMBOL_LOCK ||
3256 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3257 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3258 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3259 i);
3260 goto train_done;
3261 }
3262 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003263 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003264 if (i == 4)
3265 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003266 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003267
Jesse Barnes139ccd32013-08-19 11:04:55 -07003268train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003269 DRM_DEBUG_KMS("FDI train done.\n");
3270}
3271
Daniel Vetter88cefb62012-08-12 19:27:14 +02003272static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003273{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003274 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003275 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003276 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003278
Jesse Barnesc64e3112010-09-10 11:27:03 -07003279
Jesse Barnes0e23b992010-09-10 11:10:00 -07003280 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 reg = FDI_RX_CTL(pipe);
3282 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003283 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3284 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003285 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003286 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3287
3288 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003289 udelay(200);
3290
3291 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003292 temp = I915_READ(reg);
3293 I915_WRITE(reg, temp | FDI_PCDCLK);
3294
3295 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003296 udelay(200);
3297
Paulo Zanoni20749732012-11-23 15:30:38 -02003298 /* Enable CPU FDI TX PLL, always on for Ironlake */
3299 reg = FDI_TX_CTL(pipe);
3300 temp = I915_READ(reg);
3301 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3302 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003303
Paulo Zanoni20749732012-11-23 15:30:38 -02003304 POSTING_READ(reg);
3305 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003306 }
3307}
3308
Daniel Vetter88cefb62012-08-12 19:27:14 +02003309static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3310{
3311 struct drm_device *dev = intel_crtc->base.dev;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
3313 int pipe = intel_crtc->pipe;
3314 u32 reg, temp;
3315
3316 /* Switch from PCDclk to Rawclk */
3317 reg = FDI_RX_CTL(pipe);
3318 temp = I915_READ(reg);
3319 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3320
3321 /* Disable CPU FDI TX PLL */
3322 reg = FDI_TX_CTL(pipe);
3323 temp = I915_READ(reg);
3324 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3325
3326 POSTING_READ(reg);
3327 udelay(100);
3328
3329 reg = FDI_RX_CTL(pipe);
3330 temp = I915_READ(reg);
3331 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3332
3333 /* Wait for the clocks to turn off. */
3334 POSTING_READ(reg);
3335 udelay(100);
3336}
3337
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003338static void ironlake_fdi_disable(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3343 int pipe = intel_crtc->pipe;
3344 u32 reg, temp;
3345
3346 /* disable CPU FDI tx and PCH FDI rx */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3350 POSTING_READ(reg);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003355 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003356 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3357
3358 POSTING_READ(reg);
3359 udelay(100);
3360
3361 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003362 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003363 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003364
3365 /* still set train pattern 1 */
3366 reg = FDI_TX_CTL(pipe);
3367 temp = I915_READ(reg);
3368 temp &= ~FDI_LINK_TRAIN_NONE;
3369 temp |= FDI_LINK_TRAIN_PATTERN_1;
3370 I915_WRITE(reg, temp);
3371
3372 reg = FDI_RX_CTL(pipe);
3373 temp = I915_READ(reg);
3374 if (HAS_PCH_CPT(dev)) {
3375 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3376 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3377 } else {
3378 temp &= ~FDI_LINK_TRAIN_NONE;
3379 temp |= FDI_LINK_TRAIN_PATTERN_1;
3380 }
3381 /* BPC in FDI rx is consistent with that in PIPECONF */
3382 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003383 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003384 I915_WRITE(reg, temp);
3385
3386 POSTING_READ(reg);
3387 udelay(100);
3388}
3389
Chris Wilson5dce5b932014-01-20 10:17:36 +00003390bool intel_has_pending_fb_unpin(struct drm_device *dev)
3391{
3392 struct intel_crtc *crtc;
3393
3394 /* Note that we don't need to be called with mode_config.lock here
3395 * as our list of CRTC objects is static for the lifetime of the
3396 * device and so cannot disappear as we iterate. Similarly, we can
3397 * happily treat the predicates as racy, atomic checks as userspace
3398 * cannot claim and pin a new fb without at least acquring the
3399 * struct_mutex and so serialising with us.
3400 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003401 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003402 if (atomic_read(&crtc->unpin_work_count) == 0)
3403 continue;
3404
3405 if (crtc->unpin_work)
3406 intel_wait_for_vblank(dev, crtc->pipe);
3407
3408 return true;
3409 }
3410
3411 return false;
3412}
3413
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003414static void page_flip_completed(struct intel_crtc *intel_crtc)
3415{
3416 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3417 struct intel_unpin_work *work = intel_crtc->unpin_work;
3418
3419 /* ensure that the unpin work is consistent wrt ->pending. */
3420 smp_rmb();
3421 intel_crtc->unpin_work = NULL;
3422
3423 if (work->event)
3424 drm_send_vblank_event(intel_crtc->base.dev,
3425 intel_crtc->pipe,
3426 work->event);
3427
3428 drm_crtc_vblank_put(&intel_crtc->base);
3429
3430 wake_up_all(&dev_priv->pending_flip_queue);
3431 queue_work(dev_priv->wq, &work->work);
3432
3433 trace_i915_flip_complete(intel_crtc->plane,
3434 work->pending_flip_obj);
3435}
3436
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003437void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003438{
Chris Wilson0f911282012-04-17 10:05:38 +01003439 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003441
Daniel Vetter2c10d572012-12-20 21:24:07 +01003442 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003443 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3444 !intel_crtc_has_pending_flip(crtc),
3445 60*HZ) == 0)) {
3446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3447 unsigned long flags;
Daniel Vetter2c10d572012-12-20 21:24:07 +01003448
Chris Wilson9c787942014-09-05 07:13:25 +01003449 spin_lock_irqsave(&dev->event_lock, flags);
3450 if (intel_crtc->unpin_work) {
3451 WARN_ONCE(1, "Removing stuck page flip\n");
3452 page_flip_completed(intel_crtc);
3453 }
3454 spin_unlock_irqrestore(&dev->event_lock, flags);
3455 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003456
Chris Wilson975d5682014-08-20 13:13:34 +01003457 if (crtc->primary->fb) {
3458 mutex_lock(&dev->struct_mutex);
3459 intel_finish_fb(crtc->primary->fb);
3460 mutex_unlock(&dev->struct_mutex);
3461 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003462}
3463
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003464/* Program iCLKIP clock to the desired frequency */
3465static void lpt_program_iclkip(struct drm_crtc *crtc)
3466{
3467 struct drm_device *dev = crtc->dev;
3468 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003469 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003470 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3471 u32 temp;
3472
Daniel Vetter09153002012-12-12 14:06:44 +01003473 mutex_lock(&dev_priv->dpio_lock);
3474
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003475 /* It is necessary to ungate the pixclk gate prior to programming
3476 * the divisors, and gate it back when it is done.
3477 */
3478 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3479
3480 /* Disable SSCCTL */
3481 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003482 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3483 SBI_SSCCTL_DISABLE,
3484 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003485
3486 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003487 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003488 auxdiv = 1;
3489 divsel = 0x41;
3490 phaseinc = 0x20;
3491 } else {
3492 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003493 * but the adjusted_mode->crtc_clock in in KHz. To get the
3494 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003495 * convert the virtual clock precision to KHz here for higher
3496 * precision.
3497 */
3498 u32 iclk_virtual_root_freq = 172800 * 1000;
3499 u32 iclk_pi_range = 64;
3500 u32 desired_divisor, msb_divisor_value, pi_value;
3501
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003502 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003503 msb_divisor_value = desired_divisor / iclk_pi_range;
3504 pi_value = desired_divisor % iclk_pi_range;
3505
3506 auxdiv = 0;
3507 divsel = msb_divisor_value - 2;
3508 phaseinc = pi_value;
3509 }
3510
3511 /* This should not happen with any sane values */
3512 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3513 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3514 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3515 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3516
3517 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003518 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003519 auxdiv,
3520 divsel,
3521 phasedir,
3522 phaseinc);
3523
3524 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003525 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003526 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3527 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3528 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3529 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3530 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3531 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003532 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003533
3534 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003535 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003536 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3537 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003538 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003539
3540 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003541 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003542 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003543 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003544
3545 /* Wait for initialization time */
3546 udelay(24);
3547
3548 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003549
3550 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003551}
3552
Daniel Vetter275f01b22013-05-03 11:49:47 +02003553static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3554 enum pipe pch_transcoder)
3555{
3556 struct drm_device *dev = crtc->base.dev;
3557 struct drm_i915_private *dev_priv = dev->dev_private;
3558 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3559
3560 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3561 I915_READ(HTOTAL(cpu_transcoder)));
3562 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3563 I915_READ(HBLANK(cpu_transcoder)));
3564 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3565 I915_READ(HSYNC(cpu_transcoder)));
3566
3567 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3568 I915_READ(VTOTAL(cpu_transcoder)));
3569 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3570 I915_READ(VBLANK(cpu_transcoder)));
3571 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3572 I915_READ(VSYNC(cpu_transcoder)));
3573 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3574 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3575}
3576
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003577static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3578{
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580 uint32_t temp;
3581
3582 temp = I915_READ(SOUTH_CHICKEN1);
3583 if (temp & FDI_BC_BIFURCATION_SELECT)
3584 return;
3585
3586 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3587 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3588
3589 temp |= FDI_BC_BIFURCATION_SELECT;
3590 DRM_DEBUG_KMS("enabling fdi C rx\n");
3591 I915_WRITE(SOUTH_CHICKEN1, temp);
3592 POSTING_READ(SOUTH_CHICKEN1);
3593}
3594
3595static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3596{
3597 struct drm_device *dev = intel_crtc->base.dev;
3598 struct drm_i915_private *dev_priv = dev->dev_private;
3599
3600 switch (intel_crtc->pipe) {
3601 case PIPE_A:
3602 break;
3603 case PIPE_B:
3604 if (intel_crtc->config.fdi_lanes > 2)
3605 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3606 else
3607 cpt_enable_fdi_bc_bifurcation(dev);
3608
3609 break;
3610 case PIPE_C:
3611 cpt_enable_fdi_bc_bifurcation(dev);
3612
3613 break;
3614 default:
3615 BUG();
3616 }
3617}
3618
Jesse Barnesf67a5592011-01-05 10:31:48 -08003619/*
3620 * Enable PCH resources required for PCH ports:
3621 * - PCH PLLs
3622 * - FDI training & RX/TX
3623 * - update transcoder timings
3624 * - DP transcoding bits
3625 * - transcoder
3626 */
3627static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003628{
3629 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003634
Daniel Vetterab9412b2013-05-03 11:49:46 +02003635 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003636
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003637 if (IS_IVYBRIDGE(dev))
3638 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3639
Daniel Vettercd986ab2012-10-26 10:58:12 +02003640 /* Write the TU size bits before fdi link training, so that error
3641 * detection works. */
3642 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3643 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3644
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003645 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003646 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003647
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003648 /* We need to program the right clock selection before writing the pixel
3649 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003650 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003651 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003652
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003653 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003654 temp |= TRANS_DPLL_ENABLE(pipe);
3655 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003656 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003657 temp |= sel;
3658 else
3659 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003660 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003661 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003662
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003663 /* XXX: pch pll's can be enabled any time before we enable the PCH
3664 * transcoder, and we actually should do this to not upset any PCH
3665 * transcoder that already use the clock when we share it.
3666 *
3667 * Note that enable_shared_dpll tries to do the right thing, but
3668 * get_shared_dpll unconditionally resets the pll - we need that to have
3669 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003670 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003671
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003672 /* set transcoder timing, panel must allow it */
3673 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003674 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003675
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003676 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003677
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003678 /* For PCH DP, enable TRANS_DP_CTL */
3679 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003680 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3681 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003682 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003683 reg = TRANS_DP_CTL(pipe);
3684 temp = I915_READ(reg);
3685 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003686 TRANS_DP_SYNC_MASK |
3687 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003688 temp |= (TRANS_DP_OUTPUT_ENABLE |
3689 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003690 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003691
3692 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003693 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003694 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003695 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003696
3697 switch (intel_trans_dp_port_sel(crtc)) {
3698 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003699 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003700 break;
3701 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003702 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003703 break;
3704 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003705 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003706 break;
3707 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003708 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003709 }
3710
Chris Wilson5eddb702010-09-11 13:48:45 +01003711 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003712 }
3713
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003714 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003715}
3716
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003717static void lpt_pch_enable(struct drm_crtc *crtc)
3718{
3719 struct drm_device *dev = crtc->dev;
3720 struct drm_i915_private *dev_priv = dev->dev_private;
3721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003722 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003723
Daniel Vetterab9412b2013-05-03 11:49:46 +02003724 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003725
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003726 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003727
Paulo Zanoni0540e482012-10-31 18:12:40 -02003728 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003729 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003730
Paulo Zanoni937bb612012-10-31 18:12:47 -02003731 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003732}
3733
Daniel Vetter716c2e52014-06-25 22:02:02 +03003734void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003735{
Daniel Vettere2b78262013-06-07 23:10:03 +02003736 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003737
3738 if (pll == NULL)
3739 return;
3740
3741 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003742 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003743 return;
3744 }
3745
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003746 if (--pll->refcount == 0) {
3747 WARN_ON(pll->on);
3748 WARN_ON(pll->active);
3749 }
3750
Daniel Vettera43f6e02013-06-07 23:10:32 +02003751 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003752}
3753
Daniel Vetter716c2e52014-06-25 22:02:02 +03003754struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003755{
Daniel Vettere2b78262013-06-07 23:10:03 +02003756 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3757 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3758 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003759
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003760 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003761 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3762 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003763 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003764 }
3765
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003766 if (HAS_PCH_IBX(dev_priv->dev)) {
3767 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003768 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003769 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003770
Daniel Vetter46edb022013-06-05 13:34:12 +02003771 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3772 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003773
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003774 WARN_ON(pll->refcount);
3775
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003776 goto found;
3777 }
3778
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003779 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3780 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003781
3782 /* Only want to check enabled timings first */
3783 if (pll->refcount == 0)
3784 continue;
3785
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003786 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3787 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003788 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003789 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003790 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003791
3792 goto found;
3793 }
3794 }
3795
3796 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003797 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3798 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003799 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003800 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3801 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003802 goto found;
3803 }
3804 }
3805
3806 return NULL;
3807
3808found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003809 if (pll->refcount == 0)
3810 pll->hw_state = crtc->config.dpll_hw_state;
3811
Daniel Vettera43f6e02013-06-07 23:10:32 +02003812 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003813 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3814 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003815
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003816 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003818 return pll;
3819}
3820
Daniel Vettera1520312013-05-03 11:49:50 +02003821static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003822{
3823 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003824 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003825 u32 temp;
3826
3827 temp = I915_READ(dslreg);
3828 udelay(500);
3829 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003830 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003831 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003832 }
3833}
3834
Jesse Barnesb074cec2013-04-25 12:55:02 -07003835static void ironlake_pfit_enable(struct intel_crtc *crtc)
3836{
3837 struct drm_device *dev = crtc->base.dev;
3838 struct drm_i915_private *dev_priv = dev->dev_private;
3839 int pipe = crtc->pipe;
3840
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003841 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003842 /* Force use of hard-coded filter coefficients
3843 * as some pre-programmed values are broken,
3844 * e.g. x201.
3845 */
3846 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3847 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3848 PF_PIPE_SEL_IVB(pipe));
3849 else
3850 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3851 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3852 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003853 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003854}
3855
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003856static void intel_enable_planes(struct drm_crtc *crtc)
3857{
3858 struct drm_device *dev = crtc->dev;
3859 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003860 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003861 struct intel_plane *intel_plane;
3862
Matt Roperaf2b6532014-04-01 15:22:32 -07003863 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3864 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003865 if (intel_plane->pipe == pipe)
3866 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003867 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003868}
3869
3870static void intel_disable_planes(struct drm_crtc *crtc)
3871{
3872 struct drm_device *dev = crtc->dev;
3873 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003874 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003875 struct intel_plane *intel_plane;
3876
Matt Roperaf2b6532014-04-01 15:22:32 -07003877 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3878 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003879 if (intel_plane->pipe == pipe)
3880 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003881 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003882}
3883
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003884void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003885{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003886 struct drm_device *dev = crtc->base.dev;
3887 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003888
3889 if (!crtc->config.ips_enabled)
3890 return;
3891
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003892 /* We can only enable IPS after we enable a plane and wait for a vblank */
3893 intel_wait_for_vblank(dev, crtc->pipe);
3894
Paulo Zanonid77e4532013-09-24 13:52:55 -03003895 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003896 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003897 mutex_lock(&dev_priv->rps.hw_lock);
3898 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3899 mutex_unlock(&dev_priv->rps.hw_lock);
3900 /* Quoting Art Runyan: "its not safe to expect any particular
3901 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003902 * mailbox." Moreover, the mailbox may return a bogus state,
3903 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003904 */
3905 } else {
3906 I915_WRITE(IPS_CTL, IPS_ENABLE);
3907 /* The bit only becomes 1 in the next vblank, so this wait here
3908 * is essentially intel_wait_for_vblank. If we don't have this
3909 * and don't wait for vblanks until the end of crtc_enable, then
3910 * the HW state readout code will complain that the expected
3911 * IPS_CTL value is not the one we read. */
3912 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3913 DRM_ERROR("Timed out waiting for IPS enable\n");
3914 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003915}
3916
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003917void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003918{
3919 struct drm_device *dev = crtc->base.dev;
3920 struct drm_i915_private *dev_priv = dev->dev_private;
3921
3922 if (!crtc->config.ips_enabled)
3923 return;
3924
3925 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003926 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003927 mutex_lock(&dev_priv->rps.hw_lock);
3928 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3929 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003930 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3931 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3932 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003933 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003934 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003935 POSTING_READ(IPS_CTL);
3936 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003937
3938 /* We need to wait for a vblank before we can disable the plane. */
3939 intel_wait_for_vblank(dev, crtc->pipe);
3940}
3941
3942/** Loads the palette/gamma unit for the CRTC with the prepared values */
3943static void intel_crtc_load_lut(struct drm_crtc *crtc)
3944{
3945 struct drm_device *dev = crtc->dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3948 enum pipe pipe = intel_crtc->pipe;
3949 int palreg = PALETTE(pipe);
3950 int i;
3951 bool reenable_ips = false;
3952
3953 /* The clocks have to be on to load the palette. */
3954 if (!crtc->enabled || !intel_crtc->active)
3955 return;
3956
3957 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3958 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3959 assert_dsi_pll_enabled(dev_priv);
3960 else
3961 assert_pll_enabled(dev_priv, pipe);
3962 }
3963
3964 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303965 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003966 palreg = LGC_PALETTE(pipe);
3967
3968 /* Workaround : Do not read or write the pipe palette/gamma data while
3969 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3970 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003971 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003972 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3973 GAMMA_MODE_MODE_SPLIT)) {
3974 hsw_disable_ips(intel_crtc);
3975 reenable_ips = true;
3976 }
3977
3978 for (i = 0; i < 256; i++) {
3979 I915_WRITE(palreg + 4 * i,
3980 (intel_crtc->lut_r[i] << 16) |
3981 (intel_crtc->lut_g[i] << 8) |
3982 intel_crtc->lut_b[i]);
3983 }
3984
3985 if (reenable_ips)
3986 hsw_enable_ips(intel_crtc);
3987}
3988
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003989static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3990{
3991 if (!enable && intel_crtc->overlay) {
3992 struct drm_device *dev = intel_crtc->base.dev;
3993 struct drm_i915_private *dev_priv = dev->dev_private;
3994
3995 mutex_lock(&dev->struct_mutex);
3996 dev_priv->mm.interruptible = false;
3997 (void) intel_overlay_switch_off(intel_crtc->overlay);
3998 dev_priv->mm.interruptible = true;
3999 mutex_unlock(&dev->struct_mutex);
4000 }
4001
4002 /* Let userspace switch the overlay on again. In most cases userspace
4003 * has to recompute where to put it anyway.
4004 */
4005}
4006
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004007static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004008{
4009 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4011 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004012
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004013 assert_vblank_disabled(crtc);
4014
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004015 drm_vblank_on(dev, pipe);
4016
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004017 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004018 intel_enable_planes(crtc);
4019 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004020 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004021
4022 hsw_enable_ips(intel_crtc);
4023
4024 mutex_lock(&dev->struct_mutex);
4025 intel_update_fbc(dev);
4026 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004027
4028 /*
4029 * FIXME: Once we grow proper nuclear flip support out of this we need
4030 * to compute the mask of flip planes precisely. For the time being
4031 * consider this a flip from a NULL plane.
4032 */
4033 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004034}
4035
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004036static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004037{
4038 struct drm_device *dev = crtc->dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4041 int pipe = intel_crtc->pipe;
4042 int plane = intel_crtc->plane;
4043
4044 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004045
4046 if (dev_priv->fbc.plane == plane)
4047 intel_disable_fbc(dev);
4048
4049 hsw_disable_ips(intel_crtc);
4050
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004051 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004052 intel_crtc_update_cursor(crtc, false);
4053 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004054 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004055
Daniel Vetterf99d7062014-06-19 16:01:59 +02004056 /*
4057 * FIXME: Once we grow proper nuclear flip support out of this we need
4058 * to compute the mask of flip planes precisely. For the time being
4059 * consider this a flip to a NULL plane.
4060 */
4061 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
4062
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004063 drm_vblank_off(dev, pipe);
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004064
4065 assert_vblank_disabled(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004066}
4067
Jesse Barnesf67a5592011-01-05 10:31:48 -08004068static void ironlake_crtc_enable(struct drm_crtc *crtc)
4069{
4070 struct drm_device *dev = crtc->dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004073 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004074 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004075
Daniel Vetter08a48462012-07-02 11:43:47 +02004076 WARN_ON(!crtc->enabled);
4077
Jesse Barnesf67a5592011-01-05 10:31:48 -08004078 if (intel_crtc->active)
4079 return;
4080
Daniel Vetterb14b1052014-04-24 23:55:13 +02004081 if (intel_crtc->config.has_pch_encoder)
4082 intel_prepare_shared_dpll(intel_crtc);
4083
Daniel Vetter29407aa2014-04-24 23:55:08 +02004084 if (intel_crtc->config.has_dp_encoder)
4085 intel_dp_set_m_n(intel_crtc);
4086
4087 intel_set_pipe_timings(intel_crtc);
4088
4089 if (intel_crtc->config.has_pch_encoder) {
4090 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004091 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004092 }
4093
4094 ironlake_set_pipeconf(crtc);
4095
Jesse Barnesf67a5592011-01-05 10:31:48 -08004096 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004097
4098 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4099 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4100
Daniel Vetterf6736a12013-06-05 13:34:30 +02004101 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004102 if (encoder->pre_enable)
4103 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004104
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004105 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004106 /* Note: FDI PLL enabling _must_ be done before we enable the
4107 * cpu pipes, hence this is separate from all the other fdi/pch
4108 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004109 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004110 } else {
4111 assert_fdi_tx_disabled(dev_priv, pipe);
4112 assert_fdi_rx_disabled(dev_priv, pipe);
4113 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004114
Jesse Barnesb074cec2013-04-25 12:55:02 -07004115 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004116
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004117 /*
4118 * On ILK+ LUT must be loaded before the pipe is running but with
4119 * clocks enabled
4120 */
4121 intel_crtc_load_lut(crtc);
4122
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004123 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004124 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004125
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004126 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004127 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004128
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004129 for_each_encoder_on_crtc(dev, crtc, encoder)
4130 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004131
4132 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004133 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004134
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004135 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136}
4137
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004138/* IPS only exists on ULT machines and is tied to pipe A. */
4139static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4140{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004141 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004142}
4143
Paulo Zanonie4916942013-09-20 16:21:19 -03004144/*
4145 * This implements the workaround described in the "notes" section of the mode
4146 * set sequence documentation. When going from no pipes or single pipe to
4147 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4148 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4149 */
4150static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4151{
4152 struct drm_device *dev = crtc->base.dev;
4153 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4154
4155 /* We want to get the other_active_crtc only if there's only 1 other
4156 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004157 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004158 if (!crtc_it->active || crtc_it == crtc)
4159 continue;
4160
4161 if (other_active_crtc)
4162 return;
4163
4164 other_active_crtc = crtc_it;
4165 }
4166 if (!other_active_crtc)
4167 return;
4168
4169 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4170 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4171}
4172
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004173static void haswell_crtc_enable(struct drm_crtc *crtc)
4174{
4175 struct drm_device *dev = crtc->dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4178 struct intel_encoder *encoder;
4179 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004180
4181 WARN_ON(!crtc->enabled);
4182
4183 if (intel_crtc->active)
4184 return;
4185
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004186 if (intel_crtc_to_shared_dpll(intel_crtc))
4187 intel_enable_shared_dpll(intel_crtc);
4188
Daniel Vetter229fca92014-04-24 23:55:09 +02004189 if (intel_crtc->config.has_dp_encoder)
4190 intel_dp_set_m_n(intel_crtc);
4191
4192 intel_set_pipe_timings(intel_crtc);
4193
4194 if (intel_crtc->config.has_pch_encoder) {
4195 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004196 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004197 }
4198
4199 haswell_set_pipeconf(crtc);
4200
4201 intel_set_pipe_csc(crtc);
4202
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004203 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004204
4205 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004206 for_each_encoder_on_crtc(dev, crtc, encoder)
4207 if (encoder->pre_enable)
4208 encoder->pre_enable(encoder);
4209
Imre Deak4fe94672014-06-25 22:01:49 +03004210 if (intel_crtc->config.has_pch_encoder) {
4211 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4212 dev_priv->display.fdi_link_train(crtc);
4213 }
4214
Paulo Zanoni1f544382012-10-24 11:32:00 -02004215 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004216
Jesse Barnesb074cec2013-04-25 12:55:02 -07004217 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004218
4219 /*
4220 * On ILK+ LUT must be loaded before the pipe is running but with
4221 * clocks enabled
4222 */
4223 intel_crtc_load_lut(crtc);
4224
Paulo Zanoni1f544382012-10-24 11:32:00 -02004225 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004226 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004227
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004228 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004229 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004230
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004231 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004233
Dave Airlie0e32b392014-05-02 14:02:48 +10004234 if (intel_crtc->config.dp_encoder_is_mst)
4235 intel_ddi_set_vc_payload_alloc(crtc, true);
4236
Jani Nikula8807e552013-08-30 19:40:32 +03004237 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004238 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004239 intel_opregion_notify_encoder(encoder, true);
4240 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004241
Paulo Zanonie4916942013-09-20 16:21:19 -03004242 /* If we change the relative order between pipe/planes enabling, we need
4243 * to change the workaround. */
4244 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004245 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004246}
4247
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004248static void ironlake_pfit_disable(struct intel_crtc *crtc)
4249{
4250 struct drm_device *dev = crtc->base.dev;
4251 struct drm_i915_private *dev_priv = dev->dev_private;
4252 int pipe = crtc->pipe;
4253
4254 /* To avoid upsetting the power well on haswell only disable the pfit if
4255 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004256 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004257 I915_WRITE(PF_CTL(pipe), 0);
4258 I915_WRITE(PF_WIN_POS(pipe), 0);
4259 I915_WRITE(PF_WIN_SZ(pipe), 0);
4260 }
4261}
4262
Jesse Barnes6be4a602010-09-10 10:26:01 -07004263static void ironlake_crtc_disable(struct drm_crtc *crtc)
4264{
4265 struct drm_device *dev = crtc->dev;
4266 struct drm_i915_private *dev_priv = dev->dev_private;
4267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004268 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004269 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004270 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004271
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004272 if (!intel_crtc->active)
4273 return;
4274
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004275 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004276
Daniel Vetterea9d7582012-07-10 10:42:52 +02004277 for_each_encoder_on_crtc(dev, crtc, encoder)
4278 encoder->disable(encoder);
4279
Daniel Vetterd925c592013-06-05 13:34:04 +02004280 if (intel_crtc->config.has_pch_encoder)
4281 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4282
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004283 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004284
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004285 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004286
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004287 for_each_encoder_on_crtc(dev, crtc, encoder)
4288 if (encoder->post_disable)
4289 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004290
Daniel Vetterd925c592013-06-05 13:34:04 +02004291 if (intel_crtc->config.has_pch_encoder) {
4292 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004293
Daniel Vetterd925c592013-06-05 13:34:04 +02004294 ironlake_disable_pch_transcoder(dev_priv, pipe);
4295 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004296
Daniel Vetterd925c592013-06-05 13:34:04 +02004297 if (HAS_PCH_CPT(dev)) {
4298 /* disable TRANS_DP_CTL */
4299 reg = TRANS_DP_CTL(pipe);
4300 temp = I915_READ(reg);
4301 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4302 TRANS_DP_PORT_SEL_MASK);
4303 temp |= TRANS_DP_PORT_SEL_NONE;
4304 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004305
Daniel Vetterd925c592013-06-05 13:34:04 +02004306 /* disable DPLL_SEL */
4307 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004308 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004309 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004310 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004311
4312 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004313 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004314
4315 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004316 }
4317
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004318 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004319 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004320
4321 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004322 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004323 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004324}
4325
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004326static void haswell_crtc_disable(struct drm_crtc *crtc)
4327{
4328 struct drm_device *dev = crtc->dev;
4329 struct drm_i915_private *dev_priv = dev->dev_private;
4330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4331 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004332 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004333
4334 if (!intel_crtc->active)
4335 return;
4336
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004337 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004338
Jani Nikula8807e552013-08-30 19:40:32 +03004339 for_each_encoder_on_crtc(dev, crtc, encoder) {
4340 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004341 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004342 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004343
Paulo Zanoni86642812013-04-12 17:57:57 -03004344 if (intel_crtc->config.has_pch_encoder)
4345 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004346 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004347
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004348 if (intel_crtc->config.dp_encoder_is_mst)
4349 intel_ddi_set_vc_payload_alloc(crtc, false);
4350
Paulo Zanoniad80a812012-10-24 16:06:19 -02004351 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004352
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004353 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004354
Paulo Zanoni1f544382012-10-24 11:32:00 -02004355 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004356
Daniel Vetter88adfff2013-03-28 10:42:01 +01004357 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004358 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004359 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004360 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004361 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004362
Imre Deak97b040a2014-06-25 22:01:50 +03004363 for_each_encoder_on_crtc(dev, crtc, encoder)
4364 if (encoder->post_disable)
4365 encoder->post_disable(encoder);
4366
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004367 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004368 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004369
4370 mutex_lock(&dev->struct_mutex);
4371 intel_update_fbc(dev);
4372 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004373
4374 if (intel_crtc_to_shared_dpll(intel_crtc))
4375 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004376}
4377
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004378static void ironlake_crtc_off(struct drm_crtc *crtc)
4379{
4380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004381 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004382}
4383
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004384
Jesse Barnes2dd24552013-04-25 12:55:01 -07004385static void i9xx_pfit_enable(struct intel_crtc *crtc)
4386{
4387 struct drm_device *dev = crtc->base.dev;
4388 struct drm_i915_private *dev_priv = dev->dev_private;
4389 struct intel_crtc_config *pipe_config = &crtc->config;
4390
Daniel Vetter328d8e82013-05-08 10:36:31 +02004391 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004392 return;
4393
Daniel Vetterc0b03412013-05-28 12:05:54 +02004394 /*
4395 * The panel fitter should only be adjusted whilst the pipe is disabled,
4396 * according to register description and PRM.
4397 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004398 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4399 assert_pipe_disabled(dev_priv, crtc->pipe);
4400
Jesse Barnesb074cec2013-04-25 12:55:02 -07004401 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4402 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004403
4404 /* Border color in case we don't scale up to the full screen. Black by
4405 * default, change to something else for debugging. */
4406 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004407}
4408
Dave Airlied05410f2014-06-05 13:22:59 +10004409static enum intel_display_power_domain port_to_power_domain(enum port port)
4410{
4411 switch (port) {
4412 case PORT_A:
4413 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4414 case PORT_B:
4415 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4416 case PORT_C:
4417 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4418 case PORT_D:
4419 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4420 default:
4421 WARN_ON_ONCE(1);
4422 return POWER_DOMAIN_PORT_OTHER;
4423 }
4424}
4425
Imre Deak77d22dc2014-03-05 16:20:52 +02004426#define for_each_power_domain(domain, mask) \
4427 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4428 if ((1 << (domain)) & (mask))
4429
Imre Deak319be8a2014-03-04 19:22:57 +02004430enum intel_display_power_domain
4431intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004432{
Imre Deak319be8a2014-03-04 19:22:57 +02004433 struct drm_device *dev = intel_encoder->base.dev;
4434 struct intel_digital_port *intel_dig_port;
4435
4436 switch (intel_encoder->type) {
4437 case INTEL_OUTPUT_UNKNOWN:
4438 /* Only DDI platforms should ever use this output type */
4439 WARN_ON_ONCE(!HAS_DDI(dev));
4440 case INTEL_OUTPUT_DISPLAYPORT:
4441 case INTEL_OUTPUT_HDMI:
4442 case INTEL_OUTPUT_EDP:
4443 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004444 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004445 case INTEL_OUTPUT_DP_MST:
4446 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4447 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004448 case INTEL_OUTPUT_ANALOG:
4449 return POWER_DOMAIN_PORT_CRT;
4450 case INTEL_OUTPUT_DSI:
4451 return POWER_DOMAIN_PORT_DSI;
4452 default:
4453 return POWER_DOMAIN_PORT_OTHER;
4454 }
4455}
4456
4457static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4458{
4459 struct drm_device *dev = crtc->dev;
4460 struct intel_encoder *intel_encoder;
4461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4462 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004463 unsigned long mask;
4464 enum transcoder transcoder;
4465
4466 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4467
4468 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4469 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004470 if (intel_crtc->config.pch_pfit.enabled ||
4471 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004472 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4473
Imre Deak319be8a2014-03-04 19:22:57 +02004474 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4475 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4476
Imre Deak77d22dc2014-03-05 16:20:52 +02004477 return mask;
4478}
4479
4480void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4481 bool enable)
4482{
4483 if (dev_priv->power_domains.init_power_on == enable)
4484 return;
4485
4486 if (enable)
4487 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4488 else
4489 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4490
4491 dev_priv->power_domains.init_power_on = enable;
4492}
4493
4494static void modeset_update_crtc_power_domains(struct drm_device *dev)
4495{
4496 struct drm_i915_private *dev_priv = dev->dev_private;
4497 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4498 struct intel_crtc *crtc;
4499
4500 /*
4501 * First get all needed power domains, then put all unneeded, to avoid
4502 * any unnecessary toggling of the power wells.
4503 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004504 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004505 enum intel_display_power_domain domain;
4506
4507 if (!crtc->base.enabled)
4508 continue;
4509
Imre Deak319be8a2014-03-04 19:22:57 +02004510 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004511
4512 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4513 intel_display_power_get(dev_priv, domain);
4514 }
4515
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004516 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004517 enum intel_display_power_domain domain;
4518
4519 for_each_power_domain(domain, crtc->enabled_power_domains)
4520 intel_display_power_put(dev_priv, domain);
4521
4522 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4523 }
4524
4525 intel_display_set_init_power(dev_priv, false);
4526}
4527
Ville Syrjälädfcab172014-06-13 13:37:47 +03004528/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004529static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004530{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004531 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004532
Jesse Barnes586f49d2013-11-04 16:06:59 -08004533 /* Obtain SKU information */
4534 mutex_lock(&dev_priv->dpio_lock);
4535 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4536 CCK_FUSE_HPLL_FREQ_MASK;
4537 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004538
Ville Syrjälädfcab172014-06-13 13:37:47 +03004539 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004540}
4541
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004542static void vlv_update_cdclk(struct drm_device *dev)
4543{
4544 struct drm_i915_private *dev_priv = dev->dev_private;
4545
4546 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4547 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4548 dev_priv->vlv_cdclk_freq);
4549
4550 /*
4551 * Program the gmbus_freq based on the cdclk frequency.
4552 * BSpec erroneously claims we should aim for 4MHz, but
4553 * in fact 1MHz is the correct frequency.
4554 */
4555 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4556}
4557
Jesse Barnes30a970c2013-11-04 13:48:12 -08004558/* Adjust CDclk dividers to allow high res or save power if possible */
4559static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4560{
4561 struct drm_i915_private *dev_priv = dev->dev_private;
4562 u32 val, cmd;
4563
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004564 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004565
Ville Syrjälädfcab172014-06-13 13:37:47 +03004566 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004567 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004568 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004569 cmd = 1;
4570 else
4571 cmd = 0;
4572
4573 mutex_lock(&dev_priv->rps.hw_lock);
4574 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4575 val &= ~DSPFREQGUAR_MASK;
4576 val |= (cmd << DSPFREQGUAR_SHIFT);
4577 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4578 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4579 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4580 50)) {
4581 DRM_ERROR("timed out waiting for CDclk change\n");
4582 }
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584
Ville Syrjälädfcab172014-06-13 13:37:47 +03004585 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004586 u32 divider, vco;
4587
4588 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004589 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004590
4591 mutex_lock(&dev_priv->dpio_lock);
4592 /* adjust cdclk divider */
4593 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004594 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004595 val |= divider;
4596 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004597
4598 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4599 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4600 50))
4601 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004602 mutex_unlock(&dev_priv->dpio_lock);
4603 }
4604
4605 mutex_lock(&dev_priv->dpio_lock);
4606 /* adjust self-refresh exit latency value */
4607 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4608 val &= ~0x7f;
4609
4610 /*
4611 * For high bandwidth configs, we set a higher latency in the bunit
4612 * so that the core display fetch happens in time to avoid underruns.
4613 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004614 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004615 val |= 4500 / 250; /* 4.5 usec */
4616 else
4617 val |= 3000 / 250; /* 3.0 usec */
4618 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4619 mutex_unlock(&dev_priv->dpio_lock);
4620
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004621 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004622}
4623
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004624static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4625{
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 u32 val, cmd;
4628
4629 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4630
4631 switch (cdclk) {
4632 case 400000:
4633 cmd = 3;
4634 break;
4635 case 333333:
4636 case 320000:
4637 cmd = 2;
4638 break;
4639 case 266667:
4640 cmd = 1;
4641 break;
4642 case 200000:
4643 cmd = 0;
4644 break;
4645 default:
4646 WARN_ON(1);
4647 return;
4648 }
4649
4650 mutex_lock(&dev_priv->rps.hw_lock);
4651 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4652 val &= ~DSPFREQGUAR_MASK_CHV;
4653 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4654 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4655 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4656 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4657 50)) {
4658 DRM_ERROR("timed out waiting for CDclk change\n");
4659 }
4660 mutex_unlock(&dev_priv->rps.hw_lock);
4661
4662 vlv_update_cdclk(dev);
4663}
4664
Jesse Barnes30a970c2013-11-04 13:48:12 -08004665static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4666 int max_pixclk)
4667{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004668 int vco = valleyview_get_vco(dev_priv);
4669 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4670
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004671 /* FIXME: Punit isn't quite ready yet */
4672 if (IS_CHERRYVIEW(dev_priv->dev))
4673 return 400000;
4674
Jesse Barnes30a970c2013-11-04 13:48:12 -08004675 /*
4676 * Really only a few cases to deal with, as only 4 CDclks are supported:
4677 * 200MHz
4678 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004679 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004680 * 400MHz
4681 * So we check to see whether we're above 90% of the lower bin and
4682 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004683 *
4684 * We seem to get an unstable or solid color picture at 200MHz.
4685 * Not sure what's wrong. For now use 200MHz only when all pipes
4686 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004687 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004688 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004689 return 400000;
4690 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004691 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004692 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004693 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004694 else
4695 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004696}
4697
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004698/* compute the max pixel clock for new configuration */
4699static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004700{
4701 struct drm_device *dev = dev_priv->dev;
4702 struct intel_crtc *intel_crtc;
4703 int max_pixclk = 0;
4704
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004705 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004706 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004707 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004708 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004709 }
4710
4711 return max_pixclk;
4712}
4713
4714static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004715 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004716{
4717 struct drm_i915_private *dev_priv = dev->dev_private;
4718 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004719 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004720
Imre Deakd60c4472014-03-27 17:45:10 +02004721 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4722 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004723 return;
4724
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004725 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004726 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004727 if (intel_crtc->base.enabled)
4728 *prepare_pipes |= (1 << intel_crtc->pipe);
4729}
4730
4731static void valleyview_modeset_global_resources(struct drm_device *dev)
4732{
4733 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004734 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004735 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4736
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004737 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4738 if (IS_CHERRYVIEW(dev))
4739 cherryview_set_cdclk(dev, req_cdclk);
4740 else
4741 valleyview_set_cdclk(dev, req_cdclk);
4742 }
4743
Imre Deak77961eb2014-03-05 16:20:56 +02004744 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004745}
4746
Jesse Barnes89b667f2013-04-18 14:51:36 -07004747static void valleyview_crtc_enable(struct drm_crtc *crtc)
4748{
4749 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4751 struct intel_encoder *encoder;
4752 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004753 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004754
4755 WARN_ON(!crtc->enabled);
4756
4757 if (intel_crtc->active)
4758 return;
4759
Shobhit Kumar8525a232014-06-25 12:20:39 +05304760 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4761
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004762 if (!is_dsi) {
4763 if (IS_CHERRYVIEW(dev))
4764 chv_prepare_pll(intel_crtc);
4765 else
4766 vlv_prepare_pll(intel_crtc);
4767 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004768
4769 if (intel_crtc->config.has_dp_encoder)
4770 intel_dp_set_m_n(intel_crtc);
4771
4772 intel_set_pipe_timings(intel_crtc);
4773
Daniel Vetter5b18e572014-04-24 23:55:06 +02004774 i9xx_set_pipeconf(intel_crtc);
4775
Jesse Barnes89b667f2013-04-18 14:51:36 -07004776 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004777
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004778 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4779
Jesse Barnes89b667f2013-04-18 14:51:36 -07004780 for_each_encoder_on_crtc(dev, crtc, encoder)
4781 if (encoder->pre_pll_enable)
4782 encoder->pre_pll_enable(encoder);
4783
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004784 if (!is_dsi) {
4785 if (IS_CHERRYVIEW(dev))
4786 chv_enable_pll(intel_crtc);
4787 else
4788 vlv_enable_pll(intel_crtc);
4789 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004790
4791 for_each_encoder_on_crtc(dev, crtc, encoder)
4792 if (encoder->pre_enable)
4793 encoder->pre_enable(encoder);
4794
Jesse Barnes2dd24552013-04-25 12:55:01 -07004795 i9xx_pfit_enable(intel_crtc);
4796
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004797 intel_crtc_load_lut(crtc);
4798
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004799 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004800 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004801
Jani Nikula50049452013-07-30 12:20:32 +03004802 for_each_encoder_on_crtc(dev, crtc, encoder)
4803 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004804
4805 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004806
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004807 /* Underruns don't raise interrupts, so check manually. */
4808 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004809}
4810
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004811static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4812{
4813 struct drm_device *dev = crtc->base.dev;
4814 struct drm_i915_private *dev_priv = dev->dev_private;
4815
4816 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4817 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4818}
4819
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004820static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004821{
4822 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004824 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004825 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004826
Daniel Vetter08a48462012-07-02 11:43:47 +02004827 WARN_ON(!crtc->enabled);
4828
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004829 if (intel_crtc->active)
4830 return;
4831
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004832 i9xx_set_pll_dividers(intel_crtc);
4833
Daniel Vetter5b18e572014-04-24 23:55:06 +02004834 if (intel_crtc->config.has_dp_encoder)
4835 intel_dp_set_m_n(intel_crtc);
4836
4837 intel_set_pipe_timings(intel_crtc);
4838
Daniel Vetter5b18e572014-04-24 23:55:06 +02004839 i9xx_set_pipeconf(intel_crtc);
4840
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004841 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004842
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004843 if (!IS_GEN2(dev))
4844 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4845
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004846 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004847 if (encoder->pre_enable)
4848 encoder->pre_enable(encoder);
4849
Daniel Vetterf6736a12013-06-05 13:34:30 +02004850 i9xx_enable_pll(intel_crtc);
4851
Jesse Barnes2dd24552013-04-25 12:55:01 -07004852 i9xx_pfit_enable(intel_crtc);
4853
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004854 intel_crtc_load_lut(crtc);
4855
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004856 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004857 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004858
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004859 for_each_encoder_on_crtc(dev, crtc, encoder)
4860 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004861
4862 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004863
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004864 /*
4865 * Gen2 reports pipe underruns whenever all planes are disabled.
4866 * So don't enable underrun reporting before at least some planes
4867 * are enabled.
4868 * FIXME: Need to fix the logic to work when we turn off all planes
4869 * but leave the pipe running.
4870 */
4871 if (IS_GEN2(dev))
4872 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4873
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004874 /* Underruns don't raise interrupts, so check manually. */
4875 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004876}
4877
Daniel Vetter87476d62013-04-11 16:29:06 +02004878static void i9xx_pfit_disable(struct intel_crtc *crtc)
4879{
4880 struct drm_device *dev = crtc->base.dev;
4881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004882
4883 if (!crtc->config.gmch_pfit.control)
4884 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004885
4886 assert_pipe_disabled(dev_priv, crtc->pipe);
4887
Daniel Vetter328d8e82013-05-08 10:36:31 +02004888 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4889 I915_READ(PFIT_CONTROL));
4890 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004891}
4892
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004893static void i9xx_crtc_disable(struct drm_crtc *crtc)
4894{
4895 struct drm_device *dev = crtc->dev;
4896 struct drm_i915_private *dev_priv = dev->dev_private;
4897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004898 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004899 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004900
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004901 if (!intel_crtc->active)
4902 return;
4903
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004904 /*
4905 * Gen2 reports pipe underruns whenever all planes are disabled.
4906 * So diasble underrun reporting before all the planes get disabled.
4907 * FIXME: Need to fix the logic to work when we turn off all planes
4908 * but leave the pipe running.
4909 */
4910 if (IS_GEN2(dev))
4911 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4912
Imre Deak564ed192014-06-13 14:54:21 +03004913 /*
4914 * Vblank time updates from the shadow to live plane control register
4915 * are blocked if the memory self-refresh mode is active at that
4916 * moment. So to make sure the plane gets truly disabled, disable
4917 * first the self-refresh mode. The self-refresh enable bit in turn
4918 * will be checked/applied by the HW only at the next frame start
4919 * event which is after the vblank start event, so we need to have a
4920 * wait-for-vblank between disabling the plane and the pipe.
4921 */
4922 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004923 intel_crtc_disable_planes(crtc);
4924
Daniel Vetterea9d7582012-07-10 10:42:52 +02004925 for_each_encoder_on_crtc(dev, crtc, encoder)
4926 encoder->disable(encoder);
4927
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004928 /*
4929 * On gen2 planes are double buffered but the pipe isn't, so we must
4930 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004931 * We also need to wait on all gmch platforms because of the
4932 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004933 */
Imre Deak564ed192014-06-13 14:54:21 +03004934 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004935
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004936 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004937
Daniel Vetter87476d62013-04-11 16:29:06 +02004938 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004939
Jesse Barnes89b667f2013-04-18 14:51:36 -07004940 for_each_encoder_on_crtc(dev, crtc, encoder)
4941 if (encoder->post_disable)
4942 encoder->post_disable(encoder);
4943
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004944 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4945 if (IS_CHERRYVIEW(dev))
4946 chv_disable_pll(dev_priv, pipe);
4947 else if (IS_VALLEYVIEW(dev))
4948 vlv_disable_pll(dev_priv, pipe);
4949 else
4950 i9xx_disable_pll(dev_priv, pipe);
4951 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004952
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004953 if (!IS_GEN2(dev))
4954 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4955
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004956 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004957 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004958
Daniel Vetterefa96242014-04-24 23:55:02 +02004959 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004960 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004961 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004962}
4963
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004964static void i9xx_crtc_off(struct drm_crtc *crtc)
4965{
4966}
4967
Daniel Vetter976f8a22012-07-08 22:34:21 +02004968static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4969 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004970{
4971 struct drm_device *dev = crtc->dev;
4972 struct drm_i915_master_private *master_priv;
4973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4974 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004975
4976 if (!dev->primary->master)
4977 return;
4978
4979 master_priv = dev->primary->master->driver_priv;
4980 if (!master_priv->sarea_priv)
4981 return;
4982
Jesse Barnes79e53942008-11-07 14:24:08 -08004983 switch (pipe) {
4984 case 0:
4985 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4986 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4987 break;
4988 case 1:
4989 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4990 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4991 break;
4992 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004993 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004994 break;
4995 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004996}
4997
Borun Fub04c5bd2014-07-12 10:02:27 +05304998/* Master function to enable/disable CRTC and corresponding power wells */
4999void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005000{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005001 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005004 enum intel_display_power_domain domain;
5005 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005006
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005007 if (enable) {
5008 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005009 domains = get_crtc_power_domains(crtc);
5010 for_each_power_domain(domain, domains)
5011 intel_display_power_get(dev_priv, domain);
5012 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005013
5014 dev_priv->display.crtc_enable(crtc);
5015 }
5016 } else {
5017 if (intel_crtc->active) {
5018 dev_priv->display.crtc_disable(crtc);
5019
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005020 domains = intel_crtc->enabled_power_domains;
5021 for_each_power_domain(domain, domains)
5022 intel_display_power_put(dev_priv, domain);
5023 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005024 }
5025 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305026}
5027
5028/**
5029 * Sets the power management mode of the pipe and plane.
5030 */
5031void intel_crtc_update_dpms(struct drm_crtc *crtc)
5032{
5033 struct drm_device *dev = crtc->dev;
5034 struct intel_encoder *intel_encoder;
5035 bool enable = false;
5036
5037 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5038 enable |= intel_encoder->connectors_active;
5039
5040 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005041
5042 intel_crtc_update_sarea(crtc, enable);
5043}
5044
Daniel Vetter976f8a22012-07-08 22:34:21 +02005045static void intel_crtc_disable(struct drm_crtc *crtc)
5046{
5047 struct drm_device *dev = crtc->dev;
5048 struct drm_connector *connector;
5049 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005050 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005051 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005052
5053 /* crtc should still be enabled when we disable it. */
5054 WARN_ON(!crtc->enabled);
5055
5056 dev_priv->display.crtc_disable(crtc);
5057 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005058 dev_priv->display.off(crtc);
5059
Matt Roperf4510a22014-04-01 15:22:40 -07005060 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005061 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005062 intel_unpin_fb_obj(old_obj);
5063 i915_gem_track_fb(old_obj, NULL,
5064 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005065 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005066 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005067 }
5068
5069 /* Update computed state. */
5070 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5071 if (!connector->encoder || !connector->encoder->crtc)
5072 continue;
5073
5074 if (connector->encoder->crtc != crtc)
5075 continue;
5076
5077 connector->dpms = DRM_MODE_DPMS_OFF;
5078 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005079 }
5080}
5081
Chris Wilsonea5b2132010-08-04 13:50:23 +01005082void intel_encoder_destroy(struct drm_encoder *encoder)
5083{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005084 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005085
Chris Wilsonea5b2132010-08-04 13:50:23 +01005086 drm_encoder_cleanup(encoder);
5087 kfree(intel_encoder);
5088}
5089
Damien Lespiau92373292013-08-08 22:28:57 +01005090/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005091 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5092 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005093static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005094{
5095 if (mode == DRM_MODE_DPMS_ON) {
5096 encoder->connectors_active = true;
5097
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005098 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005099 } else {
5100 encoder->connectors_active = false;
5101
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005102 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005103 }
5104}
5105
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005106/* Cross check the actual hw state with our own modeset state tracking (and it's
5107 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005108static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005109{
5110 if (connector->get_hw_state(connector)) {
5111 struct intel_encoder *encoder = connector->encoder;
5112 struct drm_crtc *crtc;
5113 bool encoder_enabled;
5114 enum pipe pipe;
5115
5116 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5117 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005118 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005119
Dave Airlie0e32b392014-05-02 14:02:48 +10005120 /* there is no real hw state for MST connectors */
5121 if (connector->mst_port)
5122 return;
5123
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005124 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5125 "wrong connector dpms state\n");
5126 WARN(connector->base.encoder != &encoder->base,
5127 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005128
Dave Airlie36cd7442014-05-02 13:44:18 +10005129 if (encoder) {
5130 WARN(!encoder->connectors_active,
5131 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005132
Dave Airlie36cd7442014-05-02 13:44:18 +10005133 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5134 WARN(!encoder_enabled, "encoder not enabled\n");
5135 if (WARN_ON(!encoder->base.crtc))
5136 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005137
Dave Airlie36cd7442014-05-02 13:44:18 +10005138 crtc = encoder->base.crtc;
5139
5140 WARN(!crtc->enabled, "crtc not enabled\n");
5141 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5142 WARN(pipe != to_intel_crtc(crtc)->pipe,
5143 "encoder active on the wrong pipe\n");
5144 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005145 }
5146}
5147
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005148/* Even simpler default implementation, if there's really no special case to
5149 * consider. */
5150void intel_connector_dpms(struct drm_connector *connector, int mode)
5151{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005152 /* All the simple cases only support two dpms states. */
5153 if (mode != DRM_MODE_DPMS_ON)
5154 mode = DRM_MODE_DPMS_OFF;
5155
5156 if (mode == connector->dpms)
5157 return;
5158
5159 connector->dpms = mode;
5160
5161 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005162 if (connector->encoder)
5163 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005164
Daniel Vetterb9805142012-08-31 17:37:33 +02005165 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005166}
5167
Daniel Vetterf0947c32012-07-02 13:10:34 +02005168/* Simple connector->get_hw_state implementation for encoders that support only
5169 * one connector and no cloning and hence the encoder state determines the state
5170 * of the connector. */
5171bool intel_connector_get_hw_state(struct intel_connector *connector)
5172{
Daniel Vetter24929352012-07-02 20:28:59 +02005173 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005174 struct intel_encoder *encoder = connector->encoder;
5175
5176 return encoder->get_hw_state(encoder, &pipe);
5177}
5178
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005179static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5180 struct intel_crtc_config *pipe_config)
5181{
5182 struct drm_i915_private *dev_priv = dev->dev_private;
5183 struct intel_crtc *pipe_B_crtc =
5184 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5185
5186 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5187 pipe_name(pipe), pipe_config->fdi_lanes);
5188 if (pipe_config->fdi_lanes > 4) {
5189 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5190 pipe_name(pipe), pipe_config->fdi_lanes);
5191 return false;
5192 }
5193
Paulo Zanonibafb6552013-11-02 21:07:44 -07005194 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005195 if (pipe_config->fdi_lanes > 2) {
5196 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5197 pipe_config->fdi_lanes);
5198 return false;
5199 } else {
5200 return true;
5201 }
5202 }
5203
5204 if (INTEL_INFO(dev)->num_pipes == 2)
5205 return true;
5206
5207 /* Ivybridge 3 pipe is really complicated */
5208 switch (pipe) {
5209 case PIPE_A:
5210 return true;
5211 case PIPE_B:
5212 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5213 pipe_config->fdi_lanes > 2) {
5214 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5215 pipe_name(pipe), pipe_config->fdi_lanes);
5216 return false;
5217 }
5218 return true;
5219 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005220 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005221 pipe_B_crtc->config.fdi_lanes <= 2) {
5222 if (pipe_config->fdi_lanes > 2) {
5223 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5224 pipe_name(pipe), pipe_config->fdi_lanes);
5225 return false;
5226 }
5227 } else {
5228 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5229 return false;
5230 }
5231 return true;
5232 default:
5233 BUG();
5234 }
5235}
5236
Daniel Vettere29c22c2013-02-21 00:00:16 +01005237#define RETRY 1
5238static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5239 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005240{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005241 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005242 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005243 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005244 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005245
Daniel Vettere29c22c2013-02-21 00:00:16 +01005246retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005247 /* FDI is a binary signal running at ~2.7GHz, encoding
5248 * each output octet as 10 bits. The actual frequency
5249 * is stored as a divider into a 100MHz clock, and the
5250 * mode pixel clock is stored in units of 1KHz.
5251 * Hence the bw of each lane in terms of the mode signal
5252 * is:
5253 */
5254 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5255
Damien Lespiau241bfc32013-09-25 16:45:37 +01005256 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005257
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005258 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005259 pipe_config->pipe_bpp);
5260
5261 pipe_config->fdi_lanes = lane;
5262
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005263 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005264 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005265
Daniel Vettere29c22c2013-02-21 00:00:16 +01005266 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5267 intel_crtc->pipe, pipe_config);
5268 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5269 pipe_config->pipe_bpp -= 2*3;
5270 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5271 pipe_config->pipe_bpp);
5272 needs_recompute = true;
5273 pipe_config->bw_constrained = true;
5274
5275 goto retry;
5276 }
5277
5278 if (needs_recompute)
5279 return RETRY;
5280
5281 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005282}
5283
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005284static void hsw_compute_ips_config(struct intel_crtc *crtc,
5285 struct intel_crtc_config *pipe_config)
5286{
Jani Nikulad330a952014-01-21 11:24:25 +02005287 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005288 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005289 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005290}
5291
Daniel Vettera43f6e02013-06-07 23:10:32 +02005292static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005293 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005294{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005295 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005296 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005297
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005298 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005299 if (INTEL_INFO(dev)->gen < 4) {
5300 struct drm_i915_private *dev_priv = dev->dev_private;
5301 int clock_limit =
5302 dev_priv->display.get_display_clock_speed(dev);
5303
5304 /*
5305 * Enable pixel doubling when the dot clock
5306 * is > 90% of the (display) core speed.
5307 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005308 * GDG double wide on either pipe,
5309 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005310 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005311 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005312 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005313 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005314 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005315 }
5316
Damien Lespiau241bfc32013-09-25 16:45:37 +01005317 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005318 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005319 }
Chris Wilson89749352010-09-12 18:25:19 +01005320
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005321 /*
5322 * Pipe horizontal size must be even in:
5323 * - DVO ganged mode
5324 * - LVDS dual channel mode
5325 * - Double wide pipe
5326 */
5327 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5328 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5329 pipe_config->pipe_src_w &= ~1;
5330
Damien Lespiau8693a822013-05-03 18:48:11 +01005331 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5332 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005333 */
5334 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5335 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005336 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005337
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005338 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005339 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005340 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005341 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5342 * for lvds. */
5343 pipe_config->pipe_bpp = 8*3;
5344 }
5345
Damien Lespiauf5adf942013-06-24 18:29:34 +01005346 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005347 hsw_compute_ips_config(crtc, pipe_config);
5348
Daniel Vetter12030432014-06-25 22:02:00 +03005349 /*
5350 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5351 * old clock survives for now.
5352 */
5353 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005354 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005355
Daniel Vetter877d48d2013-04-19 11:24:43 +02005356 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005357 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005358
Daniel Vettere29c22c2013-02-21 00:00:16 +01005359 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005360}
5361
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005362static int valleyview_get_display_clock_speed(struct drm_device *dev)
5363{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005364 struct drm_i915_private *dev_priv = dev->dev_private;
5365 int vco = valleyview_get_vco(dev_priv);
5366 u32 val;
5367 int divider;
5368
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005369 /* FIXME: Punit isn't quite ready yet */
5370 if (IS_CHERRYVIEW(dev))
5371 return 400000;
5372
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005373 mutex_lock(&dev_priv->dpio_lock);
5374 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5375 mutex_unlock(&dev_priv->dpio_lock);
5376
5377 divider = val & DISPLAY_FREQUENCY_VALUES;
5378
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005379 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5380 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5381 "cdclk change in progress\n");
5382
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005383 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005384}
5385
Jesse Barnese70236a2009-09-21 10:42:27 -07005386static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005387{
Jesse Barnese70236a2009-09-21 10:42:27 -07005388 return 400000;
5389}
Jesse Barnes79e53942008-11-07 14:24:08 -08005390
Jesse Barnese70236a2009-09-21 10:42:27 -07005391static int i915_get_display_clock_speed(struct drm_device *dev)
5392{
5393 return 333000;
5394}
Jesse Barnes79e53942008-11-07 14:24:08 -08005395
Jesse Barnese70236a2009-09-21 10:42:27 -07005396static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5397{
5398 return 200000;
5399}
Jesse Barnes79e53942008-11-07 14:24:08 -08005400
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005401static int pnv_get_display_clock_speed(struct drm_device *dev)
5402{
5403 u16 gcfgc = 0;
5404
5405 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5406
5407 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5408 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5409 return 267000;
5410 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5411 return 333000;
5412 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5413 return 444000;
5414 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5415 return 200000;
5416 default:
5417 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5418 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5419 return 133000;
5420 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5421 return 167000;
5422 }
5423}
5424
Jesse Barnese70236a2009-09-21 10:42:27 -07005425static int i915gm_get_display_clock_speed(struct drm_device *dev)
5426{
5427 u16 gcfgc = 0;
5428
5429 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5430
5431 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005432 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005433 else {
5434 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5435 case GC_DISPLAY_CLOCK_333_MHZ:
5436 return 333000;
5437 default:
5438 case GC_DISPLAY_CLOCK_190_200_MHZ:
5439 return 190000;
5440 }
5441 }
5442}
Jesse Barnes79e53942008-11-07 14:24:08 -08005443
Jesse Barnese70236a2009-09-21 10:42:27 -07005444static int i865_get_display_clock_speed(struct drm_device *dev)
5445{
5446 return 266000;
5447}
5448
5449static int i855_get_display_clock_speed(struct drm_device *dev)
5450{
5451 u16 hpllcc = 0;
5452 /* Assume that the hardware is in the high speed state. This
5453 * should be the default.
5454 */
5455 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5456 case GC_CLOCK_133_200:
5457 case GC_CLOCK_100_200:
5458 return 200000;
5459 case GC_CLOCK_166_250:
5460 return 250000;
5461 case GC_CLOCK_100_133:
5462 return 133000;
5463 }
5464
5465 /* Shouldn't happen */
5466 return 0;
5467}
5468
5469static int i830_get_display_clock_speed(struct drm_device *dev)
5470{
5471 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005472}
5473
Zhenyu Wang2c072452009-06-05 15:38:42 +08005474static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005475intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005476{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005477 while (*num > DATA_LINK_M_N_MASK ||
5478 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005479 *num >>= 1;
5480 *den >>= 1;
5481 }
5482}
5483
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005484static void compute_m_n(unsigned int m, unsigned int n,
5485 uint32_t *ret_m, uint32_t *ret_n)
5486{
5487 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5488 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5489 intel_reduce_m_n_ratio(ret_m, ret_n);
5490}
5491
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005492void
5493intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5494 int pixel_clock, int link_clock,
5495 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005496{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005497 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005498
5499 compute_m_n(bits_per_pixel * pixel_clock,
5500 link_clock * nlanes * 8,
5501 &m_n->gmch_m, &m_n->gmch_n);
5502
5503 compute_m_n(pixel_clock, link_clock,
5504 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005505}
5506
Chris Wilsona7615032011-01-12 17:04:08 +00005507static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5508{
Jani Nikulad330a952014-01-21 11:24:25 +02005509 if (i915.panel_use_ssc >= 0)
5510 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005511 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005512 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005513}
5514
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005515static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5516{
5517 struct drm_device *dev = crtc->dev;
5518 struct drm_i915_private *dev_priv = dev->dev_private;
5519 int refclk;
5520
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005521 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005522 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005523 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005524 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005525 refclk = dev_priv->vbt.lvds_ssc_freq;
5526 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005527 } else if (!IS_GEN2(dev)) {
5528 refclk = 96000;
5529 } else {
5530 refclk = 48000;
5531 }
5532
5533 return refclk;
5534}
5535
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005536static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005537{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005538 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005539}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005540
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005541static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5542{
5543 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005544}
5545
Daniel Vetterf47709a2013-03-28 10:42:02 +01005546static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005547 intel_clock_t *reduced_clock)
5548{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005549 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005550 u32 fp, fp2 = 0;
5551
5552 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005553 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005554 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005555 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005556 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005557 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005558 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005559 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005560 }
5561
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005562 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005563
Daniel Vetterf47709a2013-03-28 10:42:02 +01005564 crtc->lowfreq_avail = false;
5565 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005566 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005567 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005568 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005569 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005570 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005571 }
5572}
5573
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005574static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5575 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005576{
5577 u32 reg_val;
5578
5579 /*
5580 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5581 * and set it to a reasonable value instead.
5582 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005583 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584 reg_val &= 0xffffff00;
5585 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005586 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005587
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005588 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589 reg_val &= 0x8cffffff;
5590 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005591 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005593 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005594 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005597 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005598 reg_val &= 0x00ffffff;
5599 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005600 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005601}
5602
Daniel Vetterb5518422013-05-03 11:49:48 +02005603static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5604 struct intel_link_m_n *m_n)
5605{
5606 struct drm_device *dev = crtc->base.dev;
5607 struct drm_i915_private *dev_priv = dev->dev_private;
5608 int pipe = crtc->pipe;
5609
Daniel Vettere3b95f12013-05-03 11:49:49 +02005610 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5611 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5612 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5613 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005614}
5615
5616static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005617 struct intel_link_m_n *m_n,
5618 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005619{
5620 struct drm_device *dev = crtc->base.dev;
5621 struct drm_i915_private *dev_priv = dev->dev_private;
5622 int pipe = crtc->pipe;
5623 enum transcoder transcoder = crtc->config.cpu_transcoder;
5624
5625 if (INTEL_INFO(dev)->gen >= 5) {
5626 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5627 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5628 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5629 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005630 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5631 * for gen < 8) and if DRRS is supported (to make sure the
5632 * registers are not unnecessarily accessed).
5633 */
5634 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5635 crtc->config.has_drrs) {
5636 I915_WRITE(PIPE_DATA_M2(transcoder),
5637 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5638 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5639 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5640 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5641 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005642 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005643 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5644 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5645 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5646 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005647 }
5648}
5649
Vandana Kannanf769cd22014-08-05 07:51:22 -07005650void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005651{
5652 if (crtc->config.has_pch_encoder)
5653 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5654 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005655 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5656 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005657}
5658
Daniel Vetterf47709a2013-03-28 10:42:02 +01005659static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005660{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005661 u32 dpll, dpll_md;
5662
5663 /*
5664 * Enable DPIO clock input. We should never disable the reference
5665 * clock for pipe B, since VGA hotplug / manual detection depends
5666 * on it.
5667 */
5668 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5669 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5670 /* We should never disable this, set it here for state tracking */
5671 if (crtc->pipe == PIPE_B)
5672 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5673 dpll |= DPLL_VCO_ENABLE;
5674 crtc->config.dpll_hw_state.dpll = dpll;
5675
5676 dpll_md = (crtc->config.pixel_multiplier - 1)
5677 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5678 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5679}
5680
5681static void vlv_prepare_pll(struct intel_crtc *crtc)
5682{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005683 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005684 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005685 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005686 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005687 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005688 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005689
Daniel Vetter09153002012-12-12 14:06:44 +01005690 mutex_lock(&dev_priv->dpio_lock);
5691
Daniel Vetterf47709a2013-03-28 10:42:02 +01005692 bestn = crtc->config.dpll.n;
5693 bestm1 = crtc->config.dpll.m1;
5694 bestm2 = crtc->config.dpll.m2;
5695 bestp1 = crtc->config.dpll.p1;
5696 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005697
Jesse Barnes89b667f2013-04-18 14:51:36 -07005698 /* See eDP HDMI DPIO driver vbios notes doc */
5699
5700 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005701 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005702 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005703
5704 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005705 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005706
5707 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005708 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005709 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005710 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711
5712 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005713 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005714
5715 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005716 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5717 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5718 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005719 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005720
5721 /*
5722 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5723 * but we don't support that).
5724 * Note: don't use the DAC post divider as it seems unstable.
5725 */
5726 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005727 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005728
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005729 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005730 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005731
Jesse Barnes89b667f2013-04-18 14:51:36 -07005732 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005733 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005734 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005735 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005736 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005737 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005738 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005739 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005740 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005741
Jesse Barnes89b667f2013-04-18 14:51:36 -07005742 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5743 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5744 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005745 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005746 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005747 0x0df40000);
5748 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005749 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005750 0x0df70000);
5751 } else { /* HDMI or VGA */
5752 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005753 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005754 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005755 0x0df70000);
5756 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005757 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005758 0x0df40000);
5759 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005760
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005761 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005762 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5763 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5764 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5765 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005766 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005767
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005768 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005769 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005770}
5771
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005772static void chv_update_pll(struct intel_crtc *crtc)
5773{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005774 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5775 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5776 DPLL_VCO_ENABLE;
5777 if (crtc->pipe != PIPE_A)
5778 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5779
5780 crtc->config.dpll_hw_state.dpll_md =
5781 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5782}
5783
5784static void chv_prepare_pll(struct intel_crtc *crtc)
5785{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005786 struct drm_device *dev = crtc->base.dev;
5787 struct drm_i915_private *dev_priv = dev->dev_private;
5788 int pipe = crtc->pipe;
5789 int dpll_reg = DPLL(crtc->pipe);
5790 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005791 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005792 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5793 int refclk;
5794
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005795 bestn = crtc->config.dpll.n;
5796 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5797 bestm1 = crtc->config.dpll.m1;
5798 bestm2 = crtc->config.dpll.m2 >> 22;
5799 bestp1 = crtc->config.dpll.p1;
5800 bestp2 = crtc->config.dpll.p2;
5801
5802 /*
5803 * Enable Refclk and SSC
5804 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005805 I915_WRITE(dpll_reg,
5806 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5807
5808 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005809
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005810 /* p1 and p2 divider */
5811 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5812 5 << DPIO_CHV_S1_DIV_SHIFT |
5813 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5814 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5815 1 << DPIO_CHV_K_DIV_SHIFT);
5816
5817 /* Feedback post-divider - m2 */
5818 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5819
5820 /* Feedback refclk divider - n and m1 */
5821 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5822 DPIO_CHV_M1_DIV_BY_2 |
5823 1 << DPIO_CHV_N_DIV_SHIFT);
5824
5825 /* M2 fraction division */
5826 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5827
5828 /* M2 fraction division enable */
5829 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5830 DPIO_CHV_FRAC_DIV_EN |
5831 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5832
5833 /* Loop filter */
5834 refclk = i9xx_get_refclk(&crtc->base, 0);
5835 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5836 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5837 if (refclk == 100000)
5838 intcoeff = 11;
5839 else if (refclk == 38400)
5840 intcoeff = 10;
5841 else
5842 intcoeff = 9;
5843 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5844 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5845
5846 /* AFC Recal */
5847 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5848 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5849 DPIO_AFC_RECAL);
5850
5851 mutex_unlock(&dev_priv->dpio_lock);
5852}
5853
Daniel Vetterf47709a2013-03-28 10:42:02 +01005854static void i9xx_update_pll(struct intel_crtc *crtc,
5855 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005856 int num_connectors)
5857{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005858 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005859 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005860 u32 dpll;
5861 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005862 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005863
Daniel Vetterf47709a2013-03-28 10:42:02 +01005864 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305865
Daniel Vetterf47709a2013-03-28 10:42:02 +01005866 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5867 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005868
5869 dpll = DPLL_VGA_MODE_DIS;
5870
Daniel Vetterf47709a2013-03-28 10:42:02 +01005871 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005872 dpll |= DPLLB_MODE_LVDS;
5873 else
5874 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005875
Daniel Vetteref1b4602013-06-01 17:17:04 +02005876 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005877 dpll |= (crtc->config.pixel_multiplier - 1)
5878 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005879 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005880
5881 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005882 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005883
Daniel Vetterf47709a2013-03-28 10:42:02 +01005884 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005885 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005886
5887 /* compute bitmask from p1 value */
5888 if (IS_PINEVIEW(dev))
5889 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5890 else {
5891 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5892 if (IS_G4X(dev) && reduced_clock)
5893 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5894 }
5895 switch (clock->p2) {
5896 case 5:
5897 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5898 break;
5899 case 7:
5900 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5901 break;
5902 case 10:
5903 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5904 break;
5905 case 14:
5906 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5907 break;
5908 }
5909 if (INTEL_INFO(dev)->gen >= 4)
5910 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5911
Daniel Vetter09ede542013-04-30 14:01:45 +02005912 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005913 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005914 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005915 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5916 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5917 else
5918 dpll |= PLL_REF_INPUT_DREFCLK;
5919
5920 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005921 crtc->config.dpll_hw_state.dpll = dpll;
5922
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005923 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005924 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5925 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005926 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005927 }
5928}
5929
Daniel Vetterf47709a2013-03-28 10:42:02 +01005930static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005931 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005932 int num_connectors)
5933{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005934 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005936 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005937 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005938
Daniel Vetterf47709a2013-03-28 10:42:02 +01005939 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305940
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005941 dpll = DPLL_VGA_MODE_DIS;
5942
Daniel Vetterf47709a2013-03-28 10:42:02 +01005943 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005944 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5945 } else {
5946 if (clock->p1 == 2)
5947 dpll |= PLL_P1_DIVIDE_BY_TWO;
5948 else
5949 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5950 if (clock->p2 == 4)
5951 dpll |= PLL_P2_DIVIDE_BY_4;
5952 }
5953
Daniel Vetter4a33e482013-07-06 12:52:05 +02005954 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5955 dpll |= DPLL_DVO_2X_MODE;
5956
Daniel Vetterf47709a2013-03-28 10:42:02 +01005957 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005958 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5959 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5960 else
5961 dpll |= PLL_REF_INPUT_DREFCLK;
5962
5963 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005964 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005965}
5966
Daniel Vetter8a654f32013-06-01 17:16:22 +02005967static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005968{
5969 struct drm_device *dev = intel_crtc->base.dev;
5970 struct drm_i915_private *dev_priv = dev->dev_private;
5971 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005972 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005973 struct drm_display_mode *adjusted_mode =
5974 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005975 uint32_t crtc_vtotal, crtc_vblank_end;
5976 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005977
5978 /* We need to be careful not to changed the adjusted mode, for otherwise
5979 * the hw state checker will get angry at the mismatch. */
5980 crtc_vtotal = adjusted_mode->crtc_vtotal;
5981 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005982
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005983 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005984 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005985 crtc_vtotal -= 1;
5986 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005987
5988 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5989 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5990 else
5991 vsyncshift = adjusted_mode->crtc_hsync_start -
5992 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005993 if (vsyncshift < 0)
5994 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005995 }
5996
5997 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005998 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005999
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006000 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006001 (adjusted_mode->crtc_hdisplay - 1) |
6002 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006003 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006004 (adjusted_mode->crtc_hblank_start - 1) |
6005 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006006 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006007 (adjusted_mode->crtc_hsync_start - 1) |
6008 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6009
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006010 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006011 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006012 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006013 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006014 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006015 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006016 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006017 (adjusted_mode->crtc_vsync_start - 1) |
6018 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6019
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006020 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6021 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6022 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6023 * bits. */
6024 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6025 (pipe == PIPE_B || pipe == PIPE_C))
6026 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6027
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006028 /* pipesrc controls the size that is scaled from, which should
6029 * always be the user's requested size.
6030 */
6031 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006032 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6033 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006034}
6035
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006036static void intel_get_pipe_timings(struct intel_crtc *crtc,
6037 struct intel_crtc_config *pipe_config)
6038{
6039 struct drm_device *dev = crtc->base.dev;
6040 struct drm_i915_private *dev_priv = dev->dev_private;
6041 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6042 uint32_t tmp;
6043
6044 tmp = I915_READ(HTOTAL(cpu_transcoder));
6045 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6046 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6047 tmp = I915_READ(HBLANK(cpu_transcoder));
6048 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6049 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6050 tmp = I915_READ(HSYNC(cpu_transcoder));
6051 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6052 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6053
6054 tmp = I915_READ(VTOTAL(cpu_transcoder));
6055 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6056 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6057 tmp = I915_READ(VBLANK(cpu_transcoder));
6058 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6059 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6060 tmp = I915_READ(VSYNC(cpu_transcoder));
6061 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6062 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6063
6064 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6065 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6066 pipe_config->adjusted_mode.crtc_vtotal += 1;
6067 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6068 }
6069
6070 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006071 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6072 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6073
6074 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6075 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006076}
6077
Daniel Vetterf6a83282014-02-11 15:28:57 -08006078void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6079 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006080{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006081 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6082 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6083 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6084 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006085
Daniel Vetterf6a83282014-02-11 15:28:57 -08006086 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6087 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6088 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6089 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006090
Daniel Vetterf6a83282014-02-11 15:28:57 -08006091 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006092
Daniel Vetterf6a83282014-02-11 15:28:57 -08006093 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6094 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006095}
6096
Daniel Vetter84b046f2013-02-19 18:48:54 +01006097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6098{
6099 struct drm_device *dev = intel_crtc->base.dev;
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 uint32_t pipeconf;
6102
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006103 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006104
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006105 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6106 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6107 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006108
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006109 if (intel_crtc->config.double_wide)
6110 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006111
Daniel Vetterff9ce462013-04-24 14:57:17 +02006112 /* only g4x and later have fancy bpc/dither controls */
6113 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006114 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6115 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6116 pipeconf |= PIPECONF_DITHER_EN |
6117 PIPECONF_DITHER_TYPE_SP;
6118
6119 switch (intel_crtc->config.pipe_bpp) {
6120 case 18:
6121 pipeconf |= PIPECONF_6BPC;
6122 break;
6123 case 24:
6124 pipeconf |= PIPECONF_8BPC;
6125 break;
6126 case 30:
6127 pipeconf |= PIPECONF_10BPC;
6128 break;
6129 default:
6130 /* Case prevented by intel_choose_pipe_bpp_dither. */
6131 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006132 }
6133 }
6134
6135 if (HAS_PIPE_CXSR(dev)) {
6136 if (intel_crtc->lowfreq_avail) {
6137 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6138 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6139 } else {
6140 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006141 }
6142 }
6143
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006144 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6145 if (INTEL_INFO(dev)->gen < 4 ||
6146 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6147 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6148 else
6149 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6150 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006151 pipeconf |= PIPECONF_PROGRESSIVE;
6152
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006153 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6154 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006155
Daniel Vetter84b046f2013-02-19 18:48:54 +01006156 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6157 POSTING_READ(PIPECONF(intel_crtc->pipe));
6158}
6159
Eric Anholtf564048e2011-03-30 13:01:02 -07006160static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006161 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006162 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006163{
6164 struct drm_device *dev = crtc->dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006167 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006168 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006169 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006170 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006171 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006172 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006173
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006174 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006175 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006176 case INTEL_OUTPUT_LVDS:
6177 is_lvds = true;
6178 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006179 case INTEL_OUTPUT_DSI:
6180 is_dsi = true;
6181 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006182 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006183
Eric Anholtc751ce42010-03-25 11:48:48 -07006184 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006185 }
6186
Jani Nikulaf2335332013-09-13 11:03:09 +03006187 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006188 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006189
Jani Nikulaf2335332013-09-13 11:03:09 +03006190 if (!intel_crtc->config.clock_set) {
6191 refclk = i9xx_get_refclk(crtc, num_connectors);
6192
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006193 /*
6194 * Returns a set of divisors for the desired target clock with
6195 * the given refclk, or FALSE. The returned values represent
6196 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6197 * 2) / p1 / p2.
6198 */
6199 limit = intel_limit(crtc, refclk);
6200 ok = dev_priv->display.find_dpll(limit, crtc,
6201 intel_crtc->config.port_clock,
6202 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006203 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006204 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6205 return -EINVAL;
6206 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006207
Jani Nikulaf2335332013-09-13 11:03:09 +03006208 if (is_lvds && dev_priv->lvds_downclock_avail) {
6209 /*
6210 * Ensure we match the reduced clock's P to the target
6211 * clock. If the clocks don't match, we can't switch
6212 * the display clock by using the FP0/FP1. In such case
6213 * we will disable the LVDS downclock feature.
6214 */
6215 has_reduced_clock =
6216 dev_priv->display.find_dpll(limit, crtc,
6217 dev_priv->lvds_downclock,
6218 refclk, &clock,
6219 &reduced_clock);
6220 }
6221 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006222 intel_crtc->config.dpll.n = clock.n;
6223 intel_crtc->config.dpll.m1 = clock.m1;
6224 intel_crtc->config.dpll.m2 = clock.m2;
6225 intel_crtc->config.dpll.p1 = clock.p1;
6226 intel_crtc->config.dpll.p2 = clock.p2;
6227 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006228
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006229 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006230 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306231 has_reduced_clock ? &reduced_clock : NULL,
6232 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006233 } else if (IS_CHERRYVIEW(dev)) {
6234 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006235 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006236 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006237 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006238 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006239 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006240 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006241 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006242
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006243 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006244}
6245
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006246static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6247 struct intel_crtc_config *pipe_config)
6248{
6249 struct drm_device *dev = crtc->base.dev;
6250 struct drm_i915_private *dev_priv = dev->dev_private;
6251 uint32_t tmp;
6252
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006253 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6254 return;
6255
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006256 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006257 if (!(tmp & PFIT_ENABLE))
6258 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006259
Daniel Vetter06922822013-07-11 13:35:40 +02006260 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006261 if (INTEL_INFO(dev)->gen < 4) {
6262 if (crtc->pipe != PIPE_B)
6263 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006264 } else {
6265 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6266 return;
6267 }
6268
Daniel Vetter06922822013-07-11 13:35:40 +02006269 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006270 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6271 if (INTEL_INFO(dev)->gen < 5)
6272 pipe_config->gmch_pfit.lvds_border_bits =
6273 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6274}
6275
Jesse Barnesacbec812013-09-20 11:29:32 -07006276static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6277 struct intel_crtc_config *pipe_config)
6278{
6279 struct drm_device *dev = crtc->base.dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 int pipe = pipe_config->cpu_transcoder;
6282 intel_clock_t clock;
6283 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006284 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006285
Shobhit Kumarf573de52014-07-30 20:32:37 +05306286 /* In case of MIPI DPLL will not even be used */
6287 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6288 return;
6289
Jesse Barnesacbec812013-09-20 11:29:32 -07006290 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006291 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006292 mutex_unlock(&dev_priv->dpio_lock);
6293
6294 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6295 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6296 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6297 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6298 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6299
Ville Syrjäläf6466282013-10-14 14:50:31 +03006300 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006301
Ville Syrjäläf6466282013-10-14 14:50:31 +03006302 /* clock.dot is the fast clock */
6303 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006304}
6305
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006306static void i9xx_get_plane_config(struct intel_crtc *crtc,
6307 struct intel_plane_config *plane_config)
6308{
6309 struct drm_device *dev = crtc->base.dev;
6310 struct drm_i915_private *dev_priv = dev->dev_private;
6311 u32 val, base, offset;
6312 int pipe = crtc->pipe, plane = crtc->plane;
6313 int fourcc, pixel_format;
6314 int aligned_height;
6315
Dave Airlie66e514c2014-04-03 07:51:54 +10006316 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6317 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006318 DRM_DEBUG_KMS("failed to alloc fb\n");
6319 return;
6320 }
6321
6322 val = I915_READ(DSPCNTR(plane));
6323
6324 if (INTEL_INFO(dev)->gen >= 4)
6325 if (val & DISPPLANE_TILED)
6326 plane_config->tiled = true;
6327
6328 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6329 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006330 crtc->base.primary->fb->pixel_format = fourcc;
6331 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006332 drm_format_plane_cpp(fourcc, 0) * 8;
6333
6334 if (INTEL_INFO(dev)->gen >= 4) {
6335 if (plane_config->tiled)
6336 offset = I915_READ(DSPTILEOFF(plane));
6337 else
6338 offset = I915_READ(DSPLINOFF(plane));
6339 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6340 } else {
6341 base = I915_READ(DSPADDR(plane));
6342 }
6343 plane_config->base = base;
6344
6345 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006346 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6347 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006348
6349 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006350 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006351
Dave Airlie66e514c2014-04-03 07:51:54 +10006352 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006353 plane_config->tiled);
6354
Fabian Frederick1267a262014-07-01 20:39:41 +02006355 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6356 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006357
6358 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006359 pipe, plane, crtc->base.primary->fb->width,
6360 crtc->base.primary->fb->height,
6361 crtc->base.primary->fb->bits_per_pixel, base,
6362 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006363 plane_config->size);
6364
6365}
6366
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006367static void chv_crtc_clock_get(struct intel_crtc *crtc,
6368 struct intel_crtc_config *pipe_config)
6369{
6370 struct drm_device *dev = crtc->base.dev;
6371 struct drm_i915_private *dev_priv = dev->dev_private;
6372 int pipe = pipe_config->cpu_transcoder;
6373 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6374 intel_clock_t clock;
6375 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6376 int refclk = 100000;
6377
6378 mutex_lock(&dev_priv->dpio_lock);
6379 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6380 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6381 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6382 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6383 mutex_unlock(&dev_priv->dpio_lock);
6384
6385 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6386 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6387 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6388 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6389 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6390
6391 chv_clock(refclk, &clock);
6392
6393 /* clock.dot is the fast clock */
6394 pipe_config->port_clock = clock.dot / 5;
6395}
6396
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006397static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6398 struct intel_crtc_config *pipe_config)
6399{
6400 struct drm_device *dev = crtc->base.dev;
6401 struct drm_i915_private *dev_priv = dev->dev_private;
6402 uint32_t tmp;
6403
Imre Deakb5482bd2014-03-05 16:20:55 +02006404 if (!intel_display_power_enabled(dev_priv,
6405 POWER_DOMAIN_PIPE(crtc->pipe)))
6406 return false;
6407
Daniel Vettere143a212013-07-04 12:01:15 +02006408 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006409 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006410
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006411 tmp = I915_READ(PIPECONF(crtc->pipe));
6412 if (!(tmp & PIPECONF_ENABLE))
6413 return false;
6414
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006415 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6416 switch (tmp & PIPECONF_BPC_MASK) {
6417 case PIPECONF_6BPC:
6418 pipe_config->pipe_bpp = 18;
6419 break;
6420 case PIPECONF_8BPC:
6421 pipe_config->pipe_bpp = 24;
6422 break;
6423 case PIPECONF_10BPC:
6424 pipe_config->pipe_bpp = 30;
6425 break;
6426 default:
6427 break;
6428 }
6429 }
6430
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006431 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6432 pipe_config->limited_color_range = true;
6433
Ville Syrjälä282740f2013-09-04 18:30:03 +03006434 if (INTEL_INFO(dev)->gen < 4)
6435 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6436
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006437 intel_get_pipe_timings(crtc, pipe_config);
6438
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006439 i9xx_get_pfit_config(crtc, pipe_config);
6440
Daniel Vetter6c49f242013-06-06 12:45:25 +02006441 if (INTEL_INFO(dev)->gen >= 4) {
6442 tmp = I915_READ(DPLL_MD(crtc->pipe));
6443 pipe_config->pixel_multiplier =
6444 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6445 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006446 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006447 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6448 tmp = I915_READ(DPLL(crtc->pipe));
6449 pipe_config->pixel_multiplier =
6450 ((tmp & SDVO_MULTIPLIER_MASK)
6451 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6452 } else {
6453 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6454 * port and will be fixed up in the encoder->get_config
6455 * function. */
6456 pipe_config->pixel_multiplier = 1;
6457 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006458 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6459 if (!IS_VALLEYVIEW(dev)) {
6460 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6461 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006462 } else {
6463 /* Mask out read-only status bits. */
6464 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6465 DPLL_PORTC_READY_MASK |
6466 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006467 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006468
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006469 if (IS_CHERRYVIEW(dev))
6470 chv_crtc_clock_get(crtc, pipe_config);
6471 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006472 vlv_crtc_clock_get(crtc, pipe_config);
6473 else
6474 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006475
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006476 return true;
6477}
6478
Paulo Zanonidde86e22012-12-01 12:04:25 -02006479static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006480{
6481 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006482 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006483 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006484 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006485 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006486 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006487 bool has_ck505 = false;
6488 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006489
6490 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006491 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006492 switch (encoder->type) {
6493 case INTEL_OUTPUT_LVDS:
6494 has_panel = true;
6495 has_lvds = true;
6496 break;
6497 case INTEL_OUTPUT_EDP:
6498 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006499 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006500 has_cpu_edp = true;
6501 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006502 }
6503 }
6504
Keith Packard99eb6a02011-09-26 14:29:12 -07006505 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006506 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006507 can_ssc = has_ck505;
6508 } else {
6509 has_ck505 = false;
6510 can_ssc = true;
6511 }
6512
Imre Deak2de69052013-05-08 13:14:04 +03006513 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6514 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006515
6516 /* Ironlake: try to setup display ref clock before DPLL
6517 * enabling. This is only under driver's control after
6518 * PCH B stepping, previous chipset stepping should be
6519 * ignoring this setting.
6520 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006521 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006522
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006523 /* As we must carefully and slowly disable/enable each source in turn,
6524 * compute the final state we want first and check if we need to
6525 * make any changes at all.
6526 */
6527 final = val;
6528 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006529 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006530 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006531 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006532 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6533
6534 final &= ~DREF_SSC_SOURCE_MASK;
6535 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6536 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006537
Keith Packard199e5d72011-09-22 12:01:57 -07006538 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006539 final |= DREF_SSC_SOURCE_ENABLE;
6540
6541 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6542 final |= DREF_SSC1_ENABLE;
6543
6544 if (has_cpu_edp) {
6545 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6546 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6547 else
6548 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6549 } else
6550 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6551 } else {
6552 final |= DREF_SSC_SOURCE_DISABLE;
6553 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6554 }
6555
6556 if (final == val)
6557 return;
6558
6559 /* Always enable nonspread source */
6560 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6561
6562 if (has_ck505)
6563 val |= DREF_NONSPREAD_CK505_ENABLE;
6564 else
6565 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6566
6567 if (has_panel) {
6568 val &= ~DREF_SSC_SOURCE_MASK;
6569 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006570
Keith Packard199e5d72011-09-22 12:01:57 -07006571 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006572 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006573 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006574 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006575 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006576 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006577
6578 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006579 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006580 POSTING_READ(PCH_DREF_CONTROL);
6581 udelay(200);
6582
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006583 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006584
6585 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006586 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006587 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006588 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006589 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006590 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006591 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006592 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006593 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006594
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006595 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006596 POSTING_READ(PCH_DREF_CONTROL);
6597 udelay(200);
6598 } else {
6599 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6600
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006601 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006602
6603 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006604 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006605
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006606 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006607 POSTING_READ(PCH_DREF_CONTROL);
6608 udelay(200);
6609
6610 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006611 val &= ~DREF_SSC_SOURCE_MASK;
6612 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006613
6614 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006615 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006616
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006617 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006618 POSTING_READ(PCH_DREF_CONTROL);
6619 udelay(200);
6620 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006621
6622 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006623}
6624
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006625static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006626{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006627 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006628
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006629 tmp = I915_READ(SOUTH_CHICKEN2);
6630 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6631 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006632
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006633 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6634 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6635 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006636
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006637 tmp = I915_READ(SOUTH_CHICKEN2);
6638 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6639 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006640
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006641 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6642 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6643 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006644}
6645
6646/* WaMPhyProgramming:hsw */
6647static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6648{
6649 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006650
6651 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6652 tmp &= ~(0xFF << 24);
6653 tmp |= (0x12 << 24);
6654 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6655
Paulo Zanonidde86e22012-12-01 12:04:25 -02006656 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6657 tmp |= (1 << 11);
6658 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6659
6660 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6661 tmp |= (1 << 11);
6662 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6663
Paulo Zanonidde86e22012-12-01 12:04:25 -02006664 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6665 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6666 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6667
6668 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6669 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6670 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6671
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006672 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6673 tmp &= ~(7 << 13);
6674 tmp |= (5 << 13);
6675 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006676
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006677 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6678 tmp &= ~(7 << 13);
6679 tmp |= (5 << 13);
6680 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006681
6682 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6683 tmp &= ~0xFF;
6684 tmp |= 0x1C;
6685 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6686
6687 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6688 tmp &= ~0xFF;
6689 tmp |= 0x1C;
6690 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6691
6692 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6693 tmp &= ~(0xFF << 16);
6694 tmp |= (0x1C << 16);
6695 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6696
6697 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6698 tmp &= ~(0xFF << 16);
6699 tmp |= (0x1C << 16);
6700 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6701
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006702 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6703 tmp |= (1 << 27);
6704 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006705
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006706 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6707 tmp |= (1 << 27);
6708 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006709
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006710 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6711 tmp &= ~(0xF << 28);
6712 tmp |= (4 << 28);
6713 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006714
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006715 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6716 tmp &= ~(0xF << 28);
6717 tmp |= (4 << 28);
6718 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006719}
6720
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006721/* Implements 3 different sequences from BSpec chapter "Display iCLK
6722 * Programming" based on the parameters passed:
6723 * - Sequence to enable CLKOUT_DP
6724 * - Sequence to enable CLKOUT_DP without spread
6725 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6726 */
6727static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6728 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006729{
6730 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006731 uint32_t reg, tmp;
6732
6733 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6734 with_spread = true;
6735 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6736 with_fdi, "LP PCH doesn't have FDI\n"))
6737 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006738
6739 mutex_lock(&dev_priv->dpio_lock);
6740
6741 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6742 tmp &= ~SBI_SSCCTL_DISABLE;
6743 tmp |= SBI_SSCCTL_PATHALT;
6744 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6745
6746 udelay(24);
6747
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006748 if (with_spread) {
6749 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6750 tmp &= ~SBI_SSCCTL_PATHALT;
6751 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006752
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006753 if (with_fdi) {
6754 lpt_reset_fdi_mphy(dev_priv);
6755 lpt_program_fdi_mphy(dev_priv);
6756 }
6757 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006758
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006759 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6760 SBI_GEN0 : SBI_DBUFF0;
6761 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6762 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6763 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006764
6765 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006766}
6767
Paulo Zanoni47701c32013-07-23 11:19:25 -03006768/* Sequence to disable CLKOUT_DP */
6769static void lpt_disable_clkout_dp(struct drm_device *dev)
6770{
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772 uint32_t reg, tmp;
6773
6774 mutex_lock(&dev_priv->dpio_lock);
6775
6776 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6777 SBI_GEN0 : SBI_DBUFF0;
6778 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6779 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6780 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6781
6782 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6783 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6784 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6785 tmp |= SBI_SSCCTL_PATHALT;
6786 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6787 udelay(32);
6788 }
6789 tmp |= SBI_SSCCTL_DISABLE;
6790 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6791 }
6792
6793 mutex_unlock(&dev_priv->dpio_lock);
6794}
6795
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006796static void lpt_init_pch_refclk(struct drm_device *dev)
6797{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006798 struct intel_encoder *encoder;
6799 bool has_vga = false;
6800
Damien Lespiaub2784e12014-08-05 11:29:37 +01006801 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006802 switch (encoder->type) {
6803 case INTEL_OUTPUT_ANALOG:
6804 has_vga = true;
6805 break;
6806 }
6807 }
6808
Paulo Zanoni47701c32013-07-23 11:19:25 -03006809 if (has_vga)
6810 lpt_enable_clkout_dp(dev, true, true);
6811 else
6812 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006813}
6814
Paulo Zanonidde86e22012-12-01 12:04:25 -02006815/*
6816 * Initialize reference clocks when the driver loads
6817 */
6818void intel_init_pch_refclk(struct drm_device *dev)
6819{
6820 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6821 ironlake_init_pch_refclk(dev);
6822 else if (HAS_PCH_LPT(dev))
6823 lpt_init_pch_refclk(dev);
6824}
6825
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006826static int ironlake_get_refclk(struct drm_crtc *crtc)
6827{
6828 struct drm_device *dev = crtc->dev;
6829 struct drm_i915_private *dev_priv = dev->dev_private;
6830 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006831 int num_connectors = 0;
6832 bool is_lvds = false;
6833
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006834 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006835 switch (encoder->type) {
6836 case INTEL_OUTPUT_LVDS:
6837 is_lvds = true;
6838 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006839 }
6840 num_connectors++;
6841 }
6842
6843 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006844 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006845 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006846 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006847 }
6848
6849 return 120000;
6850}
6851
Daniel Vetter6ff93602013-04-19 11:24:36 +02006852static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006853{
6854 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6856 int pipe = intel_crtc->pipe;
6857 uint32_t val;
6858
Daniel Vetter78114072013-06-13 00:54:57 +02006859 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006860
Daniel Vetter965e0c42013-03-27 00:44:57 +01006861 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006862 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006863 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006864 break;
6865 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006866 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006867 break;
6868 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006869 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006870 break;
6871 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006872 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006873 break;
6874 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006875 /* Case prevented by intel_choose_pipe_bpp_dither. */
6876 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006877 }
6878
Daniel Vetterd8b32242013-04-25 17:54:44 +02006879 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006880 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6881
Daniel Vetter6ff93602013-04-19 11:24:36 +02006882 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006883 val |= PIPECONF_INTERLACED_ILK;
6884 else
6885 val |= PIPECONF_PROGRESSIVE;
6886
Daniel Vetter50f3b012013-03-27 00:44:56 +01006887 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006888 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006889
Paulo Zanonic8203562012-09-12 10:06:29 -03006890 I915_WRITE(PIPECONF(pipe), val);
6891 POSTING_READ(PIPECONF(pipe));
6892}
6893
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006894/*
6895 * Set up the pipe CSC unit.
6896 *
6897 * Currently only full range RGB to limited range RGB conversion
6898 * is supported, but eventually this should handle various
6899 * RGB<->YCbCr scenarios as well.
6900 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006901static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006902{
6903 struct drm_device *dev = crtc->dev;
6904 struct drm_i915_private *dev_priv = dev->dev_private;
6905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6906 int pipe = intel_crtc->pipe;
6907 uint16_t coeff = 0x7800; /* 1.0 */
6908
6909 /*
6910 * TODO: Check what kind of values actually come out of the pipe
6911 * with these coeff/postoff values and adjust to get the best
6912 * accuracy. Perhaps we even need to take the bpc value into
6913 * consideration.
6914 */
6915
Daniel Vetter50f3b012013-03-27 00:44:56 +01006916 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006917 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6918
6919 /*
6920 * GY/GU and RY/RU should be the other way around according
6921 * to BSpec, but reality doesn't agree. Just set them up in
6922 * a way that results in the correct picture.
6923 */
6924 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6925 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6926
6927 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6928 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6929
6930 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6931 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6932
6933 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6934 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6935 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6936
6937 if (INTEL_INFO(dev)->gen > 6) {
6938 uint16_t postoff = 0;
6939
Daniel Vetter50f3b012013-03-27 00:44:56 +01006940 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006941 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006942
6943 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6944 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6945 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6946
6947 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6948 } else {
6949 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6950
Daniel Vetter50f3b012013-03-27 00:44:56 +01006951 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006952 mode |= CSC_BLACK_SCREEN_OFFSET;
6953
6954 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6955 }
6956}
6957
Daniel Vetter6ff93602013-04-19 11:24:36 +02006958static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006959{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006960 struct drm_device *dev = crtc->dev;
6961 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006963 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006964 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006965 uint32_t val;
6966
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006967 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006968
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006969 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006970 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6971
Daniel Vetter6ff93602013-04-19 11:24:36 +02006972 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006973 val |= PIPECONF_INTERLACED_ILK;
6974 else
6975 val |= PIPECONF_PROGRESSIVE;
6976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006977 I915_WRITE(PIPECONF(cpu_transcoder), val);
6978 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006979
6980 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6981 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006982
6983 if (IS_BROADWELL(dev)) {
6984 val = 0;
6985
6986 switch (intel_crtc->config.pipe_bpp) {
6987 case 18:
6988 val |= PIPEMISC_DITHER_6_BPC;
6989 break;
6990 case 24:
6991 val |= PIPEMISC_DITHER_8_BPC;
6992 break;
6993 case 30:
6994 val |= PIPEMISC_DITHER_10_BPC;
6995 break;
6996 case 36:
6997 val |= PIPEMISC_DITHER_12_BPC;
6998 break;
6999 default:
7000 /* Case prevented by pipe_config_set_bpp. */
7001 BUG();
7002 }
7003
7004 if (intel_crtc->config.dither)
7005 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7006
7007 I915_WRITE(PIPEMISC(pipe), val);
7008 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007009}
7010
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007011static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007012 intel_clock_t *clock,
7013 bool *has_reduced_clock,
7014 intel_clock_t *reduced_clock)
7015{
7016 struct drm_device *dev = crtc->dev;
7017 struct drm_i915_private *dev_priv = dev->dev_private;
7018 struct intel_encoder *intel_encoder;
7019 int refclk;
7020 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007021 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007022
7023 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7024 switch (intel_encoder->type) {
7025 case INTEL_OUTPUT_LVDS:
7026 is_lvds = true;
7027 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007028 }
7029 }
7030
7031 refclk = ironlake_get_refclk(crtc);
7032
7033 /*
7034 * Returns a set of divisors for the desired target clock with the given
7035 * refclk, or FALSE. The returned values represent the clock equation:
7036 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7037 */
7038 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007039 ret = dev_priv->display.find_dpll(limit, crtc,
7040 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007041 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007042 if (!ret)
7043 return false;
7044
7045 if (is_lvds && dev_priv->lvds_downclock_avail) {
7046 /*
7047 * Ensure we match the reduced clock's P to the target clock.
7048 * If the clocks don't match, we can't switch the display clock
7049 * by using the FP0/FP1. In such case we will disable the LVDS
7050 * downclock feature.
7051 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007052 *has_reduced_clock =
7053 dev_priv->display.find_dpll(limit, crtc,
7054 dev_priv->lvds_downclock,
7055 refclk, clock,
7056 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007057 }
7058
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007059 return true;
7060}
7061
Paulo Zanonid4b19312012-11-29 11:29:32 -02007062int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7063{
7064 /*
7065 * Account for spread spectrum to avoid
7066 * oversubscribing the link. Max center spread
7067 * is 2.5%; use 5% for safety's sake.
7068 */
7069 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007070 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007071}
7072
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007073static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007074{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007075 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007076}
7077
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007078static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007079 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007080 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007081{
7082 struct drm_crtc *crtc = &intel_crtc->base;
7083 struct drm_device *dev = crtc->dev;
7084 struct drm_i915_private *dev_priv = dev->dev_private;
7085 struct intel_encoder *intel_encoder;
7086 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007087 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007088 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007089
7090 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7091 switch (intel_encoder->type) {
7092 case INTEL_OUTPUT_LVDS:
7093 is_lvds = true;
7094 break;
7095 case INTEL_OUTPUT_SDVO:
7096 case INTEL_OUTPUT_HDMI:
7097 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007098 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007099 }
7100
7101 num_connectors++;
7102 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007103
Chris Wilsonc1858122010-12-03 21:35:48 +00007104 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007105 factor = 21;
7106 if (is_lvds) {
7107 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007108 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007109 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007110 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007111 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007112 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007113
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007114 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007115 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007116
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007117 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7118 *fp2 |= FP_CB_TUNE;
7119
Chris Wilson5eddb702010-09-11 13:48:45 +01007120 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007121
Eric Anholta07d6782011-03-30 13:01:08 -07007122 if (is_lvds)
7123 dpll |= DPLLB_MODE_LVDS;
7124 else
7125 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007126
Daniel Vetteref1b4602013-06-01 17:17:04 +02007127 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7128 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007129
7130 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007131 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007132 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007133 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007134
Eric Anholta07d6782011-03-30 13:01:08 -07007135 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007136 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007137 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007138 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007139
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007140 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007141 case 5:
7142 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7143 break;
7144 case 7:
7145 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7146 break;
7147 case 10:
7148 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7149 break;
7150 case 14:
7151 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7152 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007153 }
7154
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007155 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007156 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007157 else
7158 dpll |= PLL_REF_INPUT_DREFCLK;
7159
Daniel Vetter959e16d2013-06-05 13:34:21 +02007160 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007161}
7162
Jesse Barnes79e53942008-11-07 14:24:08 -08007163static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007164 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007165 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007166{
7167 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007169 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007170 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007171 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007172 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007173 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007174 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007175 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007176
7177 for_each_encoder_on_crtc(dev, crtc, encoder) {
7178 switch (encoder->type) {
7179 case INTEL_OUTPUT_LVDS:
7180 is_lvds = true;
7181 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007182 }
7183
7184 num_connectors++;
7185 }
7186
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007187 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7188 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7189
Daniel Vetterff9a6752013-06-01 17:16:21 +02007190 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007191 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007192 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007193 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7194 return -EINVAL;
7195 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007196 /* Compat-code for transition, will disappear. */
7197 if (!intel_crtc->config.clock_set) {
7198 intel_crtc->config.dpll.n = clock.n;
7199 intel_crtc->config.dpll.m1 = clock.m1;
7200 intel_crtc->config.dpll.m2 = clock.m2;
7201 intel_crtc->config.dpll.p1 = clock.p1;
7202 intel_crtc->config.dpll.p2 = clock.p2;
7203 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007204
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007205 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007206 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007207 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007208 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007209 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007210
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007211 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007212 &fp, &reduced_clock,
7213 has_reduced_clock ? &fp2 : NULL);
7214
Daniel Vetter959e16d2013-06-05 13:34:21 +02007215 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007216 intel_crtc->config.dpll_hw_state.fp0 = fp;
7217 if (has_reduced_clock)
7218 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7219 else
7220 intel_crtc->config.dpll_hw_state.fp1 = fp;
7221
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007222 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007223 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007224 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007225 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007226 return -EINVAL;
7227 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007228 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007229 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007230
Jani Nikulad330a952014-01-21 11:24:25 +02007231 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007232 intel_crtc->lowfreq_avail = true;
7233 else
7234 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007235
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007236 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007237}
7238
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007239static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7240 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007241{
7242 struct drm_device *dev = crtc->base.dev;
7243 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007244 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007245
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007246 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7247 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7248 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7249 & ~TU_SIZE_MASK;
7250 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7251 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7252 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7253}
7254
7255static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7256 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007257 struct intel_link_m_n *m_n,
7258 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007259{
7260 struct drm_device *dev = crtc->base.dev;
7261 struct drm_i915_private *dev_priv = dev->dev_private;
7262 enum pipe pipe = crtc->pipe;
7263
7264 if (INTEL_INFO(dev)->gen >= 5) {
7265 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7266 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7267 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7268 & ~TU_SIZE_MASK;
7269 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7270 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7271 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007272 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7273 * gen < 8) and if DRRS is supported (to make sure the
7274 * registers are not unnecessarily read).
7275 */
7276 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7277 crtc->config.has_drrs) {
7278 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7279 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7280 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7281 & ~TU_SIZE_MASK;
7282 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7283 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7284 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7285 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007286 } else {
7287 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7288 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7289 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7290 & ~TU_SIZE_MASK;
7291 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7292 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7293 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7294 }
7295}
7296
7297void intel_dp_get_m_n(struct intel_crtc *crtc,
7298 struct intel_crtc_config *pipe_config)
7299{
7300 if (crtc->config.has_pch_encoder)
7301 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7302 else
7303 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007304 &pipe_config->dp_m_n,
7305 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007306}
7307
Daniel Vetter72419202013-04-04 13:28:53 +02007308static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7309 struct intel_crtc_config *pipe_config)
7310{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007311 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007312 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007313}
7314
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007315static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7316 struct intel_crtc_config *pipe_config)
7317{
7318 struct drm_device *dev = crtc->base.dev;
7319 struct drm_i915_private *dev_priv = dev->dev_private;
7320 uint32_t tmp;
7321
7322 tmp = I915_READ(PF_CTL(crtc->pipe));
7323
7324 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007325 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007326 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7327 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007328
7329 /* We currently do not free assignements of panel fitters on
7330 * ivb/hsw (since we don't use the higher upscaling modes which
7331 * differentiates them) so just WARN about this case for now. */
7332 if (IS_GEN7(dev)) {
7333 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7334 PF_PIPE_SEL_IVB(crtc->pipe));
7335 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007336 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007337}
7338
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007339static void ironlake_get_plane_config(struct intel_crtc *crtc,
7340 struct intel_plane_config *plane_config)
7341{
7342 struct drm_device *dev = crtc->base.dev;
7343 struct drm_i915_private *dev_priv = dev->dev_private;
7344 u32 val, base, offset;
7345 int pipe = crtc->pipe, plane = crtc->plane;
7346 int fourcc, pixel_format;
7347 int aligned_height;
7348
Dave Airlie66e514c2014-04-03 07:51:54 +10007349 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7350 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007351 DRM_DEBUG_KMS("failed to alloc fb\n");
7352 return;
7353 }
7354
7355 val = I915_READ(DSPCNTR(plane));
7356
7357 if (INTEL_INFO(dev)->gen >= 4)
7358 if (val & DISPPLANE_TILED)
7359 plane_config->tiled = true;
7360
7361 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7362 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007363 crtc->base.primary->fb->pixel_format = fourcc;
7364 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007365 drm_format_plane_cpp(fourcc, 0) * 8;
7366
7367 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7368 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7369 offset = I915_READ(DSPOFFSET(plane));
7370 } else {
7371 if (plane_config->tiled)
7372 offset = I915_READ(DSPTILEOFF(plane));
7373 else
7374 offset = I915_READ(DSPLINOFF(plane));
7375 }
7376 plane_config->base = base;
7377
7378 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007379 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7380 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007381
7382 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007383 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007384
Dave Airlie66e514c2014-04-03 07:51:54 +10007385 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007386 plane_config->tiled);
7387
Fabian Frederick1267a262014-07-01 20:39:41 +02007388 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7389 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007390
7391 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007392 pipe, plane, crtc->base.primary->fb->width,
7393 crtc->base.primary->fb->height,
7394 crtc->base.primary->fb->bits_per_pixel, base,
7395 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007396 plane_config->size);
7397}
7398
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007399static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7400 struct intel_crtc_config *pipe_config)
7401{
7402 struct drm_device *dev = crtc->base.dev;
7403 struct drm_i915_private *dev_priv = dev->dev_private;
7404 uint32_t tmp;
7405
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007406 if (!intel_display_power_enabled(dev_priv,
7407 POWER_DOMAIN_PIPE(crtc->pipe)))
7408 return false;
7409
Daniel Vettere143a212013-07-04 12:01:15 +02007410 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007411 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007412
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007413 tmp = I915_READ(PIPECONF(crtc->pipe));
7414 if (!(tmp & PIPECONF_ENABLE))
7415 return false;
7416
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007417 switch (tmp & PIPECONF_BPC_MASK) {
7418 case PIPECONF_6BPC:
7419 pipe_config->pipe_bpp = 18;
7420 break;
7421 case PIPECONF_8BPC:
7422 pipe_config->pipe_bpp = 24;
7423 break;
7424 case PIPECONF_10BPC:
7425 pipe_config->pipe_bpp = 30;
7426 break;
7427 case PIPECONF_12BPC:
7428 pipe_config->pipe_bpp = 36;
7429 break;
7430 default:
7431 break;
7432 }
7433
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007434 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7435 pipe_config->limited_color_range = true;
7436
Daniel Vetterab9412b2013-05-03 11:49:46 +02007437 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007438 struct intel_shared_dpll *pll;
7439
Daniel Vetter88adfff2013-03-28 10:42:01 +01007440 pipe_config->has_pch_encoder = true;
7441
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007442 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7443 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7444 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007445
7446 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007447
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007448 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007449 pipe_config->shared_dpll =
7450 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007451 } else {
7452 tmp = I915_READ(PCH_DPLL_SEL);
7453 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7454 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7455 else
7456 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7457 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007458
7459 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7460
7461 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7462 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007463
7464 tmp = pipe_config->dpll_hw_state.dpll;
7465 pipe_config->pixel_multiplier =
7466 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7467 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007468
7469 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007470 } else {
7471 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007472 }
7473
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007474 intel_get_pipe_timings(crtc, pipe_config);
7475
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007476 ironlake_get_pfit_config(crtc, pipe_config);
7477
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007478 return true;
7479}
7480
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007481static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7482{
7483 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007484 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007485
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007486 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007487 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007488 pipe_name(crtc->pipe));
7489
7490 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007491 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7492 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7493 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007494 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7495 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7496 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007497 if (IS_HASWELL(dev))
7498 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7499 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007500 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7501 "PCH PWM1 enabled\n");
7502 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7503 "Utility pin enabled\n");
7504 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7505
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007506 /*
7507 * In theory we can still leave IRQs enabled, as long as only the HPD
7508 * interrupts remain enabled. We used to check for that, but since it's
7509 * gen-specific and since we only disable LCPLL after we fully disable
7510 * the interrupts, the check below should be enough.
7511 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007512 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007513}
7514
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007515static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7516{
7517 struct drm_device *dev = dev_priv->dev;
7518
7519 if (IS_HASWELL(dev))
7520 return I915_READ(D_COMP_HSW);
7521 else
7522 return I915_READ(D_COMP_BDW);
7523}
7524
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007525static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7526{
7527 struct drm_device *dev = dev_priv->dev;
7528
7529 if (IS_HASWELL(dev)) {
7530 mutex_lock(&dev_priv->rps.hw_lock);
7531 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7532 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007533 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007534 mutex_unlock(&dev_priv->rps.hw_lock);
7535 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007536 I915_WRITE(D_COMP_BDW, val);
7537 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007538 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007539}
7540
7541/*
7542 * This function implements pieces of two sequences from BSpec:
7543 * - Sequence for display software to disable LCPLL
7544 * - Sequence for display software to allow package C8+
7545 * The steps implemented here are just the steps that actually touch the LCPLL
7546 * register. Callers should take care of disabling all the display engine
7547 * functions, doing the mode unset, fixing interrupts, etc.
7548 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007549static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7550 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007551{
7552 uint32_t val;
7553
7554 assert_can_disable_lcpll(dev_priv);
7555
7556 val = I915_READ(LCPLL_CTL);
7557
7558 if (switch_to_fclk) {
7559 val |= LCPLL_CD_SOURCE_FCLK;
7560 I915_WRITE(LCPLL_CTL, val);
7561
7562 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7563 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7564 DRM_ERROR("Switching to FCLK failed\n");
7565
7566 val = I915_READ(LCPLL_CTL);
7567 }
7568
7569 val |= LCPLL_PLL_DISABLE;
7570 I915_WRITE(LCPLL_CTL, val);
7571 POSTING_READ(LCPLL_CTL);
7572
7573 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7574 DRM_ERROR("LCPLL still locked\n");
7575
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007576 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007577 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007578 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007579 ndelay(100);
7580
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007581 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7582 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007583 DRM_ERROR("D_COMP RCOMP still in progress\n");
7584
7585 if (allow_power_down) {
7586 val = I915_READ(LCPLL_CTL);
7587 val |= LCPLL_POWER_DOWN_ALLOW;
7588 I915_WRITE(LCPLL_CTL, val);
7589 POSTING_READ(LCPLL_CTL);
7590 }
7591}
7592
7593/*
7594 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7595 * source.
7596 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007597static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007598{
7599 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007600 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007601
7602 val = I915_READ(LCPLL_CTL);
7603
7604 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7605 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7606 return;
7607
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007608 /*
7609 * Make sure we're not on PC8 state before disabling PC8, otherwise
7610 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7611 *
7612 * The other problem is that hsw_restore_lcpll() is called as part of
7613 * the runtime PM resume sequence, so we can't just call
7614 * gen6_gt_force_wake_get() because that function calls
7615 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7616 * while we are on the resume sequence. So to solve this problem we have
7617 * to call special forcewake code that doesn't touch runtime PM and
7618 * doesn't enable the forcewake delayed work.
7619 */
7620 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7621 if (dev_priv->uncore.forcewake_count++ == 0)
7622 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7623 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007624
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007625 if (val & LCPLL_POWER_DOWN_ALLOW) {
7626 val &= ~LCPLL_POWER_DOWN_ALLOW;
7627 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007628 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007629 }
7630
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007631 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007632 val |= D_COMP_COMP_FORCE;
7633 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007634 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007635
7636 val = I915_READ(LCPLL_CTL);
7637 val &= ~LCPLL_PLL_DISABLE;
7638 I915_WRITE(LCPLL_CTL, val);
7639
7640 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7641 DRM_ERROR("LCPLL not locked yet\n");
7642
7643 if (val & LCPLL_CD_SOURCE_FCLK) {
7644 val = I915_READ(LCPLL_CTL);
7645 val &= ~LCPLL_CD_SOURCE_FCLK;
7646 I915_WRITE(LCPLL_CTL, val);
7647
7648 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7649 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7650 DRM_ERROR("Switching back to LCPLL failed\n");
7651 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007652
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007653 /* See the big comment above. */
7654 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7655 if (--dev_priv->uncore.forcewake_count == 0)
7656 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7657 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007658}
7659
Paulo Zanoni765dab672014-03-07 20:08:18 -03007660/*
7661 * Package states C8 and deeper are really deep PC states that can only be
7662 * reached when all the devices on the system allow it, so even if the graphics
7663 * device allows PC8+, it doesn't mean the system will actually get to these
7664 * states. Our driver only allows PC8+ when going into runtime PM.
7665 *
7666 * The requirements for PC8+ are that all the outputs are disabled, the power
7667 * well is disabled and most interrupts are disabled, and these are also
7668 * requirements for runtime PM. When these conditions are met, we manually do
7669 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7670 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7671 * hang the machine.
7672 *
7673 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7674 * the state of some registers, so when we come back from PC8+ we need to
7675 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7676 * need to take care of the registers kept by RC6. Notice that this happens even
7677 * if we don't put the device in PCI D3 state (which is what currently happens
7678 * because of the runtime PM support).
7679 *
7680 * For more, read "Display Sequences for Package C8" on the hardware
7681 * documentation.
7682 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007683void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007684{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007685 struct drm_device *dev = dev_priv->dev;
7686 uint32_t val;
7687
Paulo Zanonic67a4702013-08-19 13:18:09 -03007688 DRM_DEBUG_KMS("Enabling package C8+\n");
7689
Paulo Zanonic67a4702013-08-19 13:18:09 -03007690 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7691 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7692 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7693 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7694 }
7695
7696 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007697 hsw_disable_lcpll(dev_priv, true, true);
7698}
7699
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007700void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007701{
7702 struct drm_device *dev = dev_priv->dev;
7703 uint32_t val;
7704
Paulo Zanonic67a4702013-08-19 13:18:09 -03007705 DRM_DEBUG_KMS("Disabling package C8+\n");
7706
7707 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007708 lpt_init_pch_refclk(dev);
7709
7710 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7711 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7712 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7713 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7714 }
7715
7716 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007717}
7718
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007719static void snb_modeset_global_resources(struct drm_device *dev)
7720{
7721 modeset_update_crtc_power_domains(dev);
7722}
7723
Imre Deak4f074122013-10-16 17:25:51 +03007724static void haswell_modeset_global_resources(struct drm_device *dev)
7725{
Paulo Zanonida723562013-12-19 11:54:51 -02007726 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007727}
7728
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007729static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007730 int x, int y,
7731 struct drm_framebuffer *fb)
7732{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007734
Paulo Zanoni566b7342013-11-25 15:27:08 -02007735 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007736 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007737
Daniel Vetter644cef32014-04-24 23:55:07 +02007738 intel_crtc->lowfreq_avail = false;
7739
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007740 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007741}
7742
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007743static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7744 enum port port,
7745 struct intel_crtc_config *pipe_config)
7746{
7747 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7748
7749 switch (pipe_config->ddi_pll_sel) {
7750 case PORT_CLK_SEL_WRPLL1:
7751 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7752 break;
7753 case PORT_CLK_SEL_WRPLL2:
7754 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7755 break;
7756 }
7757}
7758
Daniel Vetter26804af2014-06-25 22:01:55 +03007759static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7760 struct intel_crtc_config *pipe_config)
7761{
7762 struct drm_device *dev = crtc->base.dev;
7763 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007764 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007765 enum port port;
7766 uint32_t tmp;
7767
7768 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7769
7770 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7771
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007772 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007773
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007774 if (pipe_config->shared_dpll >= 0) {
7775 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7776
7777 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7778 &pipe_config->dpll_hw_state));
7779 }
7780
Daniel Vetter26804af2014-06-25 22:01:55 +03007781 /*
7782 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7783 * DDI E. So just check whether this pipe is wired to DDI E and whether
7784 * the PCH transcoder is on.
7785 */
7786 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7787 pipe_config->has_pch_encoder = true;
7788
7789 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7790 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7791 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7792
7793 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7794 }
7795}
7796
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007797static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7798 struct intel_crtc_config *pipe_config)
7799{
7800 struct drm_device *dev = crtc->base.dev;
7801 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007802 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007803 uint32_t tmp;
7804
Imre Deakb5482bd2014-03-05 16:20:55 +02007805 if (!intel_display_power_enabled(dev_priv,
7806 POWER_DOMAIN_PIPE(crtc->pipe)))
7807 return false;
7808
Daniel Vettere143a212013-07-04 12:01:15 +02007809 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007810 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7811
Daniel Vettereccb1402013-05-22 00:50:22 +02007812 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7813 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7814 enum pipe trans_edp_pipe;
7815 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7816 default:
7817 WARN(1, "unknown pipe linked to edp transcoder\n");
7818 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7819 case TRANS_DDI_EDP_INPUT_A_ON:
7820 trans_edp_pipe = PIPE_A;
7821 break;
7822 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7823 trans_edp_pipe = PIPE_B;
7824 break;
7825 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7826 trans_edp_pipe = PIPE_C;
7827 break;
7828 }
7829
7830 if (trans_edp_pipe == crtc->pipe)
7831 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7832 }
7833
Imre Deakda7e29b2014-02-18 00:02:02 +02007834 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007835 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007836 return false;
7837
Daniel Vettereccb1402013-05-22 00:50:22 +02007838 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007839 if (!(tmp & PIPECONF_ENABLE))
7840 return false;
7841
Daniel Vetter26804af2014-06-25 22:01:55 +03007842 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007843
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007844 intel_get_pipe_timings(crtc, pipe_config);
7845
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007846 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007847 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007848 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007849
Jesse Barnese59150d2014-01-07 13:30:45 -08007850 if (IS_HASWELL(dev))
7851 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7852 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007853
Daniel Vetter6c49f242013-06-06 12:45:25 +02007854 pipe_config->pixel_multiplier = 1;
7855
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007856 return true;
7857}
7858
Jani Nikula1a915102013-10-16 12:34:48 +03007859static struct {
7860 int clock;
7861 u32 config;
7862} hdmi_audio_clock[] = {
7863 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7864 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7865 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7866 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7867 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7868 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7869 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7870 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7871 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7872 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7873};
7874
7875/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7876static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7877{
7878 int i;
7879
7880 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7881 if (mode->clock == hdmi_audio_clock[i].clock)
7882 break;
7883 }
7884
7885 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7886 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7887 i = 1;
7888 }
7889
7890 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7891 hdmi_audio_clock[i].clock,
7892 hdmi_audio_clock[i].config);
7893
7894 return hdmi_audio_clock[i].config;
7895}
7896
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007897static bool intel_eld_uptodate(struct drm_connector *connector,
7898 int reg_eldv, uint32_t bits_eldv,
7899 int reg_elda, uint32_t bits_elda,
7900 int reg_edid)
7901{
7902 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7903 uint8_t *eld = connector->eld;
7904 uint32_t i;
7905
7906 i = I915_READ(reg_eldv);
7907 i &= bits_eldv;
7908
7909 if (!eld[0])
7910 return !i;
7911
7912 if (!i)
7913 return false;
7914
7915 i = I915_READ(reg_elda);
7916 i &= ~bits_elda;
7917 I915_WRITE(reg_elda, i);
7918
7919 for (i = 0; i < eld[2]; i++)
7920 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7921 return false;
7922
7923 return true;
7924}
7925
Wu Fengguange0dac652011-09-05 14:25:34 +08007926static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007927 struct drm_crtc *crtc,
7928 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007929{
7930 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7931 uint8_t *eld = connector->eld;
7932 uint32_t eldv;
7933 uint32_t len;
7934 uint32_t i;
7935
7936 i = I915_READ(G4X_AUD_VID_DID);
7937
7938 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7939 eldv = G4X_ELDV_DEVCL_DEVBLC;
7940 else
7941 eldv = G4X_ELDV_DEVCTG;
7942
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007943 if (intel_eld_uptodate(connector,
7944 G4X_AUD_CNTL_ST, eldv,
7945 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7946 G4X_HDMIW_HDMIEDID))
7947 return;
7948
Wu Fengguange0dac652011-09-05 14:25:34 +08007949 i = I915_READ(G4X_AUD_CNTL_ST);
7950 i &= ~(eldv | G4X_ELD_ADDR);
7951 len = (i >> 9) & 0x1f; /* ELD buffer size */
7952 I915_WRITE(G4X_AUD_CNTL_ST, i);
7953
7954 if (!eld[0])
7955 return;
7956
7957 len = min_t(uint8_t, eld[2], len);
7958 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7959 for (i = 0; i < len; i++)
7960 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7961
7962 i = I915_READ(G4X_AUD_CNTL_ST);
7963 i |= eldv;
7964 I915_WRITE(G4X_AUD_CNTL_ST, i);
7965}
7966
Wang Xingchao83358c852012-08-16 22:43:37 +08007967static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007968 struct drm_crtc *crtc,
7969 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007970{
7971 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7972 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007973 uint32_t eldv;
7974 uint32_t i;
7975 int len;
7976 int pipe = to_intel_crtc(crtc)->pipe;
7977 int tmp;
7978
7979 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7980 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7981 int aud_config = HSW_AUD_CFG(pipe);
7982 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7983
Wang Xingchao83358c852012-08-16 22:43:37 +08007984 /* Audio output enable */
7985 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7986 tmp = I915_READ(aud_cntrl_st2);
7987 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7988 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007989 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007990
Daniel Vetterc7905792014-04-16 16:56:09 +02007991 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007992
7993 /* Set ELD valid state */
7994 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007995 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007996 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7997 I915_WRITE(aud_cntrl_st2, tmp);
7998 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007999 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008000
8001 /* Enable HDMI mode */
8002 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008003 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008004 /* clear N_programing_enable and N_value_index */
8005 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8006 I915_WRITE(aud_config, tmp);
8007
8008 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8009
8010 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8011
8012 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8013 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8014 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8015 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008016 } else {
8017 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8018 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008019
8020 if (intel_eld_uptodate(connector,
8021 aud_cntrl_st2, eldv,
8022 aud_cntl_st, IBX_ELD_ADDRESS,
8023 hdmiw_hdmiedid))
8024 return;
8025
8026 i = I915_READ(aud_cntrl_st2);
8027 i &= ~eldv;
8028 I915_WRITE(aud_cntrl_st2, i);
8029
8030 if (!eld[0])
8031 return;
8032
8033 i = I915_READ(aud_cntl_st);
8034 i &= ~IBX_ELD_ADDRESS;
8035 I915_WRITE(aud_cntl_st, i);
8036 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8037 DRM_DEBUG_DRIVER("port num:%d\n", i);
8038
8039 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8040 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8041 for (i = 0; i < len; i++)
8042 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8043
8044 i = I915_READ(aud_cntrl_st2);
8045 i |= eldv;
8046 I915_WRITE(aud_cntrl_st2, i);
8047
8048}
8049
Wu Fengguange0dac652011-09-05 14:25:34 +08008050static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008051 struct drm_crtc *crtc,
8052 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008053{
8054 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8055 uint8_t *eld = connector->eld;
8056 uint32_t eldv;
8057 uint32_t i;
8058 int len;
8059 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008060 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008061 int aud_cntl_st;
8062 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008063 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008064
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008065 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008066 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8067 aud_config = IBX_AUD_CFG(pipe);
8068 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008069 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008070 } else if (IS_VALLEYVIEW(connector->dev)) {
8071 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8072 aud_config = VLV_AUD_CFG(pipe);
8073 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8074 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008075 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008076 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8077 aud_config = CPT_AUD_CFG(pipe);
8078 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008079 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008080 }
8081
Wang Xingchao9b138a82012-08-09 16:52:18 +08008082 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008083
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008084 if (IS_VALLEYVIEW(connector->dev)) {
8085 struct intel_encoder *intel_encoder;
8086 struct intel_digital_port *intel_dig_port;
8087
8088 intel_encoder = intel_attached_encoder(connector);
8089 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8090 i = intel_dig_port->port;
8091 } else {
8092 i = I915_READ(aud_cntl_st);
8093 i = (i >> 29) & DIP_PORT_SEL_MASK;
8094 /* DIP_Port_Select, 0x1 = PortB */
8095 }
8096
Wu Fengguange0dac652011-09-05 14:25:34 +08008097 if (!i) {
8098 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8099 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008100 eldv = IBX_ELD_VALIDB;
8101 eldv |= IBX_ELD_VALIDB << 4;
8102 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008103 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008104 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008105 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008106 }
8107
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008108 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8109 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8110 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008111 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008112 } else {
8113 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8114 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008115
8116 if (intel_eld_uptodate(connector,
8117 aud_cntrl_st2, eldv,
8118 aud_cntl_st, IBX_ELD_ADDRESS,
8119 hdmiw_hdmiedid))
8120 return;
8121
Wu Fengguange0dac652011-09-05 14:25:34 +08008122 i = I915_READ(aud_cntrl_st2);
8123 i &= ~eldv;
8124 I915_WRITE(aud_cntrl_st2, i);
8125
8126 if (!eld[0])
8127 return;
8128
Wu Fengguange0dac652011-09-05 14:25:34 +08008129 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008130 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008131 I915_WRITE(aud_cntl_st, i);
8132
8133 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8134 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8135 for (i = 0; i < len; i++)
8136 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8137
8138 i = I915_READ(aud_cntrl_st2);
8139 i |= eldv;
8140 I915_WRITE(aud_cntrl_st2, i);
8141}
8142
8143void intel_write_eld(struct drm_encoder *encoder,
8144 struct drm_display_mode *mode)
8145{
8146 struct drm_crtc *crtc = encoder->crtc;
8147 struct drm_connector *connector;
8148 struct drm_device *dev = encoder->dev;
8149 struct drm_i915_private *dev_priv = dev->dev_private;
8150
8151 connector = drm_select_eld(encoder, mode);
8152 if (!connector)
8153 return;
8154
8155 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8156 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008157 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008158 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008159 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008160
8161 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8162
8163 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008164 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008165}
8166
Chris Wilson560b85b2010-08-07 11:01:38 +01008167static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8168{
8169 struct drm_device *dev = crtc->dev;
8170 struct drm_i915_private *dev_priv = dev->dev_private;
8171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008172 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008173
Ville Syrjälädc41c152014-08-13 11:57:05 +03008174 if (base) {
8175 unsigned int width = intel_crtc->cursor_width;
8176 unsigned int height = intel_crtc->cursor_height;
8177 unsigned int stride = roundup_pow_of_two(width) * 4;
8178
8179 switch (stride) {
8180 default:
8181 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8182 width, stride);
8183 stride = 256;
8184 /* fallthrough */
8185 case 256:
8186 case 512:
8187 case 1024:
8188 case 2048:
8189 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008190 }
8191
Ville Syrjälädc41c152014-08-13 11:57:05 +03008192 cntl |= CURSOR_ENABLE |
8193 CURSOR_GAMMA_ENABLE |
8194 CURSOR_FORMAT_ARGB |
8195 CURSOR_STRIDE(stride);
8196
8197 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008198 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008199
Ville Syrjälädc41c152014-08-13 11:57:05 +03008200 if (intel_crtc->cursor_cntl != 0 &&
8201 (intel_crtc->cursor_base != base ||
8202 intel_crtc->cursor_size != size ||
8203 intel_crtc->cursor_cntl != cntl)) {
8204 /* On these chipsets we can only modify the base/size/stride
8205 * whilst the cursor is disabled.
8206 */
8207 I915_WRITE(_CURACNTR, 0);
8208 POSTING_READ(_CURACNTR);
8209 intel_crtc->cursor_cntl = 0;
8210 }
8211
8212 if (intel_crtc->cursor_base != base)
8213 I915_WRITE(_CURABASE, base);
8214
8215 if (intel_crtc->cursor_size != size) {
8216 I915_WRITE(CURSIZE, size);
8217 intel_crtc->cursor_size = size;
8218 }
8219
Chris Wilson4b0e3332014-05-30 16:35:26 +03008220 if (intel_crtc->cursor_cntl != cntl) {
8221 I915_WRITE(_CURACNTR, cntl);
8222 POSTING_READ(_CURACNTR);
8223 intel_crtc->cursor_cntl = cntl;
8224 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008225}
8226
8227static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8228{
8229 struct drm_device *dev = crtc->dev;
8230 struct drm_i915_private *dev_priv = dev->dev_private;
8231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8232 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008233 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008234
Chris Wilson4b0e3332014-05-30 16:35:26 +03008235 cntl = 0;
8236 if (base) {
8237 cntl = MCURSOR_GAMMA_ENABLE;
8238 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308239 case 64:
8240 cntl |= CURSOR_MODE_64_ARGB_AX;
8241 break;
8242 case 128:
8243 cntl |= CURSOR_MODE_128_ARGB_AX;
8244 break;
8245 case 256:
8246 cntl |= CURSOR_MODE_256_ARGB_AX;
8247 break;
8248 default:
8249 WARN_ON(1);
8250 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008251 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008252 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008253 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008254 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8255 cntl |= CURSOR_PIPE_CSC_ENABLE;
8256
8257 if (intel_crtc->cursor_cntl != cntl) {
8258 I915_WRITE(CURCNTR(pipe), cntl);
8259 POSTING_READ(CURCNTR(pipe));
8260 intel_crtc->cursor_cntl = cntl;
8261 }
8262
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008263 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008264 I915_WRITE(CURBASE(pipe), base);
8265 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008266}
8267
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008268/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008269static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8270 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008271{
8272 struct drm_device *dev = crtc->dev;
8273 struct drm_i915_private *dev_priv = dev->dev_private;
8274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8275 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008276 int x = crtc->cursor_x;
8277 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008278 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008279
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008280 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008281 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008282
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008283 if (x >= intel_crtc->config.pipe_src_w)
8284 base = 0;
8285
8286 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008287 base = 0;
8288
8289 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008290 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008291 base = 0;
8292
8293 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8294 x = -x;
8295 }
8296 pos |= x << CURSOR_X_SHIFT;
8297
8298 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008299 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008300 base = 0;
8301
8302 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8303 y = -y;
8304 }
8305 pos |= y << CURSOR_Y_SHIFT;
8306
Chris Wilson4b0e3332014-05-30 16:35:26 +03008307 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008308 return;
8309
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008310 I915_WRITE(CURPOS(pipe), pos);
8311
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008312 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008313 i845_update_cursor(crtc, base);
8314 else
8315 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008316 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008317}
8318
Ville Syrjälädc41c152014-08-13 11:57:05 +03008319static bool cursor_size_ok(struct drm_device *dev,
8320 uint32_t width, uint32_t height)
8321{
8322 if (width == 0 || height == 0)
8323 return false;
8324
8325 /*
8326 * 845g/865g are special in that they are only limited by
8327 * the width of their cursors, the height is arbitrary up to
8328 * the precision of the register. Everything else requires
8329 * square cursors, limited to a few power-of-two sizes.
8330 */
8331 if (IS_845G(dev) || IS_I865G(dev)) {
8332 if ((width & 63) != 0)
8333 return false;
8334
8335 if (width > (IS_845G(dev) ? 64 : 512))
8336 return false;
8337
8338 if (height > 1023)
8339 return false;
8340 } else {
8341 switch (width | height) {
8342 case 256:
8343 case 128:
8344 if (IS_GEN2(dev))
8345 return false;
8346 case 64:
8347 break;
8348 default:
8349 return false;
8350 }
8351 }
8352
8353 return true;
8354}
8355
Matt Ropere3287952014-06-10 08:28:12 -07008356/*
8357 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8358 *
8359 * Note that the object's reference will be consumed if the update fails. If
8360 * the update succeeds, the reference of the old object (if any) will be
8361 * consumed.
8362 */
8363static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8364 struct drm_i915_gem_object *obj,
8365 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008366{
8367 struct drm_device *dev = crtc->dev;
8368 struct drm_i915_private *dev_priv = dev->dev_private;
8369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008370 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008371 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008372 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008373 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008374
Jesse Barnes79e53942008-11-07 14:24:08 -08008375 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008376 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008377 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008378 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008379 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008380 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008381 }
8382
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308383 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008384 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308385 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008386 return -EINVAL;
8387 }
8388
Ville Syrjälädc41c152014-08-13 11:57:05 +03008389 stride = roundup_pow_of_two(width) * 4;
8390 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008391 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008392 ret = -ENOMEM;
8393 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008394 }
8395
Dave Airlie71acb5e2008-12-30 20:31:46 +10008396 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008397 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008398 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008399 unsigned alignment;
8400
Chris Wilsond9e86c02010-11-10 16:40:20 +00008401 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008402 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008403 ret = -EINVAL;
8404 goto fail_locked;
8405 }
8406
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008407 /*
8408 * Global gtt pte registers are special registers which actually
8409 * forward writes to a chunk of system memory. Which means that
8410 * there is no risk that the register values disappear as soon
8411 * as we call intel_runtime_pm_put(), so it is correct to wrap
8412 * only the pin/unpin/fence and not more.
8413 */
8414 intel_runtime_pm_get(dev_priv);
8415
Chris Wilson693db182013-03-05 14:52:39 +00008416 /* Note that the w/a also requires 2 PTE of padding following
8417 * the bo. We currently fill all unused PTE with the shadow
8418 * page and so we should always have valid PTE following the
8419 * cursor preventing the VT-d warning.
8420 */
8421 alignment = 0;
8422 if (need_vtd_wa(dev))
8423 alignment = 64*1024;
8424
8425 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008426 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008427 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008428 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008429 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008430 }
8431
Chris Wilsond9e86c02010-11-10 16:40:20 +00008432 ret = i915_gem_object_put_fence(obj);
8433 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008434 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008435 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008436 goto fail_unpin;
8437 }
8438
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008439 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008440
8441 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008442 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008443 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008444 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008445 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008446 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008447 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008448 }
Chris Wilson00731152014-05-21 12:42:56 +01008449 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008450 }
8451
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008452 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008453 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008454 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008455 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008456 }
Jesse Barnes80824002009-09-10 15:28:06 -07008457
Daniel Vettera071fa02014-06-18 23:28:09 +02008458 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8459 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008460 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008461
Chris Wilson64f962e2014-03-26 12:38:15 +00008462 old_width = intel_crtc->cursor_width;
8463
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008464 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008465 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008466 intel_crtc->cursor_width = width;
8467 intel_crtc->cursor_height = height;
8468
Chris Wilson64f962e2014-03-26 12:38:15 +00008469 if (intel_crtc->active) {
8470 if (old_width != width)
8471 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008472 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008473 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008474
Daniel Vetterf99d7062014-06-19 16:01:59 +02008475 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8476
Jesse Barnes79e53942008-11-07 14:24:08 -08008477 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008478fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008479 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008480fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008481 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008482fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008483 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008484 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008485}
8486
Jesse Barnes79e53942008-11-07 14:24:08 -08008487static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008488 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008489{
James Simmons72034252010-08-03 01:33:19 +01008490 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008492
James Simmons72034252010-08-03 01:33:19 +01008493 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 intel_crtc->lut_r[i] = red[i] >> 8;
8495 intel_crtc->lut_g[i] = green[i] >> 8;
8496 intel_crtc->lut_b[i] = blue[i] >> 8;
8497 }
8498
8499 intel_crtc_load_lut(crtc);
8500}
8501
Jesse Barnes79e53942008-11-07 14:24:08 -08008502/* VESA 640x480x72Hz mode to set on the pipe */
8503static struct drm_display_mode load_detect_mode = {
8504 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8505 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8506};
8507
Daniel Vettera8bb6812014-02-10 18:00:39 +01008508struct drm_framebuffer *
8509__intel_framebuffer_create(struct drm_device *dev,
8510 struct drm_mode_fb_cmd2 *mode_cmd,
8511 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008512{
8513 struct intel_framebuffer *intel_fb;
8514 int ret;
8515
8516 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8517 if (!intel_fb) {
8518 drm_gem_object_unreference_unlocked(&obj->base);
8519 return ERR_PTR(-ENOMEM);
8520 }
8521
8522 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008523 if (ret)
8524 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008525
8526 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008527err:
8528 drm_gem_object_unreference_unlocked(&obj->base);
8529 kfree(intel_fb);
8530
8531 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008532}
8533
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008534static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008535intel_framebuffer_create(struct drm_device *dev,
8536 struct drm_mode_fb_cmd2 *mode_cmd,
8537 struct drm_i915_gem_object *obj)
8538{
8539 struct drm_framebuffer *fb;
8540 int ret;
8541
8542 ret = i915_mutex_lock_interruptible(dev);
8543 if (ret)
8544 return ERR_PTR(ret);
8545 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8546 mutex_unlock(&dev->struct_mutex);
8547
8548 return fb;
8549}
8550
Chris Wilsond2dff872011-04-19 08:36:26 +01008551static u32
8552intel_framebuffer_pitch_for_width(int width, int bpp)
8553{
8554 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8555 return ALIGN(pitch, 64);
8556}
8557
8558static u32
8559intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8560{
8561 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008562 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008563}
8564
8565static struct drm_framebuffer *
8566intel_framebuffer_create_for_mode(struct drm_device *dev,
8567 struct drm_display_mode *mode,
8568 int depth, int bpp)
8569{
8570 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008571 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008572
8573 obj = i915_gem_alloc_object(dev,
8574 intel_framebuffer_size_for_mode(mode, bpp));
8575 if (obj == NULL)
8576 return ERR_PTR(-ENOMEM);
8577
8578 mode_cmd.width = mode->hdisplay;
8579 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008580 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8581 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008582 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008583
8584 return intel_framebuffer_create(dev, &mode_cmd, obj);
8585}
8586
8587static struct drm_framebuffer *
8588mode_fits_in_fbdev(struct drm_device *dev,
8589 struct drm_display_mode *mode)
8590{
Daniel Vetter4520f532013-10-09 09:18:51 +02008591#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008592 struct drm_i915_private *dev_priv = dev->dev_private;
8593 struct drm_i915_gem_object *obj;
8594 struct drm_framebuffer *fb;
8595
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008596 if (!dev_priv->fbdev)
8597 return NULL;
8598
8599 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008600 return NULL;
8601
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008602 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008603 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008604
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008605 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008606 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8607 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008608 return NULL;
8609
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008610 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008611 return NULL;
8612
8613 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008614#else
8615 return NULL;
8616#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008617}
8618
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008619bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008620 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008621 struct intel_load_detect_pipe *old,
8622 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008623{
8624 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008625 struct intel_encoder *intel_encoder =
8626 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008627 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008628 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008629 struct drm_crtc *crtc = NULL;
8630 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008631 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008632 struct drm_mode_config *config = &dev->mode_config;
8633 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008634
Chris Wilsond2dff872011-04-19 08:36:26 +01008635 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008636 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008637 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008638
Rob Clark51fd3712013-11-19 12:10:12 -05008639retry:
8640 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8641 if (ret)
8642 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008643
Jesse Barnes79e53942008-11-07 14:24:08 -08008644 /*
8645 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008646 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008647 * - if the connector already has an assigned crtc, use it (but make
8648 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008649 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008650 * - try to find the first unused crtc that can drive this connector,
8651 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008652 */
8653
8654 /* See if we already have a CRTC for this connector */
8655 if (encoder->crtc) {
8656 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008657
Rob Clark51fd3712013-11-19 12:10:12 -05008658 ret = drm_modeset_lock(&crtc->mutex, ctx);
8659 if (ret)
8660 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008661
Daniel Vetter24218aa2012-08-12 19:27:11 +02008662 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008663 old->load_detect_temp = false;
8664
8665 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008666 if (connector->dpms != DRM_MODE_DPMS_ON)
8667 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008668
Chris Wilson71731882011-04-19 23:10:58 +01008669 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008670 }
8671
8672 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008673 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 i++;
8675 if (!(encoder->possible_crtcs & (1 << i)))
8676 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008677 if (possible_crtc->enabled)
8678 continue;
8679 /* This can occur when applying the pipe A quirk on resume. */
8680 if (to_intel_crtc(possible_crtc)->new_enabled)
8681 continue;
8682
8683 crtc = possible_crtc;
8684 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008685 }
8686
8687 /*
8688 * If we didn't find an unused CRTC, don't use any.
8689 */
8690 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008691 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008692 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008693 }
8694
Rob Clark51fd3712013-11-19 12:10:12 -05008695 ret = drm_modeset_lock(&crtc->mutex, ctx);
8696 if (ret)
8697 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008698 intel_encoder->new_crtc = to_intel_crtc(crtc);
8699 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008700
8701 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008702 intel_crtc->new_enabled = true;
8703 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008704 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008705 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008706 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008707
Chris Wilson64927112011-04-20 07:25:26 +01008708 if (!mode)
8709 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008710
Chris Wilsond2dff872011-04-19 08:36:26 +01008711 /* We need a framebuffer large enough to accommodate all accesses
8712 * that the plane may generate whilst we perform load detection.
8713 * We can not rely on the fbcon either being present (we get called
8714 * during its initialisation to detect all boot displays, or it may
8715 * not even exist) or that it is large enough to satisfy the
8716 * requested mode.
8717 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008718 fb = mode_fits_in_fbdev(dev, mode);
8719 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008720 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008721 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8722 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008723 } else
8724 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008725 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008726 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008727 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008729
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008730 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008731 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008732 if (old->release_fb)
8733 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008734 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008735 }
Chris Wilson71731882011-04-19 23:10:58 +01008736
Jesse Barnes79e53942008-11-07 14:24:08 -08008737 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008738 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008739 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008740
8741 fail:
8742 intel_crtc->new_enabled = crtc->enabled;
8743 if (intel_crtc->new_enabled)
8744 intel_crtc->new_config = &intel_crtc->config;
8745 else
8746 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008747fail_unlock:
8748 if (ret == -EDEADLK) {
8749 drm_modeset_backoff(ctx);
8750 goto retry;
8751 }
8752
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008753 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008754}
8755
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008756void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008757 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008758{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008759 struct intel_encoder *intel_encoder =
8760 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008761 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008762 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008764
Chris Wilsond2dff872011-04-19 08:36:26 +01008765 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008766 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008767 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008768
Chris Wilson8261b192011-04-19 23:18:09 +01008769 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008770 to_intel_connector(connector)->new_encoder = NULL;
8771 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008772 intel_crtc->new_enabled = false;
8773 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008774 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008775
Daniel Vetter36206362012-12-10 20:42:17 +01008776 if (old->release_fb) {
8777 drm_framebuffer_unregister_private(old->release_fb);
8778 drm_framebuffer_unreference(old->release_fb);
8779 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008780
Chris Wilson0622a532011-04-21 09:32:11 +01008781 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008782 }
8783
Eric Anholtc751ce42010-03-25 11:48:48 -07008784 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008785 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8786 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008787}
8788
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008789static int i9xx_pll_refclk(struct drm_device *dev,
8790 const struct intel_crtc_config *pipe_config)
8791{
8792 struct drm_i915_private *dev_priv = dev->dev_private;
8793 u32 dpll = pipe_config->dpll_hw_state.dpll;
8794
8795 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008796 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008797 else if (HAS_PCH_SPLIT(dev))
8798 return 120000;
8799 else if (!IS_GEN2(dev))
8800 return 96000;
8801 else
8802 return 48000;
8803}
8804
Jesse Barnes79e53942008-11-07 14:24:08 -08008805/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008806static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8807 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008808{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008809 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008810 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008811 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008812 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008813 u32 fp;
8814 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008815 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008816
8817 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008818 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008820 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008821
8822 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008823 if (IS_PINEVIEW(dev)) {
8824 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8825 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008826 } else {
8827 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8828 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8829 }
8830
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008831 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008832 if (IS_PINEVIEW(dev))
8833 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8834 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008835 else
8836 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008837 DPLL_FPA01_P1_POST_DIV_SHIFT);
8838
8839 switch (dpll & DPLL_MODE_MASK) {
8840 case DPLLB_MODE_DAC_SERIAL:
8841 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8842 5 : 10;
8843 break;
8844 case DPLLB_MODE_LVDS:
8845 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8846 7 : 14;
8847 break;
8848 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008849 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008850 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008851 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852 }
8853
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008854 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008855 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008856 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008857 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008858 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008859 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008860 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008861
8862 if (is_lvds) {
8863 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8864 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008865
8866 if (lvds & LVDS_CLKB_POWER_UP)
8867 clock.p2 = 7;
8868 else
8869 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 } else {
8871 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8872 clock.p1 = 2;
8873 else {
8874 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8875 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8876 }
8877 if (dpll & PLL_P2_DIVIDE_BY_4)
8878 clock.p2 = 4;
8879 else
8880 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008881 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008882
8883 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 }
8885
Ville Syrjälä18442d02013-09-13 16:00:08 +03008886 /*
8887 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008888 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008889 * encoder's get_config() function.
8890 */
8891 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008892}
8893
Ville Syrjälä6878da02013-09-13 15:59:11 +03008894int intel_dotclock_calculate(int link_freq,
8895 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008896{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008897 /*
8898 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008899 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008900 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008901 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008902 *
8903 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008904 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008905 */
8906
Ville Syrjälä6878da02013-09-13 15:59:11 +03008907 if (!m_n->link_n)
8908 return 0;
8909
8910 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8911}
8912
Ville Syrjälä18442d02013-09-13 16:00:08 +03008913static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8914 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008915{
8916 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008917
8918 /* read out port_clock from the DPLL */
8919 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008920
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008921 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008922 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008923 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008924 * agree once we know their relationship in the encoder's
8925 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008926 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008927 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008928 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8929 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008930}
8931
8932/** Returns the currently programmed mode of the given pipe. */
8933struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8934 struct drm_crtc *crtc)
8935{
Jesse Barnes548f2452011-02-17 10:40:53 -08008936 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008938 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008939 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008940 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008941 int htot = I915_READ(HTOTAL(cpu_transcoder));
8942 int hsync = I915_READ(HSYNC(cpu_transcoder));
8943 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8944 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008945 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008946
8947 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8948 if (!mode)
8949 return NULL;
8950
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008951 /*
8952 * Construct a pipe_config sufficient for getting the clock info
8953 * back out of crtc_clock_get.
8954 *
8955 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8956 * to use a real value here instead.
8957 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008958 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008959 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008960 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8961 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8962 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008963 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8964
Ville Syrjälä773ae032013-09-23 17:48:20 +03008965 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008966 mode->hdisplay = (htot & 0xffff) + 1;
8967 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8968 mode->hsync_start = (hsync & 0xffff) + 1;
8969 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8970 mode->vdisplay = (vtot & 0xffff) + 1;
8971 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8972 mode->vsync_start = (vsync & 0xffff) + 1;
8973 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8974
8975 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008976
8977 return mode;
8978}
8979
Daniel Vettercc365132014-06-18 13:59:13 +02008980static void intel_increase_pllclock(struct drm_device *dev,
8981 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008982{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008983 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008984 int dpll_reg = DPLL(pipe);
8985 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008986
Sonika Jindalbaff2962014-07-22 11:16:35 +05308987 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008988 return;
8989
8990 if (!dev_priv->lvds_downclock_avail)
8991 return;
8992
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008993 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008994 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008995 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008996
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008997 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008998
8999 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
9000 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009001 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009002
Jesse Barnes652c3932009-08-17 13:31:43 -07009003 dpll = I915_READ(dpll_reg);
9004 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08009005 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009006 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009007}
9008
9009static void intel_decrease_pllclock(struct drm_crtc *crtc)
9010{
9011 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009012 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009014
Sonika Jindalbaff2962014-07-22 11:16:35 +05309015 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009016 return;
9017
9018 if (!dev_priv->lvds_downclock_avail)
9019 return;
9020
9021 /*
9022 * Since this is called by a timer, we should never get here in
9023 * the manual case.
9024 */
9025 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009026 int pipe = intel_crtc->pipe;
9027 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009028 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009029
Zhao Yakui44d98a62009-10-09 11:39:40 +08009030 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009031
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009032 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009033
Chris Wilson074b5e12012-05-02 12:07:06 +01009034 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009035 dpll |= DISPLAY_RATE_SELECT_FPA1;
9036 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009037 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009038 dpll = I915_READ(dpll_reg);
9039 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009040 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009041 }
9042
9043}
9044
Chris Wilsonf047e392012-07-21 12:31:41 +01009045void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009046{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009047 struct drm_i915_private *dev_priv = dev->dev_private;
9048
Chris Wilsonf62a0072014-02-21 17:55:39 +00009049 if (dev_priv->mm.busy)
9050 return;
9051
Paulo Zanoni43694d62014-03-07 20:08:08 -03009052 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009053 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009054 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009055}
9056
9057void intel_mark_idle(struct drm_device *dev)
9058{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009059 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009060 struct drm_crtc *crtc;
9061
Chris Wilsonf62a0072014-02-21 17:55:39 +00009062 if (!dev_priv->mm.busy)
9063 return;
9064
9065 dev_priv->mm.busy = false;
9066
Jani Nikulad330a952014-01-21 11:24:25 +02009067 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009068 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009069
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009070 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009071 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009072 continue;
9073
9074 intel_decrease_pllclock(crtc);
9075 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009076
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009077 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009078 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009079
9080out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009081 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009082}
9083
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07009084
Daniel Vetterf99d7062014-06-19 16:01:59 +02009085/**
9086 * intel_mark_fb_busy - mark given planes as busy
9087 * @dev: DRM device
9088 * @frontbuffer_bits: bits for the affected planes
9089 * @ring: optional ring for asynchronous commands
9090 *
9091 * This function gets called every time the screen contents change. It can be
9092 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
9093 */
9094static void intel_mark_fb_busy(struct drm_device *dev,
9095 unsigned frontbuffer_bits,
9096 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01009097{
Damien Lespiau055e3932014-08-18 13:49:10 +01009098 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettercc365132014-06-18 13:59:13 +02009099 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07009100
Jani Nikulad330a952014-01-21 11:24:25 +02009101 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07009102 return;
9103
Damien Lespiau055e3932014-08-18 13:49:10 +01009104 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02009105 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07009106 continue;
9107
Daniel Vettercc365132014-06-18 13:59:13 +02009108 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009109 if (ring && intel_fbc_enabled(dev))
9110 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07009111 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009112}
9113
Daniel Vetterf99d7062014-06-19 16:01:59 +02009114/**
9115 * intel_fb_obj_invalidate - invalidate frontbuffer object
9116 * @obj: GEM object to invalidate
9117 * @ring: set for asynchronous rendering
9118 *
9119 * This function gets called every time rendering on the given object starts and
9120 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
9121 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
9122 * until the rendering completes or a flip on this frontbuffer plane is
9123 * scheduled.
9124 */
9125void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
9126 struct intel_engine_cs *ring)
9127{
9128 struct drm_device *dev = obj->base.dev;
9129 struct drm_i915_private *dev_priv = dev->dev_private;
9130
9131 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9132
9133 if (!obj->frontbuffer_bits)
9134 return;
9135
9136 if (ring) {
9137 mutex_lock(&dev_priv->fb_tracking.lock);
9138 dev_priv->fb_tracking.busy_bits
9139 |= obj->frontbuffer_bits;
9140 dev_priv->fb_tracking.flip_bits
9141 &= ~obj->frontbuffer_bits;
9142 mutex_unlock(&dev_priv->fb_tracking.lock);
9143 }
9144
9145 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9146
Daniel Vetter9ca15302014-07-11 10:30:16 -07009147 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009148}
9149
9150/**
9151 * intel_frontbuffer_flush - flush frontbuffer
9152 * @dev: DRM device
9153 * @frontbuffer_bits: frontbuffer plane tracking bits
9154 *
9155 * This function gets called every time rendering on the given planes has
9156 * completed and frontbuffer caching can be started again. Flushes will get
9157 * delayed if they're blocked by some oustanding asynchronous rendering.
9158 *
9159 * Can be called without any locks held.
9160 */
9161void intel_frontbuffer_flush(struct drm_device *dev,
9162 unsigned frontbuffer_bits)
9163{
9164 struct drm_i915_private *dev_priv = dev->dev_private;
9165
9166 /* Delay flushing when rings are still busy.*/
9167 mutex_lock(&dev_priv->fb_tracking.lock);
9168 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9169 mutex_unlock(&dev_priv->fb_tracking.lock);
9170
9171 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9172
Daniel Vetter9ca15302014-07-11 10:30:16 -07009173 intel_edp_psr_flush(dev, frontbuffer_bits);
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009174
Ville Syrjäläc317adc2014-09-03 14:09:50 +03009175 /*
9176 * FIXME: Unconditional fbc flushing here is a rather gross hack and
9177 * needs to be reworked into a proper frontbuffer tracking scheme like
9178 * psr employs.
9179 */
9180 if (IS_BROADWELL(dev))
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009181 gen8_fbc_sw_flush(dev, FBC_REND_CACHE_CLEAN);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009182}
9183
9184/**
9185 * intel_fb_obj_flush - flush frontbuffer object
9186 * @obj: GEM object to flush
9187 * @retire: set when retiring asynchronous rendering
9188 *
9189 * This function gets called every time rendering on the given object has
9190 * completed and frontbuffer caching can be started again. If @retire is true
9191 * then any delayed flushes will be unblocked.
9192 */
9193void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9194 bool retire)
9195{
9196 struct drm_device *dev = obj->base.dev;
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 unsigned frontbuffer_bits;
9199
9200 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9201
9202 if (!obj->frontbuffer_bits)
9203 return;
9204
9205 frontbuffer_bits = obj->frontbuffer_bits;
9206
9207 if (retire) {
9208 mutex_lock(&dev_priv->fb_tracking.lock);
9209 /* Filter out new bits since rendering started. */
9210 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9211
9212 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9213 mutex_unlock(&dev_priv->fb_tracking.lock);
9214 }
9215
9216 intel_frontbuffer_flush(dev, frontbuffer_bits);
9217}
9218
9219/**
9220 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9221 * @dev: DRM device
9222 * @frontbuffer_bits: frontbuffer plane tracking bits
9223 *
9224 * This function gets called after scheduling a flip on @obj. The actual
9225 * frontbuffer flushing will be delayed until completion is signalled with
9226 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9227 * flush will be cancelled.
9228 *
9229 * Can be called without any locks held.
9230 */
9231void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9232 unsigned frontbuffer_bits)
9233{
9234 struct drm_i915_private *dev_priv = dev->dev_private;
9235
9236 mutex_lock(&dev_priv->fb_tracking.lock);
9237 dev_priv->fb_tracking.flip_bits
9238 |= frontbuffer_bits;
9239 mutex_unlock(&dev_priv->fb_tracking.lock);
9240}
9241
9242/**
9243 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9244 * @dev: DRM device
9245 * @frontbuffer_bits: frontbuffer plane tracking bits
9246 *
9247 * This function gets called after the flip has been latched and will complete
9248 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9249 *
9250 * Can be called without any locks held.
9251 */
9252void intel_frontbuffer_flip_complete(struct drm_device *dev,
9253 unsigned frontbuffer_bits)
9254{
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256
9257 mutex_lock(&dev_priv->fb_tracking.lock);
9258 /* Mask any cancelled flips. */
9259 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9260 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9261 mutex_unlock(&dev_priv->fb_tracking.lock);
9262
9263 intel_frontbuffer_flush(dev, frontbuffer_bits);
9264}
9265
Jesse Barnes79e53942008-11-07 14:24:08 -08009266static void intel_crtc_destroy(struct drm_crtc *crtc)
9267{
9268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009269 struct drm_device *dev = crtc->dev;
9270 struct intel_unpin_work *work;
9271 unsigned long flags;
9272
9273 spin_lock_irqsave(&dev->event_lock, flags);
9274 work = intel_crtc->unpin_work;
9275 intel_crtc->unpin_work = NULL;
9276 spin_unlock_irqrestore(&dev->event_lock, flags);
9277
9278 if (work) {
9279 cancel_work_sync(&work->work);
9280 kfree(work);
9281 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009282
9283 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009284
Jesse Barnes79e53942008-11-07 14:24:08 -08009285 kfree(intel_crtc);
9286}
9287
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009288static void intel_unpin_work_fn(struct work_struct *__work)
9289{
9290 struct intel_unpin_work *work =
9291 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009292 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009293 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009294
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009295 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009296 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009297 drm_gem_object_unreference(&work->pending_flip_obj->base);
9298 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009299
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009300 intel_update_fbc(dev);
9301 mutex_unlock(&dev->struct_mutex);
9302
Daniel Vetterf99d7062014-06-19 16:01:59 +02009303 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9304
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009305 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9306 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9307
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009308 kfree(work);
9309}
9310
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009311static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009312 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009313{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9315 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009316 unsigned long flags;
9317
9318 /* Ignore early vblank irqs */
9319 if (intel_crtc == NULL)
9320 return;
9321
9322 spin_lock_irqsave(&dev->event_lock, flags);
9323 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009324
9325 /* Ensure we don't miss a work->pending update ... */
9326 smp_rmb();
9327
9328 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009329 spin_unlock_irqrestore(&dev->event_lock, flags);
9330 return;
9331 }
9332
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009333 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009334
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009335 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009336}
9337
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009338void intel_finish_page_flip(struct drm_device *dev, int pipe)
9339{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009340 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009341 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9342
Mario Kleiner49b14a52010-12-09 07:00:07 +01009343 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009344}
9345
9346void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9347{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009348 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009349 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9350
Mario Kleiner49b14a52010-12-09 07:00:07 +01009351 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009352}
9353
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009354/* Is 'a' after or equal to 'b'? */
9355static bool g4x_flip_count_after_eq(u32 a, u32 b)
9356{
9357 return !((a - b) & 0x80000000);
9358}
9359
9360static bool page_flip_finished(struct intel_crtc *crtc)
9361{
9362 struct drm_device *dev = crtc->base.dev;
9363 struct drm_i915_private *dev_priv = dev->dev_private;
9364
9365 /*
9366 * The relevant registers doen't exist on pre-ctg.
9367 * As the flip done interrupt doesn't trigger for mmio
9368 * flips on gmch platforms, a flip count check isn't
9369 * really needed there. But since ctg has the registers,
9370 * include it in the check anyway.
9371 */
9372 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9373 return true;
9374
9375 /*
9376 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9377 * used the same base address. In that case the mmio flip might
9378 * have completed, but the CS hasn't even executed the flip yet.
9379 *
9380 * A flip count check isn't enough as the CS might have updated
9381 * the base address just after start of vblank, but before we
9382 * managed to process the interrupt. This means we'd complete the
9383 * CS flip too soon.
9384 *
9385 * Combining both checks should get us a good enough result. It may
9386 * still happen that the CS flip has been executed, but has not
9387 * yet actually completed. But in case the base address is the same
9388 * anyway, we don't really care.
9389 */
9390 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9391 crtc->unpin_work->gtt_offset &&
9392 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9393 crtc->unpin_work->flip_count);
9394}
9395
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009396void intel_prepare_page_flip(struct drm_device *dev, int plane)
9397{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009398 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009399 struct intel_crtc *intel_crtc =
9400 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9401 unsigned long flags;
9402
Chris Wilsone7d841c2012-12-03 11:36:30 +00009403 /* NB: An MMIO update of the plane base pointer will also
9404 * generate a page-flip completion irq, i.e. every modeset
9405 * is also accompanied by a spurious intel_prepare_page_flip().
9406 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009407 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009408 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009409 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009410 spin_unlock_irqrestore(&dev->event_lock, flags);
9411}
9412
Robin Schroereba905b2014-05-18 02:24:50 +02009413static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009414{
9415 /* Ensure that the work item is consistent when activating it ... */
9416 smp_wmb();
9417 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9418 /* and that it is marked active as soon as the irq could fire. */
9419 smp_wmb();
9420}
9421
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009422static int intel_gen2_queue_flip(struct drm_device *dev,
9423 struct drm_crtc *crtc,
9424 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009425 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009426 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009427 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009428{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009430 u32 flip_mask;
9431 int ret;
9432
Daniel Vetter6d90c952012-04-26 23:28:05 +02009433 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009434 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009435 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009436
9437 /* Can't queue multiple flips, so wait for the previous
9438 * one to finish before executing the next.
9439 */
9440 if (intel_crtc->plane)
9441 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9442 else
9443 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009444 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9445 intel_ring_emit(ring, MI_NOOP);
9446 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9447 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9448 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009449 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009450 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009451
9452 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009453 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009454 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009455}
9456
9457static int intel_gen3_queue_flip(struct drm_device *dev,
9458 struct drm_crtc *crtc,
9459 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009460 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009461 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009462 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009463{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009465 u32 flip_mask;
9466 int ret;
9467
Daniel Vetter6d90c952012-04-26 23:28:05 +02009468 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009469 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009470 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009471
9472 if (intel_crtc->plane)
9473 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9474 else
9475 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009476 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9477 intel_ring_emit(ring, MI_NOOP);
9478 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9479 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9480 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009481 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009482 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009483
Chris Wilsone7d841c2012-12-03 11:36:30 +00009484 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009485 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009486 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009487}
9488
9489static int intel_gen4_queue_flip(struct drm_device *dev,
9490 struct drm_crtc *crtc,
9491 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009492 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009493 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009494 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009495{
9496 struct drm_i915_private *dev_priv = dev->dev_private;
9497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9498 uint32_t pf, pipesrc;
9499 int ret;
9500
Daniel Vetter6d90c952012-04-26 23:28:05 +02009501 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009502 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009503 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009504
9505 /* i965+ uses the linear or tiled offsets from the
9506 * Display Registers (which do not change across a page-flip)
9507 * so we need only reprogram the base address.
9508 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009509 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9510 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9511 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009512 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009513 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009514
9515 /* XXX Enabling the panel-fitter across page-flip is so far
9516 * untested on non-native modes, so ignore it for now.
9517 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9518 */
9519 pf = 0;
9520 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009521 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009522
9523 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009524 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009525 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009526}
9527
9528static int intel_gen6_queue_flip(struct drm_device *dev,
9529 struct drm_crtc *crtc,
9530 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009531 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009532 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009533 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009534{
9535 struct drm_i915_private *dev_priv = dev->dev_private;
9536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9537 uint32_t pf, pipesrc;
9538 int ret;
9539
Daniel Vetter6d90c952012-04-26 23:28:05 +02009540 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009541 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009542 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009543
Daniel Vetter6d90c952012-04-26 23:28:05 +02009544 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9545 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9546 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009547 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009548
Chris Wilson99d9acd2012-04-17 20:37:00 +01009549 /* Contrary to the suggestions in the documentation,
9550 * "Enable Panel Fitter" does not seem to be required when page
9551 * flipping with a non-native mode, and worse causes a normal
9552 * modeset to fail.
9553 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9554 */
9555 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009556 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009557 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009558
9559 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009560 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009561 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009562}
9563
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009564static int intel_gen7_queue_flip(struct drm_device *dev,
9565 struct drm_crtc *crtc,
9566 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009567 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009568 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009569 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009570{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009572 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009573 int len, ret;
9574
Robin Schroereba905b2014-05-18 02:24:50 +02009575 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009576 case PLANE_A:
9577 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9578 break;
9579 case PLANE_B:
9580 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9581 break;
9582 case PLANE_C:
9583 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9584 break;
9585 default:
9586 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009587 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009588 }
9589
Chris Wilsonffe74d72013-08-26 20:58:12 +01009590 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009591 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009592 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009593 /*
9594 * On Gen 8, SRM is now taking an extra dword to accommodate
9595 * 48bits addresses, and we need a NOOP for the batch size to
9596 * stay even.
9597 */
9598 if (IS_GEN8(dev))
9599 len += 2;
9600 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009601
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009602 /*
9603 * BSpec MI_DISPLAY_FLIP for IVB:
9604 * "The full packet must be contained within the same cache line."
9605 *
9606 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9607 * cacheline, if we ever start emitting more commands before
9608 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9609 * then do the cacheline alignment, and finally emit the
9610 * MI_DISPLAY_FLIP.
9611 */
9612 ret = intel_ring_cacheline_align(ring);
9613 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009614 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009615
Chris Wilsonffe74d72013-08-26 20:58:12 +01009616 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009617 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009618 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009619
Chris Wilsonffe74d72013-08-26 20:58:12 +01009620 /* Unmask the flip-done completion message. Note that the bspec says that
9621 * we should do this for both the BCS and RCS, and that we must not unmask
9622 * more than one flip event at any time (or ensure that one flip message
9623 * can be sent by waiting for flip-done prior to queueing new flips).
9624 * Experimentation says that BCS works despite DERRMR masking all
9625 * flip-done completion events and that unmasking all planes at once
9626 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9627 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9628 */
9629 if (ring->id == RCS) {
9630 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9631 intel_ring_emit(ring, DERRMR);
9632 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9633 DERRMR_PIPEB_PRI_FLIP_DONE |
9634 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009635 if (IS_GEN8(dev))
9636 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9637 MI_SRM_LRM_GLOBAL_GTT);
9638 else
9639 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9640 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009641 intel_ring_emit(ring, DERRMR);
9642 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009643 if (IS_GEN8(dev)) {
9644 intel_ring_emit(ring, 0);
9645 intel_ring_emit(ring, MI_NOOP);
9646 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009647 }
9648
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009649 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009650 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009651 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009652 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009653
9654 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009655 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009656 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009657}
9658
Sourab Gupta84c33a62014-06-02 16:47:17 +05309659static bool use_mmio_flip(struct intel_engine_cs *ring,
9660 struct drm_i915_gem_object *obj)
9661{
9662 /*
9663 * This is not being used for older platforms, because
9664 * non-availability of flip done interrupt forces us to use
9665 * CS flips. Older platforms derive flip done using some clever
9666 * tricks involving the flip_pending status bits and vblank irqs.
9667 * So using MMIO flips there would disrupt this mechanism.
9668 */
9669
Chris Wilson8e09bf82014-07-08 10:40:30 +01009670 if (ring == NULL)
9671 return true;
9672
Sourab Gupta84c33a62014-06-02 16:47:17 +05309673 if (INTEL_INFO(ring->dev)->gen < 5)
9674 return false;
9675
9676 if (i915.use_mmio_flip < 0)
9677 return false;
9678 else if (i915.use_mmio_flip > 0)
9679 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009680 else if (i915.enable_execlists)
9681 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309682 else
9683 return ring != obj->ring;
9684}
9685
9686static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9687{
9688 struct drm_device *dev = intel_crtc->base.dev;
9689 struct drm_i915_private *dev_priv = dev->dev_private;
9690 struct intel_framebuffer *intel_fb =
9691 to_intel_framebuffer(intel_crtc->base.primary->fb);
9692 struct drm_i915_gem_object *obj = intel_fb->obj;
9693 u32 dspcntr;
9694 u32 reg;
9695
9696 intel_mark_page_flip_active(intel_crtc);
9697
9698 reg = DSPCNTR(intel_crtc->plane);
9699 dspcntr = I915_READ(reg);
9700
9701 if (INTEL_INFO(dev)->gen >= 4) {
9702 if (obj->tiling_mode != I915_TILING_NONE)
9703 dspcntr |= DISPPLANE_TILED;
9704 else
9705 dspcntr &= ~DISPPLANE_TILED;
9706 }
9707 I915_WRITE(reg, dspcntr);
9708
9709 I915_WRITE(DSPSURF(intel_crtc->plane),
9710 intel_crtc->unpin_work->gtt_offset);
9711 POSTING_READ(DSPSURF(intel_crtc->plane));
9712}
9713
9714static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9715{
9716 struct intel_engine_cs *ring;
9717 int ret;
9718
9719 lockdep_assert_held(&obj->base.dev->struct_mutex);
9720
9721 if (!obj->last_write_seqno)
9722 return 0;
9723
9724 ring = obj->ring;
9725
9726 if (i915_seqno_passed(ring->get_seqno(ring, true),
9727 obj->last_write_seqno))
9728 return 0;
9729
9730 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9731 if (ret)
9732 return ret;
9733
9734 if (WARN_ON(!ring->irq_get(ring)))
9735 return 0;
9736
9737 return 1;
9738}
9739
9740void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9741{
9742 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9743 struct intel_crtc *intel_crtc;
9744 unsigned long irq_flags;
9745 u32 seqno;
9746
9747 seqno = ring->get_seqno(ring, false);
9748
9749 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9750 for_each_intel_crtc(ring->dev, intel_crtc) {
9751 struct intel_mmio_flip *mmio_flip;
9752
9753 mmio_flip = &intel_crtc->mmio_flip;
9754 if (mmio_flip->seqno == 0)
9755 continue;
9756
9757 if (ring->id != mmio_flip->ring_id)
9758 continue;
9759
9760 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9761 intel_do_mmio_flip(intel_crtc);
9762 mmio_flip->seqno = 0;
9763 ring->irq_put(ring);
9764 }
9765 }
9766 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9767}
9768
9769static int intel_queue_mmio_flip(struct drm_device *dev,
9770 struct drm_crtc *crtc,
9771 struct drm_framebuffer *fb,
9772 struct drm_i915_gem_object *obj,
9773 struct intel_engine_cs *ring,
9774 uint32_t flags)
9775{
9776 struct drm_i915_private *dev_priv = dev->dev_private;
9777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9778 unsigned long irq_flags;
9779 int ret;
9780
9781 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9782 return -EBUSY;
9783
9784 ret = intel_postpone_flip(obj);
9785 if (ret < 0)
9786 return ret;
9787 if (ret == 0) {
9788 intel_do_mmio_flip(intel_crtc);
9789 return 0;
9790 }
9791
9792 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9793 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9794 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9795 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9796
9797 /*
9798 * Double check to catch cases where irq fired before
9799 * mmio flip data was ready
9800 */
9801 intel_notify_mmio_flip(obj->ring);
9802 return 0;
9803}
9804
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009805static int intel_default_queue_flip(struct drm_device *dev,
9806 struct drm_crtc *crtc,
9807 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009808 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009809 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009810 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009811{
9812 return -ENODEV;
9813}
9814
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009815static bool __intel_pageflip_stall_check(struct drm_device *dev,
9816 struct drm_crtc *crtc)
9817{
9818 struct drm_i915_private *dev_priv = dev->dev_private;
9819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9820 struct intel_unpin_work *work = intel_crtc->unpin_work;
9821 u32 addr;
9822
9823 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9824 return true;
9825
9826 if (!work->enable_stall_check)
9827 return false;
9828
9829 if (work->flip_ready_vblank == 0) {
9830 if (work->flip_queued_ring &&
9831 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9832 work->flip_queued_seqno))
9833 return false;
9834
9835 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9836 }
9837
9838 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9839 return false;
9840
9841 /* Potential stall - if we see that the flip has happened,
9842 * assume a missed interrupt. */
9843 if (INTEL_INFO(dev)->gen >= 4)
9844 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9845 else
9846 addr = I915_READ(DSPADDR(intel_crtc->plane));
9847
9848 /* There is a potential issue here with a false positive after a flip
9849 * to the same address. We could address this by checking for a
9850 * non-incrementing frame counter.
9851 */
9852 return addr == work->gtt_offset;
9853}
9854
9855void intel_check_page_flip(struct drm_device *dev, int pipe)
9856{
9857 struct drm_i915_private *dev_priv = dev->dev_private;
9858 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9860 unsigned long flags;
9861
9862 if (crtc == NULL)
9863 return;
9864
9865 spin_lock_irqsave(&dev->event_lock, flags);
9866 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9867 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9868 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9869 page_flip_completed(intel_crtc);
9870 }
9871 spin_unlock_irqrestore(&dev->event_lock, flags);
9872}
9873
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009874static int intel_crtc_page_flip(struct drm_crtc *crtc,
9875 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009876 struct drm_pending_vblank_event *event,
9877 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009878{
9879 struct drm_device *dev = crtc->dev;
9880 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009881 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009882 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009884 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009885 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009886 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009887 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009888 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009889
Daisy Sunc76bb612014-08-11 11:08:38 -07009890 //trigger software GT busyness calculation
9891 gen8_flip_interrupt(dev);
9892
Matt Roper2ff8fde2014-07-08 07:50:07 -07009893 /*
9894 * drm_mode_page_flip_ioctl() should already catch this, but double
9895 * check to be safe. In the future we may enable pageflipping from
9896 * a disabled primary plane.
9897 */
9898 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9899 return -EBUSY;
9900
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009901 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009902 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009903 return -EINVAL;
9904
9905 /*
9906 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9907 * Note that pitch changes could also affect these register.
9908 */
9909 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009910 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9911 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009912 return -EINVAL;
9913
Chris Wilsonf900db42014-02-20 09:26:13 +00009914 if (i915_terminally_wedged(&dev_priv->gpu_error))
9915 goto out_hang;
9916
Daniel Vetterb14c5672013-09-19 12:18:32 +02009917 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009918 if (work == NULL)
9919 return -ENOMEM;
9920
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009921 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009922 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009923 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009924 INIT_WORK(&work->work, intel_unpin_work_fn);
9925
Daniel Vetter87b6b102014-05-15 15:33:46 +02009926 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009927 if (ret)
9928 goto free_work;
9929
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009930 /* We borrow the event spin lock for protecting unpin_work */
9931 spin_lock_irqsave(&dev->event_lock, flags);
9932 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009933 /* Before declaring the flip queue wedged, check if
9934 * the hardware completed the operation behind our backs.
9935 */
9936 if (__intel_pageflip_stall_check(dev, crtc)) {
9937 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9938 page_flip_completed(intel_crtc);
9939 } else {
9940 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
9941 spin_unlock_irqrestore(&dev->event_lock, flags);
Chris Wilson468f0b42010-05-27 13:18:13 +01009942
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009943 drm_crtc_vblank_put(crtc);
9944 kfree(work);
9945 return -EBUSY;
9946 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009947 }
9948 intel_crtc->unpin_work = work;
9949 spin_unlock_irqrestore(&dev->event_lock, flags);
9950
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009951 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9952 flush_workqueue(dev_priv->wq);
9953
Chris Wilson79158102012-05-23 11:13:58 +01009954 ret = i915_mutex_lock_interruptible(dev);
9955 if (ret)
9956 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009957
Jesse Barnes75dfca82010-02-10 15:09:44 -08009958 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009959 drm_gem_object_reference(&work->old_fb_obj->base);
9960 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009961
Matt Roperf4510a22014-04-01 15:22:40 -07009962 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009963
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009964 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009965
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009966 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009967 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009968
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009969 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009970 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009971
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009972 if (IS_VALLEYVIEW(dev)) {
9973 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009974 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9975 /* vlv: DISPLAY_FLIP fails to change tiling */
9976 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009977 } else if (IS_IVYBRIDGE(dev)) {
9978 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009979 } else if (INTEL_INFO(dev)->gen >= 7) {
9980 ring = obj->ring;
9981 if (ring == NULL || ring->id != RCS)
9982 ring = &dev_priv->ring[BCS];
9983 } else {
9984 ring = &dev_priv->ring[RCS];
9985 }
9986
9987 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009988 if (ret)
9989 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009990
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009991 work->gtt_offset =
9992 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9993
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009994 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309995 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9996 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009997 if (ret)
9998 goto cleanup_unpin;
9999
10000 work->flip_queued_seqno = obj->last_write_seqno;
10001 work->flip_queued_ring = obj->ring;
10002 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010003 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010004 page_flip_flags);
10005 if (ret)
10006 goto cleanup_unpin;
10007
10008 work->flip_queued_seqno = intel_ring_get_seqno(ring);
10009 work->flip_queued_ring = ring;
10010 }
10011
10012 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
10013 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010014
Daniel Vettera071fa02014-06-18 23:28:09 +020010015 i915_gem_track_fb(work->old_fb_obj, obj,
10016 INTEL_FRONTBUFFER_PRIMARY(pipe));
10017
Chris Wilson7782de32011-07-08 12:22:41 +010010018 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010019 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010020 mutex_unlock(&dev->struct_mutex);
10021
Jesse Barnese5510fa2010-07-01 16:48:37 -070010022 trace_i915_flip_request(intel_crtc->plane, obj);
10023
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010024 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010025
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010026cleanup_unpin:
10027 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010028cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010029 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -070010030 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +000010031 drm_gem_object_unreference(&work->old_fb_obj->base);
10032 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +010010033 mutex_unlock(&dev->struct_mutex);
10034
Chris Wilson79158102012-05-23 11:13:58 +010010035cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +010010036 spin_lock_irqsave(&dev->event_lock, flags);
10037 intel_crtc->unpin_work = NULL;
10038 spin_unlock_irqrestore(&dev->event_lock, flags);
10039
Daniel Vetter87b6b102014-05-15 15:33:46 +020010040 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010041free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010042 kfree(work);
10043
Chris Wilsonf900db42014-02-20 09:26:13 +000010044 if (ret == -EIO) {
10045out_hang:
10046 intel_crtc_wait_for_pending_flips(crtc);
10047 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
10048 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +020010049 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +000010050 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010051 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010052}
10053
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010054static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010055 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10056 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010057};
10058
Daniel Vetter9a935852012-07-05 22:34:27 +020010059/**
10060 * intel_modeset_update_staged_output_state
10061 *
10062 * Updates the staged output configuration state, e.g. after we've read out the
10063 * current hw state.
10064 */
10065static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10066{
Ville Syrjälä76688512014-01-10 11:28:06 +020010067 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010068 struct intel_encoder *encoder;
10069 struct intel_connector *connector;
10070
10071 list_for_each_entry(connector, &dev->mode_config.connector_list,
10072 base.head) {
10073 connector->new_encoder =
10074 to_intel_encoder(connector->base.encoder);
10075 }
10076
Damien Lespiaub2784e12014-08-05 11:29:37 +010010077 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010078 encoder->new_crtc =
10079 to_intel_crtc(encoder->base.crtc);
10080 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010081
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010082 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010083 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010084
10085 if (crtc->new_enabled)
10086 crtc->new_config = &crtc->config;
10087 else
10088 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010089 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010090}
10091
10092/**
10093 * intel_modeset_commit_output_state
10094 *
10095 * This function copies the stage display pipe configuration to the real one.
10096 */
10097static void intel_modeset_commit_output_state(struct drm_device *dev)
10098{
Ville Syrjälä76688512014-01-10 11:28:06 +020010099 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010100 struct intel_encoder *encoder;
10101 struct intel_connector *connector;
10102
10103 list_for_each_entry(connector, &dev->mode_config.connector_list,
10104 base.head) {
10105 connector->base.encoder = &connector->new_encoder->base;
10106 }
10107
Damien Lespiaub2784e12014-08-05 11:29:37 +010010108 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010109 encoder->base.crtc = &encoder->new_crtc->base;
10110 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010111
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010112 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010113 crtc->base.enabled = crtc->new_enabled;
10114 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010115}
10116
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010117static void
Robin Schroereba905b2014-05-18 02:24:50 +020010118connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010119 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010120{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010121 int bpp = pipe_config->pipe_bpp;
10122
10123 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10124 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010125 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010126
10127 /* Don't use an invalid EDID bpc value */
10128 if (connector->base.display_info.bpc &&
10129 connector->base.display_info.bpc * 3 < bpp) {
10130 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10131 bpp, connector->base.display_info.bpc*3);
10132 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10133 }
10134
10135 /* Clamp bpp to 8 on screens without EDID 1.4 */
10136 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10137 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10138 bpp);
10139 pipe_config->pipe_bpp = 24;
10140 }
10141}
10142
10143static int
10144compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10145 struct drm_framebuffer *fb,
10146 struct intel_crtc_config *pipe_config)
10147{
10148 struct drm_device *dev = crtc->base.dev;
10149 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010150 int bpp;
10151
Daniel Vetterd42264b2013-03-28 16:38:08 +010010152 switch (fb->pixel_format) {
10153 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010154 bpp = 8*3; /* since we go through a colormap */
10155 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010156 case DRM_FORMAT_XRGB1555:
10157 case DRM_FORMAT_ARGB1555:
10158 /* checked in intel_framebuffer_init already */
10159 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10160 return -EINVAL;
10161 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010162 bpp = 6*3; /* min is 18bpp */
10163 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010164 case DRM_FORMAT_XBGR8888:
10165 case DRM_FORMAT_ABGR8888:
10166 /* checked in intel_framebuffer_init already */
10167 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10168 return -EINVAL;
10169 case DRM_FORMAT_XRGB8888:
10170 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010171 bpp = 8*3;
10172 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010173 case DRM_FORMAT_XRGB2101010:
10174 case DRM_FORMAT_ARGB2101010:
10175 case DRM_FORMAT_XBGR2101010:
10176 case DRM_FORMAT_ABGR2101010:
10177 /* checked in intel_framebuffer_init already */
10178 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010179 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010180 bpp = 10*3;
10181 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010182 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010183 default:
10184 DRM_DEBUG_KMS("unsupported depth\n");
10185 return -EINVAL;
10186 }
10187
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010188 pipe_config->pipe_bpp = bpp;
10189
10190 /* Clamp display bpp to EDID value */
10191 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010192 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010193 if (!connector->new_encoder ||
10194 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010195 continue;
10196
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010197 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010198 }
10199
10200 return bpp;
10201}
10202
Daniel Vetter644db712013-09-19 14:53:58 +020010203static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10204{
10205 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10206 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010207 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010208 mode->crtc_hdisplay, mode->crtc_hsync_start,
10209 mode->crtc_hsync_end, mode->crtc_htotal,
10210 mode->crtc_vdisplay, mode->crtc_vsync_start,
10211 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10212}
10213
Daniel Vetterc0b03412013-05-28 12:05:54 +020010214static void intel_dump_pipe_config(struct intel_crtc *crtc,
10215 struct intel_crtc_config *pipe_config,
10216 const char *context)
10217{
10218 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10219 context, pipe_name(crtc->pipe));
10220
10221 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10222 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10223 pipe_config->pipe_bpp, pipe_config->dither);
10224 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10225 pipe_config->has_pch_encoder,
10226 pipe_config->fdi_lanes,
10227 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10228 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10229 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010230 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10231 pipe_config->has_dp_encoder,
10232 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10233 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10234 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010235
10236 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10237 pipe_config->has_dp_encoder,
10238 pipe_config->dp_m2_n2.gmch_m,
10239 pipe_config->dp_m2_n2.gmch_n,
10240 pipe_config->dp_m2_n2.link_m,
10241 pipe_config->dp_m2_n2.link_n,
10242 pipe_config->dp_m2_n2.tu);
10243
Daniel Vetterc0b03412013-05-28 12:05:54 +020010244 DRM_DEBUG_KMS("requested mode:\n");
10245 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10246 DRM_DEBUG_KMS("adjusted mode:\n");
10247 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010248 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010249 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010250 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10251 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010252 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10253 pipe_config->gmch_pfit.control,
10254 pipe_config->gmch_pfit.pgm_ratios,
10255 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010256 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010257 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010258 pipe_config->pch_pfit.size,
10259 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010260 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010261 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010262}
10263
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010264static bool encoders_cloneable(const struct intel_encoder *a,
10265 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010266{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010267 /* masks could be asymmetric, so check both ways */
10268 return a == b || (a->cloneable & (1 << b->type) &&
10269 b->cloneable & (1 << a->type));
10270}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010271
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010272static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10273 struct intel_encoder *encoder)
10274{
10275 struct drm_device *dev = crtc->base.dev;
10276 struct intel_encoder *source_encoder;
10277
Damien Lespiaub2784e12014-08-05 11:29:37 +010010278 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010279 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010280 continue;
10281
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010282 if (!encoders_cloneable(encoder, source_encoder))
10283 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010284 }
10285
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010286 return true;
10287}
10288
10289static bool check_encoder_cloning(struct intel_crtc *crtc)
10290{
10291 struct drm_device *dev = crtc->base.dev;
10292 struct intel_encoder *encoder;
10293
Damien Lespiaub2784e12014-08-05 11:29:37 +010010294 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010295 if (encoder->new_crtc != crtc)
10296 continue;
10297
10298 if (!check_single_encoder_cloning(crtc, encoder))
10299 return false;
10300 }
10301
10302 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010303}
10304
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010305static struct intel_crtc_config *
10306intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010307 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010308 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010309{
10310 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010311 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010312 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010313 int plane_bpp, ret = -EINVAL;
10314 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010315
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010316 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010317 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10318 return ERR_PTR(-EINVAL);
10319 }
10320
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010321 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10322 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010323 return ERR_PTR(-ENOMEM);
10324
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010325 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10326 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010327
Daniel Vettere143a212013-07-04 12:01:15 +020010328 pipe_config->cpu_transcoder =
10329 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010330 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010331
Imre Deak2960bc92013-07-30 13:36:32 +030010332 /*
10333 * Sanitize sync polarity flags based on requested ones. If neither
10334 * positive or negative polarity is requested, treat this as meaning
10335 * negative polarity.
10336 */
10337 if (!(pipe_config->adjusted_mode.flags &
10338 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10339 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10340
10341 if (!(pipe_config->adjusted_mode.flags &
10342 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10343 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10344
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010345 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10346 * plane pixel format and any sink constraints into account. Returns the
10347 * source plane bpp so that dithering can be selected on mismatches
10348 * after encoders and crtc also have had their say. */
10349 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10350 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010351 if (plane_bpp < 0)
10352 goto fail;
10353
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010354 /*
10355 * Determine the real pipe dimensions. Note that stereo modes can
10356 * increase the actual pipe size due to the frame doubling and
10357 * insertion of additional space for blanks between the frame. This
10358 * is stored in the crtc timings. We use the requested mode to do this
10359 * computation to clearly distinguish it from the adjusted mode, which
10360 * can be changed by the connectors in the below retry loop.
10361 */
10362 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10363 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10364 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10365
Daniel Vettere29c22c2013-02-21 00:00:16 +010010366encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010367 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010368 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010369 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010370
Daniel Vetter135c81b2013-07-21 21:37:09 +020010371 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010372 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010373
Daniel Vetter7758a112012-07-08 19:40:39 +020010374 /* Pass our mode to the connectors and the CRTC to give them a chance to
10375 * adjust it according to limitations or connector properties, and also
10376 * a chance to reject the mode entirely.
10377 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010378 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010379
10380 if (&encoder->new_crtc->base != crtc)
10381 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010382
Daniel Vetterefea6e82013-07-21 21:36:59 +020010383 if (!(encoder->compute_config(encoder, pipe_config))) {
10384 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010385 goto fail;
10386 }
10387 }
10388
Daniel Vetterff9a6752013-06-01 17:16:21 +020010389 /* Set default port clock if not overwritten by the encoder. Needs to be
10390 * done afterwards in case the encoder adjusts the mode. */
10391 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010392 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10393 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010394
Daniel Vettera43f6e02013-06-07 23:10:32 +020010395 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010396 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010397 DRM_DEBUG_KMS("CRTC fixup failed\n");
10398 goto fail;
10399 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010400
10401 if (ret == RETRY) {
10402 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10403 ret = -EINVAL;
10404 goto fail;
10405 }
10406
10407 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10408 retry = false;
10409 goto encoder_retry;
10410 }
10411
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010412 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10413 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10414 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10415
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010416 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010417fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010418 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010419 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010420}
10421
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010422/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10423 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10424static void
10425intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10426 unsigned *prepare_pipes, unsigned *disable_pipes)
10427{
10428 struct intel_crtc *intel_crtc;
10429 struct drm_device *dev = crtc->dev;
10430 struct intel_encoder *encoder;
10431 struct intel_connector *connector;
10432 struct drm_crtc *tmp_crtc;
10433
10434 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10435
10436 /* Check which crtcs have changed outputs connected to them, these need
10437 * to be part of the prepare_pipes mask. We don't (yet) support global
10438 * modeset across multiple crtcs, so modeset_pipes will only have one
10439 * bit set at most. */
10440 list_for_each_entry(connector, &dev->mode_config.connector_list,
10441 base.head) {
10442 if (connector->base.encoder == &connector->new_encoder->base)
10443 continue;
10444
10445 if (connector->base.encoder) {
10446 tmp_crtc = connector->base.encoder->crtc;
10447
10448 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10449 }
10450
10451 if (connector->new_encoder)
10452 *prepare_pipes |=
10453 1 << connector->new_encoder->new_crtc->pipe;
10454 }
10455
Damien Lespiaub2784e12014-08-05 11:29:37 +010010456 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010457 if (encoder->base.crtc == &encoder->new_crtc->base)
10458 continue;
10459
10460 if (encoder->base.crtc) {
10461 tmp_crtc = encoder->base.crtc;
10462
10463 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10464 }
10465
10466 if (encoder->new_crtc)
10467 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10468 }
10469
Ville Syrjälä76688512014-01-10 11:28:06 +020010470 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010471 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010472 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010473 continue;
10474
Ville Syrjälä76688512014-01-10 11:28:06 +020010475 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010476 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010477 else
10478 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010479 }
10480
10481
10482 /* set_mode is also used to update properties on life display pipes. */
10483 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010484 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010485 *prepare_pipes |= 1 << intel_crtc->pipe;
10486
Daniel Vetterb6c51642013-04-12 18:48:43 +020010487 /*
10488 * For simplicity do a full modeset on any pipe where the output routing
10489 * changed. We could be more clever, but that would require us to be
10490 * more careful with calling the relevant encoder->mode_set functions.
10491 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010492 if (*prepare_pipes)
10493 *modeset_pipes = *prepare_pipes;
10494
10495 /* ... and mask these out. */
10496 *modeset_pipes &= ~(*disable_pipes);
10497 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010498
10499 /*
10500 * HACK: We don't (yet) fully support global modesets. intel_set_config
10501 * obies this rule, but the modeset restore mode of
10502 * intel_modeset_setup_hw_state does not.
10503 */
10504 *modeset_pipes &= 1 << intel_crtc->pipe;
10505 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010506
10507 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10508 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010509}
10510
Daniel Vetterea9d7582012-07-10 10:42:52 +020010511static bool intel_crtc_in_use(struct drm_crtc *crtc)
10512{
10513 struct drm_encoder *encoder;
10514 struct drm_device *dev = crtc->dev;
10515
10516 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10517 if (encoder->crtc == crtc)
10518 return true;
10519
10520 return false;
10521}
10522
10523static void
10524intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10525{
10526 struct intel_encoder *intel_encoder;
10527 struct intel_crtc *intel_crtc;
10528 struct drm_connector *connector;
10529
Damien Lespiaub2784e12014-08-05 11:29:37 +010010530 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010531 if (!intel_encoder->base.crtc)
10532 continue;
10533
10534 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10535
10536 if (prepare_pipes & (1 << intel_crtc->pipe))
10537 intel_encoder->connectors_active = false;
10538 }
10539
10540 intel_modeset_commit_output_state(dev);
10541
Ville Syrjälä76688512014-01-10 11:28:06 +020010542 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010543 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010544 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010545 WARN_ON(intel_crtc->new_config &&
10546 intel_crtc->new_config != &intel_crtc->config);
10547 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010548 }
10549
10550 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10551 if (!connector->encoder || !connector->encoder->crtc)
10552 continue;
10553
10554 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10555
10556 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010557 struct drm_property *dpms_property =
10558 dev->mode_config.dpms_property;
10559
Daniel Vetterea9d7582012-07-10 10:42:52 +020010560 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010561 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010562 dpms_property,
10563 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010564
10565 intel_encoder = to_intel_encoder(connector->encoder);
10566 intel_encoder->connectors_active = true;
10567 }
10568 }
10569
10570}
10571
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010572static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010573{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010574 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010575
10576 if (clock1 == clock2)
10577 return true;
10578
10579 if (!clock1 || !clock2)
10580 return false;
10581
10582 diff = abs(clock1 - clock2);
10583
10584 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10585 return true;
10586
10587 return false;
10588}
10589
Daniel Vetter25c5b262012-07-08 22:08:04 +020010590#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10591 list_for_each_entry((intel_crtc), \
10592 &(dev)->mode_config.crtc_list, \
10593 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010594 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010595
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010596static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010597intel_pipe_config_compare(struct drm_device *dev,
10598 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010599 struct intel_crtc_config *pipe_config)
10600{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010601#define PIPE_CONF_CHECK_X(name) \
10602 if (current_config->name != pipe_config->name) { \
10603 DRM_ERROR("mismatch in " #name " " \
10604 "(expected 0x%08x, found 0x%08x)\n", \
10605 current_config->name, \
10606 pipe_config->name); \
10607 return false; \
10608 }
10609
Daniel Vetter08a24032013-04-19 11:25:34 +020010610#define PIPE_CONF_CHECK_I(name) \
10611 if (current_config->name != pipe_config->name) { \
10612 DRM_ERROR("mismatch in " #name " " \
10613 "(expected %i, found %i)\n", \
10614 current_config->name, \
10615 pipe_config->name); \
10616 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010617 }
10618
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010619/* This is required for BDW+ where there is only one set of registers for
10620 * switching between high and low RR.
10621 * This macro can be used whenever a comparison has to be made between one
10622 * hw state and multiple sw state variables.
10623 */
10624#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10625 if ((current_config->name != pipe_config->name) && \
10626 (current_config->alt_name != pipe_config->name)) { \
10627 DRM_ERROR("mismatch in " #name " " \
10628 "(expected %i or %i, found %i)\n", \
10629 current_config->name, \
10630 current_config->alt_name, \
10631 pipe_config->name); \
10632 return false; \
10633 }
10634
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010635#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10636 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010637 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010638 "(expected %i, found %i)\n", \
10639 current_config->name & (mask), \
10640 pipe_config->name & (mask)); \
10641 return false; \
10642 }
10643
Ville Syrjälä5e550652013-09-06 23:29:07 +030010644#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10645 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10646 DRM_ERROR("mismatch in " #name " " \
10647 "(expected %i, found %i)\n", \
10648 current_config->name, \
10649 pipe_config->name); \
10650 return false; \
10651 }
10652
Daniel Vetterbb760062013-06-06 14:55:52 +020010653#define PIPE_CONF_QUIRK(quirk) \
10654 ((current_config->quirks | pipe_config->quirks) & (quirk))
10655
Daniel Vettereccb1402013-05-22 00:50:22 +020010656 PIPE_CONF_CHECK_I(cpu_transcoder);
10657
Daniel Vetter08a24032013-04-19 11:25:34 +020010658 PIPE_CONF_CHECK_I(has_pch_encoder);
10659 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010660 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10661 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10662 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10663 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10664 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010665
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010666 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010667
10668 if (INTEL_INFO(dev)->gen < 8) {
10669 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10670 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10671 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10672 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10673 PIPE_CONF_CHECK_I(dp_m_n.tu);
10674
10675 if (current_config->has_drrs) {
10676 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10677 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10678 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10679 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10680 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10681 }
10682 } else {
10683 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10684 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10685 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10686 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10687 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10688 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010689
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010690 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10691 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10692 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10693 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10694 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10695 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10696
10697 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10698 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10699 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10700 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10701 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10702 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10703
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010704 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010705 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010706 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10707 IS_VALLEYVIEW(dev))
10708 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010709
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010710 PIPE_CONF_CHECK_I(has_audio);
10711
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010712 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10713 DRM_MODE_FLAG_INTERLACE);
10714
Daniel Vetterbb760062013-06-06 14:55:52 +020010715 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10716 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10717 DRM_MODE_FLAG_PHSYNC);
10718 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10719 DRM_MODE_FLAG_NHSYNC);
10720 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10721 DRM_MODE_FLAG_PVSYNC);
10722 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10723 DRM_MODE_FLAG_NVSYNC);
10724 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010725
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010726 PIPE_CONF_CHECK_I(pipe_src_w);
10727 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010728
Daniel Vetter99535992014-04-13 12:00:33 +020010729 /*
10730 * FIXME: BIOS likes to set up a cloned config with lvds+external
10731 * screen. Since we don't yet re-compute the pipe config when moving
10732 * just the lvds port away to another pipe the sw tracking won't match.
10733 *
10734 * Proper atomic modesets with recomputed global state will fix this.
10735 * Until then just don't check gmch state for inherited modes.
10736 */
10737 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10738 PIPE_CONF_CHECK_I(gmch_pfit.control);
10739 /* pfit ratios are autocomputed by the hw on gen4+ */
10740 if (INTEL_INFO(dev)->gen < 4)
10741 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10742 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10743 }
10744
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010745 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10746 if (current_config->pch_pfit.enabled) {
10747 PIPE_CONF_CHECK_I(pch_pfit.pos);
10748 PIPE_CONF_CHECK_I(pch_pfit.size);
10749 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010750
Jesse Barnese59150d2014-01-07 13:30:45 -080010751 /* BDW+ don't expose a synchronous way to read the state */
10752 if (IS_HASWELL(dev))
10753 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010754
Ville Syrjälä282740f2013-09-04 18:30:03 +030010755 PIPE_CONF_CHECK_I(double_wide);
10756
Daniel Vetter26804af2014-06-25 22:01:55 +030010757 PIPE_CONF_CHECK_X(ddi_pll_sel);
10758
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010759 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010760 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010761 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010762 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10763 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010764 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010765
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010766 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10767 PIPE_CONF_CHECK_I(pipe_bpp);
10768
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010769 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10770 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010771
Daniel Vetter66e985c2013-06-05 13:34:20 +020010772#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010773#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010774#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010775#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010776#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010777#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010778
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010779 return true;
10780}
10781
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010782static void
10783check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010784{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010785 struct intel_connector *connector;
10786
10787 list_for_each_entry(connector, &dev->mode_config.connector_list,
10788 base.head) {
10789 /* This also checks the encoder/connector hw state with the
10790 * ->get_hw_state callbacks. */
10791 intel_connector_check_state(connector);
10792
10793 WARN(&connector->new_encoder->base != connector->base.encoder,
10794 "connector's staged encoder doesn't match current encoder\n");
10795 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010796}
10797
10798static void
10799check_encoder_state(struct drm_device *dev)
10800{
10801 struct intel_encoder *encoder;
10802 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010803
Damien Lespiaub2784e12014-08-05 11:29:37 +010010804 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010805 bool enabled = false;
10806 bool active = false;
10807 enum pipe pipe, tracked_pipe;
10808
10809 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10810 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010811 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010812
10813 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10814 "encoder's stage crtc doesn't match current crtc\n");
10815 WARN(encoder->connectors_active && !encoder->base.crtc,
10816 "encoder's active_connectors set, but no crtc\n");
10817
10818 list_for_each_entry(connector, &dev->mode_config.connector_list,
10819 base.head) {
10820 if (connector->base.encoder != &encoder->base)
10821 continue;
10822 enabled = true;
10823 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10824 active = true;
10825 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010826 /*
10827 * for MST connectors if we unplug the connector is gone
10828 * away but the encoder is still connected to a crtc
10829 * until a modeset happens in response to the hotplug.
10830 */
10831 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10832 continue;
10833
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010834 WARN(!!encoder->base.crtc != enabled,
10835 "encoder's enabled state mismatch "
10836 "(expected %i, found %i)\n",
10837 !!encoder->base.crtc, enabled);
10838 WARN(active && !encoder->base.crtc,
10839 "active encoder with no crtc\n");
10840
10841 WARN(encoder->connectors_active != active,
10842 "encoder's computed active state doesn't match tracked active state "
10843 "(expected %i, found %i)\n", active, encoder->connectors_active);
10844
10845 active = encoder->get_hw_state(encoder, &pipe);
10846 WARN(active != encoder->connectors_active,
10847 "encoder's hw state doesn't match sw tracking "
10848 "(expected %i, found %i)\n",
10849 encoder->connectors_active, active);
10850
10851 if (!encoder->base.crtc)
10852 continue;
10853
10854 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10855 WARN(active && pipe != tracked_pipe,
10856 "active encoder's pipe doesn't match"
10857 "(expected %i, found %i)\n",
10858 tracked_pipe, pipe);
10859
10860 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010861}
10862
10863static void
10864check_crtc_state(struct drm_device *dev)
10865{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010866 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010867 struct intel_crtc *crtc;
10868 struct intel_encoder *encoder;
10869 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010870
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010871 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010872 bool enabled = false;
10873 bool active = false;
10874
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010875 memset(&pipe_config, 0, sizeof(pipe_config));
10876
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010877 DRM_DEBUG_KMS("[CRTC:%d]\n",
10878 crtc->base.base.id);
10879
10880 WARN(crtc->active && !crtc->base.enabled,
10881 "active crtc, but not enabled in sw tracking\n");
10882
Damien Lespiaub2784e12014-08-05 11:29:37 +010010883 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010884 if (encoder->base.crtc != &crtc->base)
10885 continue;
10886 enabled = true;
10887 if (encoder->connectors_active)
10888 active = true;
10889 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010890
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010891 WARN(active != crtc->active,
10892 "crtc's computed active state doesn't match tracked active state "
10893 "(expected %i, found %i)\n", active, crtc->active);
10894 WARN(enabled != crtc->base.enabled,
10895 "crtc's computed enabled state doesn't match tracked enabled state "
10896 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10897
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010898 active = dev_priv->display.get_pipe_config(crtc,
10899 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010900
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010901 /* hw state is inconsistent with the pipe quirk */
10902 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10903 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010904 active = crtc->active;
10905
Damien Lespiaub2784e12014-08-05 11:29:37 +010010906 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010907 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010908 if (encoder->base.crtc != &crtc->base)
10909 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010910 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010911 encoder->get_config(encoder, &pipe_config);
10912 }
10913
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010914 WARN(crtc->active != active,
10915 "crtc active state doesn't match with hw state "
10916 "(expected %i, found %i)\n", crtc->active, active);
10917
Daniel Vetterc0b03412013-05-28 12:05:54 +020010918 if (active &&
10919 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10920 WARN(1, "pipe state doesn't match!\n");
10921 intel_dump_pipe_config(crtc, &pipe_config,
10922 "[hw state]");
10923 intel_dump_pipe_config(crtc, &crtc->config,
10924 "[sw state]");
10925 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010926 }
10927}
10928
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010929static void
10930check_shared_dpll_state(struct drm_device *dev)
10931{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010932 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010933 struct intel_crtc *crtc;
10934 struct intel_dpll_hw_state dpll_hw_state;
10935 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010936
10937 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10938 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10939 int enabled_crtcs = 0, active_crtcs = 0;
10940 bool active;
10941
10942 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10943
10944 DRM_DEBUG_KMS("%s\n", pll->name);
10945
10946 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10947
10948 WARN(pll->active > pll->refcount,
10949 "more active pll users than references: %i vs %i\n",
10950 pll->active, pll->refcount);
10951 WARN(pll->active && !pll->on,
10952 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010953 WARN(pll->on && !pll->active,
10954 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010955 WARN(pll->on != active,
10956 "pll on state mismatch (expected %i, found %i)\n",
10957 pll->on, active);
10958
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010959 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010960 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10961 enabled_crtcs++;
10962 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10963 active_crtcs++;
10964 }
10965 WARN(pll->active != active_crtcs,
10966 "pll active crtcs mismatch (expected %i, found %i)\n",
10967 pll->active, active_crtcs);
10968 WARN(pll->refcount != enabled_crtcs,
10969 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10970 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010971
10972 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10973 sizeof(dpll_hw_state)),
10974 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010975 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010976}
10977
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010978void
10979intel_modeset_check_state(struct drm_device *dev)
10980{
10981 check_connector_state(dev);
10982 check_encoder_state(dev);
10983 check_crtc_state(dev);
10984 check_shared_dpll_state(dev);
10985}
10986
Ville Syrjälä18442d02013-09-13 16:00:08 +030010987void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10988 int dotclock)
10989{
10990 /*
10991 * FDI already provided one idea for the dotclock.
10992 * Yell if the encoder disagrees.
10993 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010994 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010995 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010996 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010997}
10998
Ville Syrjälä80715b22014-05-15 20:23:23 +030010999static void update_scanline_offset(struct intel_crtc *crtc)
11000{
11001 struct drm_device *dev = crtc->base.dev;
11002
11003 /*
11004 * The scanline counter increments at the leading edge of hsync.
11005 *
11006 * On most platforms it starts counting from vtotal-1 on the
11007 * first active line. That means the scanline counter value is
11008 * always one less than what we would expect. Ie. just after
11009 * start of vblank, which also occurs at start of hsync (on the
11010 * last active line), the scanline counter will read vblank_start-1.
11011 *
11012 * On gen2 the scanline counter starts counting from 1 instead
11013 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11014 * to keep the value positive), instead of adding one.
11015 *
11016 * On HSW+ the behaviour of the scanline counter depends on the output
11017 * type. For DP ports it behaves like most other platforms, but on HDMI
11018 * there's an extra 1 line difference. So we need to add two instead of
11019 * one to the value.
11020 */
11021 if (IS_GEN2(dev)) {
11022 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
11023 int vtotal;
11024
11025 vtotal = mode->crtc_vtotal;
11026 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11027 vtotal /= 2;
11028
11029 crtc->scanline_offset = vtotal - 1;
11030 } else if (HAS_DDI(dev) &&
11031 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
11032 crtc->scanline_offset = 2;
11033 } else
11034 crtc->scanline_offset = 1;
11035}
11036
Daniel Vetterf30da182013-04-11 20:22:50 +020011037static int __intel_set_mode(struct drm_crtc *crtc,
11038 struct drm_display_mode *mode,
11039 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020011040{
11041 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011042 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011043 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011044 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011045 struct intel_crtc *intel_crtc;
11046 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011047 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011048
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011049 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011050 if (!saved_mode)
11051 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011052
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011053 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020011054 &prepare_pipes, &disable_pipes);
11055
Tim Gardner3ac18232012-12-07 07:54:26 -070011056 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011057
Daniel Vetter25c5b262012-07-08 22:08:04 +020011058 /* Hack: Because we don't (yet) support global modeset on multiple
11059 * crtcs, we don't keep track of the new mode for more than one crtc.
11060 * Hence simply check whether any bit is set in modeset_pipes in all the
11061 * pieces of code that are not yet converted to deal with mutliple crtcs
11062 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011063 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011064 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011065 if (IS_ERR(pipe_config)) {
11066 ret = PTR_ERR(pipe_config);
11067 pipe_config = NULL;
11068
Tim Gardner3ac18232012-12-07 07:54:26 -070011069 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011070 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011071 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11072 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011073 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020011074 }
11075
Jesse Barnes30a970c2013-11-04 13:48:12 -080011076 /*
11077 * See if the config requires any additional preparation, e.g.
11078 * to adjust global state with pipes off. We need to do this
11079 * here so we can get the modeset_pipe updated config for the new
11080 * mode set on this crtc. For other crtcs we need to use the
11081 * adjusted_mode bits in the crtc directly.
11082 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011083 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011084 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011085
Ville Syrjäläc164f832013-11-05 22:34:12 +020011086 /* may have added more to prepare_pipes than we should */
11087 prepare_pipes &= ~disable_pipes;
11088 }
11089
Daniel Vetter460da9162013-03-27 00:44:51 +010011090 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11091 intel_crtc_disable(&intel_crtc->base);
11092
Daniel Vetterea9d7582012-07-10 10:42:52 +020011093 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11094 if (intel_crtc->base.enabled)
11095 dev_priv->display.crtc_disable(&intel_crtc->base);
11096 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011097
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011098 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11099 * to set it here already despite that we pass it down the callchain.
11100 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011101 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011102 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011103 /* mode_set/enable/disable functions rely on a correct pipe
11104 * config. */
11105 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011106 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011107
11108 /*
11109 * Calculate and store various constants which
11110 * are later needed by vblank and swap-completion
11111 * timestamping. They are derived from true hwmode.
11112 */
11113 drm_calc_timestamping_constants(crtc,
11114 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011115 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011116
Daniel Vetterea9d7582012-07-10 10:42:52 +020011117 /* Only after disabling all output pipelines that will be changed can we
11118 * update the the output configuration. */
11119 intel_modeset_update_state(dev, prepare_pipes);
11120
Daniel Vetter47fab732012-10-26 10:58:18 +020011121 if (dev_priv->display.modeset_global_resources)
11122 dev_priv->display.modeset_global_resources(dev);
11123
Daniel Vettera6778b32012-07-02 09:56:42 +020011124 /* Set up the DPLL and any encoders state that needs to adjust or depend
11125 * on the DPLL.
11126 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011127 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011128 struct drm_framebuffer *old_fb = crtc->primary->fb;
11129 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011131
11132 mutex_lock(&dev->struct_mutex);
11133 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011134 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011135 NULL);
11136 if (ret != 0) {
11137 DRM_ERROR("pin & fence failed\n");
11138 mutex_unlock(&dev->struct_mutex);
11139 goto done;
11140 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011141 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011142 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011143 i915_gem_track_fb(old_obj, obj,
11144 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011145 mutex_unlock(&dev->struct_mutex);
11146
11147 crtc->primary->fb = fb;
11148 crtc->x = x;
11149 crtc->y = y;
11150
Daniel Vetter4271b752014-04-24 23:55:00 +020011151 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11152 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011153 if (ret)
11154 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011155 }
11156
11157 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011158 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11159 update_scanline_offset(intel_crtc);
11160
Daniel Vetter25c5b262012-07-08 22:08:04 +020011161 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011162 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011163
Daniel Vettera6778b32012-07-02 09:56:42 +020011164 /* FIXME: add subpixel order */
11165done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011166 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011167 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011168
Tim Gardner3ac18232012-12-07 07:54:26 -070011169out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011170 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011171 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011172 return ret;
11173}
11174
Damien Lespiaue7457a92013-08-08 22:28:59 +010011175static int intel_set_mode(struct drm_crtc *crtc,
11176 struct drm_display_mode *mode,
11177 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011178{
11179 int ret;
11180
11181 ret = __intel_set_mode(crtc, mode, x, y, fb);
11182
11183 if (ret == 0)
11184 intel_modeset_check_state(crtc->dev);
11185
11186 return ret;
11187}
11188
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011189void intel_crtc_restore_mode(struct drm_crtc *crtc)
11190{
Matt Roperf4510a22014-04-01 15:22:40 -070011191 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011192}
11193
Daniel Vetter25c5b262012-07-08 22:08:04 +020011194#undef for_each_intel_crtc_masked
11195
Daniel Vetterd9e55602012-07-04 22:16:09 +020011196static void intel_set_config_free(struct intel_set_config *config)
11197{
11198 if (!config)
11199 return;
11200
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011201 kfree(config->save_connector_encoders);
11202 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011203 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011204 kfree(config);
11205}
11206
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011207static int intel_set_config_save_state(struct drm_device *dev,
11208 struct intel_set_config *config)
11209{
Ville Syrjälä76688512014-01-10 11:28:06 +020011210 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011211 struct drm_encoder *encoder;
11212 struct drm_connector *connector;
11213 int count;
11214
Ville Syrjälä76688512014-01-10 11:28:06 +020011215 config->save_crtc_enabled =
11216 kcalloc(dev->mode_config.num_crtc,
11217 sizeof(bool), GFP_KERNEL);
11218 if (!config->save_crtc_enabled)
11219 return -ENOMEM;
11220
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011221 config->save_encoder_crtcs =
11222 kcalloc(dev->mode_config.num_encoder,
11223 sizeof(struct drm_crtc *), GFP_KERNEL);
11224 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011225 return -ENOMEM;
11226
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011227 config->save_connector_encoders =
11228 kcalloc(dev->mode_config.num_connector,
11229 sizeof(struct drm_encoder *), GFP_KERNEL);
11230 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011231 return -ENOMEM;
11232
11233 /* Copy data. Note that driver private data is not affected.
11234 * Should anything bad happen only the expected state is
11235 * restored, not the drivers personal bookkeeping.
11236 */
11237 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011238 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011239 config->save_crtc_enabled[count++] = crtc->enabled;
11240 }
11241
11242 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011243 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011244 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011245 }
11246
11247 count = 0;
11248 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011249 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011250 }
11251
11252 return 0;
11253}
11254
11255static void intel_set_config_restore_state(struct drm_device *dev,
11256 struct intel_set_config *config)
11257{
Ville Syrjälä76688512014-01-10 11:28:06 +020011258 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011259 struct intel_encoder *encoder;
11260 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011261 int count;
11262
11263 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011264 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011265 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011266
11267 if (crtc->new_enabled)
11268 crtc->new_config = &crtc->config;
11269 else
11270 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011271 }
11272
11273 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011274 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011275 encoder->new_crtc =
11276 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011277 }
11278
11279 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011280 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11281 connector->new_encoder =
11282 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011283 }
11284}
11285
Imre Deake3de42b2013-05-03 19:44:07 +020011286static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011287is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011288{
11289 int i;
11290
Chris Wilson2e57f472013-07-17 12:14:40 +010011291 if (set->num_connectors == 0)
11292 return false;
11293
11294 if (WARN_ON(set->connectors == NULL))
11295 return false;
11296
11297 for (i = 0; i < set->num_connectors; i++)
11298 if (set->connectors[i]->encoder &&
11299 set->connectors[i]->encoder->crtc == set->crtc &&
11300 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011301 return true;
11302
11303 return false;
11304}
11305
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011306static void
11307intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11308 struct intel_set_config *config)
11309{
11310
11311 /* We should be able to check here if the fb has the same properties
11312 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011313 if (is_crtc_connector_off(set)) {
11314 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011315 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011316 /*
11317 * If we have no fb, we can only flip as long as the crtc is
11318 * active, otherwise we need a full mode set. The crtc may
11319 * be active if we've only disabled the primary plane, or
11320 * in fastboot situations.
11321 */
Matt Roperf4510a22014-04-01 15:22:40 -070011322 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011323 struct intel_crtc *intel_crtc =
11324 to_intel_crtc(set->crtc);
11325
Matt Roper3b150f02014-05-29 08:06:53 -070011326 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011327 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11328 config->fb_changed = true;
11329 } else {
11330 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11331 config->mode_changed = true;
11332 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011333 } else if (set->fb == NULL) {
11334 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011335 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011336 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011337 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011338 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011339 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011340 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011341 }
11342
Daniel Vetter835c5872012-07-10 18:11:08 +020011343 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011344 config->fb_changed = true;
11345
11346 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11347 DRM_DEBUG_KMS("modes are different, full mode set\n");
11348 drm_mode_debug_printmodeline(&set->crtc->mode);
11349 drm_mode_debug_printmodeline(set->mode);
11350 config->mode_changed = true;
11351 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011352
11353 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11354 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011355}
11356
Daniel Vetter2e431052012-07-04 22:42:15 +020011357static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011358intel_modeset_stage_output_state(struct drm_device *dev,
11359 struct drm_mode_set *set,
11360 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011361{
Daniel Vetter9a935852012-07-05 22:34:27 +020011362 struct intel_connector *connector;
11363 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011364 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011365 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011366
Damien Lespiau9abdda72013-02-13 13:29:23 +000011367 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011368 * of connectors. For paranoia, double-check this. */
11369 WARN_ON(!set->fb && (set->num_connectors != 0));
11370 WARN_ON(set->fb && (set->num_connectors == 0));
11371
Daniel Vetter9a935852012-07-05 22:34:27 +020011372 list_for_each_entry(connector, &dev->mode_config.connector_list,
11373 base.head) {
11374 /* Otherwise traverse passed in connector list and get encoders
11375 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011376 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011377 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011378 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011379 break;
11380 }
11381 }
11382
Daniel Vetter9a935852012-07-05 22:34:27 +020011383 /* If we disable the crtc, disable all its connectors. Also, if
11384 * the connector is on the changing crtc but not on the new
11385 * connector list, disable it. */
11386 if ((!set->fb || ro == set->num_connectors) &&
11387 connector->base.encoder &&
11388 connector->base.encoder->crtc == set->crtc) {
11389 connector->new_encoder = NULL;
11390
11391 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11392 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011393 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011394 }
11395
11396
11397 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011398 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011399 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011400 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011401 }
11402 /* connector->new_encoder is now updated for all connectors. */
11403
11404 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011405 list_for_each_entry(connector, &dev->mode_config.connector_list,
11406 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011407 struct drm_crtc *new_crtc;
11408
Daniel Vetter9a935852012-07-05 22:34:27 +020011409 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011410 continue;
11411
Daniel Vetter9a935852012-07-05 22:34:27 +020011412 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011413
11414 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011415 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011416 new_crtc = set->crtc;
11417 }
11418
11419 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011420 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11421 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011422 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011423 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011424 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011425
11426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11427 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011428 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011429 new_crtc->base.id);
11430 }
11431
11432 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011433 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011434 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011435 list_for_each_entry(connector,
11436 &dev->mode_config.connector_list,
11437 base.head) {
11438 if (connector->new_encoder == encoder) {
11439 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011440 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011441 }
11442 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011443
11444 if (num_connectors == 0)
11445 encoder->new_crtc = NULL;
11446 else if (num_connectors > 1)
11447 return -EINVAL;
11448
Daniel Vetter9a935852012-07-05 22:34:27 +020011449 /* Only now check for crtc changes so we don't miss encoders
11450 * that will be disabled. */
11451 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011452 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011453 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011454 }
11455 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011456 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011457 list_for_each_entry(connector, &dev->mode_config.connector_list,
11458 base.head) {
11459 if (connector->new_encoder)
11460 if (connector->new_encoder != connector->encoder)
11461 connector->encoder = connector->new_encoder;
11462 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011463 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011464 crtc->new_enabled = false;
11465
Damien Lespiaub2784e12014-08-05 11:29:37 +010011466 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011467 if (encoder->new_crtc == crtc) {
11468 crtc->new_enabled = true;
11469 break;
11470 }
11471 }
11472
11473 if (crtc->new_enabled != crtc->base.enabled) {
11474 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11475 crtc->new_enabled ? "en" : "dis");
11476 config->mode_changed = true;
11477 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011478
11479 if (crtc->new_enabled)
11480 crtc->new_config = &crtc->config;
11481 else
11482 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011483 }
11484
Daniel Vetter2e431052012-07-04 22:42:15 +020011485 return 0;
11486}
11487
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011488static void disable_crtc_nofb(struct intel_crtc *crtc)
11489{
11490 struct drm_device *dev = crtc->base.dev;
11491 struct intel_encoder *encoder;
11492 struct intel_connector *connector;
11493
11494 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11495 pipe_name(crtc->pipe));
11496
11497 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11498 if (connector->new_encoder &&
11499 connector->new_encoder->new_crtc == crtc)
11500 connector->new_encoder = NULL;
11501 }
11502
Damien Lespiaub2784e12014-08-05 11:29:37 +010011503 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011504 if (encoder->new_crtc == crtc)
11505 encoder->new_crtc = NULL;
11506 }
11507
11508 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011509 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011510}
11511
Daniel Vetter2e431052012-07-04 22:42:15 +020011512static int intel_crtc_set_config(struct drm_mode_set *set)
11513{
11514 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011515 struct drm_mode_set save_set;
11516 struct intel_set_config *config;
11517 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011518
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011519 BUG_ON(!set);
11520 BUG_ON(!set->crtc);
11521 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011522
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011523 /* Enforce sane interface api - has been abused by the fb helper. */
11524 BUG_ON(!set->mode && set->fb);
11525 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011526
Daniel Vetter2e431052012-07-04 22:42:15 +020011527 if (set->fb) {
11528 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11529 set->crtc->base.id, set->fb->base.id,
11530 (int)set->num_connectors, set->x, set->y);
11531 } else {
11532 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011533 }
11534
11535 dev = set->crtc->dev;
11536
11537 ret = -ENOMEM;
11538 config = kzalloc(sizeof(*config), GFP_KERNEL);
11539 if (!config)
11540 goto out_config;
11541
11542 ret = intel_set_config_save_state(dev, config);
11543 if (ret)
11544 goto out_config;
11545
11546 save_set.crtc = set->crtc;
11547 save_set.mode = &set->crtc->mode;
11548 save_set.x = set->crtc->x;
11549 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011550 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011551
11552 /* Compute whether we need a full modeset, only an fb base update or no
11553 * change at all. In the future we might also check whether only the
11554 * mode changed, e.g. for LVDS where we only change the panel fitter in
11555 * such cases. */
11556 intel_set_config_compute_mode_changes(set, config);
11557
Daniel Vetter9a935852012-07-05 22:34:27 +020011558 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011559 if (ret)
11560 goto fail;
11561
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011562 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011563 ret = intel_set_mode(set->crtc, set->mode,
11564 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011565 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011566 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11567
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011568 intel_crtc_wait_for_pending_flips(set->crtc);
11569
Daniel Vetter4f660f42012-07-02 09:47:37 +020011570 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011571 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011572
11573 /*
11574 * We need to make sure the primary plane is re-enabled if it
11575 * has previously been turned off.
11576 */
11577 if (!intel_crtc->primary_enabled && ret == 0) {
11578 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011579 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011580 }
11581
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011582 /*
11583 * In the fastboot case this may be our only check of the
11584 * state after boot. It would be better to only do it on
11585 * the first update, but we don't have a nice way of doing that
11586 * (and really, set_config isn't used much for high freq page
11587 * flipping, so increasing its cost here shouldn't be a big
11588 * deal).
11589 */
Jani Nikulad330a952014-01-21 11:24:25 +020011590 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011591 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011592 }
11593
Chris Wilson2d05eae2013-05-03 17:36:25 +010011594 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011595 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11596 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011597fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011598 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011599
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011600 /*
11601 * HACK: if the pipe was on, but we didn't have a framebuffer,
11602 * force the pipe off to avoid oopsing in the modeset code
11603 * due to fb==NULL. This should only happen during boot since
11604 * we don't yet reconstruct the FB from the hardware state.
11605 */
11606 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11607 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11608
Chris Wilson2d05eae2013-05-03 17:36:25 +010011609 /* Try to restore the config */
11610 if (config->mode_changed &&
11611 intel_set_mode(save_set.crtc, save_set.mode,
11612 save_set.x, save_set.y, save_set.fb))
11613 DRM_ERROR("failed to restore config after modeset failure\n");
11614 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011615
Daniel Vetterd9e55602012-07-04 22:16:09 +020011616out_config:
11617 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011618 return ret;
11619}
11620
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011621static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011622 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011623 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011624 .destroy = intel_crtc_destroy,
11625 .page_flip = intel_crtc_page_flip,
11626};
11627
Daniel Vetter53589012013-06-05 13:34:16 +020011628static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11629 struct intel_shared_dpll *pll,
11630 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011631{
Daniel Vetter53589012013-06-05 13:34:16 +020011632 uint32_t val;
11633
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011634 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11635 return false;
11636
Daniel Vetter53589012013-06-05 13:34:16 +020011637 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011638 hw_state->dpll = val;
11639 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11640 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011641
11642 return val & DPLL_VCO_ENABLE;
11643}
11644
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011645static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11646 struct intel_shared_dpll *pll)
11647{
11648 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11649 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11650}
11651
Daniel Vettere7b903d2013-06-05 13:34:14 +020011652static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11653 struct intel_shared_dpll *pll)
11654{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011655 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011656 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011657
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011658 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11659
11660 /* Wait for the clocks to stabilize. */
11661 POSTING_READ(PCH_DPLL(pll->id));
11662 udelay(150);
11663
11664 /* The pixel multiplier can only be updated once the
11665 * DPLL is enabled and the clocks are stable.
11666 *
11667 * So write it again.
11668 */
11669 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11670 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011671 udelay(200);
11672}
11673
11674static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11675 struct intel_shared_dpll *pll)
11676{
11677 struct drm_device *dev = dev_priv->dev;
11678 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011679
11680 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011681 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011682 if (intel_crtc_to_shared_dpll(crtc) == pll)
11683 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11684 }
11685
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011686 I915_WRITE(PCH_DPLL(pll->id), 0);
11687 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011688 udelay(200);
11689}
11690
Daniel Vetter46edb022013-06-05 13:34:12 +020011691static char *ibx_pch_dpll_names[] = {
11692 "PCH DPLL A",
11693 "PCH DPLL B",
11694};
11695
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011696static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011697{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011699 int i;
11700
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011701 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011702
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011703 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011704 dev_priv->shared_dplls[i].id = i;
11705 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011706 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011707 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11708 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011709 dev_priv->shared_dplls[i].get_hw_state =
11710 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011711 }
11712}
11713
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011714static void intel_shared_dpll_init(struct drm_device *dev)
11715{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011717
Daniel Vetter9cd86932014-06-25 22:01:57 +030011718 if (HAS_DDI(dev))
11719 intel_ddi_pll_init(dev);
11720 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011721 ibx_pch_dpll_init(dev);
11722 else
11723 dev_priv->num_shared_dpll = 0;
11724
11725 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011726}
11727
Matt Roper465c1202014-05-29 08:06:54 -070011728static int
11729intel_primary_plane_disable(struct drm_plane *plane)
11730{
11731 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011732 struct intel_crtc *intel_crtc;
11733
11734 if (!plane->fb)
11735 return 0;
11736
11737 BUG_ON(!plane->crtc);
11738
11739 intel_crtc = to_intel_crtc(plane->crtc);
11740
11741 /*
11742 * Even though we checked plane->fb above, it's still possible that
11743 * the primary plane has been implicitly disabled because the crtc
11744 * coordinates given weren't visible, or because we detected
11745 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11746 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11747 * In either case, we need to unpin the FB and let the fb pointer get
11748 * updated, but otherwise we don't need to touch the hardware.
11749 */
11750 if (!intel_crtc->primary_enabled)
11751 goto disable_unpin;
11752
11753 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011754 intel_disable_primary_hw_plane(plane, plane->crtc);
11755
Matt Roper465c1202014-05-29 08:06:54 -070011756disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011757 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011758 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011759 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011760 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011761 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011762 plane->fb = NULL;
11763
11764 return 0;
11765}
11766
11767static int
11768intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11769 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11770 unsigned int crtc_w, unsigned int crtc_h,
11771 uint32_t src_x, uint32_t src_y,
11772 uint32_t src_w, uint32_t src_h)
11773{
11774 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011775 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011777 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11778 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011779 struct drm_rect dest = {
11780 /* integer pixels */
11781 .x1 = crtc_x,
11782 .y1 = crtc_y,
11783 .x2 = crtc_x + crtc_w,
11784 .y2 = crtc_y + crtc_h,
11785 };
11786 struct drm_rect src = {
11787 /* 16.16 fixed point */
11788 .x1 = src_x,
11789 .y1 = src_y,
11790 .x2 = src_x + src_w,
11791 .y2 = src_y + src_h,
11792 };
11793 const struct drm_rect clip = {
11794 /* integer pixels */
11795 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11796 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11797 };
Sonika Jindalce54d852014-08-21 11:44:39 +053011798 const struct {
11799 int crtc_x, crtc_y;
11800 unsigned int crtc_w, crtc_h;
11801 uint32_t src_x, src_y, src_w, src_h;
11802 } orig = {
11803 .crtc_x = crtc_x,
11804 .crtc_y = crtc_y,
11805 .crtc_w = crtc_w,
11806 .crtc_h = crtc_h,
11807 .src_x = src_x,
11808 .src_y = src_y,
11809 .src_w = src_w,
11810 .src_h = src_h,
11811 };
11812 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper465c1202014-05-29 08:06:54 -070011813 bool visible;
11814 int ret;
11815
11816 ret = drm_plane_helper_check_update(plane, crtc, fb,
11817 &src, &dest, &clip,
11818 DRM_PLANE_HELPER_NO_SCALING,
11819 DRM_PLANE_HELPER_NO_SCALING,
11820 false, true, &visible);
11821
11822 if (ret)
11823 return ret;
11824
11825 /*
11826 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11827 * updating the fb pointer, and returning without touching the
11828 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11829 * turn on the display with all planes setup as desired.
11830 */
11831 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011832 mutex_lock(&dev->struct_mutex);
11833
Matt Roper465c1202014-05-29 08:06:54 -070011834 /*
11835 * If we already called setplane while the crtc was disabled,
11836 * we may have an fb pinned; unpin it.
11837 */
11838 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011839 intel_unpin_fb_obj(old_obj);
11840
11841 i915_gem_track_fb(old_obj, obj,
11842 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011843
11844 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011845 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11846 mutex_unlock(&dev->struct_mutex);
11847
11848 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011849 }
11850
11851 intel_crtc_wait_for_pending_flips(crtc);
11852
11853 /*
11854 * If clipping results in a non-visible primary plane, we'll disable
11855 * the primary plane. Note that this is a bit different than what
11856 * happens if userspace explicitly disables the plane by passing fb=0
11857 * because plane->fb still gets set and pinned.
11858 */
11859 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011860 mutex_lock(&dev->struct_mutex);
11861
Matt Roper465c1202014-05-29 08:06:54 -070011862 /*
11863 * Try to pin the new fb first so that we can bail out if we
11864 * fail.
11865 */
11866 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011867 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011868 if (ret) {
11869 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011870 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011871 }
Matt Roper465c1202014-05-29 08:06:54 -070011872 }
11873
Daniel Vettera071fa02014-06-18 23:28:09 +020011874 i915_gem_track_fb(old_obj, obj,
11875 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11876
Matt Roper465c1202014-05-29 08:06:54 -070011877 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011878 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011879
11880
11881 if (plane->fb != fb)
11882 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011883 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011884
Matt Roper4c345742014-07-09 16:22:10 -070011885 mutex_unlock(&dev->struct_mutex);
11886
Sonika Jindalce54d852014-08-21 11:44:39 +053011887 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011888 if (intel_crtc && intel_crtc->active &&
11889 intel_crtc->primary_enabled) {
11890 /*
11891 * FBC does not work on some platforms for rotated
11892 * planes, so disable it when rotation is not 0 and
11893 * update it when rotation is set back to 0.
11894 *
11895 * FIXME: This is redundant with the fbc update done in
11896 * the primary plane enable function except that that
11897 * one is done too late. We eventually need to unify
11898 * this.
11899 */
11900 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11901 dev_priv->fbc.plane == intel_crtc->plane &&
11902 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11903 intel_disable_fbc(dev);
11904 }
11905 }
Sonika Jindalce54d852014-08-21 11:44:39 +053011906 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11907 if (ret)
11908 return ret;
11909
11910 if (!intel_crtc->primary_enabled)
11911 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011912 }
11913
Sonika Jindalce54d852014-08-21 11:44:39 +053011914 intel_plane->crtc_x = orig.crtc_x;
11915 intel_plane->crtc_y = orig.crtc_y;
11916 intel_plane->crtc_w = orig.crtc_w;
11917 intel_plane->crtc_h = orig.crtc_h;
11918 intel_plane->src_x = orig.src_x;
11919 intel_plane->src_y = orig.src_y;
11920 intel_plane->src_w = orig.src_w;
11921 intel_plane->src_h = orig.src_h;
11922 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011923
11924 return 0;
11925}
11926
Matt Roper3d7d6512014-06-10 08:28:13 -070011927/* Common destruction function for both primary and cursor planes */
11928static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011929{
11930 struct intel_plane *intel_plane = to_intel_plane(plane);
11931 drm_plane_cleanup(plane);
11932 kfree(intel_plane);
11933}
11934
11935static const struct drm_plane_funcs intel_primary_plane_funcs = {
11936 .update_plane = intel_primary_plane_setplane,
11937 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011938 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011939 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011940};
11941
11942static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11943 int pipe)
11944{
11945 struct intel_plane *primary;
11946 const uint32_t *intel_primary_formats;
11947 int num_formats;
11948
11949 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11950 if (primary == NULL)
11951 return NULL;
11952
11953 primary->can_scale = false;
11954 primary->max_downscale = 1;
11955 primary->pipe = pipe;
11956 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011957 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011958 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11959 primary->plane = !pipe;
11960
11961 if (INTEL_INFO(dev)->gen <= 3) {
11962 intel_primary_formats = intel_primary_formats_gen2;
11963 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11964 } else {
11965 intel_primary_formats = intel_primary_formats_gen4;
11966 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11967 }
11968
11969 drm_universal_plane_init(dev, &primary->base, 0,
11970 &intel_primary_plane_funcs,
11971 intel_primary_formats, num_formats,
11972 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011973
11974 if (INTEL_INFO(dev)->gen >= 4) {
11975 if (!dev->mode_config.rotation_property)
11976 dev->mode_config.rotation_property =
11977 drm_mode_create_rotation_property(dev,
11978 BIT(DRM_ROTATE_0) |
11979 BIT(DRM_ROTATE_180));
11980 if (dev->mode_config.rotation_property)
11981 drm_object_attach_property(&primary->base.base,
11982 dev->mode_config.rotation_property,
11983 primary->rotation);
11984 }
11985
Matt Roper465c1202014-05-29 08:06:54 -070011986 return &primary->base;
11987}
11988
Matt Roper3d7d6512014-06-10 08:28:13 -070011989static int
11990intel_cursor_plane_disable(struct drm_plane *plane)
11991{
11992 if (!plane->fb)
11993 return 0;
11994
11995 BUG_ON(!plane->crtc);
11996
11997 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11998}
11999
12000static int
12001intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12002 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12003 unsigned int crtc_w, unsigned int crtc_h,
12004 uint32_t src_x, uint32_t src_y,
12005 uint32_t src_w, uint32_t src_h)
12006{
12007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12008 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12009 struct drm_i915_gem_object *obj = intel_fb->obj;
12010 struct drm_rect dest = {
12011 /* integer pixels */
12012 .x1 = crtc_x,
12013 .y1 = crtc_y,
12014 .x2 = crtc_x + crtc_w,
12015 .y2 = crtc_y + crtc_h,
12016 };
12017 struct drm_rect src = {
12018 /* 16.16 fixed point */
12019 .x1 = src_x,
12020 .y1 = src_y,
12021 .x2 = src_x + src_w,
12022 .y2 = src_y + src_h,
12023 };
12024 const struct drm_rect clip = {
12025 /* integer pixels */
Ville Syrjälä1add1432014-08-12 19:39:52 +030012026 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
12027 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
Matt Roper3d7d6512014-06-10 08:28:13 -070012028 };
12029 bool visible;
12030 int ret;
12031
12032 ret = drm_plane_helper_check_update(plane, crtc, fb,
12033 &src, &dest, &clip,
12034 DRM_PLANE_HELPER_NO_SCALING,
12035 DRM_PLANE_HELPER_NO_SCALING,
12036 true, true, &visible);
12037 if (ret)
12038 return ret;
12039
12040 crtc->cursor_x = crtc_x;
12041 crtc->cursor_y = crtc_y;
12042 if (fb != crtc->cursor->fb) {
12043 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12044 } else {
12045 intel_crtc_update_cursor(crtc, visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020012046
12047 intel_frontbuffer_flip(crtc->dev,
12048 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12049
Matt Roper3d7d6512014-06-10 08:28:13 -070012050 return 0;
12051 }
12052}
12053static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12054 .update_plane = intel_cursor_plane_update,
12055 .disable_plane = intel_cursor_plane_disable,
12056 .destroy = intel_plane_destroy,
12057};
12058
12059static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12060 int pipe)
12061{
12062 struct intel_plane *cursor;
12063
12064 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12065 if (cursor == NULL)
12066 return NULL;
12067
12068 cursor->can_scale = false;
12069 cursor->max_downscale = 1;
12070 cursor->pipe = pipe;
12071 cursor->plane = pipe;
12072
12073 drm_universal_plane_init(dev, &cursor->base, 0,
12074 &intel_cursor_plane_funcs,
12075 intel_cursor_formats,
12076 ARRAY_SIZE(intel_cursor_formats),
12077 DRM_PLANE_TYPE_CURSOR);
12078 return &cursor->base;
12079}
12080
Hannes Ederb358d0a2008-12-18 21:18:47 +010012081static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012082{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012083 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012084 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012085 struct drm_plane *primary = NULL;
12086 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012087 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012088
Daniel Vetter955382f2013-09-19 14:05:45 +020012089 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012090 if (intel_crtc == NULL)
12091 return;
12092
Matt Roper465c1202014-05-29 08:06:54 -070012093 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012094 if (!primary)
12095 goto fail;
12096
12097 cursor = intel_cursor_plane_create(dev, pipe);
12098 if (!cursor)
12099 goto fail;
12100
Matt Roper465c1202014-05-29 08:06:54 -070012101 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012102 cursor, &intel_crtc_funcs);
12103 if (ret)
12104 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012105
12106 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012107 for (i = 0; i < 256; i++) {
12108 intel_crtc->lut_r[i] = i;
12109 intel_crtc->lut_g[i] = i;
12110 intel_crtc->lut_b[i] = i;
12111 }
12112
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012113 /*
12114 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012115 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012116 */
Jesse Barnes80824002009-09-10 15:28:06 -070012117 intel_crtc->pipe = pipe;
12118 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012119 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012120 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012121 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012122 }
12123
Chris Wilson4b0e3332014-05-30 16:35:26 +030012124 intel_crtc->cursor_base = ~0;
12125 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012126 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012127
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012128 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12129 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12130 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12131 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12132
Jesse Barnes79e53942008-11-07 14:24:08 -080012133 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012134
12135 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012136 return;
12137
12138fail:
12139 if (primary)
12140 drm_plane_cleanup(primary);
12141 if (cursor)
12142 drm_plane_cleanup(cursor);
12143 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012144}
12145
Jesse Barnes752aa882013-10-31 18:55:49 +020012146enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12147{
12148 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012149 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012150
Rob Clark51fd3712013-11-19 12:10:12 -050012151 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012152
12153 if (!encoder)
12154 return INVALID_PIPE;
12155
12156 return to_intel_crtc(encoder->crtc)->pipe;
12157}
12158
Carl Worth08d7b3d2009-04-29 14:43:54 -070012159int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012160 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012161{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012162 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012163 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012164 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012165
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012166 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12167 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012168
Rob Clark7707e652014-07-17 23:30:04 -040012169 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012170
Rob Clark7707e652014-07-17 23:30:04 -040012171 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012172 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012173 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012174 }
12175
Rob Clark7707e652014-07-17 23:30:04 -040012176 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012177 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012178
Daniel Vetterc05422d2009-08-11 16:05:30 +020012179 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012180}
12181
Daniel Vetter66a92782012-07-12 20:08:18 +020012182static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012183{
Daniel Vetter66a92782012-07-12 20:08:18 +020012184 struct drm_device *dev = encoder->base.dev;
12185 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012186 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012187 int entry = 0;
12188
Damien Lespiaub2784e12014-08-05 11:29:37 +010012189 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012190 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012191 index_mask |= (1 << entry);
12192
Jesse Barnes79e53942008-11-07 14:24:08 -080012193 entry++;
12194 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012195
Jesse Barnes79e53942008-11-07 14:24:08 -080012196 return index_mask;
12197}
12198
Chris Wilson4d302442010-12-14 19:21:29 +000012199static bool has_edp_a(struct drm_device *dev)
12200{
12201 struct drm_i915_private *dev_priv = dev->dev_private;
12202
12203 if (!IS_MOBILE(dev))
12204 return false;
12205
12206 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12207 return false;
12208
Damien Lespiaue3589902014-02-07 19:12:50 +000012209 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012210 return false;
12211
12212 return true;
12213}
12214
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012215const char *intel_output_name(int output)
12216{
12217 static const char *names[] = {
12218 [INTEL_OUTPUT_UNUSED] = "Unused",
12219 [INTEL_OUTPUT_ANALOG] = "Analog",
12220 [INTEL_OUTPUT_DVO] = "DVO",
12221 [INTEL_OUTPUT_SDVO] = "SDVO",
12222 [INTEL_OUTPUT_LVDS] = "LVDS",
12223 [INTEL_OUTPUT_TVOUT] = "TV",
12224 [INTEL_OUTPUT_HDMI] = "HDMI",
12225 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12226 [INTEL_OUTPUT_EDP] = "eDP",
12227 [INTEL_OUTPUT_DSI] = "DSI",
12228 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12229 };
12230
12231 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12232 return "Invalid";
12233
12234 return names[output];
12235}
12236
Jesse Barnes84b4e042014-06-25 08:24:29 -070012237static bool intel_crt_present(struct drm_device *dev)
12238{
12239 struct drm_i915_private *dev_priv = dev->dev_private;
12240
12241 if (IS_ULT(dev))
12242 return false;
12243
12244 if (IS_CHERRYVIEW(dev))
12245 return false;
12246
12247 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12248 return false;
12249
12250 return true;
12251}
12252
Jesse Barnes79e53942008-11-07 14:24:08 -080012253static void intel_setup_outputs(struct drm_device *dev)
12254{
Eric Anholt725e30a2009-01-22 13:01:02 -080012255 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012256 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012257 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012258
Daniel Vetterc9093352013-06-06 22:22:47 +020012259 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012260
Jesse Barnes84b4e042014-06-25 08:24:29 -070012261 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012262 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012263
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012264 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012265 int found;
12266
12267 /* Haswell uses DDI functions to detect digital outputs */
12268 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12269 /* DDI A only supports eDP */
12270 if (found)
12271 intel_ddi_init(dev, PORT_A);
12272
12273 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12274 * register */
12275 found = I915_READ(SFUSE_STRAP);
12276
12277 if (found & SFUSE_STRAP_DDIB_DETECTED)
12278 intel_ddi_init(dev, PORT_B);
12279 if (found & SFUSE_STRAP_DDIC_DETECTED)
12280 intel_ddi_init(dev, PORT_C);
12281 if (found & SFUSE_STRAP_DDID_DETECTED)
12282 intel_ddi_init(dev, PORT_D);
12283 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012284 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012285 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012286
12287 if (has_edp_a(dev))
12288 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012289
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012290 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012291 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012292 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012293 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012294 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012295 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012296 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012297 }
12298
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012299 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012300 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012301
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012302 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012303 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012304
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012305 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012306 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012307
Daniel Vetter270b3042012-10-27 15:52:05 +020012308 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012309 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012310 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012311 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12312 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12313 PORT_B);
12314 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12315 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12316 }
12317
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012318 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12319 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12320 PORT_C);
12321 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012322 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012323 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012324
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012325 if (IS_CHERRYVIEW(dev)) {
12326 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12327 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12328 PORT_D);
12329 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12330 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12331 }
12332 }
12333
Jani Nikula3cfca972013-08-27 15:12:26 +030012334 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012335 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012336 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012337
Paulo Zanonie2debe92013-02-18 19:00:27 -030012338 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012339 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012340 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012341 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12342 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012343 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012344 }
Ma Ling27185ae2009-08-24 13:50:23 +080012345
Imre Deake7281ea2013-05-08 13:14:08 +030012346 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012347 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012348 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012349
12350 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012351
Paulo Zanonie2debe92013-02-18 19:00:27 -030012352 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012353 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012354 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012355 }
Ma Ling27185ae2009-08-24 13:50:23 +080012356
Paulo Zanonie2debe92013-02-18 19:00:27 -030012357 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012358
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012359 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12360 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012361 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012362 }
Imre Deake7281ea2013-05-08 13:14:08 +030012363 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012364 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012365 }
Ma Ling27185ae2009-08-24 13:50:23 +080012366
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012367 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012368 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012369 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012370 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012371 intel_dvo_init(dev);
12372
Zhenyu Wang103a1962009-11-27 11:44:36 +080012373 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012374 intel_tv_init(dev);
12375
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012376 intel_edp_psr_init(dev);
12377
Damien Lespiaub2784e12014-08-05 11:29:37 +010012378 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012379 encoder->base.possible_crtcs = encoder->crtc_mask;
12380 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012381 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012382 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012383
Paulo Zanonidde86e22012-12-01 12:04:25 -020012384 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012385
12386 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012387}
12388
12389static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12390{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012391 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012392 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012393
Daniel Vetteref2d6332014-02-10 18:00:38 +010012394 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012395 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012396 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012397 drm_gem_object_unreference(&intel_fb->obj->base);
12398 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012399 kfree(intel_fb);
12400}
12401
12402static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012403 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012404 unsigned int *handle)
12405{
12406 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012407 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012408
Chris Wilson05394f32010-11-08 19:18:58 +000012409 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012410}
12411
12412static const struct drm_framebuffer_funcs intel_fb_funcs = {
12413 .destroy = intel_user_framebuffer_destroy,
12414 .create_handle = intel_user_framebuffer_create_handle,
12415};
12416
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012417static int intel_framebuffer_init(struct drm_device *dev,
12418 struct intel_framebuffer *intel_fb,
12419 struct drm_mode_fb_cmd2 *mode_cmd,
12420 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012421{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012422 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012423 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012424 int ret;
12425
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012426 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12427
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012428 if (obj->tiling_mode == I915_TILING_Y) {
12429 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012430 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012431 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012432
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012433 if (mode_cmd->pitches[0] & 63) {
12434 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12435 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012436 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012437 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012438
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012439 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12440 pitch_limit = 32*1024;
12441 } else if (INTEL_INFO(dev)->gen >= 4) {
12442 if (obj->tiling_mode)
12443 pitch_limit = 16*1024;
12444 else
12445 pitch_limit = 32*1024;
12446 } else if (INTEL_INFO(dev)->gen >= 3) {
12447 if (obj->tiling_mode)
12448 pitch_limit = 8*1024;
12449 else
12450 pitch_limit = 16*1024;
12451 } else
12452 /* XXX DSPC is limited to 4k tiled */
12453 pitch_limit = 8*1024;
12454
12455 if (mode_cmd->pitches[0] > pitch_limit) {
12456 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12457 obj->tiling_mode ? "tiled" : "linear",
12458 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012459 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012460 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012461
12462 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012463 mode_cmd->pitches[0] != obj->stride) {
12464 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12465 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012466 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012467 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012468
Ville Syrjälä57779d02012-10-31 17:50:14 +020012469 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012470 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012471 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012472 case DRM_FORMAT_RGB565:
12473 case DRM_FORMAT_XRGB8888:
12474 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012475 break;
12476 case DRM_FORMAT_XRGB1555:
12477 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012478 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012479 DRM_DEBUG("unsupported pixel format: %s\n",
12480 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012481 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012482 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012483 break;
12484 case DRM_FORMAT_XBGR8888:
12485 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012486 case DRM_FORMAT_XRGB2101010:
12487 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012488 case DRM_FORMAT_XBGR2101010:
12489 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012490 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012491 DRM_DEBUG("unsupported pixel format: %s\n",
12492 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012493 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012494 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012495 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012496 case DRM_FORMAT_YUYV:
12497 case DRM_FORMAT_UYVY:
12498 case DRM_FORMAT_YVYU:
12499 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012500 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012501 DRM_DEBUG("unsupported pixel format: %s\n",
12502 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012503 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012504 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012505 break;
12506 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012507 DRM_DEBUG("unsupported pixel format: %s\n",
12508 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012509 return -EINVAL;
12510 }
12511
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012512 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12513 if (mode_cmd->offsets[0] != 0)
12514 return -EINVAL;
12515
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012516 aligned_height = intel_align_height(dev, mode_cmd->height,
12517 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012518 /* FIXME drm helper for size checks (especially planar formats)? */
12519 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12520 return -EINVAL;
12521
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012522 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12523 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012524 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012525
Jesse Barnes79e53942008-11-07 14:24:08 -080012526 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12527 if (ret) {
12528 DRM_ERROR("framebuffer init failed %d\n", ret);
12529 return ret;
12530 }
12531
Jesse Barnes79e53942008-11-07 14:24:08 -080012532 return 0;
12533}
12534
Jesse Barnes79e53942008-11-07 14:24:08 -080012535static struct drm_framebuffer *
12536intel_user_framebuffer_create(struct drm_device *dev,
12537 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012538 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012539{
Chris Wilson05394f32010-11-08 19:18:58 +000012540 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012541
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012542 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12543 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012544 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012545 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012546
Chris Wilsond2dff872011-04-19 08:36:26 +010012547 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012548}
12549
Daniel Vetter4520f532013-10-09 09:18:51 +020012550#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012551static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012552{
12553}
12554#endif
12555
Jesse Barnes79e53942008-11-07 14:24:08 -080012556static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012557 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012558 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012559};
12560
Jesse Barnese70236a2009-09-21 10:42:27 -070012561/* Set up chip specific display functions */
12562static void intel_init_display(struct drm_device *dev)
12563{
12564 struct drm_i915_private *dev_priv = dev->dev_private;
12565
Daniel Vetteree9300b2013-06-03 22:40:22 +020012566 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12567 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012568 else if (IS_CHERRYVIEW(dev))
12569 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012570 else if (IS_VALLEYVIEW(dev))
12571 dev_priv->display.find_dpll = vlv_find_best_dpll;
12572 else if (IS_PINEVIEW(dev))
12573 dev_priv->display.find_dpll = pnv_find_best_dpll;
12574 else
12575 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12576
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012577 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012578 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012579 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012580 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012581 dev_priv->display.crtc_enable = haswell_crtc_enable;
12582 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012583 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012584 dev_priv->display.update_primary_plane =
12585 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012586 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012587 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012588 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012589 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012590 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12591 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012592 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012593 dev_priv->display.update_primary_plane =
12594 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012595 } else if (IS_VALLEYVIEW(dev)) {
12596 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012597 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012598 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12599 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12600 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12601 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012602 dev_priv->display.update_primary_plane =
12603 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012604 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012605 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012606 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012607 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012608 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12609 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012610 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012611 dev_priv->display.update_primary_plane =
12612 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012613 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012614
Jesse Barnese70236a2009-09-21 10:42:27 -070012615 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012616 if (IS_VALLEYVIEW(dev))
12617 dev_priv->display.get_display_clock_speed =
12618 valleyview_get_display_clock_speed;
12619 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012620 dev_priv->display.get_display_clock_speed =
12621 i945_get_display_clock_speed;
12622 else if (IS_I915G(dev))
12623 dev_priv->display.get_display_clock_speed =
12624 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012625 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012626 dev_priv->display.get_display_clock_speed =
12627 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012628 else if (IS_PINEVIEW(dev))
12629 dev_priv->display.get_display_clock_speed =
12630 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012631 else if (IS_I915GM(dev))
12632 dev_priv->display.get_display_clock_speed =
12633 i915gm_get_display_clock_speed;
12634 else if (IS_I865G(dev))
12635 dev_priv->display.get_display_clock_speed =
12636 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012637 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012638 dev_priv->display.get_display_clock_speed =
12639 i855_get_display_clock_speed;
12640 else /* 852, 830 */
12641 dev_priv->display.get_display_clock_speed =
12642 i830_get_display_clock_speed;
12643
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012644 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012645 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012646 } else if (IS_GEN5(dev)) {
12647 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12648 dev_priv->display.write_eld = ironlake_write_eld;
12649 } else if (IS_GEN6(dev)) {
12650 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12651 dev_priv->display.write_eld = ironlake_write_eld;
12652 dev_priv->display.modeset_global_resources =
12653 snb_modeset_global_resources;
12654 } else if (IS_IVYBRIDGE(dev)) {
12655 /* FIXME: detect B0+ stepping and use auto training */
12656 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12657 dev_priv->display.write_eld = ironlake_write_eld;
12658 dev_priv->display.modeset_global_resources =
12659 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012660 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012661 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12662 dev_priv->display.write_eld = haswell_write_eld;
12663 dev_priv->display.modeset_global_resources =
12664 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012665 } else if (IS_VALLEYVIEW(dev)) {
12666 dev_priv->display.modeset_global_resources =
12667 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012668 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012669 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012670
12671 /* Default just returns -ENODEV to indicate unsupported */
12672 dev_priv->display.queue_flip = intel_default_queue_flip;
12673
12674 switch (INTEL_INFO(dev)->gen) {
12675 case 2:
12676 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12677 break;
12678
12679 case 3:
12680 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12681 break;
12682
12683 case 4:
12684 case 5:
12685 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12686 break;
12687
12688 case 6:
12689 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12690 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012691 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012692 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012693 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12694 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012695 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012696
12697 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012698
12699 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012700}
12701
Jesse Barnesb690e962010-07-19 13:53:12 -070012702/*
12703 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12704 * resume, or other times. This quirk makes sure that's the case for
12705 * affected systems.
12706 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012707static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012708{
12709 struct drm_i915_private *dev_priv = dev->dev_private;
12710
12711 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012712 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012713}
12714
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012715static void quirk_pipeb_force(struct drm_device *dev)
12716{
12717 struct drm_i915_private *dev_priv = dev->dev_private;
12718
12719 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12720 DRM_INFO("applying pipe b force quirk\n");
12721}
12722
Keith Packard435793d2011-07-12 14:56:22 -070012723/*
12724 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12725 */
12726static void quirk_ssc_force_disable(struct drm_device *dev)
12727{
12728 struct drm_i915_private *dev_priv = dev->dev_private;
12729 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012730 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012731}
12732
Carsten Emde4dca20e2012-03-15 15:56:26 +010012733/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012734 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12735 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012736 */
12737static void quirk_invert_brightness(struct drm_device *dev)
12738{
12739 struct drm_i915_private *dev_priv = dev->dev_private;
12740 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012741 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012742}
12743
Scot Doyle9c72cc62014-07-03 23:27:50 +000012744/* Some VBT's incorrectly indicate no backlight is present */
12745static void quirk_backlight_present(struct drm_device *dev)
12746{
12747 struct drm_i915_private *dev_priv = dev->dev_private;
12748 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12749 DRM_INFO("applying backlight present quirk\n");
12750}
12751
Jesse Barnesb690e962010-07-19 13:53:12 -070012752struct intel_quirk {
12753 int device;
12754 int subsystem_vendor;
12755 int subsystem_device;
12756 void (*hook)(struct drm_device *dev);
12757};
12758
Egbert Eich5f85f172012-10-14 15:46:38 +020012759/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12760struct intel_dmi_quirk {
12761 void (*hook)(struct drm_device *dev);
12762 const struct dmi_system_id (*dmi_id_list)[];
12763};
12764
12765static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12766{
12767 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12768 return 1;
12769}
12770
12771static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12772 {
12773 .dmi_id_list = &(const struct dmi_system_id[]) {
12774 {
12775 .callback = intel_dmi_reverse_brightness,
12776 .ident = "NCR Corporation",
12777 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12778 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12779 },
12780 },
12781 { } /* terminating entry */
12782 },
12783 .hook = quirk_invert_brightness,
12784 },
12785};
12786
Ben Widawskyc43b5632012-04-16 14:07:40 -070012787static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012788 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012789 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012790
Jesse Barnesb690e962010-07-19 13:53:12 -070012791 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12792 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12793
Jesse Barnesb690e962010-07-19 13:53:12 -070012794 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12795 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12796
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012797 /* 830 needs to leave pipe A & dpll A up */
12798 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12799
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012800 /* 830 needs to leave pipe B & dpll B up */
12801 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12802
Keith Packard435793d2011-07-12 14:56:22 -070012803 /* Lenovo U160 cannot use SSC on LVDS */
12804 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012805
12806 /* Sony Vaio Y cannot use SSC on LVDS */
12807 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012808
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012809 /* Acer Aspire 5734Z must invert backlight brightness */
12810 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12811
12812 /* Acer/eMachines G725 */
12813 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12814
12815 /* Acer/eMachines e725 */
12816 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12817
12818 /* Acer/Packard Bell NCL20 */
12819 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12820
12821 /* Acer Aspire 4736Z */
12822 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012823
12824 /* Acer Aspire 5336 */
12825 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012826
12827 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12828 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012829
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012830 /* Acer C720 Chromebook (Core i3 4005U) */
12831 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12832
Scot Doyled4967d82014-07-03 23:27:52 +000012833 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12834 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012835
12836 /* HP Chromebook 14 (Celeron 2955U) */
12837 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012838};
12839
12840static void intel_init_quirks(struct drm_device *dev)
12841{
12842 struct pci_dev *d = dev->pdev;
12843 int i;
12844
12845 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12846 struct intel_quirk *q = &intel_quirks[i];
12847
12848 if (d->device == q->device &&
12849 (d->subsystem_vendor == q->subsystem_vendor ||
12850 q->subsystem_vendor == PCI_ANY_ID) &&
12851 (d->subsystem_device == q->subsystem_device ||
12852 q->subsystem_device == PCI_ANY_ID))
12853 q->hook(dev);
12854 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012855 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12856 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12857 intel_dmi_quirks[i].hook(dev);
12858 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012859}
12860
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012861/* Disable the VGA plane that we never use */
12862static void i915_disable_vga(struct drm_device *dev)
12863{
12864 struct drm_i915_private *dev_priv = dev->dev_private;
12865 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012866 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012867
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012868 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012869 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012870 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012871 sr1 = inb(VGA_SR_DATA);
12872 outb(sr1 | 1<<5, VGA_SR_DATA);
12873 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12874 udelay(300);
12875
Ville Syrjälä69769f92014-08-15 01:22:08 +030012876 /*
12877 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12878 * from S3 without preserving (some of?) the other bits.
12879 */
12880 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012881 POSTING_READ(vga_reg);
12882}
12883
Daniel Vetterf8175862012-04-10 15:50:11 +020012884void intel_modeset_init_hw(struct drm_device *dev)
12885{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012886 intel_prepare_ddi(dev);
12887
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012888 if (IS_VALLEYVIEW(dev))
12889 vlv_update_cdclk(dev);
12890
Daniel Vetterf8175862012-04-10 15:50:11 +020012891 intel_init_clock_gating(dev);
12892
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012893 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012894}
12895
Imre Deak7d708ee2013-04-17 14:04:50 +030012896void intel_modeset_suspend_hw(struct drm_device *dev)
12897{
12898 intel_suspend_hw(dev);
12899}
12900
Jesse Barnes79e53942008-11-07 14:24:08 -080012901void intel_modeset_init(struct drm_device *dev)
12902{
Jesse Barnes652c3932009-08-17 13:31:43 -070012903 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012904 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012905 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012906 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012907
12908 drm_mode_config_init(dev);
12909
12910 dev->mode_config.min_width = 0;
12911 dev->mode_config.min_height = 0;
12912
Dave Airlie019d96c2011-09-29 16:20:42 +010012913 dev->mode_config.preferred_depth = 24;
12914 dev->mode_config.prefer_shadow = 1;
12915
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012916 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012917
Jesse Barnesb690e962010-07-19 13:53:12 -070012918 intel_init_quirks(dev);
12919
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012920 intel_init_pm(dev);
12921
Ben Widawskye3c74752013-04-05 13:12:39 -070012922 if (INTEL_INFO(dev)->num_pipes == 0)
12923 return;
12924
Jesse Barnese70236a2009-09-21 10:42:27 -070012925 intel_init_display(dev);
12926
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012927 if (IS_GEN2(dev)) {
12928 dev->mode_config.max_width = 2048;
12929 dev->mode_config.max_height = 2048;
12930 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012931 dev->mode_config.max_width = 4096;
12932 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012933 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012934 dev->mode_config.max_width = 8192;
12935 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012936 }
Damien Lespiau068be562014-03-28 14:17:49 +000012937
Ville Syrjälädc41c152014-08-13 11:57:05 +030012938 if (IS_845G(dev) || IS_I865G(dev)) {
12939 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12940 dev->mode_config.cursor_height = 1023;
12941 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012942 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12943 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12944 } else {
12945 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12946 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12947 }
12948
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012949 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012950
Zhao Yakui28c97732009-10-09 11:39:41 +080012951 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012952 INTEL_INFO(dev)->num_pipes,
12953 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012954
Damien Lespiau055e3932014-08-18 13:49:10 +010012955 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012956 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012957 for_each_sprite(pipe, sprite) {
12958 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012959 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012960 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012961 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012962 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012963 }
12964
Jesse Barnesf42bb702013-12-16 16:34:23 -080012965 intel_init_dpio(dev);
12966
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012967 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012968
Ville Syrjälä69769f92014-08-15 01:22:08 +030012969 /* save the BIOS value before clobbering it */
12970 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012971 /* Just disable it once at startup */
12972 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012973 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012974
12975 /* Just in case the BIOS is doing something questionable. */
12976 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012977
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012978 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012979 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012980 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012981
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012982 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012983 if (!crtc->active)
12984 continue;
12985
Jesse Barnes46f297f2014-03-07 08:57:48 -080012986 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012987 * Note that reserving the BIOS fb up front prevents us
12988 * from stuffing other stolen allocations like the ring
12989 * on top. This prevents some ugliness at boot time, and
12990 * can even allow for smooth boot transitions if the BIOS
12991 * fb is large enough for the active pipe configuration.
12992 */
12993 if (dev_priv->display.get_plane_config) {
12994 dev_priv->display.get_plane_config(crtc,
12995 &crtc->plane_config);
12996 /*
12997 * If the fb is shared between multiple heads, we'll
12998 * just get the first one.
12999 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013000 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013001 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013002 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013003}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013004
Daniel Vetter7fad7982012-07-04 17:51:47 +020013005static void intel_enable_pipe_a(struct drm_device *dev)
13006{
13007 struct intel_connector *connector;
13008 struct drm_connector *crt = NULL;
13009 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013010 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013011
13012 /* We can't just switch on the pipe A, we need to set things up with a
13013 * proper mode and output configuration. As a gross hack, enable pipe A
13014 * by enabling the load detect pipe once. */
13015 list_for_each_entry(connector,
13016 &dev->mode_config.connector_list,
13017 base.head) {
13018 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13019 crt = &connector->base;
13020 break;
13021 }
13022 }
13023
13024 if (!crt)
13025 return;
13026
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013027 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13028 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013029}
13030
Daniel Vetterfa555832012-10-10 23:14:00 +020013031static bool
13032intel_check_plane_mapping(struct intel_crtc *crtc)
13033{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013034 struct drm_device *dev = crtc->base.dev;
13035 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013036 u32 reg, val;
13037
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013038 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013039 return true;
13040
13041 reg = DSPCNTR(!crtc->plane);
13042 val = I915_READ(reg);
13043
13044 if ((val & DISPLAY_PLANE_ENABLE) &&
13045 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13046 return false;
13047
13048 return true;
13049}
13050
Daniel Vetter24929352012-07-02 20:28:59 +020013051static void intel_sanitize_crtc(struct intel_crtc *crtc)
13052{
13053 struct drm_device *dev = crtc->base.dev;
13054 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013055 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013056
Daniel Vetter24929352012-07-02 20:28:59 +020013057 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013058 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013059 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13060
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013061 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013062 if (crtc->active) {
13063 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013064 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013065 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013066 drm_vblank_off(dev, crtc->pipe);
13067
Daniel Vetter24929352012-07-02 20:28:59 +020013068 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013069 * disable the crtc (and hence change the state) if it is wrong. Note
13070 * that gen4+ has a fixed plane -> pipe mapping. */
13071 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013072 struct intel_connector *connector;
13073 bool plane;
13074
Daniel Vetter24929352012-07-02 20:28:59 +020013075 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13076 crtc->base.base.id);
13077
13078 /* Pipe has the wrong plane attached and the plane is active.
13079 * Temporarily change the plane mapping and disable everything
13080 * ... */
13081 plane = crtc->plane;
13082 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013083 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013084 dev_priv->display.crtc_disable(&crtc->base);
13085 crtc->plane = plane;
13086
13087 /* ... and break all links. */
13088 list_for_each_entry(connector, &dev->mode_config.connector_list,
13089 base.head) {
13090 if (connector->encoder->base.crtc != &crtc->base)
13091 continue;
13092
Egbert Eich7f1950f2014-04-25 10:56:22 +020013093 connector->base.dpms = DRM_MODE_DPMS_OFF;
13094 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013095 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013096 /* multiple connectors may have the same encoder:
13097 * handle them and break crtc link separately */
13098 list_for_each_entry(connector, &dev->mode_config.connector_list,
13099 base.head)
13100 if (connector->encoder->base.crtc == &crtc->base) {
13101 connector->encoder->base.crtc = NULL;
13102 connector->encoder->connectors_active = false;
13103 }
Daniel Vetter24929352012-07-02 20:28:59 +020013104
13105 WARN_ON(crtc->active);
13106 crtc->base.enabled = false;
13107 }
Daniel Vetter24929352012-07-02 20:28:59 +020013108
Daniel Vetter7fad7982012-07-04 17:51:47 +020013109 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13110 crtc->pipe == PIPE_A && !crtc->active) {
13111 /* BIOS forgot to enable pipe A, this mostly happens after
13112 * resume. Force-enable the pipe to fix this, the update_dpms
13113 * call below we restore the pipe to the right state, but leave
13114 * the required bits on. */
13115 intel_enable_pipe_a(dev);
13116 }
13117
Daniel Vetter24929352012-07-02 20:28:59 +020013118 /* Adjust the state of the output pipe according to whether we
13119 * have active connectors/encoders. */
13120 intel_crtc_update_dpms(&crtc->base);
13121
13122 if (crtc->active != crtc->base.enabled) {
13123 struct intel_encoder *encoder;
13124
13125 /* This can happen either due to bugs in the get_hw_state
13126 * functions or because the pipe is force-enabled due to the
13127 * pipe A quirk. */
13128 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13129 crtc->base.base.id,
13130 crtc->base.enabled ? "enabled" : "disabled",
13131 crtc->active ? "enabled" : "disabled");
13132
13133 crtc->base.enabled = crtc->active;
13134
13135 /* Because we only establish the connector -> encoder ->
13136 * crtc links if something is active, this means the
13137 * crtc is now deactivated. Break the links. connector
13138 * -> encoder links are only establish when things are
13139 * actually up, hence no need to break them. */
13140 WARN_ON(crtc->active);
13141
13142 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13143 WARN_ON(encoder->connectors_active);
13144 encoder->base.crtc = NULL;
13145 }
13146 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013147
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013148 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013149 /*
13150 * We start out with underrun reporting disabled to avoid races.
13151 * For correct bookkeeping mark this on active crtcs.
13152 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013153 * Also on gmch platforms we dont have any hardware bits to
13154 * disable the underrun reporting. Which means we need to start
13155 * out with underrun reporting disabled also on inactive pipes,
13156 * since otherwise we'll complain about the garbage we read when
13157 * e.g. coming up after runtime pm.
13158 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013159 * No protection against concurrent access is required - at
13160 * worst a fifo underrun happens which also sets this to false.
13161 */
13162 crtc->cpu_fifo_underrun_disabled = true;
13163 crtc->pch_fifo_underrun_disabled = true;
13164 }
Daniel Vetter24929352012-07-02 20:28:59 +020013165}
13166
13167static void intel_sanitize_encoder(struct intel_encoder *encoder)
13168{
13169 struct intel_connector *connector;
13170 struct drm_device *dev = encoder->base.dev;
13171
13172 /* We need to check both for a crtc link (meaning that the
13173 * encoder is active and trying to read from a pipe) and the
13174 * pipe itself being active. */
13175 bool has_active_crtc = encoder->base.crtc &&
13176 to_intel_crtc(encoder->base.crtc)->active;
13177
13178 if (encoder->connectors_active && !has_active_crtc) {
13179 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13180 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013181 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013182
13183 /* Connector is active, but has no active pipe. This is
13184 * fallout from our resume register restoring. Disable
13185 * the encoder manually again. */
13186 if (encoder->base.crtc) {
13187 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13188 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013189 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013190 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013191 if (encoder->post_disable)
13192 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013193 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013194 encoder->base.crtc = NULL;
13195 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013196
13197 /* Inconsistent output/port/pipe state happens presumably due to
13198 * a bug in one of the get_hw_state functions. Or someplace else
13199 * in our code, like the register restore mess on resume. Clamp
13200 * things to off as a safer default. */
13201 list_for_each_entry(connector,
13202 &dev->mode_config.connector_list,
13203 base.head) {
13204 if (connector->encoder != encoder)
13205 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013206 connector->base.dpms = DRM_MODE_DPMS_OFF;
13207 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013208 }
13209 }
13210 /* Enabled encoders without active connectors will be fixed in
13211 * the crtc fixup. */
13212}
13213
Imre Deak04098752014-02-18 00:02:16 +020013214void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013215{
13216 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013217 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013218
Imre Deak04098752014-02-18 00:02:16 +020013219 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13220 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13221 i915_disable_vga(dev);
13222 }
13223}
13224
13225void i915_redisable_vga(struct drm_device *dev)
13226{
13227 struct drm_i915_private *dev_priv = dev->dev_private;
13228
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013229 /* This function can be called both from intel_modeset_setup_hw_state or
13230 * at a very early point in our resume sequence, where the power well
13231 * structures are not yet restored. Since this function is at a very
13232 * paranoid "someone might have enabled VGA while we were not looking"
13233 * level, just check if the power well is enabled instead of trying to
13234 * follow the "don't touch the power well if we don't need it" policy
13235 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020013236 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013237 return;
13238
Imre Deak04098752014-02-18 00:02:16 +020013239 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013240}
13241
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013242static bool primary_get_hw_state(struct intel_crtc *crtc)
13243{
13244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13245
13246 if (!crtc->active)
13247 return false;
13248
13249 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13250}
13251
Daniel Vetter30e984d2013-06-05 13:34:17 +020013252static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013253{
13254 struct drm_i915_private *dev_priv = dev->dev_private;
13255 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013256 struct intel_crtc *crtc;
13257 struct intel_encoder *encoder;
13258 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013259 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013260
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013261 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013262 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013263
Daniel Vetter99535992014-04-13 12:00:33 +020013264 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13265
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013266 crtc->active = dev_priv->display.get_pipe_config(crtc,
13267 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013268
13269 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013270 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013271
13272 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13273 crtc->base.base.id,
13274 crtc->active ? "enabled" : "disabled");
13275 }
13276
Daniel Vetter53589012013-06-05 13:34:16 +020013277 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13278 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13279
13280 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13281 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013282 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013283 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13284 pll->active++;
13285 }
13286 pll->refcount = pll->active;
13287
Daniel Vetter35c95372013-07-17 06:55:04 +020013288 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13289 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013290
13291 if (pll->refcount)
13292 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013293 }
13294
Damien Lespiaub2784e12014-08-05 11:29:37 +010013295 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013296 pipe = 0;
13297
13298 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013299 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13300 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013301 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013302 } else {
13303 encoder->base.crtc = NULL;
13304 }
13305
13306 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013307 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013308 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013309 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013310 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013311 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013312 }
13313
13314 list_for_each_entry(connector, &dev->mode_config.connector_list,
13315 base.head) {
13316 if (connector->get_hw_state(connector)) {
13317 connector->base.dpms = DRM_MODE_DPMS_ON;
13318 connector->encoder->connectors_active = true;
13319 connector->base.encoder = &connector->encoder->base;
13320 } else {
13321 connector->base.dpms = DRM_MODE_DPMS_OFF;
13322 connector->base.encoder = NULL;
13323 }
13324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13325 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013326 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013327 connector->base.encoder ? "enabled" : "disabled");
13328 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013329}
13330
13331/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13332 * and i915 state tracking structures. */
13333void intel_modeset_setup_hw_state(struct drm_device *dev,
13334 bool force_restore)
13335{
13336 struct drm_i915_private *dev_priv = dev->dev_private;
13337 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013338 struct intel_crtc *crtc;
13339 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013340 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013341
13342 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013343
Jesse Barnesbabea612013-06-26 18:57:38 +030013344 /*
13345 * Now that we have the config, copy it to each CRTC struct
13346 * Note that this could go away if we move to using crtc_config
13347 * checking everywhere.
13348 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013349 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013350 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013351 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013352 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13353 crtc->base.base.id);
13354 drm_mode_debug_printmodeline(&crtc->base.mode);
13355 }
13356 }
13357
Daniel Vetter24929352012-07-02 20:28:59 +020013358 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013359 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013360 intel_sanitize_encoder(encoder);
13361 }
13362
Damien Lespiau055e3932014-08-18 13:49:10 +010013363 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013364 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13365 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013366 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013367 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013368
Daniel Vetter35c95372013-07-17 06:55:04 +020013369 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13370 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13371
13372 if (!pll->on || pll->active)
13373 continue;
13374
13375 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13376
13377 pll->disable(dev_priv, pll);
13378 pll->on = false;
13379 }
13380
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013381 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013382 ilk_wm_get_hw_state(dev);
13383
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013384 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013385 i915_redisable_vga(dev);
13386
Daniel Vetterf30da182013-04-11 20:22:50 +020013387 /*
13388 * We need to use raw interfaces for restoring state to avoid
13389 * checking (bogus) intermediate states.
13390 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013391 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013392 struct drm_crtc *crtc =
13393 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013394
13395 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013396 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013397 }
13398 } else {
13399 intel_modeset_update_staged_output_state(dev);
13400 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013401
13402 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013403}
13404
13405void intel_modeset_gem_init(struct drm_device *dev)
13406{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013407 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013408 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013409
Imre Deakae484342014-03-31 15:10:44 +030013410 mutex_lock(&dev->struct_mutex);
13411 intel_init_gt_powersave(dev);
13412 mutex_unlock(&dev->struct_mutex);
13413
Chris Wilson1833b132012-05-09 11:56:28 +010013414 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013415
13416 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013417
13418 /*
13419 * Make sure any fbs we allocated at startup are properly
13420 * pinned & fenced. When we do the allocation it's too early
13421 * for this.
13422 */
13423 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013424 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013425 obj = intel_fb_obj(c->primary->fb);
13426 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013427 continue;
13428
Matt Roper2ff8fde2014-07-08 07:50:07 -070013429 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013430 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13431 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013432 drm_framebuffer_unreference(c->primary->fb);
13433 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013434 }
13435 }
13436 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013437}
13438
Imre Deak4932e2c2014-02-11 17:12:48 +020013439void intel_connector_unregister(struct intel_connector *intel_connector)
13440{
13441 struct drm_connector *connector = &intel_connector->base;
13442
13443 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013444 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013445}
13446
Jesse Barnes79e53942008-11-07 14:24:08 -080013447void intel_modeset_cleanup(struct drm_device *dev)
13448{
Jesse Barnes652c3932009-08-17 13:31:43 -070013449 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013450 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013451
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013452 /*
13453 * Interrupts and polling as the first thing to avoid creating havoc.
13454 * Too much stuff here (turning of rps, connectors, ...) would
13455 * experience fancy races otherwise.
13456 */
13457 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013458 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013459 dev_priv->pm._irqs_disabled = true;
13460
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013461 /*
13462 * Due to the hpd irq storm handling the hotplug work can re-arm the
13463 * poll handlers. Hence disable polling after hpd handling is shut down.
13464 */
Keith Packardf87ea762010-10-03 19:36:26 -070013465 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013466
Jesse Barnes652c3932009-08-17 13:31:43 -070013467 mutex_lock(&dev->struct_mutex);
13468
Jesse Barnes723bfd72010-10-07 16:01:13 -070013469 intel_unregister_dsm_handler();
13470
Chris Wilson973d04f2011-07-08 12:22:37 +010013471 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013472
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013473 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013474
Daniel Vetter930ebb42012-06-29 23:32:16 +020013475 ironlake_teardown_rc6(dev);
13476
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013477 mutex_unlock(&dev->struct_mutex);
13478
Chris Wilson1630fe72011-07-08 12:22:42 +010013479 /* flush any delayed tasks or pending work */
13480 flush_scheduled_work();
13481
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013482 /* destroy the backlight and sysfs files before encoders/connectors */
13483 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013484 struct intel_connector *intel_connector;
13485
13486 intel_connector = to_intel_connector(connector);
13487 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013488 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013489
Jesse Barnes79e53942008-11-07 14:24:08 -080013490 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013491
13492 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013493
13494 mutex_lock(&dev->struct_mutex);
13495 intel_cleanup_gt_powersave(dev);
13496 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013497}
13498
Dave Airlie28d52042009-09-21 14:33:58 +100013499/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013500 * Return which encoder is currently attached for connector.
13501 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013502struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013503{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013504 return &intel_attached_encoder(connector)->base;
13505}
Jesse Barnes79e53942008-11-07 14:24:08 -080013506
Chris Wilsondf0e9242010-09-09 16:20:55 +010013507void intel_connector_attach_encoder(struct intel_connector *connector,
13508 struct intel_encoder *encoder)
13509{
13510 connector->encoder = encoder;
13511 drm_mode_connector_attach_encoder(&connector->base,
13512 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013513}
Dave Airlie28d52042009-09-21 14:33:58 +100013514
13515/*
13516 * set vga decode state - true == enable VGA decode
13517 */
13518int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13519{
13520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013521 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013522 u16 gmch_ctrl;
13523
Chris Wilson75fa0412014-02-07 18:37:02 -020013524 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13525 DRM_ERROR("failed to read control word\n");
13526 return -EIO;
13527 }
13528
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013529 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13530 return 0;
13531
Dave Airlie28d52042009-09-21 14:33:58 +100013532 if (state)
13533 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13534 else
13535 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013536
13537 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13538 DRM_ERROR("failed to write control word\n");
13539 return -EIO;
13540 }
13541
Dave Airlie28d52042009-09-21 14:33:58 +100013542 return 0;
13543}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013544
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013545struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013546
13547 u32 power_well_driver;
13548
Chris Wilson63b66e52013-08-08 15:12:06 +020013549 int num_transcoders;
13550
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013551 struct intel_cursor_error_state {
13552 u32 control;
13553 u32 position;
13554 u32 base;
13555 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013556 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013557
13558 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013559 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013560 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013561 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013562 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013563
13564 struct intel_plane_error_state {
13565 u32 control;
13566 u32 stride;
13567 u32 size;
13568 u32 pos;
13569 u32 addr;
13570 u32 surface;
13571 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013572 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013573
13574 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013575 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013576 enum transcoder cpu_transcoder;
13577
13578 u32 conf;
13579
13580 u32 htotal;
13581 u32 hblank;
13582 u32 hsync;
13583 u32 vtotal;
13584 u32 vblank;
13585 u32 vsync;
13586 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013587};
13588
13589struct intel_display_error_state *
13590intel_display_capture_error_state(struct drm_device *dev)
13591{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013592 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013593 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013594 int transcoders[] = {
13595 TRANSCODER_A,
13596 TRANSCODER_B,
13597 TRANSCODER_C,
13598 TRANSCODER_EDP,
13599 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013600 int i;
13601
Chris Wilson63b66e52013-08-08 15:12:06 +020013602 if (INTEL_INFO(dev)->num_pipes == 0)
13603 return NULL;
13604
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013605 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013606 if (error == NULL)
13607 return NULL;
13608
Imre Deak190be112013-11-25 17:15:31 +020013609 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013610 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13611
Damien Lespiau055e3932014-08-18 13:49:10 +010013612 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013613 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013614 intel_display_power_enabled_unlocked(dev_priv,
13615 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013616 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013617 continue;
13618
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013619 error->cursor[i].control = I915_READ(CURCNTR(i));
13620 error->cursor[i].position = I915_READ(CURPOS(i));
13621 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013622
13623 error->plane[i].control = I915_READ(DSPCNTR(i));
13624 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013625 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013626 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013627 error->plane[i].pos = I915_READ(DSPPOS(i));
13628 }
Paulo Zanonica291362013-03-06 20:03:14 -030013629 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13630 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013631 if (INTEL_INFO(dev)->gen >= 4) {
13632 error->plane[i].surface = I915_READ(DSPSURF(i));
13633 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13634 }
13635
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013636 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013637
Sonika Jindal3abfce72014-07-21 15:23:43 +053013638 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013639 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013640 }
13641
13642 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13643 if (HAS_DDI(dev_priv->dev))
13644 error->num_transcoders++; /* Account for eDP. */
13645
13646 for (i = 0; i < error->num_transcoders; i++) {
13647 enum transcoder cpu_transcoder = transcoders[i];
13648
Imre Deakddf9c532013-11-27 22:02:02 +020013649 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013650 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013651 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013652 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013653 continue;
13654
Chris Wilson63b66e52013-08-08 15:12:06 +020013655 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13656
13657 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13658 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13659 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13660 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13661 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13662 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13663 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013664 }
13665
13666 return error;
13667}
13668
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013669#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13670
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013671void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013672intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013673 struct drm_device *dev,
13674 struct intel_display_error_state *error)
13675{
Damien Lespiau055e3932014-08-18 13:49:10 +010013676 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013677 int i;
13678
Chris Wilson63b66e52013-08-08 15:12:06 +020013679 if (!error)
13680 return;
13681
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013682 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013683 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013684 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013685 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013686 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013687 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013688 err_printf(m, " Power: %s\n",
13689 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013690 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013691 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013692
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013693 err_printf(m, "Plane [%d]:\n", i);
13694 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13695 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013696 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013697 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13698 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013699 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013700 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013701 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013702 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013703 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13704 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013705 }
13706
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013707 err_printf(m, "Cursor [%d]:\n", i);
13708 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13709 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13710 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013711 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013712
13713 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013714 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013715 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013716 err_printf(m, " Power: %s\n",
13717 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013718 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13719 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13720 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13721 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13722 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13723 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13724 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13725 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013726}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013727
13728void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13729{
13730 struct intel_crtc *crtc;
13731
13732 for_each_intel_crtc(dev, crtc) {
13733 struct intel_unpin_work *work;
13734 unsigned long irqflags;
13735
13736 spin_lock_irqsave(&dev->event_lock, irqflags);
13737
13738 work = crtc->unpin_work;
13739
13740 if (work && work->event &&
13741 work->event->base.file_priv == file) {
13742 kfree(work->event);
13743 work->event = NULL;
13744 }
13745
13746 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13747 }
13748}