blob: b935478df55ff875eca34b16f492247dc0ee85e5 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010053#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020056#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070061module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070065module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070069module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070MODULE_PARM_DESC(phyaddr, "Physical device address");
71
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010072#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010073#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070074
75static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070076module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
78
79static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070080module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070081MODULE_PARM_DESC(pause, "Flow Control Pause Time");
82
83#define TC_DEFAULT 64
84static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070085module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070086MODULE_PARM_DESC(tc, "DMA threshold control value");
87
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010088#define DEFAULT_BUFSIZE 1536
89static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070090module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091MODULE_PARM_DESC(buf_sz, "DMA buffer size");
92
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010093#define STMMAC_RX_COPYBREAK 256
94
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070095static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
96 NETIF_MSG_LINK | NETIF_MSG_IFUP |
97 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
98
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000099#define STMMAC_DEFAULT_LPI_TIMER 1000
100static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700101module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200103#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104
Pavel Machek22d3efe2016-11-28 12:55:59 +0100105/* By default the driver will use the ring mode to manage tx and rx descriptors,
106 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000107 */
108static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700109module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100114#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000115static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700116static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000117#endif
118
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000119#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
120
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700121/**
122 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100123 * Description: it checks the driver parameters and set a default in case of
124 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125 */
126static void stmmac_verify_args(void)
127{
128 if (unlikely(watchdog < 0))
129 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100130 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
131 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700132 if (unlikely(flow_ctrl > 1))
133 flow_ctrl = FLOW_AUTO;
134 else if (likely(flow_ctrl < 0))
135 flow_ctrl = FLOW_OFF;
136 if (unlikely((pause < 0) || (pause > 0xffff)))
137 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000138 if (eee_timer < 0)
139 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700140}
141
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000142/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100143 * stmmac_disable_all_queues - Disable all queues
144 * @priv: driver private structure
145 */
146static void stmmac_disable_all_queues(struct stmmac_priv *priv)
147{
148 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
149 u32 queue;
150
151 for (queue = 0; queue < rx_queues_cnt; queue++) {
152 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
153
154 napi_disable(&rx_q->napi);
155 }
156}
157
158/**
159 * stmmac_enable_all_queues - Enable all queues
160 * @priv: driver private structure
161 */
162static void stmmac_enable_all_queues(struct stmmac_priv *priv)
163{
164 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
165 u32 queue;
166
167 for (queue = 0; queue < rx_queues_cnt; queue++) {
168 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
169
170 napi_enable(&rx_q->napi);
171 }
172}
173
174/**
175 * stmmac_stop_all_queues - Stop all queues
176 * @priv: driver private structure
177 */
178static void stmmac_stop_all_queues(struct stmmac_priv *priv)
179{
180 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
181 u32 queue;
182
183 for (queue = 0; queue < tx_queues_cnt; queue++)
184 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
185}
186
187/**
188 * stmmac_start_all_queues - Start all queues
189 * @priv: driver private structure
190 */
191static void stmmac_start_all_queues(struct stmmac_priv *priv)
192{
193 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
194 u32 queue;
195
196 for (queue = 0; queue < tx_queues_cnt; queue++)
197 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
198}
199
Jose Abreu34877a12018-03-29 10:40:18 +0100200static void stmmac_service_event_schedule(struct stmmac_priv *priv)
201{
202 if (!test_bit(STMMAC_DOWN, &priv->state) &&
203 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
204 queue_work(priv->wq, &priv->service_task);
205}
206
207static void stmmac_global_err(struct stmmac_priv *priv)
208{
209 netif_carrier_off(priv->dev);
210 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
211 stmmac_service_event_schedule(priv);
212}
213
Joao Pintoc22a3f42017-04-06 09:49:11 +0100214/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000215 * stmmac_clk_csr_set - dynamically set the MDC clock
216 * @priv: driver private structure
217 * Description: this is to dynamically set the MDC clock according to the csr
218 * clock input.
219 * Note:
220 * If a specific clk_csr value is passed from the platform
221 * this means that the CSR Clock Range selection cannot be
222 * changed at run-time and it is fixed (as reported in the driver
223 * documentation). Viceversa the driver will try to set the MDC
224 * clock dynamically according to the actual clock input.
225 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000226static void stmmac_clk_csr_set(struct stmmac_priv *priv)
227{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000228 u32 clk_rate;
229
jpintof573c0b2017-01-09 12:35:09 +0000230 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000231
232 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000233 * for all other cases except for the below mentioned ones.
234 * For values higher than the IEEE 802.3 specified frequency
235 * we can not estimate the proper divider as it is not known
236 * the frequency of clk_csr_i. So we do not change the default
237 * divider.
238 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000239 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
240 if (clk_rate < CSR_F_35M)
241 priv->clk_csr = STMMAC_CSR_20_35M;
242 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
243 priv->clk_csr = STMMAC_CSR_35_60M;
244 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
245 priv->clk_csr = STMMAC_CSR_60_100M;
246 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
247 priv->clk_csr = STMMAC_CSR_100_150M;
248 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
249 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800250 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000251 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000252 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200253
254 if (priv->plat->has_sun8i) {
255 if (clk_rate > 160000000)
256 priv->clk_csr = 0x03;
257 else if (clk_rate > 80000000)
258 priv->clk_csr = 0x02;
259 else if (clk_rate > 40000000)
260 priv->clk_csr = 0x01;
261 else
262 priv->clk_csr = 0;
263 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000264}
265
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700266static void print_pkt(unsigned char *buf, int len)
267{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200268 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
269 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700270}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271
Joao Pintoce736782017-04-06 09:49:10 +0100272static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700273{
Joao Pintoce736782017-04-06 09:49:10 +0100274 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100275 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276
Joao Pintoce736782017-04-06 09:49:10 +0100277 if (tx_q->dirty_tx > tx_q->cur_tx)
278 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279 else
Joao Pintoce736782017-04-06 09:49:10 +0100280 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100281
282 return avail;
283}
284
Joao Pinto54139cf2017-04-06 09:49:09 +0100285/**
286 * stmmac_rx_dirty - Get RX queue dirty
287 * @priv: driver private structure
288 * @queue: RX queue index
289 */
290static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100291{
Joao Pinto54139cf2017-04-06 09:49:09 +0100292 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100293 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100294
Joao Pinto54139cf2017-04-06 09:49:09 +0100295 if (rx_q->dirty_rx <= rx_q->cur_rx)
296 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100297 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100298 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100299
300 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100306 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000307 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000308 */
309static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
310{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200311 struct net_device *ndev = priv->dev;
312 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000313
314 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000315 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000316}
317
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000318/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100319 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000320 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100321 * Description: this function is to verify and enter in LPI mode in case of
322 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000323 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
325{
Joao Pintoce736782017-04-06 09:49:10 +0100326 u32 tx_cnt = priv->plat->tx_queues_to_use;
327 u32 queue;
328
329 /* check if all TX queues have the work finished */
330 for (queue = 0; queue < tx_cnt; queue++) {
331 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
332
333 if (tx_q->dirty_tx != tx_q->cur_tx)
334 return; /* still unfinished work */
335 }
336
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100338 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100339 stmmac_set_eee_mode(priv, priv->hw,
340 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000341}
342
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000343/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
346 * Description: this function is to exit and disable EEE in case of
347 * LPI state is true. This is called by the xmit.
348 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349void stmmac_disable_eee_mode(struct stmmac_priv *priv)
350{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100351 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 del_timer_sync(&priv->eee_ctrl_timer);
353 priv->tx_path_in_lpi_mode = false;
354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000358 * @arg : data hook
359 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000360 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000361 * then MAC Transmitter can be moved to LPI state.
362 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700363static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000364{
Kees Cooke99e88a2017-10-16 14:43:17 -0700365 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000366
367 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200368 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000369}
370
371/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100372 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000373 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000374 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100375 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
376 * can also manage EEE, this function enable the LPI state and start related
377 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 */
379bool stmmac_eee_init(struct stmmac_priv *priv)
380{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200381 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100382 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100383 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 bool ret = false;
385
Jerome Brunet879626e2018-01-03 16:46:29 +0100386 if ((interface != PHY_INTERFACE_MODE_MII) &&
387 (interface != PHY_INTERFACE_MODE_GMII) &&
388 !phy_interface_mode_is_rgmii(interface))
389 goto out;
390
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 /* Using PCS we cannot dial with the phy registers at this stage
392 * so we do not support extra feature like EEE.
393 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200394 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
395 (priv->hw->pcs == STMMAC_PCS_TBI) ||
396 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200397 goto out;
398
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000399 /* MAC core supports the EEE feature. */
400 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000402
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100403 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100405 /* To manage at run-time if the EEE cannot be supported
406 * anymore (for example because the lp caps have been
407 * changed).
408 * In that case the driver disable own timers.
409 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100410 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100412 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100413 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100414 stmmac_set_eee_timer(priv, priv->hw, 0,
415 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100416 }
417 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100418 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100419 goto out;
420 }
421 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100422 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200423 if (!priv->eee_active) {
424 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700425 timer_setup(&priv->eee_ctrl_timer,
426 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530427 mod_timer(&priv->eee_ctrl_timer,
428 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000429
Jose Abreuc10d4c82018-04-16 16:08:14 +0100430 stmmac_set_eee_timer(priv, priv->hw,
431 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200432 }
433 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100434 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000435
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100437 spin_unlock_irqrestore(&priv->lock, flags);
438
LABBE Corentin38ddc592016-11-16 20:09:39 +0100439 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000440 }
441out:
442 return ret;
443}
444
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100445/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000446 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100447 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 * @skb : the socket buffer
449 * Description :
450 * This function will read timestamp from the descriptor & pass it to stack.
451 * and also perform some sanity checks.
452 */
453static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455{
456 struct skb_shared_hwtstamps shhwtstamp;
457 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 if (!priv->hwts_tx_en)
460 return;
461
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000462 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800463 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return;
465
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100467 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100468 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100469 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
472 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473
Mario Molitor33d4c482017-06-08 23:03:09 +0200474 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100475 /* pass tstamp to stack */
476 skb_tstamp_tx(skb, &shhwtstamp);
477 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 return;
480}
481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100482/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000483 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 * @p : descriptor pointer
485 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 * @skb : the socket buffer
487 * Description :
488 * This function will read received packet's timestamp from the descriptor
489 * and pass it to stack. It also perform some sanity checks.
490 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100491static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
492 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493{
494 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100495 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497
498 if (!priv->hwts_rx_en)
499 return;
Jose Abreu98870942017-10-20 14:37:35 +0100500 /* For GMAC4, the valid timestamp is from CTX next desc. */
501 if (priv->plat->has_gmac4)
502 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100504 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100505 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
506 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200507 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100508 shhwtstamp = skb_hwtstamps(skb);
509 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
510 shhwtstamp->hwtstamp = ns_to_ktime(ns);
511 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200512 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514}
515
516/**
517 * stmmac_hwtstamp_ioctl - control hardware timestamping.
518 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100519 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 * a proprietary structure used to pass information to the driver.
521 * Description:
522 * This function configures the MAC to enable/disable both outgoing(TX)
523 * and incoming(RX) packets time stamping based on user input.
524 * Return Value:
525 * 0 on success and an appropriate -ve integer on failure.
526 */
527static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
528{
529 struct stmmac_priv *priv = netdev_priv(dev);
530 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200531 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 u64 temp = 0;
533 u32 ptp_v2 = 0;
534 u32 tstamp_all = 0;
535 u32 ptp_over_ipv4_udp = 0;
536 u32 ptp_over_ipv6_udp = 0;
537 u32 ptp_over_ethernet = 0;
538 u32 snap_type_sel = 0;
539 u32 ts_master_en = 0;
540 u32 ts_event_en = 0;
541 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800542 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543
544 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
545 netdev_alert(priv->dev, "No support for HW time stamping\n");
546 priv->hwts_tx_en = 0;
547 priv->hwts_rx_en = 0;
548
549 return -EOPNOTSUPP;
550 }
551
552 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 return -EFAULT;
555
LABBE Corentin38ddc592016-11-16 20:09:39 +0100556 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
557 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558
559 /* reserved for future extensions */
560 if (config.flags)
561 return -EINVAL;
562
Ben Hutchings5f3da322013-11-14 00:43:41 +0000563 if (config.tx_type != HWTSTAMP_TX_OFF &&
564 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566
567 if (priv->adv_ts) {
568 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_NONE;
572 break;
573
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000575 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
577 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200578 if (priv->plat->has_gmac4)
579 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
580 else
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
590 /* take time stamp for SYNC messages only */
591 ts_event_en = PTP_TCR_TSEVNTENA;
592
593 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
594 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
595 break;
596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
600 /* take time stamp for Delay_Req messages only */
601 ts_master_en = PTP_TCR_TSMSTRENA;
602 ts_event_en = PTP_TCR_TSEVNTENA;
603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200613 if (priv->plat->has_gmac4)
614 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
615 else
616 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617
618 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
619 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 break;
632
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000634 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
636 ptp_v2 = PTP_TCR_TSVER2ENA;
637 /* take time stamp for Delay_Req messages only */
638 ts_master_en = PTP_TCR_TSMSTRENA;
639 ts_event_en = PTP_TCR_TSEVNTENA;
640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 break;
644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000646 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
648 ptp_v2 = PTP_TCR_TSVER2ENA;
649 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200650 if (priv->plat->has_gmac4)
651 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
652 else
653 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654
655 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
656 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
657 ptp_over_ethernet = PTP_TCR_TSIPENA;
658 break;
659
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000661 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
663 ptp_v2 = PTP_TCR_TSVER2ENA;
664 /* take time stamp for SYNC messages only */
665 ts_event_en = PTP_TCR_TSEVNTENA;
666
667 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
668 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
669 ptp_over_ethernet = PTP_TCR_TSIPENA;
670 break;
671
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
675 ptp_v2 = PTP_TCR_TSVER2ENA;
676 /* take time stamp for Delay_Req messages only */
677 ts_master_en = PTP_TCR_TSMSTRENA;
678 ts_event_en = PTP_TCR_TSEVNTENA;
679
680 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
681 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
682 ptp_over_ethernet = PTP_TCR_TSIPENA;
683 break;
684
Miroslav Lichvare3412572017-05-19 17:52:36 +0200685 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000686 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000687 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688 config.rx_filter = HWTSTAMP_FILTER_ALL;
689 tstamp_all = PTP_TCR_TSENALL;
690 break;
691
692 default:
693 return -ERANGE;
694 }
695 } else {
696 switch (config.rx_filter) {
697 case HWTSTAMP_FILTER_NONE:
698 config.rx_filter = HWTSTAMP_FILTER_NONE;
699 break;
700 default:
701 /* PTP v1, UDP, any kind of event packet */
702 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
703 break;
704 }
705 }
706 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000707 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708
709 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100710 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000711 else {
712 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000713 tstamp_all | ptp_v2 | ptp_over_ethernet |
714 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
715 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100716 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000717
718 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100719 stmmac_config_sub_second_increment(priv,
720 priv->ptpaddr, priv->plat->clk_ptp_rate,
721 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800722 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000723
724 /* calculate default added value:
725 * formula is :
726 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800727 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000728 */
Phil Reid19d857c2015-12-14 11:32:01 +0800729 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000730 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100731 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000732
733 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200734 ktime_get_real_ts64(&now);
735
736 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100737 stmmac_init_systime(priv, priv->ptpaddr,
738 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000739 }
740
741 return copy_to_user(ifr->ifr_data, &config,
742 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
743}
744
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000745/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100746 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000747 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100748 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000749 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100750 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000751 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000752static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000753{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000754 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
755 return -EOPNOTSUPP;
756
Vince Bridgers7cd01392013-12-20 11:19:34 -0600757 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200758 /* Check if adv_ts can be enabled for dwmac 4.x core */
759 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
760 priv->adv_ts = 1;
761 /* Dwmac 3.x core with extend_desc can support adv_ts */
762 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600763 priv->adv_ts = 1;
764
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200765 if (priv->dma_cap.time_stamp)
766 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600767
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200768 if (priv->adv_ts)
769 netdev_info(priv->dev,
770 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000771
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000772 priv->hwts_tx_en = 0;
773 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000774
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200775 stmmac_ptp_register(priv);
776
777 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000778}
779
780static void stmmac_release_ptp(struct stmmac_priv *priv)
781{
jpintof573c0b2017-01-09 12:35:09 +0000782 if (priv->plat->clk_ptp_ref)
783 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000784 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000785}
786
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700787/**
Joao Pinto29feff32017-03-10 18:24:56 +0000788 * stmmac_mac_flow_ctrl - Configure flow control in all queues
789 * @priv: driver private structure
790 * Description: It is used for configuring the flow control in all queues
791 */
792static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
793{
794 u32 tx_cnt = priv->plat->tx_queues_to_use;
795
Jose Abreuc10d4c82018-04-16 16:08:14 +0100796 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
797 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000798}
799
800/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100801 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700802 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100803 * Description: this is the helper called by the physical abstraction layer
804 * drivers to communicate the phy link status. According the speed and duplex
805 * this driver can invoke registered glue-logic as well.
806 * It also invoke the eee initialization because it could happen when switch
807 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700808 */
809static void stmmac_adjust_link(struct net_device *dev)
810{
811 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200812 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700813 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200814 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700815
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100816 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700817 return;
818
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000820
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700821 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000822 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823
824 /* Now we make sure that we can be in full duplex mode.
825 * If not, we operate in half-duplex mode. */
826 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200827 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200828 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000829 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700830 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000831 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 priv->oldduplex = phydev->duplex;
833 }
834 /* Flow Control operation */
835 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000836 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837
838 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200839 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200840 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200842 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200843 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200845 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200846 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100847 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200848 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200849 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700850 break;
851 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100852 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100853 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100854 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855 break;
856 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100857 if (phydev->speed != SPEED_UNKNOWN)
858 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 priv->speed = phydev->speed;
860 }
861
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000862 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700863
864 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200865 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200866 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700867 }
868 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200869 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200870 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100871 priv->speed = SPEED_UNKNOWN;
872 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700873 }
874
875 if (new_state && netif_msg_link(priv))
876 phy_print_status(phydev);
877
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100878 spin_unlock_irqrestore(&priv->lock, flags);
879
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200880 if (phydev->is_pseudo_fixed_link)
881 /* Stop PHY layer to call the hook to adjust the link in case
882 * of a switch is attached to the stmmac driver.
883 */
884 phydev->irq = PHY_IGNORE_INTERRUPT;
885 else
886 /* At this stage, init the EEE if supported.
887 * Never called in case of fixed_link.
888 */
889 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700890}
891
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000892/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100893 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000894 * @priv: driver private structure
895 * Description: this is to verify if the HW supports the PCS.
896 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
897 * configured for the TBI, RTBI, or SGMII PHY interface.
898 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000899static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
900{
901 int interface = priv->plat->interface;
902
903 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900904 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
905 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
906 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100908 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200909 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900910 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100911 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200912 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000913 }
914 }
915}
916
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700917/**
918 * stmmac_init_phy - PHY initialization
919 * @dev: net device structure
920 * Description: it initializes the driver's PHY state, and attaches the PHY
921 * to the mac driver.
922 * Return value:
923 * 0 on success
924 */
925static int stmmac_init_phy(struct net_device *dev)
926{
927 struct stmmac_priv *priv = netdev_priv(dev);
928 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000929 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000930 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000931 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000932 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200933 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100934 priv->speed = SPEED_UNKNOWN;
935 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700936
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700937 if (priv->plat->phy_node) {
938 phydev = of_phy_connect(dev, priv->plat->phy_node,
939 &stmmac_adjust_link, 0, interface);
940 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200941 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
942 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000943
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700944 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
945 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100946 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100947 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700948
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700949 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
950 interface);
951 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700952
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300953 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100954 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300955 if (!phydev)
956 return -ENODEV;
957
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700958 return PTR_ERR(phydev);
959 }
960
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000961 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000962 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000963 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200964 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000965 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
966 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000967
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700968 /*
969 * Broken HW is sometimes missing the pull-up resistor on the
970 * MDIO line, which results in reads to non-existent devices returning
971 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
972 * device as well.
973 * Note: phydev->phy_id is the result of reading the UID PHY registers.
974 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700975 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700976 phy_disconnect(phydev);
977 return -ENODEV;
978 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100979
Florian Fainellic51e4242016-11-13 17:50:35 -0800980 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
981 * subsequent PHY polling, make sure we force a link transition if
982 * we have a UP/DOWN/UP transition
983 */
984 if (phydev->is_pseudo_fixed_link)
985 phydev->irq = PHY_POLL;
986
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100987 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700988 return 0;
989}
990
Joao Pinto71fedb02017-04-06 09:49:08 +0100991static void stmmac_display_rx_rings(struct stmmac_priv *priv)
992{
Joao Pinto54139cf2017-04-06 09:49:09 +0100993 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100994 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100995 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100996
Joao Pinto54139cf2017-04-06 09:49:09 +0100997 /* Display RX rings */
998 for (queue = 0; queue < rx_cnt; queue++) {
999 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001000
Joao Pinto54139cf2017-04-06 09:49:09 +01001001 pr_info("\tRX Queue %u rings\n", queue);
1002
1003 if (priv->extend_desc)
1004 head_rx = (void *)rx_q->dma_erx;
1005 else
1006 head_rx = (void *)rx_q->dma_rx;
1007
1008 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001009 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001010 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001011}
1012
1013static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1014{
Joao Pintoce736782017-04-06 09:49:10 +01001015 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001016 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001017 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001018
Joao Pintoce736782017-04-06 09:49:10 +01001019 /* Display TX rings */
1020 for (queue = 0; queue < tx_cnt; queue++) {
1021 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001022
Joao Pintoce736782017-04-06 09:49:10 +01001023 pr_info("\tTX Queue %d rings\n", queue);
1024
1025 if (priv->extend_desc)
1026 head_tx = (void *)tx_q->dma_etx;
1027 else
1028 head_tx = (void *)tx_q->dma_tx;
1029
Jose Abreu42de0472018-04-16 16:08:12 +01001030 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001031 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001032}
1033
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001034static void stmmac_display_rings(struct stmmac_priv *priv)
1035{
Joao Pinto71fedb02017-04-06 09:49:08 +01001036 /* Display RX ring */
1037 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001038
Joao Pinto71fedb02017-04-06 09:49:08 +01001039 /* Display TX ring */
1040 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001041}
1042
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001043static int stmmac_set_bfsize(int mtu, int bufsize)
1044{
1045 int ret = bufsize;
1046
1047 if (mtu >= BUF_SIZE_4KiB)
1048 ret = BUF_SIZE_8KiB;
1049 else if (mtu >= BUF_SIZE_2KiB)
1050 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001051 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001052 ret = BUF_SIZE_2KiB;
1053 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001054 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001055
1056 return ret;
1057}
1058
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001059/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001060 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001061 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001062 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001063 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001064 * in case of both basic and extended descriptors are used.
1065 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001066static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001067{
Joao Pinto54139cf2017-04-06 09:49:09 +01001068 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001069 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001070
Joao Pinto71fedb02017-04-06 09:49:08 +01001071 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001072 for (i = 0; i < DMA_RX_SIZE; i++)
1073 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001074 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1075 priv->use_riwt, priv->mode,
1076 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001077 else
Jose Abreu42de0472018-04-16 16:08:12 +01001078 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1079 priv->use_riwt, priv->mode,
1080 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001081}
1082
1083/**
1084 * stmmac_clear_tx_descriptors - clear tx descriptors
1085 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001086 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001087 * Description: this function is called to clear the TX descriptors
1088 * in case of both basic and extended descriptors are used.
1089 */
Joao Pintoce736782017-04-06 09:49:10 +01001090static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001091{
Joao Pintoce736782017-04-06 09:49:10 +01001092 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001093 int i;
1094
1095 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001096 for (i = 0; i < DMA_TX_SIZE; i++)
1097 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001098 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1099 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001100 else
Jose Abreu42de0472018-04-16 16:08:12 +01001101 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1102 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001103}
1104
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001105/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001106 * stmmac_clear_descriptors - clear descriptors
1107 * @priv: driver private structure
1108 * Description: this function is called to clear the TX and RX descriptors
1109 * in case of both basic and extended descriptors are used.
1110 */
1111static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1112{
Joao Pinto54139cf2017-04-06 09:49:09 +01001113 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001114 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001115 u32 queue;
1116
Joao Pinto71fedb02017-04-06 09:49:08 +01001117 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001118 for (queue = 0; queue < rx_queue_cnt; queue++)
1119 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001120
1121 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001122 for (queue = 0; queue < tx_queue_cnt; queue++)
1123 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001124}
1125
1126/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001127 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1128 * @priv: driver private structure
1129 * @p: descriptor pointer
1130 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001131 * @flags: gfp flag
1132 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001133 * Description: this function is called to allocate a receive buffer, perform
1134 * the DMA mapping and init the descriptor.
1135 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001136static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001137 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001138{
Joao Pinto54139cf2017-04-06 09:49:09 +01001139 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001140 struct sk_buff *skb;
1141
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301142 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001143 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001144 netdev_err(priv->dev,
1145 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001146 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001147 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001148 rx_q->rx_skbuff[i] = skb;
1149 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001150 priv->dma_buf_sz,
1151 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001152 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001153 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001154 dev_kfree_skb_any(skb);
1155 return -EINVAL;
1156 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001157
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001158 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001159 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001160 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001161 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001162
Jose Abreu2c520b12018-04-16 16:08:16 +01001163 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1164 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001165
1166 return 0;
1167}
1168
Joao Pinto71fedb02017-04-06 09:49:08 +01001169/**
1170 * stmmac_free_rx_buffer - free RX dma buffers
1171 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001172 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001173 * @i: buffer index.
1174 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001175static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001176{
Joao Pinto54139cf2017-04-06 09:49:09 +01001177 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1178
1179 if (rx_q->rx_skbuff[i]) {
1180 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001181 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001182 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001183 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001184 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001185}
1186
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001187/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001188 * stmmac_free_tx_buffer - free RX dma buffers
1189 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001190 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001191 * @i: buffer index.
1192 */
Joao Pintoce736782017-04-06 09:49:10 +01001193static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001194{
Joao Pintoce736782017-04-06 09:49:10 +01001195 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1196
1197 if (tx_q->tx_skbuff_dma[i].buf) {
1198 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001199 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001200 tx_q->tx_skbuff_dma[i].buf,
1201 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001202 DMA_TO_DEVICE);
1203 else
1204 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001205 tx_q->tx_skbuff_dma[i].buf,
1206 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001207 DMA_TO_DEVICE);
1208 }
1209
Joao Pintoce736782017-04-06 09:49:10 +01001210 if (tx_q->tx_skbuff[i]) {
1211 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1212 tx_q->tx_skbuff[i] = NULL;
1213 tx_q->tx_skbuff_dma[i].buf = 0;
1214 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001215 }
1216}
1217
1218/**
1219 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001220 * @dev: net device structure
1221 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001222 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001223 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001224 * modes.
1225 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001226static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001227{
1228 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001229 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001230 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001231 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001232 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001233 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001234
Jose Abreu2c520b12018-04-16 16:08:16 +01001235 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1236 if (bfsize < 0)
1237 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001238
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001239 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001240 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001241
Vince Bridgers2618abb2014-01-20 05:39:01 -06001242 priv->dma_buf_sz = bfsize;
1243
Joao Pinto54139cf2017-04-06 09:49:09 +01001244 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001245 netif_dbg(priv, probe, priv->dev,
1246 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1247
Joao Pinto54139cf2017-04-06 09:49:09 +01001248 for (queue = 0; queue < rx_count; queue++) {
1249 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001250
Joao Pinto54139cf2017-04-06 09:49:09 +01001251 netif_dbg(priv, probe, priv->dev,
1252 "(%s) dma_rx_phy=0x%08x\n", __func__,
1253 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001254
Joao Pinto54139cf2017-04-06 09:49:09 +01001255 for (i = 0; i < DMA_RX_SIZE; i++) {
1256 struct dma_desc *p;
1257
1258 if (priv->extend_desc)
1259 p = &((rx_q->dma_erx + i)->basic);
1260 else
1261 p = rx_q->dma_rx + i;
1262
1263 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1264 queue);
1265 if (ret)
1266 goto err_init_rx_buffers;
1267
1268 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1269 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1270 (unsigned int)rx_q->rx_skbuff_dma[i]);
1271 }
1272
1273 rx_q->cur_rx = 0;
1274 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1275
1276 stmmac_clear_rx_descriptors(priv, queue);
1277
1278 /* Setup the chained descriptor addresses */
1279 if (priv->mode == STMMAC_CHAIN_MODE) {
1280 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001281 stmmac_mode_init(priv, rx_q->dma_erx,
1282 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001283 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001284 stmmac_mode_init(priv, rx_q->dma_rx,
1285 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001286 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001288
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001289 buf_sz = bfsize;
1290
Joao Pinto54139cf2017-04-06 09:49:09 +01001291 return 0;
1292
1293err_init_rx_buffers:
1294 while (queue >= 0) {
1295 while (--i >= 0)
1296 stmmac_free_rx_buffer(priv, queue, i);
1297
1298 if (queue == 0)
1299 break;
1300
1301 i = DMA_RX_SIZE;
1302 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001303 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001304
Joao Pinto71fedb02017-04-06 09:49:08 +01001305 return ret;
1306}
1307
1308/**
1309 * init_dma_tx_desc_rings - init the TX descriptor rings
1310 * @dev: net device structure.
1311 * Description: this function initializes the DMA TX descriptors
1312 * and allocates the socket buffers. It supports the chained and ring
1313 * modes.
1314 */
1315static int init_dma_tx_desc_rings(struct net_device *dev)
1316{
1317 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001318 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1319 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001320 int i;
1321
Joao Pintoce736782017-04-06 09:49:10 +01001322 for (queue = 0; queue < tx_queue_cnt; queue++) {
1323 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001324
Joao Pintoce736782017-04-06 09:49:10 +01001325 netif_dbg(priv, probe, priv->dev,
1326 "(%s) dma_tx_phy=0x%08x\n", __func__,
1327 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001328
Joao Pintoce736782017-04-06 09:49:10 +01001329 /* Setup the chained descriptor addresses */
1330 if (priv->mode == STMMAC_CHAIN_MODE) {
1331 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001332 stmmac_mode_init(priv, tx_q->dma_etx,
1333 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001334 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001335 stmmac_mode_init(priv, tx_q->dma_tx,
1336 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001337 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001338
Joao Pintoce736782017-04-06 09:49:10 +01001339 for (i = 0; i < DMA_TX_SIZE; i++) {
1340 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001341 if (priv->extend_desc)
1342 p = &((tx_q->dma_etx + i)->basic);
1343 else
1344 p = tx_q->dma_tx + i;
1345
1346 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1347 p->des0 = 0;
1348 p->des1 = 0;
1349 p->des2 = 0;
1350 p->des3 = 0;
1351 } else {
1352 p->des2 = 0;
1353 }
1354
1355 tx_q->tx_skbuff_dma[i].buf = 0;
1356 tx_q->tx_skbuff_dma[i].map_as_page = false;
1357 tx_q->tx_skbuff_dma[i].len = 0;
1358 tx_q->tx_skbuff_dma[i].last_segment = false;
1359 tx_q->tx_skbuff[i] = NULL;
1360 }
1361
1362 tx_q->dirty_tx = 0;
1363 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001364 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001365
Joao Pintoc22a3f42017-04-06 09:49:11 +01001366 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1367 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001368
Joao Pinto71fedb02017-04-06 09:49:08 +01001369 return 0;
1370}
1371
1372/**
1373 * init_dma_desc_rings - init the RX/TX descriptor rings
1374 * @dev: net device structure
1375 * @flags: gfp flag.
1376 * Description: this function initializes the DMA RX/TX descriptors
1377 * and allocates the socket buffers. It supports the chained and ring
1378 * modes.
1379 */
1380static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1381{
1382 struct stmmac_priv *priv = netdev_priv(dev);
1383 int ret;
1384
1385 ret = init_dma_rx_desc_rings(dev, flags);
1386 if (ret)
1387 return ret;
1388
1389 ret = init_dma_tx_desc_rings(dev);
1390
LABBE Corentin5bacd772017-03-29 07:05:40 +02001391 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001393 if (netif_msg_hw(priv))
1394 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001395
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001396 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397}
1398
Joao Pinto71fedb02017-04-06 09:49:08 +01001399/**
1400 * dma_free_rx_skbufs - free RX dma buffers
1401 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001402 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001403 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001404static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405{
1406 int i;
1407
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001408 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001409 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410}
1411
Joao Pinto71fedb02017-04-06 09:49:08 +01001412/**
1413 * dma_free_tx_skbufs - free TX dma buffers
1414 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001415 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001416 */
Joao Pintoce736782017-04-06 09:49:10 +01001417static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418{
1419 int i;
1420
Joao Pinto71fedb02017-04-06 09:49:08 +01001421 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001422 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423}
1424
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001425/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001426 * free_dma_rx_desc_resources - free RX dma desc resources
1427 * @priv: private structure
1428 */
1429static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1430{
1431 u32 rx_count = priv->plat->rx_queues_to_use;
1432 u32 queue;
1433
1434 /* Free RX queue resources */
1435 for (queue = 0; queue < rx_count; queue++) {
1436 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1437
1438 /* Release the DMA RX socket buffers */
1439 dma_free_rx_skbufs(priv, queue);
1440
1441 /* Free DMA regions of consistent memory previously allocated */
1442 if (!priv->extend_desc)
1443 dma_free_coherent(priv->device,
1444 DMA_RX_SIZE * sizeof(struct dma_desc),
1445 rx_q->dma_rx, rx_q->dma_rx_phy);
1446 else
1447 dma_free_coherent(priv->device, DMA_RX_SIZE *
1448 sizeof(struct dma_extended_desc),
1449 rx_q->dma_erx, rx_q->dma_rx_phy);
1450
1451 kfree(rx_q->rx_skbuff_dma);
1452 kfree(rx_q->rx_skbuff);
1453 }
1454}
1455
1456/**
Joao Pintoce736782017-04-06 09:49:10 +01001457 * free_dma_tx_desc_resources - free TX dma desc resources
1458 * @priv: private structure
1459 */
1460static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1461{
1462 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001463 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001464
1465 /* Free TX queue resources */
1466 for (queue = 0; queue < tx_count; queue++) {
1467 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1468
1469 /* Release the DMA TX socket buffers */
1470 dma_free_tx_skbufs(priv, queue);
1471
1472 /* Free DMA regions of consistent memory previously allocated */
1473 if (!priv->extend_desc)
1474 dma_free_coherent(priv->device,
1475 DMA_TX_SIZE * sizeof(struct dma_desc),
1476 tx_q->dma_tx, tx_q->dma_tx_phy);
1477 else
1478 dma_free_coherent(priv->device, DMA_TX_SIZE *
1479 sizeof(struct dma_extended_desc),
1480 tx_q->dma_etx, tx_q->dma_tx_phy);
1481
1482 kfree(tx_q->tx_skbuff_dma);
1483 kfree(tx_q->tx_skbuff);
1484 }
1485}
1486
1487/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001488 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001489 * @priv: private structure
1490 * Description: according to which descriptor can be used (extend or basic)
1491 * this function allocates the resources for TX and RX paths. In case of
1492 * reception, for example, it pre-allocated the RX socket buffer in order to
1493 * allow zero-copy mechanism.
1494 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001495static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001496{
Joao Pinto54139cf2017-04-06 09:49:09 +01001497 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001498 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001499 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001500
Joao Pinto54139cf2017-04-06 09:49:09 +01001501 /* RX queues buffers and DMA */
1502 for (queue = 0; queue < rx_count; queue++) {
1503 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001504
Joao Pinto54139cf2017-04-06 09:49:09 +01001505 rx_q->queue_index = queue;
1506 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001507
Joao Pinto54139cf2017-04-06 09:49:09 +01001508 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1509 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001510 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001511 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001512 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001513
1514 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1515 sizeof(struct sk_buff *),
1516 GFP_KERNEL);
1517 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001518 goto err_dma;
1519
Joao Pinto54139cf2017-04-06 09:49:09 +01001520 if (priv->extend_desc) {
1521 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1522 DMA_RX_SIZE *
1523 sizeof(struct
1524 dma_extended_desc),
1525 &rx_q->dma_rx_phy,
1526 GFP_KERNEL);
1527 if (!rx_q->dma_erx)
1528 goto err_dma;
1529
1530 } else {
1531 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1532 DMA_RX_SIZE *
1533 sizeof(struct
1534 dma_desc),
1535 &rx_q->dma_rx_phy,
1536 GFP_KERNEL);
1537 if (!rx_q->dma_rx)
1538 goto err_dma;
1539 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001540 }
1541
1542 return 0;
1543
1544err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001545 free_dma_rx_desc_resources(priv);
1546
Joao Pinto71fedb02017-04-06 09:49:08 +01001547 return ret;
1548}
1549
1550/**
1551 * alloc_dma_tx_desc_resources - alloc TX resources.
1552 * @priv: private structure
1553 * Description: according to which descriptor can be used (extend or basic)
1554 * this function allocates the resources for TX and RX paths. In case of
1555 * reception, for example, it pre-allocated the RX socket buffer in order to
1556 * allow zero-copy mechanism.
1557 */
1558static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1559{
Joao Pintoce736782017-04-06 09:49:10 +01001560 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001561 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001562 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001563
Joao Pintoce736782017-04-06 09:49:10 +01001564 /* TX queues buffers and DMA */
1565 for (queue = 0; queue < tx_count; queue++) {
1566 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001567
Joao Pintoce736782017-04-06 09:49:10 +01001568 tx_q->queue_index = queue;
1569 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001570
Joao Pintoce736782017-04-06 09:49:10 +01001571 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1572 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001573 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001574 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001575 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001576
1577 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1578 sizeof(struct sk_buff *),
1579 GFP_KERNEL);
1580 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001581 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001582
1583 if (priv->extend_desc) {
1584 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1585 DMA_TX_SIZE *
1586 sizeof(struct
1587 dma_extended_desc),
1588 &tx_q->dma_tx_phy,
1589 GFP_KERNEL);
1590 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001591 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001592 } else {
1593 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1594 DMA_TX_SIZE *
1595 sizeof(struct
1596 dma_desc),
1597 &tx_q->dma_tx_phy,
1598 GFP_KERNEL);
1599 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001600 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001601 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001602 }
1603
1604 return 0;
1605
Christophe Jaillet62242262017-07-08 09:46:54 +02001606err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001607 free_dma_tx_desc_resources(priv);
1608
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001609 return ret;
1610}
1611
Joao Pinto71fedb02017-04-06 09:49:08 +01001612/**
1613 * alloc_dma_desc_resources - alloc TX/RX resources.
1614 * @priv: private structure
1615 * Description: according to which descriptor can be used (extend or basic)
1616 * this function allocates the resources for TX and RX paths. In case of
1617 * reception, for example, it pre-allocated the RX socket buffer in order to
1618 * allow zero-copy mechanism.
1619 */
1620static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001621{
Joao Pinto54139cf2017-04-06 09:49:09 +01001622 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001623 int ret = alloc_dma_rx_desc_resources(priv);
1624
1625 if (ret)
1626 return ret;
1627
1628 ret = alloc_dma_tx_desc_resources(priv);
1629
1630 return ret;
1631}
1632
1633/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001634 * free_dma_desc_resources - free dma desc resources
1635 * @priv: private structure
1636 */
1637static void free_dma_desc_resources(struct stmmac_priv *priv)
1638{
1639 /* Release the DMA RX socket buffers */
1640 free_dma_rx_desc_resources(priv);
1641
1642 /* Release the DMA TX socket buffers */
1643 free_dma_tx_desc_resources(priv);
1644}
1645
1646/**
jpinto9eb12472016-12-28 12:57:48 +00001647 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1648 * @priv: driver private structure
1649 * Description: It is used for enabling the rx queues in the MAC
1650 */
1651static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1652{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001653 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1654 int queue;
1655 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001656
Joao Pinto4f6046f2017-03-10 18:24:54 +00001657 for (queue = 0; queue < rx_queues_count; queue++) {
1658 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001659 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001660 }
jpinto9eb12472016-12-28 12:57:48 +00001661}
1662
1663/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001664 * stmmac_start_rx_dma - start RX DMA channel
1665 * @priv: driver private structure
1666 * @chan: RX channel index
1667 * Description:
1668 * This starts a RX DMA channel
1669 */
1670static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1671{
1672 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001673 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001674}
1675
1676/**
1677 * stmmac_start_tx_dma - start TX DMA channel
1678 * @priv: driver private structure
1679 * @chan: TX channel index
1680 * Description:
1681 * This starts a TX DMA channel
1682 */
1683static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1684{
1685 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001686 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001687}
1688
1689/**
1690 * stmmac_stop_rx_dma - stop RX DMA channel
1691 * @priv: driver private structure
1692 * @chan: RX channel index
1693 * Description:
1694 * This stops a RX DMA channel
1695 */
1696static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1697{
1698 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001699 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001700}
1701
1702/**
1703 * stmmac_stop_tx_dma - stop TX DMA channel
1704 * @priv: driver private structure
1705 * @chan: TX channel index
1706 * Description:
1707 * This stops a TX DMA channel
1708 */
1709static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1710{
1711 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001712 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001713}
1714
1715/**
1716 * stmmac_start_all_dma - start all RX and TX DMA channels
1717 * @priv: driver private structure
1718 * Description:
1719 * This starts all the RX and TX DMA channels
1720 */
1721static void stmmac_start_all_dma(struct stmmac_priv *priv)
1722{
1723 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1724 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1725 u32 chan = 0;
1726
1727 for (chan = 0; chan < rx_channels_count; chan++)
1728 stmmac_start_rx_dma(priv, chan);
1729
1730 for (chan = 0; chan < tx_channels_count; chan++)
1731 stmmac_start_tx_dma(priv, chan);
1732}
1733
1734/**
1735 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1736 * @priv: driver private structure
1737 * Description:
1738 * This stops the RX and TX DMA channels
1739 */
1740static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1741{
1742 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1743 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1744 u32 chan = 0;
1745
1746 for (chan = 0; chan < rx_channels_count; chan++)
1747 stmmac_stop_rx_dma(priv, chan);
1748
1749 for (chan = 0; chan < tx_channels_count; chan++)
1750 stmmac_stop_tx_dma(priv, chan);
1751}
1752
1753/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001754 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001755 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001756 * Description: it is used for configuring the DMA operation mode register in
1757 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001758 */
1759static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1760{
Joao Pinto6deee222017-03-15 11:04:45 +00001761 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1762 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001763 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001764 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001765 u32 txmode = 0;
1766 u32 rxmode = 0;
1767 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001768 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001769
Thierry Reding11fbf812017-03-10 17:34:58 +01001770 if (rxfifosz == 0)
1771 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001772 if (txfifosz == 0)
1773 txfifosz = priv->dma_cap.tx_fifo_size;
1774
1775 /* Adjust for real per queue fifo size */
1776 rxfifosz /= rx_channels_count;
1777 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001778
Joao Pinto6deee222017-03-15 11:04:45 +00001779 if (priv->plat->force_thresh_dma_mode) {
1780 txmode = tc;
1781 rxmode = tc;
1782 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001783 /*
1784 * In case of GMAC, SF mode can be enabled
1785 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001786 * 1) TX COE if actually supported
1787 * 2) There is no bugged Jumbo frame support
1788 * that needs to not insert csum in the TDES.
1789 */
Joao Pinto6deee222017-03-15 11:04:45 +00001790 txmode = SF_DMA_MODE;
1791 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001792 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001793 } else {
1794 txmode = tc;
1795 rxmode = SF_DMA_MODE;
1796 }
1797
1798 /* configure all channels */
1799 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001800 for (chan = 0; chan < rx_channels_count; chan++) {
1801 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001802
Jose Abreua4e887f2018-04-16 16:08:13 +01001803 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1804 rxfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001805 }
1806
1807 for (chan = 0; chan < tx_channels_count; chan++) {
1808 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1809
Jose Abreua4e887f2018-04-16 16:08:13 +01001810 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1811 txfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001812 }
Joao Pinto6deee222017-03-15 11:04:45 +00001813 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001814 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001815 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001816}
1817
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001819 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001820 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001821 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001822 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823 */
Joao Pintoce736782017-04-06 09:49:10 +01001824static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001825{
Joao Pintoce736782017-04-06 09:49:10 +01001826 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001827 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001828 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001829
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001830 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001831
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001832 priv->xstats.tx_clean++;
1833
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001834 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001835 while (entry != tx_q->cur_tx) {
1836 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001837 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001838 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001839
1840 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001841 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001842 else
Joao Pintoce736782017-04-06 09:49:10 +01001843 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001844
Jose Abreu42de0472018-04-16 16:08:12 +01001845 status = stmmac_tx_status(priv, &priv->dev->stats,
1846 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001847 /* Check if the descriptor is owned by the DMA */
1848 if (unlikely(status & tx_dma_own))
1849 break;
1850
Niklas Cassela6b25da2018-02-26 22:47:08 +01001851 /* Make sure descriptor fields are read after reading
1852 * the own bit.
1853 */
1854 dma_rmb();
1855
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001856 /* Just consider the last segment and ...*/
1857 if (likely(!(status & tx_not_ls))) {
1858 /* ... verify the status error condition */
1859 if (unlikely(status & tx_err)) {
1860 priv->dev->stats.tx_errors++;
1861 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001862 priv->dev->stats.tx_packets++;
1863 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001864 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001865 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867
Joao Pintoce736782017-04-06 09:49:10 +01001868 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1869 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001870 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001871 tx_q->tx_skbuff_dma[entry].buf,
1872 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001873 DMA_TO_DEVICE);
1874 else
1875 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001876 tx_q->tx_skbuff_dma[entry].buf,
1877 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001878 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001879 tx_q->tx_skbuff_dma[entry].buf = 0;
1880 tx_q->tx_skbuff_dma[entry].len = 0;
1881 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001882 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001883
Jose Abreu2c520b12018-04-16 16:08:16 +01001884 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001885
Joao Pintoce736782017-04-06 09:49:10 +01001886 tx_q->tx_skbuff_dma[entry].last_segment = false;
1887 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888
1889 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001890 pkts_compl++;
1891 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001892 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001893 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894 }
1895
Jose Abreu42de0472018-04-16 16:08:12 +01001896 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001898 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899 }
Joao Pintoce736782017-04-06 09:49:10 +01001900 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001901
Joao Pintoc22a3f42017-04-06 09:49:11 +01001902 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1903 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001904
Joao Pintoc22a3f42017-04-06 09:49:11 +01001905 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1906 queue))) &&
1907 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1908
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001909 netif_dbg(priv, tx_done, priv->dev,
1910 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001911 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001913
1914 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1915 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001916 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001917 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001918 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001919}
1920
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001922 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001923 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001924 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001926 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001928static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001929{
Joao Pintoce736782017-04-06 09:49:10 +01001930 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001931 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001932
Joao Pintoc22a3f42017-04-06 09:49:11 +01001933 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934
Joao Pintoae4f0d42017-03-15 11:04:47 +00001935 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001936 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001937 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001938 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001939 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1940 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001941 else
Jose Abreu42de0472018-04-16 16:08:12 +01001942 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1943 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001944 tx_q->dirty_tx = 0;
1945 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001946 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001947 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001948 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001949
1950 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001951 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001952}
1953
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001954/**
Joao Pinto6deee222017-03-15 11:04:45 +00001955 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1956 * @priv: driver private structure
1957 * @txmode: TX operating mode
1958 * @rxmode: RX operating mode
1959 * @chan: channel index
1960 * Description: it is used for configuring of the DMA operation mode in
1961 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1962 * mode.
1963 */
1964static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1965 u32 rxmode, u32 chan)
1966{
Jose Abreua0daae12017-10-13 10:58:37 +01001967 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1968 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001969 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1970 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001971 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001972 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001973
1974 if (rxfifosz == 0)
1975 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001976 if (txfifosz == 0)
1977 txfifosz = priv->dma_cap.tx_fifo_size;
1978
1979 /* Adjust for real per queue fifo size */
1980 rxfifosz /= rx_channels_count;
1981 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001982
1983 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua4e887f2018-04-16 16:08:13 +01001984 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
1985 rxqmode);
1986 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
1987 txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001988 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001989 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001990 }
1991}
1992
Jose Abreu8bf993a2018-03-29 10:40:19 +01001993static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1994{
Jose Abreuc10d4c82018-04-16 16:08:14 +01001995 int ret = false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001996
1997 /* Safety features are only available in cores >= 5.10 */
1998 if (priv->synopsys_id < DWMAC_CORE_5_10)
1999 return ret;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002000 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
2001 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
2002 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002003 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01002004 return true;
2005 }
2006
2007 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002008}
2009
Joao Pinto6deee222017-03-15 11:04:45 +00002010/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002011 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002012 * @priv: driver private structure
2013 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002014 * It calls the dwmac dma routine and schedule poll method in case of some
2015 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002016 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002017static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002018{
Joao Pintod62a1072017-03-15 11:04:49 +00002019 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002020 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2021 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2022 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002023 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002024 bool poll_scheduled = false;
Kees Cook8ac60ff2018-05-01 14:01:30 -07002025 int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];
2026
2027 /* Make sure we never check beyond our status buffer. */
2028 if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
2029 channels_to_check = ARRAY_SIZE(status);
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002030
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 /* Each DMA channel can be used for rx and tx simultaneously, yet
2032 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2033 * stmmac_channel struct.
2034 * Because of this, stmmac_poll currently checks (and possibly wakes)
2035 * all tx queues rather than just a single tx queue.
2036 */
2037 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002038 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2039 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002040
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002041 for (chan = 0; chan < rx_channel_count; chan++) {
2042 if (likely(status[chan] & handle_rx)) {
2043 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2044
Joao Pintoc22a3f42017-04-06 09:49:11 +01002045 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002046 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002047 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002048 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002049 }
2050 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002051 }
Joao Pintod62a1072017-03-15 11:04:49 +00002052
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002053 /* If we scheduled poll, we already know that tx queues will be checked.
2054 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2055 * completed transmission, if so, call stmmac_poll (once).
2056 */
2057 if (!poll_scheduled) {
2058 for (chan = 0; chan < tx_channel_count; chan++) {
2059 if (status[chan] & handle_tx) {
2060 /* It doesn't matter what rx queue we choose
2061 * here. We use 0 since it always exists.
2062 */
2063 struct stmmac_rx_queue *rx_q =
2064 &priv->rx_queue[0];
2065
2066 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002067 stmmac_disable_dma_irq(priv,
2068 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002069 __napi_schedule(&rx_q->napi);
2070 }
2071 break;
2072 }
2073 }
2074 }
2075
2076 for (chan = 0; chan < tx_channel_count; chan++) {
2077 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002078 /* Try to bump up the dma threshold on this failure */
2079 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2080 (tc <= 256)) {
2081 tc += 64;
2082 if (priv->plat->force_thresh_dma_mode)
2083 stmmac_set_dma_operation_mode(priv,
2084 tc,
2085 tc,
2086 chan);
2087 else
2088 stmmac_set_dma_operation_mode(priv,
2089 tc,
2090 SF_DMA_MODE,
2091 chan);
2092 priv->xstats.threshold = tc;
2093 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002094 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002095 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002096 }
2097 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002098}
2099
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002100/**
2101 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2102 * @priv: driver private structure
2103 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2104 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002105static void stmmac_mmc_setup(struct stmmac_priv *priv)
2106{
2107 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002108 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002109
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002110 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2111 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002112 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002113 } else {
2114 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002115 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002116 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002117
2118 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002119
2120 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002121 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002122 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2123 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002124 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002125}
2126
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002127/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002128 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002129 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002130 * Description:
2131 * new GMAC chip generations have a new register to indicate the
2132 * presence of the optional feature/functions.
2133 * This can be also used to override the value passed through the
2134 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002135 */
2136static int stmmac_get_hw_features(struct stmmac_priv *priv)
2137{
Jose Abreua4e887f2018-04-16 16:08:13 +01002138 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002139}
2140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002141/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002142 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002143 * @priv: driver private structure
2144 * Description:
2145 * it is to verify if the MAC address is valid, in case of failures it
2146 * generates a random MAC address
2147 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002148static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2149{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002150 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002151 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002152 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002153 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002154 netdev_info(priv->dev, "device MAC address %pM\n",
2155 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002156 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002157}
2158
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002159/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002160 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002161 * @priv: driver private structure
2162 * Description:
2163 * It inits the DMA invoking the specific MAC/GMAC callback.
2164 * Some DMA parameters can be passed from the platform;
2165 * in case of these are not passed a default is kept for the MAC or GMAC.
2166 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002167static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2168{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002169 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2170 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002171 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002172 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002173 u32 dummy_dma_rx_phy = 0;
2174 u32 dummy_dma_tx_phy = 0;
2175 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002176 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002177 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002178
Niklas Cassela332e2f2016-12-07 15:20:05 +01002179 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2180 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002181 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002182 }
2183
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002184 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2185 atds = 1;
2186
Jose Abreua4e887f2018-04-16 16:08:13 +01002187 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002188 if (ret) {
2189 dev_err(priv->device, "Failed to reset the dma\n");
2190 return ret;
2191 }
2192
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002193 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002194 /* DMA Configuration */
Jose Abreua4e887f2018-04-16 16:08:13 +01002195 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2196 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002197
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002198 /* DMA RX Channel Configuration */
2199 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002200 rx_q = &priv->rx_queue[chan];
2201
Jose Abreua4e887f2018-04-16 16:08:13 +01002202 stmmac_init_rx_chan(priv, priv->ioaddr,
2203 priv->plat->dma_cfg, rx_q->dma_rx_phy,
2204 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002205
Joao Pinto54139cf2017-04-06 09:49:09 +01002206 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002207 (DMA_RX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002208 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2209 rx_q->rx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002210 }
2211
2212 /* DMA TX Channel Configuration */
2213 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002214 tx_q = &priv->tx_queue[chan];
2215
Jose Abreua4e887f2018-04-16 16:08:13 +01002216 stmmac_init_chan(priv, priv->ioaddr,
2217 priv->plat->dma_cfg, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002218
Jose Abreua4e887f2018-04-16 16:08:13 +01002219 stmmac_init_tx_chan(priv, priv->ioaddr,
2220 priv->plat->dma_cfg, tx_q->dma_tx_phy,
2221 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002222
Joao Pintoce736782017-04-06 09:49:10 +01002223 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002224 (DMA_TX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002225 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2226 tx_q->tx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002227 }
2228 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002229 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002230 tx_q = &priv->tx_queue[chan];
Jose Abreua4e887f2018-04-16 16:08:13 +01002231 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2232 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002233 }
2234
Jose Abreua4e887f2018-04-16 16:08:13 +01002235 if (priv->plat->axi)
2236 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002237
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002238 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002239}
2240
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002241/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002242 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002243 * @data: data pointer
2244 * Description:
2245 * This is the timer handler to directly invoke the stmmac_tx_clean.
2246 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002247static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002248{
Kees Cooke99e88a2017-10-16 14:43:17 -07002249 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002250 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2251 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002252
Joao Pintoce736782017-04-06 09:49:10 +01002253 /* let's scan all the tx queues */
2254 for (queue = 0; queue < tx_queues_count; queue++)
2255 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002256}
2257
2258/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002259 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002260 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002261 * Description:
2262 * This inits the transmit coalesce parameters: i.e. timer rate,
2263 * timer handler and default threshold used for enabling the
2264 * interrupt on completion bit.
2265 */
2266static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2267{
2268 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2269 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002270 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002271 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002272 add_timer(&priv->txtimer);
2273}
2274
Joao Pinto4854ab92017-03-15 11:04:51 +00002275static void stmmac_set_rings_length(struct stmmac_priv *priv)
2276{
2277 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2278 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2279 u32 chan;
2280
2281 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002282 for (chan = 0; chan < tx_channels_count; chan++)
2283 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2284 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002285
2286 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002287 for (chan = 0; chan < rx_channels_count; chan++)
2288 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2289 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002290}
2291
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002292/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002293 * stmmac_set_tx_queue_weight - Set TX queue weight
2294 * @priv: driver private structure
2295 * Description: It is used for setting TX queues weight
2296 */
2297static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2298{
2299 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2300 u32 weight;
2301 u32 queue;
2302
2303 for (queue = 0; queue < tx_queues_count; queue++) {
2304 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002305 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002306 }
2307}
2308
2309/**
Joao Pinto19d91872017-03-10 18:24:59 +00002310 * stmmac_configure_cbs - Configure CBS in TX queue
2311 * @priv: driver private structure
2312 * Description: It is used for configuring CBS in AVB TX queues
2313 */
2314static void stmmac_configure_cbs(struct stmmac_priv *priv)
2315{
2316 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2317 u32 mode_to_use;
2318 u32 queue;
2319
Joao Pinto44781fe2017-03-31 14:22:02 +01002320 /* queue 0 is reserved for legacy traffic */
2321 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002322 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2323 if (mode_to_use == MTL_QUEUE_DCB)
2324 continue;
2325
Jose Abreuc10d4c82018-04-16 16:08:14 +01002326 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002327 priv->plat->tx_queues_cfg[queue].send_slope,
2328 priv->plat->tx_queues_cfg[queue].idle_slope,
2329 priv->plat->tx_queues_cfg[queue].high_credit,
2330 priv->plat->tx_queues_cfg[queue].low_credit,
2331 queue);
2332 }
2333}
2334
2335/**
Joao Pintod43042f2017-03-10 18:24:55 +00002336 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2337 * @priv: driver private structure
2338 * Description: It is used for mapping RX queues to RX dma channels
2339 */
2340static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2341{
2342 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2343 u32 queue;
2344 u32 chan;
2345
2346 for (queue = 0; queue < rx_queues_count; queue++) {
2347 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002348 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002349 }
2350}
2351
2352/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002353 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2354 * @priv: driver private structure
2355 * Description: It is used for configuring the RX Queue Priority
2356 */
2357static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2358{
2359 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2360 u32 queue;
2361 u32 prio;
2362
2363 for (queue = 0; queue < rx_queues_count; queue++) {
2364 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2365 continue;
2366
2367 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002368 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002369 }
2370}
2371
2372/**
2373 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2374 * @priv: driver private structure
2375 * Description: It is used for configuring the TX Queue Priority
2376 */
2377static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2378{
2379 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2380 u32 queue;
2381 u32 prio;
2382
2383 for (queue = 0; queue < tx_queues_count; queue++) {
2384 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2385 continue;
2386
2387 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002388 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002389 }
2390}
2391
2392/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002393 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2394 * @priv: driver private structure
2395 * Description: It is used for configuring the RX queue routing
2396 */
2397static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2398{
2399 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2400 u32 queue;
2401 u8 packet;
2402
2403 for (queue = 0; queue < rx_queues_count; queue++) {
2404 /* no specific packet type routing specified for the queue */
2405 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2406 continue;
2407
2408 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002409 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002410 }
2411}
2412
2413/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002414 * stmmac_mtl_configuration - Configure MTL
2415 * @priv: driver private structure
2416 * Description: It is used for configurring MTL
2417 */
2418static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2419{
2420 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2421 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2422
Jose Abreuc10d4c82018-04-16 16:08:14 +01002423 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002424 stmmac_set_tx_queue_weight(priv);
2425
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002426 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002427 if (rx_queues_count > 1)
2428 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2429 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002430
2431 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002432 if (tx_queues_count > 1)
2433 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2434 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002435
Joao Pinto19d91872017-03-10 18:24:59 +00002436 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002437 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002438 stmmac_configure_cbs(priv);
2439
Joao Pintod43042f2017-03-10 18:24:55 +00002440 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002441 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002442
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002443 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002444 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002445
Joao Pintoa8f51022017-03-17 16:11:06 +00002446 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002447 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002448 stmmac_mac_config_rx_queues_prio(priv);
2449
2450 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002451 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002452 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002453
2454 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002455 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002456 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002457}
2458
Jose Abreu8bf993a2018-03-29 10:40:19 +01002459static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2460{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002461 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002462 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002463 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002464 } else {
2465 netdev_info(priv->dev, "No Safety Features support found\n");
2466 }
2467}
2468
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002469/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002470 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002471 * @dev : pointer to the device structure.
2472 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002473 * this is the main function to setup the HW in a usable state because the
2474 * dma engine is reset, the core registers are configured (e.g. AXI,
2475 * Checksum features, timers). The DMA is ready to start receiving and
2476 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002477 * Return value:
2478 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2479 * file on failure.
2480 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002481static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002482{
2483 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002484 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002485 u32 tx_cnt = priv->plat->tx_queues_to_use;
2486 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002487 int ret;
2488
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002489 /* DMA initialization and SW reset */
2490 ret = stmmac_init_dma_engine(priv);
2491 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002492 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2493 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002494 return ret;
2495 }
2496
2497 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002498 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002499
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002500 /* PS and related bits will be programmed according to the speed */
2501 if (priv->hw->pcs) {
2502 int speed = priv->plat->mac_port_sel_speed;
2503
2504 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2505 (speed == SPEED_1000)) {
2506 priv->hw->ps = speed;
2507 } else {
2508 dev_warn(priv->device, "invalid port speed\n");
2509 priv->hw->ps = 0;
2510 }
2511 }
2512
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002513 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002514 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002515
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002516 /* Initialize MTL*/
2517 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2518 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002519
Jose Abreu8bf993a2018-03-29 10:40:19 +01002520 /* Initialize Safety Features */
2521 if (priv->synopsys_id >= DWMAC_CORE_5_10)
2522 stmmac_safety_feat_configuration(priv);
2523
Jose Abreuc10d4c82018-04-16 16:08:14 +01002524 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002525 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002526 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002527 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002528 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002529 }
2530
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002531 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002532 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002533
Joao Pintob4f0a662017-03-22 11:56:05 +00002534 /* Set the HW DMA mode and the COE */
2535 stmmac_dma_operation_mode(priv);
2536
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002537 stmmac_mmc_setup(priv);
2538
Huacai Chenfe1319292014-12-19 22:38:18 +08002539 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002540 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2541 if (ret < 0)
2542 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2543
Huacai Chenfe1319292014-12-19 22:38:18 +08002544 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002545 if (ret == -EOPNOTSUPP)
2546 netdev_warn(priv->dev, "PTP not supported by HW\n");
2547 else if (ret)
2548 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002549 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002550
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002551#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002552 ret = stmmac_init_fs(dev);
2553 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002554 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2555 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002556#endif
2557 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002558 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002559
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002560 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2561
Jose Abreua4e887f2018-04-16 16:08:13 +01002562 if (priv->use_riwt) {
2563 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2564 if (!ret)
2565 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002566 }
2567
Jose Abreuc10d4c82018-04-16 16:08:14 +01002568 if (priv->hw->pcs)
2569 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002570
Joao Pinto4854ab92017-03-15 11:04:51 +00002571 /* set TX and RX rings length */
2572 stmmac_set_rings_length(priv);
2573
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002574 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002575 if (priv->tso) {
2576 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002577 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002578 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002579
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002580 return 0;
2581}
2582
Thierry Redingc66f6c32017-03-10 17:34:55 +01002583static void stmmac_hw_teardown(struct net_device *dev)
2584{
2585 struct stmmac_priv *priv = netdev_priv(dev);
2586
2587 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2588}
2589
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002590/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002591 * stmmac_open - open entry point of the driver
2592 * @dev : pointer to the device structure.
2593 * Description:
2594 * This function is the open entry point of the driver.
2595 * Return value:
2596 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2597 * file on failure.
2598 */
2599static int stmmac_open(struct net_device *dev)
2600{
2601 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002602 int ret;
2603
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002604 stmmac_check_ether_addr(priv);
2605
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002606 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2607 priv->hw->pcs != STMMAC_PCS_TBI &&
2608 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002609 ret = stmmac_init_phy(dev);
2610 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002611 netdev_err(priv->dev,
2612 "%s: Cannot attach to PHY (error: %d)\n",
2613 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002614 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002615 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002616 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002617
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002618 /* Extra statistics */
2619 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2620 priv->xstats.threshold = tc;
2621
LABBE Corentin5bacd772017-03-29 07:05:40 +02002622 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002623 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002624
LABBE Corentin5bacd772017-03-29 07:05:40 +02002625 ret = alloc_dma_desc_resources(priv);
2626 if (ret < 0) {
2627 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2628 __func__);
2629 goto dma_desc_error;
2630 }
2631
2632 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2633 if (ret < 0) {
2634 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2635 __func__);
2636 goto init_error;
2637 }
2638
Huacai Chenfe1319292014-12-19 22:38:18 +08002639 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002640 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002641 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002642 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643 }
2644
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002645 stmmac_init_tx_coalesce(priv);
2646
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002647 if (dev->phydev)
2648 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002649
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002650 /* Request the IRQ lines */
2651 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002652 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002653 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002654 netdev_err(priv->dev,
2655 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2656 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002657 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002658 }
2659
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002660 /* Request the Wake IRQ in case of another line is used for WoL */
2661 if (priv->wol_irq != dev->irq) {
2662 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2663 IRQF_SHARED, dev->name, dev);
2664 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002665 netdev_err(priv->dev,
2666 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2667 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002668 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002669 }
2670 }
2671
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002672 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002673 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002674 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2675 dev->name, dev);
2676 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002677 netdev_err(priv->dev,
2678 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2679 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002680 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002681 }
2682 }
2683
Joao Pintoc22a3f42017-04-06 09:49:11 +01002684 stmmac_enable_all_queues(priv);
2685 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002686
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002687 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002688
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002689lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002690 if (priv->wol_irq != dev->irq)
2691 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002692wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002693 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002694irq_error:
2695 if (dev->phydev)
2696 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002697
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002698 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002699 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002700init_error:
2701 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002702dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002703 if (dev->phydev)
2704 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002705
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002706 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002707}
2708
2709/**
2710 * stmmac_release - close entry point of the driver
2711 * @dev : device pointer.
2712 * Description:
2713 * This is the stop entry point of the driver.
2714 */
2715static int stmmac_release(struct net_device *dev)
2716{
2717 struct stmmac_priv *priv = netdev_priv(dev);
2718
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002719 if (priv->eee_enabled)
2720 del_timer_sync(&priv->eee_ctrl_timer);
2721
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002722 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002723 if (dev->phydev) {
2724 phy_stop(dev->phydev);
2725 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002726 }
2727
Joao Pintoc22a3f42017-04-06 09:49:11 +01002728 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002729
Joao Pintoc22a3f42017-04-06 09:49:11 +01002730 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002731
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002732 del_timer_sync(&priv->txtimer);
2733
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002734 /* Free the IRQ lines */
2735 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002736 if (priv->wol_irq != dev->irq)
2737 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002738 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002739 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002740
2741 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002742 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002743
2744 /* Release and free the Rx/Tx resources */
2745 free_dma_desc_resources(priv);
2746
avisconti19449bf2010-10-25 18:58:14 +00002747 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002748 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002749
2750 netif_carrier_off(dev);
2751
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002752#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002753 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002754#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002755
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002756 stmmac_release_ptp(priv);
2757
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002758 return 0;
2759}
2760
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002761/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002762 * stmmac_tso_allocator - close entry point of the driver
2763 * @priv: driver private structure
2764 * @des: buffer start address
2765 * @total_len: total length to fill in descriptors
2766 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002767 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002768 * Description:
2769 * This function fills descriptor and request new descriptors according to
2770 * buffer length to fill
2771 */
2772static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002773 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002774{
Joao Pintoce736782017-04-06 09:49:10 +01002775 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002776 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002777 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002778 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002779
2780 tmp_len = total_len;
2781
2782 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002783 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002784 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002785 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002786
Michael Weiserf8be0d72016-11-14 18:58:05 +01002787 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002788 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2789 TSO_MAX_BUFF_SIZE : tmp_len;
2790
Jose Abreu42de0472018-04-16 16:08:12 +01002791 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2792 0, 1,
2793 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2794 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002795
2796 tmp_len -= TSO_MAX_BUFF_SIZE;
2797 }
2798}
2799
2800/**
2801 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2802 * @skb : the socket buffer
2803 * @dev : device pointer
2804 * Description: this is the transmit function that is called on TSO frames
2805 * (support available on GMAC4 and newer chips).
2806 * Diagram below show the ring programming in case of TSO frames:
2807 *
2808 * First Descriptor
2809 * --------
2810 * | DES0 |---> buffer1 = L2/L3/L4 header
2811 * | DES1 |---> TCP Payload (can continue on next descr...)
2812 * | DES2 |---> buffer 1 and 2 len
2813 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2814 * --------
2815 * |
2816 * ...
2817 * |
2818 * --------
2819 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2820 * | DES1 | --|
2821 * | DES2 | --> buffer 1 and 2 len
2822 * | DES3 |
2823 * --------
2824 *
2825 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2826 */
2827static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2828{
Joao Pintoce736782017-04-06 09:49:10 +01002829 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002830 struct stmmac_priv *priv = netdev_priv(dev);
2831 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002832 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002833 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002834 struct stmmac_tx_queue *tx_q;
2835 int tmp_pay_len = 0;
2836 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002837 u8 proto_hdr_len;
2838 int i;
2839
Joao Pintoce736782017-04-06 09:49:10 +01002840 tx_q = &priv->tx_queue[queue];
2841
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002842 /* Compute header lengths */
2843 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2844
2845 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002846 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002847 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002848 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2849 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2850 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002851 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002852 netdev_err(priv->dev,
2853 "%s: Tx Ring full when queue awake\n",
2854 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002855 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002856 return NETDEV_TX_BUSY;
2857 }
2858
2859 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2860
2861 mss = skb_shinfo(skb)->gso_size;
2862
2863 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002864 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002865 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002866 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002867 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002868 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002869 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002870 }
2871
2872 if (netif_msg_tx_queued(priv)) {
2873 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2874 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2875 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2876 skb->data_len);
2877 }
2878
Joao Pintoce736782017-04-06 09:49:10 +01002879 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002880 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002881
Joao Pintoce736782017-04-06 09:49:10 +01002882 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002883 first = desc;
2884
2885 /* first descriptor: fill Headers on Buf1 */
2886 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2887 DMA_TO_DEVICE);
2888 if (dma_mapping_error(priv->device, des))
2889 goto dma_map_err;
2890
Joao Pintoce736782017-04-06 09:49:10 +01002891 tx_q->tx_skbuff_dma[first_entry].buf = des;
2892 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002893
Michael Weiserf8be0d72016-11-14 18:58:05 +01002894 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002895
2896 /* Fill start of payload in buff2 of first descriptor */
2897 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002898 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002899
2900 /* If needed take extra descriptors to fill the remaining payload */
2901 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2902
Joao Pintoce736782017-04-06 09:49:10 +01002903 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002904
2905 /* Prepare fragments */
2906 for (i = 0; i < nfrags; i++) {
2907 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2908
2909 des = skb_frag_dma_map(priv->device, frag, 0,
2910 skb_frag_size(frag),
2911 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002912 if (dma_mapping_error(priv->device, des))
2913 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002914
2915 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002916 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002917
Joao Pintoce736782017-04-06 09:49:10 +01002918 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2919 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002920 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002921 }
2922
Joao Pintoce736782017-04-06 09:49:10 +01002923 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002924
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002925 /* Only the last descriptor gets to point to the skb. */
2926 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2927
2928 /* We've used all descriptors we need for this skb, however,
2929 * advance cur_tx so that it references a fresh descriptor.
2930 * ndo_start_xmit will fill this descriptor the next time it's
2931 * called and stmmac_tx_clean may clean up to this descriptor.
2932 */
Joao Pintoce736782017-04-06 09:49:10 +01002933 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002934
Joao Pintoce736782017-04-06 09:49:10 +01002935 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002936 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2937 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002938 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002939 }
2940
2941 dev->stats.tx_bytes += skb->len;
2942 priv->xstats.tx_tso_frames++;
2943 priv->xstats.tx_tso_nfrags += nfrags;
2944
2945 /* Manage tx mitigation */
2946 priv->tx_count_frames += nfrags + 1;
2947 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2948 mod_timer(&priv->txtimer,
2949 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2950 } else {
2951 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002952 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002953 priv->xstats.tx_set_ic_bit++;
2954 }
2955
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002956 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002957
2958 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2959 priv->hwts_tx_en)) {
2960 /* declare that device is doing timestamping */
2961 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002962 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002963 }
2964
2965 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002966 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002967 proto_hdr_len,
2968 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002969 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002970 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2971
2972 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002973 if (mss_desc) {
2974 /* Make sure that first descriptor has been completely
2975 * written, including its own bit. This is because MSS is
2976 * actually before first descriptor, so we need to make
2977 * sure that MSS's own bit is the last thing written.
2978 */
2979 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01002980 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002981 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002982
2983 /* The own bit must be the latest setting done when prepare the
2984 * descriptor and then barrier is needed to make sure that
2985 * all is coherent before granting the DMA engine.
2986 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01002987 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002988
2989 if (netif_msg_pktdata(priv)) {
2990 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002991 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2992 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993
Jose Abreu42de0472018-04-16 16:08:12 +01002994 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002995
2996 pr_info(">>> frame to be transmitted: ");
2997 print_pkt(skb->data, skb_headlen(skb));
2998 }
2999
Joao Pintoc22a3f42017-04-06 09:49:11 +01003000 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003001
Jose Abreua4e887f2018-04-16 16:08:13 +01003002 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003003
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003004 return NETDEV_TX_OK;
3005
3006dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003007 dev_err(priv->device, "Tx dma map failed\n");
3008 dev_kfree_skb(skb);
3009 priv->dev->stats.tx_dropped++;
3010 return NETDEV_TX_OK;
3011}
3012
3013/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003014 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003015 * @skb : the socket buffer
3016 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003017 * Description : this is the tx entry point of the driver.
3018 * It programs the chain or the ring and supports oversized frames
3019 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003020 */
3021static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3022{
3023 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003024 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003025 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003026 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003027 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003028 int entry;
3029 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003030 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003031 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003032 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003033 unsigned int des;
3034
Joao Pintoce736782017-04-06 09:49:10 +01003035 tx_q = &priv->tx_queue[queue];
3036
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003037 /* Manage oversized TCP frames for GMAC4 device */
3038 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003039 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003040 return stmmac_tso_xmit(skb, dev);
3041 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003042
Joao Pintoce736782017-04-06 09:49:10 +01003043 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003044 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3045 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3046 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003048 netdev_err(priv->dev,
3049 "%s: Tx Ring full when queue awake\n",
3050 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003051 }
3052 return NETDEV_TX_BUSY;
3053 }
3054
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003055 if (priv->tx_path_in_lpi_mode)
3056 stmmac_disable_eee_mode(priv);
3057
Joao Pintoce736782017-04-06 09:49:10 +01003058 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003059 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003060 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003061
Michał Mirosław5e982f32011-04-09 02:46:55 +00003062 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003063
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003064 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003065 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003066 else
Joao Pintoce736782017-04-06 09:49:10 +01003067 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003068
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003069 first = desc;
3070
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003071 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003072 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003073 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003074 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003075
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003076 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3077 DWMAC_CORE_4_00)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003078 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003079 if (unlikely(entry < 0))
3080 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003081 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003082
3083 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003084 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3085 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003086 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003088 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003089 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003090
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003091 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003092 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003093 else
Joao Pintoce736782017-04-06 09:49:10 +01003094 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003095
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003096 des = skb_frag_dma_map(priv->device, frag, 0, len,
3097 DMA_TO_DEVICE);
3098 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003099 goto dma_map_err; /* should reuse desc w/o issues */
3100
Joao Pintoce736782017-04-06 09:49:10 +01003101 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003102 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3103 desc->des0 = cpu_to_le32(des);
3104 else
3105 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003106
Joao Pintoce736782017-04-06 09:49:10 +01003107 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3108 tx_q->tx_skbuff_dma[entry].len = len;
3109 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003110
3111 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003112 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3113 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003114 }
3115
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003116 /* Only the last descriptor gets to point to the skb. */
3117 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003118
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003119 /* We've used all descriptors we need for this skb, however,
3120 * advance cur_tx so that it references a fresh descriptor.
3121 * ndo_start_xmit will fill this descriptor the next time it's
3122 * called and stmmac_tx_clean may clean up to this descriptor.
3123 */
3124 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003125 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003126
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003127 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003128 void *tx_head;
3129
LABBE Corentin38ddc592016-11-16 20:09:39 +01003130 netdev_dbg(priv->dev,
3131 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003132 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003133 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003134
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003135 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003136 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003137 else
Joao Pintoce736782017-04-06 09:49:10 +01003138 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003139
Jose Abreu42de0472018-04-16 16:08:12 +01003140 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003141
LABBE Corentin38ddc592016-11-16 20:09:39 +01003142 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003143 print_pkt(skb->data, skb->len);
3144 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003145
Joao Pintoce736782017-04-06 09:49:10 +01003146 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003147 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3148 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003149 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003150 }
3151
3152 dev->stats.tx_bytes += skb->len;
3153
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003154 /* According to the coalesce parameter the IC bit for the latest
3155 * segment is reset and the timer re-started to clean the tx status.
3156 * This approach takes care about the fragments: desc is the first
3157 * element in case of no SG.
3158 */
3159 priv->tx_count_frames += nfrags + 1;
3160 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3161 mod_timer(&priv->txtimer,
3162 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3163 } else {
3164 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003165 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003166 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003167 }
3168
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003169 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003170
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003171 /* Ready to fill the first descriptor and set the OWN bit w/o any
3172 * problems because all the descriptors are actually ready to be
3173 * passed to the DMA engine.
3174 */
3175 if (likely(!is_jumbo)) {
3176 bool last_segment = (nfrags == 0);
3177
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003178 des = dma_map_single(priv->device, skb->data,
3179 nopaged_len, DMA_TO_DEVICE);
3180 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003181 goto dma_map_err;
3182
Joao Pintoce736782017-04-06 09:49:10 +01003183 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003184 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3185 first->des0 = cpu_to_le32(des);
3186 else
3187 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003188
Joao Pintoce736782017-04-06 09:49:10 +01003189 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3190 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003191
3192 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3193 priv->hwts_tx_en)) {
3194 /* declare that device is doing timestamping */
3195 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003196 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003197 }
3198
3199 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003200 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3201 csum_insertion, priv->mode, 1, last_segment,
3202 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003203
3204 /* The own bit must be the latest setting done when prepare the
3205 * descriptor and then barrier is needed to make sure that
3206 * all is coherent before granting the DMA engine.
3207 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003208 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003209 }
3210
Joao Pintoc22a3f42017-04-06 09:49:11 +01003211 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003212
3213 if (priv->synopsys_id < DWMAC_CORE_4_00)
Jose Abreua4e887f2018-04-16 16:08:13 +01003214 stmmac_enable_dma_transmission(priv, priv->ioaddr);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003215 else
Jose Abreua4e887f2018-04-16 16:08:13 +01003216 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
3217 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003218
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003219 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003220
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003221dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003222 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003223 dev_kfree_skb(skb);
3224 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003225 return NETDEV_TX_OK;
3226}
3227
Vince Bridgersb9381982014-01-14 13:42:05 -06003228static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3229{
3230 struct ethhdr *ehdr;
3231 u16 vlanid;
3232
3233 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3234 NETIF_F_HW_VLAN_CTAG_RX &&
3235 !__vlan_get_tag(skb, &vlanid)) {
3236 /* pop the vlan tag */
3237 ehdr = (struct ethhdr *)skb->data;
3238 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3239 skb_pull(skb, VLAN_HLEN);
3240 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3241 }
3242}
3243
3244
Joao Pinto54139cf2017-04-06 09:49:09 +01003245static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003246{
Joao Pinto54139cf2017-04-06 09:49:09 +01003247 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003248 return 0;
3249
3250 return 1;
3251}
3252
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003253/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003254 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003255 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003256 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003257 * Description : this is to reallocate the skb for the reception process
3258 * that is based on zero-copy.
3259 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003260static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003261{
Joao Pinto54139cf2017-04-06 09:49:09 +01003262 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3263 int dirty = stmmac_rx_dirty(priv, queue);
3264 unsigned int entry = rx_q->dirty_rx;
3265
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003266 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003267
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003268 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003269 struct dma_desc *p;
3270
3271 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003272 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003273 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003274 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003275
Joao Pinto54139cf2017-04-06 09:49:09 +01003276 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003277 struct sk_buff *skb;
3278
Eric Dumazetacb600d2012-10-05 06:23:55 +00003279 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003280 if (unlikely(!skb)) {
3281 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003282 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003283 if (unlikely(net_ratelimit()))
3284 dev_err(priv->device,
3285 "fail to alloc skb entry %d\n",
3286 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003287 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003288 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289
Joao Pinto54139cf2017-04-06 09:49:09 +01003290 rx_q->rx_skbuff[entry] = skb;
3291 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003292 dma_map_single(priv->device, skb->data, bfsize,
3293 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003294 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003295 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003296 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003297 dev_kfree_skb(skb);
3298 break;
3299 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003300
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003301 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003302 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003303 p->des1 = 0;
3304 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003305 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003306 }
Jose Abreu2c520b12018-04-16 16:08:16 +01003307
3308 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003309
Joao Pinto54139cf2017-04-06 09:49:09 +01003310 if (rx_q->rx_zeroc_thresh > 0)
3311 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003312
LABBE Corentinb3e51062016-11-16 20:09:41 +01003313 netif_dbg(priv, rx_status, priv->dev,
3314 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003315 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003316 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003317
3318 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Jose Abreu42de0472018-04-16 16:08:12 +01003319 stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003320 else
Jose Abreu42de0472018-04-16 16:08:12 +01003321 stmmac_set_rx_owner(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003322
Pavel Machekad688cd2016-12-18 21:38:12 +01003323 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003324
3325 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003326 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003327 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003328}
3329
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003330/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003331 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003332 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003333 * @limit: napi bugget
3334 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003335 * Description : this the function called by the napi poll method.
3336 * It gets all the frames inside the ring.
3337 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003338static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003339{
Joao Pinto54139cf2017-04-06 09:49:09 +01003340 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3341 unsigned int entry = rx_q->cur_rx;
3342 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343 unsigned int next_entry;
3344 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003345
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003346 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003347 void *rx_head;
3348
LABBE Corentin38ddc592016-11-16 20:09:39 +01003349 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003350 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003351 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003352 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003353 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003354
Jose Abreu42de0472018-04-16 16:08:12 +01003355 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003356 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003357 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003358 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003359 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003360 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003361
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003362 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003363 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003364 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003365 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003366
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003367 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003368 status = stmmac_rx_status(priv, &priv->dev->stats,
3369 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003370 /* check if managed by the DMA otherwise go ahead */
3371 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003372 break;
3373
3374 count++;
3375
Joao Pinto54139cf2017-04-06 09:49:09 +01003376 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3377 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003378
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003379 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003380 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003381 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003382 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003383
3384 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003385
Jose Abreu42de0472018-04-16 16:08:12 +01003386 if (priv->extend_desc)
3387 stmmac_rx_extended_status(priv, &priv->dev->stats,
3388 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003389 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003390 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003391 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003392 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003393 * with timestamp value, hence reinitialize
3394 * them in stmmac_rx_refill() function so that
3395 * device can reuse it.
3396 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003397 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003398 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003399 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003400 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003401 priv->dma_buf_sz,
3402 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003403 }
3404 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003405 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003406 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003407 unsigned int des;
3408
3409 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003410 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003411 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003412 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
Jose Abreu42de0472018-04-16 16:08:12 +01003414 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003415
LABBE Corentin8d45e422017-02-08 09:31:08 +01003416 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003417 * (preallocated during init) then the packet is
3418 * ignored
3419 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003420 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003421 netdev_err(priv->dev,
3422 "len %d larger than size (%d)\n",
3423 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003424 priv->dev->stats.rx_length_errors++;
3425 break;
3426 }
3427
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003428 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003429 * Type frames (LLC/LLC-SNAP)
Jose Abreu565020a2018-04-18 10:57:55 +01003430 *
3431 * llc_snap is never checked in GMAC >= 4, so this ACS
3432 * feature is always disabled and packets need to be
3433 * stripped manually.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003434 */
Jose Abreu565020a2018-04-18 10:57:55 +01003435 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3436 unlikely(status != llc_snap))
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003437 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003438
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003439 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003440 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3441 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003442 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3443 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003444 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003445
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003446 /* The zero-copy is always used for all the sizes
3447 * in case of GMAC4 because it needs
3448 * to refill the used descriptors, always.
3449 */
3450 if (unlikely(!priv->plat->has_gmac4 &&
3451 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003452 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003453 skb = netdev_alloc_skb_ip_align(priv->dev,
3454 frame_len);
3455 if (unlikely(!skb)) {
3456 if (net_ratelimit())
3457 dev_warn(priv->device,
3458 "packet dropped\n");
3459 priv->dev->stats.rx_dropped++;
3460 break;
3461 }
3462
3463 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003464 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003465 [entry], frame_len,
3466 DMA_FROM_DEVICE);
3467 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003468 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003469 rx_skbuff[entry]->data,
3470 frame_len);
3471
3472 skb_put(skb, frame_len);
3473 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003474 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003475 [entry], frame_len,
3476 DMA_FROM_DEVICE);
3477 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003478 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003479 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003480 netdev_err(priv->dev,
3481 "%s: Inconsistent Rx chain\n",
3482 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003483 priv->dev->stats.rx_dropped++;
3484 break;
3485 }
3486 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003487 rx_q->rx_skbuff[entry] = NULL;
3488 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003489
3490 skb_put(skb, frame_len);
3491 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003492 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003493 priv->dma_buf_sz,
3494 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003495 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003496
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003497 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003498 netdev_dbg(priv->dev, "frame received (%dbytes)",
3499 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003500 print_pkt(skb->data, frame_len);
3501 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003502
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003503 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3504
Vince Bridgersb9381982014-01-14 13:42:05 -06003505 stmmac_rx_vlan(priv->dev, skb);
3506
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003507 skb->protocol = eth_type_trans(skb, priv->dev);
3508
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003509 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003510 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003511 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003513
Joao Pintoc22a3f42017-04-06 09:49:11 +01003514 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003515
3516 priv->dev->stats.rx_packets++;
3517 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 }
3519 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003520 }
3521
Joao Pinto54139cf2017-04-06 09:49:09 +01003522 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003523
3524 priv->xstats.rx_pkt_n += count;
3525
3526 return count;
3527}
3528
3529/**
3530 * stmmac_poll - stmmac poll method (NAPI)
3531 * @napi : pointer to the napi structure.
3532 * @budget : maximum number of packets that the current CPU can receive from
3533 * all interfaces.
3534 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003535 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003536 */
3537static int stmmac_poll(struct napi_struct *napi, int budget)
3538{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003539 struct stmmac_rx_queue *rx_q =
3540 container_of(napi, struct stmmac_rx_queue, napi);
3541 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003542 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003543 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003544 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003545 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003546
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003547 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003548
3549 /* check all the queues */
3550 for (queue = 0; queue < tx_count; queue++)
3551 stmmac_tx_clean(priv, queue);
3552
Joao Pintoc22a3f42017-04-06 09:49:11 +01003553 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003555 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003556 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003557 }
3558 return work_done;
3559}
3560
3561/**
3562 * stmmac_tx_timeout
3563 * @dev : Pointer to net device structure
3564 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003565 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003566 * netdev structure and arrange for the device to be reset to a sane state
3567 * in order to transmit a new packet.
3568 */
3569static void stmmac_tx_timeout(struct net_device *dev)
3570{
3571 struct stmmac_priv *priv = netdev_priv(dev);
3572
Jose Abreu34877a12018-03-29 10:40:18 +01003573 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003574}
3575
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003576/**
Jiri Pirko01789342011-08-16 06:29:00 +00003577 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003578 * @dev : pointer to the device structure
3579 * Description:
3580 * This function is a driver entry point which gets called by the kernel
3581 * whenever multicast addresses must be enabled/disabled.
3582 * Return value:
3583 * void.
3584 */
Jiri Pirko01789342011-08-16 06:29:00 +00003585static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003586{
3587 struct stmmac_priv *priv = netdev_priv(dev);
3588
Jose Abreuc10d4c82018-04-16 16:08:14 +01003589 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003590}
3591
3592/**
3593 * stmmac_change_mtu - entry point to change MTU size for the device.
3594 * @dev : device pointer.
3595 * @new_mtu : the new MTU size for the device.
3596 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3597 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3598 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3599 * Return value:
3600 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3601 * file on failure.
3602 */
3603static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3604{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003605 struct stmmac_priv *priv = netdev_priv(dev);
3606
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003607 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003608 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003609 return -EBUSY;
3610 }
3611
Michał Mirosław5e982f32011-04-09 02:46:55 +00003612 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003613
Michał Mirosław5e982f32011-04-09 02:46:55 +00003614 netdev_update_features(dev);
3615
3616 return 0;
3617}
3618
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003619static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003620 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003621{
3622 struct stmmac_priv *priv = netdev_priv(dev);
3623
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003624 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003625 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003626
Michał Mirosław5e982f32011-04-09 02:46:55 +00003627 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003628 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003629
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003630 /* Some GMAC devices have a bugged Jumbo frame support that
3631 * needs to have the Tx COE disabled for oversized frames
3632 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003633 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003634 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003635 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003636 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003637
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003638 /* Disable tso if asked by ethtool */
3639 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3640 if (features & NETIF_F_TSO)
3641 priv->tso = true;
3642 else
3643 priv->tso = false;
3644 }
3645
Michał Mirosław5e982f32011-04-09 02:46:55 +00003646 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003647}
3648
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003649static int stmmac_set_features(struct net_device *netdev,
3650 netdev_features_t features)
3651{
3652 struct stmmac_priv *priv = netdev_priv(netdev);
3653
3654 /* Keep the COE Type in case of csum is supporting */
3655 if (features & NETIF_F_RXCSUM)
3656 priv->hw->rx_csum = priv->plat->rx_coe;
3657 else
3658 priv->hw->rx_csum = 0;
3659 /* No check needed because rx_coe has been set before and it will be
3660 * fixed in case of issue.
3661 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003662 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003663
3664 return 0;
3665}
3666
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003667/**
3668 * stmmac_interrupt - main ISR
3669 * @irq: interrupt number.
3670 * @dev_id: to pass the net device pointer.
3671 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003672 * It can call:
3673 * o DMA service routine (to manage incoming frame reception and transmission
3674 * status)
3675 * o Core interrupts to manage: remote wake-up, management counter, LPI
3676 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003677 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003678static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3679{
3680 struct net_device *dev = (struct net_device *)dev_id;
3681 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003682 u32 rx_cnt = priv->plat->rx_queues_to_use;
3683 u32 tx_cnt = priv->plat->tx_queues_to_use;
3684 u32 queues_count;
3685 u32 queue;
3686
3687 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003688
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003689 if (priv->irq_wake)
3690 pm_wakeup_event(priv->device, 0);
3691
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003692 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003693 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003694 return IRQ_NONE;
3695 }
3696
Jose Abreu34877a12018-03-29 10:40:18 +01003697 /* Check if adapter is up */
3698 if (test_bit(STMMAC_DOWN, &priv->state))
3699 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003700 /* Check if a fatal error happened */
3701 if (stmmac_safety_feat_interrupt(priv))
3702 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003703
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003704 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003705 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003706 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003707
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003708 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003709 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003710 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003711 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003712 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003713 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003714 }
3715
3716 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3717 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003718 struct stmmac_rx_queue *rx_q =
3719 &priv->rx_queue[queue];
3720
Jose Abreuc10d4c82018-04-16 16:08:14 +01003721 status |= stmmac_host_mtl_irq_status(priv,
3722 priv->hw, queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003723
Jose Abreua4e887f2018-04-16 16:08:13 +01003724 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3725 stmmac_set_rx_tail_ptr(priv,
3726 priv->ioaddr,
3727 rx_q->rx_tail_addr,
3728 queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003729 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003730 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003731
3732 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003733 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003734 if (priv->xstats.pcs_link)
3735 netif_carrier_on(dev);
3736 else
3737 netif_carrier_off(dev);
3738 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003739 }
3740
3741 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003742 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003743
3744 return IRQ_HANDLED;
3745}
3746
3747#ifdef CONFIG_NET_POLL_CONTROLLER
3748/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003749 * to allow network I/O with interrupts disabled.
3750 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003751static void stmmac_poll_controller(struct net_device *dev)
3752{
3753 disable_irq(dev->irq);
3754 stmmac_interrupt(dev->irq, dev);
3755 enable_irq(dev->irq);
3756}
3757#endif
3758
3759/**
3760 * stmmac_ioctl - Entry point for the Ioctl
3761 * @dev: Device pointer.
3762 * @rq: An IOCTL specefic structure, that can contain a pointer to
3763 * a proprietary structure used to pass information to the driver.
3764 * @cmd: IOCTL command
3765 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003766 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003767 */
3768static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3769{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003770 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003771
3772 if (!netif_running(dev))
3773 return -EINVAL;
3774
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003775 switch (cmd) {
3776 case SIOCGMIIPHY:
3777 case SIOCGMIIREG:
3778 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003779 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003780 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003781 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003782 break;
3783 case SIOCSHWTSTAMP:
3784 ret = stmmac_hwtstamp_ioctl(dev, rq);
3785 break;
3786 default:
3787 break;
3788 }
Richard Cochran28b04112010-07-17 08:48:55 +00003789
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003790 return ret;
3791}
3792
Bhadram Varkaa8304052017-10-27 08:22:02 +05303793static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3794{
3795 struct stmmac_priv *priv = netdev_priv(ndev);
3796 int ret = 0;
3797
3798 ret = eth_mac_addr(ndev, addr);
3799 if (ret)
3800 return ret;
3801
Jose Abreuc10d4c82018-04-16 16:08:14 +01003802 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303803
3804 return ret;
3805}
3806
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003807#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003808static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003809
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003810static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003811 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003812{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003813 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003814 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3815 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003816
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003817 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003818 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003819 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003820 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003821 le32_to_cpu(ep->basic.des0),
3822 le32_to_cpu(ep->basic.des1),
3823 le32_to_cpu(ep->basic.des2),
3824 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003825 ep++;
3826 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003827 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003828 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003829 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3830 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003831 p++;
3832 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003833 seq_printf(seq, "\n");
3834 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003835}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003836
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003837static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3838{
3839 struct net_device *dev = seq->private;
3840 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003841 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003842 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003843 u32 queue;
3844
3845 for (queue = 0; queue < rx_count; queue++) {
3846 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3847
3848 seq_printf(seq, "RX Queue %d:\n", queue);
3849
3850 if (priv->extend_desc) {
3851 seq_printf(seq, "Extended descriptor ring:\n");
3852 sysfs_display_ring((void *)rx_q->dma_erx,
3853 DMA_RX_SIZE, 1, seq);
3854 } else {
3855 seq_printf(seq, "Descriptor ring:\n");
3856 sysfs_display_ring((void *)rx_q->dma_rx,
3857 DMA_RX_SIZE, 0, seq);
3858 }
3859 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003860
Joao Pintoce736782017-04-06 09:49:10 +01003861 for (queue = 0; queue < tx_count; queue++) {
3862 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3863
3864 seq_printf(seq, "TX Queue %d:\n", queue);
3865
3866 if (priv->extend_desc) {
3867 seq_printf(seq, "Extended descriptor ring:\n");
3868 sysfs_display_ring((void *)tx_q->dma_etx,
3869 DMA_TX_SIZE, 1, seq);
3870 } else {
3871 seq_printf(seq, "Descriptor ring:\n");
3872 sysfs_display_ring((void *)tx_q->dma_tx,
3873 DMA_TX_SIZE, 0, seq);
3874 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003875 }
3876
3877 return 0;
3878}
3879
3880static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3881{
3882 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3883}
3884
Pavel Machek22d3efe2016-11-28 12:55:59 +01003885/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3886
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003887static const struct file_operations stmmac_rings_status_fops = {
3888 .owner = THIS_MODULE,
3889 .open = stmmac_sysfs_ring_open,
3890 .read = seq_read,
3891 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003892 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003893};
3894
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003895static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3896{
3897 struct net_device *dev = seq->private;
3898 struct stmmac_priv *priv = netdev_priv(dev);
3899
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003900 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003901 seq_printf(seq, "DMA HW features not supported\n");
3902 return 0;
3903 }
3904
3905 seq_printf(seq, "==============================\n");
3906 seq_printf(seq, "\tDMA HW features\n");
3907 seq_printf(seq, "==============================\n");
3908
Pavel Machek22d3efe2016-11-28 12:55:59 +01003909 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003910 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003911 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003912 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003913 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003914 (priv->dma_cap.half_duplex) ? "Y" : "N");
3915 seq_printf(seq, "\tHash Filter: %s\n",
3916 (priv->dma_cap.hash_filter) ? "Y" : "N");
3917 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3918 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003919 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003920 (priv->dma_cap.pcs) ? "Y" : "N");
3921 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3922 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3923 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3924 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3925 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3926 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3927 seq_printf(seq, "\tRMON module: %s\n",
3928 (priv->dma_cap.rmon) ? "Y" : "N");
3929 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3930 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003931 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003932 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003933 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003934 (priv->dma_cap.eee) ? "Y" : "N");
3935 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3936 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3937 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003938 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3939 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3940 (priv->dma_cap.rx_coe) ? "Y" : "N");
3941 } else {
3942 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3943 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3944 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3945 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3946 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003947 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3948 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3949 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3950 priv->dma_cap.number_rx_channel);
3951 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3952 priv->dma_cap.number_tx_channel);
3953 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3954 (priv->dma_cap.enh_desc) ? "Y" : "N");
3955
3956 return 0;
3957}
3958
3959static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3960{
3961 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3962}
3963
3964static const struct file_operations stmmac_dma_cap_fops = {
3965 .owner = THIS_MODULE,
3966 .open = stmmac_sysfs_dma_cap_open,
3967 .read = seq_read,
3968 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003969 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003970};
3971
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003972static int stmmac_init_fs(struct net_device *dev)
3973{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003974 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003975
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003976 /* Create per netdev entries */
3977 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3978
3979 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003980 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003981
3982 return -ENOMEM;
3983 }
3984
3985 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003986 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07003987 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003988 priv->dbgfs_dir, dev,
3989 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003990
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003991 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003992 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003993 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003994
3995 return -ENOMEM;
3996 }
3997
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003998 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07003999 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4000 priv->dbgfs_dir,
4001 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004002
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004003 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004004 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004005 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004006
4007 return -ENOMEM;
4008 }
4009
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004010 return 0;
4011}
4012
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004013static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004014{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004015 struct stmmac_priv *priv = netdev_priv(dev);
4016
4017 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004018}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004019#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004020
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004021static const struct net_device_ops stmmac_netdev_ops = {
4022 .ndo_open = stmmac_open,
4023 .ndo_start_xmit = stmmac_xmit,
4024 .ndo_stop = stmmac_release,
4025 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004026 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004027 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004028 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004029 .ndo_tx_timeout = stmmac_tx_timeout,
4030 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004031#ifdef CONFIG_NET_POLL_CONTROLLER
4032 .ndo_poll_controller = stmmac_poll_controller,
4033#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304034 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004035};
4036
Jose Abreu34877a12018-03-29 10:40:18 +01004037static void stmmac_reset_subtask(struct stmmac_priv *priv)
4038{
4039 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4040 return;
4041 if (test_bit(STMMAC_DOWN, &priv->state))
4042 return;
4043
4044 netdev_err(priv->dev, "Reset adapter.\n");
4045
4046 rtnl_lock();
4047 netif_trans_update(priv->dev);
4048 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4049 usleep_range(1000, 2000);
4050
4051 set_bit(STMMAC_DOWN, &priv->state);
4052 dev_close(priv->dev);
4053 dev_open(priv->dev);
4054 clear_bit(STMMAC_DOWN, &priv->state);
4055 clear_bit(STMMAC_RESETING, &priv->state);
4056 rtnl_unlock();
4057}
4058
4059static void stmmac_service_task(struct work_struct *work)
4060{
4061 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4062 service_task);
4063
4064 stmmac_reset_subtask(priv);
4065 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4066}
4067
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004068/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004069 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004070 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004071 * Description: this function is to configure the MAC device according to
4072 * some platform parameters or the HW capability register. It prepares the
4073 * driver to use either ring or chain modes and to setup either enhanced or
4074 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004075 */
4076static int stmmac_hw_init(struct stmmac_priv *priv)
4077{
Jose Abreu5f0456b2018-04-23 09:05:15 +01004078 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004079
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004080 /* dwmac-sun8i only work in chain mode */
4081 if (priv->plat->has_sun8i)
4082 chain_mode = 1;
Jose Abreu5f0456b2018-04-23 09:05:15 +01004083 priv->chain_mode = chain_mode;
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004084
Jose Abreu5f0456b2018-04-23 09:05:15 +01004085 /* Initialize HW Interface */
4086 ret = stmmac_hwif_init(priv);
4087 if (ret)
4088 return ret;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004089
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004090 /* Get the HW capability (new GMAC newer than 3.50a) */
4091 priv->hw_cap_support = stmmac_get_hw_features(priv);
4092 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004093 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004094
4095 /* We can override some gmac/dma configuration fields: e.g.
4096 * enh_desc, tx_coe (e.g. that are passed through the
4097 * platform) with the values from the HW capability
4098 * register (if supported).
4099 */
4100 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004101 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004102 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004103
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004104 /* TXCOE doesn't work in thresh DMA mode */
4105 if (priv->plat->force_thresh_dma_mode)
4106 priv->plat->tx_coe = 0;
4107 else
4108 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4109
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004110 /* In case of GMAC4 rx_coe is from HW cap register. */
4111 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004112
4113 if (priv->dma_cap.rx_coe_type2)
4114 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4115 else if (priv->dma_cap.rx_coe_type1)
4116 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4117
LABBE Corentin38ddc592016-11-16 20:09:39 +01004118 } else {
4119 dev_info(priv->device, "No HW DMA feature register supported\n");
4120 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004121
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004122 if (priv->plat->rx_coe) {
4123 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004124 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004125 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004126 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004127 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004128 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004129 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004130
4131 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004132 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004133 device_set_wakeup_capable(priv->device, 1);
4134 }
4135
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004136 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004137 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004138
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004139 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004140}
4141
4142/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004143 * stmmac_dvr_probe
4144 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004145 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004146 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004147 * Description: this is the main probe function used to
4148 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004149 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004150 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004151 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004152int stmmac_dvr_probe(struct device *device,
4153 struct plat_stmmacenet_data *plat_dat,
4154 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004155{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004156 struct net_device *ndev = NULL;
4157 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004158 int ret = 0;
4159 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004160
Joao Pintoc22a3f42017-04-06 09:49:11 +01004161 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4162 MTL_MAX_TX_QUEUES,
4163 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004164 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004165 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004166
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004167 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004168
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004169 priv = netdev_priv(ndev);
4170 priv->device = device;
4171 priv->dev = ndev;
4172
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004173 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004174 priv->pause = pause;
4175 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004176 priv->ioaddr = res->addr;
4177 priv->dev->base_addr = (unsigned long)res->addr;
4178
4179 priv->dev->irq = res->irq;
4180 priv->wol_irq = res->wol_irq;
4181 priv->lpi_irq = res->lpi_irq;
4182
4183 if (res->mac)
4184 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004185
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004186 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004187
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004188 /* Verify driver arguments */
4189 stmmac_verify_args();
4190
Jose Abreu34877a12018-03-29 10:40:18 +01004191 /* Allocate workqueue */
4192 priv->wq = create_singlethread_workqueue("stmmac_wq");
4193 if (!priv->wq) {
4194 dev_err(priv->device, "failed to create workqueue\n");
4195 goto error_wq;
4196 }
4197
4198 INIT_WORK(&priv->service_task, stmmac_service_task);
4199
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004200 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004201 * this needs to have multiple instances
4202 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004203 if ((phyaddr >= 0) && (phyaddr <= 31))
4204 priv->plat->phy_addr = phyaddr;
4205
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004206 if (priv->plat->stmmac_rst) {
4207 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004208 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004209 /* Some reset controllers have only reset callback instead of
4210 * assert + deassert callbacks pair.
4211 */
4212 if (ret == -ENOTSUPP)
4213 reset_control_reset(priv->plat->stmmac_rst);
4214 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004215
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004216 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004217 ret = stmmac_hw_init(priv);
4218 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004219 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004220
Joao Pintoc22a3f42017-04-06 09:49:11 +01004221 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004222 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4223 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004224
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004225 ndev->netdev_ops = &stmmac_netdev_ops;
4226
4227 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4228 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004229
4230 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004231 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004232 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004233 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004234 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004235 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4236 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004237#ifdef STMMAC_VLAN_TAG_USED
4238 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004239 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004240#endif
4241 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4242
Jarod Wilson44770e12016-10-17 15:54:17 -04004243 /* MTU range: 46 - hw-specific max */
4244 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4245 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4246 ndev->max_mtu = JUMBO_LEN;
4247 else
4248 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004249 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4250 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4251 */
4252 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4253 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004254 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004255 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004256 dev_warn(priv->device,
4257 "%s: warning: maxmtu having invalid value (%d)\n",
4258 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004259
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004260 if (flow_ctrl)
4261 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4262
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004263 /* Rx Watchdog is available in the COREs newer than the 3.40.
4264 * In some case, for example on bugged HW this feature
4265 * has to be disable and this can be done by passing the
4266 * riwt_off field from the platform.
4267 */
4268 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4269 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004270 dev_info(priv->device,
4271 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004272 }
4273
Joao Pintoc22a3f42017-04-06 09:49:11 +01004274 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4275 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4276
4277 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4278 (8 * priv->plat->rx_queues_to_use));
4279 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004280
Vlad Lunguf8e96162010-11-29 22:52:52 +00004281 spin_lock_init(&priv->lock);
4282
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004283 /* If a specific clk_csr value is passed from the platform
4284 * this means that the CSR Clock Range selection cannot be
4285 * changed at run-time and it is fixed. Viceversa the driver'll try to
4286 * set the MDC clock dynamically according to the csr actual
4287 * clock input.
4288 */
4289 if (!priv->plat->clk_csr)
4290 stmmac_clk_csr_set(priv);
4291 else
4292 priv->clk_csr = priv->plat->clk_csr;
4293
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004294 stmmac_check_pcs_mode(priv);
4295
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004296 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4297 priv->hw->pcs != STMMAC_PCS_TBI &&
4298 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004299 /* MDIO bus Registration */
4300 ret = stmmac_mdio_register(ndev);
4301 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004302 dev_err(priv->device,
4303 "%s: MDIO bus (id: %d) registration failed",
4304 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004305 goto error_mdio_register;
4306 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004307 }
4308
Florian Fainelli57016592016-12-27 18:23:06 -08004309 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004310 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004311 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4312 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004313 goto error_netdev_register;
4314 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004315
Florian Fainelli57016592016-12-27 18:23:06 -08004316 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004317
Viresh Kumar6a81c262012-07-30 14:39:41 -07004318error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004319 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4320 priv->hw->pcs != STMMAC_PCS_TBI &&
4321 priv->hw->pcs != STMMAC_PCS_RTBI)
4322 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004323error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004324 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4325 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4326
4327 netif_napi_del(&rx_q->napi);
4328 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004329error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004330 destroy_workqueue(priv->wq);
4331error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004332 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004333
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004334 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004335}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004336EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004337
4338/**
4339 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004340 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004341 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004342 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004343 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004344int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004345{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004346 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004347 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004348
LABBE Corentin38ddc592016-11-16 20:09:39 +01004349 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004350
Joao Pintoae4f0d42017-03-15 11:04:47 +00004351 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004352
Jose Abreuc10d4c82018-04-16 16:08:14 +01004353 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004354 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004355 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004356 if (priv->plat->stmmac_rst)
4357 reset_control_assert(priv->plat->stmmac_rst);
4358 clk_disable_unprepare(priv->plat->pclk);
4359 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004360 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4361 priv->hw->pcs != STMMAC_PCS_TBI &&
4362 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004363 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004364 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004365 free_netdev(ndev);
4366
4367 return 0;
4368}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004369EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004370
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004371/**
4372 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004373 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004374 * Description: this is the function to suspend the device and it is called
4375 * by the platform driver to stop the network queue, release the resources,
4376 * program the PMT register (for WoL), clean and release driver resources.
4377 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004378int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004379{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004380 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004381 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004382 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004383
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004384 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004385 return 0;
4386
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004387 if (ndev->phydev)
4388 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004389
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004390 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004391
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004392 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004393 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004394
Joao Pintoc22a3f42017-04-06 09:49:11 +01004395 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004396
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004397 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004398 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004399
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004400 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004401 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004402 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004403 priv->irq_wake = 1;
4404 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004405 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004406 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004407 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004408 clk_disable(priv->plat->pclk);
4409 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004410 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004411 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004412
LABBE Corentin4d869b02017-05-24 09:16:46 +02004413 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004414 priv->speed = SPEED_UNKNOWN;
4415 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004416 return 0;
4417}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004418EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004419
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004420/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004421 * stmmac_reset_queues_param - reset queue parameters
4422 * @dev: device pointer
4423 */
4424static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4425{
4426 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004427 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004428 u32 queue;
4429
4430 for (queue = 0; queue < rx_cnt; queue++) {
4431 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4432
4433 rx_q->cur_rx = 0;
4434 rx_q->dirty_rx = 0;
4435 }
4436
Joao Pintoce736782017-04-06 09:49:10 +01004437 for (queue = 0; queue < tx_cnt; queue++) {
4438 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4439
4440 tx_q->cur_tx = 0;
4441 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004442 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004443 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004444}
4445
4446/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004447 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004448 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004449 * Description: when resume this function is invoked to setup the DMA and CORE
4450 * in a usable state.
4451 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004452int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004453{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004454 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004455 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004456 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004457
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004458 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004459 return 0;
4460
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004461 /* Power Down bit, into the PM register, is cleared
4462 * automatically as soon as a magic packet or a Wake-up frame
4463 * is received. Anyway, it's better to manually clear
4464 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004465 * from another devices (e.g. serial console).
4466 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004467 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004468 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004469 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004470 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004471 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004472 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004473 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004474 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004475 clk_enable(priv->plat->stmmac_clk);
4476 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004477 /* reset the phy so that it's ready */
4478 if (priv->mii)
4479 stmmac_mdio_reset(priv->mii);
4480 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004481
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004482 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004483
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004484 spin_lock_irqsave(&priv->lock, flags);
4485
Joao Pinto54139cf2017-04-06 09:49:09 +01004486 stmmac_reset_queues_param(priv);
4487
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004488 stmmac_clear_descriptors(priv);
4489
Huacai Chenfe1319292014-12-19 22:38:18 +08004490 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004491 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004492 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004493
Joao Pintoc22a3f42017-04-06 09:49:11 +01004494 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004495
Joao Pintoc22a3f42017-04-06 09:49:11 +01004496 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004497
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004498 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004499
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004500 if (ndev->phydev)
4501 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004502
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004503 return 0;
4504}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004505EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004506
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004507#ifndef MODULE
4508static int __init stmmac_cmdline_opt(char *str)
4509{
4510 char *opt;
4511
4512 if (!str || !*str)
4513 return -EINVAL;
4514 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004515 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004516 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004517 goto err;
4518 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004519 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004520 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004521 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004522 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004523 goto err;
4524 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004525 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004526 goto err;
4527 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004528 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004529 goto err;
4530 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004531 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004532 goto err;
4533 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004534 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004535 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004536 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004537 if (kstrtoint(opt + 10, 0, &eee_timer))
4538 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004539 } else if (!strncmp(opt, "chain_mode:", 11)) {
4540 if (kstrtoint(opt + 11, 0, &chain_mode))
4541 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004542 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004543 }
4544 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004545
4546err:
4547 pr_err("%s: ERROR broken module parameter conversion", __func__);
4548 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004549}
4550
4551__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004552#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004553
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004554static int __init stmmac_init(void)
4555{
4556#ifdef CONFIG_DEBUG_FS
4557 /* Create debugfs main directory if it doesn't exist yet */
4558 if (!stmmac_fs_dir) {
4559 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4560
4561 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4562 pr_err("ERROR %s, debugfs create directory failed\n",
4563 STMMAC_RESOURCE_NAME);
4564
4565 return -ENOMEM;
4566 }
4567 }
4568#endif
4569
4570 return 0;
4571}
4572
4573static void __exit stmmac_exit(void)
4574{
4575#ifdef CONFIG_DEBUG_FS
4576 debugfs_remove_recursive(stmmac_fs_dir);
4577#endif
4578}
4579
4580module_init(stmmac_init)
4581module_exit(stmmac_exit)
4582
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004583MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4584MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4585MODULE_LICENSE("GPL");