blob: 8a8a23030aff185f72b006734c03b58a93164ec0 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Sathya Perla8788fdc2009-07-27 22:52:03 +000091static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Sathya Perla6589ade2011-11-10 19:18:00 +000096 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000097 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104}
105
106/* To check if valid bit is set, check the entire word as we don't know
107 * the endianness of the data (old entry is host endian while a new entry is
108 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000111 u32 flags;
112
Sathya Perla5fb379e2009-06-18 00:02:59 +0000113 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000114 flags = le32_to_cpu(compl->flags);
115 if (flags & CQE_FLAGS_VALID_MASK) {
116 compl->flags = flags;
117 return true;
118 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000119 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000120 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121}
122
123/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000124static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 compl->flags = 0;
127}
128
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000129static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
130{
131 unsigned long addr;
132
133 addr = tag1;
134 addr = ((addr << 16) << 16) | tag0;
135 return (void *)addr;
136}
137
Kalesh AP4c600052014-05-30 19:06:26 +0530138static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
139{
140 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
141 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
142 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
143 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
144 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
145 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
146 return true;
147 else
148 return false;
149}
150
Sathya Perla559b6332014-05-30 19:06:27 +0530151/* Place holder for all the async MCC cmds wherein the caller is not in a busy
152 * loop (has not issued be_mcc_notify_wait())
153 */
154static void be_async_cmd_process(struct be_adapter *adapter,
155 struct be_mcc_compl *compl,
156 struct be_cmd_resp_hdr *resp_hdr)
157{
158 enum mcc_base_status base_status = base_status(compl->status);
159 u8 opcode = 0, subsystem = 0;
160
161 if (resp_hdr) {
162 opcode = resp_hdr->opcode;
163 subsystem = resp_hdr->subsystem;
164 }
165
166 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
167 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
168 complete(&adapter->et_cmd_compl);
169 return;
170 }
171
172 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
173 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 adapter->flash_status = compl->status;
176 complete(&adapter->et_cmd_compl);
177 return;
178 }
179
180 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
181 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
182 subsystem == CMD_SUBSYSTEM_ETH &&
183 base_status == MCC_STATUS_SUCCESS) {
184 be_parse_stats(adapter);
185 adapter->stats_cmd_sent = false;
186 return;
187 }
188
189 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
190 subsystem == CMD_SUBSYSTEM_COMMON) {
191 if (base_status == MCC_STATUS_SUCCESS) {
192 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
193 (void *)resp_hdr;
194 adapter->drv_stats.be_on_die_temperature =
195 resp->on_die_temperature;
196 } else {
197 adapter->be_get_temp_freq = 0;
198 }
199 return;
200 }
201}
202
Sathya Perla8788fdc2009-07-27 22:52:03 +0000203static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000204 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000205{
Kalesh AP4c600052014-05-30 19:06:26 +0530206 enum mcc_base_status base_status;
207 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000208 struct be_cmd_resp_hdr *resp_hdr;
209 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000210
211 /* Just swap the status to host endian; mcc tag is opaquely copied
212 * from mcc_wrb */
213 be_dws_le_to_cpu(compl, 4);
214
Kalesh AP4c600052014-05-30 19:06:26 +0530215 base_status = base_status(compl->status);
216 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530217
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000218 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000219 if (resp_hdr) {
220 opcode = resp_hdr->opcode;
221 subsystem = resp_hdr->subsystem;
222 }
223
Sathya Perla559b6332014-05-30 19:06:27 +0530224 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530225
Sathya Perla559b6332014-05-30 19:06:27 +0530226 if (base_status != MCC_STATUS_SUCCESS &&
227 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530228 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000229 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000230 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000231 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000232 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000233 dev_err(&adapter->pdev->dev,
234 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530235 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000236 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000237 }
Kalesh AP4c600052014-05-30 19:06:26 +0530238 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000239}
240
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000241/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000242static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530243 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000244{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530245 struct be_async_event_link_state *evt =
246 (struct be_async_event_link_state *)compl;
247
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000248 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000249 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000250
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530251 /* On BEx the FW does not send a separate link status
252 * notification for physical and logical link.
253 * On other chips just process the logical link
254 * status notification
255 */
256 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000257 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
258 return;
259
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000260 /* For the initial link status do not rely on the ASYNC event as
261 * it may not be received in some cases.
262 */
263 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530264 be_link_status_update(adapter,
265 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266}
267
Vasundhara Volam21252372015-02-06 08:18:42 -0500268static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
269 struct be_mcc_compl *compl)
270{
271 struct be_async_event_misconfig_port *evt =
272 (struct be_async_event_misconfig_port *)compl;
273 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
274 struct device *dev = &adapter->pdev->dev;
275 u8 port_misconfig_evt;
276
277 port_misconfig_evt =
278 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
279
280 /* Log an error message that would allow a user to determine
281 * whether the SFPs have an issue
282 */
283 dev_info(dev, "Port %c: %s %s", adapter->port_name,
284 be_port_misconfig_evt_desc[port_misconfig_evt],
285 be_port_misconfig_remedy_desc[port_misconfig_evt]);
286
287 if (port_misconfig_evt == INCOMPATIBLE_SFP)
288 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
289}
290
Somnath Koturcc4ce022010-10-21 07:11:14 -0700291/* Grp5 CoS Priority evt */
292static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530293 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530295 struct be_async_event_grp5_cos_priority *evt =
296 (struct be_async_event_grp5_cos_priority *)compl;
297
Somnath Koturcc4ce022010-10-21 07:11:14 -0700298 if (evt->valid) {
299 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000300 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700301 adapter->recommended_prio =
302 evt->reco_default_priority << VLAN_PRIO_SHIFT;
303 }
304}
305
Sathya Perla323ff712012-09-28 04:39:43 +0000306/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700307static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530308 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700309{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530310 struct be_async_event_grp5_qos_link_speed *evt =
311 (struct be_async_event_grp5_qos_link_speed *)compl;
312
Sathya Perla323ff712012-09-28 04:39:43 +0000313 if (adapter->phy.link_speed >= 0 &&
314 evt->physical_port == adapter->port_num)
315 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700316}
317
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000318/*Grp5 PVID evt*/
319static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530320 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000321{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530322 struct be_async_event_grp5_pvid_state *evt =
323 (struct be_async_event_grp5_pvid_state *)compl;
324
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530325 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700326 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530327 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
328 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000329 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530330 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000331}
332
Somnath Koturcc4ce022010-10-21 07:11:14 -0700333static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530334 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700335{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530336 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
337 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700338
339 switch (event_type) {
340 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530341 be_async_grp5_cos_priority_process(adapter, compl);
342 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700343 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530344 be_async_grp5_qos_speed_process(adapter, compl);
345 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000346 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530347 be_async_grp5_pvid_state_process(adapter, compl);
348 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700349 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700350 break;
351 }
352}
353
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000354static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530355 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000356{
357 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530358 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000359
Sathya Perla3acf19d2014-05-30 19:06:28 +0530360 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
361 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000362
363 switch (event_type) {
364 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
365 if (evt->valid)
366 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
367 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
368 break;
369 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530370 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
371 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000372 break;
373 }
374}
375
Vasundhara Volam21252372015-02-06 08:18:42 -0500376static void be_async_sliport_evt_process(struct be_adapter *adapter,
377 struct be_mcc_compl *cmp)
378{
379 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
380 ASYNC_EVENT_TYPE_MASK;
381
382 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
383 be_async_port_misconfig_event_process(adapter, cmp);
384}
385
Sathya Perla3acf19d2014-05-30 19:06:28 +0530386static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000387{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530388 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
389 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000390}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000391
Sathya Perla3acf19d2014-05-30 19:06:28 +0530392static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700393{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530394 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
395 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700396}
397
Sathya Perla3acf19d2014-05-30 19:06:28 +0530398static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000399{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530400 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
401 ASYNC_EVENT_CODE_QNQ;
402}
403
Vasundhara Volam21252372015-02-06 08:18:42 -0500404static inline bool is_sliport_evt(u32 flags)
405{
406 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
407 ASYNC_EVENT_CODE_SLIPORT;
408}
409
Sathya Perla3acf19d2014-05-30 19:06:28 +0530410static void be_mcc_event_process(struct be_adapter *adapter,
411 struct be_mcc_compl *compl)
412{
413 if (is_link_state_evt(compl->flags))
414 be_async_link_state_process(adapter, compl);
415 else if (is_grp5_evt(compl->flags))
416 be_async_grp5_evt_process(adapter, compl);
417 else if (is_dbg_evt(compl->flags))
418 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500419 else if (is_sliport_evt(compl->flags))
420 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000421}
422
Sathya Perlaefd2e402009-07-27 22:53:10 +0000423static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000424{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000425 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000426 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000427
428 if (be_mcc_compl_is_new(compl)) {
429 queue_tail_inc(mcc_cq);
430 return compl;
431 }
432 return NULL;
433}
434
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000435void be_async_mcc_enable(struct be_adapter *adapter)
436{
437 spin_lock_bh(&adapter->mcc_cq_lock);
438
439 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
440 adapter->mcc_obj.rearm_cq = true;
441
442 spin_unlock_bh(&adapter->mcc_cq_lock);
443}
444
445void be_async_mcc_disable(struct be_adapter *adapter)
446{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000447 spin_lock_bh(&adapter->mcc_cq_lock);
448
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000449 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000450 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
451
452 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000453}
454
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000455int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000456{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000457 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000458 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000459 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000460
Amerigo Wang072a9c42012-08-24 21:41:11 +0000461 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530462
Sathya Perla8788fdc2009-07-27 22:52:03 +0000463 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000464 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530465 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700466 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530467 status = be_mcc_compl_process(adapter, compl);
468 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000469 }
470 be_mcc_compl_use(compl);
471 num++;
472 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700473
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000474 if (num)
475 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
476
Amerigo Wang072a9c42012-08-24 21:41:11 +0000477 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000478 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000479}
480
Sathya Perla6ac7b682009-06-18 00:05:54 +0000481/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700482static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000483{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700484#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000485 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800486 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700487
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800488 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000489 if (be_error(adapter))
490 return -EIO;
491
Amerigo Wang072a9c42012-08-24 21:41:11 +0000492 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000493 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000494 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800495
496 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000497 break;
498 udelay(100);
499 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700500 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000501 dev_err(&adapter->pdev->dev, "FW not responding\n");
502 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000503 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700504 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800505 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000506}
507
508/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000510{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000511 int status;
512 struct be_mcc_wrb *wrb;
513 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
514 u16 index = mcc_obj->q.head;
515 struct be_cmd_resp_hdr *resp;
516
517 index_dec(&index, mcc_obj->q.len);
518 wrb = queue_index_node(&mcc_obj->q, index);
519
520 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
521
Sathya Perla8788fdc2009-07-27 22:52:03 +0000522 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000523
524 status = be_mcc_wait_compl(adapter);
525 if (status == -EIO)
526 goto out;
527
Kalesh AP4c600052014-05-30 19:06:26 +0530528 status = (resp->base_status |
529 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
530 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000531out:
532 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000533}
534
Sathya Perla5f0b8492009-07-27 22:52:56 +0000535static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000537 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700538 u32 ready;
539
540 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000541 if (be_error(adapter))
542 return -EIO;
543
Sathya Perlacf588472010-02-14 21:22:01 +0000544 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000545 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000546 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000547
548 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700549 if (ready)
550 break;
551
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000552 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000553 dev_err(&adapter->pdev->dev, "FW not responding\n");
554 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000555 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700556 return -1;
557 }
558
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000559 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000560 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700561 } while (true);
562
563 return 0;
564}
565
566/*
567 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000568 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700569 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700570static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571{
572 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000574 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
575 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700576 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000577 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700578
Sathya Perlacf588472010-02-14 21:22:01 +0000579 /* wait for ready to be set */
580 status = be_mbox_db_ready_wait(adapter, db);
581 if (status != 0)
582 return status;
583
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700584 val |= MPU_MAILBOX_DB_HI_MASK;
585 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
586 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
587 iowrite32(val, db);
588
589 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000590 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591 if (status != 0)
592 return status;
593
594 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700595 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
596 val |= (u32)(mbox_mem->dma >> 4) << 2;
597 iowrite32(val, db);
598
Sathya Perla5f0b8492009-07-27 22:52:56 +0000599 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 if (status != 0)
601 return status;
602
Sathya Perla5fb379e2009-06-18 00:02:59 +0000603 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000604 if (be_mcc_compl_is_new(compl)) {
605 status = be_mcc_compl_process(adapter, &mbox->compl);
606 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000607 if (status)
608 return status;
609 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000610 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 return -1;
612 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000613 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614}
615
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000616static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700617{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000618 u32 sem;
619
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000620 if (BEx_chip(adapter))
621 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000623 pci_read_config_dword(adapter->pdev,
624 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
625
626 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627}
628
Gavin Shan87f20c22013-10-29 17:30:57 +0800629static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000630{
631#define SLIPORT_READY_TIMEOUT 30
632 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500633 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000634
635 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
636 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
637 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
638 break;
639
640 msleep(1000);
641 }
642
643 if (i == SLIPORT_READY_TIMEOUT)
Kalesh APe6732442015-01-20 03:51:46 -0500644 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000645
Kalesh APe6732442015-01-20 03:51:46 -0500646 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000647}
648
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000649static bool lancer_provisioning_error(struct be_adapter *adapter)
650{
651 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
Kalesh AP03d28ff2014-09-19 15:46:56 +0530652
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000653 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
654 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530655 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
656 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000657
658 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
659 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
660 return true;
661 }
662 return false;
663}
664
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000665int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
666{
667 int status;
668 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000669 bool resource_error;
670
671 resource_error = lancer_provisioning_error(adapter);
672 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000673 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000674
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000675 status = lancer_wait_ready(adapter);
676 if (!status) {
677 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
678 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
679 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
680 if (err && reset_needed) {
681 iowrite32(SLI_PORT_CONTROL_IP_MASK,
682 adapter->db + SLIPORT_CONTROL_OFFSET);
683
Kalesh APe6732442015-01-20 03:51:46 -0500684 /* check if adapter has corrected the error */
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000685 status = lancer_wait_ready(adapter);
686 sliport_status = ioread32(adapter->db +
687 SLIPORT_STATUS_OFFSET);
688 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
689 SLIPORT_STATUS_RN_MASK);
690 if (status || sliport_status)
691 status = -1;
692 } else if (err || reset_needed) {
693 status = -1;
694 }
695 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000696 /* Stop error recovery if error is not recoverable.
697 * No resource error is temporary errors and will go away
698 * when PF provisions resources.
699 */
700 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000701 if (resource_error)
702 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000703
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000704 return status;
705}
706
707int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000709 u16 stage;
710 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000711 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000713 if (lancer_chip(adapter)) {
714 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500715 if (status) {
716 stage = status;
717 goto err;
718 }
719 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000720 }
721
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000722 do {
Sathya Perlaca3de6b2015-02-23 04:20:10 -0500723 /* There's no means to poll POST state on BE2/3 VFs */
724 if (BEx_chip(adapter) && be_virtfn(adapter))
725 return 0;
726
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000727 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000728 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000729 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000730
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530731 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000732 if (msleep_interruptible(2000)) {
733 dev_err(dev, "Waiting for POST aborted\n");
734 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000735 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000736 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000737 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700738
Kalesh APe6732442015-01-20 03:51:46 -0500739err:
740 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000741 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700742}
743
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700744static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
745{
746 return &wrb->payload.sgl[0];
747}
748
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530749static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530750{
751 wrb->tag0 = addr & 0xFFFFFFFF;
752 wrb->tag1 = upper_32_bits(addr);
753}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700754
755/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000756/* mem will be NULL for embedded commands */
757static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530758 u8 subsystem, u8 opcode, int cmd_len,
759 struct be_mcc_wrb *wrb,
760 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700761{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000762 struct be_sge *sge;
763
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700764 req_hdr->opcode = opcode;
765 req_hdr->subsystem = subsystem;
766 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000767 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530768 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000769 wrb->payload_length = cmd_len;
770 if (mem) {
771 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
772 MCC_WRB_SGE_CNT_SHIFT;
773 sge = nonembedded_sgl(wrb);
774 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
775 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
776 sge->len = cpu_to_le32(mem->size);
777 } else
778 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
779 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700780}
781
782static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530783 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700784{
785 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
786 u64 dma = (u64)mem->dma;
787
788 for (i = 0; i < buf_pages; i++) {
789 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
790 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
791 dma += PAGE_SIZE_4K;
792 }
793}
794
Sathya Perlab31c50a2009-09-17 10:30:13 -0700795static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700796{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700797 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
798 struct be_mcc_wrb *wrb
799 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
800 memset(wrb, 0, sizeof(*wrb));
801 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700802}
803
Sathya Perlab31c50a2009-09-17 10:30:13 -0700804static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000805{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700806 struct be_queue_info *mccq = &adapter->mcc_obj.q;
807 struct be_mcc_wrb *wrb;
808
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000809 if (!mccq->created)
810 return NULL;
811
Vasundhara Volam4d277122013-04-21 23:28:15 +0000812 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000813 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000814
Sathya Perlab31c50a2009-09-17 10:30:13 -0700815 wrb = queue_head_node(mccq);
816 queue_head_inc(mccq);
817 atomic_inc(&mccq->used);
818 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000819 return wrb;
820}
821
Sathya Perlabea50982013-08-27 16:57:33 +0530822static bool use_mcc(struct be_adapter *adapter)
823{
824 return adapter->mcc_obj.q.created;
825}
826
827/* Must be used only in process context */
828static int be_cmd_lock(struct be_adapter *adapter)
829{
830 if (use_mcc(adapter)) {
831 spin_lock_bh(&adapter->mcc_lock);
832 return 0;
833 } else {
834 return mutex_lock_interruptible(&adapter->mbox_lock);
835 }
836}
837
838/* Must be used only in process context */
839static void be_cmd_unlock(struct be_adapter *adapter)
840{
841 if (use_mcc(adapter))
842 spin_unlock_bh(&adapter->mcc_lock);
843 else
844 return mutex_unlock(&adapter->mbox_lock);
845}
846
847static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
848 struct be_mcc_wrb *wrb)
849{
850 struct be_mcc_wrb *dest_wrb;
851
852 if (use_mcc(adapter)) {
853 dest_wrb = wrb_from_mccq(adapter);
854 if (!dest_wrb)
855 return NULL;
856 } else {
857 dest_wrb = wrb_from_mbox(adapter);
858 }
859
860 memcpy(dest_wrb, wrb, sizeof(*wrb));
861 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
862 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
863
864 return dest_wrb;
865}
866
867/* Must be used only in process context */
868static int be_cmd_notify_wait(struct be_adapter *adapter,
869 struct be_mcc_wrb *wrb)
870{
871 struct be_mcc_wrb *dest_wrb;
872 int status;
873
874 status = be_cmd_lock(adapter);
875 if (status)
876 return status;
877
878 dest_wrb = be_cmd_copy(adapter, wrb);
879 if (!dest_wrb)
880 return -EBUSY;
881
882 if (use_mcc(adapter))
883 status = be_mcc_notify_wait(adapter);
884 else
885 status = be_mbox_notify_wait(adapter);
886
887 if (!status)
888 memcpy(wrb, dest_wrb, sizeof(*wrb));
889
890 be_cmd_unlock(adapter);
891 return status;
892}
893
Sathya Perla2243e2e2009-11-22 22:02:03 +0000894/* Tell fw we're about to start firing cmds by writing a
895 * special pattern across the wrb hdr; uses mbox
896 */
897int be_cmd_fw_init(struct be_adapter *adapter)
898{
899 u8 *wrb;
900 int status;
901
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000902 if (lancer_chip(adapter))
903 return 0;
904
Ivan Vecera29849612010-12-14 05:43:19 +0000905 if (mutex_lock_interruptible(&adapter->mbox_lock))
906 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000907
908 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000909 *wrb++ = 0xFF;
910 *wrb++ = 0x12;
911 *wrb++ = 0x34;
912 *wrb++ = 0xFF;
913 *wrb++ = 0xFF;
914 *wrb++ = 0x56;
915 *wrb++ = 0x78;
916 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000917
918 status = be_mbox_notify_wait(adapter);
919
Ivan Vecera29849612010-12-14 05:43:19 +0000920 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000921 return status;
922}
923
924/* Tell fw we're done with firing cmds by writing a
925 * special pattern across the wrb hdr; uses mbox
926 */
927int be_cmd_fw_clean(struct be_adapter *adapter)
928{
929 u8 *wrb;
930 int status;
931
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000932 if (lancer_chip(adapter))
933 return 0;
934
Ivan Vecera29849612010-12-14 05:43:19 +0000935 if (mutex_lock_interruptible(&adapter->mbox_lock))
936 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000937
938 wrb = (u8 *)wrb_from_mbox(adapter);
939 *wrb++ = 0xFF;
940 *wrb++ = 0xAA;
941 *wrb++ = 0xBB;
942 *wrb++ = 0xFF;
943 *wrb++ = 0xFF;
944 *wrb++ = 0xCC;
945 *wrb++ = 0xDD;
946 *wrb = 0xFF;
947
948 status = be_mbox_notify_wait(adapter);
949
Ivan Vecera29849612010-12-14 05:43:19 +0000950 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000951 return status;
952}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000953
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530954int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956 struct be_mcc_wrb *wrb;
957 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530958 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
959 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960
Ivan Vecera29849612010-12-14 05:43:19 +0000961 if (mutex_lock_interruptible(&adapter->mbox_lock))
962 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700963
964 wrb = wrb_from_mbox(adapter);
965 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966
Somnath Kotur106df1e2011-10-27 07:12:13 +0000967 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530968 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
969 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530971 /* Support for EQ_CREATEv2 available only SH-R onwards */
972 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
973 ver = 2;
974
975 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
977
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
979 /* 4byte eqe*/
980 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
981 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530982 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700983 be_dws_cpu_to_le(req->context, sizeof(req->context));
984
985 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
986
Sathya Perlab31c50a2009-09-17 10:30:13 -0700987 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700989 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530990
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530991 eqo->q.id = le16_to_cpu(resp->eq_id);
992 eqo->msix_idx =
993 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
994 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700995 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700996
Ivan Vecera29849612010-12-14 05:43:19 +0000997 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700998 return status;
999}
1000
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001001/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001002int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001003 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001005 struct be_mcc_wrb *wrb;
1006 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007 int status;
1008
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001009 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001011 wrb = wrb_from_mccq(adapter);
1012 if (!wrb) {
1013 status = -EBUSY;
1014 goto err;
1015 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017
Somnath Kotur106df1e2011-10-27 07:12:13 +00001018 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301019 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
1020 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +00001021 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022 if (permanent) {
1023 req->permanent = 1;
1024 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +05301025 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001026 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001027 req->permanent = 0;
1028 }
1029
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001030 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001031 if (!status) {
1032 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301033
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001035 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001037err:
1038 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001039 return status;
1040}
1041
Sathya Perlab31c50a2009-09-17 10:30:13 -07001042/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001043int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301044 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001045{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001046 struct be_mcc_wrb *wrb;
1047 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 int status;
1049
Sathya Perlab31c50a2009-09-17 10:30:13 -07001050 spin_lock_bh(&adapter->mcc_lock);
1051
1052 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001053 if (!wrb) {
1054 status = -EBUSY;
1055 goto err;
1056 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001057 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058
Somnath Kotur106df1e2011-10-27 07:12:13 +00001059 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301060 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1061 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062
Ajit Khapardef8617e02011-02-11 13:36:37 +00001063 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064 req->if_id = cpu_to_le32(if_id);
1065 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1066
Sathya Perlab31c50a2009-09-17 10:30:13 -07001067 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001068 if (!status) {
1069 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301070
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071 *pmac_id = le32_to_cpu(resp->pmac_id);
1072 }
1073
Sathya Perla713d03942009-11-22 22:02:45 +00001074err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001075 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001076
1077 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1078 status = -EPERM;
1079
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001080 return status;
1081}
1082
Sathya Perlab31c50a2009-09-17 10:30:13 -07001083/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001084int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001085{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001086 struct be_mcc_wrb *wrb;
1087 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088 int status;
1089
Sathya Perla30128032011-11-10 19:17:57 +00001090 if (pmac_id == -1)
1091 return 0;
1092
Sathya Perlab31c50a2009-09-17 10:30:13 -07001093 spin_lock_bh(&adapter->mcc_lock);
1094
1095 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001096 if (!wrb) {
1097 status = -EBUSY;
1098 goto err;
1099 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001100 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101
Somnath Kotur106df1e2011-10-27 07:12:13 +00001102 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301103 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1104 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001105
Ajit Khapardef8617e02011-02-11 13:36:37 +00001106 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001107 req->if_id = cpu_to_le32(if_id);
1108 req->pmac_id = cpu_to_le32(pmac_id);
1109
Sathya Perlab31c50a2009-09-17 10:30:13 -07001110 status = be_mcc_notify_wait(adapter);
1111
Sathya Perla713d03942009-11-22 22:02:45 +00001112err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001114 return status;
1115}
1116
Sathya Perlab31c50a2009-09-17 10:30:13 -07001117/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001118int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301119 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001120{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001121 struct be_mcc_wrb *wrb;
1122 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001123 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001124 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001125 int status;
1126
Ivan Vecera29849612010-12-14 05:43:19 +00001127 if (mutex_lock_interruptible(&adapter->mbox_lock))
1128 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001129
1130 wrb = wrb_from_mbox(adapter);
1131 req = embedded_payload(wrb);
1132 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001133
Somnath Kotur106df1e2011-10-27 07:12:13 +00001134 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301135 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1136 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137
1138 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001139
1140 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001141 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301142 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001143 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301144 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001145 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301146 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001147 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001148 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1149 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001150 } else {
1151 req->hdr.version = 2;
1152 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001153
1154 /* coalesce-wm field in this cmd is not relevant to Lancer.
1155 * Lancer uses COMMON_MODIFY_CQ to set this field
1156 */
1157 if (!lancer_chip(adapter))
1158 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1159 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001160 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301161 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001162 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301163 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001164 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301165 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1166 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001167 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001168
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001169 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1170
1171 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1172
Sathya Perlab31c50a2009-09-17 10:30:13 -07001173 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001174 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001175 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301176
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001177 cq->id = le16_to_cpu(resp->cq_id);
1178 cq->created = true;
1179 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001180
Ivan Vecera29849612010-12-14 05:43:19 +00001181 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001182
1183 return status;
1184}
1185
1186static u32 be_encoded_q_len(int q_len)
1187{
1188 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301189
Sathya Perla5fb379e2009-06-18 00:02:59 +00001190 if (len_encoded == 16)
1191 len_encoded = 0;
1192 return len_encoded;
1193}
1194
Jingoo Han4188e7d2013-08-05 18:02:02 +09001195static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301196 struct be_queue_info *mccq,
1197 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001198{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001199 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001200 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001201 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001202 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001203 int status;
1204
Ivan Vecera29849612010-12-14 05:43:19 +00001205 if (mutex_lock_interruptible(&adapter->mbox_lock))
1206 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001207
1208 wrb = wrb_from_mbox(adapter);
1209 req = embedded_payload(wrb);
1210 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001211
Somnath Kotur106df1e2011-10-27 07:12:13 +00001212 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301213 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1214 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001215
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001216 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301217 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001218 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1219 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301220 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001221 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301222 } else {
1223 req->hdr.version = 1;
1224 req->cq_id = cpu_to_le16(cq->id);
1225
1226 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1227 be_encoded_q_len(mccq->len));
1228 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1229 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1230 ctxt, cq->id);
1231 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1232 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001233 }
1234
Vasundhara Volam21252372015-02-06 08:18:42 -05001235 /* Subscribe to Link State, Sliport Event and Group 5 Events
1236 * (bits 1, 5 and 17 set)
1237 */
1238 req->async_event_bitmap[0] =
1239 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1240 BIT(ASYNC_EVENT_CODE_GRP_5) |
1241 BIT(ASYNC_EVENT_CODE_QNQ) |
1242 BIT(ASYNC_EVENT_CODE_SLIPORT));
1243
Sathya Perla5fb379e2009-06-18 00:02:59 +00001244 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1245
1246 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1247
Sathya Perlab31c50a2009-09-17 10:30:13 -07001248 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001249 if (!status) {
1250 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301251
Sathya Perla5fb379e2009-06-18 00:02:59 +00001252 mccq->id = le16_to_cpu(resp->id);
1253 mccq->created = true;
1254 }
Ivan Vecera29849612010-12-14 05:43:19 +00001255 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001256
1257 return status;
1258}
1259
Jingoo Han4188e7d2013-08-05 18:02:02 +09001260static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301261 struct be_queue_info *mccq,
1262 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001263{
1264 struct be_mcc_wrb *wrb;
1265 struct be_cmd_req_mcc_create *req;
1266 struct be_dma_mem *q_mem = &mccq->dma_mem;
1267 void *ctxt;
1268 int status;
1269
1270 if (mutex_lock_interruptible(&adapter->mbox_lock))
1271 return -1;
1272
1273 wrb = wrb_from_mbox(adapter);
1274 req = embedded_payload(wrb);
1275 ctxt = &req->context;
1276
Somnath Kotur106df1e2011-10-27 07:12:13 +00001277 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301278 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1279 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001280
1281 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1282
1283 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1284 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301285 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001286 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1287
1288 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1289
1290 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1291
1292 status = be_mbox_notify_wait(adapter);
1293 if (!status) {
1294 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301295
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001296 mccq->id = le16_to_cpu(resp->id);
1297 mccq->created = true;
1298 }
1299
1300 mutex_unlock(&adapter->mbox_lock);
1301 return status;
1302}
1303
1304int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301305 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001306{
1307 int status;
1308
1309 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301310 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001311 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1312 "or newer to avoid conflicting priorities between NIC "
1313 "and FCoE traffic");
1314 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1315 }
1316 return status;
1317}
1318
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001319int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001320{
Sathya Perla77071332013-08-27 16:57:34 +05301321 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001322 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001323 struct be_queue_info *txq = &txo->q;
1324 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001325 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001326 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001327
Sathya Perla77071332013-08-27 16:57:34 +05301328 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001329 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301330 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001331
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001332 if (lancer_chip(adapter)) {
1333 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001334 } else if (BEx_chip(adapter)) {
1335 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1336 req->hdr.version = 2;
1337 } else { /* For SH */
1338 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001339 }
1340
Vasundhara Volam81b02652013-10-01 15:59:57 +05301341 if (req->hdr.version > 0)
1342 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001343 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1344 req->ulp_num = BE_ULP1_NUM;
1345 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001346 req->cq_id = cpu_to_le16(cq->id);
1347 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001349 ver = req->hdr.version;
1350
Sathya Perla77071332013-08-27 16:57:34 +05301351 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001352 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301353 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301354
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001355 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001356 if (ver == 2)
1357 txo->db_offset = le32_to_cpu(resp->db_offset);
1358 else
1359 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001360 txq->created = true;
1361 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001362
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001363 return status;
1364}
1365
Sathya Perla482c9e72011-06-29 23:33:17 +00001366/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001367int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301368 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1369 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001370{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001371 struct be_mcc_wrb *wrb;
1372 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001373 struct be_dma_mem *q_mem = &rxq->dma_mem;
1374 int status;
1375
Sathya Perla482c9e72011-06-29 23:33:17 +00001376 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001377
Sathya Perla482c9e72011-06-29 23:33:17 +00001378 wrb = wrb_from_mccq(adapter);
1379 if (!wrb) {
1380 status = -EBUSY;
1381 goto err;
1382 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001383 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001384
Somnath Kotur106df1e2011-10-27 07:12:13 +00001385 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301386 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001387
1388 req->cq_id = cpu_to_le16(cq_id);
1389 req->frag_size = fls(frag_size) - 1;
1390 req->num_pages = 2;
1391 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1392 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001393 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001394 req->rss_queue = cpu_to_le32(rss);
1395
Sathya Perla482c9e72011-06-29 23:33:17 +00001396 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001397 if (!status) {
1398 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301399
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400 rxq->id = le16_to_cpu(resp->id);
1401 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001402 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001403 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001404
Sathya Perla482c9e72011-06-29 23:33:17 +00001405err:
1406 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407 return status;
1408}
1409
Sathya Perlab31c50a2009-09-17 10:30:13 -07001410/* Generic destroyer function for all types of queues
1411 * Uses Mbox
1412 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001413int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301414 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001415{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001416 struct be_mcc_wrb *wrb;
1417 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001418 u8 subsys = 0, opcode = 0;
1419 int status;
1420
Ivan Vecera29849612010-12-14 05:43:19 +00001421 if (mutex_lock_interruptible(&adapter->mbox_lock))
1422 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001423
Sathya Perlab31c50a2009-09-17 10:30:13 -07001424 wrb = wrb_from_mbox(adapter);
1425 req = embedded_payload(wrb);
1426
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001427 switch (queue_type) {
1428 case QTYPE_EQ:
1429 subsys = CMD_SUBSYSTEM_COMMON;
1430 opcode = OPCODE_COMMON_EQ_DESTROY;
1431 break;
1432 case QTYPE_CQ:
1433 subsys = CMD_SUBSYSTEM_COMMON;
1434 opcode = OPCODE_COMMON_CQ_DESTROY;
1435 break;
1436 case QTYPE_TXQ:
1437 subsys = CMD_SUBSYSTEM_ETH;
1438 opcode = OPCODE_ETH_TX_DESTROY;
1439 break;
1440 case QTYPE_RXQ:
1441 subsys = CMD_SUBSYSTEM_ETH;
1442 opcode = OPCODE_ETH_RX_DESTROY;
1443 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001444 case QTYPE_MCCQ:
1445 subsys = CMD_SUBSYSTEM_COMMON;
1446 opcode = OPCODE_COMMON_MCC_DESTROY;
1447 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001449 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001450 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001451
Somnath Kotur106df1e2011-10-27 07:12:13 +00001452 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301453 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001454 req->id = cpu_to_le16(q->id);
1455
Sathya Perlab31c50a2009-09-17 10:30:13 -07001456 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001457 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001458
Ivan Vecera29849612010-12-14 05:43:19 +00001459 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001460 return status;
1461}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001462
Sathya Perla482c9e72011-06-29 23:33:17 +00001463/* Uses MCC */
1464int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1465{
1466 struct be_mcc_wrb *wrb;
1467 struct be_cmd_req_q_destroy *req;
1468 int status;
1469
1470 spin_lock_bh(&adapter->mcc_lock);
1471
1472 wrb = wrb_from_mccq(adapter);
1473 if (!wrb) {
1474 status = -EBUSY;
1475 goto err;
1476 }
1477 req = embedded_payload(wrb);
1478
Somnath Kotur106df1e2011-10-27 07:12:13 +00001479 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301480 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001481 req->id = cpu_to_le16(q->id);
1482
1483 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001484 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001485
1486err:
1487 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001488 return status;
1489}
1490
Sathya Perlab31c50a2009-09-17 10:30:13 -07001491/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301492 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001493 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001494int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001495 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001496{
Sathya Perlabea50982013-08-27 16:57:33 +05301497 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001498 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001499 int status;
1500
Sathya Perlabea50982013-08-27 16:57:33 +05301501 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001502 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301503 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1504 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001505 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001506 req->capability_flags = cpu_to_le32(cap_flags);
1507 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001508 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001509
Sathya Perlabea50982013-08-27 16:57:33 +05301510 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001511 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301512 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301513
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001514 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301515
1516 /* Hack to retrieve VF's pmac-id on BE3 */
1517 if (BE3_chip(adapter) && !be_physfn(adapter))
1518 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001519 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001520 return status;
1521}
1522
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001523/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001524int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001525{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001526 struct be_mcc_wrb *wrb;
1527 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001528 int status;
1529
Sathya Perla30128032011-11-10 19:17:57 +00001530 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001531 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001532
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001533 spin_lock_bh(&adapter->mcc_lock);
1534
1535 wrb = wrb_from_mccq(adapter);
1536 if (!wrb) {
1537 status = -EBUSY;
1538 goto err;
1539 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001540 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001541
Somnath Kotur106df1e2011-10-27 07:12:13 +00001542 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301543 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1544 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001545 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001546 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001547
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001548 status = be_mcc_notify_wait(adapter);
1549err:
1550 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001551 return status;
1552}
1553
1554/* Get stats is a non embedded command: the request is not embedded inside
1555 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001556 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001557 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001558int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001559{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001560 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001561 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001562 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001563
Sathya Perlab31c50a2009-09-17 10:30:13 -07001564 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001565
Sathya Perlab31c50a2009-09-17 10:30:13 -07001566 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001567 if (!wrb) {
1568 status = -EBUSY;
1569 goto err;
1570 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001571 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001572
Somnath Kotur106df1e2011-10-27 07:12:13 +00001573 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301574 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1575 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001576
Sathya Perlaca34fe32012-11-06 17:48:56 +00001577 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001578 if (BE2_chip(adapter))
1579 hdr->version = 0;
1580 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001581 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001582 else
1583 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001584
Sathya Perlab31c50a2009-09-17 10:30:13 -07001585 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001586 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001587
Sathya Perla713d03942009-11-22 22:02:45 +00001588err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001589 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001590 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001591}
1592
Selvin Xavier005d5692011-05-16 07:36:35 +00001593/* Lancer Stats */
1594int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301595 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001596{
Selvin Xavier005d5692011-05-16 07:36:35 +00001597 struct be_mcc_wrb *wrb;
1598 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001599 int status = 0;
1600
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001601 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1602 CMD_SUBSYSTEM_ETH))
1603 return -EPERM;
1604
Selvin Xavier005d5692011-05-16 07:36:35 +00001605 spin_lock_bh(&adapter->mcc_lock);
1606
1607 wrb = wrb_from_mccq(adapter);
1608 if (!wrb) {
1609 status = -EBUSY;
1610 goto err;
1611 }
1612 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001613
Somnath Kotur106df1e2011-10-27 07:12:13 +00001614 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301615 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1616 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001617
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001618 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001619 req->cmd_params.params.reset_stats = 0;
1620
Selvin Xavier005d5692011-05-16 07:36:35 +00001621 be_mcc_notify(adapter);
1622 adapter->stats_cmd_sent = true;
1623
1624err:
1625 spin_unlock_bh(&adapter->mcc_lock);
1626 return status;
1627}
1628
Sathya Perla323ff712012-09-28 04:39:43 +00001629static int be_mac_to_link_speed(int mac_speed)
1630{
1631 switch (mac_speed) {
1632 case PHY_LINK_SPEED_ZERO:
1633 return 0;
1634 case PHY_LINK_SPEED_10MBPS:
1635 return 10;
1636 case PHY_LINK_SPEED_100MBPS:
1637 return 100;
1638 case PHY_LINK_SPEED_1GBPS:
1639 return 1000;
1640 case PHY_LINK_SPEED_10GBPS:
1641 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301642 case PHY_LINK_SPEED_20GBPS:
1643 return 20000;
1644 case PHY_LINK_SPEED_25GBPS:
1645 return 25000;
1646 case PHY_LINK_SPEED_40GBPS:
1647 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001648 }
1649 return 0;
1650}
1651
1652/* Uses synchronous mcc
1653 * Returns link_speed in Mbps
1654 */
1655int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1656 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001657{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001658 struct be_mcc_wrb *wrb;
1659 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001660 int status;
1661
Sathya Perlab31c50a2009-09-17 10:30:13 -07001662 spin_lock_bh(&adapter->mcc_lock);
1663
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001664 if (link_status)
1665 *link_status = LINK_DOWN;
1666
Sathya Perlab31c50a2009-09-17 10:30:13 -07001667 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001668 if (!wrb) {
1669 status = -EBUSY;
1670 goto err;
1671 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001672 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001673
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001674 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301675 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1676 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001677
Sathya Perlaca34fe32012-11-06 17:48:56 +00001678 /* version 1 of the cmd is not supported only by BE2 */
1679 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001680 req->hdr.version = 1;
1681
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001682 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001683
Sathya Perlab31c50a2009-09-17 10:30:13 -07001684 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001685 if (!status) {
1686 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301687
Sathya Perla323ff712012-09-28 04:39:43 +00001688 if (link_speed) {
1689 *link_speed = resp->link_speed ?
1690 le16_to_cpu(resp->link_speed) * 10 :
1691 be_mac_to_link_speed(resp->mac_speed);
1692
1693 if (!resp->logical_link_status)
1694 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001695 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001696 if (link_status)
1697 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001698 }
1699
Sathya Perla713d03942009-11-22 22:02:45 +00001700err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001701 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001702 return status;
1703}
1704
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001705/* Uses synchronous mcc */
1706int be_cmd_get_die_temperature(struct be_adapter *adapter)
1707{
1708 struct be_mcc_wrb *wrb;
1709 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301710 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001711
1712 spin_lock_bh(&adapter->mcc_lock);
1713
1714 wrb = wrb_from_mccq(adapter);
1715 if (!wrb) {
1716 status = -EBUSY;
1717 goto err;
1718 }
1719 req = embedded_payload(wrb);
1720
Somnath Kotur106df1e2011-10-27 07:12:13 +00001721 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301722 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1723 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001724
Somnath Kotur3de09452011-09-30 07:25:05 +00001725 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001726
1727err:
1728 spin_unlock_bh(&adapter->mcc_lock);
1729 return status;
1730}
1731
Somnath Kotur311fddc2011-03-16 21:22:43 +00001732/* Uses synchronous mcc */
1733int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1734{
1735 struct be_mcc_wrb *wrb;
1736 struct be_cmd_req_get_fat *req;
1737 int status;
1738
1739 spin_lock_bh(&adapter->mcc_lock);
1740
1741 wrb = wrb_from_mccq(adapter);
1742 if (!wrb) {
1743 status = -EBUSY;
1744 goto err;
1745 }
1746 req = embedded_payload(wrb);
1747
Somnath Kotur106df1e2011-10-27 07:12:13 +00001748 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301749 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1750 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001751 req->fat_operation = cpu_to_le32(QUERY_FAT);
1752 status = be_mcc_notify_wait(adapter);
1753 if (!status) {
1754 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301755
Somnath Kotur311fddc2011-03-16 21:22:43 +00001756 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001757 *log_size = le32_to_cpu(resp->log_size) -
1758 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001759 }
1760err:
1761 spin_unlock_bh(&adapter->mcc_lock);
1762 return status;
1763}
1764
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301765int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001766{
1767 struct be_dma_mem get_fat_cmd;
1768 struct be_mcc_wrb *wrb;
1769 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001770 u32 offset = 0, total_size, buf_size,
1771 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301772 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001773
1774 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301775 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001776
1777 total_size = buf_len;
1778
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001779 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1780 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301781 get_fat_cmd.size,
1782 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001783 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001784 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301785 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301786 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001787 }
1788
Somnath Kotur311fddc2011-03-16 21:22:43 +00001789 spin_lock_bh(&adapter->mcc_lock);
1790
Somnath Kotur311fddc2011-03-16 21:22:43 +00001791 while (total_size) {
1792 buf_size = min(total_size, (u32)60*1024);
1793 total_size -= buf_size;
1794
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001795 wrb = wrb_from_mccq(adapter);
1796 if (!wrb) {
1797 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001798 goto err;
1799 }
1800 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001801
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001802 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001803 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301804 OPCODE_COMMON_MANAGE_FAT, payload_len,
1805 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001806
1807 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1808 req->read_log_offset = cpu_to_le32(log_offset);
1809 req->read_log_length = cpu_to_le32(buf_size);
1810 req->data_buffer_size = cpu_to_le32(buf_size);
1811
1812 status = be_mcc_notify_wait(adapter);
1813 if (!status) {
1814 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301815
Somnath Kotur311fddc2011-03-16 21:22:43 +00001816 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301817 resp->data_buffer,
1818 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001819 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001820 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001821 goto err;
1822 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001823 offset += buf_size;
1824 log_offset += buf_size;
1825 }
1826err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001827 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301828 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001829 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301830 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001831}
1832
Sathya Perla04b71172011-09-27 13:30:27 -04001833/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301834int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001836 struct be_mcc_wrb *wrb;
1837 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001838 int status;
1839
Sathya Perla04b71172011-09-27 13:30:27 -04001840 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001841
Sathya Perla04b71172011-09-27 13:30:27 -04001842 wrb = wrb_from_mccq(adapter);
1843 if (!wrb) {
1844 status = -EBUSY;
1845 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001846 }
1847
Sathya Perla04b71172011-09-27 13:30:27 -04001848 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001849
Somnath Kotur106df1e2011-10-27 07:12:13 +00001850 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301851 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1852 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001853 status = be_mcc_notify_wait(adapter);
1854 if (!status) {
1855 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301856
Vasundhara Volam242eb472014-09-12 17:39:15 +05301857 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1858 sizeof(adapter->fw_ver));
1859 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1860 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001861 }
1862err:
1863 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001864 return status;
1865}
1866
Sathya Perlab31c50a2009-09-17 10:30:13 -07001867/* set the EQ delay interval of an EQ to specified value
1868 * Uses async mcc
1869 */
Kalesh APb502ae82014-09-19 15:46:51 +05301870static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1871 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001872{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001873 struct be_mcc_wrb *wrb;
1874 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301875 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001876
Sathya Perlab31c50a2009-09-17 10:30:13 -07001877 spin_lock_bh(&adapter->mcc_lock);
1878
1879 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001880 if (!wrb) {
1881 status = -EBUSY;
1882 goto err;
1883 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001884 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001885
Somnath Kotur106df1e2011-10-27 07:12:13 +00001886 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301887 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1888 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001889
Sathya Perla2632baf2013-10-01 16:00:00 +05301890 req->num_eq = cpu_to_le32(num);
1891 for (i = 0; i < num; i++) {
1892 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1893 req->set_eqd[i].phase = 0;
1894 req->set_eqd[i].delay_multiplier =
1895 cpu_to_le32(set_eqd[i].delay_multiplier);
1896 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001899err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001900 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001901 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001902}
1903
Kalesh AP93676702014-09-12 17:39:20 +05301904int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1905 int num)
1906{
1907 int num_eqs, i = 0;
1908
1909 if (lancer_chip(adapter) && num > 8) {
1910 while (num) {
1911 num_eqs = min(num, 8);
1912 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1913 i += num_eqs;
1914 num -= num_eqs;
1915 }
1916 } else {
1917 __be_cmd_modify_eqd(adapter, set_eqd, num);
1918 }
1919
1920 return 0;
1921}
1922
Sathya Perlab31c50a2009-09-17 10:30:13 -07001923/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001924int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301925 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001926{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001927 struct be_mcc_wrb *wrb;
1928 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001929 int status;
1930
Sathya Perlab31c50a2009-09-17 10:30:13 -07001931 spin_lock_bh(&adapter->mcc_lock);
1932
1933 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001934 if (!wrb) {
1935 status = -EBUSY;
1936 goto err;
1937 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001938 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939
Somnath Kotur106df1e2011-10-27 07:12:13 +00001940 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301941 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1942 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001943
1944 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001945 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001946 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301947 memcpy(req->normal_vlan, vtag_array,
1948 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001949
Sathya Perlab31c50a2009-09-17 10:30:13 -07001950 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001951err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001952 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001953 return status;
1954}
1955
Sathya Perlaac34b742015-02-06 08:18:40 -05001956static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001957{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001958 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001959 struct be_dma_mem *mem = &adapter->rx_filter;
1960 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001961 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001962
Sathya Perla8788fdc2009-07-27 22:52:03 +00001963 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001964
Sathya Perlab31c50a2009-09-17 10:30:13 -07001965 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001966 if (!wrb) {
1967 status = -EBUSY;
1968 goto err;
1969 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001970 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001971 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301972 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1973 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001974
Sathya Perla5b8821b2011-08-02 19:57:44 +00001975 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001976 req->if_flags_mask = cpu_to_le32(flags);
1977 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001978
Sathya Perlaac34b742015-02-06 08:18:40 -05001979 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001980 struct netdev_hw_addr *ha;
1981 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001982
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001983 /* Reset mcast promisc mode if already set by setting mask
1984 * and not setting flags field
1985 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001986 req->if_flags_mask |=
1987 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301988 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001989 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001990 netdev_for_each_mc_addr(ha, adapter->netdev)
1991 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1992 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001993
Sathya Perla0d1d5872011-08-03 05:19:27 -07001994 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001995err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001996 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001997 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001998}
1999
Sathya Perlaac34b742015-02-06 08:18:40 -05002000int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
2001{
2002 struct device *dev = &adapter->pdev->dev;
2003
2004 if ((flags & be_if_cap_flags(adapter)) != flags) {
2005 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
2006 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
2007 be_if_cap_flags(adapter));
2008 }
2009 flags &= be_if_cap_flags(adapter);
2010
2011 return __be_cmd_rx_filter(adapter, flags, value);
2012}
2013
Sathya Perlab31c50a2009-09-17 10:30:13 -07002014/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002015int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002016{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002017 struct be_mcc_wrb *wrb;
2018 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002019 int status;
2020
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002021 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
2022 CMD_SUBSYSTEM_COMMON))
2023 return -EPERM;
2024
Sathya Perlab31c50a2009-09-17 10:30:13 -07002025 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002026
Sathya Perlab31c50a2009-09-17 10:30:13 -07002027 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002028 if (!wrb) {
2029 status = -EBUSY;
2030 goto err;
2031 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002032 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002033
Somnath Kotur106df1e2011-10-27 07:12:13 +00002034 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302035 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
2036 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002037
Suresh Reddyb29812c2014-09-12 17:39:17 +05302038 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002039 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
2040 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
2041
Sathya Perlab31c50a2009-09-17 10:30:13 -07002042 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002043
Sathya Perla713d03942009-11-22 22:02:45 +00002044err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002045 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05302046
2047 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
2048 return -EOPNOTSUPP;
2049
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002050 return status;
2051}
2052
Sathya Perlab31c50a2009-09-17 10:30:13 -07002053/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002054int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002055{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002056 struct be_mcc_wrb *wrb;
2057 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002058 int status;
2059
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002060 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2061 CMD_SUBSYSTEM_COMMON))
2062 return -EPERM;
2063
Sathya Perlab31c50a2009-09-17 10:30:13 -07002064 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002065
Sathya Perlab31c50a2009-09-17 10:30:13 -07002066 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002067 if (!wrb) {
2068 status = -EBUSY;
2069 goto err;
2070 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002071 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002072
Somnath Kotur106df1e2011-10-27 07:12:13 +00002073 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302074 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2075 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002076
Sathya Perlab31c50a2009-09-17 10:30:13 -07002077 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002078 if (!status) {
2079 struct be_cmd_resp_get_flow_control *resp =
2080 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302081
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002082 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2083 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2084 }
2085
Sathya Perla713d03942009-11-22 22:02:45 +00002086err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002087 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002088 return status;
2089}
2090
Sathya Perlab31c50a2009-09-17 10:30:13 -07002091/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302092int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002093{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002094 struct be_mcc_wrb *wrb;
2095 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002096 int status;
2097
Ivan Vecera29849612010-12-14 05:43:19 +00002098 if (mutex_lock_interruptible(&adapter->mbox_lock))
2099 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002100
Sathya Perlab31c50a2009-09-17 10:30:13 -07002101 wrb = wrb_from_mbox(adapter);
2102 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002103
Somnath Kotur106df1e2011-10-27 07:12:13 +00002104 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302105 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2106 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002107
Sathya Perlab31c50a2009-09-17 10:30:13 -07002108 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002109 if (!status) {
2110 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302111
Kalesh APe97e3cd2014-07-17 16:20:26 +05302112 adapter->port_num = le32_to_cpu(resp->phys_port);
2113 adapter->function_mode = le32_to_cpu(resp->function_mode);
2114 adapter->function_caps = le32_to_cpu(resp->function_caps);
2115 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302116 dev_info(&adapter->pdev->dev,
2117 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2118 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002119 }
2120
Ivan Vecera29849612010-12-14 05:43:19 +00002121 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002122 return status;
2123}
sarveshwarb14074ea2009-08-05 13:05:24 -07002124
Sathya Perlab31c50a2009-09-17 10:30:13 -07002125/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002126int be_cmd_reset_function(struct be_adapter *adapter)
2127{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002128 struct be_mcc_wrb *wrb;
2129 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002130 int status;
2131
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002132 if (lancer_chip(adapter)) {
2133 status = lancer_wait_ready(adapter);
2134 if (!status) {
2135 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2136 adapter->db + SLIPORT_CONTROL_OFFSET);
2137 status = lancer_test_and_set_rdy_state(adapter);
2138 }
2139 if (status) {
2140 dev_err(&adapter->pdev->dev,
2141 "Adapter in non recoverable error\n");
2142 }
2143 return status;
2144 }
2145
Ivan Vecera29849612010-12-14 05:43:19 +00002146 if (mutex_lock_interruptible(&adapter->mbox_lock))
2147 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002148
Sathya Perlab31c50a2009-09-17 10:30:13 -07002149 wrb = wrb_from_mbox(adapter);
2150 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002151
Somnath Kotur106df1e2011-10-27 07:12:13 +00002152 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302153 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2154 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002155
Sathya Perlab31c50a2009-09-17 10:30:13 -07002156 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002157
Ivan Vecera29849612010-12-14 05:43:19 +00002158 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002159 return status;
2160}
Ajit Khaparde84517482009-09-04 03:12:16 +00002161
Suresh Reddy594ad542013-04-25 23:03:20 +00002162int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002163 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002164{
2165 struct be_mcc_wrb *wrb;
2166 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002167 int status;
2168
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302169 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2170 return 0;
2171
Kalesh APb51aa362014-05-09 13:29:19 +05302172 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002173
Kalesh APb51aa362014-05-09 13:29:19 +05302174 wrb = wrb_from_mccq(adapter);
2175 if (!wrb) {
2176 status = -EBUSY;
2177 goto err;
2178 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002179 req = embedded_payload(wrb);
2180
Somnath Kotur106df1e2011-10-27 07:12:13 +00002181 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302182 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002183
2184 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002185 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002186 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002187
Kalesh APb51aa362014-05-09 13:29:19 +05302188 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002189 req->hdr.version = 1;
2190
Sathya Perla3abcded2010-10-03 22:12:27 -07002191 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302192 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002193 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2194
Kalesh APb51aa362014-05-09 13:29:19 +05302195 status = be_mcc_notify_wait(adapter);
2196err:
2197 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002198 return status;
2199}
2200
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002201/* Uses sync mcc */
2202int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302203 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002204{
2205 struct be_mcc_wrb *wrb;
2206 struct be_cmd_req_enable_disable_beacon *req;
2207 int status;
2208
2209 spin_lock_bh(&adapter->mcc_lock);
2210
2211 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002212 if (!wrb) {
2213 status = -EBUSY;
2214 goto err;
2215 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002216 req = embedded_payload(wrb);
2217
Somnath Kotur106df1e2011-10-27 07:12:13 +00002218 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302219 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2220 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002221
2222 req->port_num = port_num;
2223 req->beacon_state = state;
2224 req->beacon_duration = bcn;
2225 req->status_duration = sts;
2226
2227 status = be_mcc_notify_wait(adapter);
2228
Sathya Perla713d03942009-11-22 22:02:45 +00002229err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002230 spin_unlock_bh(&adapter->mcc_lock);
2231 return status;
2232}
2233
2234/* Uses sync mcc */
2235int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2236{
2237 struct be_mcc_wrb *wrb;
2238 struct be_cmd_req_get_beacon_state *req;
2239 int status;
2240
2241 spin_lock_bh(&adapter->mcc_lock);
2242
2243 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002244 if (!wrb) {
2245 status = -EBUSY;
2246 goto err;
2247 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002248 req = embedded_payload(wrb);
2249
Somnath Kotur106df1e2011-10-27 07:12:13 +00002250 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302251 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2252 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002253
2254 req->port_num = port_num;
2255
2256 status = be_mcc_notify_wait(adapter);
2257 if (!status) {
2258 struct be_cmd_resp_get_beacon_state *resp =
2259 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302260
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002261 *state = resp->beacon_state;
2262 }
2263
Sathya Perla713d03942009-11-22 22:02:45 +00002264err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002265 spin_unlock_bh(&adapter->mcc_lock);
2266 return status;
2267}
2268
Mark Leonarde36edd92014-09-12 17:39:18 +05302269/* Uses sync mcc */
2270int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2271 u8 page_num, u8 *data)
2272{
2273 struct be_dma_mem cmd;
2274 struct be_mcc_wrb *wrb;
2275 struct be_cmd_req_port_type *req;
2276 int status;
2277
2278 if (page_num > TR_PAGE_A2)
2279 return -EINVAL;
2280
2281 cmd.size = sizeof(struct be_cmd_resp_port_type);
2282 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2283 if (!cmd.va) {
2284 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2285 return -ENOMEM;
2286 }
2287 memset(cmd.va, 0, cmd.size);
2288
2289 spin_lock_bh(&adapter->mcc_lock);
2290
2291 wrb = wrb_from_mccq(adapter);
2292 if (!wrb) {
2293 status = -EBUSY;
2294 goto err;
2295 }
2296 req = cmd.va;
2297
2298 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2299 OPCODE_COMMON_READ_TRANSRECV_DATA,
2300 cmd.size, wrb, &cmd);
2301
2302 req->port = cpu_to_le32(adapter->hba_port_num);
2303 req->page_num = cpu_to_le32(page_num);
2304 status = be_mcc_notify_wait(adapter);
2305 if (!status) {
2306 struct be_cmd_resp_port_type *resp = cmd.va;
2307
2308 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2309 }
2310err:
2311 spin_unlock_bh(&adapter->mcc_lock);
2312 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2313 return status;
2314}
2315
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002316int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002317 u32 data_size, u32 data_offset,
2318 const char *obj_name, u32 *data_written,
2319 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320{
2321 struct be_mcc_wrb *wrb;
2322 struct lancer_cmd_req_write_object *req;
2323 struct lancer_cmd_resp_write_object *resp;
2324 void *ctxt = NULL;
2325 int status;
2326
2327 spin_lock_bh(&adapter->mcc_lock);
2328 adapter->flash_status = 0;
2329
2330 wrb = wrb_from_mccq(adapter);
2331 if (!wrb) {
2332 status = -EBUSY;
2333 goto err_unlock;
2334 }
2335
2336 req = embedded_payload(wrb);
2337
Somnath Kotur106df1e2011-10-27 07:12:13 +00002338 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302339 OPCODE_COMMON_WRITE_OBJECT,
2340 sizeof(struct lancer_cmd_req_write_object), wrb,
2341 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002342
2343 ctxt = &req->context;
2344 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302345 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002346
2347 if (data_size == 0)
2348 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302349 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002350 else
2351 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302352 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002353
2354 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2355 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302356 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002357 req->descriptor_count = cpu_to_le32(1);
2358 req->buf_len = cpu_to_le32(data_size);
2359 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302360 sizeof(struct lancer_cmd_req_write_object))
2361 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002362 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2363 sizeof(struct lancer_cmd_req_write_object)));
2364
2365 be_mcc_notify(adapter);
2366 spin_unlock_bh(&adapter->mcc_lock);
2367
Suresh Reddy5eeff632014-01-06 13:02:24 +05302368 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002369 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302370 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002371 else
2372 status = adapter->flash_status;
2373
2374 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002375 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002376 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002377 *change_status = resp->change_status;
2378 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002379 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002380 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002381
2382 return status;
2383
2384err_unlock:
2385 spin_unlock_bh(&adapter->mcc_lock);
2386 return status;
2387}
2388
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302389int be_cmd_query_cable_type(struct be_adapter *adapter)
2390{
2391 u8 page_data[PAGE_DATA_LEN];
2392 int status;
2393
2394 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2395 page_data);
2396 if (!status) {
2397 switch (adapter->phy.interface_type) {
2398 case PHY_TYPE_QSFP:
2399 adapter->phy.cable_type =
2400 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2401 break;
2402 case PHY_TYPE_SFP_PLUS_10GB:
2403 adapter->phy.cable_type =
2404 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2405 break;
2406 default:
2407 adapter->phy.cable_type = 0;
2408 break;
2409 }
2410 }
2411 return status;
2412}
2413
Vasundhara Volam21252372015-02-06 08:18:42 -05002414int be_cmd_query_sfp_info(struct be_adapter *adapter)
2415{
2416 u8 page_data[PAGE_DATA_LEN];
2417 int status;
2418
2419 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2420 page_data);
2421 if (!status) {
2422 strlcpy(adapter->phy.vendor_name, page_data +
2423 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2424 strlcpy(adapter->phy.vendor_pn,
2425 page_data + SFP_VENDOR_PN_OFFSET,
2426 SFP_VENDOR_NAME_LEN - 1);
2427 }
2428
2429 return status;
2430}
2431
Kalesh APf0613382014-08-01 17:47:32 +05302432int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2433{
2434 struct lancer_cmd_req_delete_object *req;
2435 struct be_mcc_wrb *wrb;
2436 int status;
2437
2438 spin_lock_bh(&adapter->mcc_lock);
2439
2440 wrb = wrb_from_mccq(adapter);
2441 if (!wrb) {
2442 status = -EBUSY;
2443 goto err;
2444 }
2445
2446 req = embedded_payload(wrb);
2447
2448 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2449 OPCODE_COMMON_DELETE_OBJECT,
2450 sizeof(*req), wrb, NULL);
2451
Vasundhara Volam242eb472014-09-12 17:39:15 +05302452 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302453
2454 status = be_mcc_notify_wait(adapter);
2455err:
2456 spin_unlock_bh(&adapter->mcc_lock);
2457 return status;
2458}
2459
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002460int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302461 u32 data_size, u32 data_offset, const char *obj_name,
2462 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002463{
2464 struct be_mcc_wrb *wrb;
2465 struct lancer_cmd_req_read_object *req;
2466 struct lancer_cmd_resp_read_object *resp;
2467 int status;
2468
2469 spin_lock_bh(&adapter->mcc_lock);
2470
2471 wrb = wrb_from_mccq(adapter);
2472 if (!wrb) {
2473 status = -EBUSY;
2474 goto err_unlock;
2475 }
2476
2477 req = embedded_payload(wrb);
2478
2479 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302480 OPCODE_COMMON_READ_OBJECT,
2481 sizeof(struct lancer_cmd_req_read_object), wrb,
2482 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002483
2484 req->desired_read_len = cpu_to_le32(data_size);
2485 req->read_offset = cpu_to_le32(data_offset);
2486 strcpy(req->object_name, obj_name);
2487 req->descriptor_count = cpu_to_le32(1);
2488 req->buf_len = cpu_to_le32(data_size);
2489 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2490 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2491
2492 status = be_mcc_notify_wait(adapter);
2493
2494 resp = embedded_payload(wrb);
2495 if (!status) {
2496 *data_read = le32_to_cpu(resp->actual_read_len);
2497 *eof = le32_to_cpu(resp->eof);
2498 } else {
2499 *addn_status = resp->additional_status;
2500 }
2501
2502err_unlock:
2503 spin_unlock_bh(&adapter->mcc_lock);
2504 return status;
2505}
2506
Ajit Khaparde84517482009-09-04 03:12:16 +00002507int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002508 u32 flash_type, u32 flash_opcode, u32 img_offset,
2509 u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002510{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002511 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002512 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002513 int status;
2514
Sathya Perlab31c50a2009-09-17 10:30:13 -07002515 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002516 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002517
2518 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002519 if (!wrb) {
2520 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002521 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002522 }
2523 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002524
Somnath Kotur106df1e2011-10-27 07:12:13 +00002525 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302526 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2527 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002528
2529 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002530 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2531 req->params.offset = cpu_to_le32(img_offset);
2532
Ajit Khaparde84517482009-09-04 03:12:16 +00002533 req->params.op_code = cpu_to_le32(flash_opcode);
2534 req->params.data_buf_size = cpu_to_le32(buf_size);
2535
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002536 be_mcc_notify(adapter);
2537 spin_unlock_bh(&adapter->mcc_lock);
2538
Suresh Reddy5eeff632014-01-06 13:02:24 +05302539 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2540 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302541 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002542 else
2543 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002544
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002545 return status;
2546
2547err_unlock:
2548 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002549 return status;
2550}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002551
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002552int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002553 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002554{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002555 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002556 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002557 int status;
2558
2559 spin_lock_bh(&adapter->mcc_lock);
2560
2561 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002562 if (!wrb) {
2563 status = -EBUSY;
2564 goto err;
2565 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002566 req = embedded_payload(wrb);
2567
Somnath Kotur106df1e2011-10-27 07:12:13 +00002568 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002569 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2570 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002571
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002572 req->params.op_type = cpu_to_le32(img_optype);
2573 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2574 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2575 else
2576 req->params.offset = cpu_to_le32(crc_offset);
2577
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002578 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002579 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002580
2581 status = be_mcc_notify_wait(adapter);
2582 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002583 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002584
Sathya Perla713d03942009-11-22 22:02:45 +00002585err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002586 spin_unlock_bh(&adapter->mcc_lock);
2587 return status;
2588}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002589
Dan Carpenterc196b022010-05-26 04:47:39 +00002590int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302591 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002592{
2593 struct be_mcc_wrb *wrb;
2594 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002595 int status;
2596
2597 spin_lock_bh(&adapter->mcc_lock);
2598
2599 wrb = wrb_from_mccq(adapter);
2600 if (!wrb) {
2601 status = -EBUSY;
2602 goto err;
2603 }
2604 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002605
Somnath Kotur106df1e2011-10-27 07:12:13 +00002606 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302607 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2608 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002609 memcpy(req->magic_mac, mac, ETH_ALEN);
2610
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002611 status = be_mcc_notify_wait(adapter);
2612
2613err:
2614 spin_unlock_bh(&adapter->mcc_lock);
2615 return status;
2616}
Suresh Rff33a6e2009-12-03 16:15:52 -08002617
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002618int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2619 u8 loopback_type, u8 enable)
2620{
2621 struct be_mcc_wrb *wrb;
2622 struct be_cmd_req_set_lmode *req;
2623 int status;
2624
2625 spin_lock_bh(&adapter->mcc_lock);
2626
2627 wrb = wrb_from_mccq(adapter);
2628 if (!wrb) {
2629 status = -EBUSY;
2630 goto err;
2631 }
2632
2633 req = embedded_payload(wrb);
2634
Somnath Kotur106df1e2011-10-27 07:12:13 +00002635 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302636 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2637 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002638
2639 req->src_port = port_num;
2640 req->dest_port = port_num;
2641 req->loopback_type = loopback_type;
2642 req->loopback_state = enable;
2643
2644 status = be_mcc_notify_wait(adapter);
2645err:
2646 spin_unlock_bh(&adapter->mcc_lock);
2647 return status;
2648}
2649
Suresh Rff33a6e2009-12-03 16:15:52 -08002650int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302651 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2652 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002653{
2654 struct be_mcc_wrb *wrb;
2655 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302656 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002657 int status;
2658
2659 spin_lock_bh(&adapter->mcc_lock);
2660
2661 wrb = wrb_from_mccq(adapter);
2662 if (!wrb) {
2663 status = -EBUSY;
2664 goto err;
2665 }
2666
2667 req = embedded_payload(wrb);
2668
Somnath Kotur106df1e2011-10-27 07:12:13 +00002669 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302670 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2671 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002672
Suresh Reddy5eeff632014-01-06 13:02:24 +05302673 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002674 req->pattern = cpu_to_le64(pattern);
2675 req->src_port = cpu_to_le32(port_num);
2676 req->dest_port = cpu_to_le32(port_num);
2677 req->pkt_size = cpu_to_le32(pkt_size);
2678 req->num_pkts = cpu_to_le32(num_pkts);
2679 req->loopback_type = cpu_to_le32(loopback_type);
2680
Suresh Reddy5eeff632014-01-06 13:02:24 +05302681 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002682
Suresh Reddy5eeff632014-01-06 13:02:24 +05302683 spin_unlock_bh(&adapter->mcc_lock);
2684
2685 wait_for_completion(&adapter->et_cmd_compl);
2686 resp = embedded_payload(wrb);
2687 status = le32_to_cpu(resp->status);
2688
2689 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002690err:
2691 spin_unlock_bh(&adapter->mcc_lock);
2692 return status;
2693}
2694
2695int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302696 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002697{
2698 struct be_mcc_wrb *wrb;
2699 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002700 int status;
2701 int i, j = 0;
2702
2703 spin_lock_bh(&adapter->mcc_lock);
2704
2705 wrb = wrb_from_mccq(adapter);
2706 if (!wrb) {
2707 status = -EBUSY;
2708 goto err;
2709 }
2710 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002711 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302712 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2713 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002714
2715 req->pattern = cpu_to_le64(pattern);
2716 req->byte_count = cpu_to_le32(byte_cnt);
2717 for (i = 0; i < byte_cnt; i++) {
2718 req->snd_buff[i] = (u8)(pattern >> (j*8));
2719 j++;
2720 if (j > 7)
2721 j = 0;
2722 }
2723
2724 status = be_mcc_notify_wait(adapter);
2725
2726 if (!status) {
2727 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302728
Suresh Rff33a6e2009-12-03 16:15:52 -08002729 resp = cmd->va;
2730 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302731 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002732 status = -1;
2733 }
2734 }
2735
2736err:
2737 spin_unlock_bh(&adapter->mcc_lock);
2738 return status;
2739}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002740
Dan Carpenterc196b022010-05-26 04:47:39 +00002741int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302742 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002743{
2744 struct be_mcc_wrb *wrb;
2745 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002746 int status;
2747
2748 spin_lock_bh(&adapter->mcc_lock);
2749
2750 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002751 if (!wrb) {
2752 status = -EBUSY;
2753 goto err;
2754 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002755 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002756
Somnath Kotur106df1e2011-10-27 07:12:13 +00002757 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302758 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2759 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002760
2761 status = be_mcc_notify_wait(adapter);
2762
Ajit Khapardee45ff012011-02-04 17:18:28 +00002763err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002764 spin_unlock_bh(&adapter->mcc_lock);
2765 return status;
2766}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002767
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002768int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002769{
2770 struct be_mcc_wrb *wrb;
2771 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002772 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002773 int status;
2774
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002775 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2776 CMD_SUBSYSTEM_COMMON))
2777 return -EPERM;
2778
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002779 spin_lock_bh(&adapter->mcc_lock);
2780
2781 wrb = wrb_from_mccq(adapter);
2782 if (!wrb) {
2783 status = -EBUSY;
2784 goto err;
2785 }
Sathya Perla306f1342011-08-02 19:57:45 +00002786 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302787 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002788 if (!cmd.va) {
2789 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2790 status = -ENOMEM;
2791 goto err;
2792 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002793
Sathya Perla306f1342011-08-02 19:57:45 +00002794 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002795
Somnath Kotur106df1e2011-10-27 07:12:13 +00002796 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302797 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2798 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002799
2800 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002801 if (!status) {
2802 struct be_phy_info *resp_phy_info =
2803 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302804
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002805 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2806 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002807 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002808 adapter->phy.auto_speeds_supported =
2809 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2810 adapter->phy.fixed_speeds_supported =
2811 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2812 adapter->phy.misc_params =
2813 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302814
2815 if (BE2_chip(adapter)) {
2816 adapter->phy.fixed_speeds_supported =
2817 BE_SUPPORTED_SPEED_10GBPS |
2818 BE_SUPPORTED_SPEED_1GBPS;
2819 }
Sathya Perla306f1342011-08-02 19:57:45 +00002820 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302821 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002822err:
2823 spin_unlock_bh(&adapter->mcc_lock);
2824 return status;
2825}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002826
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00002827static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00002828{
2829 struct be_mcc_wrb *wrb;
2830 struct be_cmd_req_set_qos *req;
2831 int status;
2832
2833 spin_lock_bh(&adapter->mcc_lock);
2834
2835 wrb = wrb_from_mccq(adapter);
2836 if (!wrb) {
2837 status = -EBUSY;
2838 goto err;
2839 }
2840
2841 req = embedded_payload(wrb);
2842
Somnath Kotur106df1e2011-10-27 07:12:13 +00002843 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302844 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002845
2846 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002847 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2848 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002849
2850 status = be_mcc_notify_wait(adapter);
2851
2852err:
2853 spin_unlock_bh(&adapter->mcc_lock);
2854 return status;
2855}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002856
2857int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2858{
2859 struct be_mcc_wrb *wrb;
2860 struct be_cmd_req_cntl_attribs *req;
2861 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002862 int status;
2863 int payload_len = max(sizeof(*req), sizeof(*resp));
2864 struct mgmt_controller_attrib *attribs;
2865 struct be_dma_mem attribs_cmd;
2866
Suresh Reddyd98ef502013-04-25 00:56:55 +00002867 if (mutex_lock_interruptible(&adapter->mbox_lock))
2868 return -1;
2869
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002870 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2871 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2872 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302873 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002874 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302875 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002876 status = -ENOMEM;
2877 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002878 }
2879
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002880 wrb = wrb_from_mbox(adapter);
2881 if (!wrb) {
2882 status = -EBUSY;
2883 goto err;
2884 }
2885 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002886
Somnath Kotur106df1e2011-10-27 07:12:13 +00002887 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302888 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2889 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002890
2891 status = be_mbox_notify_wait(adapter);
2892 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002893 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002894 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2895 }
2896
2897err:
2898 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002899 if (attribs_cmd.va)
2900 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2901 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002902 return status;
2903}
Sathya Perla2e588f82011-03-11 02:49:26 +00002904
2905/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002906int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002907{
2908 struct be_mcc_wrb *wrb;
2909 struct be_cmd_req_set_func_cap *req;
2910 int status;
2911
2912 if (mutex_lock_interruptible(&adapter->mbox_lock))
2913 return -1;
2914
2915 wrb = wrb_from_mbox(adapter);
2916 if (!wrb) {
2917 status = -EBUSY;
2918 goto err;
2919 }
2920
2921 req = embedded_payload(wrb);
2922
Somnath Kotur106df1e2011-10-27 07:12:13 +00002923 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302924 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2925 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002926
2927 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2928 CAPABILITY_BE3_NATIVE_ERX_API);
2929 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2930
2931 status = be_mbox_notify_wait(adapter);
2932 if (!status) {
2933 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302934
Sathya Perla2e588f82011-03-11 02:49:26 +00002935 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2936 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002937 if (!adapter->be3_native)
2938 dev_warn(&adapter->pdev->dev,
2939 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002940 }
2941err:
2942 mutex_unlock(&adapter->mbox_lock);
2943 return status;
2944}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002945
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002946/* Get privilege(s) for a function */
2947int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2948 u32 domain)
2949{
2950 struct be_mcc_wrb *wrb;
2951 struct be_cmd_req_get_fn_privileges *req;
2952 int status;
2953
2954 spin_lock_bh(&adapter->mcc_lock);
2955
2956 wrb = wrb_from_mccq(adapter);
2957 if (!wrb) {
2958 status = -EBUSY;
2959 goto err;
2960 }
2961
2962 req = embedded_payload(wrb);
2963
2964 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2965 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2966 wrb, NULL);
2967
2968 req->hdr.domain = domain;
2969
2970 status = be_mcc_notify_wait(adapter);
2971 if (!status) {
2972 struct be_cmd_resp_get_fn_privileges *resp =
2973 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302974
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002975 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302976
2977 /* In UMC mode FW does not return right privileges.
2978 * Override with correct privilege equivalent to PF.
2979 */
2980 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2981 be_physfn(adapter))
2982 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002983 }
2984
2985err:
2986 spin_unlock_bh(&adapter->mcc_lock);
2987 return status;
2988}
2989
Sathya Perla04a06022013-07-23 15:25:00 +05302990/* Set privilege(s) for a function */
2991int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2992 u32 domain)
2993{
2994 struct be_mcc_wrb *wrb;
2995 struct be_cmd_req_set_fn_privileges *req;
2996 int status;
2997
2998 spin_lock_bh(&adapter->mcc_lock);
2999
3000 wrb = wrb_from_mccq(adapter);
3001 if (!wrb) {
3002 status = -EBUSY;
3003 goto err;
3004 }
3005
3006 req = embedded_payload(wrb);
3007 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3008 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
3009 wrb, NULL);
3010 req->hdr.domain = domain;
3011 if (lancer_chip(adapter))
3012 req->privileges_lancer = cpu_to_le32(privileges);
3013 else
3014 req->privileges = cpu_to_le32(privileges);
3015
3016 status = be_mcc_notify_wait(adapter);
3017err:
3018 spin_unlock_bh(&adapter->mcc_lock);
3019 return status;
3020}
3021
Sathya Perla5a712c12013-07-23 15:24:59 +05303022/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
3023 * pmac_id_valid: false => pmac_id or MAC address is requested.
3024 * If pmac_id is returned, pmac_id_valid is returned as true
3025 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003026int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303027 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
3028 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003029{
3030 struct be_mcc_wrb *wrb;
3031 struct be_cmd_req_get_mac_list *req;
3032 int status;
3033 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003034 struct be_dma_mem get_mac_list_cmd;
3035 int i;
3036
3037 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
3038 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
3039 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303040 get_mac_list_cmd.size,
3041 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003042
3043 if (!get_mac_list_cmd.va) {
3044 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303045 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003046 return -ENOMEM;
3047 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003048
3049 spin_lock_bh(&adapter->mcc_lock);
3050
3051 wrb = wrb_from_mccq(adapter);
3052 if (!wrb) {
3053 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003054 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003055 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003056
3057 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003058
3059 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00003060 OPCODE_COMMON_GET_MAC_LIST,
3061 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003062 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003063 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303064 if (*pmac_id_valid) {
3065 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303066 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303067 req->perm_override = 0;
3068 } else {
3069 req->perm_override = 1;
3070 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003071
3072 status = be_mcc_notify_wait(adapter);
3073 if (!status) {
3074 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003075 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303076
3077 if (*pmac_id_valid) {
3078 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3079 ETH_ALEN);
3080 goto out;
3081 }
3082
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003083 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3084 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003085 * or one or more true or pseudo permanant mac addresses.
3086 * If an active mac_id is present, return first active mac_id
3087 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003088 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003089 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003090 struct get_list_macaddr *mac_entry;
3091 u16 mac_addr_size;
3092 u32 mac_id;
3093
3094 mac_entry = &resp->macaddr_list[i];
3095 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3096 /* mac_id is a 32 bit value and mac_addr size
3097 * is 6 bytes
3098 */
3099 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303100 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003101 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3102 *pmac_id = le32_to_cpu(mac_id);
3103 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003104 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003105 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003106 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303107 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003108 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303109 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003110 }
3111
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003112out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003113 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003114 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303115 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003116 return status;
3117}
3118
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303119int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3120 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303121{
Suresh Reddyb188f092014-01-15 13:23:39 +05303122 if (!active)
3123 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3124 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303125 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303126 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303127 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303128 else
3129 /* Fetch the MAC address using pmac_id */
3130 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303131 &curr_pmac_id,
3132 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303133}
3134
Sathya Perla95046b92013-07-23 15:25:02 +05303135int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3136{
3137 int status;
3138 bool pmac_valid = false;
3139
3140 memset(mac, 0, ETH_ALEN);
3141
Sathya Perla3175d8c2013-07-23 15:25:03 +05303142 if (BEx_chip(adapter)) {
3143 if (be_physfn(adapter))
3144 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3145 0);
3146 else
3147 status = be_cmd_mac_addr_query(adapter, mac, false,
3148 adapter->if_handle, 0);
3149 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303150 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303151 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303152 }
3153
Sathya Perla95046b92013-07-23 15:25:02 +05303154 return status;
3155}
3156
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003157/* Uses synchronous MCCQ */
3158int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3159 u8 mac_count, u32 domain)
3160{
3161 struct be_mcc_wrb *wrb;
3162 struct be_cmd_req_set_mac_list *req;
3163 int status;
3164 struct be_dma_mem cmd;
3165
3166 memset(&cmd, 0, sizeof(struct be_dma_mem));
3167 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3168 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303169 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003170 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003171 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003172
3173 spin_lock_bh(&adapter->mcc_lock);
3174
3175 wrb = wrb_from_mccq(adapter);
3176 if (!wrb) {
3177 status = -EBUSY;
3178 goto err;
3179 }
3180
3181 req = cmd.va;
3182 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303183 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3184 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003185
3186 req->hdr.domain = domain;
3187 req->mac_count = mac_count;
3188 if (mac_count)
3189 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3190
3191 status = be_mcc_notify_wait(adapter);
3192
3193err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303194 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003195 spin_unlock_bh(&adapter->mcc_lock);
3196 return status;
3197}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003198
Sathya Perla3175d8c2013-07-23 15:25:03 +05303199/* Wrapper to delete any active MACs and provision the new mac.
3200 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3201 * current list are active.
3202 */
3203int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3204{
3205 bool active_mac = false;
3206 u8 old_mac[ETH_ALEN];
3207 u32 pmac_id;
3208 int status;
3209
3210 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303211 &pmac_id, if_id, dom);
3212
Sathya Perla3175d8c2013-07-23 15:25:03 +05303213 if (!status && active_mac)
3214 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3215
3216 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3217}
3218
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003219int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003220 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003221{
3222 struct be_mcc_wrb *wrb;
3223 struct be_cmd_req_set_hsw_config *req;
3224 void *ctxt;
3225 int status;
3226
3227 spin_lock_bh(&adapter->mcc_lock);
3228
3229 wrb = wrb_from_mccq(adapter);
3230 if (!wrb) {
3231 status = -EBUSY;
3232 goto err;
3233 }
3234
3235 req = embedded_payload(wrb);
3236 ctxt = &req->context;
3237
3238 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303239 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3240 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003241
3242 req->hdr.domain = domain;
3243 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3244 if (pvid) {
3245 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3246 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3247 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003248 if (!BEx_chip(adapter) && hsw_mode) {
3249 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3250 ctxt, adapter->hba_port_num);
3251 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3252 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3253 ctxt, hsw_mode);
3254 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003255
3256 be_dws_cpu_to_le(req->context, sizeof(req->context));
3257 status = be_mcc_notify_wait(adapter);
3258
3259err:
3260 spin_unlock_bh(&adapter->mcc_lock);
3261 return status;
3262}
3263
3264/* Get Hyper switch config */
3265int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003266 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003267{
3268 struct be_mcc_wrb *wrb;
3269 struct be_cmd_req_get_hsw_config *req;
3270 void *ctxt;
3271 int status;
3272 u16 vid;
3273
3274 spin_lock_bh(&adapter->mcc_lock);
3275
3276 wrb = wrb_from_mccq(adapter);
3277 if (!wrb) {
3278 status = -EBUSY;
3279 goto err;
3280 }
3281
3282 req = embedded_payload(wrb);
3283 ctxt = &req->context;
3284
3285 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303286 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3287 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003288
3289 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003290 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3291 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003292 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003293
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303294 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003295 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3296 ctxt, adapter->hba_port_num);
3297 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3298 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003299 be_dws_cpu_to_le(req->context, sizeof(req->context));
3300
3301 status = be_mcc_notify_wait(adapter);
3302 if (!status) {
3303 struct be_cmd_resp_get_hsw_config *resp =
3304 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303305
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303306 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003307 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303308 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003309 if (pvid)
3310 *pvid = le16_to_cpu(vid);
3311 if (mode)
3312 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3313 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003314 }
3315
3316err:
3317 spin_unlock_bh(&adapter->mcc_lock);
3318 return status;
3319}
3320
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003321static bool be_is_wol_excluded(struct be_adapter *adapter)
3322{
3323 struct pci_dev *pdev = adapter->pdev;
3324
3325 if (!be_physfn(adapter))
3326 return true;
3327
3328 switch (pdev->subsystem_device) {
3329 case OC_SUBSYS_DEVICE_ID1:
3330 case OC_SUBSYS_DEVICE_ID2:
3331 case OC_SUBSYS_DEVICE_ID3:
3332 case OC_SUBSYS_DEVICE_ID4:
3333 return true;
3334 default:
3335 return false;
3336 }
3337}
3338
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003339int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3340{
3341 struct be_mcc_wrb *wrb;
3342 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303343 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003344 struct be_dma_mem cmd;
3345
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003346 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3347 CMD_SUBSYSTEM_ETH))
3348 return -EPERM;
3349
Suresh Reddy76a9e082014-01-15 13:23:40 +05303350 if (be_is_wol_excluded(adapter))
3351 return status;
3352
Suresh Reddyd98ef502013-04-25 00:56:55 +00003353 if (mutex_lock_interruptible(&adapter->mbox_lock))
3354 return -1;
3355
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003356 memset(&cmd, 0, sizeof(struct be_dma_mem));
3357 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303358 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003359 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303360 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003361 status = -ENOMEM;
3362 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003363 }
3364
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003365 wrb = wrb_from_mbox(adapter);
3366 if (!wrb) {
3367 status = -EBUSY;
3368 goto err;
3369 }
3370
3371 req = cmd.va;
3372
3373 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3374 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303375 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003376
3377 req->hdr.version = 1;
3378 req->query_options = BE_GET_WOL_CAP;
3379
3380 status = be_mbox_notify_wait(adapter);
3381 if (!status) {
3382 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303383
Kalesh AP504fbf12014-09-19 15:47:00 +05303384 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003385
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003386 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303387 if (adapter->wol_cap & BE_WOL_CAP)
3388 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003389 }
3390err:
3391 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003392 if (cmd.va)
3393 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003394 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003395
3396}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303397
3398int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3399{
3400 struct be_dma_mem extfat_cmd;
3401 struct be_fat_conf_params *cfgs;
3402 int status;
3403 int i, j;
3404
3405 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3406 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3407 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3408 &extfat_cmd.dma);
3409 if (!extfat_cmd.va)
3410 return -ENOMEM;
3411
3412 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3413 if (status)
3414 goto err;
3415
3416 cfgs = (struct be_fat_conf_params *)
3417 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3418 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3419 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303420
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303421 for (j = 0; j < num_modes; j++) {
3422 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3423 cfgs->module[i].trace_lvl[j].dbg_lvl =
3424 cpu_to_le32(level);
3425 }
3426 }
3427
3428 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3429err:
3430 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3431 extfat_cmd.dma);
3432 return status;
3433}
3434
3435int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3436{
3437 struct be_dma_mem extfat_cmd;
3438 struct be_fat_conf_params *cfgs;
3439 int status, j;
3440 int level = 0;
3441
3442 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3443 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3444 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3445 &extfat_cmd.dma);
3446
3447 if (!extfat_cmd.va) {
3448 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3449 __func__);
3450 goto err;
3451 }
3452
3453 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3454 if (!status) {
3455 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3456 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303457
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303458 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3459 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3460 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3461 }
3462 }
3463 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3464 extfat_cmd.dma);
3465err:
3466 return level;
3467}
3468
Somnath Kotur941a77d2012-05-17 22:59:03 +00003469int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3470 struct be_dma_mem *cmd)
3471{
3472 struct be_mcc_wrb *wrb;
3473 struct be_cmd_req_get_ext_fat_caps *req;
3474 int status;
3475
3476 if (mutex_lock_interruptible(&adapter->mbox_lock))
3477 return -1;
3478
3479 wrb = wrb_from_mbox(adapter);
3480 if (!wrb) {
3481 status = -EBUSY;
3482 goto err;
3483 }
3484
3485 req = cmd->va;
3486 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3487 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3488 cmd->size, wrb, cmd);
3489 req->parameter_type = cpu_to_le32(1);
3490
3491 status = be_mbox_notify_wait(adapter);
3492err:
3493 mutex_unlock(&adapter->mbox_lock);
3494 return status;
3495}
3496
3497int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3498 struct be_dma_mem *cmd,
3499 struct be_fat_conf_params *configs)
3500{
3501 struct be_mcc_wrb *wrb;
3502 struct be_cmd_req_set_ext_fat_caps *req;
3503 int status;
3504
3505 spin_lock_bh(&adapter->mcc_lock);
3506
3507 wrb = wrb_from_mccq(adapter);
3508 if (!wrb) {
3509 status = -EBUSY;
3510 goto err;
3511 }
3512
3513 req = cmd->va;
3514 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3515 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3516 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3517 cmd->size, wrb, cmd);
3518
3519 status = be_mcc_notify_wait(adapter);
3520err:
3521 spin_unlock_bh(&adapter->mcc_lock);
3522 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003523}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003524
Vasundhara Volam21252372015-02-06 08:18:42 -05003525int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003526{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003527 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05003528 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003529 int status;
3530
Vasundhara Volam21252372015-02-06 08:18:42 -05003531 if (mutex_lock_interruptible(&adapter->mbox_lock))
3532 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003533
Vasundhara Volam21252372015-02-06 08:18:42 -05003534 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003535 req = embedded_payload(wrb);
3536
3537 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3538 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3539 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05003540 if (!BEx_chip(adapter))
3541 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003542
Vasundhara Volam21252372015-02-06 08:18:42 -05003543 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003544 if (!status) {
3545 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303546
Vasundhara Volam21252372015-02-06 08:18:42 -05003547 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003548 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05003549 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003550 }
Vasundhara Volam21252372015-02-06 08:18:42 -05003551
3552 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003553 return status;
3554}
3555
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303556/* Descriptor type */
3557enum {
3558 FUNC_DESC = 1,
3559 VFT_DESC = 2
3560};
3561
3562static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3563 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003564{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303565 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303566 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003567 int i;
3568
3569 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303570 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303571 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3572 nic = (struct be_nic_res_desc *)hdr;
3573 if (desc_type == FUNC_DESC ||
3574 (desc_type == VFT_DESC &&
3575 nic->flags & (1 << VFT_SHIFT)))
3576 return nic;
3577 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003578
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303579 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3580 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003581 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303582 return NULL;
3583}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003584
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303585static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3586{
3587 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3588}
3589
3590static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3591{
3592 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3593}
3594
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303595static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3596 u32 desc_count)
3597{
3598 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3599 struct be_pcie_res_desc *pcie;
3600 int i;
3601
3602 for (i = 0; i < desc_count; i++) {
3603 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3604 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3605 pcie = (struct be_pcie_res_desc *)hdr;
3606 if (pcie->pf_num == devfn)
3607 return pcie;
3608 }
3609
3610 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3611 hdr = (void *)hdr + hdr->desc_len;
3612 }
Wei Yang950e2952013-05-22 15:58:22 +00003613 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003614}
3615
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303616static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3617{
3618 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3619 int i;
3620
3621 for (i = 0; i < desc_count; i++) {
3622 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3623 return (struct be_port_res_desc *)hdr;
3624
3625 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3626 hdr = (void *)hdr + hdr->desc_len;
3627 }
3628 return NULL;
3629}
3630
Sathya Perla92bf14a2013-08-27 16:57:32 +05303631static void be_copy_nic_desc(struct be_resources *res,
3632 struct be_nic_res_desc *desc)
3633{
3634 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3635 res->max_vlans = le16_to_cpu(desc->vlan_count);
3636 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3637 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3638 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3639 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3640 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3641 /* Clear flags that driver is not interested in */
3642 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3643 BE_IF_CAP_FLAGS_WANT;
3644 /* Need 1 RXQ as the default RXQ */
3645 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3646 res->max_rss_qs -= 1;
3647}
3648
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003649/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303650int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003651{
3652 struct be_mcc_wrb *wrb;
3653 struct be_cmd_req_get_func_config *req;
3654 int status;
3655 struct be_dma_mem cmd;
3656
Suresh Reddyd98ef502013-04-25 00:56:55 +00003657 if (mutex_lock_interruptible(&adapter->mbox_lock))
3658 return -1;
3659
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003660 memset(&cmd, 0, sizeof(struct be_dma_mem));
3661 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303662 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003663 if (!cmd.va) {
3664 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003665 status = -ENOMEM;
3666 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003667 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003668
3669 wrb = wrb_from_mbox(adapter);
3670 if (!wrb) {
3671 status = -EBUSY;
3672 goto err;
3673 }
3674
3675 req = cmd.va;
3676
3677 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3678 OPCODE_COMMON_GET_FUNC_CONFIG,
3679 cmd.size, wrb, &cmd);
3680
Kalesh AP28710c52013-04-28 22:21:13 +00003681 if (skyhawk_chip(adapter))
3682 req->hdr.version = 1;
3683
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003684 status = be_mbox_notify_wait(adapter);
3685 if (!status) {
3686 struct be_cmd_resp_get_func_config *resp = cmd.va;
3687 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303688 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003689
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303690 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003691 if (!desc) {
3692 status = -EINVAL;
3693 goto err;
3694 }
3695
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003696 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303697 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003698 }
3699err:
3700 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003701 if (cmd.va)
3702 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003703 return status;
3704}
3705
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303706/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303707int be_cmd_get_profile_config(struct be_adapter *adapter,
3708 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003709{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303710 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303711 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303712 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303713 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303714 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303715 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303716 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003717 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303718 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003719 int status;
3720
3721 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303722 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3723 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3724 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003725 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003726
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303727 req = cmd.va;
3728 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3729 OPCODE_COMMON_GET_PROFILE_CONFIG,
3730 cmd.size, &wrb, &cmd);
3731
3732 req->hdr.domain = domain;
3733 if (!lancer_chip(adapter))
3734 req->hdr.version = 1;
3735 req->type = ACTIVE_PROFILE_TYPE;
3736
3737 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303738 if (status)
3739 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003740
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303741 resp = cmd.va;
3742 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003743
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303744 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3745 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303746 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303747 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303748
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303749 port = be_get_port_desc(resp->func_param, desc_count);
3750 if (port)
3751 adapter->mc_type = port->mc_type;
3752
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303753 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303754 if (nic)
3755 be_copy_nic_desc(res, nic);
3756
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303757 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3758 if (vf_res)
3759 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003760err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003761 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303762 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003763 return status;
3764}
3765
Vasundhara Volambec84e62014-06-30 13:01:32 +05303766/* Will use MBOX only if MCCQ has not been created */
3767static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3768 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003769{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003770 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303771 struct be_mcc_wrb wrb = {0};
3772 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003773 int status;
3774
Vasundhara Volambec84e62014-06-30 13:01:32 +05303775 memset(&cmd, 0, sizeof(struct be_dma_mem));
3776 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3777 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3778 if (!cmd.va)
3779 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003780
Vasundhara Volambec84e62014-06-30 13:01:32 +05303781 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303783 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3784 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303785 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003786 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303787 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303788 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003789
Vasundhara Volambec84e62014-06-30 13:01:32 +05303790 status = be_cmd_notify_wait(adapter, &wrb);
3791
3792 if (cmd.va)
3793 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003794 return status;
3795}
3796
Sathya Perlaa4018012014-03-27 10:46:18 +05303797/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303798static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303799{
3800 memset(nic, 0, sizeof(*nic));
3801 nic->unicast_mac_count = 0xFFFF;
3802 nic->mcc_count = 0xFFFF;
3803 nic->vlan_count = 0xFFFF;
3804 nic->mcast_mac_count = 0xFFFF;
3805 nic->txq_count = 0xFFFF;
3806 nic->rq_count = 0xFFFF;
3807 nic->rssq_count = 0xFFFF;
3808 nic->lro_count = 0xFFFF;
3809 nic->cq_count = 0xFFFF;
3810 nic->toe_conn_count = 0xFFFF;
3811 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303812 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303813 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303814 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303815 nic->acpi_params = 0xFF;
3816 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303817 nic->tunnel_iface_count = 0xFFFF;
3818 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303819 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303820 nic->bw_max = 0xFFFFFFFF;
3821}
3822
Vasundhara Volambec84e62014-06-30 13:01:32 +05303823/* Mark all fields invalid */
3824static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3825{
3826 memset(pcie, 0, sizeof(*pcie));
3827 pcie->sriov_state = 0xFF;
3828 pcie->pf_state = 0xFF;
3829 pcie->pf_type = 0xFF;
3830 pcie->num_vfs = 0xFFFF;
3831}
3832
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303833int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3834 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303835{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303836 struct be_nic_res_desc nic_desc;
3837 u32 bw_percent;
3838 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303839
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303840 if (BE3_chip(adapter))
3841 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3842
3843 be_reset_nic_desc(&nic_desc);
3844 nic_desc.pf_num = adapter->pf_number;
3845 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05003846 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303847 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303848 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3849 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3850 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3851 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303852 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303853 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303854 version = 1;
3855 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3856 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3857 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3858 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3859 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303860 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303861
3862 return be_cmd_set_profile_config(adapter, &nic_desc,
3863 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303864 1, version, domain);
3865}
3866
3867int be_cmd_set_sriov_config(struct be_adapter *adapter,
3868 struct be_resources res, u16 num_vfs)
3869{
3870 struct {
3871 struct be_pcie_res_desc pcie;
3872 struct be_nic_res_desc nic_vft;
3873 } __packed desc;
3874 u16 vf_q_count;
3875
3876 if (BEx_chip(adapter) || lancer_chip(adapter))
3877 return 0;
3878
3879 /* PF PCIE descriptor */
3880 be_reset_pcie_desc(&desc.pcie);
3881 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3882 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3883 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3884 desc.pcie.pf_num = adapter->pdev->devfn;
3885 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3886 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3887
3888 /* VF NIC Template descriptor */
3889 be_reset_nic_desc(&desc.nic_vft);
3890 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3891 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3892 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3893 (1 << NOSV_SHIFT);
3894 desc.nic_vft.pf_num = adapter->pdev->devfn;
3895 desc.nic_vft.vf_num = 0;
3896
3897 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3898 /* If number of VFs requested is 8 less than max supported,
3899 * assign 8 queue pairs to the PF and divide the remaining
3900 * resources evenly among the VFs
3901 */
3902 if (num_vfs < (be_max_vfs(adapter) - 8))
3903 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3904 else
3905 vf_q_count = res.max_rss_qs / num_vfs;
3906
3907 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3908 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3909 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3910 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3911 } else {
3912 desc.nic_vft.txq_count = cpu_to_le16(1);
3913 desc.nic_vft.rq_count = cpu_to_le16(1);
3914 desc.nic_vft.rssq_count = cpu_to_le16(0);
3915 /* One CQ for each TX, RX and MCCQ */
3916 desc.nic_vft.cq_count = cpu_to_le16(3);
3917 }
3918
3919 return be_cmd_set_profile_config(adapter, &desc,
3920 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303921}
3922
3923int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3924{
3925 struct be_mcc_wrb *wrb;
3926 struct be_cmd_req_manage_iface_filters *req;
3927 int status;
3928
3929 if (iface == 0xFFFFFFFF)
3930 return -1;
3931
3932 spin_lock_bh(&adapter->mcc_lock);
3933
3934 wrb = wrb_from_mccq(adapter);
3935 if (!wrb) {
3936 status = -EBUSY;
3937 goto err;
3938 }
3939 req = embedded_payload(wrb);
3940
3941 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3942 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3943 wrb, NULL);
3944 req->op = op;
3945 req->target_iface_id = cpu_to_le32(iface);
3946
3947 status = be_mcc_notify_wait(adapter);
3948err:
3949 spin_unlock_bh(&adapter->mcc_lock);
3950 return status;
3951}
3952
3953int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3954{
3955 struct be_port_res_desc port_desc;
3956
3957 memset(&port_desc, 0, sizeof(port_desc));
3958 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3959 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3960 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3961 port_desc.link_num = adapter->hba_port_num;
3962 if (port) {
3963 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3964 (1 << RCVID_SHIFT);
3965 port_desc.nv_port = swab16(port);
3966 } else {
3967 port_desc.nv_flags = NV_TYPE_DISABLED;
3968 port_desc.nv_port = 0;
3969 }
3970
3971 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303972 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303973}
3974
Sathya Perla4c876612013-02-03 20:30:11 +00003975int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3976 int vf_num)
3977{
3978 struct be_mcc_wrb *wrb;
3979 struct be_cmd_req_get_iface_list *req;
3980 struct be_cmd_resp_get_iface_list *resp;
3981 int status;
3982
3983 spin_lock_bh(&adapter->mcc_lock);
3984
3985 wrb = wrb_from_mccq(adapter);
3986 if (!wrb) {
3987 status = -EBUSY;
3988 goto err;
3989 }
3990 req = embedded_payload(wrb);
3991
3992 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3993 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3994 wrb, NULL);
3995 req->hdr.domain = vf_num + 1;
3996
3997 status = be_mcc_notify_wait(adapter);
3998 if (!status) {
3999 resp = (struct be_cmd_resp_get_iface_list *)req;
4000 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
4001 }
4002
4003err:
4004 spin_unlock_bh(&adapter->mcc_lock);
4005 return status;
4006}
4007
Somnath Kotur5c510812013-05-30 02:52:23 +00004008static int lancer_wait_idle(struct be_adapter *adapter)
4009{
4010#define SLIPORT_IDLE_TIMEOUT 30
4011 u32 reg_val;
4012 int status = 0, i;
4013
4014 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
4015 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
4016 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
4017 break;
4018
4019 ssleep(1);
4020 }
4021
4022 if (i == SLIPORT_IDLE_TIMEOUT)
4023 status = -1;
4024
4025 return status;
4026}
4027
4028int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
4029{
4030 int status = 0;
4031
4032 status = lancer_wait_idle(adapter);
4033 if (status)
4034 return status;
4035
4036 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
4037
4038 return status;
4039}
4040
4041/* Routine to check whether dump image is present or not */
4042bool dump_present(struct be_adapter *adapter)
4043{
4044 u32 sliport_status = 0;
4045
4046 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
4047 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
4048}
4049
4050int lancer_initiate_dump(struct be_adapter *adapter)
4051{
Kalesh APf0613382014-08-01 17:47:32 +05304052 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00004053 int status;
4054
Kalesh APf0613382014-08-01 17:47:32 +05304055 if (dump_present(adapter)) {
4056 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4057 return -EEXIST;
4058 }
4059
Somnath Kotur5c510812013-05-30 02:52:23 +00004060 /* give firmware reset and diagnostic dump */
4061 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4062 PHYSDEV_CONTROL_DD_MASK);
4063 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304064 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004065 return status;
4066 }
4067
4068 status = lancer_wait_idle(adapter);
4069 if (status)
4070 return status;
4071
4072 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304073 dev_err(dev, "FW dump not generated\n");
4074 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004075 }
4076
4077 return 0;
4078}
4079
Kalesh APf0613382014-08-01 17:47:32 +05304080int lancer_delete_dump(struct be_adapter *adapter)
4081{
4082 int status;
4083
4084 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4085 return be_cmd_status(status);
4086}
4087
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004088/* Uses sync mcc */
4089int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4090{
4091 struct be_mcc_wrb *wrb;
4092 struct be_cmd_enable_disable_vf *req;
4093 int status;
4094
Vasundhara Volam05998632013-10-01 15:59:59 +05304095 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004096 return 0;
4097
4098 spin_lock_bh(&adapter->mcc_lock);
4099
4100 wrb = wrb_from_mccq(adapter);
4101 if (!wrb) {
4102 status = -EBUSY;
4103 goto err;
4104 }
4105
4106 req = embedded_payload(wrb);
4107
4108 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4109 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4110 wrb, NULL);
4111
4112 req->hdr.domain = domain;
4113 req->enable = 1;
4114 status = be_mcc_notify_wait(adapter);
4115err:
4116 spin_unlock_bh(&adapter->mcc_lock);
4117 return status;
4118}
4119
Somnath Kotur68c45a22013-03-14 02:42:07 +00004120int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4121{
4122 struct be_mcc_wrb *wrb;
4123 struct be_cmd_req_intr_set *req;
4124 int status;
4125
4126 if (mutex_lock_interruptible(&adapter->mbox_lock))
4127 return -1;
4128
4129 wrb = wrb_from_mbox(adapter);
4130
4131 req = embedded_payload(wrb);
4132
4133 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4134 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4135 wrb, NULL);
4136
4137 req->intr_enabled = intr_enable;
4138
4139 status = be_mbox_notify_wait(adapter);
4140
4141 mutex_unlock(&adapter->mbox_lock);
4142 return status;
4143}
4144
Vasundhara Volam542963b2014-01-15 13:23:33 +05304145/* Uses MBOX */
4146int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4147{
4148 struct be_cmd_req_get_active_profile *req;
4149 struct be_mcc_wrb *wrb;
4150 int status;
4151
4152 if (mutex_lock_interruptible(&adapter->mbox_lock))
4153 return -1;
4154
4155 wrb = wrb_from_mbox(adapter);
4156 if (!wrb) {
4157 status = -EBUSY;
4158 goto err;
4159 }
4160
4161 req = embedded_payload(wrb);
4162
4163 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4164 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4165 wrb, NULL);
4166
4167 status = be_mbox_notify_wait(adapter);
4168 if (!status) {
4169 struct be_cmd_resp_get_active_profile *resp =
4170 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304171
Vasundhara Volam542963b2014-01-15 13:23:33 +05304172 *profile_id = le16_to_cpu(resp->active_profile_id);
4173 }
4174
4175err:
4176 mutex_unlock(&adapter->mbox_lock);
4177 return status;
4178}
4179
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304180int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4181 int link_state, u8 domain)
4182{
4183 struct be_mcc_wrb *wrb;
4184 struct be_cmd_req_set_ll_link *req;
4185 int status;
4186
4187 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004188 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304189
4190 spin_lock_bh(&adapter->mcc_lock);
4191
4192 wrb = wrb_from_mccq(adapter);
4193 if (!wrb) {
4194 status = -EBUSY;
4195 goto err;
4196 }
4197
4198 req = embedded_payload(wrb);
4199
4200 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4201 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4202 sizeof(*req), wrb, NULL);
4203
4204 req->hdr.version = 1;
4205 req->hdr.domain = domain;
4206
4207 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4208 req->link_config |= 1;
4209
4210 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4211 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4212
4213 status = be_mcc_notify_wait(adapter);
4214err:
4215 spin_unlock_bh(&adapter->mcc_lock);
4216 return status;
4217}
4218
Parav Pandit6a4ab662012-03-26 14:27:12 +00004219int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304220 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004221{
4222 struct be_adapter *adapter = netdev_priv(netdev_handle);
4223 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304224 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004225 struct be_cmd_req_hdr *req;
4226 struct be_cmd_resp_hdr *resp;
4227 int status;
4228
4229 spin_lock_bh(&adapter->mcc_lock);
4230
4231 wrb = wrb_from_mccq(adapter);
4232 if (!wrb) {
4233 status = -EBUSY;
4234 goto err;
4235 }
4236 req = embedded_payload(wrb);
4237 resp = embedded_payload(wrb);
4238
4239 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4240 hdr->opcode, wrb_payload_size, wrb, NULL);
4241 memcpy(req, wrb_payload, wrb_payload_size);
4242 be_dws_cpu_to_le(req, wrb_payload_size);
4243
4244 status = be_mcc_notify_wait(adapter);
4245 if (cmd_status)
4246 *cmd_status = (status & 0xffff);
4247 if (ext_status)
4248 *ext_status = 0;
4249 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4250 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4251err:
4252 spin_unlock_bh(&adapter->mcc_lock);
4253 return status;
4254}
4255EXPORT_SYMBOL(be_roce_mcc_cmd);