Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011-2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ben Widawsky <ben@bwidawsk.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * This file implements HW context support. On gen5+ a HW context consists of an |
| 30 | * opaque GPU object which is referenced at times of context saves and restores. |
| 31 | * With RC6 enabled, the context is also referenced as the GPU enters and exists |
| 32 | * from RC6 (GPU has it's own internal power context, except on gen5). Though |
| 33 | * something like a context does exist for the media ring, the code only |
| 34 | * supports contexts for the render ring. |
| 35 | * |
| 36 | * In software, there is a distinction between contexts created by the user, |
| 37 | * and the default HW context. The default HW context is used by GPU clients |
| 38 | * that do not request setup of their own hardware context. The default |
| 39 | * context's state is never restored to help prevent programming errors. This |
| 40 | * would happen if a client ran and piggy-backed off another clients GPU state. |
| 41 | * The default context only exists to give the GPU some offset to load as the |
| 42 | * current to invoke a save of the context we actually care about. In fact, the |
| 43 | * code could likely be constructed, albeit in a more complicated fashion, to |
| 44 | * never use the default context, though that limits the driver's ability to |
| 45 | * swap out, and/or destroy other contexts. |
| 46 | * |
| 47 | * All other contexts are created as a request by the GPU client. These contexts |
| 48 | * store GPU state, and thus allow GPU clients to not re-emit state (and |
| 49 | * potentially query certain state) at any time. The kernel driver makes |
| 50 | * certain that the appropriate commands are inserted. |
| 51 | * |
| 52 | * The context life cycle is semi-complicated in that context BOs may live |
| 53 | * longer than the context itself because of the way the hardware, and object |
| 54 | * tracking works. Below is a very crude representation of the state machine |
| 55 | * describing the context life. |
| 56 | * refcount pincount active |
| 57 | * S0: initial state 0 0 0 |
| 58 | * S1: context created 1 0 0 |
| 59 | * S2: context is currently running 2 1 X |
| 60 | * S3: GPU referenced, but not current 2 0 1 |
| 61 | * S4: context is current, but destroyed 1 1 0 |
| 62 | * S5: like S3, but destroyed 1 0 1 |
| 63 | * |
| 64 | * The most common (but not all) transitions: |
| 65 | * S0->S1: client creates a context |
| 66 | * S1->S2: client submits execbuf with context |
| 67 | * S2->S3: other clients submits execbuf with context |
| 68 | * S3->S1: context object was retired |
| 69 | * S3->S2: clients submits another execbuf |
| 70 | * S2->S4: context destroy called with current context |
| 71 | * S3->S5->S0: destroy path |
| 72 | * S4->S5->S0: destroy path on current context |
| 73 | * |
| 74 | * There are two confusing terms used above: |
| 75 | * The "current context" means the context which is currently running on the |
Damien Lespiau | 508842a | 2013-08-30 14:40:26 +0100 | [diff] [blame] | 76 | * GPU. The GPU has loaded its state already and has stored away the gtt |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 77 | * offset of the BO. The GPU is not actively referencing the data at this |
| 78 | * offset, but it will on the next context switch. The only way to avoid this |
| 79 | * is to do a GPU reset. |
| 80 | * |
| 81 | * An "active context' is one which was previously the "current context" and is |
| 82 | * on the active list waiting for the next context switch to occur. Until this |
| 83 | * happens, the object must remain at the same gtt offset. It is therefore |
| 84 | * possible to destroy a context, but it is still active. |
| 85 | * |
| 86 | */ |
| 87 | |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 88 | #include <linux/log2.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 89 | #include <drm/drmP.h> |
| 90 | #include <drm/i915_drm.h> |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 91 | #include "i915_drv.h" |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 92 | #include "i915_trace.h" |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 93 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 94 | #define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1 |
| 95 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 96 | static void lut_close(struct i915_gem_context *ctx) |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 97 | { |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 98 | struct i915_lut_handle *lut, *ln; |
| 99 | struct radix_tree_iter iter; |
| 100 | void __rcu **slot; |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 101 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 102 | list_for_each_entry_safe(lut, ln, &ctx->handles_list, ctx_link) { |
| 103 | list_del(&lut->obj_link); |
| 104 | kmem_cache_free(ctx->i915->luts, lut); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 105 | } |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 106 | |
Chris Wilson | 547da76 | 2017-10-26 14:00:32 +0100 | [diff] [blame] | 107 | rcu_read_lock(); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 108 | radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) { |
| 109 | struct i915_vma *vma = rcu_dereference_raw(*slot); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 110 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 111 | radix_tree_iter_delete(&ctx->handles_vma, &iter, slot); |
Chris Wilson | 94dec87 | 2017-11-09 08:55:40 +0000 | [diff] [blame] | 112 | __i915_gem_object_release_unless_active(vma->obj); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 113 | } |
Chris Wilson | 547da76 | 2017-10-26 14:00:32 +0100 | [diff] [blame] | 114 | rcu_read_unlock(); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 115 | } |
| 116 | |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 117 | static void i915_gem_context_free(struct i915_gem_context *ctx) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 118 | { |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 119 | int i; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 120 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 121 | lockdep_assert_held(&ctx->i915->drm.struct_mutex); |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 122 | GEM_BUG_ON(!i915_gem_context_is_closed(ctx)); |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 123 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 124 | i915_ppgtt_put(ctx->ppgtt); |
| 125 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 126 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
| 127 | struct intel_context *ce = &ctx->engine[i]; |
| 128 | |
| 129 | if (!ce->state) |
| 130 | continue; |
| 131 | |
| 132 | WARN_ON(ce->pin_count); |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 133 | if (ce->ring) |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 134 | intel_ring_free(ce->ring); |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 135 | |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 136 | __i915_gem_object_release_unless_active(ce->state->obj); |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 137 | } |
| 138 | |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 139 | kfree(ctx->name); |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 140 | put_pid(ctx->pid); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 141 | |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 142 | list_del(&ctx->link); |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 143 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 144 | ida_simple_remove(&ctx->i915->contexts.hw_ida, ctx->hw_id); |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 145 | kfree_rcu(ctx, rcu); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 146 | } |
| 147 | |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 148 | static void contexts_free(struct drm_i915_private *i915) |
| 149 | { |
| 150 | struct llist_node *freed = llist_del_all(&i915->contexts.free_list); |
Chris Wilson | fad2083 | 2017-07-01 00:05:17 +0100 | [diff] [blame] | 151 | struct i915_gem_context *ctx, *cn; |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 152 | |
| 153 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 154 | |
Chris Wilson | fad2083 | 2017-07-01 00:05:17 +0100 | [diff] [blame] | 155 | llist_for_each_entry_safe(ctx, cn, freed, free_link) |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 156 | i915_gem_context_free(ctx); |
| 157 | } |
| 158 | |
Chris Wilson | cb0aeaa | 2017-07-05 15:26:34 +0100 | [diff] [blame] | 159 | static void contexts_free_first(struct drm_i915_private *i915) |
| 160 | { |
| 161 | struct i915_gem_context *ctx; |
| 162 | struct llist_node *freed; |
| 163 | |
| 164 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 165 | |
| 166 | freed = llist_del_first(&i915->contexts.free_list); |
| 167 | if (!freed) |
| 168 | return; |
| 169 | |
| 170 | ctx = container_of(freed, typeof(*ctx), free_link); |
| 171 | i915_gem_context_free(ctx); |
| 172 | } |
| 173 | |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 174 | static void contexts_free_worker(struct work_struct *work) |
| 175 | { |
| 176 | struct drm_i915_private *i915 = |
| 177 | container_of(work, typeof(*i915), contexts.free_work); |
| 178 | |
| 179 | mutex_lock(&i915->drm.struct_mutex); |
| 180 | contexts_free(i915); |
| 181 | mutex_unlock(&i915->drm.struct_mutex); |
| 182 | } |
| 183 | |
| 184 | void i915_gem_context_release(struct kref *ref) |
| 185 | { |
| 186 | struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref); |
| 187 | struct drm_i915_private *i915 = ctx->i915; |
| 188 | |
| 189 | trace_i915_context_free(ctx); |
| 190 | if (llist_add(&ctx->free_link, &i915->contexts.free_list)) |
| 191 | queue_work(i915->wq, &i915->contexts.free_work); |
| 192 | } |
| 193 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 194 | static void context_close(struct i915_gem_context *ctx) |
| 195 | { |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 196 | i915_gem_context_set_closed(ctx); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 197 | |
Chris Wilson | 94dec87 | 2017-11-09 08:55:40 +0000 | [diff] [blame] | 198 | /* |
| 199 | * The LUT uses the VMA as a backpointer to unref the object, |
| 200 | * so we need to clear the LUT before we close all the VMA (inside |
| 201 | * the ppgtt). |
| 202 | */ |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 203 | lut_close(ctx); |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 204 | if (ctx->ppgtt) |
| 205 | i915_ppgtt_close(&ctx->ppgtt->base); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 206 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 207 | ctx->file_priv = ERR_PTR(-EBADF); |
| 208 | i915_gem_context_put(ctx); |
| 209 | } |
| 210 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 211 | static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out) |
| 212 | { |
| 213 | int ret; |
| 214 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 215 | ret = ida_simple_get(&dev_priv->contexts.hw_ida, |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 216 | 0, MAX_CONTEXT_HW_ID, GFP_KERNEL); |
| 217 | if (ret < 0) { |
| 218 | /* Contexts are only released when no longer active. |
| 219 | * Flush any pending retires to hopefully release some |
| 220 | * stale contexts and try again. |
| 221 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 222 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 223 | ret = ida_simple_get(&dev_priv->contexts.hw_ida, |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 224 | 0, MAX_CONTEXT_HW_ID, GFP_KERNEL); |
| 225 | if (ret < 0) |
| 226 | return ret; |
| 227 | } |
| 228 | |
| 229 | *out = ret; |
| 230 | return 0; |
| 231 | } |
| 232 | |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 233 | static u32 default_desc_template(const struct drm_i915_private *i915, |
| 234 | const struct i915_hw_ppgtt *ppgtt) |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 235 | { |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 236 | u32 address_mode; |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 237 | u32 desc; |
| 238 | |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 239 | desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE; |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 240 | |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 241 | address_mode = INTEL_LEGACY_32B_CONTEXT; |
| 242 | if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) |
| 243 | address_mode = INTEL_LEGACY_64B_CONTEXT; |
| 244 | desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT; |
| 245 | |
| 246 | if (IS_GEN8(i915)) |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 247 | desc |= GEN8_CTX_L3LLC_COHERENT; |
| 248 | |
| 249 | /* TODO: WaDisableLiteRestore when we start using semaphore |
| 250 | * signalling between Command Streamers |
| 251 | * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; |
| 252 | */ |
| 253 | |
| 254 | return desc; |
| 255 | } |
| 256 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 257 | static struct i915_gem_context * |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 258 | __create_hw_context(struct drm_i915_private *dev_priv, |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 259 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 260 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 261 | struct i915_gem_context *ctx; |
Tejun Heo | c8c470a | 2013-02-27 17:04:10 -0800 | [diff] [blame] | 262 | int ret; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 263 | |
Ben Widawsky | f94982b | 2012-11-10 10:56:04 -0800 | [diff] [blame] | 264 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 265 | if (ctx == NULL) |
| 266 | return ERR_PTR(-ENOMEM); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 267 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 268 | ret = assign_hw_id(dev_priv, &ctx->hw_id); |
| 269 | if (ret) { |
| 270 | kfree(ctx); |
| 271 | return ERR_PTR(ret); |
| 272 | } |
| 273 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 274 | kref_init(&ctx->ref); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 275 | list_add_tail(&ctx->link, &dev_priv->contexts.list); |
Chris Wilson | 9ea4fee | 2015-05-05 09:17:29 +0100 | [diff] [blame] | 276 | ctx->i915 = dev_priv; |
Chris Wilson | e4f815f | 2017-05-17 13:10:02 +0100 | [diff] [blame] | 277 | ctx->priority = I915_PRIORITY_NORMAL; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 278 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 279 | INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL); |
| 280 | INIT_LIST_HEAD(&ctx->handles_list); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 281 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 282 | /* Default context will never have a file_priv */ |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 283 | ret = DEFAULT_CONTEXT_HANDLE; |
| 284 | if (file_priv) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 285 | ret = idr_alloc(&file_priv->context_idr, ctx, |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 286 | DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 287 | if (ret < 0) |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 288 | goto err_lut; |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 289 | } |
| 290 | ctx->user_handle = ret; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 291 | |
| 292 | ctx->file_priv = file_priv; |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 293 | if (file_priv) { |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 294 | ctx->pid = get_task_pid(current, PIDTYPE_PID); |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 295 | ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x", |
| 296 | current->comm, |
| 297 | pid_nr(ctx->pid), |
| 298 | ctx->user_handle); |
| 299 | if (!ctx->name) { |
| 300 | ret = -ENOMEM; |
| 301 | goto err_pid; |
| 302 | } |
| 303 | } |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 304 | |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 305 | /* NB: Mark all slices as needing a remap so that when the context first |
| 306 | * loads it will restore whatever remap state already exists. If there |
| 307 | * is no remap info, it will be a NOP. */ |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 308 | ctx->remap_slice = ALL_L3_SLICES(dev_priv); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 309 | |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 310 | i915_gem_context_set_bannable(ctx); |
Zhi Wang | bcd794c | 2016-06-16 08:07:01 -0400 | [diff] [blame] | 311 | ctx->ring_size = 4 * PAGE_SIZE; |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 312 | ctx->desc_template = |
| 313 | default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt); |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 314 | |
Daniele Ceraolo Spurio | d3ef1af | 2016-12-23 15:56:21 -0800 | [diff] [blame] | 315 | /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not |
| 316 | * present or not in use we still need a small bias as ring wraparound |
| 317 | * at offset 0 sometimes hangs. No idea why. |
| 318 | */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 319 | if (HAS_GUC(dev_priv) && i915_modparams.enable_guc_loading) |
Daniele Ceraolo Spurio | d3ef1af | 2016-12-23 15:56:21 -0800 | [diff] [blame] | 320 | ctx->ggtt_offset_bias = GUC_WOPCM_TOP; |
| 321 | else |
Chris Wilson | f51455d | 2017-01-10 14:47:34 +0000 | [diff] [blame] | 322 | ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE; |
Daniele Ceraolo Spurio | d3ef1af | 2016-12-23 15:56:21 -0800 | [diff] [blame] | 323 | |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 324 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 325 | |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 326 | err_pid: |
| 327 | put_pid(ctx->pid); |
| 328 | idr_remove(&file_priv->context_idr, ctx->user_handle); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 329 | err_lut: |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 330 | context_close(ctx); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 331 | return ERR_PTR(ret); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 332 | } |
| 333 | |
Joonas Lahtinen | 6d1f9fb | 2017-02-09 13:34:25 +0200 | [diff] [blame] | 334 | static void __destroy_hw_context(struct i915_gem_context *ctx, |
| 335 | struct drm_i915_file_private *file_priv) |
| 336 | { |
| 337 | idr_remove(&file_priv->context_idr, ctx->user_handle); |
| 338 | context_close(ctx); |
| 339 | } |
| 340 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 341 | /** |
| 342 | * The default context needs to exist per ring that uses contexts. It stores the |
| 343 | * context state of the GPU for applications that don't utilize HW contexts, as |
| 344 | * well as an idle case. |
| 345 | */ |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 346 | static struct i915_gem_context * |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 347 | i915_gem_create_context(struct drm_i915_private *dev_priv, |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 348 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 349 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 350 | struct i915_gem_context *ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 351 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 352 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 353 | |
Chris Wilson | cb0aeaa | 2017-07-05 15:26:34 +0100 | [diff] [blame] | 354 | /* Reap the most stale context */ |
| 355 | contexts_free_first(dev_priv); |
Chris Wilson | ddfc925 | 2017-07-05 15:26:32 +0100 | [diff] [blame] | 356 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 357 | ctx = __create_hw_context(dev_priv, file_priv); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 358 | if (IS_ERR(ctx)) |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 359 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 360 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 361 | if (USES_FULL_PPGTT(dev_priv)) { |
Chris Wilson | 80b204b | 2016-10-28 13:58:58 +0100 | [diff] [blame] | 362 | struct i915_hw_ppgtt *ppgtt; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 363 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 364 | ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name); |
Chris Wilson | c6aab91 | 2016-05-24 14:53:38 +0100 | [diff] [blame] | 365 | if (IS_ERR(ppgtt)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 366 | DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n", |
| 367 | PTR_ERR(ppgtt)); |
Joonas Lahtinen | 6d1f9fb | 2017-02-09 13:34:25 +0200 | [diff] [blame] | 368 | __destroy_hw_context(ctx, file_priv); |
Chris Wilson | c6aab91 | 2016-05-24 14:53:38 +0100 | [diff] [blame] | 369 | return ERR_CAST(ppgtt); |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 370 | } |
| 371 | |
| 372 | ctx->ppgtt = ppgtt; |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 373 | ctx->desc_template = default_desc_template(dev_priv, ppgtt); |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 374 | } |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 375 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 376 | trace_i915_context_create(ctx); |
| 377 | |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 378 | return ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 379 | } |
| 380 | |
Zhi Wang | c8c3579 | 2016-06-16 08:07:05 -0400 | [diff] [blame] | 381 | /** |
| 382 | * i915_gem_context_create_gvt - create a GVT GEM context |
| 383 | * @dev: drm device * |
| 384 | * |
| 385 | * This function is used to create a GVT specific GEM context. |
| 386 | * |
| 387 | * Returns: |
| 388 | * pointer to i915_gem_context on success, error pointer if failed |
| 389 | * |
| 390 | */ |
| 391 | struct i915_gem_context * |
| 392 | i915_gem_context_create_gvt(struct drm_device *dev) |
| 393 | { |
| 394 | struct i915_gem_context *ctx; |
| 395 | int ret; |
| 396 | |
| 397 | if (!IS_ENABLED(CONFIG_DRM_I915_GVT)) |
| 398 | return ERR_PTR(-ENODEV); |
| 399 | |
| 400 | ret = i915_mutex_lock_interruptible(dev); |
| 401 | if (ret) |
| 402 | return ERR_PTR(ret); |
| 403 | |
Chris Wilson | 984ff29f | 2017-01-06 15:20:13 +0000 | [diff] [blame] | 404 | ctx = __create_hw_context(to_i915(dev), NULL); |
Zhi Wang | c8c3579 | 2016-06-16 08:07:05 -0400 | [diff] [blame] | 405 | if (IS_ERR(ctx)) |
| 406 | goto out; |
| 407 | |
Chris Wilson | 984ff29f | 2017-01-06 15:20:13 +0000 | [diff] [blame] | 408 | ctx->file_priv = ERR_PTR(-EBADF); |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 409 | i915_gem_context_set_closed(ctx); /* not user accessible */ |
| 410 | i915_gem_context_clear_bannable(ctx); |
| 411 | i915_gem_context_set_force_single_submission(ctx); |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 412 | if (!i915_modparams.enable_guc_submission) |
Chuanxiao Dong | 718e884 | 2017-02-16 14:36:40 +0800 | [diff] [blame] | 413 | ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */ |
Chris Wilson | 984ff29f | 2017-01-06 15:20:13 +0000 | [diff] [blame] | 414 | |
| 415 | GEM_BUG_ON(i915_gem_context_is_kernel(ctx)); |
Zhi Wang | c8c3579 | 2016-06-16 08:07:05 -0400 | [diff] [blame] | 416 | out: |
| 417 | mutex_unlock(&dev->struct_mutex); |
| 418 | return ctx; |
| 419 | } |
| 420 | |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame^] | 421 | struct i915_gem_context * |
| 422 | i915_gem_context_create_kernel(struct drm_i915_private *i915, int prio) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 423 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 424 | struct i915_gem_context *ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 425 | |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 426 | ctx = i915_gem_create_context(i915, NULL); |
| 427 | if (IS_ERR(ctx)) |
| 428 | return ctx; |
| 429 | |
| 430 | i915_gem_context_clear_bannable(ctx); |
| 431 | ctx->priority = prio; |
| 432 | ctx->ring_size = PAGE_SIZE; |
| 433 | |
| 434 | GEM_BUG_ON(!i915_gem_context_is_kernel(ctx)); |
| 435 | |
| 436 | return ctx; |
| 437 | } |
| 438 | |
| 439 | static void |
| 440 | destroy_kernel_context(struct i915_gem_context **ctxp) |
| 441 | { |
| 442 | struct i915_gem_context *ctx; |
| 443 | |
| 444 | /* Keep the context ref so that we can free it immediately ourselves */ |
| 445 | ctx = i915_gem_context_get(fetch_and_zero(ctxp)); |
| 446 | GEM_BUG_ON(!i915_gem_context_is_kernel(ctx)); |
| 447 | |
| 448 | context_close(ctx); |
| 449 | i915_gem_context_free(ctx); |
| 450 | } |
| 451 | |
| 452 | int i915_gem_contexts_init(struct drm_i915_private *dev_priv) |
| 453 | { |
| 454 | struct i915_gem_context *ctx; |
| 455 | int err; |
| 456 | |
| 457 | GEM_BUG_ON(dev_priv->kernel_context); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 458 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 459 | INIT_LIST_HEAD(&dev_priv->contexts.list); |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 460 | INIT_WORK(&dev_priv->contexts.free_work, contexts_free_worker); |
| 461 | init_llist_head(&dev_priv->contexts.free_list); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 462 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 463 | if (intel_vgpu_active(dev_priv) && |
| 464 | HAS_LOGICAL_RING_CONTEXTS(dev_priv)) { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 465 | if (!i915_modparams.enable_execlists) { |
Zhiyuan Lv | a0bd6c3 | 2015-08-28 15:41:16 +0800 | [diff] [blame] | 466 | DRM_INFO("Only EXECLIST mode is supported in vgpu.\n"); |
| 467 | return -EINVAL; |
| 468 | } |
| 469 | } |
| 470 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 471 | /* Using the simple ida interface, the max is limited by sizeof(int) */ |
| 472 | BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 473 | ida_init(&dev_priv->contexts.hw_ida); |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 474 | |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 475 | /* lowest priority; idle task */ |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame^] | 476 | ctx = i915_gem_context_create_kernel(dev_priv, I915_PRIORITY_MIN); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 477 | if (IS_ERR(ctx)) { |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 478 | DRM_ERROR("Failed to create default global context\n"); |
| 479 | err = PTR_ERR(ctx); |
| 480 | goto err; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 481 | } |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 482 | /* |
| 483 | * For easy recognisablity, we want the kernel context to be 0 and then |
Chris Wilson | 5d12fce | 2017-01-23 11:31:31 +0000 | [diff] [blame] | 484 | * all user contexts will have non-zero hw_id. |
| 485 | */ |
| 486 | GEM_BUG_ON(ctx->hw_id); |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 487 | dev_priv->kernel_context = ctx; |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 488 | |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 489 | /* highest priority; preempting task */ |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame^] | 490 | ctx = i915_gem_context_create_kernel(dev_priv, INT_MAX); |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 491 | if (IS_ERR(ctx)) { |
| 492 | DRM_ERROR("Failed to create default preempt context\n"); |
| 493 | err = PTR_ERR(ctx); |
| 494 | goto err_kernel_context; |
| 495 | } |
| 496 | dev_priv->preempt_context = ctx; |
Chris Wilson | 984ff29f | 2017-01-06 15:20:13 +0000 | [diff] [blame] | 497 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 498 | DRM_DEBUG_DRIVER("%s context support initialized\n", |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 499 | dev_priv->engine[RCS]->context_size ? "logical" : |
| 500 | "fake"); |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 501 | return 0; |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 502 | |
| 503 | err_kernel_context: |
| 504 | destroy_kernel_context(&dev_priv->kernel_context); |
| 505 | err: |
| 506 | return err; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 507 | } |
| 508 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 509 | void i915_gem_contexts_lost(struct drm_i915_private *dev_priv) |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 510 | { |
| 511 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 512 | enum intel_engine_id id; |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 513 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 514 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 515 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 516 | for_each_engine(engine, dev_priv, id) { |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 517 | engine->legacy_active_context = NULL; |
| 518 | |
| 519 | if (!engine->last_retired_context) |
| 520 | continue; |
| 521 | |
| 522 | engine->context_unpin(engine, engine->last_retired_context); |
| 523 | engine->last_retired_context = NULL; |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 524 | } |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 525 | } |
| 526 | |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 527 | void i915_gem_contexts_fini(struct drm_i915_private *i915) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 528 | { |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 529 | lockdep_assert_held(&i915->drm.struct_mutex); |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 530 | |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 531 | destroy_kernel_context(&i915->preempt_context); |
| 532 | destroy_kernel_context(&i915->kernel_context); |
Chris Wilson | 984ff29f | 2017-01-06 15:20:13 +0000 | [diff] [blame] | 533 | |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 534 | /* Must free all deferred contexts (via flush_workqueue) first */ |
| 535 | ida_destroy(&i915->contexts.hw_ida); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 536 | } |
| 537 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 538 | static int context_idr_cleanup(int id, void *p, void *data) |
| 539 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 540 | struct i915_gem_context *ctx = p; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 541 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 542 | context_close(ctx); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 543 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 544 | } |
| 545 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 546 | int i915_gem_context_open(struct drm_i915_private *i915, |
| 547 | struct drm_file *file) |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 548 | { |
| 549 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 550 | struct i915_gem_context *ctx; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 551 | |
| 552 | idr_init(&file_priv->context_idr); |
| 553 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 554 | mutex_lock(&i915->drm.struct_mutex); |
| 555 | ctx = i915_gem_create_context(i915, file_priv); |
| 556 | mutex_unlock(&i915->drm.struct_mutex); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 557 | if (IS_ERR(ctx)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 558 | idr_destroy(&file_priv->context_idr); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 559 | return PTR_ERR(ctx); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 560 | } |
| 561 | |
Chris Wilson | e4d5dc2 | 2017-07-05 15:26:31 +0100 | [diff] [blame] | 562 | GEM_BUG_ON(i915_gem_context_is_kernel(ctx)); |
| 563 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 564 | return 0; |
| 565 | } |
| 566 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 567 | void i915_gem_context_close(struct drm_file *file) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 568 | { |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 569 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 570 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 571 | lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex); |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 572 | |
Daniel Vetter | 73c273e | 2012-06-19 20:27:39 +0200 | [diff] [blame] | 573 | idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 574 | idr_destroy(&file_priv->context_idr); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 575 | } |
| 576 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 577 | static inline int |
Chris Wilson | e555e32 | 2017-03-22 21:03:50 +0000 | [diff] [blame] | 578 | mi_set_context(struct drm_i915_gem_request *req, u32 flags) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 579 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 580 | struct drm_i915_private *dev_priv = req->i915; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 581 | struct intel_engine_cs *engine = req->engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 582 | enum intel_engine_id id; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 583 | const int num_rings = |
Chris Wilson | e02d9d76b | 2017-03-24 15:17:23 +0000 | [diff] [blame] | 584 | /* Use an extended w/a on gen7 if signalling from other rings */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 585 | (i915_modparams.semaphores && INTEL_GEN(dev_priv) == 7) ? |
Tvrtko Ursulin | c1bb114 | 2016-08-10 16:22:10 +0100 | [diff] [blame] | 586 | INTEL_INFO(dev_priv)->num_rings - 1 : |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 587 | 0; |
Tvrtko Ursulin | a937eaf | 2017-02-14 15:29:01 +0000 | [diff] [blame] | 588 | int len; |
Chris Wilson | e555e32 | 2017-03-22 21:03:50 +0000 | [diff] [blame] | 589 | u32 *cs; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 590 | |
Chris Wilson | e555e32 | 2017-03-22 21:03:50 +0000 | [diff] [blame] | 591 | flags |= MI_MM_SPACE_GTT; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 592 | if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8) |
Chris Wilson | e555e32 | 2017-03-22 21:03:50 +0000 | [diff] [blame] | 593 | /* These flags are for resource streamer on HSW+ */ |
| 594 | flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN; |
| 595 | else |
| 596 | flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 597 | |
| 598 | len = 4; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 599 | if (INTEL_GEN(dev_priv) >= 7) |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 600 | len += 2 + (num_rings ? 4*num_rings + 6 : 0); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 601 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 602 | cs = intel_ring_begin(req, len); |
| 603 | if (IS_ERR(cs)) |
| 604 | return PTR_ERR(cs); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 605 | |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 606 | /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 607 | if (INTEL_GEN(dev_priv) >= 7) { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 608 | *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 609 | if (num_rings) { |
| 610 | struct intel_engine_cs *signaller; |
| 611 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 612 | *cs++ = MI_LOAD_REGISTER_IMM(num_rings); |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 613 | for_each_engine(signaller, dev_priv, id) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 614 | if (signaller == engine) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 615 | continue; |
| 616 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 617 | *cs++ = i915_mmio_reg_offset( |
| 618 | RING_PSMI_CTL(signaller->mmio_base)); |
| 619 | *cs++ = _MASKED_BIT_ENABLE( |
| 620 | GEN6_PSMI_SLEEP_MSG_DISABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 621 | } |
| 622 | } |
| 623 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 624 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 625 | *cs++ = MI_NOOP; |
| 626 | *cs++ = MI_SET_CONTEXT; |
| 627 | *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags; |
Ville Syrjälä | 2b7e808 | 2014-01-22 21:32:43 +0200 | [diff] [blame] | 628 | /* |
| 629 | * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP |
| 630 | * WaMiSetContext_Hang:snb,ivb,vlv |
| 631 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 632 | *cs++ = MI_NOOP; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 633 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 634 | if (INTEL_GEN(dev_priv) >= 7) { |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 635 | if (num_rings) { |
| 636 | struct intel_engine_cs *signaller; |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 637 | i915_reg_t last_reg = {}; /* keep gcc quiet */ |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 638 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 639 | *cs++ = MI_LOAD_REGISTER_IMM(num_rings); |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 640 | for_each_engine(signaller, dev_priv, id) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 641 | if (signaller == engine) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 642 | continue; |
| 643 | |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 644 | last_reg = RING_PSMI_CTL(signaller->mmio_base); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 645 | *cs++ = i915_mmio_reg_offset(last_reg); |
| 646 | *cs++ = _MASKED_BIT_DISABLE( |
| 647 | GEN6_PSMI_SLEEP_MSG_DISABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 648 | } |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 649 | |
| 650 | /* Insert a delay before the next switch! */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 651 | *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT; |
| 652 | *cs++ = i915_mmio_reg_offset(last_reg); |
| 653 | *cs++ = i915_ggtt_offset(engine->scratch); |
| 654 | *cs++ = MI_NOOP; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 655 | } |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 656 | *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 657 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 658 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 659 | intel_ring_advance(req, cs); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 660 | |
Tvrtko Ursulin | a937eaf | 2017-02-14 15:29:01 +0000 | [diff] [blame] | 661 | return 0; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 662 | } |
| 663 | |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 664 | static int remap_l3(struct drm_i915_gem_request *req, int slice) |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 665 | { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 666 | u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice]; |
| 667 | int i; |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 668 | |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 669 | if (!remap_info) |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 670 | return 0; |
| 671 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 672 | cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2); |
| 673 | if (IS_ERR(cs)) |
| 674 | return PTR_ERR(cs); |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 675 | |
| 676 | /* |
| 677 | * Note: We do not worry about the concurrent register cacheline hang |
| 678 | * here because no other code should access these registers other than |
| 679 | * at initialization time. |
| 680 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 681 | *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4); |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 682 | for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 683 | *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i)); |
| 684 | *cs++ = remap_info[i]; |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 685 | } |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 686 | *cs++ = MI_NOOP; |
| 687 | intel_ring_advance(req, cs); |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 688 | |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 689 | return 0; |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 690 | } |
| 691 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 692 | static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt, |
| 693 | struct intel_engine_cs *engine, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 694 | struct i915_gem_context *to) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 695 | { |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 696 | if (to->remap_slice) |
| 697 | return false; |
| 698 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 699 | if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings)) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 700 | return false; |
| 701 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 702 | return to == engine->legacy_active_context; |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | static bool |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 706 | needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt, struct intel_engine_cs *engine) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 707 | { |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 708 | struct i915_gem_context *from = engine->legacy_active_context; |
| 709 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 710 | if (!ppgtt) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 711 | return false; |
| 712 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 713 | /* Always load the ppgtt on first use */ |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 714 | if (!from) |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 715 | return true; |
| 716 | |
| 717 | /* Same context without new entries, skip */ |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 718 | if ((!from->ppgtt || from->ppgtt == ppgtt) && |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 719 | !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings)) |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 720 | return false; |
| 721 | |
| 722 | if (engine->id != RCS) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 723 | return true; |
| 724 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 725 | if (INTEL_GEN(engine->i915) < 8) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 726 | return true; |
| 727 | |
| 728 | return false; |
| 729 | } |
| 730 | |
| 731 | static bool |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 732 | needs_pd_load_post(struct i915_hw_ppgtt *ppgtt, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 733 | struct i915_gem_context *to, |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 734 | u32 hw_flags) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 735 | { |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 736 | if (!ppgtt) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 737 | return false; |
| 738 | |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 739 | if (!IS_GEN8(to->i915)) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 740 | return false; |
| 741 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 742 | if (hw_flags & MI_RESTORE_INHIBIT) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 743 | return true; |
| 744 | |
| 745 | return false; |
| 746 | } |
| 747 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 748 | static int do_rcs_switch(struct drm_i915_gem_request *req) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 749 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 750 | struct i915_gem_context *to = req->ctx; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 751 | struct intel_engine_cs *engine = req->engine; |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 752 | struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt; |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 753 | struct i915_gem_context *from = engine->legacy_active_context; |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 754 | u32 hw_flags; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 755 | int ret, i; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 756 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 757 | GEM_BUG_ON(engine->id != RCS); |
| 758 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 759 | if (skip_rcs_switch(ppgtt, engine, to)) |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 760 | return 0; |
| 761 | |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 762 | if (needs_pd_load_pre(ppgtt, engine)) { |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 763 | /* Older GENs and non render rings still want the load first, |
| 764 | * "PP_DCLV followed by PP_DIR_BASE register through Load |
| 765 | * Register Immediate commands in Ring Buffer before submitting |
| 766 | * a context."*/ |
| 767 | trace_switch_mm(engine, to); |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 768 | ret = ppgtt->switch_mm(ppgtt, req); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 769 | if (ret) |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 770 | return ret; |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 771 | } |
| 772 | |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame^] | 773 | if (i915_gem_context_is_kernel(to)) |
| 774 | /* |
| 775 | * The kernel context(s) is treated as pure scratch and is not |
| 776 | * expected to retain any state (as we sacrifice it during |
| 777 | * suspend and on resume it may be corrupted). This is ok, |
| 778 | * as nothing actually executes using the kernel context; it |
| 779 | * is purely used for flushing user contexts. |
| 780 | */ |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 781 | hw_flags = MI_RESTORE_INHIBIT; |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 782 | else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 783 | hw_flags = MI_FORCE_RESTORE; |
| 784 | else |
| 785 | hw_flags = 0; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 786 | |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 787 | if (to != from || (hw_flags & MI_FORCE_RESTORE)) { |
| 788 | ret = mi_set_context(req, hw_flags); |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 789 | if (ret) |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 790 | return ret; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 791 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 792 | engine->legacy_active_context = to; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 793 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 794 | |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 795 | /* GEN8 does *not* require an explicit reload if the PDPs have been |
| 796 | * setup, and we do not wish to move them. |
| 797 | */ |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 798 | if (needs_pd_load_post(ppgtt, to, hw_flags)) { |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 799 | trace_switch_mm(engine, to); |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 800 | ret = ppgtt->switch_mm(ppgtt, req); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 801 | /* The hardware context switch is emitted, but we haven't |
| 802 | * actually changed the state - so it's probably safe to bail |
| 803 | * here. Still, let the user know something dangerous has |
| 804 | * happened. |
| 805 | */ |
| 806 | if (ret) |
| 807 | return ret; |
| 808 | } |
| 809 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 810 | if (ppgtt) |
| 811 | ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 812 | |
| 813 | for (i = 0; i < MAX_L3_SLICES; i++) { |
| 814 | if (!(to->remap_slice & (1<<i))) |
| 815 | continue; |
| 816 | |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 817 | ret = remap_l3(req, i); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 818 | if (ret) |
| 819 | return ret; |
| 820 | |
| 821 | to->remap_slice &= ~(1<<i); |
| 822 | } |
| 823 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 824 | return 0; |
| 825 | } |
| 826 | |
| 827 | /** |
| 828 | * i915_switch_context() - perform a GPU context switch. |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 829 | * @req: request for which we'll execute the context switch |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 830 | * |
| 831 | * The context life cycle is simple. The context refcount is incremented and |
| 832 | * decremented by 1 and create and destroy. If the context is in use by the GPU, |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 833 | * it will have a refcount > 1. This allows us to destroy the context abstract |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 834 | * object while letting the normal object tracking destroy the backing BO. |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 835 | * |
| 836 | * This function should not be used in execlists mode. Instead the context is |
| 837 | * switched by writing to the ELSP and requests keep a reference to their |
| 838 | * context. |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 839 | */ |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 840 | int i915_switch_context(struct drm_i915_gem_request *req) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 841 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 842 | struct intel_engine_cs *engine = req->engine; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 843 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 844 | lockdep_assert_held(&req->i915->drm.struct_mutex); |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 845 | if (i915_modparams.enable_execlists) |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 846 | return 0; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 847 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 848 | if (!req->ctx->engine[engine->id].state) { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 849 | struct i915_gem_context *to = req->ctx; |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 850 | struct i915_hw_ppgtt *ppgtt = |
| 851 | to->ppgtt ?: req->i915->mm.aliasing_ppgtt; |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 852 | |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 853 | if (needs_pd_load_pre(ppgtt, engine)) { |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 854 | int ret; |
| 855 | |
| 856 | trace_switch_mm(engine, to); |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 857 | ret = ppgtt->switch_mm(ppgtt, req); |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 858 | if (ret) |
| 859 | return ret; |
| 860 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 861 | ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 862 | } |
| 863 | |
Chris Wilson | 12124be | 2017-08-12 16:27:24 +0100 | [diff] [blame] | 864 | engine->legacy_active_context = to; |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 865 | return 0; |
Mika Kuoppala | a95f6a0 | 2014-03-14 16:22:10 +0200 | [diff] [blame] | 866 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 867 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 868 | return do_rcs_switch(req); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 869 | } |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 870 | |
Chris Wilson | 20ccd4d | 2017-10-24 23:08:55 +0100 | [diff] [blame] | 871 | static bool engine_has_idle_kernel_context(struct intel_engine_cs *engine) |
Chris Wilson | f131e35 | 2016-12-29 14:40:37 +0000 | [diff] [blame] | 872 | { |
| 873 | struct i915_gem_timeline *timeline; |
| 874 | |
| 875 | list_for_each_entry(timeline, &engine->i915->gt.timelines, link) { |
| 876 | struct intel_timeline *tl; |
| 877 | |
| 878 | if (timeline == &engine->i915->gt.global_timeline) |
| 879 | continue; |
| 880 | |
| 881 | tl = &timeline->engine[engine->id]; |
| 882 | if (i915_gem_active_peek(&tl->last_request, |
| 883 | &engine->i915->drm.struct_mutex)) |
| 884 | return false; |
| 885 | } |
| 886 | |
Chris Wilson | 20ccd4d | 2017-10-24 23:08:55 +0100 | [diff] [blame] | 887 | return intel_engine_has_kernel_context(engine); |
Chris Wilson | f131e35 | 2016-12-29 14:40:37 +0000 | [diff] [blame] | 888 | } |
| 889 | |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 890 | int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv) |
| 891 | { |
| 892 | struct intel_engine_cs *engine; |
Chris Wilson | 3033aca | 2016-10-28 13:58:47 +0100 | [diff] [blame] | 893 | struct i915_gem_timeline *timeline; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 894 | enum intel_engine_id id; |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 895 | |
Chris Wilson | 3033aca | 2016-10-28 13:58:47 +0100 | [diff] [blame] | 896 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
| 897 | |
Chris Wilson | f131e35 | 2016-12-29 14:40:37 +0000 | [diff] [blame] | 898 | i915_gem_retire_requests(dev_priv); |
| 899 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 900 | for_each_engine(engine, dev_priv, id) { |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 901 | struct drm_i915_gem_request *req; |
| 902 | int ret; |
| 903 | |
Chris Wilson | 20ccd4d | 2017-10-24 23:08:55 +0100 | [diff] [blame] | 904 | if (engine_has_idle_kernel_context(engine)) |
Chris Wilson | f131e35 | 2016-12-29 14:40:37 +0000 | [diff] [blame] | 905 | continue; |
| 906 | |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 907 | req = i915_gem_request_alloc(engine, dev_priv->kernel_context); |
| 908 | if (IS_ERR(req)) |
| 909 | return PTR_ERR(req); |
| 910 | |
Chris Wilson | 3033aca | 2016-10-28 13:58:47 +0100 | [diff] [blame] | 911 | /* Queue this switch after all other activity */ |
| 912 | list_for_each_entry(timeline, &dev_priv->gt.timelines, link) { |
| 913 | struct drm_i915_gem_request *prev; |
| 914 | struct intel_timeline *tl; |
| 915 | |
| 916 | tl = &timeline->engine[engine->id]; |
| 917 | prev = i915_gem_active_raw(&tl->last_request, |
| 918 | &dev_priv->drm.struct_mutex); |
| 919 | if (prev) |
| 920 | i915_sw_fence_await_sw_fence_gfp(&req->submit, |
| 921 | &prev->submit, |
| 922 | GFP_KERNEL); |
| 923 | } |
| 924 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 925 | ret = i915_switch_context(req); |
Chris Wilson | e642c85 | 2017-03-17 11:47:09 +0000 | [diff] [blame] | 926 | i915_add_request(req); |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 927 | if (ret) |
| 928 | return ret; |
| 929 | } |
| 930 | |
| 931 | return 0; |
| 932 | } |
| 933 | |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 934 | static bool client_is_banned(struct drm_i915_file_private *file_priv) |
| 935 | { |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 936 | return atomic_read(&file_priv->context_bans) > I915_MAX_CLIENT_CONTEXT_BANS; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 937 | } |
| 938 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 939 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 940 | struct drm_file *file) |
| 941 | { |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 942 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 943 | struct drm_i915_gem_context_create *args = data; |
| 944 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 945 | struct i915_gem_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 946 | int ret; |
| 947 | |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 948 | if (!dev_priv->engine[RCS]->context_size) |
Daniel Vetter | 5fa8be6 | 2012-06-19 17:16:01 +0200 | [diff] [blame] | 949 | return -ENODEV; |
| 950 | |
Chris Wilson | b31e513 | 2016-02-05 16:45:59 +0000 | [diff] [blame] | 951 | if (args->pad != 0) |
| 952 | return -EINVAL; |
| 953 | |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 954 | if (client_is_banned(file_priv)) { |
| 955 | DRM_DEBUG("client %s[%d] banned from creating ctx\n", |
| 956 | current->comm, |
| 957 | pid_nr(get_task_pid(current, PIDTYPE_PID))); |
| 958 | |
| 959 | return -EIO; |
| 960 | } |
| 961 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 962 | ret = i915_mutex_lock_interruptible(dev); |
| 963 | if (ret) |
| 964 | return ret; |
| 965 | |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 966 | ctx = i915_gem_create_context(dev_priv, file_priv); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 967 | mutex_unlock(&dev->struct_mutex); |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 968 | if (IS_ERR(ctx)) |
| 969 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 970 | |
Chris Wilson | 984ff29f | 2017-01-06 15:20:13 +0000 | [diff] [blame] | 971 | GEM_BUG_ON(i915_gem_context_is_kernel(ctx)); |
| 972 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 973 | args->ctx_id = ctx->user_handle; |
Chris Wilson | b84cf53 | 2016-11-21 11:31:09 +0000 | [diff] [blame] | 974 | DRM_DEBUG("HW context %d created\n", args->ctx_id); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 975 | |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 976 | return 0; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 977 | } |
| 978 | |
| 979 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 980 | struct drm_file *file) |
| 981 | { |
| 982 | struct drm_i915_gem_context_destroy *args = data; |
| 983 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 984 | struct i915_gem_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 985 | int ret; |
| 986 | |
Chris Wilson | b31e513 | 2016-02-05 16:45:59 +0000 | [diff] [blame] | 987 | if (args->pad != 0) |
| 988 | return -EINVAL; |
| 989 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 990 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE) |
Ben Widawsky | c2cf241 | 2013-12-24 16:02:54 -0800 | [diff] [blame] | 991 | return -ENOENT; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 992 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 993 | ctx = i915_gem_context_lookup(file_priv, args->ctx_id); |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 994 | if (!ctx) |
| 995 | return -ENOENT; |
| 996 | |
| 997 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 998 | if (ret) |
| 999 | goto out; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1000 | |
Joonas Lahtinen | 6d1f9fb | 2017-02-09 13:34:25 +0200 | [diff] [blame] | 1001 | __destroy_hw_context(ctx, file_priv); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1002 | mutex_unlock(&dev->struct_mutex); |
| 1003 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1004 | out: |
| 1005 | i915_gem_context_put(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1006 | return 0; |
| 1007 | } |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1008 | |
| 1009 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 1010 | struct drm_file *file) |
| 1011 | { |
| 1012 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1013 | struct drm_i915_gem_context_param *args = data; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1014 | struct i915_gem_context *ctx; |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1015 | int ret = 0; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1016 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1017 | ctx = i915_gem_context_lookup(file_priv, args->ctx_id); |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1018 | if (!ctx) |
| 1019 | return -ENOENT; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1020 | |
| 1021 | args->size = 0; |
| 1022 | switch (args->param) { |
| 1023 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1024 | ret = -EINVAL; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1025 | break; |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1026 | case I915_CONTEXT_PARAM_NO_ZEROMAP: |
| 1027 | args->value = ctx->flags & CONTEXT_NO_ZEROMAP; |
| 1028 | break; |
Chris Wilson | fa8848f | 2015-10-14 14:17:11 +0100 | [diff] [blame] | 1029 | case I915_CONTEXT_PARAM_GTT_SIZE: |
| 1030 | if (ctx->ppgtt) |
| 1031 | args->value = ctx->ppgtt->base.total; |
| 1032 | else if (to_i915(dev)->mm.aliasing_ppgtt) |
| 1033 | args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total; |
| 1034 | else |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 1035 | args->value = to_i915(dev)->ggtt.base.total; |
Chris Wilson | fa8848f | 2015-10-14 14:17:11 +0100 | [diff] [blame] | 1036 | break; |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1037 | case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE: |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1038 | args->value = i915_gem_context_no_error_capture(ctx); |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1039 | break; |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1040 | case I915_CONTEXT_PARAM_BANNABLE: |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1041 | args->value = i915_gem_context_is_bannable(ctx); |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1042 | break; |
Chris Wilson | ac14fbd | 2017-10-03 21:34:53 +0100 | [diff] [blame] | 1043 | case I915_CONTEXT_PARAM_PRIORITY: |
| 1044 | args->value = ctx->priority; |
| 1045 | break; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1046 | default: |
| 1047 | ret = -EINVAL; |
| 1048 | break; |
| 1049 | } |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1050 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1051 | i915_gem_context_put(ctx); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1052 | return ret; |
| 1053 | } |
| 1054 | |
| 1055 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 1056 | struct drm_file *file) |
| 1057 | { |
| 1058 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1059 | struct drm_i915_gem_context_param *args = data; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1060 | struct i915_gem_context *ctx; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1061 | int ret; |
| 1062 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1063 | ctx = i915_gem_context_lookup(file_priv, args->ctx_id); |
| 1064 | if (!ctx) |
| 1065 | return -ENOENT; |
| 1066 | |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1067 | ret = i915_mutex_lock_interruptible(dev); |
| 1068 | if (ret) |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1069 | goto out; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1070 | |
| 1071 | switch (args->param) { |
| 1072 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1073 | ret = -EINVAL; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1074 | break; |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1075 | case I915_CONTEXT_PARAM_NO_ZEROMAP: |
| 1076 | if (args->size) { |
| 1077 | ret = -EINVAL; |
| 1078 | } else { |
| 1079 | ctx->flags &= ~CONTEXT_NO_ZEROMAP; |
| 1080 | ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0; |
| 1081 | } |
| 1082 | break; |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1083 | case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE: |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1084 | if (args->size) |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1085 | ret = -EINVAL; |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1086 | else if (args->value) |
| 1087 | i915_gem_context_set_no_error_capture(ctx); |
| 1088 | else |
| 1089 | i915_gem_context_clear_no_error_capture(ctx); |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1090 | break; |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1091 | case I915_CONTEXT_PARAM_BANNABLE: |
| 1092 | if (args->size) |
| 1093 | ret = -EINVAL; |
| 1094 | else if (!capable(CAP_SYS_ADMIN) && !args->value) |
| 1095 | ret = -EPERM; |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1096 | else if (args->value) |
| 1097 | i915_gem_context_set_bannable(ctx); |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1098 | else |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1099 | i915_gem_context_clear_bannable(ctx); |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 1100 | break; |
Chris Wilson | ac14fbd | 2017-10-03 21:34:53 +0100 | [diff] [blame] | 1101 | |
| 1102 | case I915_CONTEXT_PARAM_PRIORITY: |
| 1103 | { |
| 1104 | int priority = args->value; |
| 1105 | |
| 1106 | if (args->size) |
| 1107 | ret = -EINVAL; |
| 1108 | else if (!to_i915(dev)->engine[RCS]->schedule) |
| 1109 | ret = -ENODEV; |
| 1110 | else if (priority > I915_CONTEXT_MAX_USER_PRIORITY || |
| 1111 | priority < I915_CONTEXT_MIN_USER_PRIORITY) |
| 1112 | ret = -EINVAL; |
| 1113 | else if (priority > I915_CONTEXT_DEFAULT_PRIORITY && |
| 1114 | !capable(CAP_SYS_NICE)) |
| 1115 | ret = -EPERM; |
| 1116 | else |
| 1117 | ctx->priority = priority; |
| 1118 | } |
| 1119 | break; |
| 1120 | |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1121 | default: |
| 1122 | ret = -EINVAL; |
| 1123 | break; |
| 1124 | } |
| 1125 | mutex_unlock(&dev->struct_mutex); |
| 1126 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1127 | out: |
| 1128 | i915_gem_context_put(ctx); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1129 | return ret; |
| 1130 | } |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1131 | |
| 1132 | int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, |
| 1133 | void *data, struct drm_file *file) |
| 1134 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1135 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1136 | struct drm_i915_reset_stats *args = data; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1137 | struct i915_gem_context *ctx; |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1138 | int ret; |
| 1139 | |
| 1140 | if (args->flags || args->pad) |
| 1141 | return -EINVAL; |
| 1142 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1143 | ret = -ENOENT; |
| 1144 | rcu_read_lock(); |
| 1145 | ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id); |
| 1146 | if (!ctx) |
| 1147 | goto out; |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1148 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1149 | /* |
| 1150 | * We opt for unserialised reads here. This may result in tearing |
| 1151 | * in the extremely unlikely event of a GPU hang on this context |
| 1152 | * as we are querying them. If we need that extra layer of protection, |
| 1153 | * we should wrap the hangstats with a seqlock. |
| 1154 | */ |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1155 | |
| 1156 | if (capable(CAP_SYS_ADMIN)) |
| 1157 | args->reset_count = i915_reset_count(&dev_priv->gpu_error); |
| 1158 | else |
| 1159 | args->reset_count = 0; |
| 1160 | |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 1161 | args->batch_active = atomic_read(&ctx->guilty_count); |
| 1162 | args->batch_pending = atomic_read(&ctx->active_count); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1163 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 1164 | ret = 0; |
| 1165 | out: |
| 1166 | rcu_read_unlock(); |
| 1167 | return ret; |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1168 | } |
Chris Wilson | 0daf011 | 2017-02-13 17:15:19 +0000 | [diff] [blame] | 1169 | |
| 1170 | #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) |
| 1171 | #include "selftests/mock_context.c" |
Chris Wilson | 791ff39 | 2017-02-13 17:15:49 +0000 | [diff] [blame] | 1172 | #include "selftests/i915_gem_context.c" |
Chris Wilson | 0daf011 | 2017-02-13 17:15:19 +0000 | [diff] [blame] | 1173 | #endif |