blob: 2db0406950356100282747db836a57582b2be17a [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
Chris Wilson4ff4b442017-06-16 15:05:16 +010088#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010089#include <drm/drmP.h>
90#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070091#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000092#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070093
Chris Wilsonb2e862d2016-04-28 09:56:41 +010094#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
Chris Wilsond1b48c12017-08-16 09:52:08 +010096static void lut_close(struct i915_gem_context *ctx)
Chris Wilson4ff4b442017-06-16 15:05:16 +010097{
Chris Wilsond1b48c12017-08-16 09:52:08 +010098 struct i915_lut_handle *lut, *ln;
99 struct radix_tree_iter iter;
100 void __rcu **slot;
Chris Wilson4ff4b442017-06-16 15:05:16 +0100101
Chris Wilsond1b48c12017-08-16 09:52:08 +0100102 list_for_each_entry_safe(lut, ln, &ctx->handles_list, ctx_link) {
103 list_del(&lut->obj_link);
104 kmem_cache_free(ctx->i915->luts, lut);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100105 }
Chris Wilson4ff4b442017-06-16 15:05:16 +0100106
Chris Wilson547da762017-10-26 14:00:32 +0100107 rcu_read_lock();
Chris Wilsond1b48c12017-08-16 09:52:08 +0100108 radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
109 struct i915_vma *vma = rcu_dereference_raw(*slot);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100110
Chris Wilsond1b48c12017-08-16 09:52:08 +0100111 radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
Chris Wilson94dec872017-11-09 08:55:40 +0000112 __i915_gem_object_release_unless_active(vma->obj);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100113 }
Chris Wilson547da762017-10-26 14:00:32 +0100114 rcu_read_unlock();
Chris Wilson4ff4b442017-06-16 15:05:16 +0100115}
116
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100117static void i915_gem_context_free(struct i915_gem_context *ctx)
Ben Widawsky40521052012-06-04 14:42:43 -0700118{
Chris Wilsonbca44d82016-05-24 14:53:41 +0100119 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700120
Chris Wilson91c8a322016-07-05 10:40:23 +0100121 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson60958682016-12-31 11:20:11 +0000122 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000123
Daniel Vetterae6c4802014-08-06 15:04:53 +0200124 i915_ppgtt_put(ctx->ppgtt);
125
Chris Wilsonbca44d82016-05-24 14:53:41 +0100126 for (i = 0; i < I915_NUM_ENGINES; i++) {
127 struct intel_context *ce = &ctx->engine[i];
128
129 if (!ce->state)
130 continue;
131
132 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100133 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100134 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100135
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100136 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100137 }
138
Chris Wilson562f5d42016-10-28 13:58:54 +0100139 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100140 put_pid(ctx->pid);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100141
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800142 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100143
Chris Wilson829a0af2017-06-20 12:05:45 +0100144 ida_simple_remove(&ctx->i915->contexts.hw_ida, ctx->hw_id);
Chris Wilson1acfc102017-06-20 12:05:47 +0100145 kfree_rcu(ctx, rcu);
Ben Widawsky40521052012-06-04 14:42:43 -0700146}
147
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100148static void contexts_free(struct drm_i915_private *i915)
149{
150 struct llist_node *freed = llist_del_all(&i915->contexts.free_list);
Chris Wilsonfad20832017-07-01 00:05:17 +0100151 struct i915_gem_context *ctx, *cn;
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100152
153 lockdep_assert_held(&i915->drm.struct_mutex);
154
Chris Wilsonfad20832017-07-01 00:05:17 +0100155 llist_for_each_entry_safe(ctx, cn, freed, free_link)
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100156 i915_gem_context_free(ctx);
157}
158
Chris Wilsoncb0aeaa2017-07-05 15:26:34 +0100159static void contexts_free_first(struct drm_i915_private *i915)
160{
161 struct i915_gem_context *ctx;
162 struct llist_node *freed;
163
164 lockdep_assert_held(&i915->drm.struct_mutex);
165
166 freed = llist_del_first(&i915->contexts.free_list);
167 if (!freed)
168 return;
169
170 ctx = container_of(freed, typeof(*ctx), free_link);
171 i915_gem_context_free(ctx);
172}
173
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100174static void contexts_free_worker(struct work_struct *work)
175{
176 struct drm_i915_private *i915 =
177 container_of(work, typeof(*i915), contexts.free_work);
178
179 mutex_lock(&i915->drm.struct_mutex);
180 contexts_free(i915);
181 mutex_unlock(&i915->drm.struct_mutex);
182}
183
184void i915_gem_context_release(struct kref *ref)
185{
186 struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
187 struct drm_i915_private *i915 = ctx->i915;
188
189 trace_i915_context_free(ctx);
190 if (llist_add(&ctx->free_link, &i915->contexts.free_list))
191 queue_work(i915->wq, &i915->contexts.free_work);
192}
193
Chris Wilson50e046b2016-08-04 07:52:46 +0100194static void context_close(struct i915_gem_context *ctx)
195{
Chris Wilson60958682016-12-31 11:20:11 +0000196 i915_gem_context_set_closed(ctx);
Chris Wilsond1b48c12017-08-16 09:52:08 +0100197
Chris Wilson94dec872017-11-09 08:55:40 +0000198 /*
199 * The LUT uses the VMA as a backpointer to unref the object,
200 * so we need to clear the LUT before we close all the VMA (inside
201 * the ppgtt).
202 */
Chris Wilsond1b48c12017-08-16 09:52:08 +0100203 lut_close(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100204 if (ctx->ppgtt)
205 i915_ppgtt_close(&ctx->ppgtt->base);
Chris Wilsond1b48c12017-08-16 09:52:08 +0100206
Chris Wilson50e046b2016-08-04 07:52:46 +0100207 ctx->file_priv = ERR_PTR(-EBADF);
208 i915_gem_context_put(ctx);
209}
210
Chris Wilson5d1808e2016-04-28 09:56:51 +0100211static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
212{
213 int ret;
214
Chris Wilson829a0af2017-06-20 12:05:45 +0100215 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100216 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
217 if (ret < 0) {
218 /* Contexts are only released when no longer active.
219 * Flush any pending retires to hopefully release some
220 * stale contexts and try again.
221 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100222 i915_gem_retire_requests(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100223 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100224 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
225 if (ret < 0)
226 return ret;
227 }
228
229 *out = ret;
230 return 0;
231}
232
Chris Wilson949e8ab2017-02-09 14:40:36 +0000233static u32 default_desc_template(const struct drm_i915_private *i915,
234 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200235{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000236 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200237 u32 desc;
238
Chris Wilson949e8ab2017-02-09 14:40:36 +0000239 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200240
Chris Wilson949e8ab2017-02-09 14:40:36 +0000241 address_mode = INTEL_LEGACY_32B_CONTEXT;
242 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
243 address_mode = INTEL_LEGACY_64B_CONTEXT;
244 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
245
246 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200247 desc |= GEN8_CTX_L3LLC_COHERENT;
248
249 /* TODO: WaDisableLiteRestore when we start using semaphore
250 * signalling between Command Streamers
251 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
252 */
253
254 return desc;
255}
256
Chris Wilsone2efd132016-05-24 14:53:34 +0100257static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000258__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200259 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700260{
Chris Wilsone2efd132016-05-24 14:53:34 +0100261 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800262 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700263
Ben Widawskyf94982b2012-11-10 10:56:04 -0800264 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700265 if (ctx == NULL)
266 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700267
Chris Wilson5d1808e2016-04-28 09:56:51 +0100268 ret = assign_hw_id(dev_priv, &ctx->hw_id);
269 if (ret) {
270 kfree(ctx);
271 return ERR_PTR(ret);
272 }
273
Mika Kuoppaladce32712013-04-30 13:30:33 +0300274 kref_init(&ctx->ref);
Chris Wilson829a0af2017-06-20 12:05:45 +0100275 list_add_tail(&ctx->link, &dev_priv->contexts.list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100276 ctx->i915 = dev_priv;
Chris Wilsone4f815f2017-05-17 13:10:02 +0100277 ctx->priority = I915_PRIORITY_NORMAL;
Ben Widawsky40521052012-06-04 14:42:43 -0700278
Chris Wilsond1b48c12017-08-16 09:52:08 +0100279 INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
280 INIT_LIST_HEAD(&ctx->handles_list);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100281
Chris Wilson691e6412014-04-09 09:07:36 +0100282 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100283 ret = DEFAULT_CONTEXT_HANDLE;
284 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100285 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100286 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100287 if (ret < 0)
Chris Wilson4ff4b442017-06-16 15:05:16 +0100288 goto err_lut;
Chris Wilson562f5d42016-10-28 13:58:54 +0100289 }
290 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300291
292 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100293 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100294 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100295 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
296 current->comm,
297 pid_nr(ctx->pid),
298 ctx->user_handle);
299 if (!ctx->name) {
300 ret = -ENOMEM;
301 goto err_pid;
302 }
303 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100304
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700305 /* NB: Mark all slices as needing a remap so that when the context first
306 * loads it will restore whatever remap state already exists. If there
307 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100308 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Chris Wilson60958682016-12-31 11:20:11 +0000310 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400311 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000312 ctx->desc_template =
313 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800314
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800315 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
316 * present or not in use we still need a small bias as ring wraparound
317 * at offset 0 sometimes hangs. No idea why.
318 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000319 if (HAS_GUC(dev_priv) && i915_modparams.enable_guc_loading)
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800320 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
321 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000322 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800323
Ben Widawsky146937e2012-06-29 10:30:39 -0700324 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700325
Chris Wilson562f5d42016-10-28 13:58:54 +0100326err_pid:
327 put_pid(ctx->pid);
328 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100329err_lut:
Chris Wilson50e046b2016-08-04 07:52:46 +0100330 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700331 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700332}
333
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200334static void __destroy_hw_context(struct i915_gem_context *ctx,
335 struct drm_i915_file_private *file_priv)
336{
337 idr_remove(&file_priv->context_idr, ctx->user_handle);
338 context_close(ctx);
339}
340
Ben Widawsky254f9652012-06-04 14:42:42 -0700341/**
342 * The default context needs to exist per ring that uses contexts. It stores the
343 * context state of the GPU for applications that don't utilize HW contexts, as
344 * well as an idle case.
345 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100346static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000347i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200348 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700349{
Chris Wilsone2efd132016-05-24 14:53:34 +0100350 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700351
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000352 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700353
Chris Wilsoncb0aeaa2017-07-05 15:26:34 +0100354 /* Reap the most stale context */
355 contexts_free_first(dev_priv);
Chris Wilsonddfc9252017-07-05 15:26:32 +0100356
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000357 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700358 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800359 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000361 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100362 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800363
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000364 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100365 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800366 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
367 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200368 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100369 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200370 }
371
372 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000373 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200374 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800375
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000376 trace_i915_context_create(ctx);
377
Ben Widawskya45d0f62013-12-06 14:11:05 -0800378 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700379}
380
Zhi Wangc8c35792016-06-16 08:07:05 -0400381/**
382 * i915_gem_context_create_gvt - create a GVT GEM context
383 * @dev: drm device *
384 *
385 * This function is used to create a GVT specific GEM context.
386 *
387 * Returns:
388 * pointer to i915_gem_context on success, error pointer if failed
389 *
390 */
391struct i915_gem_context *
392i915_gem_context_create_gvt(struct drm_device *dev)
393{
394 struct i915_gem_context *ctx;
395 int ret;
396
397 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
398 return ERR_PTR(-ENODEV);
399
400 ret = i915_mutex_lock_interruptible(dev);
401 if (ret)
402 return ERR_PTR(ret);
403
Chris Wilson984ff29f2017-01-06 15:20:13 +0000404 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400405 if (IS_ERR(ctx))
406 goto out;
407
Chris Wilson984ff29f2017-01-06 15:20:13 +0000408 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000409 i915_gem_context_set_closed(ctx); /* not user accessible */
410 i915_gem_context_clear_bannable(ctx);
411 i915_gem_context_set_force_single_submission(ctx);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000412 if (!i915_modparams.enable_guc_submission)
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800413 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000414
415 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400416out:
417 mutex_unlock(&dev->struct_mutex);
418 return ctx;
419}
420
Chris Wilsond2b4b972017-11-10 14:26:33 +0000421struct i915_gem_context *
422i915_gem_context_create_kernel(struct drm_i915_private *i915, int prio)
Ben Widawsky254f9652012-06-04 14:42:42 -0700423{
Chris Wilsone2efd132016-05-24 14:53:34 +0100424 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700425
Chris Wilsone7af3112017-10-03 21:34:48 +0100426 ctx = i915_gem_create_context(i915, NULL);
427 if (IS_ERR(ctx))
428 return ctx;
429
430 i915_gem_context_clear_bannable(ctx);
431 ctx->priority = prio;
432 ctx->ring_size = PAGE_SIZE;
433
434 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
435
436 return ctx;
437}
438
439static void
440destroy_kernel_context(struct i915_gem_context **ctxp)
441{
442 struct i915_gem_context *ctx;
443
444 /* Keep the context ref so that we can free it immediately ourselves */
445 ctx = i915_gem_context_get(fetch_and_zero(ctxp));
446 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
447
448 context_close(ctx);
449 i915_gem_context_free(ctx);
450}
451
452int i915_gem_contexts_init(struct drm_i915_private *dev_priv)
453{
454 struct i915_gem_context *ctx;
455 int err;
456
457 GEM_BUG_ON(dev_priv->kernel_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700458
Chris Wilson829a0af2017-06-20 12:05:45 +0100459 INIT_LIST_HEAD(&dev_priv->contexts.list);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100460 INIT_WORK(&dev_priv->contexts.free_work, contexts_free_worker);
461 init_llist_head(&dev_priv->contexts.free_list);
Chris Wilson829a0af2017-06-20 12:05:45 +0100462
Chris Wilsonc0336662016-05-06 15:40:21 +0100463 if (intel_vgpu_active(dev_priv) &&
464 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000465 if (!i915_modparams.enable_execlists) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800466 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
467 return -EINVAL;
468 }
469 }
470
Chris Wilson5d1808e2016-04-28 09:56:51 +0100471 /* Using the simple ida interface, the max is limited by sizeof(int) */
472 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
Chris Wilson829a0af2017-06-20 12:05:45 +0100473 ida_init(&dev_priv->contexts.hw_ida);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100474
Chris Wilsone7af3112017-10-03 21:34:48 +0100475 /* lowest priority; idle task */
Chris Wilsond2b4b972017-11-10 14:26:33 +0000476 ctx = i915_gem_context_create_kernel(dev_priv, I915_PRIORITY_MIN);
Chris Wilson691e6412014-04-09 09:07:36 +0100477 if (IS_ERR(ctx)) {
Chris Wilsone7af3112017-10-03 21:34:48 +0100478 DRM_ERROR("Failed to create default global context\n");
479 err = PTR_ERR(ctx);
480 goto err;
Ben Widawsky254f9652012-06-04 14:42:42 -0700481 }
Chris Wilsone7af3112017-10-03 21:34:48 +0100482 /*
483 * For easy recognisablity, we want the kernel context to be 0 and then
Chris Wilson5d12fce2017-01-23 11:31:31 +0000484 * all user contexts will have non-zero hw_id.
485 */
486 GEM_BUG_ON(ctx->hw_id);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000487 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100488
Chris Wilsone7af3112017-10-03 21:34:48 +0100489 /* highest priority; preempting task */
Chris Wilsond2b4b972017-11-10 14:26:33 +0000490 ctx = i915_gem_context_create_kernel(dev_priv, INT_MAX);
Chris Wilsone7af3112017-10-03 21:34:48 +0100491 if (IS_ERR(ctx)) {
492 DRM_ERROR("Failed to create default preempt context\n");
493 err = PTR_ERR(ctx);
494 goto err_kernel_context;
495 }
496 dev_priv->preempt_context = ctx;
Chris Wilson984ff29f2017-01-06 15:20:13 +0000497
Oscar Mateoede7d422014-07-24 17:04:12 +0100498 DRM_DEBUG_DRIVER("%s context support initialized\n",
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300499 dev_priv->engine[RCS]->context_size ? "logical" :
500 "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200501 return 0;
Chris Wilsone7af3112017-10-03 21:34:48 +0100502
503err_kernel_context:
504 destroy_kernel_context(&dev_priv->kernel_context);
505err:
506 return err;
Ben Widawsky254f9652012-06-04 14:42:42 -0700507}
508
Chris Wilson829a0af2017-06-20 12:05:45 +0100509void i915_gem_contexts_lost(struct drm_i915_private *dev_priv)
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100510{
511 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530512 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100513
Chris Wilson91c8a322016-07-05 10:40:23 +0100514 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100515
Akash Goel3b3f1652016-10-13 22:44:48 +0530516 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000517 engine->legacy_active_context = NULL;
518
519 if (!engine->last_retired_context)
520 continue;
521
522 engine->context_unpin(engine, engine->last_retired_context);
523 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100524 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100525}
526
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100527void i915_gem_contexts_fini(struct drm_i915_private *i915)
Ben Widawsky254f9652012-06-04 14:42:42 -0700528{
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100529 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100530
Chris Wilsone7af3112017-10-03 21:34:48 +0100531 destroy_kernel_context(&i915->preempt_context);
532 destroy_kernel_context(&i915->kernel_context);
Chris Wilson984ff29f2017-01-06 15:20:13 +0000533
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100534 /* Must free all deferred contexts (via flush_workqueue) first */
535 ida_destroy(&i915->contexts.hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700536}
537
Ben Widawsky40521052012-06-04 14:42:43 -0700538static int context_idr_cleanup(int id, void *p, void *data)
539{
Chris Wilsone2efd132016-05-24 14:53:34 +0100540 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700541
Chris Wilson50e046b2016-08-04 07:52:46 +0100542 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700543 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700544}
545
Chris Wilson829a0af2017-06-20 12:05:45 +0100546int i915_gem_context_open(struct drm_i915_private *i915,
547 struct drm_file *file)
Ben Widawskye422b882013-12-06 14:10:58 -0800548{
549 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100550 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800551
552 idr_init(&file_priv->context_idr);
553
Chris Wilson829a0af2017-06-20 12:05:45 +0100554 mutex_lock(&i915->drm.struct_mutex);
555 ctx = i915_gem_create_context(i915, file_priv);
556 mutex_unlock(&i915->drm.struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100557 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800558 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100559 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800560 }
561
Chris Wilsone4d5dc22017-07-05 15:26:31 +0100562 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
563
Ben Widawskye422b882013-12-06 14:10:58 -0800564 return 0;
565}
566
Chris Wilson829a0af2017-06-20 12:05:45 +0100567void i915_gem_context_close(struct drm_file *file)
Ben Widawsky254f9652012-06-04 14:42:42 -0700568{
Ben Widawsky40521052012-06-04 14:42:43 -0700569 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700570
Chris Wilson829a0af2017-06-20 12:05:45 +0100571 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100572
Daniel Vetter73c273e2012-06-19 20:27:39 +0200573 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700574 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700575}
576
Ben Widawskye0556842012-06-04 14:42:46 -0700577static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000578mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700579{
Chris Wilsonc0336662016-05-06 15:40:21 +0100580 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000581 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530582 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000583 const int num_rings =
Chris Wilsone02d9d76b2017-03-24 15:17:23 +0000584 /* Use an extended w/a on gen7 if signalling from other rings */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000585 (i915_modparams.semaphores && INTEL_GEN(dev_priv) == 7) ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100586 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000587 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000588 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000589 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700590
Chris Wilsone555e322017-03-22 21:03:50 +0000591 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100592 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000593 /* These flags are for resource streamer on HSW+ */
594 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
595 else
596 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000597
598 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100599 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100600 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000601
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000602 cs = intel_ring_begin(req, len);
603 if (IS_ERR(cs))
604 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700605
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300606 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100607 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000608 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000609 if (num_rings) {
610 struct intel_engine_cs *signaller;
611
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000612 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530613 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000614 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000615 continue;
616
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000617 *cs++ = i915_mmio_reg_offset(
618 RING_PSMI_CTL(signaller->mmio_base));
619 *cs++ = _MASKED_BIT_ENABLE(
620 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000621 }
622 }
623 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700624
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000625 *cs++ = MI_NOOP;
626 *cs++ = MI_SET_CONTEXT;
627 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200628 /*
629 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
630 * WaMiSetContext_Hang:snb,ivb,vlv
631 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000632 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700633
Chris Wilsonc0336662016-05-06 15:40:21 +0100634 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000635 if (num_rings) {
636 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100637 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000638
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000639 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530640 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000642 continue;
643
Chris Wilsone9135c42016-04-13 17:35:10 +0100644 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000645 *cs++ = i915_mmio_reg_offset(last_reg);
646 *cs++ = _MASKED_BIT_DISABLE(
647 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000648 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100649
650 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000651 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
652 *cs++ = i915_mmio_reg_offset(last_reg);
653 *cs++ = i915_ggtt_offset(engine->scratch);
654 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000655 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000656 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000657 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700658
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000659 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700660
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000661 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700662}
663
Chris Wilsond200cda2016-04-28 09:56:44 +0100664static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100665{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000666 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
667 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100668
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100669 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100670 return 0;
671
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000672 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
673 if (IS_ERR(cs))
674 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100675
676 /*
677 * Note: We do not worry about the concurrent register cacheline hang
678 * here because no other code should access these registers other than
679 * at initialization time.
680 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000681 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100682 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000683 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
684 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100685 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000686 *cs++ = MI_NOOP;
687 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100688
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100689 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100690}
691
Chris Wilsonf9326be2016-04-28 09:56:45 +0100692static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
693 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100694 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000695{
Ben Widawsky563222a2015-03-19 12:53:28 +0000696 if (to->remap_slice)
697 return false;
698
Chris Wilsonf9326be2016-04-28 09:56:45 +0100699 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100700 return false;
701
Chris Wilsone8a9c582016-12-18 15:37:20 +0000702 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000703}
704
705static bool
Chris Wilson12124be2017-08-12 16:27:24 +0100706needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt, struct intel_engine_cs *engine)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000707{
Chris Wilson12124be2017-08-12 16:27:24 +0100708 struct i915_gem_context *from = engine->legacy_active_context;
709
Chris Wilsonf9326be2016-04-28 09:56:45 +0100710 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000711 return false;
712
Chris Wilsonf9326be2016-04-28 09:56:45 +0100713 /* Always load the ppgtt on first use */
Chris Wilson12124be2017-08-12 16:27:24 +0100714 if (!from)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100715 return true;
716
717 /* Same context without new entries, skip */
Chris Wilson12124be2017-08-12 16:27:24 +0100718 if ((!from->ppgtt || from->ppgtt == ppgtt) &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100720 return false;
721
722 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000723 return true;
724
Chris Wilsonc0336662016-05-06 15:40:21 +0100725 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000726 return true;
727
728 return false;
729}
730
731static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100732needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100733 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100734 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000735{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100736 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000737 return false;
738
Chris Wilsonfcb51062016-04-13 17:35:14 +0100739 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000740 return false;
741
Ben Widawsky6702cf12015-03-16 16:00:58 +0000742 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000743 return true;
744
745 return false;
746}
747
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100748static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700749{
Chris Wilsone2efd132016-05-24 14:53:34 +0100750 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000751 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000753 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100754 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700755 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700756
Chris Wilsone8a9c582016-12-18 15:37:20 +0000757 GEM_BUG_ON(engine->id != RCS);
758
Chris Wilsonf9326be2016-04-28 09:56:45 +0100759 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100760 return 0;
761
Chris Wilson12124be2017-08-12 16:27:24 +0100762 if (needs_pd_load_pre(ppgtt, engine)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100763 /* Older GENs and non render rings still want the load first,
764 * "PP_DCLV followed by PP_DIR_BASE register through Load
765 * Register Immediate commands in Ring Buffer before submitting
766 * a context."*/
767 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100768 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100769 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000770 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100771 }
772
Chris Wilsond2b4b972017-11-10 14:26:33 +0000773 if (i915_gem_context_is_kernel(to))
774 /*
775 * The kernel context(s) is treated as pure scratch and is not
776 * expected to retain any state (as we sacrifice it during
777 * suspend and on resume it may be corrupted). This is ok,
778 * as nothing actually executes using the kernel context; it
779 * is purely used for flushing user contexts.
780 */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100781 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100782 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100783 hw_flags = MI_FORCE_RESTORE;
784 else
785 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700786
Chris Wilsonfcb51062016-04-13 17:35:14 +0100787 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
788 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700789 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000790 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700791
Chris Wilsone8a9c582016-12-18 15:37:20 +0000792 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700793 }
Ben Widawskye0556842012-06-04 14:42:46 -0700794
Chris Wilsonfcb51062016-04-13 17:35:14 +0100795 /* GEN8 does *not* require an explicit reload if the PDPs have been
796 * setup, and we do not wish to move them.
797 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100798 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100800 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100801 /* The hardware context switch is emitted, but we haven't
802 * actually changed the state - so it's probably safe to bail
803 * here. Still, let the user know something dangerous has
804 * happened.
805 */
806 if (ret)
807 return ret;
808 }
809
Chris Wilsonf9326be2016-04-28 09:56:45 +0100810 if (ppgtt)
811 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100812
813 for (i = 0; i < MAX_L3_SLICES; i++) {
814 if (!(to->remap_slice & (1<<i)))
815 continue;
816
Chris Wilsond200cda2016-04-28 09:56:44 +0100817 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100818 if (ret)
819 return ret;
820
821 to->remap_slice &= ~(1<<i);
822 }
823
Ben Widawskye0556842012-06-04 14:42:46 -0700824 return 0;
825}
826
827/**
828 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100829 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700830 *
831 * The context life cycle is simple. The context refcount is incremented and
832 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100833 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700834 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100835 *
836 * This function should not be used in execlists mode. Instead the context is
837 * switched by writing to the ELSP and requests keep a reference to their
838 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700839 */
John Harrisonba01cc92015-05-29 17:43:41 +0100840int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700841{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000842 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700843
Chris Wilson91c8a322016-07-05 10:40:23 +0100844 lockdep_assert_held(&req->i915->drm.struct_mutex);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000845 if (i915_modparams.enable_execlists)
Chris Wilson5b043f42016-08-02 22:50:38 +0100846 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800847
Chris Wilsonbca44d82016-05-24 14:53:41 +0100848 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100849 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100850 struct i915_hw_ppgtt *ppgtt =
851 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100852
Chris Wilson12124be2017-08-12 16:27:24 +0100853 if (needs_pd_load_pre(ppgtt, engine)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100854 int ret;
855
856 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100857 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100858 if (ret)
859 return ret;
860
Chris Wilsonf9326be2016-04-28 09:56:45 +0100861 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100862 }
863
Chris Wilson12124be2017-08-12 16:27:24 +0100864 engine->legacy_active_context = to;
Ben Widawskyc4829722013-12-06 14:11:20 -0800865 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200866 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800867
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100868 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700869}
Ben Widawsky84624812012-06-04 14:42:54 -0700870
Chris Wilson20ccd4d2017-10-24 23:08:55 +0100871static bool engine_has_idle_kernel_context(struct intel_engine_cs *engine)
Chris Wilsonf131e352016-12-29 14:40:37 +0000872{
873 struct i915_gem_timeline *timeline;
874
875 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
876 struct intel_timeline *tl;
877
878 if (timeline == &engine->i915->gt.global_timeline)
879 continue;
880
881 tl = &timeline->engine[engine->id];
882 if (i915_gem_active_peek(&tl->last_request,
883 &engine->i915->drm.struct_mutex))
884 return false;
885 }
886
Chris Wilson20ccd4d2017-10-24 23:08:55 +0100887 return intel_engine_has_kernel_context(engine);
Chris Wilsonf131e352016-12-29 14:40:37 +0000888}
889
Chris Wilson945657b2016-07-15 14:56:19 +0100890int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
891{
892 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100893 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530894 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100895
Chris Wilson3033aca2016-10-28 13:58:47 +0100896 lockdep_assert_held(&dev_priv->drm.struct_mutex);
897
Chris Wilsonf131e352016-12-29 14:40:37 +0000898 i915_gem_retire_requests(dev_priv);
899
Akash Goel3b3f1652016-10-13 22:44:48 +0530900 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100901 struct drm_i915_gem_request *req;
902 int ret;
903
Chris Wilson20ccd4d2017-10-24 23:08:55 +0100904 if (engine_has_idle_kernel_context(engine))
Chris Wilsonf131e352016-12-29 14:40:37 +0000905 continue;
906
Chris Wilson945657b2016-07-15 14:56:19 +0100907 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
908 if (IS_ERR(req))
909 return PTR_ERR(req);
910
Chris Wilson3033aca2016-10-28 13:58:47 +0100911 /* Queue this switch after all other activity */
912 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
913 struct drm_i915_gem_request *prev;
914 struct intel_timeline *tl;
915
916 tl = &timeline->engine[engine->id];
917 prev = i915_gem_active_raw(&tl->last_request,
918 &dev_priv->drm.struct_mutex);
919 if (prev)
920 i915_sw_fence_await_sw_fence_gfp(&req->submit,
921 &prev->submit,
922 GFP_KERNEL);
923 }
924
Chris Wilson5b043f42016-08-02 22:50:38 +0100925 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000926 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100927 if (ret)
928 return ret;
929 }
930
931 return 0;
932}
933
Mika Kuoppalab083a082016-11-18 15:10:47 +0200934static bool client_is_banned(struct drm_i915_file_private *file_priv)
935{
Chris Wilson77b25a92017-07-21 13:32:30 +0100936 return atomic_read(&file_priv->context_bans) > I915_MAX_CLIENT_CONTEXT_BANS;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200937}
938
Ben Widawsky84624812012-06-04 14:42:54 -0700939int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
940 struct drm_file *file)
941{
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300942 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky84624812012-06-04 14:42:54 -0700943 struct drm_i915_gem_context_create *args = data;
944 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100945 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700946 int ret;
947
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300948 if (!dev_priv->engine[RCS]->context_size)
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200949 return -ENODEV;
950
Chris Wilsonb31e5132016-02-05 16:45:59 +0000951 if (args->pad != 0)
952 return -EINVAL;
953
Mika Kuoppalab083a082016-11-18 15:10:47 +0200954 if (client_is_banned(file_priv)) {
955 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
956 current->comm,
957 pid_nr(get_task_pid(current, PIDTYPE_PID)));
958
959 return -EIO;
960 }
961
Ben Widawsky84624812012-06-04 14:42:54 -0700962 ret = i915_mutex_lock_interruptible(dev);
963 if (ret)
964 return ret;
965
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300966 ctx = i915_gem_create_context(dev_priv, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700967 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300968 if (IS_ERR(ctx))
969 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700970
Chris Wilson984ff29f2017-01-06 15:20:13 +0000971 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
972
Oscar Mateo821d66d2014-07-03 16:28:00 +0100973 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000974 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700975
Dan Carpenterbe636382012-07-17 09:44:49 +0300976 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700977}
978
979int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
980 struct drm_file *file)
981{
982 struct drm_i915_gem_context_destroy *args = data;
983 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100984 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700985 int ret;
986
Chris Wilsonb31e5132016-02-05 16:45:59 +0000987 if (args->pad != 0)
988 return -EINVAL;
989
Oscar Mateo821d66d2014-07-03 16:28:00 +0100990 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800991 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800992
Chris Wilsonca585b52016-05-24 14:53:36 +0100993 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +0100994 if (!ctx)
995 return -ENOENT;
996
997 ret = mutex_lock_interruptible(&dev->struct_mutex);
998 if (ret)
999 goto out;
Ben Widawsky84624812012-06-04 14:42:54 -07001000
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +02001001 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001002 mutex_unlock(&dev->struct_mutex);
1003
Chris Wilson1acfc102017-06-20 12:05:47 +01001004out:
1005 i915_gem_context_put(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001006 return 0;
1007}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001008
1009int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1010 struct drm_file *file)
1011{
1012 struct drm_i915_file_private *file_priv = file->driver_priv;
1013 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001014 struct i915_gem_context *ctx;
Chris Wilson1acfc102017-06-20 12:05:47 +01001015 int ret = 0;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001016
Chris Wilsonca585b52016-05-24 14:53:36 +01001017 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +01001018 if (!ctx)
1019 return -ENOENT;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001020
1021 args->size = 0;
1022 switch (args->param) {
1023 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001024 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001025 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001026 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1027 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1028 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001029 case I915_CONTEXT_PARAM_GTT_SIZE:
1030 if (ctx->ppgtt)
1031 args->value = ctx->ppgtt->base.total;
1032 else if (to_i915(dev)->mm.aliasing_ppgtt)
1033 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1034 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001035 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001036 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001037 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001038 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001039 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001040 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001041 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001042 break;
Chris Wilsonac14fbd2017-10-03 21:34:53 +01001043 case I915_CONTEXT_PARAM_PRIORITY:
1044 args->value = ctx->priority;
1045 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001046 default:
1047 ret = -EINVAL;
1048 break;
1049 }
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001050
Chris Wilson1acfc102017-06-20 12:05:47 +01001051 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001052 return ret;
1053}
1054
1055int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file)
1057{
1058 struct drm_i915_file_private *file_priv = file->driver_priv;
1059 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001060 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001061 int ret;
1062
Chris Wilson1acfc102017-06-20 12:05:47 +01001063 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1064 if (!ctx)
1065 return -ENOENT;
1066
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001067 ret = i915_mutex_lock_interruptible(dev);
1068 if (ret)
Chris Wilson1acfc102017-06-20 12:05:47 +01001069 goto out;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001070
1071 switch (args->param) {
1072 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001073 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001074 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001075 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1076 if (args->size) {
1077 ret = -EINVAL;
1078 } else {
1079 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1080 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1081 }
1082 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001083 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001084 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001085 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001086 else if (args->value)
1087 i915_gem_context_set_no_error_capture(ctx);
1088 else
1089 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001090 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001091 case I915_CONTEXT_PARAM_BANNABLE:
1092 if (args->size)
1093 ret = -EINVAL;
1094 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1095 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001096 else if (args->value)
1097 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001098 else
Chris Wilson60958682016-12-31 11:20:11 +00001099 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001100 break;
Chris Wilsonac14fbd2017-10-03 21:34:53 +01001101
1102 case I915_CONTEXT_PARAM_PRIORITY:
1103 {
1104 int priority = args->value;
1105
1106 if (args->size)
1107 ret = -EINVAL;
1108 else if (!to_i915(dev)->engine[RCS]->schedule)
1109 ret = -ENODEV;
1110 else if (priority > I915_CONTEXT_MAX_USER_PRIORITY ||
1111 priority < I915_CONTEXT_MIN_USER_PRIORITY)
1112 ret = -EINVAL;
1113 else if (priority > I915_CONTEXT_DEFAULT_PRIORITY &&
1114 !capable(CAP_SYS_NICE))
1115 ret = -EPERM;
1116 else
1117 ctx->priority = priority;
1118 }
1119 break;
1120
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001121 default:
1122 ret = -EINVAL;
1123 break;
1124 }
1125 mutex_unlock(&dev->struct_mutex);
1126
Chris Wilson1acfc102017-06-20 12:05:47 +01001127out:
1128 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001129 return ret;
1130}
Chris Wilsond5387042016-05-13 11:57:19 +01001131
1132int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1133 void *data, struct drm_file *file)
1134{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001136 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001137 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001138 int ret;
1139
1140 if (args->flags || args->pad)
1141 return -EINVAL;
1142
Chris Wilson1acfc102017-06-20 12:05:47 +01001143 ret = -ENOENT;
1144 rcu_read_lock();
1145 ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
1146 if (!ctx)
1147 goto out;
Chris Wilsond5387042016-05-13 11:57:19 +01001148
Chris Wilson1acfc102017-06-20 12:05:47 +01001149 /*
1150 * We opt for unserialised reads here. This may result in tearing
1151 * in the extremely unlikely event of a GPU hang on this context
1152 * as we are querying them. If we need that extra layer of protection,
1153 * we should wrap the hangstats with a seqlock.
1154 */
Chris Wilsond5387042016-05-13 11:57:19 +01001155
1156 if (capable(CAP_SYS_ADMIN))
1157 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1158 else
1159 args->reset_count = 0;
1160
Chris Wilson77b25a92017-07-21 13:32:30 +01001161 args->batch_active = atomic_read(&ctx->guilty_count);
1162 args->batch_pending = atomic_read(&ctx->active_count);
Chris Wilsond5387042016-05-13 11:57:19 +01001163
Chris Wilson1acfc102017-06-20 12:05:47 +01001164 ret = 0;
1165out:
1166 rcu_read_unlock();
1167 return ret;
Chris Wilsond5387042016-05-13 11:57:19 +01001168}
Chris Wilson0daf0112017-02-13 17:15:19 +00001169
1170#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1171#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001172#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001173#endif