blob: d51baa6a576a85dc201a0eea3dbdcc6ddc8e8857 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000405
Craig Topperc9099502012-04-20 06:31:50 +0000406 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
407 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
408 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
409 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000412 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
414 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
415 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000416
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
418 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
421 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
422 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
423 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000424
425 // Altivec does not contain unordered floating-point compare instructions
426 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
427 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
428 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
429 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
430 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000432 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000433
Hal Finkel8cc34742012-08-04 14:10:46 +0000434 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000435 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000436 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
437 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000438
Eli Friedman4db5aca2011-08-29 18:23:02 +0000439 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
441
Duncan Sands03228082008-11-23 15:47:28 +0000442 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000443 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000444
Evan Cheng769951f2012-07-02 22:39:56 +0000445 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000446 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000447 setExceptionPointerRegister(PPC::X3);
448 setExceptionSelectorRegister(PPC::X4);
449 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::R3);
452 setExceptionSelectorRegister(PPC::R4);
453 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000454
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000455 // We have target-specific dag combine patterns for the following nodes:
456 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000457 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000458 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000459 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000460
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000461 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000462 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000463 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000464 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
465 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000466 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
467 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000468 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
469 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
470 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
471 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
472 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000473 }
474
Hal Finkelc6129162011-10-17 18:53:03 +0000475 setMinFunctionAlignment(2);
476 if (PPCSubTarget.isDarwin())
477 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000478
Evan Cheng769951f2012-07-02 22:39:56 +0000479 if (isPPC64 && Subtarget->isJITCodeModel())
480 // Temporary workaround for the inability of PPC64 JIT to handle jump
481 // tables.
482 setSupportJumpTables(false);
483
Eli Friedman26689ac2011-08-03 21:06:02 +0000484 setInsertFencesForAtomic(true);
485
Hal Finkel768c65f2011-11-22 16:21:04 +0000486 setSchedulingPreference(Sched::Hybrid);
487
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000488 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000489
490 // The Freescale cores does better with aggressive inlining of memcpy and
491 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
492 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
493 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
494 maxStoresPerMemset = 32;
495 maxStoresPerMemsetOptSize = 16;
496 maxStoresPerMemcpy = 32;
497 maxStoresPerMemcpyOptSize = 8;
498 maxStoresPerMemmove = 32;
499 maxStoresPerMemmoveOptSize = 8;
500
501 setPrefFunctionAlignment(4);
502 benefitFromCodePlacementOpt = true;
503 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000504}
505
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000506/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
507/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000508unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000509 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510 // Darwin passes everything on 4 byte boundary.
511 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
512 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000513
514 // 16byte and wider vectors are passed on 16byte boundary.
515 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
516 if (VTy->getBitWidth() >= 128)
517 return 16;
518
519 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
520 if (PPCSubTarget.isPPC64())
521 return 8;
522
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000523 return 4;
524}
525
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000526const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
527 switch (Opcode) {
528 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000529 case PPCISD::FSEL: return "PPCISD::FSEL";
530 case PPCISD::FCFID: return "PPCISD::FCFID";
531 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
532 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
533 case PPCISD::STFIWX: return "PPCISD::STFIWX";
534 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
535 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
536 case PPCISD::VPERM: return "PPCISD::VPERM";
537 case PPCISD::Hi: return "PPCISD::Hi";
538 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000539 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000540 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
541 case PPCISD::LOAD: return "PPCISD::LOAD";
542 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000543 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
544 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
545 case PPCISD::SRL: return "PPCISD::SRL";
546 case PPCISD::SRA: return "PPCISD::SRA";
547 case PPCISD::SHL: return "PPCISD::SHL";
548 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
549 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000550 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000551 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000552 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000553 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000554 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000555 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
556 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000557 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
558 case PPCISD::MFCR: return "PPCISD::MFCR";
559 case PPCISD::VCMP: return "PPCISD::VCMP";
560 case PPCISD::VCMPo: return "PPCISD::VCMPo";
561 case PPCISD::LBRX: return "PPCISD::LBRX";
562 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000563 case PPCISD::LARX: return "PPCISD::LARX";
564 case PPCISD::STCX: return "PPCISD::STCX";
565 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
566 case PPCISD::MFFS: return "PPCISD::MFFS";
567 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
568 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
569 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
570 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000571 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000572 case PPCISD::CR6SET: return "PPCISD::CR6SET";
573 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000574 }
575}
576
Duncan Sands28b77e92011-09-06 19:07:46 +0000577EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000578 if (!VT.isVector())
579 return MVT::i32;
580 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000581}
582
Chris Lattner1a635d62006-04-14 06:01:58 +0000583//===----------------------------------------------------------------------===//
584// Node matching predicates, for use by the tblgen matching code.
585//===----------------------------------------------------------------------===//
586
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000587/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000588static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000589 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000590 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000591 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000592 // Maybe this has already been legalized into the constant pool?
593 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000594 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000595 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000596 }
597 return false;
598}
599
Chris Lattnerddb739e2006-04-06 17:23:16 +0000600/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
601/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000602static bool isConstantOrUndef(int Op, int Val) {
603 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000604}
605
606/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
607/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000608bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000609 if (!isUnary) {
610 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000611 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000612 return false;
613 } else {
614 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
616 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000617 return false;
618 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000620}
621
622/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
623/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000624bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000625 if (!isUnary) {
626 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
628 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000629 return false;
630 } else {
631 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
633 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
634 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
635 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000636 return false;
637 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000638 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000639}
640
Chris Lattnercaad1632006-04-06 22:02:42 +0000641/// isVMerge - Common function, used to match vmrg* shuffles.
642///
Nate Begeman9008ca62009-04-27 18:41:29 +0000643static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000644 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000647 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
648 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000649
Chris Lattner116cc482006-04-06 21:11:54 +0000650 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
651 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000652 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000653 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000654 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000655 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000656 return false;
657 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000659}
660
661/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
662/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000663bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000665 if (!isUnary)
666 return isVMerge(N, UnitSize, 8, 24);
667 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000668}
669
670/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
671/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000674 if (!isUnary)
675 return isVMerge(N, UnitSize, 0, 16);
676 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000677}
678
679
Chris Lattnerd0608e12006-04-06 18:26:28 +0000680/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
681/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000682int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 "PPC only supports shuffles by bytes!");
685
686 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687
Chris Lattnerd0608e12006-04-06 18:26:28 +0000688 // Find the first non-undef value in the shuffle mask.
689 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000691 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000692
Chris Lattnerd0608e12006-04-06 18:26:28 +0000693 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Nate Begeman9008ca62009-04-27 18:41:29 +0000695 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000696 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000698 if (ShiftAmt < i) return -1;
699 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000700
Chris Lattnerf24380e2006-04-06 22:28:36 +0000701 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000703 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000705 return -1;
706 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000708 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000709 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 return -1;
711 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000712 return ShiftAmt;
713}
Chris Lattneref819f82006-03-20 06:33:01 +0000714
715/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
716/// specifies a splat of a single element that is suitable for input to
717/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000718bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000720 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Chris Lattner88a99ef2006-03-20 06:37:44 +0000722 // This is a splat operation if each element of the permute is the same, and
723 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000724 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725
Nate Begeman9008ca62009-04-27 18:41:29 +0000726 // FIXME: Handle UNDEF elements too!
727 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000728 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Nate Begeman9008ca62009-04-27 18:41:29 +0000730 // Check that the indices are consecutive, in the case of a multi-byte element
731 // splatted with a v16i8 mask.
732 for (unsigned i = 1; i != EltSize; ++i)
733 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000734 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000735
Chris Lattner7ff7e672006-04-04 17:25:31 +0000736 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000737 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000738 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000740 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000741 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000742 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000743}
744
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000745/// isAllNegativeZeroVector - Returns true if all elements of build_vector
746/// are -0.0.
747bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
749
750 APInt APVal, APUndef;
751 unsigned BitSize;
752 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000753
Dale Johannesen1e608812009-11-13 01:45:18 +0000754 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000756 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000757
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000758 return false;
759}
760
Chris Lattneref819f82006-03-20 06:33:01 +0000761/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
762/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000763unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
765 assert(isSplatShuffleMask(SVOp, EltSize));
766 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000767}
768
Chris Lattnere87192a2006-04-12 17:37:20 +0000769/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000770/// by using a vspltis[bhw] instruction of the specified element size, return
771/// the constant being splatted. The ByteSize field indicates the number of
772/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000773SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
774 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000775
776 // If ByteSize of the splat is bigger than the element size of the
777 // build_vector, then we have a case where we are checking for a splat where
778 // multiple elements of the buildvector are folded together into a single
779 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
780 unsigned EltSize = 16/N->getNumOperands();
781 if (EltSize < ByteSize) {
782 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000783 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000784 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000785
Chris Lattner79d9a882006-04-08 07:14:26 +0000786 // See if all of the elements in the buildvector agree across.
787 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
788 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
789 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000790 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000791
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Gabor Greifba36cb52008-08-28 21:40:38 +0000793 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000794 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
795 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000796 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000797 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Chris Lattner79d9a882006-04-08 07:14:26 +0000799 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
800 // either constant or undef values that are identical for each chunk. See
801 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattner79d9a882006-04-08 07:14:26 +0000803 // Check to see if all of the leading entries are either 0 or -1. If
804 // neither, then this won't fit into the immediate field.
805 bool LeadingZero = true;
806 bool LeadingOnes = true;
807 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000808 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattner79d9a882006-04-08 07:14:26 +0000810 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
811 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
812 }
813 // Finally, check the least significant entry.
814 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000815 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000817 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000818 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000820 }
821 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000822 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000824 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000825 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000827 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Dan Gohman475871a2008-07-27 21:46:04 +0000829 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000830 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000832 // Check to see if this buildvec has a single non-undef value in its elements.
833 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
834 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000835 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000836 OpVal = N->getOperand(i);
837 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000838 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000839 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Gabor Greifba36cb52008-08-28 21:40:38 +0000841 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000842
Eli Friedman1a8229b2009-05-24 02:03:36 +0000843 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000844 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000845 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000846 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000847 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000849 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000850 }
851
852 // If the splat value is larger than the element value, then we can never do
853 // this splat. The only case that we could fit the replicated bits into our
854 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000855 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000857 // If the element value is larger than the splat value, cut it in half and
858 // check to see if the two halves are equal. Continue doing this until we
859 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
860 while (ValSizeInBytes > ByteSize) {
861 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000862
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000863 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000864 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
865 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000866 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000867 }
868
869 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000870 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000872 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000873 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874
Chris Lattner140a58f2006-04-08 06:46:53 +0000875 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000876 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000878 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000879}
880
Chris Lattner1a635d62006-04-14 06:01:58 +0000881//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882// Addressing Mode Selection
883//===----------------------------------------------------------------------===//
884
885/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
886/// or 64-bit immediate, and if the value can be accurately represented as a
887/// sign extension from a 16-bit value. If so, this returns true and the
888/// immediate.
889static bool isIntS16Immediate(SDNode *N, short &Imm) {
890 if (N->getOpcode() != ISD::Constant)
891 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000893 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000895 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000897 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898}
Dan Gohman475871a2008-07-27 21:46:04 +0000899static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000900 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901}
902
903
904/// SelectAddressRegReg - Given the specified addressed, check to see if it
905/// can be represented as an indexed [r+r] operation. Returns false if it
906/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000907bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
908 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000909 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 short imm = 0;
911 if (N.getOpcode() == ISD::ADD) {
912 if (isIntS16Immediate(N.getOperand(1), imm))
913 return false; // r+i
914 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
915 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 Base = N.getOperand(0);
918 Index = N.getOperand(1);
919 return true;
920 } else if (N.getOpcode() == ISD::OR) {
921 if (isIntS16Immediate(N.getOperand(1), imm))
922 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000923
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 // If this is an or of disjoint bitfields, we can codegen this as an add
925 // (for better address arithmetic) if the LHS and RHS of the OR are provably
926 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000927 APInt LHSKnownZero, LHSKnownOne;
928 APInt RHSKnownZero, RHSKnownOne;
929 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000930 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000932 if (LHSKnownZero.getBoolValue()) {
933 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000934 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // If all of the bits are known zero on the LHS or RHS, the add won't
936 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000937 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 Base = N.getOperand(0);
939 Index = N.getOperand(1);
940 return true;
941 }
942 }
943 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 return false;
946}
947
948/// Returns true if the address N can be represented by a base register plus
949/// a signed 16-bit displacement [r+imm], and if it is not better
950/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000951bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000952 SDValue &Base,
953 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000954 // FIXME dl should come from parent load or store, not from address
955 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // If this can be more profitably realized as r+r, fail.
957 if (SelectAddressRegReg(N, Disp, Base, DAG))
958 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000959
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 if (N.getOpcode() == ISD::ADD) {
961 short imm = 0;
962 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
965 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
966 } else {
967 Base = N.getOperand(0);
968 }
969 return true; // [r+i]
970 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
971 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000972 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 && "Cannot handle constant offsets yet!");
974 Disp = N.getOperand(1).getOperand(0); // The global address.
975 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000976 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 Disp.getOpcode() == ISD::TargetConstantPool ||
978 Disp.getOpcode() == ISD::TargetJumpTable);
979 Base = N.getOperand(0);
980 return true; // [&g+r]
981 }
982 } else if (N.getOpcode() == ISD::OR) {
983 short imm = 0;
984 if (isIntS16Immediate(N.getOperand(1), imm)) {
985 // If this is an or of disjoint bitfields, we can codegen this as an add
986 // (for better address arithmetic) if the LHS and RHS of the OR are
987 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000988 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000989 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000990
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000991 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 // If all of the bits are known zero on the LHS or RHS, the add won't
993 // carry.
994 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 return true;
997 }
998 }
999 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1000 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001001
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 // If this address fits entirely in a 16-bit sext immediate field, codegen
1003 // this as "d, 0"
1004 short Imm;
1005 if (isIntS16Immediate(CN, Imm)) {
1006 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001007 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1008 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 return true;
1010 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001011
1012 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001014 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1015 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001017 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1021 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001022 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 return true;
1024 }
1025 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001026
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 Disp = DAG.getTargetConstant(0, getPointerTy());
1028 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1029 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1030 else
1031 Base = N;
1032 return true; // [r+0]
1033}
1034
1035/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1036/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001037bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1038 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001039 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 // Check to see if we can easily represent this as an [r+r] address. This
1041 // will fail if it thinks that the address is more profitably represented as
1042 // reg+imm, e.g. where imm = 0.
1043 if (SelectAddressRegReg(N, Base, Index, DAG))
1044 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001045
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 // If the operand is an addition, always emit this as [r+r], since this is
1047 // better (for code size, and execution, as the memop does the add for free)
1048 // than emitting an explicit add.
1049 if (N.getOpcode() == ISD::ADD) {
1050 Base = N.getOperand(0);
1051 Index = N.getOperand(1);
1052 return true;
1053 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001056 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1057 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001058 Index = N;
1059 return true;
1060}
1061
1062/// SelectAddressRegImmShift - Returns true if the address N can be
1063/// represented by a base register plus a signed 14-bit displacement
1064/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001065bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1066 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001067 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001068 // FIXME dl should come from the parent load or store, not the address
1069 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 // If this can be more profitably realized as r+r, fail.
1071 if (SelectAddressRegReg(N, Disp, Base, DAG))
1072 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074 if (N.getOpcode() == ISD::ADD) {
1075 short imm = 0;
1076 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001077 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1079 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1080 } else {
1081 Base = N.getOperand(0);
1082 }
1083 return true; // [r+i]
1084 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1085 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001086 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 && "Cannot handle constant offsets yet!");
1088 Disp = N.getOperand(1).getOperand(0); // The global address.
1089 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1090 Disp.getOpcode() == ISD::TargetConstantPool ||
1091 Disp.getOpcode() == ISD::TargetJumpTable);
1092 Base = N.getOperand(0);
1093 return true; // [&g+r]
1094 }
1095 } else if (N.getOpcode() == ISD::OR) {
1096 short imm = 0;
1097 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1098 // If this is an or of disjoint bitfields, we can codegen this as an add
1099 // (for better address arithmetic) if the LHS and RHS of the OR are
1100 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001101 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001102 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001103 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 // If all of the bits are known zero on the LHS or RHS, the add won't
1105 // carry.
1106 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 return true;
1109 }
1110 }
1111 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001112 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001113 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001114 // If this address fits entirely in a 14-bit sext immediate field, codegen
1115 // this as "d, 0"
1116 short Imm;
1117 if (isIntS16Immediate(CN, Imm)) {
1118 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001119 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1120 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001121 return true;
1122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001124 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001126 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1127 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001128
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001129 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1131 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1132 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001133 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001134 return true;
1135 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136 }
1137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001138
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001139 Disp = DAG.getTargetConstant(0, getPointerTy());
1140 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1141 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1142 else
1143 Base = N;
1144 return true; // [r+0]
1145}
1146
1147
1148/// getPreIndexedAddressParts - returns true by value, base pointer and
1149/// offset pointer and addressing mode by reference if the node's address
1150/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001151bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1152 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001153 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001154 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001155 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001156
Dan Gohman475871a2008-07-27 21:46:04 +00001157 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001158 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001159 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1160 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001161 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001162
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001163 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001164 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001165 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001166 } else
1167 return false;
1168
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001169 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001170 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001171 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001172
Hal Finkelac81cc32012-06-19 02:34:32 +00001173 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001174 AM = ISD::PRE_INC;
1175 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattner0851b4f2006-11-15 19:55:13 +00001178 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001180 // reg + imm
1181 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1182 return false;
1183 } else {
1184 // reg + imm * 4.
1185 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1186 return false;
1187 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001188
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001189 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001190 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1191 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001192 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001193 LD->getExtensionType() == ISD::SEXTLOAD &&
1194 isa<ConstantSDNode>(Offset))
1195 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001196 }
1197
Chris Lattner4eab7142006-11-10 02:08:47 +00001198 AM = ISD::PRE_INC;
1199 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001200}
1201
1202//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001203// LowerOperation implementation
1204//===----------------------------------------------------------------------===//
1205
Chris Lattner1e61e692010-11-15 02:46:57 +00001206/// GetLabelAccessInfo - Return true if we should reference labels using a
1207/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1208static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001209 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1210 HiOpFlags = PPCII::MO_HA16;
1211 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212
Chris Lattner1e61e692010-11-15 02:46:57 +00001213 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1214 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001215 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001216 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001217 if (isPIC) {
1218 HiOpFlags |= PPCII::MO_PIC_FLAG;
1219 LoOpFlags |= PPCII::MO_PIC_FLAG;
1220 }
1221
1222 // If this is a reference to a global value that requires a non-lazy-ptr, make
1223 // sure that instruction lowering adds it.
1224 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1225 HiOpFlags |= PPCII::MO_NLP_FLAG;
1226 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227
Chris Lattner6d2ff122010-11-15 03:13:19 +00001228 if (GV->hasHiddenVisibility()) {
1229 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1230 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1231 }
1232 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001233
Chris Lattner1e61e692010-11-15 02:46:57 +00001234 return isPIC;
1235}
1236
1237static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1238 SelectionDAG &DAG) {
1239 EVT PtrVT = HiPart.getValueType();
1240 SDValue Zero = DAG.getConstant(0, PtrVT);
1241 DebugLoc DL = HiPart.getDebugLoc();
1242
1243 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1244 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245
Chris Lattner1e61e692010-11-15 02:46:57 +00001246 // With PIC, the first instruction is actually "GR+hi(&G)".
1247 if (isPIC)
1248 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1249 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250
Chris Lattner1e61e692010-11-15 02:46:57 +00001251 // Generate non-pic code that has direct accesses to the constant pool.
1252 // The address of the global is just (hi(&g)+lo(&g)).
1253 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1254}
1255
Scott Michelfdc40a02009-02-17 22:15:04 +00001256SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001257 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001260 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001261
Roman Divacky9fb8b492012-08-24 16:26:02 +00001262 // 64-bit SVR4 ABI code is always position-independent.
1263 // The actual address of the GlobalValue is stored in the TOC.
1264 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1265 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1266 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1267 DAG.getRegister(PPC::X2, MVT::i64));
1268 }
1269
Chris Lattner1e61e692010-11-15 02:46:57 +00001270 unsigned MOHiFlag, MOLoFlag;
1271 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1272 SDValue CPIHi =
1273 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1274 SDValue CPILo =
1275 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1276 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001277}
1278
Dan Gohmand858e902010-04-17 15:26:15 +00001279SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001280 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001281 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001282
Roman Divacky9fb8b492012-08-24 16:26:02 +00001283 // 64-bit SVR4 ABI code is always position-independent.
1284 // The actual address of the GlobalValue is stored in the TOC.
1285 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1286 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1287 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1288 DAG.getRegister(PPC::X2, MVT::i64));
1289 }
1290
Chris Lattner1e61e692010-11-15 02:46:57 +00001291 unsigned MOHiFlag, MOLoFlag;
1292 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1293 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1294 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1295 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001296}
1297
Dan Gohmand858e902010-04-17 15:26:15 +00001298SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1299 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001300 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001301
Dan Gohman46510a72010-04-15 01:51:59 +00001302 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303
Chris Lattner1e61e692010-11-15 02:46:57 +00001304 unsigned MOHiFlag, MOLoFlag;
1305 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001306 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1307 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001308 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1309}
1310
Roman Divackyfd42ed62012-06-04 17:36:38 +00001311SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1312 SelectionDAG &DAG) const {
1313
1314 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1315 DebugLoc dl = GA->getDebugLoc();
1316 const GlobalValue *GV = GA->getGlobal();
1317 EVT PtrVT = getPointerTy();
1318 bool is64bit = PPCSubTarget.isPPC64();
1319
1320 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1321
1322 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1323 PPCII::MO_TPREL16_HA);
1324 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1325 PPCII::MO_TPREL16_LO);
1326
1327 if (model != TLSModel::LocalExec)
1328 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001329 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1330 is64bit ? MVT::i64 : MVT::i32);
1331 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001332 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1333}
1334
Chris Lattner1e61e692010-11-15 02:46:57 +00001335SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1336 SelectionDAG &DAG) const {
1337 EVT PtrVT = Op.getValueType();
1338 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1339 DebugLoc DL = GSDN->getDebugLoc();
1340 const GlobalValue *GV = GSDN->getGlobal();
1341
Chris Lattner1e61e692010-11-15 02:46:57 +00001342 // 64-bit SVR4 ABI code is always position-independent.
1343 // The actual address of the GlobalValue is stored in the TOC.
1344 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1345 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1346 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1347 DAG.getRegister(PPC::X2, MVT::i64));
1348 }
1349
Chris Lattner6d2ff122010-11-15 03:13:19 +00001350 unsigned MOHiFlag, MOLoFlag;
1351 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001352
Chris Lattner6d2ff122010-11-15 03:13:19 +00001353 SDValue GAHi =
1354 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1355 SDValue GALo =
1356 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001357
Chris Lattner6d2ff122010-11-15 03:13:19 +00001358 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001359
Chris Lattner6d2ff122010-11-15 03:13:19 +00001360 // If the global reference is actually to a non-lazy-pointer, we have to do an
1361 // extra load to get the address of the global.
1362 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1363 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001364 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001365 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001366}
1367
Dan Gohmand858e902010-04-17 15:26:15 +00001368SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001369 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001370 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001371
Chris Lattner1a635d62006-04-14 06:01:58 +00001372 // If we're comparing for equality to zero, expose the fact that this is
1373 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1374 // fold the new nodes.
1375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1376 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001377 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001379 if (VT.bitsLT(MVT::i32)) {
1380 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001382 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001383 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001384 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1385 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 DAG.getConstant(Log2b, MVT::i32));
1387 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001388 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001389 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001390 // optimized. FIXME: revisit this when we can custom lower all setcc
1391 // optimizations.
1392 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001393 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001394 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Chris Lattner1a635d62006-04-14 06:01:58 +00001396 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001397 // by xor'ing the rhs with the lhs, which is faster than setting a
1398 // condition register, reading it back out, and masking the correct bit. The
1399 // normal approach here uses sub to do this instead of xor. Using xor exposes
1400 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001401 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001402 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001403 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001404 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001405 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001406 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001407 }
Dan Gohman475871a2008-07-27 21:46:04 +00001408 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001409}
1410
Dan Gohman475871a2008-07-27 21:46:04 +00001411SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001412 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001413 SDNode *Node = Op.getNode();
1414 EVT VT = Node->getValueType(0);
1415 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1416 SDValue InChain = Node->getOperand(0);
1417 SDValue VAListPtr = Node->getOperand(1);
1418 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1419 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001420
Roman Divackybdb226e2011-06-28 15:30:42 +00001421 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1422
1423 // gpr_index
1424 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1425 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1426 false, false, 0);
1427 InChain = GprIndex.getValue(1);
1428
1429 if (VT == MVT::i64) {
1430 // Check if GprIndex is even
1431 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1432 DAG.getConstant(1, MVT::i32));
1433 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1434 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1435 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1436 DAG.getConstant(1, MVT::i32));
1437 // Align GprIndex to be even if it isn't
1438 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1439 GprIndex);
1440 }
1441
1442 // fpr index is 1 byte after gpr
1443 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1444 DAG.getConstant(1, MVT::i32));
1445
1446 // fpr
1447 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1448 FprPtr, MachinePointerInfo(SV), MVT::i8,
1449 false, false, 0);
1450 InChain = FprIndex.getValue(1);
1451
1452 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1453 DAG.getConstant(8, MVT::i32));
1454
1455 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1456 DAG.getConstant(4, MVT::i32));
1457
1458 // areas
1459 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001460 MachinePointerInfo(), false, false,
1461 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001462 InChain = OverflowArea.getValue(1);
1463
1464 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001465 MachinePointerInfo(), false, false,
1466 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001467 InChain = RegSaveArea.getValue(1);
1468
1469 // select overflow_area if index > 8
1470 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1471 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1472
Roman Divackybdb226e2011-06-28 15:30:42 +00001473 // adjustment constant gpr_index * 4/8
1474 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1475 VT.isInteger() ? GprIndex : FprIndex,
1476 DAG.getConstant(VT.isInteger() ? 4 : 8,
1477 MVT::i32));
1478
1479 // OurReg = RegSaveArea + RegConstant
1480 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1481 RegConstant);
1482
1483 // Floating types are 32 bytes into RegSaveArea
1484 if (VT.isFloatingPoint())
1485 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1486 DAG.getConstant(32, MVT::i32));
1487
1488 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1489 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1490 VT.isInteger() ? GprIndex : FprIndex,
1491 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1492 MVT::i32));
1493
1494 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1495 VT.isInteger() ? VAListPtr : FprPtr,
1496 MachinePointerInfo(SV),
1497 MVT::i8, false, false, 0);
1498
1499 // determine if we should load from reg_save_area or overflow_area
1500 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1501
1502 // increase overflow_area by 4/8 if gpr/fpr > 8
1503 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1504 DAG.getConstant(VT.isInteger() ? 4 : 8,
1505 MVT::i32));
1506
1507 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1508 OverflowAreaPlusN);
1509
1510 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1511 OverflowAreaPtr,
1512 MachinePointerInfo(),
1513 MVT::i32, false, false, 0);
1514
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001515 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001516 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001517}
1518
Duncan Sands4a544a72011-09-06 13:37:06 +00001519SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1520 SelectionDAG &DAG) const {
1521 return Op.getOperand(0);
1522}
1523
1524SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1525 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001526 SDValue Chain = Op.getOperand(0);
1527 SDValue Trmp = Op.getOperand(1); // trampoline
1528 SDValue FPtr = Op.getOperand(2); // nested function
1529 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001530 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001531
Owen Andersone50ed302009-08-10 22:56:29 +00001532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001534 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001535 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001536 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001537
Scott Michelfdc40a02009-02-17 22:15:04 +00001538 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001539 TargetLowering::ArgListEntry Entry;
1540
1541 Entry.Ty = IntPtrTy;
1542 Entry.Node = Trmp; Args.push_back(Entry);
1543
1544 // TrampSize == (isPPC64 ? 48 : 40);
1545 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001547 Args.push_back(Entry);
1548
1549 Entry.Node = FPtr; Args.push_back(Entry);
1550 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Bill Wendling77959322008-09-17 00:30:57 +00001552 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001553 TargetLowering::CallLoweringInfo CLI(Chain,
1554 Type::getVoidTy(*DAG.getContext()),
1555 false, false, false, false, 0,
1556 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001557 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001558 /*doesNotRet=*/false,
1559 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001560 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001561 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001562 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001563
Duncan Sands4a544a72011-09-06 13:37:06 +00001564 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001565}
1566
Dan Gohman475871a2008-07-27 21:46:04 +00001567SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001568 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001569 MachineFunction &MF = DAG.getMachineFunction();
1570 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1571
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001572 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001573
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001574 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001575 // vastart just stores the address of the VarArgsFrameIndex slot into the
1576 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001577 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001578 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001579 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001580 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1581 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001582 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001583 }
1584
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001585 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001586 // We suppose the given va_list is already allocated.
1587 //
1588 // typedef struct {
1589 // char gpr; /* index into the array of 8 GPRs
1590 // * stored in the register save area
1591 // * gpr=0 corresponds to r3,
1592 // * gpr=1 to r4, etc.
1593 // */
1594 // char fpr; /* index into the array of 8 FPRs
1595 // * stored in the register save area
1596 // * fpr=0 corresponds to f1,
1597 // * fpr=1 to f2, etc.
1598 // */
1599 // char *overflow_arg_area;
1600 // /* location on stack that holds
1601 // * the next overflow argument
1602 // */
1603 // char *reg_save_area;
1604 // /* where r3:r10 and f1:f8 (if saved)
1605 // * are stored
1606 // */
1607 // } va_list[1];
1608
1609
Dan Gohman1e93df62010-04-17 14:41:14 +00001610 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1611 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001612
Nicolas Geoffray01119992007-04-03 13:59:52 +00001613
Owen Andersone50ed302009-08-10 22:56:29 +00001614 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Dan Gohman1e93df62010-04-17 14:41:14 +00001616 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1617 PtrVT);
1618 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1619 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Duncan Sands83ec4b62008-06-06 12:08:01 +00001621 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001622 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001623
Duncan Sands83ec4b62008-06-06 12:08:01 +00001624 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001625 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001626
1627 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001628 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001629
Dan Gohman69de1932008-02-06 22:27:42 +00001630 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Nicolas Geoffray01119992007-04-03 13:59:52 +00001632 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001634 Op.getOperand(1),
1635 MachinePointerInfo(SV),
1636 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001637 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001638 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001639 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001640
Nicolas Geoffray01119992007-04-03 13:59:52 +00001641 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001642 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001643 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1644 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001645 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001646 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001647 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Nicolas Geoffray01119992007-04-03 13:59:52 +00001649 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001650 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001651 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1652 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001653 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001654 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001655 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001656
1657 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001658 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1659 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001660 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001661
Chris Lattner1a635d62006-04-14 06:01:58 +00001662}
1663
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001664#include "PPCGenCallingConv.inc"
1665
Duncan Sands1e96bab2010-11-04 10:49:57 +00001666static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 CCValAssign::LocInfo &LocInfo,
1668 ISD::ArgFlagsTy &ArgFlags,
1669 CCState &State) {
1670 return true;
1671}
1672
Duncan Sands1e96bab2010-11-04 10:49:57 +00001673static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001674 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675 CCValAssign::LocInfo &LocInfo,
1676 ISD::ArgFlagsTy &ArgFlags,
1677 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001678 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1680 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1681 };
1682 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001683
Tilmann Schellerffd02002009-07-03 06:45:56 +00001684 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1685
1686 // Skip one register if the first unallocated register has an even register
1687 // number and there are still argument registers available which have not been
1688 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1689 // need to skip a register if RegNum is odd.
1690 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1691 State.AllocateReg(ArgRegs[RegNum]);
1692 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001693
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694 // Always return false here, as this function only makes sure that the first
1695 // unallocated register has an odd register number and does not actually
1696 // allocate a register for the current argument.
1697 return false;
1698}
1699
Duncan Sands1e96bab2010-11-04 10:49:57 +00001700static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001701 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702 CCValAssign::LocInfo &LocInfo,
1703 ISD::ArgFlagsTy &ArgFlags,
1704 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001705 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1707 PPC::F8
1708 };
1709
1710 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1713
1714 // If there is only one Floating-point register left we need to put both f64
1715 // values of a split ppc_fp128 value on the stack.
1716 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1717 State.AllocateReg(ArgRegs[RegNum]);
1718 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001719
Tilmann Schellerffd02002009-07-03 06:45:56 +00001720 // Always return false here, as this function only makes sure that the two f64
1721 // values a ppc_fp128 value is split into are both passed in registers or both
1722 // passed on the stack and does not actually allocate a register for the
1723 // current argument.
1724 return false;
1725}
1726
Chris Lattner9f0bc652007-02-25 05:34:32 +00001727/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001728/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001729static const uint16_t *GetFPR() {
1730 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001731 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001732 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001733 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001734
Chris Lattner9f0bc652007-02-25 05:34:32 +00001735 return FPR;
1736}
1737
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001738/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1739/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001740static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001741 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001742 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001743 if (Flags.isByVal())
1744 ArgSize = Flags.getByValSize();
1745 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1746
1747 return ArgSize;
1748}
1749
Dan Gohman475871a2008-07-27 21:46:04 +00001750SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001752 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 const SmallVectorImpl<ISD::InputArg>
1754 &Ins,
1755 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001756 SmallVectorImpl<SDValue> &InVals)
1757 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001758 if (PPCSubTarget.isSVR4ABI()) {
1759 if (PPCSubTarget.isPPC64())
1760 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1761 dl, DAG, InVals);
1762 else
1763 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1764 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001765 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001766 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1767 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 }
1769}
1770
1771SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001772PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001774 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 const SmallVectorImpl<ISD::InputArg>
1776 &Ins,
1777 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001778 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001780 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781 // +-----------------------------------+
1782 // +--> | Back chain |
1783 // | +-----------------------------------+
1784 // | | Floating-point register save area |
1785 // | +-----------------------------------+
1786 // | | General register save area |
1787 // | +-----------------------------------+
1788 // | | CR save word |
1789 // | +-----------------------------------+
1790 // | | VRSAVE save word |
1791 // | +-----------------------------------+
1792 // | | Alignment padding |
1793 // | +-----------------------------------+
1794 // | | Vector register save area |
1795 // | +-----------------------------------+
1796 // | | Local variable space |
1797 // | +-----------------------------------+
1798 // | | Parameter list area |
1799 // | +-----------------------------------+
1800 // | | LR save word |
1801 // | +-----------------------------------+
1802 // SP--> +--- | Back chain |
1803 // +-----------------------------------+
1804 //
1805 // Specifications:
1806 // System V Application Binary Interface PowerPC Processor Supplement
1807 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001808
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 MachineFunction &MF = DAG.getMachineFunction();
1810 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001811 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812
Owen Andersone50ed302009-08-10 22:56:29 +00001813 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001815 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1816 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 unsigned PtrByteSize = 4;
1818
1819 // Assign locations to all of the incoming arguments.
1820 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001821 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001822 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823
1824 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001825 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001828
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1830 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001831
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 // Arguments stored in registers.
1833 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001834 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001841 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001844 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001847 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 case MVT::v16i8:
1850 case MVT::v8i16:
1851 case MVT::v4i32:
1852 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001853 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 break;
1855 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001856
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001858 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862 } else {
1863 // Argument stored in memory.
1864 assert(VA.isMemLoc());
1865
1866 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1867 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001868 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869
1870 // Create load nodes to retrieve arguments from the stack.
1871 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001872 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1873 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001874 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875 }
1876 }
1877
1878 // Assign locations to all of the incoming aggregate by value arguments.
1879 // Aggregates passed by value are stored in the local variable space of the
1880 // caller's stack frame, right above the parameter list area.
1881 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001882 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001883 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884
1885 // Reserve stack space for the allocations in CCInfo.
1886 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1887
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889
1890 // Area that is at least reserved in the caller of this function.
1891 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001892
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893 // Set the size that is at least reserved in caller of this function. Tail
1894 // call optimized function's reserved stack space needs to be aligned so that
1895 // taking the difference between two stack areas will result in an aligned
1896 // stack.
1897 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1898
1899 MinReservedArea =
1900 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001901 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001902
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001903 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 getStackAlignment();
1905 unsigned AlignMask = TargetAlign-1;
1906 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001907
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908 FI->setMinReservedArea(MinReservedArea);
1909
1910 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001911
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 // If the function takes variable number of arguments, make a frame index for
1913 // the start of the first vararg value... for expansion of llvm.va_start.
1914 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001915 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1917 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1918 };
1919 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1920
Craig Topperc5eaae42012-03-11 07:57:25 +00001921 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001922 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1923 PPC::F8
1924 };
1925 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1926
Dan Gohman1e93df62010-04-17 14:41:14 +00001927 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1928 NumGPArgRegs));
1929 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1930 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931
1932 // Make room for NumGPArgRegs and NumFPArgRegs.
1933 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
Dan Gohman1e93df62010-04-17 14:41:14 +00001936 FuncInfo->setVarArgsStackOffset(
1937 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001938 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001939
Dan Gohman1e93df62010-04-17 14:41:14 +00001940 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1941 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001943 // The fixed integer arguments of a variadic function are stored to the
1944 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1945 // the result of va_next.
1946 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1947 // Get an existing live-in vreg, or add a new one.
1948 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1949 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001950 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001953 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1954 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 MemOps.push_back(Store);
1956 // Increment the address by four for the next argument to store
1957 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1958 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1959 }
1960
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001961 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1962 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 // The double arguments are stored to the VarArgsFrameIndex
1964 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001965 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1966 // Get an existing live-in vreg, or add a new one.
1967 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1968 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001969 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001970
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001972 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1973 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001974 MemOps.push_back(Store);
1975 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977 PtrVT);
1978 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1979 }
1980 }
1981
1982 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001987}
1988
Bill Schmidt726c2372012-10-23 15:51:16 +00001989// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1990// value to MVT::i64 and then truncate to the correct register size.
1991SDValue
1992PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1993 SelectionDAG &DAG, SDValue ArgVal,
1994 DebugLoc dl) const {
1995 if (Flags.isSExt())
1996 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1997 DAG.getValueType(ObjectVT));
1998 else if (Flags.isZExt())
1999 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2000 DAG.getValueType(ObjectVT));
2001
2002 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2003}
2004
2005// Set the size that is at least reserved in caller of this function. Tail
2006// call optimized functions' reserved stack space needs to be aligned so that
2007// taking the difference between two stack areas will result in an aligned
2008// stack.
2009void
2010PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2011 unsigned nAltivecParamsAtEnd,
2012 unsigned MinReservedArea,
2013 bool isPPC64) const {
2014 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2015 // Add the Altivec parameters at the end, if needed.
2016 if (nAltivecParamsAtEnd) {
2017 MinReservedArea = ((MinReservedArea+15)/16)*16;
2018 MinReservedArea += 16*nAltivecParamsAtEnd;
2019 }
2020 MinReservedArea =
2021 std::max(MinReservedArea,
2022 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2023 unsigned TargetAlign
2024 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2025 getStackAlignment();
2026 unsigned AlignMask = TargetAlign-1;
2027 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2028 FI->setMinReservedArea(MinReservedArea);
2029}
2030
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002032PPCTargetLowering::LowerFormalArguments_64SVR4(
2033 SDValue Chain,
2034 CallingConv::ID CallConv, bool isVarArg,
2035 const SmallVectorImpl<ISD::InputArg>
2036 &Ins,
2037 DebugLoc dl, SelectionDAG &DAG,
2038 SmallVectorImpl<SDValue> &InVals) const {
2039 // TODO: add description of PPC stack frame format, or at least some docs.
2040 //
2041 MachineFunction &MF = DAG.getMachineFunction();
2042 MachineFrameInfo *MFI = MF.getFrameInfo();
2043 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2044
2045 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2046 // Potential tail calls could cause overwriting of argument stack slots.
2047 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2048 (CallConv == CallingConv::Fast));
2049 unsigned PtrByteSize = 8;
2050
2051 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2052 // Area that is at least reserved in caller of this function.
2053 unsigned MinReservedArea = ArgOffset;
2054
2055 static const uint16_t GPR[] = {
2056 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2057 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2058 };
2059
2060 static const uint16_t *FPR = GetFPR();
2061
2062 static const uint16_t VR[] = {
2063 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2064 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2065 };
2066
2067 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2068 const unsigned Num_FPR_Regs = 13;
2069 const unsigned Num_VR_Regs = array_lengthof(VR);
2070
2071 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2072
2073 // Add DAG nodes to load the arguments or copy them out of registers. On
2074 // entry to a function on PPC, the arguments start after the linkage area,
2075 // although the first ones are often in registers.
2076
2077 SmallVector<SDValue, 8> MemOps;
2078 unsigned nAltivecParamsAtEnd = 0;
2079 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2080 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2081 SDValue ArgVal;
2082 bool needsLoad = false;
2083 EVT ObjectVT = Ins[ArgNo].VT;
2084 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2085 unsigned ArgSize = ObjSize;
2086 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2087
2088 unsigned CurArgOffset = ArgOffset;
2089
2090 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2091 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2092 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2093 if (isVarArg) {
2094 MinReservedArea = ((MinReservedArea+15)/16)*16;
2095 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2096 Flags,
2097 PtrByteSize);
2098 } else
2099 nAltivecParamsAtEnd++;
2100 } else
2101 // Calculate min reserved area.
2102 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2103 Flags,
2104 PtrByteSize);
2105
2106 // FIXME the codegen can be much improved in some cases.
2107 // We do not have to keep everything in memory.
2108 if (Flags.isByVal()) {
2109 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2110 ObjSize = Flags.getByValSize();
2111 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002112 // Empty aggregate parameters do not take up registers. Examples:
2113 // struct { } a;
2114 // union { } b;
2115 // int c[0];
2116 // etc. However, we have to provide a place-holder in InVals, so
2117 // pretend we have an 8-byte item at the current address for that
2118 // purpose.
2119 if (!ObjSize) {
2120 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2121 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2122 InVals.push_back(FIN);
2123 continue;
2124 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002125 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002126 if (ObjSize < PtrByteSize)
2127 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002128 // The value of the object is its address.
2129 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2130 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2131 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002132
2133 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002134 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002135 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002136 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002137 SDValue Store;
2138
2139 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2140 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2141 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2142 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2143 MachinePointerInfo(FuncArg, CurArgOffset),
2144 ObjType, false, false, 0);
2145 } else {
2146 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2147 // store the whole register as-is to the parameter save area
2148 // slot. The address of the parameter was already calculated
2149 // above (InVals.push_back(FIN)) to be the right-justified
2150 // offset within the slot. For this store, we need a new
2151 // frame index that points at the beginning of the slot.
2152 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2153 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2154 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2155 MachinePointerInfo(FuncArg, ArgOffset),
2156 false, false, 0);
2157 }
2158
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002159 MemOps.push_back(Store);
2160 ++GPR_idx;
2161 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002162 // Whether we copied from a register or not, advance the offset
2163 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002164 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002165 continue;
2166 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002167
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002168 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2169 // Store whatever pieces of the object are in registers
2170 // to memory. ArgOffset will be the address of the beginning
2171 // of the object.
2172 if (GPR_idx != Num_GPR_Regs) {
2173 unsigned VReg;
2174 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2175 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2176 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2177 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002178 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002179 MachinePointerInfo(FuncArg, ArgOffset),
2180 false, false, 0);
2181 MemOps.push_back(Store);
2182 ++GPR_idx;
2183 ArgOffset += PtrByteSize;
2184 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002185 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002186 break;
2187 }
2188 }
2189 continue;
2190 }
2191
2192 switch (ObjectVT.getSimpleVT().SimpleTy) {
2193 default: llvm_unreachable("Unhandled argument type!");
2194 case MVT::i32:
2195 case MVT::i64:
2196 if (GPR_idx != Num_GPR_Regs) {
2197 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2198 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2199
Bill Schmidt726c2372012-10-23 15:51:16 +00002200 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002201 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2202 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002203 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002204
2205 ++GPR_idx;
2206 } else {
2207 needsLoad = true;
2208 ArgSize = PtrByteSize;
2209 }
2210 ArgOffset += 8;
2211 break;
2212
2213 case MVT::f32:
2214 case MVT::f64:
2215 // Every 8 bytes of argument space consumes one of the GPRs available for
2216 // argument passing.
2217 if (GPR_idx != Num_GPR_Regs) {
2218 ++GPR_idx;
2219 }
2220 if (FPR_idx != Num_FPR_Regs) {
2221 unsigned VReg;
2222
2223 if (ObjectVT == MVT::f32)
2224 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2225 else
2226 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2227
2228 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2229 ++FPR_idx;
2230 } else {
2231 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002232 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002233 }
2234
2235 ArgOffset += 8;
2236 break;
2237 case MVT::v4f32:
2238 case MVT::v4i32:
2239 case MVT::v8i16:
2240 case MVT::v16i8:
2241 // Note that vector arguments in registers don't reserve stack space,
2242 // except in varargs functions.
2243 if (VR_idx != Num_VR_Regs) {
2244 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2245 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2246 if (isVarArg) {
2247 while ((ArgOffset % 16) != 0) {
2248 ArgOffset += PtrByteSize;
2249 if (GPR_idx != Num_GPR_Regs)
2250 GPR_idx++;
2251 }
2252 ArgOffset += 16;
2253 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2254 }
2255 ++VR_idx;
2256 } else {
2257 // Vectors are aligned.
2258 ArgOffset = ((ArgOffset+15)/16)*16;
2259 CurArgOffset = ArgOffset;
2260 ArgOffset += 16;
2261 needsLoad = true;
2262 }
2263 break;
2264 }
2265
2266 // We need to load the argument to a virtual register if we determined
2267 // above that we ran out of physical registers of the appropriate type.
2268 if (needsLoad) {
2269 int FI = MFI->CreateFixedObject(ObjSize,
2270 CurArgOffset + (ArgSize - ObjSize),
2271 isImmutable);
2272 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2273 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2274 false, false, false, 0);
2275 }
2276
2277 InVals.push_back(ArgVal);
2278 }
2279
2280 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002281 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002282 // taking the difference between two stack areas will result in an aligned
2283 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002284 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285
2286 // If the function takes variable number of arguments, make a frame index for
2287 // the start of the first vararg value... for expansion of llvm.va_start.
2288 if (isVarArg) {
2289 int Depth = ArgOffset;
2290
2291 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002292 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002293 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2294
2295 // If this function is vararg, store any remaining integer argument regs
2296 // to their spots on the stack so that they may be loaded by deferencing the
2297 // result of va_next.
2298 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2299 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2300 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2301 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2302 MachinePointerInfo(), false, false, 0);
2303 MemOps.push_back(Store);
2304 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002305 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002306 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2307 }
2308 }
2309
2310 if (!MemOps.empty())
2311 Chain = DAG.getNode(ISD::TokenFactor, dl,
2312 MVT::Other, &MemOps[0], MemOps.size());
2313
2314 return Chain;
2315}
2316
2317SDValue
2318PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002320 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 const SmallVectorImpl<ISD::InputArg>
2322 &Ins,
2323 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002324 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002325 // TODO: add description of PPC stack frame format, or at least some docs.
2326 //
2327 MachineFunction &MF = DAG.getMachineFunction();
2328 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002329 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002330
Owen Andersone50ed302009-08-10 22:56:29 +00002331 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002333 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002334 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2335 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002336 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002337
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002338 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002339 // Area that is at least reserved in caller of this function.
2340 unsigned MinReservedArea = ArgOffset;
2341
Craig Topperb78ca422012-03-11 07:16:55 +00002342 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002343 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2344 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2345 };
Craig Topperb78ca422012-03-11 07:16:55 +00002346 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002347 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2348 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2349 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Craig Topperb78ca422012-03-11 07:16:55 +00002351 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002352
Craig Topperb78ca422012-03-11 07:16:55 +00002353 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002354 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2355 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2356 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002357
Owen Anderson718cb662007-09-07 04:06:50 +00002358 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002359 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002360 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002361
2362 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002363
Craig Topperb78ca422012-03-11 07:16:55 +00002364 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002365
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002366 // In 32-bit non-varargs functions, the stack space for vectors is after the
2367 // stack space for non-vectors. We do not use this space unless we have
2368 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002369 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002370 // that out...for the pathological case, compute VecArgOffset as the
2371 // start of the vector parameter area. Computing VecArgOffset is the
2372 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002373 unsigned VecArgOffset = ArgOffset;
2374 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002376 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002377 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002378 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002379
Duncan Sands276dcbd2008-03-21 09:14:45 +00002380 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002381 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002382 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002383 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002384 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2385 VecArgOffset += ArgSize;
2386 continue;
2387 }
2388
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002390 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 case MVT::i32:
2392 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002393 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002394 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 case MVT::i64: // PPC64
2396 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002397 // FIXME: We are guaranteed to be !isPPC64 at this point.
2398 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002399 VecArgOffset += 8;
2400 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 case MVT::v4f32:
2402 case MVT::v4i32:
2403 case MVT::v8i16:
2404 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002405 // Nothing to do, we're only looking at Nonvector args here.
2406 break;
2407 }
2408 }
2409 }
2410 // We've found where the vector parameter area in memory is. Skip the
2411 // first 12 parameters; these don't use that memory.
2412 VecArgOffset = ((VecArgOffset+15)/16)*16;
2413 VecArgOffset += 12*16;
2414
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002415 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002416 // entry to a function on PPC, the arguments start after the linkage area,
2417 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002418
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002421 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2422 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002424 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002425 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002426 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002427 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002428 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002429
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002430 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002431
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2434 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435 if (isVarArg || isPPC64) {
2436 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002437 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002438 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 PtrByteSize);
2440 } else nAltivecParamsAtEnd++;
2441 } else
2442 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002443 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002444 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002445 PtrByteSize);
2446
Dale Johannesen8419dd62008-03-07 20:27:40 +00002447 // FIXME the codegen can be much improved in some cases.
2448 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002449 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002450 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002451 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002452 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002453 // Objects of size 1 and 2 are right justified, everything else is
2454 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002455 if (ObjSize==1 || ObjSize==2) {
2456 CurArgOffset = CurArgOffset + (4 - ObjSize);
2457 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002458 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002459 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002460 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002461 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002462 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002463 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002464 unsigned VReg;
2465 if (isPPC64)
2466 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2467 else
2468 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002470 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002471 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002472 MachinePointerInfo(FuncArg,
2473 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002474 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002475 MemOps.push_back(Store);
2476 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002477 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002478
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002479 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002480
Dale Johannesen7f96f392008-03-08 01:41:42 +00002481 continue;
2482 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002483 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2484 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002485 // to memory. ArgOffset will be the address of the beginning
2486 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002487 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002488 unsigned VReg;
2489 if (isPPC64)
2490 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2491 else
2492 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002493 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002494 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002495 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002496 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002497 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002498 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002499 MemOps.push_back(Store);
2500 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002501 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002502 } else {
2503 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2504 break;
2505 }
2506 }
2507 continue;
2508 }
2509
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002511 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002513 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002514 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002515 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002517 ++GPR_idx;
2518 } else {
2519 needsLoad = true;
2520 ArgSize = PtrByteSize;
2521 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002522 // All int arguments reserve stack space in the Darwin ABI.
2523 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002524 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002525 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002526 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002528 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002529 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002531
Bill Schmidt726c2372012-10-23 15:51:16 +00002532 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002533 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002535 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002536
Chris Lattnerc91a4752006-06-26 22:48:35 +00002537 ++GPR_idx;
2538 } else {
2539 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002540 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002541 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002542 // All int arguments reserve stack space in the Darwin ABI.
2543 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002544 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002545
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 case MVT::f32:
2547 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002548 // Every 4 bytes of argument space consumes one of the GPRs available for
2549 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002550 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002551 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002552 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002553 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002554 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002555 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002556 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002557
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002559 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002560 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002561 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002562
Dan Gohman98ca4f22009-08-05 01:29:28 +00002563 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002564 ++FPR_idx;
2565 } else {
2566 needsLoad = true;
2567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002568
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002569 // All FP arguments reserve stack space in the Darwin ABI.
2570 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002571 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 case MVT::v4f32:
2573 case MVT::v4i32:
2574 case MVT::v8i16:
2575 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002576 // Note that vector arguments in registers don't reserve stack space,
2577 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002578 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002579 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002580 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002581 if (isVarArg) {
2582 while ((ArgOffset % 16) != 0) {
2583 ArgOffset += PtrByteSize;
2584 if (GPR_idx != Num_GPR_Regs)
2585 GPR_idx++;
2586 }
2587 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002588 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002589 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002590 ++VR_idx;
2591 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002592 if (!isVarArg && !isPPC64) {
2593 // Vectors go after all the nonvectors.
2594 CurArgOffset = VecArgOffset;
2595 VecArgOffset += 16;
2596 } else {
2597 // Vectors are aligned.
2598 ArgOffset = ((ArgOffset+15)/16)*16;
2599 CurArgOffset = ArgOffset;
2600 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002601 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002602 needsLoad = true;
2603 }
2604 break;
2605 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002606
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002607 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002608 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002609 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002610 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002611 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002612 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002613 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002614 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002615 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002616 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002617
Dan Gohman98ca4f22009-08-05 01:29:28 +00002618 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002619 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002620
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002621 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002622 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002623 // taking the difference between two stack areas will result in an aligned
2624 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002625 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002626
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002627 // If the function takes variable number of arguments, make a frame index for
2628 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002629 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002631
Dan Gohman1e93df62010-04-17 14:41:14 +00002632 FuncInfo->setVarArgsFrameIndex(
2633 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002634 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002635 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002636
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002637 // If this function is vararg, store any remaining integer argument regs
2638 // to their spots on the stack so that they may be loaded by deferencing the
2639 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002640 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002641 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002642
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002643 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002644 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002645 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002646 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002647
Dan Gohman98ca4f22009-08-05 01:29:28 +00002648 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002649 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2650 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002651 MemOps.push_back(Store);
2652 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002653 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002654 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002655 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002656 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002657
Dale Johannesen8419dd62008-03-07 20:27:40 +00002658 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002659 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002661
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002663}
2664
Bill Schmidt419f3762012-09-19 15:42:13 +00002665/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2666/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002667static unsigned
2668CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2669 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002670 bool isVarArg,
2671 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672 const SmallVectorImpl<ISD::OutputArg>
2673 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002674 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002675 unsigned &nAltivecParamsAtEnd) {
2676 // Count how many bytes are to be pushed on the stack, including the linkage
2677 // area, and parameter passing area. We start with 24/48 bytes, which is
2678 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002679 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002680 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002681 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2682
2683 // Add up all the space actually used.
2684 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2685 // they all go in registers, but we must reserve stack space for them for
2686 // possible use by the caller. In varargs or 64-bit calls, parameters are
2687 // assigned stack space in order, with padding so Altivec parameters are
2688 // 16-byte aligned.
2689 nAltivecParamsAtEnd = 0;
2690 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002692 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002693 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2695 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002696 if (!isVarArg && !isPPC64) {
2697 // Non-varargs Altivec parameters go after all the non-Altivec
2698 // parameters; handle those later so we know how much padding we need.
2699 nAltivecParamsAtEnd++;
2700 continue;
2701 }
2702 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2703 NumBytes = ((NumBytes+15)/16)*16;
2704 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002706 }
2707
2708 // Allow for Altivec parameters at the end, if needed.
2709 if (nAltivecParamsAtEnd) {
2710 NumBytes = ((NumBytes+15)/16)*16;
2711 NumBytes += 16*nAltivecParamsAtEnd;
2712 }
2713
2714 // The prolog code of the callee may store up to 8 GPR argument registers to
2715 // the stack, allowing va_start to index over them in memory if its varargs.
2716 // Because we cannot tell if this is needed on the caller side, we have to
2717 // conservatively assume that it is needed. As such, make sure we have at
2718 // least enough stack space for the caller to store the 8 GPRs.
2719 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002720 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721
2722 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002723 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2724 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2725 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002726 unsigned AlignMask = TargetAlign-1;
2727 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2728 }
2729
2730 return NumBytes;
2731}
2732
2733/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002734/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002735static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002736 unsigned ParamSize) {
2737
Dale Johannesenb60d5192009-11-24 01:09:07 +00002738 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002739
2740 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2741 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2742 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2743 // Remember only if the new adjustement is bigger.
2744 if (SPDiff < FI->getTailCallSPDelta())
2745 FI->setTailCallSPDelta(SPDiff);
2746
2747 return SPDiff;
2748}
2749
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2751/// for tail call optimization. Targets which want to do tail call
2752/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002753bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002755 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756 bool isVarArg,
2757 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002758 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002759 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002760 return false;
2761
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002762 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002764 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002767 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002768 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2769 // Functions containing by val parameters are not supported.
2770 for (unsigned i = 0; i != Ins.size(); i++) {
2771 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2772 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774
2775 // Non PIC/GOT tail calls are supported.
2776 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2777 return true;
2778
2779 // At the moment we can only do local tail calls (in same module, hidden
2780 // or protected) if we are generating PIC.
2781 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2782 return G->getGlobal()->hasHiddenVisibility()
2783 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 }
2785
2786 return false;
2787}
2788
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002789/// isCallCompatibleAddress - Return the immediate to use if the specified
2790/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002791static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002792 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2793 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002794
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002795 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002796 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002797 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002798 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002799
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002800 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002801 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002802}
2803
Dan Gohman844731a2008-05-13 00:00:25 +00002804namespace {
2805
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002806struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002807 SDValue Arg;
2808 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002809 int FrameIdx;
2810
2811 TailCallArgumentInfo() : FrameIdx(0) {}
2812};
2813
Dan Gohman844731a2008-05-13 00:00:25 +00002814}
2815
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2817static void
2818StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002819 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002820 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002821 SmallVector<SDValue, 8> &MemOpChains,
2822 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002823 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002824 SDValue Arg = TailCallArgs[i].Arg;
2825 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002826 int FI = TailCallArgs[i].FrameIdx;
2827 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002828 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002829 MachinePointerInfo::getFixedStack(FI),
2830 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002831 }
2832}
2833
2834/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2835/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002836static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002837 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002838 SDValue Chain,
2839 SDValue OldRetAddr,
2840 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 int SPDiff,
2842 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002844 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 if (SPDiff) {
2846 // Calculate the new stack slot for the return address.
2847 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002848 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002849 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002851 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002852 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002853 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002854 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002855 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002856 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002858 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2859 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002860 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002862 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002863 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002864 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002865 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2866 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002867 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002868 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002869 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002870 }
2871 return Chain;
2872}
2873
2874/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2875/// the position of the argument.
2876static void
2877CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002878 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002879 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2880 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002881 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002882 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002883 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002884 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885 TailCallArgumentInfo Info;
2886 Info.Arg = Arg;
2887 Info.FrameIdxOp = FIN;
2888 Info.FrameIdx = FI;
2889 TailCallArguments.push_back(Info);
2890}
2891
2892/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2893/// stack slot. Returns the chain as result and the loaded frame pointers in
2894/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002895SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002896 int SPDiff,
2897 SDValue Chain,
2898 SDValue &LROpOut,
2899 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002900 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002901 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002902 if (SPDiff) {
2903 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002904 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002905 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002906 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002907 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002908 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002909
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002910 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2911 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002912 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002913 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002914 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002915 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916 Chain = SDValue(FPOpOut.getNode(), 1);
2917 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 }
2919 return Chain;
2920}
2921
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002922/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002923/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002924/// specified by the specific parameter attribute. The copy will be passed as
2925/// a byval function parameter.
2926/// Sometimes what we are copying is the end of a larger object, the part that
2927/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002928static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002929CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002930 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002931 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002932 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002933 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002934 false, false, MachinePointerInfo(0),
2935 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002936}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002937
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2939/// tail calls.
2940static void
Dan Gohman475871a2008-07-27 21:46:04 +00002941LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2942 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002944 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002945 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002946 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002947 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002948 if (!isTailCall) {
2949 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002950 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002951 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002952 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002954 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002955 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956 DAG.getConstant(ArgOffset, PtrVT));
2957 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002958 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2959 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002960 // Calculate and remember argument location.
2961 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2962 TailCallArguments);
2963}
2964
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002965static
2966void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2967 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2968 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2969 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2970 MachineFunction &MF = DAG.getMachineFunction();
2971
2972 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2973 // might overwrite each other in case of tail call optimization.
2974 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002975 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002976 InFlag = SDValue();
2977 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2978 MemOpChains2, dl);
2979 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002981 &MemOpChains2[0], MemOpChains2.size());
2982
2983 // Store the return address to the appropriate stack slot.
2984 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2985 isPPC64, isDarwinABI, dl);
2986
2987 // Emit callseq_end just before tailcall node.
2988 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2989 DAG.getIntPtrConstant(0, true), InFlag);
2990 InFlag = Chain.getValue(1);
2991}
2992
2993static
2994unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2995 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2996 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002997 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002998 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999
Chris Lattnerb9082582010-11-14 23:42:06 +00003000 bool isPPC64 = PPCSubTarget.isPPC64();
3001 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3002
Owen Andersone50ed302009-08-10 22:56:29 +00003003 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003005 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003006
3007 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3008
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003009 bool needIndirectCall = true;
3010 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003011 // If this is an absolute destination address, use the munged value.
3012 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003013 needIndirectCall = false;
3014 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003015
Chris Lattnerb9082582010-11-14 23:42:06 +00003016 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3017 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3018 // Use indirect calls for ALL functions calls in JIT mode, since the
3019 // far-call stubs may be outside relocation limits for a BL instruction.
3020 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3021 unsigned OpFlags = 0;
3022 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003023 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003024 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003025 (G->getGlobal()->isDeclaration() ||
3026 G->getGlobal()->isWeakForLinker())) {
3027 // PC-relative references to external symbols should go through $stub,
3028 // unless we're building with the leopard linker or later, which
3029 // automatically synthesizes these stubs.
3030 OpFlags = PPCII::MO_DARWIN_STUB;
3031 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003032
Chris Lattnerb9082582010-11-14 23:42:06 +00003033 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3034 // every direct call is) turn it into a TargetGlobalAddress /
3035 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003036 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003037 Callee.getValueType(),
3038 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003039 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003040 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003041 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003042
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003043 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003044 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003045
Chris Lattnerb9082582010-11-14 23:42:06 +00003046 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003047 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003048 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003049 // PC-relative references to external symbols should go through $stub,
3050 // unless we're building with the leopard linker or later, which
3051 // automatically synthesizes these stubs.
3052 OpFlags = PPCII::MO_DARWIN_STUB;
3053 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003054
Chris Lattnerb9082582010-11-14 23:42:06 +00003055 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3056 OpFlags);
3057 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003058 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003059
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003060 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003061 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3062 // to do the call, we can't use PPCISD::CALL.
3063 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003064
3065 if (isSVR4ABI && isPPC64) {
3066 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3067 // entry point, but to the function descriptor (the function entry point
3068 // address is part of the function descriptor though).
3069 // The function descriptor is a three doubleword structure with the
3070 // following fields: function entry point, TOC base address and
3071 // environment pointer.
3072 // Thus for a call through a function pointer, the following actions need
3073 // to be performed:
3074 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003075 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003076 // 2. Load the address of the function entry point from the function
3077 // descriptor.
3078 // 3. Load the TOC of the callee from the function descriptor into r2.
3079 // 4. Load the environment pointer from the function descriptor into
3080 // r11.
3081 // 5. Branch to the function entry point address.
3082 // 6. On return of the callee, the TOC of the caller needs to be
3083 // restored (this is done in FinishCall()).
3084 //
3085 // All those operations are flagged together to ensure that no other
3086 // operations can be scheduled in between. E.g. without flagging the
3087 // operations together, a TOC access in the caller could be scheduled
3088 // between the load of the callee TOC and the branch to the callee, which
3089 // results in the TOC access going through the TOC of the callee instead
3090 // of going through the TOC of the caller, which leads to incorrect code.
3091
3092 // Load the address of the function entry point from the function
3093 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003094 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003095 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3096 InFlag.getNode() ? 3 : 2);
3097 Chain = LoadFuncPtr.getValue(1);
3098 InFlag = LoadFuncPtr.getValue(2);
3099
3100 // Load environment pointer into r11.
3101 // Offset of the environment pointer within the function descriptor.
3102 SDValue PtrOff = DAG.getIntPtrConstant(16);
3103
3104 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3105 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3106 InFlag);
3107 Chain = LoadEnvPtr.getValue(1);
3108 InFlag = LoadEnvPtr.getValue(2);
3109
3110 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3111 InFlag);
3112 Chain = EnvVal.getValue(0);
3113 InFlag = EnvVal.getValue(1);
3114
3115 // Load TOC of the callee into r2. We are using a target-specific load
3116 // with r2 hard coded, because the result of a target-independent load
3117 // would never go directly into r2, since r2 is a reserved register (which
3118 // prevents the register allocator from allocating it), resulting in an
3119 // additional register being allocated and an unnecessary move instruction
3120 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003121 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003122 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3123 Callee, InFlag);
3124 Chain = LoadTOCPtr.getValue(0);
3125 InFlag = LoadTOCPtr.getValue(1);
3126
3127 MTCTROps[0] = Chain;
3128 MTCTROps[1] = LoadFuncPtr;
3129 MTCTROps[2] = InFlag;
3130 }
3131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003132 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3133 2 + (InFlag.getNode() != 0));
3134 InFlag = Chain.getValue(1);
3135
3136 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003138 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003139 Ops.push_back(Chain);
3140 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3141 Callee.setNode(0);
3142 // Add CTR register as callee so a bctr can be emitted later.
3143 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003144 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145 }
3146
3147 // If this is a direct call, pass the chain and the callee.
3148 if (Callee.getNode()) {
3149 Ops.push_back(Chain);
3150 Ops.push_back(Callee);
3151 }
3152 // If this is a tail call add stack pointer delta.
3153 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155
3156 // Add argument registers to the end of the list so that they are known live
3157 // into the call.
3158 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3159 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3160 RegsToPass[i].second.getValueType()));
3161
3162 return CallOpc;
3163}
3164
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003165static
3166bool isLocalCall(const SDValue &Callee)
3167{
3168 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003169 return !G->getGlobal()->isDeclaration() &&
3170 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003171 return false;
3172}
3173
Dan Gohman98ca4f22009-08-05 01:29:28 +00003174SDValue
3175PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003176 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003177 const SmallVectorImpl<ISD::InputArg> &Ins,
3178 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003179 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003180
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003181 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003182 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003183 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003185
3186 // Copy all of the result registers out of their specified physreg.
3187 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3188 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003189 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003190
3191 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3192 VA.getLocReg(), VA.getLocVT(), InFlag);
3193 Chain = Val.getValue(1);
3194 InFlag = Val.getValue(2);
3195
3196 switch (VA.getLocInfo()) {
3197 default: llvm_unreachable("Unknown loc info!");
3198 case CCValAssign::Full: break;
3199 case CCValAssign::AExt:
3200 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3201 break;
3202 case CCValAssign::ZExt:
3203 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3204 DAG.getValueType(VA.getValVT()));
3205 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3206 break;
3207 case CCValAssign::SExt:
3208 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3209 DAG.getValueType(VA.getValVT()));
3210 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3211 break;
3212 }
3213
3214 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003215 }
3216
Dan Gohman98ca4f22009-08-05 01:29:28 +00003217 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003218}
3219
Dan Gohman98ca4f22009-08-05 01:29:28 +00003220SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003221PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3222 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003223 SelectionDAG &DAG,
3224 SmallVector<std::pair<unsigned, SDValue>, 8>
3225 &RegsToPass,
3226 SDValue InFlag, SDValue Chain,
3227 SDValue &Callee,
3228 int SPDiff, unsigned NumBytes,
3229 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003230 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003231 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003232 SmallVector<SDValue, 8> Ops;
3233 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3234 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003235 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003236
Hal Finkel82b38212012-08-28 02:10:27 +00003237 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3238 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3239 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3240
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003241 // When performing tail call optimization the callee pops its arguments off
3242 // the stack. Account for this here so these bytes can be pushed back on in
3243 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3244 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003245 (CallConv == CallingConv::Fast &&
3246 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003247
Roman Divackye46137f2012-03-06 16:41:49 +00003248 // Add a register mask operand representing the call-preserved registers.
3249 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3250 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3251 assert(Mask && "Missing call preserved mask for calling convention");
3252 Ops.push_back(DAG.getRegisterMask(Mask));
3253
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254 if (InFlag.getNode())
3255 Ops.push_back(InFlag);
3256
3257 // Emit tail call.
3258 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003259 // If this is the first return lowered for this function, add the regs
3260 // to the liveout set for the function.
3261 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3262 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003263 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003264 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003265 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3266 for (unsigned i = 0; i != RVLocs.size(); ++i)
3267 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3268 }
3269
3270 assert(((Callee.getOpcode() == ISD::Register &&
3271 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3272 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3273 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3274 isa<ConstantSDNode>(Callee)) &&
3275 "Expecting an global address, external symbol, absolute value or register");
3276
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003278 }
3279
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003280 // Add a NOP immediately after the branch instruction when using the 64-bit
3281 // SVR4 ABI. At link time, if caller and callee are in a different module and
3282 // thus have a different TOC, the call will be replaced with a call to a stub
3283 // function which saves the current TOC, loads the TOC of the callee and
3284 // branches to the callee. The NOP will be replaced with a load instruction
3285 // which restores the TOC of the caller from the TOC save slot of the current
3286 // stack frame. If caller and callee belong to the same module (and have the
3287 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003288
3289 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003290 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003291 if (CallOpc == PPCISD::BCTRL_SVR4) {
3292 // This is a call through a function pointer.
3293 // Restore the caller TOC from the save area into R2.
3294 // See PrepareCall() for more information about calls through function
3295 // pointers in the 64-bit SVR4 ABI.
3296 // We are using a target-specific load with r2 hard coded, because the
3297 // result of a target-independent load would never go directly into r2,
3298 // since r2 is a reserved register (which prevents the register allocator
3299 // from allocating it), resulting in an additional register being
3300 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003301 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003302 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3303 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003304 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003305 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003306 }
3307
Hal Finkel5b00cea2012-03-31 14:45:15 +00003308 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3309 InFlag = Chain.getValue(1);
3310
3311 if (needsTOCRestore) {
3312 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3313 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3314 InFlag = Chain.getValue(1);
3315 }
3316
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3318 DAG.getIntPtrConstant(BytesCalleePops, true),
3319 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003320 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 InFlag = Chain.getValue(1);
3322
Dan Gohman98ca4f22009-08-05 01:29:28 +00003323 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3324 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003325}
3326
Dan Gohman98ca4f22009-08-05 01:29:28 +00003327SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003328PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003329 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003330 SelectionDAG &DAG = CLI.DAG;
3331 DebugLoc &dl = CLI.DL;
3332 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3333 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3334 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3335 SDValue Chain = CLI.Chain;
3336 SDValue Callee = CLI.Callee;
3337 bool &isTailCall = CLI.IsTailCall;
3338 CallingConv::ID CallConv = CLI.CallConv;
3339 bool isVarArg = CLI.IsVarArg;
3340
Evan Cheng0c439eb2010-01-27 00:07:07 +00003341 if (isTailCall)
3342 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3343 Ins, DAG);
3344
Bill Schmidt726c2372012-10-23 15:51:16 +00003345 if (PPCSubTarget.isSVR4ABI()) {
3346 if (PPCSubTarget.isPPC64())
3347 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3348 isTailCall, Outs, OutVals, Ins,
3349 dl, DAG, InVals);
3350 else
3351 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3352 isTailCall, Outs, OutVals, Ins,
3353 dl, DAG, InVals);
3354 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003355
Bill Schmidt726c2372012-10-23 15:51:16 +00003356 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3357 isTailCall, Outs, OutVals, Ins,
3358 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003359}
3360
3361SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003362PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3363 CallingConv::ID CallConv, bool isVarArg,
3364 bool isTailCall,
3365 const SmallVectorImpl<ISD::OutputArg> &Outs,
3366 const SmallVectorImpl<SDValue> &OutVals,
3367 const SmallVectorImpl<ISD::InputArg> &Ins,
3368 DebugLoc dl, SelectionDAG &DAG,
3369 SmallVectorImpl<SDValue> &InVals) const {
3370 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003371 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003372
Dan Gohman98ca4f22009-08-05 01:29:28 +00003373 assert((CallConv == CallingConv::C ||
3374 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003375
Tilmann Schellerffd02002009-07-03 06:45:56 +00003376 unsigned PtrByteSize = 4;
3377
3378 MachineFunction &MF = DAG.getMachineFunction();
3379
3380 // Mark this function as potentially containing a function that contains a
3381 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3382 // and restoring the callers stack pointer in this functions epilog. This is
3383 // done because by tail calling the called function might overwrite the value
3384 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003385 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3386 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003387 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003388
Tilmann Schellerffd02002009-07-03 06:45:56 +00003389 // Count how many bytes are to be pushed on the stack, including the linkage
3390 // area, parameter list area and the part of the local variable space which
3391 // contains copies of aggregates which are passed by value.
3392
3393 // Assign locations to all of the outgoing arguments.
3394 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003395 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003396 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003397
3398 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003399 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003400
3401 if (isVarArg) {
3402 // Handle fixed and variable vector arguments differently.
3403 // Fixed vector arguments go into registers as long as registers are
3404 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003405 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003406
Tilmann Schellerffd02002009-07-03 06:45:56 +00003407 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003408 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003409 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003410 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003411
Dan Gohman98ca4f22009-08-05 01:29:28 +00003412 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003413 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3414 CCInfo);
3415 } else {
3416 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3417 ArgFlags, CCInfo);
3418 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003419
Tilmann Schellerffd02002009-07-03 06:45:56 +00003420 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003421#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003422 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003423 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003424#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003425 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003426 }
3427 }
3428 } else {
3429 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003430 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003431 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003432
Tilmann Schellerffd02002009-07-03 06:45:56 +00003433 // Assign locations to all of the outgoing aggregate by value arguments.
3434 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003435 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003436 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003437
3438 // Reserve stack space for the allocations in CCInfo.
3439 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3440
Dan Gohman98ca4f22009-08-05 01:29:28 +00003441 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003442
3443 // Size of the linkage area, parameter list area and the part of the local
3444 // space variable where copies of aggregates which are passed by value are
3445 // stored.
3446 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003447
Tilmann Schellerffd02002009-07-03 06:45:56 +00003448 // Calculate by how many bytes the stack has to be adjusted in case of tail
3449 // call optimization.
3450 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3451
3452 // Adjust the stack pointer for the new arguments...
3453 // These operations are automatically eliminated by the prolog/epilog pass
3454 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3455 SDValue CallSeqStart = Chain;
3456
3457 // Load the return address and frame pointer so it can be moved somewhere else
3458 // later.
3459 SDValue LROp, FPOp;
3460 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3461 dl);
3462
3463 // Set up a copy of the stack pointer for use loading and storing any
3464 // arguments that may not fit in the registers available for argument
3465 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003467
Tilmann Schellerffd02002009-07-03 06:45:56 +00003468 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3469 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3470 SmallVector<SDValue, 8> MemOpChains;
3471
Roman Divacky0aaa9192011-08-30 17:04:16 +00003472 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003473 // Walk the register/memloc assignments, inserting copies/loads.
3474 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3475 i != e;
3476 ++i) {
3477 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003478 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003479 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003480
Tilmann Schellerffd02002009-07-03 06:45:56 +00003481 if (Flags.isByVal()) {
3482 // Argument is an aggregate which is passed by value, thus we need to
3483 // create a copy of it in the local variable space of the current stack
3484 // frame (which is the stack frame of the caller) and pass the address of
3485 // this copy to the callee.
3486 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3487 CCValAssign &ByValVA = ByValArgLocs[j++];
3488 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003489
Tilmann Schellerffd02002009-07-03 06:45:56 +00003490 // Memory reserved in the local variable space of the callers stack frame.
3491 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003492
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3494 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003495
Tilmann Schellerffd02002009-07-03 06:45:56 +00003496 // Create a copy of the argument in the local area of the current
3497 // stack frame.
3498 SDValue MemcpyCall =
3499 CreateCopyOfByValArgument(Arg, PtrOff,
3500 CallSeqStart.getNode()->getOperand(0),
3501 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003502
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503 // This must go outside the CALLSEQ_START..END.
3504 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3505 CallSeqStart.getNode()->getOperand(1));
3506 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3507 NewCallSeqStart.getNode());
3508 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003509
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 // Pass the address of the aggregate copy on the stack either in a
3511 // physical register or in the parameter list area of the current stack
3512 // frame to the callee.
3513 Arg = PtrOff;
3514 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003515
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003517 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003518 // Put argument in a physical register.
3519 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3520 } else {
3521 // Put argument in the parameter list area of the current stack frame.
3522 assert(VA.isMemLoc());
3523 unsigned LocMemOffset = VA.getLocMemOffset();
3524
3525 if (!isTailCall) {
3526 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3527 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3528
3529 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003530 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003531 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532 } else {
3533 // Calculate and remember argument location.
3534 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3535 TailCallArguments);
3536 }
3537 }
3538 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003539
Tilmann Schellerffd02002009-07-03 06:45:56 +00003540 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544 // Build a sequence of copy-to-reg nodes chained together with token chain
3545 // and flag operands which copy the outgoing args into the appropriate regs.
3546 SDValue InFlag;
3547 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3548 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3549 RegsToPass[i].second, InFlag);
3550 InFlag = Chain.getValue(1);
3551 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003552
Hal Finkel82b38212012-08-28 02:10:27 +00003553 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3554 // registers.
3555 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003556 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3557 SDValue Ops[] = { Chain, InFlag };
3558
Hal Finkel82b38212012-08-28 02:10:27 +00003559 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003560 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3561
Hal Finkel82b38212012-08-28 02:10:27 +00003562 InFlag = Chain.getValue(1);
3563 }
3564
Chris Lattnerb9082582010-11-14 23:42:06 +00003565 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003566 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3567 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003568
Dan Gohman98ca4f22009-08-05 01:29:28 +00003569 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3570 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3571 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003572}
3573
Bill Schmidt726c2372012-10-23 15:51:16 +00003574// Copy an argument into memory, being careful to do this outside the
3575// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003576SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003577PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3578 SDValue CallSeqStart,
3579 ISD::ArgFlagsTy Flags,
3580 SelectionDAG &DAG,
3581 DebugLoc dl) const {
3582 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3583 CallSeqStart.getNode()->getOperand(0),
3584 Flags, DAG, dl);
3585 // The MEMCPY must go outside the CALLSEQ_START..END.
3586 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3587 CallSeqStart.getNode()->getOperand(1));
3588 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3589 NewCallSeqStart.getNode());
3590 return NewCallSeqStart;
3591}
3592
3593SDValue
3594PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003595 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003596 bool isTailCall,
3597 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003598 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003599 const SmallVectorImpl<ISD::InputArg> &Ins,
3600 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003601 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003602
Bill Schmidt726c2372012-10-23 15:51:16 +00003603 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003604
Bill Schmidt726c2372012-10-23 15:51:16 +00003605 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3606 unsigned PtrByteSize = 8;
3607
3608 MachineFunction &MF = DAG.getMachineFunction();
3609
3610 // Mark this function as potentially containing a function that contains a
3611 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3612 // and restoring the callers stack pointer in this functions epilog. This is
3613 // done because by tail calling the called function might overwrite the value
3614 // in this function's (MF) stack pointer stack slot 0(SP).
3615 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3616 CallConv == CallingConv::Fast)
3617 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3618
3619 unsigned nAltivecParamsAtEnd = 0;
3620
3621 // Count how many bytes are to be pushed on the stack, including the linkage
3622 // area, and parameter passing area. We start with at least 48 bytes, which
3623 // is reserved space for [SP][CR][LR][3 x unused].
3624 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3625 // of this call.
3626 unsigned NumBytes =
3627 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3628 Outs, OutVals, nAltivecParamsAtEnd);
3629
3630 // Calculate by how many bytes the stack has to be adjusted in case of tail
3631 // call optimization.
3632 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3633
3634 // To protect arguments on the stack from being clobbered in a tail call,
3635 // force all the loads to happen before doing any other lowering.
3636 if (isTailCall)
3637 Chain = DAG.getStackArgumentTokenFactor(Chain);
3638
3639 // Adjust the stack pointer for the new arguments...
3640 // These operations are automatically eliminated by the prolog/epilog pass
3641 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3642 SDValue CallSeqStart = Chain;
3643
3644 // Load the return address and frame pointer so it can be move somewhere else
3645 // later.
3646 SDValue LROp, FPOp;
3647 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3648 dl);
3649
3650 // Set up a copy of the stack pointer for use loading and storing any
3651 // arguments that may not fit in the registers available for argument
3652 // passing.
3653 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3654
3655 // Figure out which arguments are going to go in registers, and which in
3656 // memory. Also, if this is a vararg function, floating point operations
3657 // must be stored to our stack, and loaded into integer regs as well, if
3658 // any integer regs are available for argument passing.
3659 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3660 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3661
3662 static const uint16_t GPR[] = {
3663 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3664 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3665 };
3666 static const uint16_t *FPR = GetFPR();
3667
3668 static const uint16_t VR[] = {
3669 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3670 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3671 };
3672 const unsigned NumGPRs = array_lengthof(GPR);
3673 const unsigned NumFPRs = 13;
3674 const unsigned NumVRs = array_lengthof(VR);
3675
3676 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3677 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3678
3679 SmallVector<SDValue, 8> MemOpChains;
3680 for (unsigned i = 0; i != NumOps; ++i) {
3681 SDValue Arg = OutVals[i];
3682 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3683
3684 // PtrOff will be used to store the current argument to the stack if a
3685 // register cannot be found for it.
3686 SDValue PtrOff;
3687
3688 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3689
3690 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3691
3692 // Promote integers to 64-bit values.
3693 if (Arg.getValueType() == MVT::i32) {
3694 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3695 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3696 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3697 }
3698
3699 // FIXME memcpy is used way more than necessary. Correctness first.
3700 // Note: "by value" is code for passing a structure by value, not
3701 // basic types.
3702 if (Flags.isByVal()) {
3703 // Note: Size includes alignment padding, so
3704 // struct x { short a; char b; }
3705 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3706 // These are the proper values we need for right-justifying the
3707 // aggregate in a parameter register.
3708 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003709
3710 // An empty aggregate parameter takes up no storage and no
3711 // registers.
3712 if (Size == 0)
3713 continue;
3714
Bill Schmidt726c2372012-10-23 15:51:16 +00003715 // All aggregates smaller than 8 bytes must be passed right-justified.
3716 if (Size==1 || Size==2 || Size==4) {
3717 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3718 if (GPR_idx != NumGPRs) {
3719 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3720 MachinePointerInfo(), VT,
3721 false, false, 0);
3722 MemOpChains.push_back(Load.getValue(1));
3723 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3724
3725 ArgOffset += PtrByteSize;
3726 continue;
3727 }
3728 }
3729
3730 if (GPR_idx == NumGPRs && Size < 8) {
3731 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3732 PtrOff.getValueType());
3733 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3734 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3735 CallSeqStart,
3736 Flags, DAG, dl);
3737 ArgOffset += PtrByteSize;
3738 continue;
3739 }
3740 // Copy entire object into memory. There are cases where gcc-generated
3741 // code assumes it is there, even if it could be put entirely into
3742 // registers. (This is not what the doc says.)
3743
3744 // FIXME: The above statement is likely due to a misunderstanding of the
3745 // documents. All arguments must be copied into the parameter area BY
3746 // THE CALLEE in the event that the callee takes the address of any
3747 // formal argument. That has not yet been implemented. However, it is
3748 // reasonable to use the stack area as a staging area for the register
3749 // load.
3750
3751 // Skip this for small aggregates, as we will use the same slot for a
3752 // right-justified copy, below.
3753 if (Size >= 8)
3754 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3755 CallSeqStart,
3756 Flags, DAG, dl);
3757
3758 // When a register is available, pass a small aggregate right-justified.
3759 if (Size < 8 && GPR_idx != NumGPRs) {
3760 // The easiest way to get this right-justified in a register
3761 // is to copy the structure into the rightmost portion of a
3762 // local variable slot, then load the whole slot into the
3763 // register.
3764 // FIXME: The memcpy seems to produce pretty awful code for
3765 // small aggregates, particularly for packed ones.
3766 // FIXME: It would be preferable to use the slot in the
3767 // parameter save area instead of a new local variable.
3768 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3769 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3770 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3771 CallSeqStart,
3772 Flags, DAG, dl);
3773
3774 // Load the slot into the register.
3775 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3776 MachinePointerInfo(),
3777 false, false, false, 0);
3778 MemOpChains.push_back(Load.getValue(1));
3779 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3780
3781 // Done with this argument.
3782 ArgOffset += PtrByteSize;
3783 continue;
3784 }
3785
3786 // For aggregates larger than PtrByteSize, copy the pieces of the
3787 // object that fit into registers from the parameter save area.
3788 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3789 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3790 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3791 if (GPR_idx != NumGPRs) {
3792 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3793 MachinePointerInfo(),
3794 false, false, false, 0);
3795 MemOpChains.push_back(Load.getValue(1));
3796 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3797 ArgOffset += PtrByteSize;
3798 } else {
3799 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3800 break;
3801 }
3802 }
3803 continue;
3804 }
3805
3806 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3807 default: llvm_unreachable("Unexpected ValueType for argument!");
3808 case MVT::i32:
3809 case MVT::i64:
3810 if (GPR_idx != NumGPRs) {
3811 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3812 } else {
3813 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3814 true, isTailCall, false, MemOpChains,
3815 TailCallArguments, dl);
3816 }
3817 ArgOffset += PtrByteSize;
3818 break;
3819 case MVT::f32:
3820 case MVT::f64:
3821 if (FPR_idx != NumFPRs) {
3822 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3823
3824 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003825 // A single float or an aggregate containing only a single float
3826 // must be passed right-justified in the stack doubleword, and
3827 // in the GPR, if one is available.
3828 SDValue StoreOff;
3829 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3830 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3831 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3832 } else
3833 StoreOff = PtrOff;
3834
3835 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003836 MachinePointerInfo(), false, false, 0);
3837 MemOpChains.push_back(Store);
3838
3839 // Float varargs are always shadowed in available integer registers
3840 if (GPR_idx != NumGPRs) {
3841 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3842 MachinePointerInfo(), false, false,
3843 false, 0);
3844 MemOpChains.push_back(Load.getValue(1));
3845 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3846 }
3847 } else if (GPR_idx != NumGPRs)
3848 // If we have any FPRs remaining, we may also have GPRs remaining.
3849 ++GPR_idx;
3850 } else {
3851 // Single-precision floating-point values are mapped to the
3852 // second (rightmost) word of the stack doubleword.
3853 if (Arg.getValueType() == MVT::f32) {
3854 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3855 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3856 }
3857
3858 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3859 true, isTailCall, false, MemOpChains,
3860 TailCallArguments, dl);
3861 }
3862 ArgOffset += 8;
3863 break;
3864 case MVT::v4f32:
3865 case MVT::v4i32:
3866 case MVT::v8i16:
3867 case MVT::v16i8:
3868 if (isVarArg) {
3869 // These go aligned on the stack, or in the corresponding R registers
3870 // when within range. The Darwin PPC ABI doc claims they also go in
3871 // V registers; in fact gcc does this only for arguments that are
3872 // prototyped, not for those that match the ... We do it for all
3873 // arguments, seems to work.
3874 while (ArgOffset % 16 !=0) {
3875 ArgOffset += PtrByteSize;
3876 if (GPR_idx != NumGPRs)
3877 GPR_idx++;
3878 }
3879 // We could elide this store in the case where the object fits
3880 // entirely in R registers. Maybe later.
3881 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3882 DAG.getConstant(ArgOffset, PtrVT));
3883 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3884 MachinePointerInfo(), false, false, 0);
3885 MemOpChains.push_back(Store);
3886 if (VR_idx != NumVRs) {
3887 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3888 MachinePointerInfo(),
3889 false, false, false, 0);
3890 MemOpChains.push_back(Load.getValue(1));
3891 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3892 }
3893 ArgOffset += 16;
3894 for (unsigned i=0; i<16; i+=PtrByteSize) {
3895 if (GPR_idx == NumGPRs)
3896 break;
3897 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3898 DAG.getConstant(i, PtrVT));
3899 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3900 false, false, false, 0);
3901 MemOpChains.push_back(Load.getValue(1));
3902 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3903 }
3904 break;
3905 }
3906
3907 // Non-varargs Altivec params generally go in registers, but have
3908 // stack space allocated at the end.
3909 if (VR_idx != NumVRs) {
3910 // Doesn't have GPR space allocated.
3911 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3912 } else {
3913 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3914 true, isTailCall, true, MemOpChains,
3915 TailCallArguments, dl);
3916 ArgOffset += 16;
3917 }
3918 break;
3919 }
3920 }
3921
3922 if (!MemOpChains.empty())
3923 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3924 &MemOpChains[0], MemOpChains.size());
3925
3926 // Check if this is an indirect call (MTCTR/BCTRL).
3927 // See PrepareCall() for more information about calls through function
3928 // pointers in the 64-bit SVR4 ABI.
3929 if (!isTailCall &&
3930 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3931 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3932 !isBLACompatibleAddress(Callee, DAG)) {
3933 // Load r2 into a virtual register and store it to the TOC save area.
3934 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3935 // TOC save area offset.
3936 SDValue PtrOff = DAG.getIntPtrConstant(40);
3937 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3938 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3939 false, false, 0);
3940 // R12 must contain the address of an indirect callee. This does not
3941 // mean the MTCTR instruction must use R12; it's easier to model this
3942 // as an extra parameter, so do that.
3943 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3944 }
3945
3946 // Build a sequence of copy-to-reg nodes chained together with token chain
3947 // and flag operands which copy the outgoing args into the appropriate regs.
3948 SDValue InFlag;
3949 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3950 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3951 RegsToPass[i].second, InFlag);
3952 InFlag = Chain.getValue(1);
3953 }
3954
3955 if (isTailCall)
3956 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3957 FPOp, true, TailCallArguments);
3958
3959 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3960 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3961 Ins, InVals);
3962}
3963
3964SDValue
3965PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3966 CallingConv::ID CallConv, bool isVarArg,
3967 bool isTailCall,
3968 const SmallVectorImpl<ISD::OutputArg> &Outs,
3969 const SmallVectorImpl<SDValue> &OutVals,
3970 const SmallVectorImpl<ISD::InputArg> &Ins,
3971 DebugLoc dl, SelectionDAG &DAG,
3972 SmallVectorImpl<SDValue> &InVals) const {
3973
3974 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003975
Owen Andersone50ed302009-08-10 22:56:29 +00003976 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003978 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003979
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003980 MachineFunction &MF = DAG.getMachineFunction();
3981
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003982 // Mark this function as potentially containing a function that contains a
3983 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3984 // and restoring the callers stack pointer in this functions epilog. This is
3985 // done because by tail calling the called function might overwrite the value
3986 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003987 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3988 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003989 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3990
3991 unsigned nAltivecParamsAtEnd = 0;
3992
Chris Lattnerabde4602006-05-16 22:56:08 +00003993 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003994 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003995 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003996 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003997 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003998 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003999 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004000
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004001 // Calculate by how many bytes the stack has to be adjusted in case of tail
4002 // call optimization.
4003 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004004
Dan Gohman98ca4f22009-08-05 01:29:28 +00004005 // To protect arguments on the stack from being clobbered in a tail call,
4006 // force all the loads to happen before doing any other lowering.
4007 if (isTailCall)
4008 Chain = DAG.getStackArgumentTokenFactor(Chain);
4009
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004010 // Adjust the stack pointer for the new arguments...
4011 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004012 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004013 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004015 // Load the return address and frame pointer so it can be move somewhere else
4016 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004017 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004018 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4019 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004020
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004021 // Set up a copy of the stack pointer for use loading and storing any
4022 // arguments that may not fit in the registers available for argument
4023 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004024 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004025 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004027 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004029
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004030 // Figure out which arguments are going to go in registers, and which in
4031 // memory. Also, if this is a vararg function, floating point operations
4032 // must be stored to our stack, and loaded into integer regs as well, if
4033 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004034 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004035 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004036
Craig Topperb78ca422012-03-11 07:16:55 +00004037 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004038 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4039 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4040 };
Craig Topperb78ca422012-03-11 07:16:55 +00004041 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004042 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4043 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4044 };
Craig Topperb78ca422012-03-11 07:16:55 +00004045 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004046
Craig Topperb78ca422012-03-11 07:16:55 +00004047 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004048 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4049 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4050 };
Owen Anderson718cb662007-09-07 04:06:50 +00004051 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004052 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004053 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004054
Craig Topperb78ca422012-03-11 07:16:55 +00004055 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004056
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004057 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004058 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4059
Dan Gohman475871a2008-07-27 21:46:04 +00004060 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004061 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004062 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004063 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004064
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004065 // PtrOff will be used to store the current argument to the stack if a
4066 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004067 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004068
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004069 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004070
Dale Johannesen39355f92009-02-04 02:34:38 +00004071 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004072
4073 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004074 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004075 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4076 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004078 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004079
Dale Johannesen8419dd62008-03-07 20:27:40 +00004080 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004081 // Note: "by value" is code for passing a structure by value, not
4082 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004083 if (Flags.isByVal()) {
4084 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004085 // Very small objects are passed right-justified. Everything else is
4086 // passed left-justified.
4087 if (Size==1 || Size==2) {
4088 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004089 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004090 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004091 MachinePointerInfo(), VT,
4092 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004093 MemOpChains.push_back(Load.getValue(1));
4094 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004095
4096 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004097 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004098 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4099 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004100 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004101 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4102 CallSeqStart,
4103 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004104 ArgOffset += PtrByteSize;
4105 }
4106 continue;
4107 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004108 // Copy entire object into memory. There are cases where gcc-generated
4109 // code assumes it is there, even if it could be put entirely into
4110 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004111 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4112 CallSeqStart,
4113 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004114
4115 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4116 // copy the pieces of the object that fit into registers from the
4117 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004118 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004119 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004120 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004121 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004122 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4123 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004124 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004125 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004126 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004127 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004128 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004129 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004130 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004131 }
4132 }
4133 continue;
4134 }
4135
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004137 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 case MVT::i32:
4139 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004140 if (GPR_idx != NumGPRs) {
4141 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004142 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004143 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4144 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004145 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004146 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004147 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004148 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 case MVT::f32:
4150 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004151 if (FPR_idx != NumFPRs) {
4152 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4153
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004154 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004155 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4156 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004157 MemOpChains.push_back(Store);
4158
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004159 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004160 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004161 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004162 MachinePointerInfo(), false, false,
4163 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004164 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004165 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004166 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004168 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004169 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004170 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4171 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004172 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004173 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004174 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004175 }
4176 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004177 // If we have any FPRs remaining, we may also have GPRs remaining.
4178 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4179 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004180 if (GPR_idx != NumGPRs)
4181 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004183 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4184 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004185 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004186 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004187 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4188 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004189 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004190 if (isPPC64)
4191 ArgOffset += 8;
4192 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004194 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 case MVT::v4f32:
4196 case MVT::v4i32:
4197 case MVT::v8i16:
4198 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004199 if (isVarArg) {
4200 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004201 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004202 // V registers; in fact gcc does this only for arguments that are
4203 // prototyped, not for those that match the ... We do it for all
4204 // arguments, seems to work.
4205 while (ArgOffset % 16 !=0) {
4206 ArgOffset += PtrByteSize;
4207 if (GPR_idx != NumGPRs)
4208 GPR_idx++;
4209 }
4210 // We could elide this store in the case where the object fits
4211 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004212 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004213 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004214 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4215 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004216 MemOpChains.push_back(Store);
4217 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004218 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004219 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004220 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004221 MemOpChains.push_back(Load.getValue(1));
4222 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4223 }
4224 ArgOffset += 16;
4225 for (unsigned i=0; i<16; i+=PtrByteSize) {
4226 if (GPR_idx == NumGPRs)
4227 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004228 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004229 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004230 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004231 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004232 MemOpChains.push_back(Load.getValue(1));
4233 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4234 }
4235 break;
4236 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004237
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004238 // Non-varargs Altivec params generally go in registers, but have
4239 // stack space allocated at the end.
4240 if (VR_idx != NumVRs) {
4241 // Doesn't have GPR space allocated.
4242 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4243 } else if (nAltivecParamsAtEnd==0) {
4244 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004245 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4246 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004247 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004248 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004249 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004250 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004251 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004252 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004253 // If all Altivec parameters fit in registers, as they usually do,
4254 // they get stack space following the non-Altivec parameters. We
4255 // don't track this here because nobody below needs it.
4256 // If there are more Altivec parameters than fit in registers emit
4257 // the stores here.
4258 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4259 unsigned j = 0;
4260 // Offset is aligned; skip 1st 12 params which go in V registers.
4261 ArgOffset = ((ArgOffset+15)/16)*16;
4262 ArgOffset += 12*16;
4263 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004264 SDValue Arg = OutVals[i];
4265 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4267 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004268 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004269 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004270 // We are emitting Altivec params in order.
4271 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4272 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004273 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004274 ArgOffset += 16;
4275 }
4276 }
4277 }
4278 }
4279
Chris Lattner9a2a4972006-05-17 06:01:33 +00004280 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004282 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Dale Johannesenf7b73042010-03-09 20:15:42 +00004284 // On Darwin, R12 must contain the address of an indirect callee. This does
4285 // not mean the MTCTR instruction must use R12; it's easier to model this as
4286 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004287 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004288 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4289 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4290 !isBLACompatibleAddress(Callee, DAG))
4291 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4292 PPC::R12), Callee));
4293
Chris Lattner9a2a4972006-05-17 06:01:33 +00004294 // Build a sequence of copy-to-reg nodes chained together with token chain
4295 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004296 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004297 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004298 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004299 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004300 InFlag = Chain.getValue(1);
4301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004302
Chris Lattnerb9082582010-11-14 23:42:06 +00004303 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004304 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4305 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004306
Dan Gohman98ca4f22009-08-05 01:29:28 +00004307 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4308 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4309 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004310}
4311
Hal Finkeld712f932011-10-14 19:51:36 +00004312bool
4313PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4314 MachineFunction &MF, bool isVarArg,
4315 const SmallVectorImpl<ISD::OutputArg> &Outs,
4316 LLVMContext &Context) const {
4317 SmallVector<CCValAssign, 16> RVLocs;
4318 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4319 RVLocs, Context);
4320 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4321}
4322
Dan Gohman98ca4f22009-08-05 01:29:28 +00004323SDValue
4324PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004325 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004326 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004327 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004328 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004329
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004330 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004331 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004332 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004333 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004335 // If this is the first return lowered for this function, add the regs to the
4336 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004337 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004338 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004339 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004340 }
4341
Dan Gohman475871a2008-07-27 21:46:04 +00004342 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004344 // Copy the result values into the output registers.
4345 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4346 CCValAssign &VA = RVLocs[i];
4347 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004348
4349 SDValue Arg = OutVals[i];
4350
4351 switch (VA.getLocInfo()) {
4352 default: llvm_unreachable("Unknown loc info!");
4353 case CCValAssign::Full: break;
4354 case CCValAssign::AExt:
4355 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4356 break;
4357 case CCValAssign::ZExt:
4358 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4359 break;
4360 case CCValAssign::SExt:
4361 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4362 break;
4363 }
4364
4365 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004366 Flag = Chain.getValue(1);
4367 }
4368
Gabor Greifba36cb52008-08-28 21:40:38 +00004369 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004371 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004373}
4374
Dan Gohman475871a2008-07-27 21:46:04 +00004375SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004376 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004377 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004378 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004379
Jim Laskeyefc7e522006-12-04 22:04:42 +00004380 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004381 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004382
4383 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004384 bool isPPC64 = Subtarget.isPPC64();
4385 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004386 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004387
4388 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004389 SDValue Chain = Op.getOperand(0);
4390 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004391
Jim Laskeyefc7e522006-12-04 22:04:42 +00004392 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004393 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4394 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004395 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004396
Jim Laskeyefc7e522006-12-04 22:04:42 +00004397 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004398 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004399
Jim Laskeyefc7e522006-12-04 22:04:42 +00004400 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004401 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004402 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004403}
4404
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004405
4406
Dan Gohman475871a2008-07-27 21:46:04 +00004407SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004408PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004409 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004410 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004411 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004412 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004413
4414 // Get current frame pointer save index. The users of this index will be
4415 // primarily DYNALLOC instructions.
4416 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4417 int RASI = FI->getReturnAddrSaveIndex();
4418
4419 // If the frame pointer save index hasn't been defined yet.
4420 if (!RASI) {
4421 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004422 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004423 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004424 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004425 // Save the result.
4426 FI->setReturnAddrSaveIndex(RASI);
4427 }
4428 return DAG.getFrameIndex(RASI, PtrVT);
4429}
4430
Dan Gohman475871a2008-07-27 21:46:04 +00004431SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004432PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4433 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004434 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004435 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004436 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004437
4438 // Get current frame pointer save index. The users of this index will be
4439 // primarily DYNALLOC instructions.
4440 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4441 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004442
Jim Laskey2f616bf2006-11-16 22:43:37 +00004443 // If the frame pointer save index hasn't been defined yet.
4444 if (!FPSI) {
4445 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004446 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004447 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004448
Jim Laskey2f616bf2006-11-16 22:43:37 +00004449 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004450 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004451 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004452 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004453 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004454 return DAG.getFrameIndex(FPSI, PtrVT);
4455}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004456
Dan Gohman475871a2008-07-27 21:46:04 +00004457SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004458 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004459 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004460 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004461 SDValue Chain = Op.getOperand(0);
4462 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004463 DebugLoc dl = Op.getDebugLoc();
4464
Jim Laskey2f616bf2006-11-16 22:43:37 +00004465 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004466 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004467 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004468 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004469 DAG.getConstant(0, PtrVT), Size);
4470 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004472 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004473 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004475 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004476}
4477
Chris Lattner1a635d62006-04-14 06:01:58 +00004478/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4479/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004480SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004481 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004482 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4483 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004484 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004485
Chris Lattner1a635d62006-04-14 06:01:58 +00004486 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004487
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004489 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004490
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT ResVT = Op.getValueType();
4492 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004493 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4494 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004495 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Chris Lattner1a635d62006-04-14 06:01:58 +00004497 // If the RHS of the comparison is a 0.0, we don't need to do the
4498 // subtraction at all.
4499 if (isFloatingPointZero(RHS))
4500 switch (CC) {
4501 default: break; // SETUO etc aren't handled by fsel.
4502 case ISD::SETULT:
4503 case ISD::SETLT:
4504 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004505 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4508 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004509 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 case ISD::SETUGT:
4511 case ISD::SETGT:
4512 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004513 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004514 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4516 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004517 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Dan Gohman475871a2008-07-27 21:46:04 +00004521 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004522 switch (CC) {
4523 default: break; // SETUO etc aren't handled by fsel.
4524 case ISD::SETULT:
4525 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004526 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4528 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004529 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004530 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004531 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004532 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4534 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004535 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004536 case ISD::SETUGT:
4537 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004538 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4540 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004541 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004542 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004543 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004544 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4546 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004547 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004548 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004549 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004550}
4551
Chris Lattner1f873002007-11-28 18:44:47 +00004552// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004553SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004554 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004555 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004556 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 if (Src.getValueType() == MVT::f32)
4558 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004559
Dan Gohman475871a2008-07-27 21:46:04 +00004560 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004562 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004564 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004565 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004567 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 case MVT::i64:
4569 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004570 break;
4571 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004572
Chris Lattner1a635d62006-04-14 06:01:58 +00004573 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004575
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004576 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004577 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4578 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004579
4580 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4581 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004583 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004584 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004585 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004586 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004587}
4588
Dan Gohmand858e902010-04-17 15:26:15 +00004589SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4590 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004591 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004592 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004594 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004595
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004597 SDValue SINT = Op.getOperand(0);
4598 // When converting to single-precision, we actually need to convert
4599 // to double-precision first and then round to single-precision.
4600 // To avoid double-rounding effects during that operation, we have
4601 // to prepare the input operand. Bits that might be truncated when
4602 // converting to double-precision are replaced by a bit that won't
4603 // be lost at this stage, but is below the single-precision rounding
4604 // position.
4605 //
4606 // However, if -enable-unsafe-fp-math is in effect, accept double
4607 // rounding to avoid the extra overhead.
4608 if (Op.getValueType() == MVT::f32 &&
4609 !DAG.getTarget().Options.UnsafeFPMath) {
4610
4611 // Twiddle input to make sure the low 11 bits are zero. (If this
4612 // is the case, we are guaranteed the value will fit into the 53 bit
4613 // mantissa of an IEEE double-precision value without rounding.)
4614 // If any of those low 11 bits were not zero originally, make sure
4615 // bit 12 (value 2048) is set instead, so that the final rounding
4616 // to single-precision gets the correct result.
4617 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4618 SINT, DAG.getConstant(2047, MVT::i64));
4619 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4620 Round, DAG.getConstant(2047, MVT::i64));
4621 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4622 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4623 Round, DAG.getConstant(-2048, MVT::i64));
4624
4625 // However, we cannot use that value unconditionally: if the magnitude
4626 // of the input value is small, the bit-twiddling we did above might
4627 // end up visibly changing the output. Fortunately, in that case, we
4628 // don't need to twiddle bits since the original input will convert
4629 // exactly to double-precision floating-point already. Therefore,
4630 // construct a conditional to use the original value if the top 11
4631 // bits are all sign-bit copies, and use the rounded value computed
4632 // above otherwise.
4633 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4634 SINT, DAG.getConstant(53, MVT::i32));
4635 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4636 Cond, DAG.getConstant(1, MVT::i64));
4637 Cond = DAG.getSetCC(dl, MVT::i32,
4638 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4639
4640 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4641 }
4642 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4644 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004645 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004647 return FP;
4648 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004649
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 "Unhandled SINT_TO_FP type in custom expander!");
4652 // Since we only generate this in 64-bit mode, we can take advantage of
4653 // 64-bit registers. In particular, sign extend the input value into the
4654 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4655 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004656 MachineFunction &MF = DAG.getMachineFunction();
4657 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004658 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004659 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004660 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004661
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004663 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004664
Chris Lattner1a635d62006-04-14 06:01:58 +00004665 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004666 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004667 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004668 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004669 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4670 SDValue Store =
4671 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4672 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004673 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004674 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004675 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004676
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4679 if (Op.getValueType() == MVT::f32)
4680 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004681 return FP;
4682}
4683
Dan Gohmand858e902010-04-17 15:26:15 +00004684SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4685 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004686 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004687 /*
4688 The rounding mode is in bits 30:31 of FPSR, and has the following
4689 settings:
4690 00 Round to nearest
4691 01 Round to 0
4692 10 Round to +inf
4693 11 Round to -inf
4694
4695 FLT_ROUNDS, on the other hand, expects the following:
4696 -1 Undefined
4697 0 Round to 0
4698 1 Round to nearest
4699 2 Round to +inf
4700 3 Round to -inf
4701
4702 To perform the conversion, we do:
4703 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4704 */
4705
4706 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004707 EVT VT = Op.getValueType();
4708 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4709 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004711
4712 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004714 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004715 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004716
4717 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004718 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004719 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004720 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004721 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004722
4723 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004724 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004725 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004726 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004727 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004728
4729 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004730 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 DAG.getNode(ISD::AND, dl, MVT::i32,
4732 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 DAG.getNode(ISD::SRL, dl, MVT::i32,
4735 DAG.getNode(ISD::AND, dl, MVT::i32,
4736 DAG.getNode(ISD::XOR, dl, MVT::i32,
4737 CWD, DAG.getConstant(3, MVT::i32)),
4738 DAG.getConstant(3, MVT::i32)),
4739 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004740
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004743
Duncan Sands83ec4b62008-06-06 12:08:01 +00004744 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004745 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004746}
4747
Dan Gohmand858e902010-04-17 15:26:15 +00004748SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004749 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004750 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004751 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004752 assert(Op.getNumOperands() == 3 &&
4753 VT == Op.getOperand(1).getValueType() &&
4754 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004755
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004756 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004757 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004758 SDValue Lo = Op.getOperand(0);
4759 SDValue Hi = Op.getOperand(1);
4760 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004761 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004762
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004763 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004764 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004765 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4766 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4767 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4768 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004769 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004770 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4771 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4772 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004774 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004775}
4776
Dan Gohmand858e902010-04-17 15:26:15 +00004777SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004778 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004779 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004780 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004781 assert(Op.getNumOperands() == 3 &&
4782 VT == Op.getOperand(1).getValueType() &&
4783 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004784
Dan Gohman9ed06db2008-03-07 20:36:53 +00004785 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004786 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004787 SDValue Lo = Op.getOperand(0);
4788 SDValue Hi = Op.getOperand(1);
4789 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004790 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004791
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004792 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004793 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004794 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4795 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4796 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4797 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004798 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004799 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4800 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4801 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004802 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004803 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004804}
4805
Dan Gohmand858e902010-04-17 15:26:15 +00004806SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004807 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004808 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004809 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004810 assert(Op.getNumOperands() == 3 &&
4811 VT == Op.getOperand(1).getValueType() &&
4812 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004813
Dan Gohman9ed06db2008-03-07 20:36:53 +00004814 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue Lo = Op.getOperand(0);
4816 SDValue Hi = Op.getOperand(1);
4817 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004818 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004819
Dale Johannesenf5d97892009-02-04 01:48:28 +00004820 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004821 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004822 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4823 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4824 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4825 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004826 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004827 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4828 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4829 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004830 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004832 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004833}
4834
4835//===----------------------------------------------------------------------===//
4836// Vector related lowering.
4837//
4838
Chris Lattner4a998b92006-04-17 06:00:21 +00004839/// BuildSplatI - Build a canonical splati of Val with an element size of
4840/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004841static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004842 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004843 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004844
Owen Andersone50ed302009-08-10 22:56:29 +00004845 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004847 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004848
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004850
Chris Lattner70fa4932006-12-01 01:45:39 +00004851 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4852 if (Val == -1)
4853 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004854
Owen Andersone50ed302009-08-10 22:56:29 +00004855 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004856
Chris Lattner4a998b92006-04-17 06:00:21 +00004857 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004859 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004860 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004861 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4862 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004863 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004864}
4865
Chris Lattnere7c768e2006-04-18 03:24:30 +00004866/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004867/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004868static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004869 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 EVT DestVT = MVT::Other) {
4871 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004872 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004874}
4875
Chris Lattnere7c768e2006-04-18 03:24:30 +00004876/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4877/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004878static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004879 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 DebugLoc dl, EVT DestVT = MVT::Other) {
4881 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004882 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004884}
4885
4886
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004887/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4888/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004889static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004890 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004891 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004892 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4893 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004894
Nate Begeman9008ca62009-04-27 18:41:29 +00004895 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004896 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004898 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004899 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004900}
4901
Chris Lattnerf1b47082006-04-14 05:19:18 +00004902// If this is a case we can't handle, return null and let the default
4903// expansion code take care of it. If we CAN select this case, and if it
4904// selects to a single instruction, return Op. Otherwise, if we can codegen
4905// this case more efficiently than a constant pool load, lower it to the
4906// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004907SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4908 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004909 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004910 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4911 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004912
Bob Wilson24e338e2009-03-02 23:24:16 +00004913 // Check if this is a splat of a constant value.
4914 APInt APSplatBits, APSplatUndef;
4915 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004916 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004917 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004918 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004919 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004920
Bob Wilsonf2950b02009-03-03 19:26:27 +00004921 unsigned SplatBits = APSplatBits.getZExtValue();
4922 unsigned SplatUndef = APSplatUndef.getZExtValue();
4923 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004924
Bob Wilsonf2950b02009-03-03 19:26:27 +00004925 // First, handle single instruction cases.
4926
4927 // All zeros?
4928 if (SplatBits == 0) {
4929 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4931 SDValue Z = DAG.getConstant(0, MVT::i32);
4932 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004933 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004934 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004935 return Op;
4936 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004937
Bob Wilsonf2950b02009-03-03 19:26:27 +00004938 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4939 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4940 (32-SplatBitSize));
4941 if (SextVal >= -16 && SextVal <= 15)
4942 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004943
4944
Bob Wilsonf2950b02009-03-03 19:26:27 +00004945 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004946
Bob Wilsonf2950b02009-03-03 19:26:27 +00004947 // If this value is in the range [-32,30] and is even, use:
4948 // tmp = VSPLTI[bhw], result = add tmp, tmp
4949 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004951 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004952 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004953 }
4954
4955 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4956 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4957 // for fneg/fabs.
4958 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4959 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004961
4962 // Make the VSLW intrinsic, computing 0x8000_0000.
4963 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4964 OnesV, DAG, dl);
4965
4966 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004968 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004969 }
4970
4971 // Check to see if this is a wide variety of vsplti*, binop self cases.
4972 static const signed char SplatCsts[] = {
4973 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4974 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4975 };
4976
4977 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4978 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4979 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4980 int i = SplatCsts[idx];
4981
4982 // Figure out what shift amount will be used by altivec if shifted by i in
4983 // this splat size.
4984 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4985
4986 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004987 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004989 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4990 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4991 Intrinsic::ppc_altivec_vslw
4992 };
4993 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004994 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004995 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004996
Bob Wilsonf2950b02009-03-03 19:26:27 +00004997 // vsplti + srl self.
4998 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005000 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5001 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5002 Intrinsic::ppc_altivec_vsrw
5003 };
5004 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005005 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005006 }
5007
Bob Wilsonf2950b02009-03-03 19:26:27 +00005008 // vsplti + sra self.
5009 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005011 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5012 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5013 Intrinsic::ppc_altivec_vsraw
5014 };
5015 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005016 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005018
Bob Wilsonf2950b02009-03-03 19:26:27 +00005019 // vsplti + rol self.
5020 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5021 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005023 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5024 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5025 Intrinsic::ppc_altivec_vrlw
5026 };
5027 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005028 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Bob Wilsonf2950b02009-03-03 19:26:27 +00005031 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005032 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005034 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005035 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005036 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005037 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005038 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005039 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005040 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005041 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005042 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005044 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5045 }
5046 }
5047
5048 // Three instruction sequences.
5049
5050 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5051 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5053 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005054 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005055 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005056 }
5057 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5058 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5060 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005061 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005062 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005064
Dan Gohman475871a2008-07-27 21:46:04 +00005065 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005066}
5067
Chris Lattner59138102006-04-17 05:28:54 +00005068/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5069/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005070static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005071 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005072 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005073 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005074 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005075 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005076
Chris Lattner59138102006-04-17 05:28:54 +00005077 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005078 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005079 OP_VMRGHW,
5080 OP_VMRGLW,
5081 OP_VSPLTISW0,
5082 OP_VSPLTISW1,
5083 OP_VSPLTISW2,
5084 OP_VSPLTISW3,
5085 OP_VSLDOI4,
5086 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005087 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005088 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Chris Lattner59138102006-04-17 05:28:54 +00005090 if (OpNum == OP_COPY) {
5091 if (LHSID == (1*9+2)*9+3) return LHS;
5092 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5093 return RHS;
5094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Dan Gohman475871a2008-07-27 21:46:04 +00005096 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005097 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5098 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005099
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005101 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005102 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005103 case OP_VMRGHW:
5104 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5105 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5106 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5107 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5108 break;
5109 case OP_VMRGLW:
5110 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5111 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5112 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5113 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5114 break;
5115 case OP_VSPLTISW0:
5116 for (unsigned i = 0; i != 16; ++i)
5117 ShufIdxs[i] = (i&3)+0;
5118 break;
5119 case OP_VSPLTISW1:
5120 for (unsigned i = 0; i != 16; ++i)
5121 ShufIdxs[i] = (i&3)+4;
5122 break;
5123 case OP_VSPLTISW2:
5124 for (unsigned i = 0; i != 16; ++i)
5125 ShufIdxs[i] = (i&3)+8;
5126 break;
5127 case OP_VSPLTISW3:
5128 for (unsigned i = 0; i != 16; ++i)
5129 ShufIdxs[i] = (i&3)+12;
5130 break;
5131 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005132 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005133 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005134 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005135 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005136 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005137 }
Owen Andersone50ed302009-08-10 22:56:29 +00005138 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5140 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005143}
5144
Chris Lattnerf1b47082006-04-14 05:19:18 +00005145/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5146/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5147/// return the code it can be lowered into. Worst case, it can always be
5148/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005149SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005150 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005151 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005152 SDValue V1 = Op.getOperand(0);
5153 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005154 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005155 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Chris Lattnerf1b47082006-04-14 05:19:18 +00005157 // Cases that are handled by instructions that take permute immediates
5158 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5159 // selected by the instruction selector.
5160 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005161 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5162 PPC::isSplatShuffleMask(SVOp, 2) ||
5163 PPC::isSplatShuffleMask(SVOp, 4) ||
5164 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5165 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5166 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5167 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5168 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5169 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5170 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5171 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5172 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005173 return Op;
5174 }
5175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005176
Chris Lattnerf1b47082006-04-14 05:19:18 +00005177 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5178 // and produce a fixed permutation. If any of these match, do not lower to
5179 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5181 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5182 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5183 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5184 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5185 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5186 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5187 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5188 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005189 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
Chris Lattner59138102006-04-17 05:28:54 +00005191 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5192 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005193 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005194
Chris Lattner59138102006-04-17 05:28:54 +00005195 unsigned PFIndexes[4];
5196 bool isFourElementShuffle = true;
5197 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5198 unsigned EltNo = 8; // Start out undef.
5199 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005200 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005201 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Nate Begeman9008ca62009-04-27 18:41:29 +00005203 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005204 if ((ByteSource & 3) != j) {
5205 isFourElementShuffle = false;
5206 break;
5207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Chris Lattner59138102006-04-17 05:28:54 +00005209 if (EltNo == 8) {
5210 EltNo = ByteSource/4;
5211 } else if (EltNo != ByteSource/4) {
5212 isFourElementShuffle = false;
5213 break;
5214 }
5215 }
5216 PFIndexes[i] = EltNo;
5217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
5219 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005220 // perfect shuffle vector to determine if it is cost effective to do this as
5221 // discrete instructions, or whether we should use a vperm.
5222 if (isFourElementShuffle) {
5223 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005224 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005225 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
Chris Lattner59138102006-04-17 05:28:54 +00005227 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5228 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Chris Lattner59138102006-04-17 05:28:54 +00005230 // Determining when to avoid vperm is tricky. Many things affect the cost
5231 // of vperm, particularly how many times the perm mask needs to be computed.
5232 // For example, if the perm mask can be hoisted out of a loop or is already
5233 // used (perhaps because there are multiple permutes with the same shuffle
5234 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5235 // the loop requires an extra register.
5236 //
5237 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005238 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005239 // available, if this block is within a loop, we should avoid using vperm
5240 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005241 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005242 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005244
Chris Lattnerf1b47082006-04-14 05:19:18 +00005245 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5246 // vector that will get spilled to the constant pool.
5247 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Chris Lattnerf1b47082006-04-14 05:19:18 +00005249 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5250 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005251 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005252 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Dan Gohman475871a2008-07-27 21:46:04 +00005254 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005255 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5256 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Chris Lattnerf1b47082006-04-14 05:19:18 +00005258 for (unsigned j = 0; j != BytesPerElement; ++j)
5259 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005264 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005265 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005266}
5267
Chris Lattner90564f22006-04-18 17:59:36 +00005268/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5269/// altivec comparison. If it is, return true and fill in Opc/isDot with
5270/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005271static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005272 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005273 unsigned IntrinsicID =
5274 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005275 CompareOpc = -1;
5276 isDot = false;
5277 switch (IntrinsicID) {
5278 default: return false;
5279 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005280 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5281 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5282 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5283 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5284 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5285 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5286 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5287 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5288 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5289 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5290 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5291 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5292 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005293
Chris Lattner1a635d62006-04-14 06:01:58 +00005294 // Normal Comparisons.
5295 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5296 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5297 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5298 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5299 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5300 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5301 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5302 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5303 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5304 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5305 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5306 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5307 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5308 }
Chris Lattner90564f22006-04-18 17:59:36 +00005309 return true;
5310}
5311
5312/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5313/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005314SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005315 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005316 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5317 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005318 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005319 int CompareOpc;
5320 bool isDot;
5321 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005322 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Chris Lattner90564f22006-04-18 17:59:36 +00005324 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005325 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005326 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005327 Op.getOperand(1), Op.getOperand(2),
5328 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005329 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005330 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Chris Lattner1a635d62006-04-14 06:01:58 +00005332 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005333 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005334 Op.getOperand(2), // LHS
5335 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005336 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005337 };
Owen Andersone50ed302009-08-10 22:56:29 +00005338 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005339 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005340 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005341 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005342
Chris Lattner1a635d62006-04-14 06:01:58 +00005343 // Now that we have the comparison, emit a copy from the CR to a GPR.
5344 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5346 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005347 CompNode.getValue(1));
5348
Chris Lattner1a635d62006-04-14 06:01:58 +00005349 // Unpack the result based on how the target uses it.
5350 unsigned BitNo; // Bit # of CR6.
5351 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005352 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005353 default: // Can't happen, don't crash on invalid number though.
5354 case 0: // Return the value of the EQ bit of CR6.
5355 BitNo = 0; InvertBit = false;
5356 break;
5357 case 1: // Return the inverted value of the EQ bit of CR6.
5358 BitNo = 0; InvertBit = true;
5359 break;
5360 case 2: // Return the value of the LT bit of CR6.
5361 BitNo = 2; InvertBit = false;
5362 break;
5363 case 3: // Return the inverted value of the LT bit of CR6.
5364 BitNo = 2; InvertBit = true;
5365 break;
5366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005367
Chris Lattner1a635d62006-04-14 06:01:58 +00005368 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5370 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005371 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5373 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005374
Chris Lattner1a635d62006-04-14 06:01:58 +00005375 // If we are supposed to, toggle the bit.
5376 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5378 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005379 return Flags;
5380}
5381
Scott Michelfdc40a02009-02-17 22:15:04 +00005382SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005383 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005384 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005385 // Create a stack slot that is 16-byte aligned.
5386 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005387 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005388 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005389 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005390
Chris Lattner1a635d62006-04-14 06:01:58 +00005391 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005392 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005393 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005394 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005395 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005396 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005397 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005398}
5399
Dan Gohmand858e902010-04-17 15:26:15 +00005400SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005401 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005403 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5406 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Dan Gohman475871a2008-07-27 21:46:04 +00005408 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005409 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005410
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005411 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005412 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5413 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5414 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005415
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005416 // Low parts multiplied together, generating 32-bit results (we ignore the
5417 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005418 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005423 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005424 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005425 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5427 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005428 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005431
Chris Lattnercea2aa72006-04-18 04:28:57 +00005432 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005433 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005435 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005436
Chris Lattner19a81522006-04-18 03:57:35 +00005437 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005438 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005440 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005441
Chris Lattner19a81522006-04-18 03:57:35 +00005442 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005445 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005446
Chris Lattner19a81522006-04-18 03:57:35 +00005447 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005448 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005449 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005450 Ops[i*2 ] = 2*i+1;
5451 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005452 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005454 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005455 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005456 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005457}
5458
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005459/// LowerOperation - Provide custom lowering hooks for some operations.
5460///
Dan Gohmand858e902010-04-17 15:26:15 +00005461SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005462 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005463 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005464 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005465 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005466 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005467 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005468 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005469 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005470 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5471 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005472 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005473 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005474
5475 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005476 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005477
Jim Laskeyefc7e522006-12-04 22:04:42 +00005478 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005479 case ISD::DYNAMIC_STACKALLOC:
5480 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005481
Chris Lattner1a635d62006-04-14 06:01:58 +00005482 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005483 case ISD::FP_TO_UINT:
5484 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005485 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005486 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005487 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005488
Chris Lattner1a635d62006-04-14 06:01:58 +00005489 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005490 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5491 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5492 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005493
Chris Lattner1a635d62006-04-14 06:01:58 +00005494 // Vector-related lowering.
5495 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5496 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5497 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5498 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005499 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Chris Lattner3fc027d2007-12-08 06:59:59 +00005501 // Frame & Return address.
5502 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005503 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005504 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005505}
5506
Duncan Sands1607f052008-12-01 11:39:25 +00005507void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5508 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005509 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005510 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005511 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005512 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005513 default:
Craig Topperbc219812012-02-07 02:50:20 +00005514 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005515 case ISD::VAARG: {
5516 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5517 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5518 return;
5519
5520 EVT VT = N->getValueType(0);
5521
5522 if (VT == MVT::i64) {
5523 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5524
5525 Results.push_back(NewNode);
5526 Results.push_back(NewNode.getValue(1));
5527 }
5528 return;
5529 }
Duncan Sands1607f052008-12-01 11:39:25 +00005530 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 assert(N->getValueType(0) == MVT::ppcf128);
5532 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005533 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005535 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005536 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005538 DAG.getIntPtrConstant(1));
5539
5540 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5541 // of the long double, and puts FPSCR back the way it was. We do not
5542 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005543 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005544 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5545
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005547 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005548 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005549 MFFSreg = Result.getValue(0);
5550 InFlag = Result.getValue(1);
5551
5552 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005553 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005555 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005556 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005557 InFlag = Result.getValue(0);
5558
5559 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005560 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005562 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005563 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005564 InFlag = Result.getValue(0);
5565
5566 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005568 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005569 Ops[0] = Lo;
5570 Ops[1] = Hi;
5571 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005572 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005573 FPreg = Result.getValue(0);
5574 InFlag = Result.getValue(1);
5575
5576 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 NodeTys.push_back(MVT::f64);
5578 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005579 Ops[1] = MFFSreg;
5580 Ops[2] = FPreg;
5581 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005582 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005583 FPreg = Result.getValue(0);
5584
5585 // We know the low half is about to be thrown away, so just use something
5586 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005588 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005589 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005590 }
Duncan Sands1607f052008-12-01 11:39:25 +00005591 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005592 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005593 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005594 }
5595}
5596
5597
Chris Lattner1a635d62006-04-14 06:01:58 +00005598//===----------------------------------------------------------------------===//
5599// Other Lowering Code
5600//===----------------------------------------------------------------------===//
5601
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005602MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005603PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005604 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005605 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005606 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5607
5608 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5609 MachineFunction *F = BB->getParent();
5610 MachineFunction::iterator It = BB;
5611 ++It;
5612
5613 unsigned dest = MI->getOperand(0).getReg();
5614 unsigned ptrA = MI->getOperand(1).getReg();
5615 unsigned ptrB = MI->getOperand(2).getReg();
5616 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005617 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005618
5619 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5620 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5621 F->insert(It, loopMBB);
5622 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005623 exitMBB->splice(exitMBB->begin(), BB,
5624 llvm::next(MachineBasicBlock::iterator(MI)),
5625 BB->end());
5626 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005627
5628 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005629 unsigned TmpReg = (!BinOpcode) ? incr :
5630 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005631 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5632 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005633
5634 // thisMBB:
5635 // ...
5636 // fallthrough --> loopMBB
5637 BB->addSuccessor(loopMBB);
5638
5639 // loopMBB:
5640 // l[wd]arx dest, ptr
5641 // add r0, dest, incr
5642 // st[wd]cx. r0, ptr
5643 // bne- loopMBB
5644 // fallthrough --> exitMBB
5645 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005646 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005647 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005648 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005649 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5650 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005651 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005652 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005653 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005654 BB->addSuccessor(loopMBB);
5655 BB->addSuccessor(exitMBB);
5656
5657 // exitMBB:
5658 // ...
5659 BB = exitMBB;
5660 return BB;
5661}
5662
5663MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005664PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005665 MachineBasicBlock *BB,
5666 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005667 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005668 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005669 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5670 // In 64 bit mode we have to use 64 bits for addresses, even though the
5671 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5672 // registers without caring whether they're 32 or 64, but here we're
5673 // doing actual arithmetic on the addresses.
5674 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005675 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005676
5677 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5678 MachineFunction *F = BB->getParent();
5679 MachineFunction::iterator It = BB;
5680 ++It;
5681
5682 unsigned dest = MI->getOperand(0).getReg();
5683 unsigned ptrA = MI->getOperand(1).getReg();
5684 unsigned ptrB = MI->getOperand(2).getReg();
5685 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005686 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005687
5688 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5689 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5690 F->insert(It, loopMBB);
5691 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005692 exitMBB->splice(exitMBB->begin(), BB,
5693 llvm::next(MachineBasicBlock::iterator(MI)),
5694 BB->end());
5695 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005696
5697 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005698 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005699 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5700 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005701 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5702 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5703 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5704 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5705 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5706 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5707 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5708 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5709 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5710 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005711 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005712 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005713 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005714
5715 // thisMBB:
5716 // ...
5717 // fallthrough --> loopMBB
5718 BB->addSuccessor(loopMBB);
5719
5720 // The 4-byte load must be aligned, while a char or short may be
5721 // anywhere in the word. Hence all this nasty bookkeeping code.
5722 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5723 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005724 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005725 // rlwinm ptr, ptr1, 0, 0, 29
5726 // slw incr2, incr, shift
5727 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5728 // slw mask, mask2, shift
5729 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005730 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005731 // add tmp, tmpDest, incr2
5732 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005733 // and tmp3, tmp, mask
5734 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005735 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005736 // bne- loopMBB
5737 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005738 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005739 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005740 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005741 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005742 .addReg(ptrA).addReg(ptrB);
5743 } else {
5744 Ptr1Reg = ptrB;
5745 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005746 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005747 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005748 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005749 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5750 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005751 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005752 .addReg(Ptr1Reg).addImm(0).addImm(61);
5753 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005754 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005755 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005756 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005757 .addReg(incr).addReg(ShiftReg);
5758 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005759 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005760 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005761 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5762 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005763 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005764 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005765 .addReg(Mask2Reg).addReg(ShiftReg);
5766
5767 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005768 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005769 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005770 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005771 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005772 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005773 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005774 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005775 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005776 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005777 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005778 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005779 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005780 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005781 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005782 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005783 BB->addSuccessor(loopMBB);
5784 BB->addSuccessor(exitMBB);
5785
5786 // exitMBB:
5787 // ...
5788 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005789 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5790 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005791 return BB;
5792}
5793
5794MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005795PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005796 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005797 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005798
5799 // To "insert" these instructions we actually have to insert their
5800 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005801 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005802 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005803 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005804
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005805 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005806
Hal Finkel009f7af2012-06-22 23:10:08 +00005807 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5808 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5809 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5810 PPC::ISEL8 : PPC::ISEL;
5811 unsigned SelectPred = MI->getOperand(4).getImm();
5812 DebugLoc dl = MI->getDebugLoc();
5813
5814 // The SelectPred is ((BI << 5) | BO) for a BCC
5815 unsigned BO = SelectPred & 0xF;
5816 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5817
5818 unsigned TrueOpNo, FalseOpNo;
5819 if (BO == 12) {
5820 TrueOpNo = 2;
5821 FalseOpNo = 3;
5822 } else {
5823 TrueOpNo = 3;
5824 FalseOpNo = 2;
5825 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5826 }
5827
5828 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5829 .addReg(MI->getOperand(TrueOpNo).getReg())
5830 .addReg(MI->getOperand(FalseOpNo).getReg())
5831 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5832 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5833 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5834 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5835 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5836 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5837
Evan Cheng53301922008-07-12 02:23:19 +00005838
5839 // The incoming instruction knows the destination vreg to set, the
5840 // condition code register to branch on, the true/false values to
5841 // select between, and a branch opcode to use.
5842
5843 // thisMBB:
5844 // ...
5845 // TrueVal = ...
5846 // cmpTY ccX, r1, r2
5847 // bCC copy1MBB
5848 // fallthrough --> copy0MBB
5849 MachineBasicBlock *thisMBB = BB;
5850 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5851 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5852 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005853 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005854 F->insert(It, copy0MBB);
5855 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005856
5857 // Transfer the remainder of BB and its successor edges to sinkMBB.
5858 sinkMBB->splice(sinkMBB->begin(), BB,
5859 llvm::next(MachineBasicBlock::iterator(MI)),
5860 BB->end());
5861 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5862
Evan Cheng53301922008-07-12 02:23:19 +00005863 // Next, add the true and fallthrough blocks as its successors.
5864 BB->addSuccessor(copy0MBB);
5865 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Dan Gohman14152b42010-07-06 20:24:04 +00005867 BuildMI(BB, dl, TII->get(PPC::BCC))
5868 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5869
Evan Cheng53301922008-07-12 02:23:19 +00005870 // copy0MBB:
5871 // %FalseValue = ...
5872 // # fallthrough to sinkMBB
5873 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005874
Evan Cheng53301922008-07-12 02:23:19 +00005875 // Update machine-CFG edges
5876 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005877
Evan Cheng53301922008-07-12 02:23:19 +00005878 // sinkMBB:
5879 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5880 // ...
5881 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005882 BuildMI(*BB, BB->begin(), dl,
5883 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005884 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5885 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5886 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005887 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5888 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5889 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5890 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005891 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5892 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5893 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5894 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005895
5896 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5897 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5898 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5899 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005900 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5901 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5902 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5903 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005904
5905 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5906 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5907 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5908 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005909 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5910 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5911 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5912 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005913
5914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5915 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5917 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005918 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5919 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5920 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5921 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005922
5923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005924 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005926 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005927 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005928 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005929 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005930 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005931
5932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5933 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5935 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005936 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5937 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5939 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005940
Dale Johannesen0e55f062008-08-29 18:29:46 +00005941 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5942 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5943 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5944 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5945 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5946 BB = EmitAtomicBinary(MI, BB, false, 0);
5947 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5948 BB = EmitAtomicBinary(MI, BB, true, 0);
5949
Evan Cheng53301922008-07-12 02:23:19 +00005950 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5951 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5952 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5953
5954 unsigned dest = MI->getOperand(0).getReg();
5955 unsigned ptrA = MI->getOperand(1).getReg();
5956 unsigned ptrB = MI->getOperand(2).getReg();
5957 unsigned oldval = MI->getOperand(3).getReg();
5958 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005959 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005960
Dale Johannesen65e39732008-08-25 18:53:26 +00005961 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5962 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5963 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005964 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005965 F->insert(It, loop1MBB);
5966 F->insert(It, loop2MBB);
5967 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005968 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005969 exitMBB->splice(exitMBB->begin(), BB,
5970 llvm::next(MachineBasicBlock::iterator(MI)),
5971 BB->end());
5972 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005973
5974 // thisMBB:
5975 // ...
5976 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005977 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005978
Dale Johannesen65e39732008-08-25 18:53:26 +00005979 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005980 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005981 // cmp[wd] dest, oldval
5982 // bne- midMBB
5983 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005984 // st[wd]cx. newval, ptr
5985 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005986 // b exitBB
5987 // midMBB:
5988 // st[wd]cx. dest, ptr
5989 // exitBB:
5990 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005991 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005992 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005993 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005994 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005996 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5997 BB->addSuccessor(loop2MBB);
5998 BB->addSuccessor(midMBB);
5999
6000 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006001 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006002 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006003 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006004 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006005 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006006 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006007 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006008
Dale Johannesen65e39732008-08-25 18:53:26 +00006009 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006010 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006011 .addReg(dest).addReg(ptrA).addReg(ptrB);
6012 BB->addSuccessor(exitMBB);
6013
Evan Cheng53301922008-07-12 02:23:19 +00006014 // exitMBB:
6015 // ...
6016 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006017 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6018 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6019 // We must use 64-bit registers for addresses when targeting 64-bit,
6020 // since we're actually doing arithmetic on them. Other registers
6021 // can be 32-bit.
6022 bool is64bit = PPCSubTarget.isPPC64();
6023 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6024
6025 unsigned dest = MI->getOperand(0).getReg();
6026 unsigned ptrA = MI->getOperand(1).getReg();
6027 unsigned ptrB = MI->getOperand(2).getReg();
6028 unsigned oldval = MI->getOperand(3).getReg();
6029 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006030 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006031
6032 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6033 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6034 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6035 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6036 F->insert(It, loop1MBB);
6037 F->insert(It, loop2MBB);
6038 F->insert(It, midMBB);
6039 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006040 exitMBB->splice(exitMBB->begin(), BB,
6041 llvm::next(MachineBasicBlock::iterator(MI)),
6042 BB->end());
6043 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006044
6045 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006047 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6048 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006049 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6050 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6051 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6052 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6053 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6054 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6055 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6056 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6057 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6058 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6059 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6060 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6061 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6062 unsigned Ptr1Reg;
6063 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006064 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006065 // thisMBB:
6066 // ...
6067 // fallthrough --> loopMBB
6068 BB->addSuccessor(loop1MBB);
6069
6070 // The 4-byte load must be aligned, while a char or short may be
6071 // anywhere in the word. Hence all this nasty bookkeeping code.
6072 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6073 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006074 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006075 // rlwinm ptr, ptr1, 0, 0, 29
6076 // slw newval2, newval, shift
6077 // slw oldval2, oldval,shift
6078 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6079 // slw mask, mask2, shift
6080 // and newval3, newval2, mask
6081 // and oldval3, oldval2, mask
6082 // loop1MBB:
6083 // lwarx tmpDest, ptr
6084 // and tmp, tmpDest, mask
6085 // cmpw tmp, oldval3
6086 // bne- midMBB
6087 // loop2MBB:
6088 // andc tmp2, tmpDest, mask
6089 // or tmp4, tmp2, newval3
6090 // stwcx. tmp4, ptr
6091 // bne- loop1MBB
6092 // b exitBB
6093 // midMBB:
6094 // stwcx. tmpDest, ptr
6095 // exitBB:
6096 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006097 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006098 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006099 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006100 .addReg(ptrA).addReg(ptrB);
6101 } else {
6102 Ptr1Reg = ptrB;
6103 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006104 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006105 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006106 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006107 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6108 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006109 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006110 .addReg(Ptr1Reg).addImm(0).addImm(61);
6111 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006112 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006113 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006114 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006115 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006116 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006117 .addReg(oldval).addReg(ShiftReg);
6118 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006119 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006120 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006121 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6122 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6123 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006125 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006126 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006127 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006128 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006129 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006130 .addReg(OldVal2Reg).addReg(MaskReg);
6131
6132 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006133 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006134 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006135 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6136 .addReg(TmpDestReg).addReg(MaskReg);
6137 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006138 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006139 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006140 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6141 BB->addSuccessor(loop2MBB);
6142 BB->addSuccessor(midMBB);
6143
6144 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006145 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6146 .addReg(TmpDestReg).addReg(MaskReg);
6147 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6148 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6149 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006150 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006151 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006152 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006153 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006154 BB->addSuccessor(loop1MBB);
6155 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006156
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006157 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006158 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006159 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006160 BB->addSuccessor(exitMBB);
6161
6162 // exitMBB:
6163 // ...
6164 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006165 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6166 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006167 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006168 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006169 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006170
Dan Gohman14152b42010-07-06 20:24:04 +00006171 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006172 return BB;
6173}
6174
Chris Lattner1a635d62006-04-14 06:01:58 +00006175//===----------------------------------------------------------------------===//
6176// Target Optimization Hooks
6177//===----------------------------------------------------------------------===//
6178
Duncan Sands25cf2272008-11-24 14:53:14 +00006179SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6180 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006181 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006182 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006183 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006184 switch (N->getOpcode()) {
6185 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006186 case PPCISD::SHL:
6187 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006188 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006189 return N->getOperand(0);
6190 }
6191 break;
6192 case PPCISD::SRL:
6193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006194 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006195 return N->getOperand(0);
6196 }
6197 break;
6198 case PPCISD::SRA:
6199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006200 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006201 C->isAllOnesValue()) // -1 >>s V -> -1.
6202 return N->getOperand(0);
6203 }
6204 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006205
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006206 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006207 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006208 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6209 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6210 // We allow the src/dst to be either f32/f64, but the intermediate
6211 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006212 if (N->getOperand(0).getValueType() == MVT::i64 &&
6213 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006214 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006215 if (Val.getValueType() == MVT::f32) {
6216 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006217 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006219
Owen Anderson825b72b2009-08-11 20:47:22 +00006220 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006221 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006223 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006224 if (N->getValueType(0) == MVT::f32) {
6225 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006226 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006227 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006228 }
6229 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006231 // If the intermediate type is i32, we can avoid the load/store here
6232 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006233 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006234 }
6235 }
6236 break;
Chris Lattner51269842006-03-01 05:50:56 +00006237 case ISD::STORE:
6238 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6239 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006240 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006241 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 N->getOperand(1).getValueType() == MVT::i32 &&
6243 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006244 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006245 if (Val.getValueType() == MVT::f32) {
6246 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006247 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006248 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006250 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006251
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006253 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006254 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006255 return Val;
6256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006257
Chris Lattnerd9989382006-07-10 20:56:58 +00006258 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006259 if (cast<StoreSDNode>(N)->isUnindexed() &&
6260 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006261 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 (N->getOperand(1).getValueType() == MVT::i32 ||
6263 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006264 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006265 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 if (BSwapOp.getValueType() == MVT::i16)
6267 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006268
Dan Gohmanc76909a2009-09-25 20:36:54 +00006269 SDValue Ops[] = {
6270 N->getOperand(0), BSwapOp, N->getOperand(2),
6271 DAG.getValueType(N->getOperand(1).getValueType())
6272 };
6273 return
6274 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6275 Ops, array_lengthof(Ops),
6276 cast<StoreSDNode>(N)->getMemoryVT(),
6277 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006278 }
6279 break;
6280 case ISD::BSWAP:
6281 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006282 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006283 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006285 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006286 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006287 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006288 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006289 LD->getChain(), // Chain
6290 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006291 DAG.getValueType(N->getValueType(0)) // VT
6292 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006293 SDValue BSLoad =
6294 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6295 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6296 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006297
Scott Michelfdc40a02009-02-17 22:15:04 +00006298 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006299 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 if (N->getValueType(0) == MVT::i16)
6301 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006302
Chris Lattnerd9989382006-07-10 20:56:58 +00006303 // First, combine the bswap away. This makes the value produced by the
6304 // load dead.
6305 DCI.CombineTo(N, ResVal);
6306
6307 // Next, combine the load away, we give it a bogus result value but a real
6308 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006309 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Chris Lattnerd9989382006-07-10 20:56:58 +00006311 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006312 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006314
Chris Lattner51269842006-03-01 05:50:56 +00006315 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006316 case PPCISD::VCMP: {
6317 // If a VCMPo node already exists with exactly the same operands as this
6318 // node, use its result instead of this node (VCMPo computes both a CR6 and
6319 // a normal output).
6320 //
6321 if (!N->getOperand(0).hasOneUse() &&
6322 !N->getOperand(1).hasOneUse() &&
6323 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006324
Chris Lattner4468c222006-03-31 06:02:07 +00006325 // Scan all of the users of the LHS, looking for VCMPo's that match.
6326 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006327
Gabor Greifba36cb52008-08-28 21:40:38 +00006328 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006329 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6330 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006331 if (UI->getOpcode() == PPCISD::VCMPo &&
6332 UI->getOperand(1) == N->getOperand(1) &&
6333 UI->getOperand(2) == N->getOperand(2) &&
6334 UI->getOperand(0) == N->getOperand(0)) {
6335 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006336 break;
6337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006338
Chris Lattner00901202006-04-18 18:28:22 +00006339 // If there is no VCMPo node, or if the flag value has a single use, don't
6340 // transform this.
6341 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6342 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006343
6344 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006345 // chain, this transformation is more complex. Note that multiple things
6346 // could use the value result, which we should ignore.
6347 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006348 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006349 FlagUser == 0; ++UI) {
6350 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006351 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006352 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006353 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006354 FlagUser = User;
6355 break;
6356 }
6357 }
6358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006359
Chris Lattner00901202006-04-18 18:28:22 +00006360 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6361 // give up for right now.
6362 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006363 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006364 }
6365 break;
6366 }
Chris Lattner90564f22006-04-18 17:59:36 +00006367 case ISD::BR_CC: {
6368 // If this is a branch on an altivec predicate comparison, lower this so
6369 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6370 // lowering is done pre-legalize, because the legalizer lowers the predicate
6371 // compare down to code that is difficult to reassemble.
6372 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006373 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006374 int CompareOpc;
6375 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006376
Chris Lattner90564f22006-04-18 17:59:36 +00006377 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6378 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6379 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6380 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006381
Chris Lattner90564f22006-04-18 17:59:36 +00006382 // If this is a comparison against something other than 0/1, then we know
6383 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006384 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006385 if (Val != 0 && Val != 1) {
6386 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6387 return N->getOperand(0);
6388 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006389 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006390 N->getOperand(0), N->getOperand(4));
6391 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006392
Chris Lattner90564f22006-04-18 17:59:36 +00006393 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006394
Chris Lattner90564f22006-04-18 17:59:36 +00006395 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006396 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006398 LHS.getOperand(2), // LHS of compare
6399 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006400 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006401 };
Chris Lattner90564f22006-04-18 17:59:36 +00006402 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006403 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006404 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006405
Chris Lattner90564f22006-04-18 17:59:36 +00006406 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006407 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006408 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006409 default: // Can't happen, don't crash on invalid number though.
6410 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006411 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006412 break;
6413 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006414 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006415 break;
6416 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006417 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006418 break;
6419 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006420 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006421 break;
6422 }
6423
Owen Anderson825b72b2009-08-11 20:47:22 +00006424 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6425 DAG.getConstant(CompOpc, MVT::i32),
6426 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006427 N->getOperand(4), CompNode.getValue(1));
6428 }
6429 break;
6430 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006432
Dan Gohman475871a2008-07-27 21:46:04 +00006433 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006434}
6435
Chris Lattner1a635d62006-04-14 06:01:58 +00006436//===----------------------------------------------------------------------===//
6437// Inline Assembly Support
6438//===----------------------------------------------------------------------===//
6439
Dan Gohman475871a2008-07-27 21:46:04 +00006440void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006441 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006442 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006443 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006444 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006445 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006446 switch (Op.getOpcode()) {
6447 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006448 case PPCISD::LBRX: {
6449 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006450 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006451 KnownZero = 0xFFFF0000;
6452 break;
6453 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006454 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006455 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006456 default: break;
6457 case Intrinsic::ppc_altivec_vcmpbfp_p:
6458 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6459 case Intrinsic::ppc_altivec_vcmpequb_p:
6460 case Intrinsic::ppc_altivec_vcmpequh_p:
6461 case Intrinsic::ppc_altivec_vcmpequw_p:
6462 case Intrinsic::ppc_altivec_vcmpgefp_p:
6463 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6464 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6465 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6466 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6467 case Intrinsic::ppc_altivec_vcmpgtub_p:
6468 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6469 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6470 KnownZero = ~1U; // All bits but the low one are known to be zero.
6471 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006472 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006473 }
6474 }
6475}
6476
6477
Chris Lattner4234f572007-03-25 02:14:49 +00006478/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006479/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006480PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006481PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6482 if (Constraint.size() == 1) {
6483 switch (Constraint[0]) {
6484 default: break;
6485 case 'b':
6486 case 'r':
6487 case 'f':
6488 case 'v':
6489 case 'y':
6490 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006491 case 'Z':
6492 // FIXME: While Z does indicate a memory constraint, it specifically
6493 // indicates an r+r address (used in conjunction with the 'y' modifier
6494 // in the replacement string). Currently, we're forcing the base
6495 // register to be r0 in the asm printer (which is interpreted as zero)
6496 // and forming the complete address in the second register. This is
6497 // suboptimal.
6498 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006499 }
6500 }
6501 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006502}
6503
John Thompson44ab89e2010-10-29 17:29:13 +00006504/// Examine constraint type and operand type and determine a weight value.
6505/// This object must already have been set up with the operand type
6506/// and the current alternative constraint selected.
6507TargetLowering::ConstraintWeight
6508PPCTargetLowering::getSingleConstraintMatchWeight(
6509 AsmOperandInfo &info, const char *constraint) const {
6510 ConstraintWeight weight = CW_Invalid;
6511 Value *CallOperandVal = info.CallOperandVal;
6512 // If we don't have a value, we can't do a match,
6513 // but allow it at the lowest weight.
6514 if (CallOperandVal == NULL)
6515 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006516 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006517 // Look at the constraint type.
6518 switch (*constraint) {
6519 default:
6520 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6521 break;
6522 case 'b':
6523 if (type->isIntegerTy())
6524 weight = CW_Register;
6525 break;
6526 case 'f':
6527 if (type->isFloatTy())
6528 weight = CW_Register;
6529 break;
6530 case 'd':
6531 if (type->isDoubleTy())
6532 weight = CW_Register;
6533 break;
6534 case 'v':
6535 if (type->isVectorTy())
6536 weight = CW_Register;
6537 break;
6538 case 'y':
6539 weight = CW_Register;
6540 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006541 case 'Z':
6542 weight = CW_Memory;
6543 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006544 }
6545 return weight;
6546}
6547
Scott Michelfdc40a02009-02-17 22:15:04 +00006548std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006549PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006550 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006551 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006552 // GCC RS6000 Constraint Letters
6553 switch (Constraint[0]) {
6554 case 'b': // R1-R31
6555 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006557 return std::make_pair(0U, &PPC::G8RCRegClass);
6558 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006559 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006560 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006561 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006562 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006563 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006564 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006565 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006566 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006567 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006568 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006569 }
6570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006571
Chris Lattner331d1bc2006-11-02 01:44:04 +00006572 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006573}
Chris Lattner763317d2006-02-07 00:47:13 +00006574
Chris Lattner331d1bc2006-11-02 01:44:04 +00006575
Chris Lattner48884cd2007-08-25 00:47:38 +00006576/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006577/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006578void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006579 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006580 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006581 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006583
Eric Christopher100c8332011-06-02 23:16:42 +00006584 // Only support length 1 constraints.
6585 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006586
Eric Christopher100c8332011-06-02 23:16:42 +00006587 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006588 switch (Letter) {
6589 default: break;
6590 case 'I':
6591 case 'J':
6592 case 'K':
6593 case 'L':
6594 case 'M':
6595 case 'N':
6596 case 'O':
6597 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006598 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006599 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006600 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006601 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006602 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006603 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006604 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006605 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006606 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006607 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6608 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006609 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006610 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006611 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006612 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006613 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006614 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006615 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006616 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006617 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006618 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006619 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006620 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006621 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006622 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006623 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006624 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006625 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006626 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006627 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006628 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006629 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006630 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006631 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006632 }
6633 break;
6634 }
6635 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006636
Gabor Greifba36cb52008-08-28 21:40:38 +00006637 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006638 Ops.push_back(Result);
6639 return;
6640 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006641
Chris Lattner763317d2006-02-07 00:47:13 +00006642 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006643 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006644}
Evan Chengc4c62572006-03-13 23:20:37 +00006645
Chris Lattnerc9addb72007-03-30 23:15:24 +00006646// isLegalAddressingMode - Return true if the addressing mode represented
6647// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006648bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006649 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006650 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006651
Chris Lattnerc9addb72007-03-30 23:15:24 +00006652 // PPC allows a sign-extended 16-bit immediate field.
6653 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6654 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006655
Chris Lattnerc9addb72007-03-30 23:15:24 +00006656 // No global is ever allowed as a base.
6657 if (AM.BaseGV)
6658 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006659
6660 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006661 switch (AM.Scale) {
6662 case 0: // "r+i" or just "i", depending on HasBaseReg.
6663 break;
6664 case 1:
6665 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6666 return false;
6667 // Otherwise we have r+r or r+i.
6668 break;
6669 case 2:
6670 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6671 return false;
6672 // Allow 2*r as r+r.
6673 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006674 default:
6675 // No other scales are supported.
6676 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006677 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006678
Chris Lattnerc9addb72007-03-30 23:15:24 +00006679 return true;
6680}
6681
Evan Chengc4c62572006-03-13 23:20:37 +00006682/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006683/// as the offset of the target addressing mode for load / store of the
6684/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006685bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006686 // PPC allows a sign-extended 16-bit immediate field.
6687 return (V > -(1 << 16) && V < (1 << 16)-1);
6688}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006689
Craig Topperc89c7442012-03-27 07:21:54 +00006690bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006691 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006692}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006693
Dan Gohmand858e902010-04-17 15:26:15 +00006694SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6695 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006696 MachineFunction &MF = DAG.getMachineFunction();
6697 MachineFrameInfo *MFI = MF.getFrameInfo();
6698 MFI->setReturnAddressIsTaken(true);
6699
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006700 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006701 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006702
Dale Johannesen08673d22010-05-03 22:59:34 +00006703 // Make sure the function does not optimize away the store of the RA to
6704 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006705 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006706 FuncInfo->setLRStoreRequired();
6707 bool isPPC64 = PPCSubTarget.isPPC64();
6708 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6709
6710 if (Depth > 0) {
6711 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6712 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006713
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006714 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006715 isPPC64? MVT::i64 : MVT::i32);
6716 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6717 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6718 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006719 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006720 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006721
Chris Lattner3fc027d2007-12-08 06:59:59 +00006722 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006723 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006724 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006725 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006726}
6727
Dan Gohmand858e902010-04-17 15:26:15 +00006728SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6729 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006730 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006731 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006732
Owen Andersone50ed302009-08-10 22:56:29 +00006733 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006735
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006736 MachineFunction &MF = DAG.getMachineFunction();
6737 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006738 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006739 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6740 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006741 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006742 !MF.getFunction()->getFnAttributes().
6743 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006744 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6745 (is31 ? PPC::R31 : PPC::R1);
6746 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6747 PtrVT);
6748 while (Depth--)
6749 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006750 FrameAddr, MachinePointerInfo(), false, false,
6751 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006752 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006753}
Dan Gohman54aeea32008-10-21 03:41:46 +00006754
6755bool
6756PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6757 // The PowerPC target isn't yet aware of offsets.
6758 return false;
6759}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006760
Evan Cheng42642d02010-04-01 20:10:42 +00006761/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006762/// and store operations as a result of memset, memcpy, and memmove
6763/// lowering. If DstAlign is zero that means it's safe to destination
6764/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6765/// means there isn't a need to check it against alignment requirement,
6766/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006767/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006768/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006769/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6770/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006771/// It returns EVT::Other if the type should be determined using generic
6772/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006773EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6774 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006775 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006776 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006777 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006778 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006779 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006780 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006782 }
6783}
Hal Finkel3f31d492012-04-01 19:23:08 +00006784
Hal Finkel070b8db2012-06-22 00:49:52 +00006785/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6786/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6787/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6788/// is expanded to mul + add.
6789bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6790 if (!VT.isSimple())
6791 return false;
6792
6793 switch (VT.getSimpleVT().SimpleTy) {
6794 case MVT::f32:
6795 case MVT::f64:
6796 case MVT::v4f32:
6797 return true;
6798 default:
6799 break;
6800 }
6801
6802 return false;
6803}
6804
Hal Finkel3f31d492012-04-01 19:23:08 +00006805Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006806 if (DisableILPPref)
6807 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006808
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006809 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006810}
6811