blob: e4114adf59952e4e068ed0da306e9c8aa007daf0 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Eric Christopher7792e322015-01-30 23:24:40 +000014def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000016 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000017def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000019 AssemblerPredicate<"FeatureSouthernIslands">;
20
Tom Stellardec87f842015-05-25 16:15:54 +000021def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
22def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
23
Valery Pykhtin2828b9b2016-09-19 14:39:49 +000024include "VOPInstructions.td"
Valery Pykhtina34fb492016-08-30 15:20:31 +000025include "SOPInstructions.td"
Valery Pykhtin1b138862016-09-01 09:56:47 +000026include "SMInstructions.td"
Valery Pykhtin8bc65962016-09-05 11:22:51 +000027include "FLATInstructions.td"
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000028include "BUFInstructions.td"
Valery Pykhtina34fb492016-08-30 15:20:31 +000029
Marek Olsak5df00d62014-12-07 12:18:57 +000030let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000031
Tom Stellard8d6d4492014-04-22 16:33:57 +000032//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000033// EXP Instructions
34//===----------------------------------------------------------------------===//
35
36defm EXP : EXP_m;
37
38//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000039// VINTRP Instructions
40//===----------------------------------------------------------------------===//
41
Matt Arsenault80f766a2015-09-10 01:23:28 +000042let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +000043
Tom Stellardae38f302015-01-14 01:13:19 +000044// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +000045
46multiclass V_INTERP_P1_F32_m : VINTRP_m <
47 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +000048 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +000049 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
50 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
51 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +000052 (i32 imm:$attr)))]
53>;
54
55let OtherPredicates = [has32BankLDS] in {
56
57defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
58
59} // End OtherPredicates = [has32BankLDS]
60
Tom Stellarde1818af2016-02-18 03:42:32 +000061let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +000062
63defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
64
Tom Stellarde1818af2016-02-18 03:42:32 +000065} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +000066
Tom Stellard50828162015-05-25 16:15:56 +000067let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
68
Marek Olsak5df00d62014-12-07 12:18:57 +000069defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +000070 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +000071 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +000072 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
73 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
74 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +000075 (i32 imm:$attr)))]>;
76
77} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +000078
Marek Olsak5df00d62014-12-07 12:18:57 +000079defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +000080 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +000081 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +000082 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
83 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
84 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
85 (i32 imm:$attr)))]>;
86
Matt Arsenault80f766a2015-09-10 01:23:28 +000087} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Tom Stellard8d6d4492014-04-22 16:33:57 +000089//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000090// Pseudo Instructions
91//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +000092
93let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +000094
Marek Olsak7d777282015-03-24 13:40:15 +000095// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +000096def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Sam Kolton1eeb11b2016-09-09 14:44:04 +000097 (ins VSrc_b64:$src0, VSrc_b64:$src1, SSrc_b64:$src2), "", []> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +000098 let isPseudo = 1;
99 let isCodeGenOnly = 1;
Matt Arsenault22e41792016-08-27 01:00:37 +0000100 let usesCustomInserter = 1;
Tom Stellard60024a02014-09-24 01:33:24 +0000101}
102
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000103// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
104// pass to enable folding of inline immediates.
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000105def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_b64:$src0)> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000106 let VALU = 1;
107}
108} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
109
Changpeng Fang01f60622016-03-15 17:28:44 +0000110let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000111def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +0000112 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
113} // End let usesCustomInserter = 1, SALU = 1
114
Matt Arsenaulte6740752016-09-29 01:44:16 +0000115def S_MOV_B64_term : PseudoInstSI<(outs SReg_64:$dst),
116 (ins SSrc_b64:$src0)> {
117 let SALU = 1;
118 let isAsCheapAsAMove = 1;
119 let isTerminator = 1;
120}
121
122def S_XOR_B64_term : PseudoInstSI<(outs SReg_64:$dst),
123 (ins SSrc_b64:$src0, SSrc_b64:$src1)> {
124 let SALU = 1;
125 let isAsCheapAsAMove = 1;
126 let isTerminator = 1;
127}
128
129def S_ANDN2_B64_term : PseudoInstSI<(outs SReg_64:$dst),
130 (ins SSrc_b64:$src0, SSrc_b64:$src1)> {
131 let SALU = 1;
132 let isAsCheapAsAMove = 1;
133 let isTerminator = 1;
134}
135
Matt Arsenault8fb37382013-10-11 21:03:36 +0000136// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +0000137// and should be lowered to ISA instructions prior to codegen.
138
Matt Arsenault9babdf42016-06-22 20:15:28 +0000139// Dummy terminator instruction to use after control flow instructions
140// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000141def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000142 (outs), (ins brtarget:$target)> {
Matt Arsenault57431c92016-08-10 19:11:42 +0000143 let isBranch = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000144 let isTerminator = 1;
Matt Arsenault57431c92016-08-10 19:11:42 +0000145 let isBarrier = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000146 let SALU = 1;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000147 let Uses = [EXEC];
Matt Arsenault9babdf42016-06-22 20:15:28 +0000148}
149
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000150let isTerminator = 1 in {
Tom Stellardf8794352012-12-19 22:10:31 +0000151
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000152def SI_IF: CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000153 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000154 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))], 1, 1> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000155 let Constraints = "";
Matt Arsenaulte6740752016-09-29 01:44:16 +0000156 let Size = 12;
Matt Arsenault6408c912016-09-16 22:11:18 +0000157 let mayLoad = 1;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000158 let mayStore = 1;
Matt Arsenault6408c912016-09-16 22:11:18 +0000159 let hasSideEffects = 1;
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000160}
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000162def SI_ELSE : CFPseudoInstSI <
163 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target, i1imm:$execfix), [], 1, 1> {
Tom Stellardf8794352012-12-19 22:10:31 +0000164 let Constraints = "$src = $dst";
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000165 let Size = 12;
Matt Arsenault6408c912016-09-16 22:11:18 +0000166 let mayStore = 1;
167 let mayLoad = 1;
168 let hasSideEffects = 1;
Tom Stellardf8794352012-12-19 22:10:31 +0000169}
170
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000171def SI_LOOP : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000172 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000173 [(int_amdgcn_loop i64:$saved, bb:$target)], 1, 1> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000174 let Size = 8;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000175 let isBranch = 1;
Matt Arsenault6408c912016-09-16 22:11:18 +0000176 let hasSideEffects = 1;
177 let mayLoad = 1;
178 let mayStore = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000179}
Tom Stellardf8794352012-12-19 22:10:31 +0000180
Matt Arsenault382d9452016-01-26 04:49:22 +0000181} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +0000182
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000183def SI_END_CF : CFPseudoInstSI <
184 (outs), (ins SReg_64:$saved),
185 [(int_amdgcn_end_cf i64:$saved)], 1, 1> {
186 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000187 let isAsCheapAsAMove = 1;
188 let isReMaterializable = 1;
189 let mayLoad = 1;
190 let mayStore = 1;
191 let hasSideEffects = 1;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000192}
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000193
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000194def SI_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000195 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000196 [(set i64:$dst, (int_amdgcn_break i64:$src))], 1> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000197 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000198 let isAsCheapAsAMove = 1;
199 let isReMaterializable = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000200}
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000201
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000202def SI_IF_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000203 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000204 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000205 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000206 let isAsCheapAsAMove = 1;
207 let isReMaterializable = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000208}
Tom Stellardf8794352012-12-19 22:10:31 +0000209
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000210def SI_ELSE_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000211 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000212 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]> {
213 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000214 let isAsCheapAsAMove = 1;
215 let isReMaterializable = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000216}
Tom Stellardf8794352012-12-19 22:10:31 +0000217
Tom Stellardaa798342015-05-01 03:44:09 +0000218let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000219def SI_KILL : PseudoInstSI <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000220 (outs), (ins VSrc_b32:$src),
Matt Arsenault03006fd2016-07-19 16:27:56 +0000221 [(AMDGPUkill i32:$src)]> {
Matt Arsenault786724a2016-07-12 21:41:32 +0000222 let isConvergent = 1;
223 let usesCustomInserter = 1;
224}
225
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000226def SI_KILL_TERMINATOR : SPseudoInstSI <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000227 (outs), (ins VSrc_b32:$src)> {
Matt Arsenault786724a2016-07-12 21:41:32 +0000228 let isTerminator = 1;
229}
230
Tom Stellardaa798342015-05-01 03:44:09 +0000231} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000232
Tom Stellardf8794352012-12-19 22:10:31 +0000233
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000234def SI_PS_LIVE : PseudoInstSI <
235 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +0000236 [(set i1:$dst, (int_amdgcn_ps_live))]> {
237 let SALU = 1;
238}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +0000239
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000240// Used as an isel pseudo to directly emit initialization with an
241// s_mov_b32 rather than a copy of another initialized
242// register. MachineCSE skips copies, and we don't want to have to
243// fold operands before it runs.
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000244def SI_INIT_M0 : SPseudoInstSI <(outs), (ins SSrc_b32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000245 let Defs = [M0];
246 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000247 let isAsCheapAsAMove = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000248 let isReMaterializable = 1;
249}
250
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000251def SI_RETURN : SPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000252 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000253 let isTerminator = 1;
254 let isBarrier = 1;
255 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000256 let hasSideEffects = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000257 let hasNoSchedulingInfo = 1;
Nicolai Haehnlea246dcc2016-09-03 12:26:32 +0000258 let DisableWQM = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000259}
260
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000261let Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000262 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +0000263
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000264class SI_INDIRECT_SRC<RegisterClass rc> : VPseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000265 (outs VGPR_32:$vdst),
266 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
267 let usesCustomInserter = 1;
268}
Christian Konig2989ffc2013-03-18 11:34:16 +0000269
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000270class SI_INDIRECT_DST<RegisterClass rc> : VPseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000271 (outs rc:$vdst),
272 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000273 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000274 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +0000275}
276
Matt Arsenault28419272015-10-07 00:42:51 +0000277// TODO: We can support indirect SGPR access.
278def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
279def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
280def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
281def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
282def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
283
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000284def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +0000285def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
286def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
287def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
288def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
289
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000290} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +0000291
Tom Stellardeba61072014-05-02 15:41:42 +0000292multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault3354f422016-09-10 01:20:33 +0000293 let UseNamedOperandTable = 1, SGPRSpill = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000294 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +0000295 (outs),
Matt Arsenault3354f422016-09-10 01:20:33 +0000296 (ins sgpr_class:$data, i32imm:$addr)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000297 let mayStore = 1;
298 let mayLoad = 0;
299 }
Tom Stellardeba61072014-05-02 15:41:42 +0000300
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000301 def _RESTORE : PseudoInstSI <
Matt Arsenault3354f422016-09-10 01:20:33 +0000302 (outs sgpr_class:$data),
303 (ins i32imm:$addr)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000304 let mayStore = 0;
305 let mayLoad = 1;
306 }
Tom Stellard42fb60e2015-01-14 15:42:31 +0000307 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +0000308}
309
Matt Arsenault2510a312016-09-03 06:57:55 +0000310// You cannot use M0 as the output of v_readlane_b32 instructions or
311// use it in the sdata operand of SMEM instructions. We still need to
312// be able to spill the physical register m0, so allow it for
313// SI_SPILL_32_* instructions.
314defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +0000315defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
316defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
317defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
318defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
319
Tom Stellard96468902014-09-24 01:33:17 +0000320multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault7348a7e2016-09-10 01:20:28 +0000321 let UseNamedOperandTable = 1, VGPRSpill = 1,
322 SchedRW = [WriteVMEM] in {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000323 def _SAVE : VPseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +0000324 (outs),
Matt Arsenaultbcfd94c2016-09-17 15:52:37 +0000325 (ins vgpr_class:$vdata, i32imm:$vaddr, SReg_128:$srsrc,
326 SReg_32:$soffset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000327 let mayStore = 1;
328 let mayLoad = 0;
Matt Arsenaultac42ba82016-09-03 17:25:44 +0000329 // (2 * 4) + (8 * num_subregs) bytes maximum
330 let Size = !add(!shl(!srl(vgpr_class.Size, 5), 3), 8);
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000331 }
Tom Stellard96468902014-09-24 01:33:17 +0000332
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000333 def _RESTORE : VPseudoInstSI <
Matt Arsenault3354f422016-09-10 01:20:33 +0000334 (outs vgpr_class:$vdata),
Matt Arsenaultbcfd94c2016-09-17 15:52:37 +0000335 (ins i32imm:$vaddr, SReg_128:$srsrc, SReg_32:$soffset,
Matt Arsenault9babdf42016-06-22 20:15:28 +0000336 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000337 let mayStore = 0;
338 let mayLoad = 1;
Matt Arsenaultac42ba82016-09-03 17:25:44 +0000339
340 // (2 * 4) + (8 * num_subregs) bytes maximum
341 let Size = !add(!shl(!srl(vgpr_class.Size, 5), 3), 8);
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000342 }
Matt Arsenault7348a7e2016-09-10 01:20:28 +0000343 } // End UseNamedOperandTable = 1, VGPRSpill = 1, SchedRW = [WriteVMEM]
Tom Stellard96468902014-09-24 01:33:17 +0000344}
345
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000346defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +0000347defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
348defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
349defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
350defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
351defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
352
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000353def SI_PC_ADD_REL_OFFSET : SPseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +0000354 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000355 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000356 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000357 let Defs = [SCC];
Matt Arsenaultd092a062015-10-02 18:58:37 +0000358}
Tom Stellard067c8152014-07-21 14:01:14 +0000359
Matt Arsenault382d9452016-01-26 04:49:22 +0000360} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +0000361
Marek Olsak5df00d62014-12-07 12:18:57 +0000362let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +0000363
Nicolai Haehnle3b572002016-07-28 11:39:24 +0000364def : Pat<
365 (int_amdgcn_else i64:$src, bb:$target),
366 (SI_ELSE $src, $target, 0)
367>;
368
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000369def : Pat <
370 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000371 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000372>;
373
Tom Stellard75aadc22012-12-11 21:25:42 +0000374def : Pat <
375 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000376 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +0000377 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000378 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000379>;
380
Tom Stellard8d6d4492014-04-22 16:33:57 +0000381//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000382// VOP1 Patterns
383//===----------------------------------------------------------------------===//
384
Matt Arsenault22ca3f82014-07-15 23:50:10 +0000385let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000386
387//def : RcpPat<V_RCP_F64_e32, f64>;
388//defm : RsqPat<V_RSQ_F64_e32, f64>;
389//defm : RsqPat<V_RSQ_F32_e32, f32>;
390
391def : RsqPat<V_RSQ_F32_e32, f32>;
392def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +0000393
394// Convert (x - floor(x)) to fract(x)
395def : Pat <
396 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
397 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
398 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
399>;
400
401// Convert (x + (-floor(x))) to fract(x)
402def : Pat <
403 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
404 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
405 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
406>;
407
408} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000409
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000410//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +0000411// VOP2 Patterns
412//===----------------------------------------------------------------------===//
413
Tom Stellardae4c9e72014-06-20 17:06:11 +0000414def : Pat <
415 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +0000416 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +0000417>;
418
Tom Stellard5224df32015-03-10 16:16:44 +0000419def : Pat <
420 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
421 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
422>;
423
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000424// Pattern for V_MAC_F32
425def : Pat <
426 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
427 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
428 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
429 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
430 $src2_modifiers, $src2, $clamp, $omod)
431>;
432
Christian Konig4a1b9c32013-03-18 11:34:10 +0000433/********** ============================================ **********/
434/********** Extraction, Insertion, Building and Casting **********/
435/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +0000436
Christian Konig4a1b9c32013-03-18 11:34:10 +0000437foreach Index = 0-2 in {
438 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000439 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000440 >;
441 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000442 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000443 >;
444
445 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000446 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000447 >;
448 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000449 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000450 >;
451}
452
453foreach Index = 0-3 in {
454 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000455 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000456 >;
457 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000458 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000459 >;
460
461 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000462 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000463 >;
464 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000465 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000466 >;
467}
468
469foreach Index = 0-7 in {
470 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000471 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000472 >;
473 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000474 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000475 >;
476
477 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000478 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000479 >;
480 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000481 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000482 >;
483}
484
485foreach Index = 0-15 in {
486 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000487 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000488 >;
489 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000490 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000491 >;
492
493 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000494 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000495 >;
496 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000497 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000498 >;
499}
Tom Stellard75aadc22012-12-11 21:25:42 +0000500
Matt Arsenault382d9452016-01-26 04:49:22 +0000501// FIXME: Why do only some of these type combinations for SReg and
502// VReg?
503// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000504def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000505def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000506def : BitConvert <i32, f32, SReg_32>;
507def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Matt Arsenault382d9452016-01-26 04:49:22 +0000509// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +0000510def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +0000511def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +0000512def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000513def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +0000514def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000515def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +0000516def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000517def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +0000518def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000519def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +0000520def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000521def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +0000522def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000523def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +0000524
Matt Arsenault382d9452016-01-26 04:49:22 +0000525// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +0000526def : BitConvert <v2i64, v4i32, SReg_128>;
527def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +0000528def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +0000529def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +0000530def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +0000531def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +0000532def : BitConvert <v2i64, v2f64, VReg_128>;
533def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +0000534
Matt Arsenault382d9452016-01-26 04:49:22 +0000535// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +0000536def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000537def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +0000538def : BitConvert <v8i32, v8f32, VReg_256>;
539def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +0000540
Matt Arsenault382d9452016-01-26 04:49:22 +0000541// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +0000542def : BitConvert <v16i32, v16f32, VReg_512>;
543def : BitConvert <v16f32, v16i32, VReg_512>;
544
Christian Konig8dbe6f62013-02-21 15:17:27 +0000545/********** =================== **********/
546/********** Src & Dst modifiers **********/
547/********** =================== **********/
548
549def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000550 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
551 (f32 FP_ZERO), (f32 FP_ONE)),
552 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +0000553>;
554
Michel Danzer624b02a2014-02-04 07:12:38 +0000555/********** ================================ **********/
556/********** Floating point absolute/negative **********/
557/********** ================================ **********/
558
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000559// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +0000560
Michel Danzer624b02a2014-02-04 07:12:38 +0000561def : Pat <
562 (fneg (fabs f32:$src)),
Matt Arsenault124384f2016-09-09 23:32:53 +0000563 (S_OR_B32 $src, (S_MOV_B32 0x80000000)) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +0000564>;
565
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000566// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +0000567def : Pat <
568 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000569 (REG_SEQUENCE VReg_64,
570 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
571 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000572 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000573 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
574 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +0000575>;
576
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000577def : Pat <
578 (fabs f32:$src),
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000579 (V_AND_B32_e64 $src, (V_MOV_B32_e32 0x7fffffff))
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000580>;
Vincent Lejeune79a58342014-05-10 19:18:25 +0000581
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000582def : Pat <
583 (fneg f32:$src),
584 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
585>;
Christian Konig8dbe6f62013-02-21 15:17:27 +0000586
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000587def : Pat <
588 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000589 (REG_SEQUENCE VReg_64,
590 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
591 sub0,
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000592 (V_AND_B32_e64 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000593 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
594 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000595>;
Vincent Lejeune79a58342014-05-10 19:18:25 +0000596
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000597def : Pat <
598 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000599 (REG_SEQUENCE VReg_64,
600 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
601 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000602 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000603 (V_MOV_B32_e32 0x80000000)),
604 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000605>;
Christian Konig8dbe6f62013-02-21 15:17:27 +0000606
Christian Konigc756cb992013-02-16 11:28:22 +0000607/********** ================== **********/
608/********** Immediate Patterns **********/
609/********** ================== **********/
610
611def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +0000612 (SGPRImm<(i32 imm)>:$imm),
613 (S_MOV_B32 imm:$imm)
614>;
615
616def : Pat <
617 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +0000618 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +0000619>;
620
621def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +0000622 (i32 imm:$imm),
623 (V_MOV_B32_e32 imm:$imm)
624>;
625
626def : Pat <
627 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +0000628 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +0000629>;
630
631def : Pat <
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000632 (i32 frameindex:$fi),
633 (V_MOV_B32_e32 (i32 (frameindex_to_targetframeindex $fi)))
634>;
635
636def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +0000637 (i64 InlineImm<i64>:$imm),
638 (S_MOV_B64 InlineImm<i64>:$imm)
639>;
640
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000641// XXX - Should this use a s_cmp to set SCC?
642
643// Set to sign-extended 64-bit value (true = -1, false = 0)
644def : Pat <
645 (i1 imm:$imm),
646 (S_MOV_B64 (i64 (as_i64imm $imm)))
647>;
648
Matt Arsenault303011a2014-12-17 21:04:08 +0000649def : Pat <
650 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +0000651 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +0000652>;
653
Tom Stellard75aadc22012-12-11 21:25:42 +0000654/********** ================== **********/
655/********** Intrinsic Patterns **********/
656/********** ================== **********/
657
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000658def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000659
660def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000661 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000662 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
664 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
665 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000666 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000667 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
668 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
669 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000670 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000671 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
672 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
673 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000674 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000675 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
676 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
677 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000678 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000679>;
680
Michel Danzer0cc991e2013-02-22 11:22:58 +0000681def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000682 (i32 (sext i1:$src0)),
683 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +0000684>;
685
Tom Stellardf16d38c2014-02-13 23:34:13 +0000686class Ext32Pat <SDNode ext> : Pat <
687 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +0000688 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
689>;
690
Tom Stellardf16d38c2014-02-13 23:34:13 +0000691def : Ext32Pat <zext>;
692def : Ext32Pat <anyext>;
693
Michel Danzer8caa9042013-04-10 17:17:56 +0000694// The multiplication scales from [0,1] to the unsigned integer range
695def : Pat <
696 (AMDGPUurecip i32:$src0),
697 (V_CVT_U32_F32_e32
698 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
699 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
700>;
701
Tom Stellard0289ff42014-05-16 20:56:44 +0000702//===----------------------------------------------------------------------===//
703// VOP3 Patterns
704//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000705
Matt Arsenaulteb260202014-05-22 18:00:15 +0000706def : IMad24Pat<V_MAD_I32_I24>;
707def : UMad24Pat<V_MAD_U32_U24>;
708
Matt Arsenault7d858d82014-11-02 23:46:54 +0000709defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +0000710def : ROTRPattern <V_ALIGNBIT_B32>;
711
Christian Konig2989ffc2013-03-18 11:34:16 +0000712/********** ====================== **********/
713/********** Indirect adressing **********/
714/********** ====================== **********/
715
Matt Arsenault28419272015-10-07 00:42:51 +0000716multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000717 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +0000718 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000719 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000720 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +0000721 >;
722
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000723 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +0000724 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000725 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000726 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +0000727 >;
728}
729
Matt Arsenault28419272015-10-07 00:42:51 +0000730defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
731defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
732defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
733defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +0000734
Matt Arsenault28419272015-10-07 00:42:51 +0000735defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
736defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
737defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
738defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +0000739
Tom Stellard81d871d2013-11-13 23:36:50 +0000740//===----------------------------------------------------------------------===//
Wei Ding1041a642016-08-24 14:59:47 +0000741// SAD Patterns
742//===----------------------------------------------------------------------===//
743
744def : Pat <
745 (add (sub_oneuse (umax i32:$src0, i32:$src1),
746 (umin i32:$src0, i32:$src1)),
747 i32:$src2),
748 (V_SAD_U32 $src0, $src1, $src2)
749>;
750
751def : Pat <
752 (add (select_oneuse (i1 (setugt i32:$src0, i32:$src1)),
753 (sub i32:$src0, i32:$src1),
754 (sub i32:$src1, i32:$src0)),
755 i32:$src2),
756 (V_SAD_U32 $src0, $src1, $src2)
757>;
758
759//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000760// Conversion Patterns
761//===----------------------------------------------------------------------===//
762
763def : Pat<(i32 (sext_inreg i32:$src, i1)),
764 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
765
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000766// Handle sext_inreg in i64
767def : Pat <
768 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +0000769 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000770>;
771
772def : Pat <
773 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +0000774 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000775>;
776
777def : Pat <
778 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +0000779 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
780>;
781
782def : Pat <
783 (i64 (sext_inreg i64:$src, i32)),
784 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000785>;
786
Matt Arsenaultc6b69a92016-07-26 23:06:33 +0000787def : Pat <
788 (i64 (zext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000789 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000790>;
791
Matt Arsenaultc6b69a92016-07-26 23:06:33 +0000792def : Pat <
793 (i64 (anyext i32:$src)),
794 (REG_SEQUENCE SReg_64, $src, sub0, (i32 (IMPLICIT_DEF)), sub1)
795>;
796
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000797class ZExt_i64_i1_Pat <SDNode ext> : Pat <
798 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000799 (REG_SEQUENCE VReg_64,
800 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
801 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000802>;
803
804
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000805def : ZExt_i64_i1_Pat<zext>;
806def : ZExt_i64_i1_Pat<anyext>;
807
Tom Stellardbc4497b2016-02-12 23:45:29 +0000808// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
809// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000810def : Pat <
811 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000812 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +0000813 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000814>;
815
816def : Pat <
817 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000818 (REG_SEQUENCE VReg_64,
819 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000820 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
821>;
822
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000823class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat <
824 (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))),
825 (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE))
826>;
827
828def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>;
829def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>;
830def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>;
831def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>;
832
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000833// If we need to perform a logical operation on i1 values, we need to
834// use vector comparisons since there is only one SCC register. Vector
835// comparisions still write to a pair of SGPRs, so treat these as
836// 64-bit comparisons. When legalizing SGPR copies, instructions
837// resulting in the copies from SCC to these instructions will be
838// moved to the VALU.
839def : Pat <
840 (i1 (and i1:$src0, i1:$src1)),
841 (S_AND_B64 $src0, $src1)
842>;
843
844def : Pat <
845 (i1 (or i1:$src0, i1:$src1)),
846 (S_OR_B64 $src0, $src1)
847>;
848
849def : Pat <
850 (i1 (xor i1:$src0, i1:$src1)),
851 (S_XOR_B64 $src0, $src1)
852>;
853
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000854def : Pat <
855 (f32 (sint_to_fp i1:$src)),
856 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
857>;
858
859def : Pat <
860 (f32 (uint_to_fp i1:$src)),
861 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
862>;
863
864def : Pat <
865 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000866 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000867>;
868
869def : Pat <
870 (f64 (uint_to_fp i1:$src)),
871 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
872>;
873
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000874//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +0000875// Miscellaneous Patterns
876//===----------------------------------------------------------------------===//
877
878def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +0000879 (i32 (trunc i64:$a)),
880 (EXTRACT_SUBREG $a, sub0)
881>;
882
Michel Danzerbf1a6412014-01-28 03:01:16 +0000883def : Pat <
884 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +0000885 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +0000886>;
887
Matt Arsenaulte306a322014-10-21 16:25:08 +0000888def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +0000889 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +0000890 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +0000891 (EXTRACT_SUBREG $a, sub0)), 1)
892>;
893
894def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +0000895 (i32 (bswap i32:$a)),
896 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
897 (V_ALIGNBIT_B32 $a, $a, 24),
898 (V_ALIGNBIT_B32 $a, $a, 8))
899>;
900
Matt Arsenault477b17822014-12-12 02:30:29 +0000901def : Pat <
902 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
903 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
904>;
905
Marek Olsak63a7b082015-03-24 13:40:21 +0000906multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
907 def : Pat <
908 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
909 (BFM $a, $b)
910 >;
911
912 def : Pat <
913 (vt (add (vt (shl 1, vt:$a)), -1)),
914 (BFM $a, (MOV 0))
915 >;
916}
917
918defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
919// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
920
Marek Olsak949f5da2015-03-24 13:40:34 +0000921def : BFEPattern <V_BFE_U32, S_MOV_B32>;
922
Matt Arsenault9cd90712016-04-14 01:42:16 +0000923def : Pat<
924 (fcanonicalize f32:$src),
925 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
926>;
927
928def : Pat<
929 (fcanonicalize f64:$src),
930 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
931>;
932
Marek Olsak43650e42015-03-24 13:40:08 +0000933//===----------------------------------------------------------------------===//
934// Fract Patterns
935//===----------------------------------------------------------------------===//
936
Marek Olsak7d777282015-03-24 13:40:15 +0000937let Predicates = [isSI] in {
938
939// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
940// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
941// way to implement it is using V_FRACT_F64.
942// The workaround for the V_FRACT bug is:
943// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
944
Marek Olsak7d777282015-03-24 13:40:15 +0000945// Convert floor(x) to (x - fract(x))
946def : Pat <
947 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
948 (V_ADD_F64
949 $mods,
950 $x,
951 SRCMODS.NEG,
952 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +0000953 (V_MIN_F64
954 SRCMODS.NONE,
955 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
956 SRCMODS.NONE,
957 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
958 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +0000959 $x,
Marek Olsak7d777282015-03-24 13:40:15 +0000960 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
961 DSTCLAMP.NONE, DSTOMOD.NONE)
962>;
963
964} // End Predicates = [isSI]
965
Tom Stellardfb961692013-10-23 00:44:19 +0000966//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +0000967// Miscellaneous Optimization Patterns
968//============================================================================//
969
Matt Arsenault49dd4282014-09-15 17:15:02 +0000970def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +0000971
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000972def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
973def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
974
Tom Stellard245c15f2015-05-26 15:55:52 +0000975//============================================================================//
976// Assembler aliases
977//============================================================================//
978
979def : MnemonicAlias<"v_add_u32", "v_add_i32">;
980def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
981def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
982
Marek Olsak5df00d62014-12-07 12:18:57 +0000983} // End isGCN predicate