blob: 2c8b97db795395ef6b046b7b244a9bb3f8d2338e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
33 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000034
Tom Stellardec87f842015-05-25 16:15:54 +000035def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
36def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
37
Tom Stellard9d7ddd52014-11-14 14:08:00 +000038def SWaitMatchClass : AsmOperandClass {
39 let Name = "SWaitCnt";
40 let RenderMethod = "addImmOperands";
41 let ParserMethod = "parseSWaitCntOps";
42}
43
44def WAIT_FLAG : InstFlag<"printWaitFlag"> {
45 let ParserMatchClass = SWaitMatchClass;
46}
Tom Stellard75aadc22012-12-11 21:25:42 +000047
Marek Olsak5df00d62014-12-07 12:18:57 +000048let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000049
Tom Stellard8d6d4492014-04-22 16:33:57 +000050//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000051// EXP Instructions
52//===----------------------------------------------------------------------===//
53
54defm EXP : EXP_m;
55
56//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000057// SMRD Instructions
58//===----------------------------------------------------------------------===//
59
60let mayLoad = 1 in {
61
62// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
63// SMRD instructions, because the SGPR_32 register class does not include M0
64// and writing to M0 from an SMRD instruction will hang the GPU.
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000065defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SGPR_32>;
66defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
67defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
68defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
69defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000070
71defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000072 smrd<0x08>, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000073>;
74
75defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000076 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000077>;
78
79defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000080 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000081>;
82
83defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000084 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000085>;
86
87defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000088 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000089>;
90
91} // mayLoad = 1
92
Tom Stellard326d6ec2014-11-05 14:50:53 +000093//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
94//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000095
96//===----------------------------------------------------------------------===//
97// SOP1 Instructions
98//===----------------------------------------------------------------------===//
99
Christian Konig76edd4f2013-02-26 17:52:29 +0000100let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000101 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000102 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
103 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000104 } // let isRematerializeable = 1
105
106 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
108 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000110} // End isMoveImm = 1
111
Marek Olsakb08604c2014-12-07 12:18:45 +0000112let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000113 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 [(set i32:$dst, (not i32:$src0))]
115 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000116
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 [(set i64:$dst, (not i64:$src0))]
119 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
121 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000122} // End Defs = [SCC]
123
124
Marek Olsak5df00d62014-12-07 12:18:57 +0000125defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000126 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
127>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000128defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129
Marek Olsakb08604c2014-12-07 12:18:45 +0000130let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000131 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
132 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000134 [(set i32:$dst, (ctpop i32:$src0))]
135 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000137} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000138
Tom Stellardce449ad2015-02-18 16:08:11 +0000139defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
140defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000142 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
143>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000145
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000147 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
148>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000149
Tom Stellardce449ad2015-02-18 16:08:11 +0000150defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000151defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
152 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
153>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000154defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000155defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000156 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
157>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
160>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000161
Tom Stellardce449ad2015-02-18 16:08:11 +0000162defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
163defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
164defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
165defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000166defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
167defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
168defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
169defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsakb08604c2014-12-07 12:18:45 +0000171let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Marek Olsak5df00d62014-12-07 12:18:57 +0000173defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
174defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
175defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
176defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
177defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
178defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
179defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
180defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
Marek Olsakb08604c2014-12-07 12:18:45 +0000182} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Marek Olsak5df00d62014-12-07 12:18:57 +0000184defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
185defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
186defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
187defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
188defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
189defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000190defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000191defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000192let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000193 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000194} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000195defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196
197//===----------------------------------------------------------------------===//
198// SOP2 Instructions
199//===----------------------------------------------------------------------===//
200
201let Defs = [SCC] in { // Carry out goes to SCC
202let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000203defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
204defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000205 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
206>;
207} // End isCommutable = 1
208
Marek Olsak5df00d62014-12-07 12:18:57 +0000209defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
210defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000211 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
212>;
213
214let Uses = [SCC] in { // Carry in comes from SCC
215let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000216defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
218} // End isCommutable = 1
219
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
222} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000225 [(set i32:$dst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000228 [(set i32:$dst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000230defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000231 [(set i32:$dst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000232>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000233defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000234 [(set i32:$dst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000235>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000236} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238
Marek Olsakb08604c2014-12-07 12:18:45 +0000239let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000240 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000241 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000242} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243
Marek Olsakb08604c2014-12-07 12:18:45 +0000244let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000245defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246 [(set i32:$dst, (and i32:$src0, i32:$src1))]
247>;
248
Marek Olsak5df00d62014-12-07 12:18:57 +0000249defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250 [(set i64:$dst, (and i64:$src0, i64:$src1))]
251>;
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254 [(set i32:$dst, (or i32:$src0, i32:$src1))]
255>;
256
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258 [(set i64:$dst, (or i64:$src0, i64:$src1))]
259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000266 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000267>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000268defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
269defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
270defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
271defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
272defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
273defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
274defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
275defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
276defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
277defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000278} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279
280// Use added complexity so these patterns are preferred to the VALU patterns.
281let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000282let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283
Marek Olsak5df00d62014-12-07 12:18:57 +0000284defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
286>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
295>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
301>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000302} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303
Marek Olsak63a7b082015-03-24 13:40:21 +0000304defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
305 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000306defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
307defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000308 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
309>;
310
311} // End AddedComplexity = 1
312
Marek Olsakb08604c2014-12-07 12:18:45 +0000313let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000314defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
315defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
316defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
317defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000318} // End Defs = [SCC]
319
Tom Stellard0c0008c2015-02-18 16:08:13 +0000320let sdst = 0 in {
321defm S_CBRANCH_G_FORK : SOP2_m <
322 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
323 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
324>;
325}
326
Marek Olsakb08604c2014-12-07 12:18:45 +0000327let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000328defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000329} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000330
331//===----------------------------------------------------------------------===//
332// SOPC Instructions
333//===----------------------------------------------------------------------===//
334
Tom Stellard326d6ec2014-11-05 14:50:53 +0000335def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
336def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
337def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
338def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
339def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
340def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
341def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
342def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
343def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
344def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
345def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
346def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
347////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
348////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
349////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
350////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
351//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000352
353//===----------------------------------------------------------------------===//
354// SOPK Instructions
355//===----------------------------------------------------------------------===//
356
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000357let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000358defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000359} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000360let Uses = [SCC] in {
361 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
362}
363
364let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000365
366/*
367This instruction is disabled for now until we can figure out how to teach
368the instruction selector to correctly use the S_CMP* vs V_CMP*
369instructions.
370
371When this instruction is enabled the code generator sometimes produces this
372invalid sequence:
373
374SCC = S_CMPK_EQ_I32 SGPR0, imm
375VCC = COPY SCC
376VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
377
Marek Olsak5df00d62014-12-07 12:18:57 +0000378defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000379 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000380>;
381*/
382
Tom Stellard8980dc32015-04-08 01:09:22 +0000383defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000384defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
385defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
386defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
387defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
388defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
389defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
390defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
391defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
392defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
393defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
394defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
395} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000396
Tom Stellard8980dc32015-04-08 01:09:22 +0000397let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
398 Constraints = "$sdst = $src0" in {
399 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
400 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000401}
402
Tom Stellard8980dc32015-04-08 01:09:22 +0000403defm S_CBRANCH_I_FORK : SOPK_m <
404 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
405 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
406>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000407defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000408defm S_SETREG_B32 : SOPK_m <
409 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
410 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
411>;
412// FIXME: Not on SI?
413//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
414defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
415 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
416 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
417>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000418
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419//===----------------------------------------------------------------------===//
420// SOPP Instructions
421//===----------------------------------------------------------------------===//
422
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000423def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424
425let isTerminator = 1 in {
426
Tom Stellard326d6ec2014-11-05 14:50:53 +0000427def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000429 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430 let isBarrier = 1;
431 let hasCtrlDep = 1;
432}
433
434let isBranch = 1 in {
435def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000436 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439}
440
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000441let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000442def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000443 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000444 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000445>;
446def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000447 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000448 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000450} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000452let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000454 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000455 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000456>;
457def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000458 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000459 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000460>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000461} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000462
Matt Arsenault95f06062015-08-05 16:42:57 +0000463let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000465 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000466 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467>;
468def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000469 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000470 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000471>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000472} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473
474
475} // End isBranch = 1
476} // End isTerminator = 1
477
478let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000479def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000480 [(int_AMDGPU_barrier_local)]
481> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000482 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000483 let isBarrier = 1;
484 let hasCtrlDep = 1;
485 let mayLoad = 1;
486 let mayStore = 1;
487}
488
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000489def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
490def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
491def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
492def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000493
Tom Stellardfc92e772015-05-12 14:18:14 +0000494let Uses = [EXEC, M0] in {
495 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
496 [(AMDGPUsendmsg (i32 imm:$simm16))]
497 >;
498} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000499
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000500def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
501def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
502def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
503 let simm16 = 0;
504}
505def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
506def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
507def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
508 let simm16 = 0;
509}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000510} // End hasSideEffects
511
512//===----------------------------------------------------------------------===//
513// VOPC Instructions
514//===----------------------------------------------------------------------===//
515
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000516let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000517
Marek Olsak5df00d62014-12-07 12:18:57 +0000518defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000519defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000520defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000521defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000522defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000523defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000524defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
525defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
526defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000527defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000528defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000529defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000530defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000531defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000532defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000533defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000534
Tom Stellard75aadc22012-12-11 21:25:42 +0000535
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000537defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000538defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000539defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000540defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
541defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
542defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
543defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
544defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
545defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
546defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
547defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
548defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
549defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
550defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
551defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000552
Tom Stellard75aadc22012-12-11 21:25:42 +0000553
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000555defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000557defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000558defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000559defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000560defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
561defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
562defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000563defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000564defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000565defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000566defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000568defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000569defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000570
Tom Stellard75aadc22012-12-11 21:25:42 +0000571
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000573defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000574defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000575defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000576defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
577defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
578defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
579defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
580defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000581defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000582defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000583defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000584defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
585defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
586defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
587defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000588
Tom Stellard75aadc22012-12-11 21:25:42 +0000589
Marek Olsak5df00d62014-12-07 12:18:57 +0000590let SubtargetPredicate = isSICI in {
591
Tom Stellard326d6ec2014-11-05 14:50:53 +0000592defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000593defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000594defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000595defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000596defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
597defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
598defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
599defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
600defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000601defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000602defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000603defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000604defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
605defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
606defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
607defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000608
Christian Konig76edd4f2013-02-26 17:52:29 +0000609
Tom Stellard326d6ec2014-11-05 14:50:53 +0000610defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000611defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000612defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000613defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000614defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
615defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
616defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
617defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
618defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000619defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000620defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000621defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000622defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
623defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
624defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
625defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000626
Christian Konig76edd4f2013-02-26 17:52:29 +0000627
Tom Stellard326d6ec2014-11-05 14:50:53 +0000628defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000629defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000630defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000631defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000632defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
633defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
634defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
635defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
636defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000637defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000638defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000639defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
641defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
642defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
643defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000644
Christian Konig76edd4f2013-02-26 17:52:29 +0000645
Matt Arsenault05b617f2015-03-23 18:45:23 +0000646defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000647defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000648defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000649defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000650defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
651defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
652defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
653defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
654defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000655defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000656defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000657defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000658defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
659defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
660defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
661defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000662
Marek Olsak5df00d62014-12-07 12:18:57 +0000663} // End SubtargetPredicate = isSICI
664
665defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000666defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000667defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000668defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000669defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
670defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
671defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
672defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000676defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000677defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000678defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
680defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
681defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
682defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000683
Tom Stellard75aadc22012-12-11 21:25:42 +0000684
Marek Olsak5df00d62014-12-07 12:18:57 +0000685defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000686defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000687defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000688defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000689defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
690defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
691defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
692defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000693
Tom Stellard75aadc22012-12-11 21:25:42 +0000694
Marek Olsak5df00d62014-12-07 12:18:57 +0000695defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000696defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000697defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000698defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
700defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
701defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
702defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000703
Tom Stellard75aadc22012-12-11 21:25:42 +0000704
Marek Olsak5df00d62014-12-07 12:18:57 +0000705defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000706defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000707defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000708defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000709defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
710defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
711defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
712defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000713
Tom Stellard75aadc22012-12-11 21:25:42 +0000714
Marek Olsak5df00d62014-12-07 12:18:57 +0000715defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000716defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000717defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000718defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000719defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
720defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
721defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
722defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000723
Tom Stellard75aadc22012-12-11 21:25:42 +0000724
Marek Olsak5df00d62014-12-07 12:18:57 +0000725defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000726defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000727defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000728defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000729defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
730defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
731defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
732defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000733
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000735defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000736defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000737defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000738defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
739defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
740defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
741defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000743} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000744
Matt Arsenault4831ce52015-01-06 23:00:37 +0000745defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000746defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000747defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000748defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000749
Tom Stellard8d6d4492014-04-22 16:33:57 +0000750//===----------------------------------------------------------------------===//
751// DS Instructions
752//===----------------------------------------------------------------------===//
753
Marek Olsak0c1f8812015-01-27 17:25:07 +0000754defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
755defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
756defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
757defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
758defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
759defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
760defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
761defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
762defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
763defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
764defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
765defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000766defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000767let mayLoad = 0 in {
768defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
769defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
770defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
771}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000772defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
773defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000774defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
775defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000776
Tom Stellarddb4995a2015-03-09 16:03:45 +0000777defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
778defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
779defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
780defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
781defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000782let mayLoad = 0 in {
783defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
784defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
785}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000786defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
787defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
788defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
789defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
790defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
791defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
792defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
793defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
794defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
795defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
796defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
797defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000798defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000799defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000800defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
801 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
802>;
803defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
804 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
805>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000806defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
807defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000808defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
809defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000810defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
811let mayStore = 0 in {
812defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
813defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
814defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
815defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
816defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
817defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
818defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
819}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000820defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
821defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
822defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000823defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
824defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
825defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
826defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
827defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
828defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
829defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
830defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
831defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
832defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
833defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
834defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000835defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000836let mayLoad = 0 in {
837defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
838defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
839defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
840}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000841defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
842defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
843defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
844defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000845
Marek Olsak0c1f8812015-01-27 17:25:07 +0000846defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
847defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
848defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
849defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
850defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
851defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
852defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
853defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
854defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
855defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
856defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
857defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000858defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000859defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000860defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
861defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000862defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
863defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
864defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
865defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000866
Tom Stellardcf051f42015-03-09 18:49:45 +0000867let mayStore = 0 in {
868defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
869defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
870defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
871}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000872
873defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
874defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
875defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
876defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
877defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
878defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
879defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
880defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
881defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
882defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
883defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
884defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
885defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
886
887defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
888defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
889
890defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
891defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
892defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
893defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
894defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
895defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
896defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
897defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
898defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
899defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
900defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
901defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
902defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
903
904defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
905defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
906
Tom Stellard8d6d4492014-04-22 16:33:57 +0000907//===----------------------------------------------------------------------===//
908// MUBUF Instructions
909//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000910
Tom Stellardaec94b32015-02-27 14:59:46 +0000911defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
912 mubuf<0x00>, "buffer_load_format_x", VGPR_32
913>;
914defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
915 mubuf<0x01>, "buffer_load_format_xy", VReg_64
916>;
917defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
918 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
919>;
920defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
921 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
922>;
923defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
924 mubuf<0x04>, "buffer_store_format_x", VGPR_32
925>;
926defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
927 mubuf<0x05>, "buffer_store_format_xy", VReg_64
928>;
929defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
930 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
931>;
932defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
933 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
934>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000935defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000936 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000937>;
938defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000939 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000940>;
941defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000942 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000943>;
944defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000945 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000946>;
947defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000948 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000949>;
950defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000951 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000952>;
953defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000954 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000955>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000956
Tom Stellardb02094e2014-07-21 15:45:01 +0000957defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000958 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000959>;
960
Tom Stellardb02094e2014-07-21 15:45:01 +0000961defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000962 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000963>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000964
Tom Stellardb02094e2014-07-21 15:45:01 +0000965defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000966 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000967>;
968
Tom Stellardb02094e2014-07-21 15:45:01 +0000969defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000970 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000971>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000972
Tom Stellardb02094e2014-07-21 15:45:01 +0000973defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000974 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000975>;
Marek Olsakee98b112015-01-27 17:24:58 +0000976
Aaron Watry81144372014-10-17 23:33:03 +0000977defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000978 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000979>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000980//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000981defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000982 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000983>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000984defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000985 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000986>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000987//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000988defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000989 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000990>;
991defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000992 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000993>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000994defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000995 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000996>;
997defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000998 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000999>;
Aaron Watry62127802014-10-17 23:32:54 +00001000defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001001 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001002>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001003defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001004 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001005>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001006defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001007 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001008>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001009//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1010//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1011//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1012//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1013//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1014//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1015//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1016//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1017//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1018//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1019//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1020//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1021//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1022//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1023//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1024//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1025//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1026//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1027//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1028//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1029//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1030//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
1031//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
1032//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
1033//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001034
Tom Stellard8d6d4492014-04-22 16:33:57 +00001035//===----------------------------------------------------------------------===//
1036// MTBUF Instructions
1037//===----------------------------------------------------------------------===//
1038
Tom Stellard326d6ec2014-11-05 14:50:53 +00001039//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1040//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1041//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1042defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001043defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001044defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1045defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1046defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001047
Tom Stellard8d6d4492014-04-22 16:33:57 +00001048//===----------------------------------------------------------------------===//
1049// MIMG Instructions
1050//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001051
Tom Stellard326d6ec2014-11-05 14:50:53 +00001052defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1053defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1054//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1055//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1056//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1057//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1058//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1059//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1060//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1061//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1062defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1063//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1064//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1065//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1066//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1067//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1068//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1069//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1070//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1071//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1072//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1073//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1074//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1075//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1076//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1077//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1078//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1079//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001080defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1081defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001082defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1083defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1084defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001085defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1086defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001087defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001088defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1089defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001090defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1091defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1092defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001093defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1094defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001096defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1097defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1099defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1100defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001101defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1102defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001103defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001104defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1105defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001106defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1107defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1108defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001109defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1110defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001111defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001112defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1113defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001114defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001115defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1116defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001117defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001118defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1119defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001120defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001121defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1122defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001123defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001124defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1125defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001126defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001127defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001128defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1129defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001130defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1131defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001132defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001133defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1134defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001135defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001136defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001137defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1138defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1139defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1140defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1141defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1142defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1143defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1144defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1145//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1146//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001147
Tom Stellard8d6d4492014-04-22 16:33:57 +00001148//===----------------------------------------------------------------------===//
1149// VOP1 Instructions
1150//===----------------------------------------------------------------------===//
1151
Tom Stellardc34c37a2015-02-18 16:08:15 +00001152let vdst = 0, src0 = 0 in {
1153defm V_NOP : VOP1_m <vop1<0x0>, (outs), (ins), "v_nop", [], "v_nop">;
1154}
Christian Konig76edd4f2013-02-26 17:52:29 +00001155
Matthias Braune1a67412015-04-24 00:25:50 +00001156let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001157defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001158} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001159
Tom Stellardfbe435d2014-03-17 17:03:51 +00001160let Uses = [EXEC] in {
1161
Tom Stellardae38f302015-01-14 01:13:19 +00001162// FIXME: Specify SchedRW for READFIRSTLANE_B32
1163
Tom Stellardfbe435d2014-03-17 17:03:51 +00001164def V_READFIRSTLANE_B32 : VOP1 <
1165 0x00000002,
1166 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001167 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001168 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001169 []
1170>;
1171
1172}
1173
Tom Stellardae38f302015-01-14 01:13:19 +00001174let SchedRW = [WriteQuarterRate32] in {
1175
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001178>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001179defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001181>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001182defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001184>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001185defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001186 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001187>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001188defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001190>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001192 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001193>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001194defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001195 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001196>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001197defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001198 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001199>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001200defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1201 VOP_I32_F32, cvt_rpi_i32_f32>;
1202defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1203 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001204defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001205defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001207>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001208defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001209 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001210>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001211defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001213>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001214defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001216>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001217defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001218 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001219>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001220defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001222>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001223defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001225>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001226defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001228>;
Tom Stellardae38f302015-01-14 01:13:19 +00001229
1230} // let SchedRW = [WriteQuarterRate32]
1231
Marek Olsak5df00d62014-12-07 12:18:57 +00001232defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001234>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001235defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001236 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001237>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001238defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001239 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001240>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001241defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001243>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001244defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001246>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001247defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001249>;
Tom Stellardae38f302015-01-14 01:13:19 +00001250
1251let SchedRW = [WriteQuarterRate32] in {
1252
Marek Olsak5df00d62014-12-07 12:18:57 +00001253defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001255>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001256defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001258>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001259defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1260 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001261>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001262defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001264>;
Tom Stellardae38f302015-01-14 01:13:19 +00001265
1266} //let SchedRW = [WriteQuarterRate32]
1267
1268let SchedRW = [WriteDouble] in {
1269
Marek Olsak5df00d62014-12-07 12:18:57 +00001270defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001272>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001273defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001274 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001275>;
Tom Stellardae38f302015-01-14 01:13:19 +00001276
1277} // let SchedRW = [WriteDouble];
1278
Marek Olsak5df00d62014-12-07 12:18:57 +00001279defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001281>;
Tom Stellardae38f302015-01-14 01:13:19 +00001282
1283let SchedRW = [WriteDouble] in {
1284
Marek Olsak5df00d62014-12-07 12:18:57 +00001285defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001287>;
Tom Stellardae38f302015-01-14 01:13:19 +00001288
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001289} // End SchedRW = [WriteDouble]
1290
1291let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001292
Marek Olsak5df00d62014-12-07 12:18:57 +00001293defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001295>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001296defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001298>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001299
1300} // End SchedRW = [WriteQuarterRate32]
1301
Marek Olsak5df00d62014-12-07 12:18:57 +00001302defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1303defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1304defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1305defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1306defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001307defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1308 VOP_I32_F64
1309>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001310
1311let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001312defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1313 VOP_F64_F64
1314>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001315
1316defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
1317 VOP_F64_F64
1318>;
1319} // End SchedRW = [WriteDoubleAdd]
1320
1321
Tom Stellardc34c37a2015-02-18 16:08:15 +00001322defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1323 VOP_I32_F32
1324>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001325defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1326 VOP_F32_F32
1327>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001328let vdst = 0, src0 = 0 in {
1329defm V_CLREXCP : VOP1_m <vop1<0x41,0x35>, (outs), (ins), "v_clrexcp", [],
1330 "v_clrexcp"
1331>;
1332}
Marek Olsak5df00d62014-12-07 12:18:57 +00001333defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1334defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1335defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001336
Marek Olsak5df00d62014-12-07 12:18:57 +00001337// These instruction only exist on SI and CI
1338let SubtargetPredicate = isSICI in {
1339
Tom Stellardae38f302015-01-14 01:13:19 +00001340let SchedRW = [WriteQuarterRate32] in {
1341
Tom Stellard4b3e7552015-04-23 19:33:52 +00001342defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001343defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1344defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1345defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1346defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1347 VOP_F32_F32, AMDGPUrsq_clamped
1348>;
1349defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1350 VOP_F32_F32, AMDGPUrsq_legacy
1351>;
Tom Stellardae38f302015-01-14 01:13:19 +00001352
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001353} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001354
1355let SchedRW = [WriteDouble] in {
1356
Marek Olsak5df00d62014-12-07 12:18:57 +00001357defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1358defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1359 VOP_F64_F64, AMDGPUrsq_clamped
1360>;
1361
Tom Stellardae38f302015-01-14 01:13:19 +00001362} // End SchedRW = [WriteDouble]
1363
Marek Olsak5df00d62014-12-07 12:18:57 +00001364} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001365
1366//===----------------------------------------------------------------------===//
1367// VINTRP Instructions
1368//===----------------------------------------------------------------------===//
1369
Tom Stellard2a9d9472015-05-12 15:00:46 +00001370let Uses = [M0] in {
1371
Tom Stellardae38f302015-01-14 01:13:19 +00001372// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001373
1374multiclass V_INTERP_P1_F32_m : VINTRP_m <
1375 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001376 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001377 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1378 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1379 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001380 (i32 imm:$attr)))]
1381>;
1382
1383let OtherPredicates = [has32BankLDS] in {
1384
1385defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1386
1387} // End OtherPredicates = [has32BankLDS]
1388
1389let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst" in {
1390
1391defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1392
1393} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001394
Tom Stellard50828162015-05-25 16:15:56 +00001395let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1396
Marek Olsak5df00d62014-12-07 12:18:57 +00001397defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001398 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001399 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001400 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1401 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1402 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001403 (i32 imm:$attr)))]>;
1404
1405} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001406
Marek Olsak5df00d62014-12-07 12:18:57 +00001407defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001408 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001409 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001410 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1411 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1412 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1413 (i32 imm:$attr)))]>;
1414
1415} // End Uses = [M0]
Tom Stellard75aadc22012-12-11 21:25:42 +00001416
Tom Stellard8d6d4492014-04-22 16:33:57 +00001417//===----------------------------------------------------------------------===//
1418// VOP2 Instructions
1419//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001420
Tom Stellard5224df32015-03-10 16:16:44 +00001421multiclass V_CNDMASK <vop2 op, string name> {
1422 defm _e32 : VOP2_m <
1423 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins32, VOP_CNDMASK.Asm32, [],
1424 name, name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001425
Tom Stellard5224df32015-03-10 16:16:44 +00001426 defm _e64 : VOP3_m <
1427 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Tom Stellardc0503922015-03-12 21:34:22 +00001428 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
Tom Stellard5224df32015-03-10 16:16:44 +00001429}
1430
1431defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001432
1433let isCommutable = 1 in {
1434defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1435 VOP_F32_F32_F32, fadd
1436>;
1437
1438defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1439defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1440 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1441>;
1442} // End isCommutable = 1
1443
1444let isCommutable = 1 in {
1445
1446defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1447 VOP_F32_F32_F32, int_AMDGPU_mul
1448>;
1449
1450defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1451 VOP_F32_F32_F32, fmul
1452>;
1453
1454defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1455 VOP_I32_I32_I32, AMDGPUmul_i24
1456>;
Tom Stellard894b9882015-02-18 16:08:14 +00001457
1458defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1459 VOP_I32_I32_I32
1460>;
1461
Marek Olsak5df00d62014-12-07 12:18:57 +00001462defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1463 VOP_I32_I32_I32, AMDGPUmul_u24
1464>;
Tom Stellard894b9882015-02-18 16:08:14 +00001465
1466defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1467 VOP_I32_I32_I32
1468>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001469
1470defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1471 fminnum>;
1472defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1473 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001474defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1475defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1476defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1477defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001478
Marek Olsak5df00d62014-12-07 12:18:57 +00001479defm V_LSHRREV_B32 : VOP2Inst <
1480 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001481 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001482>;
1483
Marek Olsak5df00d62014-12-07 12:18:57 +00001484defm V_ASHRREV_I32 : VOP2Inst <
1485 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001486 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001487>;
1488
Marek Olsak5df00d62014-12-07 12:18:57 +00001489defm V_LSHLREV_B32 : VOP2Inst <
1490 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001491 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001492>;
1493
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001494defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1495defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1496defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001497
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001498let Constraints = "$dst = $src2", DisableEncoding="$src2",
1499 isConvertibleToThreeAddress = 1 in {
1500defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1501}
Marek Olsak5df00d62014-12-07 12:18:57 +00001502} // End isCommutable = 1
1503
Matt Arsenault70120fa2015-02-21 21:29:00 +00001504defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001505
1506let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001507defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001508} // End isCommutable = 1
1509
1510let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1511// No patterns so that the scalar instructions are always selected.
1512// The scalar versions will be replaced with vector when needed later.
1513
1514// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1515// but the VI instructions behave the same as the SI versions.
1516defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1517 VOP_I32_I32_I32, add
1518>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001519defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001520
1521defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1522 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1523>;
1524
1525let Uses = [VCC] in { // Carry-in comes from VCC
1526defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001527 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001528>;
1529defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001530 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001531>;
1532defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1533 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1534>;
1535
1536} // End Uses = [VCC]
1537} // End isCommutable = 1, Defs = [VCC]
1538
Marek Olsak15e4a592015-01-15 18:42:55 +00001539defm V_READLANE_B32 : VOP2SI_3VI_m <
1540 vop3 <0x001, 0x289>,
1541 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001542 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001543 (ins VGPR_32:$src0, SCSrc_32:$src1),
1544 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001545>;
1546
Marek Olsak15e4a592015-01-15 18:42:55 +00001547defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1548 vop3 <0x002, 0x28a>,
1549 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001550 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001551 (ins SReg_32:$src0, SCSrc_32:$src1),
1552 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001553>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001554
Marek Olsak15e4a592015-01-15 18:42:55 +00001555// These instructions only exist on SI and CI
1556let SubtargetPredicate = isSICI in {
1557
Tom Stellard85656ca2015-08-07 15:34:30 +00001558let isCommutable = 1 in {
1559defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1560 VOP_F32_F32_F32
1561>;
1562} // End isCommutable = 1
1563
Marek Olsak191507e2015-02-03 17:38:12 +00001564defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001565 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001566>;
Marek Olsak191507e2015-02-03 17:38:12 +00001567defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001568 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001569>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001570
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001571let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001572defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1573defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1574defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001575} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001576} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001577
Marek Olsak63a7b082015-03-24 13:40:21 +00001578defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1579 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001580>;
1581defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001582 VOP_I32_I32_I32
1583>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001584defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585 VOP_I32_I32_I32
1586>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001587defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1588 VOP_I32_I32_I32
1589>;
1590defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001591 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001592>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001593
Marek Olsak11057ee2015-02-03 17:38:01 +00001594defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1595 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1596
1597defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1598 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001599>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001600defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1601 VOP_I32_F32_F32
1602>;
1603defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1604 VOP_I32_F32_F32, int_SI_packf16
1605>;
1606defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1607 VOP_I32_I32_I32
1608>;
1609defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1610 VOP_I32_I32_I32
1611>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001612
1613//===----------------------------------------------------------------------===//
1614// VOP3 Instructions
1615//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001616
Matt Arsenault95e48662014-11-13 19:26:47 +00001617let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001618defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001620>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001621
Marek Olsak5df00d62014-12-07 12:18:57 +00001622defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001623 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001624>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001625
Marek Olsak5df00d62014-12-07 12:18:57 +00001626defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001627 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1628>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001629defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001630 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001631>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001632} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001633
Marek Olsak5df00d62014-12-07 12:18:57 +00001634defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001635 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001636>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001637defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001638 VOP_F32_F32_F32_F32
1639>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001640defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641 VOP_F32_F32_F32_F32
1642>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001643defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644 VOP_F32_F32_F32_F32
1645>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001646
Marek Olsak5df00d62014-12-07 12:18:57 +00001647defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1649>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001650defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1652>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001653
1654defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001655 VOP_I32_I32_I32_I32, AMDGPUbfi
1656>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001657
1658let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001659defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001660 VOP_F32_F32_F32_F32, fma
1661>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001662defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001663 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001664>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001665} // End isCommutable = 1
1666
Tom Stellard326d6ec2014-11-05 14:50:53 +00001667//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001668defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001669 VOP_I32_I32_I32_I32
1670>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001671defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001672 VOP_I32_I32_I32_I32
1673>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001674
Marek Olsak794ff832015-01-27 17:25:15 +00001675defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001676 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1677
Marek Olsak794ff832015-01-27 17:25:15 +00001678defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001679 VOP_I32_I32_I32_I32, AMDGPUsmin3
1680>;
Marek Olsak794ff832015-01-27 17:25:15 +00001681defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001682 VOP_I32_I32_I32_I32, AMDGPUumin3
1683>;
Marek Olsak794ff832015-01-27 17:25:15 +00001684defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001685 VOP_F32_F32_F32_F32, AMDGPUfmax3
1686>;
Marek Olsak794ff832015-01-27 17:25:15 +00001687defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001688 VOP_I32_I32_I32_I32, AMDGPUsmax3
1689>;
Marek Olsak794ff832015-01-27 17:25:15 +00001690defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001691 VOP_I32_I32_I32_I32, AMDGPUumax3
1692>;
Marek Olsak794ff832015-01-27 17:25:15 +00001693defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1694 VOP_F32_F32_F32_F32
1695>;
1696defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1697 VOP_I32_I32_I32_I32
1698>;
1699defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1700 VOP_I32_I32_I32_I32
1701>;
1702
Tom Stellard326d6ec2014-11-05 14:50:53 +00001703//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1704//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1705//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001706defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001707 VOP_I32_I32_I32_I32
1708>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001709////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001710defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001711 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001712>;
Tom Stellardae38f302015-01-14 01:13:19 +00001713
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001714let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001715
Tom Stellardb4a313a2014-08-01 00:32:39 +00001716defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001717 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001718>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001719
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001720} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001721
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001722let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001723let isCommutable = 1 in {
1724
Marek Olsak5df00d62014-12-07 12:18:57 +00001725defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001726 VOP_F64_F64_F64, fadd
1727>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001728defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001729 VOP_F64_F64_F64, fmul
1730>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001731
Marek Olsak5df00d62014-12-07 12:18:57 +00001732defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001733 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001734>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001735defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001736 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001737>;
Tom Stellard7512c082013-07-12 18:14:56 +00001738
1739} // isCommutable = 1
1740
Marek Olsak5df00d62014-12-07 12:18:57 +00001741defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001742 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743>;
Christian Konig70a50322013-03-27 09:12:51 +00001744
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001745} // let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001746
1747let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001748
Marek Olsak5df00d62014-12-07 12:18:57 +00001749defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001750 VOP_I32_I32_I32
1751>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001752defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001753 VOP_I32_I32_I32
1754>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001755
1756defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001757 VOP_I32_I32_I32
1758>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001759defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001760 VOP_I32_I32_I32
1761>;
Christian Konig70a50322013-03-27 09:12:51 +00001762
Tom Stellardae38f302015-01-14 01:13:19 +00001763} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001764
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001765let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001766defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001767}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001768
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001769let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001770// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001771defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001772} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001773
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001774let isCommutable = 1, Uses = [VCC] in {
1775
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001776let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001777// v_div_fmas_f32:
1778// result = src0 * src1 + src2
1779// if (vcc)
1780// result *= 2^32
1781//
1782defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001783 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001784>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001785}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001786
Tom Stellardae38f302015-01-14 01:13:19 +00001787let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001788// v_div_fmas_f64:
1789// result = src0 * src1 + src2
1790// if (vcc)
1791// result *= 2^64
1792//
1793defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001794 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001795>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001796
Tom Stellardae38f302015-01-14 01:13:19 +00001797} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001798} // End isCommutable = 1
1799
Tom Stellard326d6ec2014-11-05 14:50:53 +00001800//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1801//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1802//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001803
Tom Stellardae38f302015-01-14 01:13:19 +00001804let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001805defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001806 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001807>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001808
Tom Stellardae38f302015-01-14 01:13:19 +00001809} // let SchedRW = [WriteDouble]
1810
Marek Olsakeae20ab2015-01-15 18:42:40 +00001811// These instructions only exist on SI and CI
1812let SubtargetPredicate = isSICI in {
1813
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001814defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1815defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1816defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001817
1818defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1819 VOP_F32_F32_F32_F32>;
1820
1821} // End SubtargetPredicate = isSICI
1822
Marek Olsak707a6d02015-02-03 21:53:01 +00001823let SubtargetPredicate = isVI in {
1824
1825defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1826 VOP_I64_I32_I64
1827>;
1828defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1829 VOP_I64_I32_I64
1830>;
1831defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1832 VOP_I64_I32_I64
1833>;
1834
1835} // End SubtargetPredicate = isVI
1836
Tom Stellard8d6d4492014-04-22 16:33:57 +00001837//===----------------------------------------------------------------------===//
1838// Pseudo Instructions
1839//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001840let isCodeGenOnly = 1, isPseudo = 1 in {
1841
Marek Olsak7d777282015-03-24 13:40:15 +00001842// For use in patterns
1843def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$dst),
1844 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1845>;
1846
Tom Stellard4842c052015-01-07 20:27:25 +00001847let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1848// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1849// pass to enable folding of inline immediates.
1850def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1851} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1852
Tom Stellard60024a02014-09-24 01:33:24 +00001853let hasSideEffects = 1 in {
1854def SGPR_USE : InstSI <(outs),(ins), "", []>;
1855}
1856
Matt Arsenault8fb37382013-10-11 21:03:36 +00001857// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001858// and should be lowered to ISA instructions prior to codegen.
1859
Tom Stellardaa798342015-05-01 03:44:09 +00001860let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1861let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001862
1863let isBranch = 1, isTerminator = 1 in {
1864
Tom Stellard919bb6b2014-04-29 23:12:53 +00001865def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001866 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001867 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001868 "",
1869 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001870>;
1871
Tom Stellardf8794352012-12-19 22:10:31 +00001872def SI_ELSE : InstSI <
1873 (outs SReg_64:$dst),
1874 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001875 "",
1876 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001877> {
Tom Stellardf8794352012-12-19 22:10:31 +00001878 let Constraints = "$src = $dst";
1879}
1880
1881def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001882 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001883 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001884 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001885 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001886>;
Tom Stellardf8794352012-12-19 22:10:31 +00001887
1888} // end isBranch = 1, isTerminator = 1
1889
1890def SI_BREAK : InstSI <
1891 (outs SReg_64:$dst),
1892 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001893 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001894 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001895>;
1896
1897def SI_IF_BREAK : InstSI <
1898 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001899 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001900 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001901 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001902>;
1903
1904def SI_ELSE_BREAK : InstSI <
1905 (outs SReg_64:$dst),
1906 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001907 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001908 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001909>;
1910
1911def SI_END_CF : InstSI <
1912 (outs),
1913 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001914 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001915 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001916>;
1917
Tom Stellardaa798342015-05-01 03:44:09 +00001918} // End Uses = [EXEC], Defs = [EXEC]
1919
1920let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001921def SI_KILL : InstSI <
1922 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001923 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001924 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001925 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001926>;
Tom Stellardaa798342015-05-01 03:44:09 +00001927} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001928
Tom Stellardf8794352012-12-19 22:10:31 +00001929} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001930
Christian Konig2989ffc2013-03-18 11:34:16 +00001931let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1932
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001933//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001934
1935let UseNamedOperandTable = 1 in {
1936
Tom Stellard0e70de52014-05-16 20:56:45 +00001937def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001938 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001939 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001940 "", []
1941> {
1942 let isRegisterLoad = 1;
1943 let mayLoad = 1;
1944}
1945
Tom Stellard0e70de52014-05-16 20:56:45 +00001946class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001947 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001948 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001949 "", []
1950> {
1951 let isRegisterStore = 1;
1952 let mayStore = 1;
1953}
1954
1955let usesCustomInserter = 1 in {
1956def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1957} // End usesCustomInserter = 1
1958def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1959
1960
1961} // End UseNamedOperandTable = 1
1962
Christian Konig2989ffc2013-03-18 11:34:16 +00001963def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001964 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00001965 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001966 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001967 []
1968>;
1969
1970class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1971 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001972 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001973 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001974 []
1975> {
1976 let Constraints = "$src = $dst";
1977}
1978
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001979def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001980def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1981def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1982def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1983def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1984
1985} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1986
Tom Stellardeba61072014-05-02 15:41:42 +00001987multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1988
Tom Stellard42fb60e2015-01-14 15:42:31 +00001989 let UseNamedOperandTable = 1 in {
1990 def _SAVE : InstSI <
1991 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001992 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00001993 SReg_32:$scratch_offset),
1994 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001995 > {
1996 let mayStore = 1;
1997 let mayLoad = 0;
1998 }
Tom Stellardeba61072014-05-02 15:41:42 +00001999
Tom Stellard42fb60e2015-01-14 15:42:31 +00002000 def _RESTORE : InstSI <
2001 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002002 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002003 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002004 > {
2005 let mayStore = 0;
2006 let mayLoad = 1;
2007 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00002008 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002009}
2010
Tom Stellardc2743492015-05-12 15:00:53 +00002011// It's unclear whether you can use M0 as the output of v_readlane_b32
2012// instructions, so use SGPR_32 register class for spills to prevent
2013// this from happening.
2014defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002015defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2016defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2017defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2018defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2019
Tom Stellard96468902014-09-24 01:33:17 +00002020multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellarda77c3f72015-05-12 18:59:17 +00002021 let UseNamedOperandTable = 1, VGPRSpill = 1 in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002022 def _SAVE : InstSI <
2023 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002024 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002025 SReg_32:$scratch_offset),
2026 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002027 > {
2028 let mayStore = 1;
2029 let mayLoad = 0;
2030 }
Tom Stellard96468902014-09-24 01:33:17 +00002031
Tom Stellard42fb60e2015-01-14 15:42:31 +00002032 def _RESTORE : InstSI <
2033 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002034 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002035 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002036 > {
2037 let mayStore = 0;
2038 let mayLoad = 1;
2039 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002040 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002041}
2042
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002043defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002044defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2045defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2046defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2047defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2048defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2049
Tom Stellard067c8152014-07-21 14:01:14 +00002050let Defs = [SCC] in {
2051
2052def SI_CONSTDATA_PTR : InstSI <
2053 (outs SReg_64:$dst),
2054 (ins),
2055 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2056>;
2057
2058} // End Defs = [SCC]
2059
Tom Stellard75aadc22012-12-11 21:25:42 +00002060} // end IsCodeGenOnly, isPseudo
2061
Marek Olsak5df00d62014-12-07 12:18:57 +00002062} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002063
Marek Olsak5df00d62014-12-07 12:18:57 +00002064let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002065
Christian Konig2aca0432013-02-21 15:17:32 +00002066def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002067 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002068 (V_CNDMASK_B32_e64 $src2, $src1,
2069 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2070 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002071>;
2072
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002073def : Pat <
2074 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002075 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002076>;
2077
Tom Stellard75aadc22012-12-11 21:25:42 +00002078/* int_SI_vs_load_input */
2079def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002080 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002081 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002082>;
2083
2084/* int_SI_export */
2085def : Pat <
2086 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002087 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002088 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002089 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002090>;
2091
Tom Stellard8d6d4492014-04-22 16:33:57 +00002092//===----------------------------------------------------------------------===//
2093// SMRD Patterns
2094//===----------------------------------------------------------------------===//
2095
Tom Stellard217361c2015-08-06 19:28:38 +00002096multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002097
Tom Stellarddee26a22015-08-06 19:28:30 +00002098 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002099 def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002100 (constant_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002101 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002102 >;
2103
Tom Stellarddee26a22015-08-06 19:28:30 +00002104 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002105 def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002106 (constant_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002107 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002108 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002109
2110 def : Pat <
2111 (constant_load (SMRDImm32 i64:$sbase, i32:$offset)),
2112 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2113 > {
2114 let Predicates = [isCIOnly];
2115 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002116}
2117
Tom Stellard217361c2015-08-06 19:28:38 +00002118defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2119defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2120defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
2121defm : SMRD_Pattern <"S_LOAD_DWORDX8", v32i8>;
2122defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2123defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002124
Tom Stellarddee26a22015-08-06 19:28:30 +00002125// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002126def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002127 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2128 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002129>;
2130
2131// 2. Offset loaded in an 32bit SGPR
2132def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002133 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2134 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002135>;
2136
Tom Stellard217361c2015-08-06 19:28:38 +00002137let Predicates = [isCI] in {
2138
2139def : Pat <
2140 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2141 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2142>;
2143
2144} // End Predicates = [isCI]
2145
Tom Stellardae4c9e72014-06-20 17:06:11 +00002146//===----------------------------------------------------------------------===//
2147// SOP1 Patterns
2148//===----------------------------------------------------------------------===//
2149
Tom Stellardae4c9e72014-06-20 17:06:11 +00002150def : Pat <
2151 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002152 (i64 (REG_SEQUENCE SReg_64,
2153 (S_BCNT1_I32_B64 $src), sub0,
2154 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002155>;
2156
Tom Stellard58ac7442014-04-29 23:12:48 +00002157//===----------------------------------------------------------------------===//
2158// SOP2 Patterns
2159//===----------------------------------------------------------------------===//
2160
Tom Stellard80942a12014-09-05 14:07:59 +00002161// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002162// case, the sgpr-copies pass will fix this to use the vector version.
2163def : Pat <
2164 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002165 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002166>;
2167
Tom Stellard58ac7442014-04-29 23:12:48 +00002168//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002169// SOPP Patterns
2170//===----------------------------------------------------------------------===//
2171
2172def : Pat <
2173 (int_AMDGPU_barrier_global),
2174 (S_BARRIER)
2175>;
2176
2177//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002178// VOP1 Patterns
2179//===----------------------------------------------------------------------===//
2180
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002181let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002182
2183//def : RcpPat<V_RCP_F64_e32, f64>;
2184//defm : RsqPat<V_RSQ_F64_e32, f64>;
2185//defm : RsqPat<V_RSQ_F32_e32, f32>;
2186
2187def : RsqPat<V_RSQ_F32_e32, f32>;
2188def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002189}
2190
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002191//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002192// VOP2 Patterns
2193//===----------------------------------------------------------------------===//
2194
Tom Stellardae4c9e72014-06-20 17:06:11 +00002195def : Pat <
2196 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002197 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002198>;
2199
Tom Stellard5224df32015-03-10 16:16:44 +00002200def : Pat <
2201 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2202 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2203>;
2204
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002205// Pattern for V_MAC_F32
2206def : Pat <
2207 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2208 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2209 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2210 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2211 $src2_modifiers, $src2, $clamp, $omod)
2212>;
2213
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002214/********** ======================= **********/
2215/********** Image sampling patterns **********/
2216/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002217
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002218// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002219class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002220 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002221 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2222 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2223 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2224 $addr, $rsrc, $sampler)
2225>;
2226
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002227multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2228 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2229 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2230 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2231 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2232 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2233}
2234
2235// Image only
2236class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002237 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002238 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2239 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2240 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2241 $addr, $rsrc)
2242>;
2243
2244multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2245 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2246 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2247 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2248}
2249
2250// Basic sample
2251defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2252defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2253defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2254defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2255defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2256defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2257defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2258defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2259defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2260defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2261
2262// Sample with comparison
2263defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2264defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2265defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2266defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2267defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2268defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2269defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2270defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2271defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2272defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2273
2274// Sample with offsets
2275defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2276defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2277defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2278defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2279defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2280defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2281defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2282defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2283defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2284defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2285
2286// Sample with comparison and offsets
2287defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2288defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2289defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2290defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2291defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2292defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2293defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2294defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2295defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2296defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2297
2298// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002299// Only the variants which make sense are defined.
2300def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2301def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2302def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2303def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2304def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2305def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2306def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2307def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2308def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2309
2310def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2311def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2312def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2313def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2314def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2315def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2316def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2317def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2318def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2319
2320def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2321def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2322def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2323def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2324def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2325def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2326def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2327def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2328def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2329
2330def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2331def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2332def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2333def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2334def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2335def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2336def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2337def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2338
2339def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2340def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2341def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2342
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002343def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2344defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2345defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2346
Tom Stellard9fa17912013-08-14 23:24:45 +00002347/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002348def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002349 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002350 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002351>;
2352
Tom Stellard9fa17912013-08-14 23:24:45 +00002353class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002354 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002355 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002356>;
2357
Tom Stellard9fa17912013-08-14 23:24:45 +00002358class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002359 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002360 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002361>;
2362
Tom Stellard9fa17912013-08-14 23:24:45 +00002363class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002364 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002365 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002366>;
2367
Tom Stellard9fa17912013-08-14 23:24:45 +00002368class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002369 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002370 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002371 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002372>;
2373
Tom Stellard9fa17912013-08-14 23:24:45 +00002374class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002375 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002376 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002377 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002378>;
2379
Tom Stellard9fa17912013-08-14 23:24:45 +00002380/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002381multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2382 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2383MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002384 def : SamplePattern <SIsample, sample, addr_type>;
2385 def : SampleRectPattern <SIsample, sample, addr_type>;
2386 def : SampleArrayPattern <SIsample, sample, addr_type>;
2387 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2388 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002389
Tom Stellard9fa17912013-08-14 23:24:45 +00002390 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2391 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2392 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2393 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002394
Tom Stellard9fa17912013-08-14 23:24:45 +00002395 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2396 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2397 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2398 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002399
Tom Stellard9fa17912013-08-14 23:24:45 +00002400 def : SamplePattern <SIsampled, sample_d, addr_type>;
2401 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2402 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2403 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002404}
2405
Tom Stellard682bfbc2013-10-10 17:11:24 +00002406defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2407 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2408 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2409 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002410 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002411defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2412 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2413 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2414 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002415 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002416defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2417 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2418 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2419 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002420 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002421defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2422 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2423 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2424 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002425 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002426
Tom Stellard353b3362013-05-06 23:02:12 +00002427/* int_SI_imageload for texture fetches consuming varying address parameters */
2428class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2429 (name addr_type:$addr, v32i8:$rsrc, imm),
2430 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2431>;
2432
2433class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2434 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2435 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2436>;
2437
Tom Stellard3494b7e2013-08-14 22:22:14 +00002438class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2439 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2440 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2441>;
2442
2443class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2444 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2445 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2446>;
2447
Tom Stellard16a9a202013-08-14 23:24:17 +00002448multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2449 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2450 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002451}
2452
Tom Stellard16a9a202013-08-14 23:24:17 +00002453multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2454 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2455 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2456}
2457
Tom Stellard682bfbc2013-10-10 17:11:24 +00002458defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2459defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002460
Tom Stellard682bfbc2013-10-10 17:11:24 +00002461defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2462defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002463
Tom Stellardf787ef12013-05-06 23:02:19 +00002464/* Image resource information */
2465def : Pat <
2466 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002467 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002468>;
2469
2470def : Pat <
2471 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002472 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002473>;
2474
Tom Stellard3494b7e2013-08-14 22:22:14 +00002475def : Pat <
2476 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002477 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002478>;
2479
Christian Konig4a1b9c32013-03-18 11:34:10 +00002480/********** ============================================ **********/
2481/********** Extraction, Insertion, Building and Casting **********/
2482/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002483
Christian Konig4a1b9c32013-03-18 11:34:10 +00002484foreach Index = 0-2 in {
2485 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002486 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002487 >;
2488 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002489 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002490 >;
2491
2492 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002493 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002494 >;
2495 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002496 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002497 >;
2498}
2499
2500foreach Index = 0-3 in {
2501 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002502 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002503 >;
2504 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002505 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002506 >;
2507
2508 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002509 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002510 >;
2511 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002512 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002513 >;
2514}
2515
2516foreach Index = 0-7 in {
2517 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002518 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002519 >;
2520 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002521 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002522 >;
2523
2524 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002525 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002526 >;
2527 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002528 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002529 >;
2530}
2531
2532foreach Index = 0-15 in {
2533 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002534 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002535 >;
2536 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002537 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002538 >;
2539
2540 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002541 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002542 >;
2543 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002544 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002545 >;
2546}
Tom Stellard75aadc22012-12-11 21:25:42 +00002547
Tom Stellard75aadc22012-12-11 21:25:42 +00002548def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002549def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002550
2551def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002552def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002553
Tom Stellard7512c082013-07-12 18:14:56 +00002554def : BitConvert <i64, f64, VReg_64>;
2555
2556def : BitConvert <f64, i64, VReg_64>;
2557
Tom Stellarded2f6142013-07-18 21:43:42 +00002558def : BitConvert <v2f32, v2i32, VReg_64>;
2559def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002560def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002561def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002562def : BitConvert <v2f32, i64, VReg_64>;
2563def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002564def : BitConvert <v2i32, f64, VReg_64>;
2565def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002566def : BitConvert <v4f32, v4i32, VReg_128>;
2567def : BitConvert <v4i32, v4f32, VReg_128>;
2568
Tom Stellard967bf582014-02-13 23:34:15 +00002569def : BitConvert <v8f32, v8i32, SReg_256>;
2570def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002571def : BitConvert <v8i32, v32i8, SReg_256>;
2572def : BitConvert <v32i8, v8i32, SReg_256>;
2573def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002574def : BitConvert <v8i32, v8f32, VReg_256>;
2575def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002576def : BitConvert <v32i8, v8i32, VReg_256>;
2577
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002578def : BitConvert <v16i32, v16f32, VReg_512>;
2579def : BitConvert <v16f32, v16i32, VReg_512>;
2580
Christian Konig8dbe6f62013-02-21 15:17:27 +00002581/********** =================== **********/
2582/********** Src & Dst modifiers **********/
2583/********** =================== **********/
2584
2585def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002586 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2587 (f32 FP_ZERO), (f32 FP_ONE)),
2588 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002589>;
2590
Michel Danzer624b02a2014-02-04 07:12:38 +00002591/********** ================================ **********/
2592/********** Floating point absolute/negative **********/
2593/********** ================================ **********/
2594
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002595// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002596
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002597// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002598def : Pat <
2599 (fneg (fabs f32:$src)),
2600 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2601>;
2602
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002603// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002604def : Pat <
2605 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002606 (REG_SEQUENCE VReg_64,
2607 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2608 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002609 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002610 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2611 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002612>;
2613
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002614def : Pat <
2615 (fabs f32:$src),
2616 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2617>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002618
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002619def : Pat <
2620 (fneg f32:$src),
2621 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2622>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002623
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002624def : Pat <
2625 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002626 (REG_SEQUENCE VReg_64,
2627 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2628 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002629 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002630 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2631 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002632>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002633
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002634def : Pat <
2635 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002636 (REG_SEQUENCE VReg_64,
2637 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2638 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002639 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002640 (V_MOV_B32_e32 0x80000000)),
2641 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002642>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002643
Christian Konigc756cb992013-02-16 11:28:22 +00002644/********** ================== **********/
2645/********** Immediate Patterns **********/
2646/********** ================== **********/
2647
2648def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002649 (SGPRImm<(i32 imm)>:$imm),
2650 (S_MOV_B32 imm:$imm)
2651>;
2652
2653def : Pat <
2654 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002655 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002656>;
2657
2658def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002659 (i32 imm:$imm),
2660 (V_MOV_B32_e32 imm:$imm)
2661>;
2662
2663def : Pat <
2664 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002665 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002666>;
2667
2668def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002669 (i64 InlineImm<i64>:$imm),
2670 (S_MOV_B64 InlineImm<i64>:$imm)
2671>;
2672
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002673// XXX - Should this use a s_cmp to set SCC?
2674
2675// Set to sign-extended 64-bit value (true = -1, false = 0)
2676def : Pat <
2677 (i1 imm:$imm),
2678 (S_MOV_B64 (i64 (as_i64imm $imm)))
2679>;
2680
Matt Arsenault303011a2014-12-17 21:04:08 +00002681def : Pat <
2682 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002683 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002684>;
2685
Tom Stellard75aadc22012-12-11 21:25:42 +00002686/********** ================== **********/
2687/********** Intrinsic Patterns **********/
2688/********** ================== **********/
2689
2690/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002691def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002692
2693def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002694 (int_AMDGPU_div f32:$src0, f32:$src1),
2695 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002696>;
2697
Tom Stellard75aadc22012-12-11 21:25:42 +00002698def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002699 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002700 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002701 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2702 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2703 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002704 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002705 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2706 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2707 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002708 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002709 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2710 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2711 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002712 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002713 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2714 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2715 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002716 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002717>;
2718
Michel Danzer0cc991e2013-02-22 11:22:58 +00002719def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002720 (i32 (sext i1:$src0)),
2721 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002722>;
2723
Tom Stellardf16d38c2014-02-13 23:34:13 +00002724class Ext32Pat <SDNode ext> : Pat <
2725 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002726 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2727>;
2728
Tom Stellardf16d38c2014-02-13 23:34:13 +00002729def : Ext32Pat <zext>;
2730def : Ext32Pat <anyext>;
2731
Tom Stellard8d6d4492014-04-22 16:33:57 +00002732// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002733def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002734 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002735 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002736>;
2737
Michel Danzer8caa9042013-04-10 17:17:56 +00002738// The multiplication scales from [0,1] to the unsigned integer range
2739def : Pat <
2740 (AMDGPUurecip i32:$src0),
2741 (V_CVT_U32_F32_e32
2742 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2743 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2744>;
2745
Michel Danzer8d696172013-07-10 16:36:52 +00002746def : Pat <
2747 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002748 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002749 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002750>;
2751
Tom Stellard0289ff42014-05-16 20:56:44 +00002752//===----------------------------------------------------------------------===//
2753// VOP3 Patterns
2754//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002755
Matt Arsenaulteb260202014-05-22 18:00:15 +00002756def : IMad24Pat<V_MAD_I32_I24>;
2757def : UMad24Pat<V_MAD_U32_U24>;
2758
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002759def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002760 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002761 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002762>;
2763
2764def : Pat <
2765 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002766 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002767>;
2768
Matt Arsenault7d858d82014-11-02 23:46:54 +00002769defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002770def : ROTRPattern <V_ALIGNBIT_B32>;
2771
Michel Danzer49812b52013-07-10 16:37:07 +00002772/********** ======================= **********/
2773/********** Load/Store Patterns **********/
2774/********** ======================= **********/
2775
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002776class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2777 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002778 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002779>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002780
Tom Stellard381a94a2015-05-12 15:00:49 +00002781def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2782def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2783def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2784def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2785def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002786
2787let AddedComplexity = 100 in {
2788
Tom Stellard381a94a2015-05-12 15:00:49 +00002789def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002790
2791} // End AddedComplexity = 100
2792
2793def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002794 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002795 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002796 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002797>;
Michel Danzer49812b52013-07-10 16:37:07 +00002798
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002799class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2800 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002801 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002802>;
Michel Danzer49812b52013-07-10 16:37:07 +00002803
Tom Stellard381a94a2015-05-12 15:00:49 +00002804def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2805def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2806def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002807
2808let AddedComplexity = 100 in {
2809
Tom Stellard381a94a2015-05-12 15:00:49 +00002810def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002811} // End AddedComplexity = 100
2812
2813def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002814 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2815 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002816 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2817 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002818 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002819>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002820
Matt Arsenault8ae59612014-09-05 16:24:58 +00002821class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2822 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002823 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002824>;
Matt Arsenault72574102014-06-11 18:08:34 +00002825
Matt Arsenault9e874542014-06-11 18:08:45 +00002826// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002827//
2828// We need to use something for the data0, so we set a register to
2829// -1. For the non-rtn variants, the manual says it does
2830// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2831// will always do the increment so I'm assuming it's the same.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002832class DSAtomicIncRetPat<DS inst, ValueType vt,
2833 Instruction LoadImm, PatFrag frag> : Pat <
2834 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002835 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002836>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002837
Matt Arsenault9e874542014-06-11 18:08:45 +00002838
Matt Arsenault8ae59612014-09-05 16:24:58 +00002839class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2840 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002841 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002842>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002843
2844
2845// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002846def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002847 V_MOV_B32_e32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002848def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002849 V_MOV_B32_e32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002850
Tom Stellard381a94a2015-05-12 15:00:49 +00002851def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2852def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2853def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2854def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2855def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2856def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2857def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2858def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2859def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2860def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002861
Tom Stellard381a94a2015-05-12 15:00:49 +00002862def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002863
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002864// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002865def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002866 V_MOV_B64_PSEUDO, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002867def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002868 V_MOV_B64_PSEUDO, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002869
Tom Stellard381a94a2015-05-12 15:00:49 +00002870def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2871def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2872def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2873def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2874def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2875def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2876def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2877def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2878def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2879def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002880
Tom Stellard381a94a2015-05-12 15:00:49 +00002881def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002882
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002883
Tom Stellard556d9aa2013-06-03 17:39:37 +00002884//===----------------------------------------------------------------------===//
2885// MUBUF Patterns
2886//===----------------------------------------------------------------------===//
2887
Tom Stellard07a10a32013-06-03 17:39:43 +00002888multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002889 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002890 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002891 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2892 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002893 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002894 >;
2895}
2896
Marek Olsak5df00d62014-12-07 12:18:57 +00002897let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002898defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2899defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2900defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2901defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002902} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002903
2904class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2905 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2906 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002907 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002908>;
2909
2910def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2911def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2912def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2913def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2914def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2915def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2916def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002917
Michel Danzer13736222014-01-27 07:20:51 +00002918// BUFFER_LOAD_DWORD*, addr64=0
2919multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2920 MUBUF bothen> {
2921
2922 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002923 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002924 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2925 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00002926 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002927 (as_i1imm $slc), (as_i1imm $tfe))
2928 >;
2929
2930 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002931 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002932 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002933 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002934 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002935 (as_i1imm $tfe))
2936 >;
2937
2938 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002939 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002940 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2941 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002942 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002943 (as_i1imm $slc), (as_i1imm $tfe))
2944 >;
2945
2946 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002947 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002948 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002949 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002950 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002951 (as_i1imm $tfe))
2952 >;
2953}
2954
2955defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2956 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2957defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2958 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2959defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2960 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2961
Tom Stellardb02094e2014-07-21 15:45:01 +00002962class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002963 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2964 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002965 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002966>;
2967
Tom Stellardddea4862014-08-11 22:18:14 +00002968def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2969def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2970def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2971def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2972def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002973
2974/*
2975class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2976 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2977 (Instr $value, $srsrc, $vaddr, $offset)
2978>;
2979
Marek Olsak5df00d62014-12-07 12:18:57 +00002980let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002981def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2982def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2983def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2984def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2985def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002986} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002987
2988*/
2989
Tom Stellardafcf12f2013-09-12 02:55:14 +00002990//===----------------------------------------------------------------------===//
2991// MTBUF Patterns
2992//===----------------------------------------------------------------------===//
2993
2994// TBUFFER_STORE_FORMAT_*, addr64=0
2995class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002996 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002997 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2998 imm:$nfmt, imm:$offen, imm:$idxen,
2999 imm:$glc, imm:$slc, imm:$tfe),
3000 (opcode
3001 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3002 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3003 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3004>;
3005
3006def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3007def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3008def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3009def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3010
Christian Konig2989ffc2013-03-18 11:34:16 +00003011/********** ====================== **********/
3012/********** Indirect adressing **********/
3013/********** ====================== **********/
3014
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003015multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003016
Christian Konig2989ffc2013-03-18 11:34:16 +00003017 // 1. Extract with offset
3018 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003019 (eltvt (vector_extract vt:$vec, (add i32:$idx, imm:$off))),
3020 (SI_INDIRECT_SRC $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003021 >;
3022
3023 // 2. Extract without offset
3024 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003025 (eltvt (vector_extract vt:$vec, i32:$idx)),
3026 (SI_INDIRECT_SRC $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003027 >;
3028
3029 // 3. Insert with offset
3030 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003031 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Craig Topper3a8eb892015-03-20 05:09:06 +00003032 (IndDst $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003033 >;
3034
3035 // 4. Insert without offset
3036 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003037 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Craig Topper3a8eb892015-03-20 05:09:06 +00003038 (IndDst $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003039 >;
3040}
3041
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003042defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3043defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3044defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3045defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3046
3047defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3048defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3049defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3050defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003051
Tom Stellard81d871d2013-11-13 23:36:50 +00003052//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003053// Conversion Patterns
3054//===----------------------------------------------------------------------===//
3055
3056def : Pat<(i32 (sext_inreg i32:$src, i1)),
3057 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3058
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003059// Handle sext_inreg in i64
3060def : Pat <
3061 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003062 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003063>;
3064
3065def : Pat <
3066 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003067 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003068>;
3069
3070def : Pat <
3071 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003072 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3073>;
3074
3075def : Pat <
3076 (i64 (sext_inreg i64:$src, i32)),
3077 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003078>;
3079
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003080class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3081 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003082 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003083>;
3084
3085class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3086 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003087 (REG_SEQUENCE VReg_64,
3088 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3089 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003090>;
3091
3092
3093def : ZExt_i64_i32_Pat<zext>;
3094def : ZExt_i64_i32_Pat<anyext>;
3095def : ZExt_i64_i1_Pat<zext>;
3096def : ZExt_i64_i1_Pat<anyext>;
3097
3098def : Pat <
3099 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003100 (REG_SEQUENCE SReg_64, $src, sub0,
3101 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003102>;
3103
3104def : Pat <
3105 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003106 (REG_SEQUENCE VReg_64,
3107 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003108 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3109>;
3110
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003111// If we need to perform a logical operation on i1 values, we need to
3112// use vector comparisons since there is only one SCC register. Vector
3113// comparisions still write to a pair of SGPRs, so treat these as
3114// 64-bit comparisons. When legalizing SGPR copies, instructions
3115// resulting in the copies from SCC to these instructions will be
3116// moved to the VALU.
3117def : Pat <
3118 (i1 (and i1:$src0, i1:$src1)),
3119 (S_AND_B64 $src0, $src1)
3120>;
3121
3122def : Pat <
3123 (i1 (or i1:$src0, i1:$src1)),
3124 (S_OR_B64 $src0, $src1)
3125>;
3126
3127def : Pat <
3128 (i1 (xor i1:$src0, i1:$src1)),
3129 (S_XOR_B64 $src0, $src1)
3130>;
3131
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003132def : Pat <
3133 (f32 (sint_to_fp i1:$src)),
3134 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3135>;
3136
3137def : Pat <
3138 (f32 (uint_to_fp i1:$src)),
3139 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3140>;
3141
3142def : Pat <
3143 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003144 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003145>;
3146
3147def : Pat <
3148 (f64 (uint_to_fp i1:$src)),
3149 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3150>;
3151
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003152//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003153// Miscellaneous Patterns
3154//===----------------------------------------------------------------------===//
3155
3156def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003157 (i32 (trunc i64:$a)),
3158 (EXTRACT_SUBREG $a, sub0)
3159>;
3160
Michel Danzerbf1a6412014-01-28 03:01:16 +00003161def : Pat <
3162 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003163 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003164>;
3165
Matt Arsenaulte306a322014-10-21 16:25:08 +00003166def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003167 (i1 (trunc i64:$a)),
3168 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3169 (EXTRACT_SUBREG $a, sub0)), 1)
3170>;
3171
3172def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003173 (i32 (bswap i32:$a)),
3174 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3175 (V_ALIGNBIT_B32 $a, $a, 24),
3176 (V_ALIGNBIT_B32 $a, $a, 8))
3177>;
3178
Matt Arsenault477b17822014-12-12 02:30:29 +00003179def : Pat <
3180 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3181 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3182>;
3183
Marek Olsak63a7b082015-03-24 13:40:21 +00003184multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3185 def : Pat <
3186 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3187 (BFM $a, $b)
3188 >;
3189
3190 def : Pat <
3191 (vt (add (vt (shl 1, vt:$a)), -1)),
3192 (BFM $a, (MOV 0))
3193 >;
3194}
3195
3196defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3197// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3198
Marek Olsak949f5da2015-03-24 13:40:34 +00003199def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3200
Marek Olsak43650e42015-03-24 13:40:08 +00003201//===----------------------------------------------------------------------===//
3202// Fract Patterns
3203//===----------------------------------------------------------------------===//
3204
Marek Olsak7d777282015-03-24 13:40:15 +00003205let Predicates = [isSI] in {
3206
3207// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3208// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3209// way to implement it is using V_FRACT_F64.
3210// The workaround for the V_FRACT bug is:
3211// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3212
3213// Convert (x + (-floor(x)) to fract(x)
3214def : Pat <
3215 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3216 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3217 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003218 (V_MIN_F64
3219 SRCMODS.NONE,
3220 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3221 SRCMODS.NONE,
3222 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3223 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003224 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003225 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3226>;
3227
3228// Convert floor(x) to (x - fract(x))
3229def : Pat <
3230 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3231 (V_ADD_F64
3232 $mods,
3233 $x,
3234 SRCMODS.NEG,
3235 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003236 (V_MIN_F64
3237 SRCMODS.NONE,
3238 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3239 SRCMODS.NONE,
3240 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3241 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003242 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003243 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3244 DSTCLAMP.NONE, DSTOMOD.NONE)
3245>;
3246
3247} // End Predicates = [isSI]
3248
Tom Stellardfb961692013-10-23 00:44:19 +00003249//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003250// Miscellaneous Optimization Patterns
3251//============================================================================//
3252
Matt Arsenault49dd4282014-09-15 17:15:02 +00003253def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003254
Tom Stellard245c15f2015-05-26 15:55:52 +00003255//============================================================================//
3256// Assembler aliases
3257//============================================================================//
3258
3259def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3260def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3261def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3262
Marek Olsak5df00d62014-12-07 12:18:57 +00003263} // End isGCN predicate