blob: 5cdde4388123d8a8fdde97a6a11576117f9070bf [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000031def isSICI : Predicate<
Eric Christopher7792e322015-01-30 23:24:40 +000032 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
33 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
Marek Olsak5df00d62014-12-07 12:18:57 +000034>;
Eric Christopher7792e322015-01-30 23:24:40 +000035def isCI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000036 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Marek Olsak58f61a82014-12-07 17:17:38 +000037def isVI : Predicate <
Eric Christopher7792e322015-01-30 23:24:40 +000038 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS"
Marek Olsak58f61a82014-12-07 17:17:38 +000039>;
Marek Olsak5df00d62014-12-07 12:18:57 +000040
Matt Arsenault3f981402014-09-15 15:41:53 +000041def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000042
Tom Stellard9d7ddd52014-11-14 14:08:00 +000043def SWaitMatchClass : AsmOperandClass {
44 let Name = "SWaitCnt";
45 let RenderMethod = "addImmOperands";
46 let ParserMethod = "parseSWaitCntOps";
47}
48
49def WAIT_FLAG : InstFlag<"printWaitFlag"> {
50 let ParserMatchClass = SWaitMatchClass;
51}
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Marek Olsak5df00d62014-12-07 12:18:57 +000053let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000054
Tom Stellard8d6d4492014-04-22 16:33:57 +000055//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000056// EXP Instructions
57//===----------------------------------------------------------------------===//
58
59defm EXP : EXP_m;
60
61//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// SMRD Instructions
63//===----------------------------------------------------------------------===//
64
65let mayLoad = 1 in {
66
67// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
68// SMRD instructions, because the SGPR_32 register class does not include M0
69// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000070defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
71defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
72defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
73defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
74defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000075
76defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000077 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000078>;
79
80defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000081 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000082>;
83
84defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000085 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000086>;
87
88defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000089 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000090>;
91
92defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000093 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000094>;
95
96} // mayLoad = 1
97
Tom Stellard326d6ec2014-11-05 14:50:53 +000098//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
99//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000100
101//===----------------------------------------------------------------------===//
102// SOP1 Instructions
103//===----------------------------------------------------------------------===//
104
Christian Konig76edd4f2013-02-26 17:52:29 +0000105let isMoveImm = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000106 let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
108 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // let isRematerializeable = 1
110
111 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
113 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000115} // End isMoveImm = 1
116
Marek Olsakb08604c2014-12-07 12:18:45 +0000117let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000118 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000119 [(set i32:$dst, (not i32:$src0))]
120 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000121
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000123 [(set i64:$dst, (not i64:$src0))]
124 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000125 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
126 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000127} // End Defs = [SCC]
128
129
Marek Olsak5df00d62014-12-07 12:18:57 +0000130defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000131 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
132>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000134
Marek Olsakb08604c2014-12-07 12:18:45 +0000135let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000136 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
137 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000139 [(set i32:$dst, (ctpop i32:$src0))]
140 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000142} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000143
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
145defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
148>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000149defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000150
Marek Olsak5df00d62014-12-07 12:18:57 +0000151defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000152 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
153>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000154
Tom Stellardce449ad2015-02-18 16:08:11 +0000155defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000156defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
157 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
158>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000159defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000160defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000161 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
162>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000163defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000164 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
165>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000166
Tom Stellardce449ad2015-02-18 16:08:11 +0000167defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
168defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
169defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
170defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000171defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
172defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
173defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
174defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Marek Olsakb08604c2014-12-07 12:18:45 +0000176let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Marek Olsak5df00d62014-12-07 12:18:57 +0000178defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
179defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
180defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
181defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
182defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
183defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
184defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
185defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
Marek Olsakb08604c2014-12-07 12:18:45 +0000187} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000188
Marek Olsak5df00d62014-12-07 12:18:57 +0000189defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
190defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
191defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
192defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
193defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
194defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000195defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000196defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000197let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000198 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000199} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000200defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000201
202//===----------------------------------------------------------------------===//
203// SOP2 Instructions
204//===----------------------------------------------------------------------===//
205
206let Defs = [SCC] in { // Carry out goes to SCC
207let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000208defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
209defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000210 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
211>;
212} // End isCommutable = 1
213
Marek Olsak5df00d62014-12-07 12:18:57 +0000214defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
215defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000216 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
217>;
218
219let Uses = [SCC] in { // Carry in comes from SCC
220let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000221defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
223} // End isCommutable = 1
224
Marek Olsak5df00d62014-12-07 12:18:57 +0000225defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
227} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228
Marek Olsak5df00d62014-12-07 12:18:57 +0000229defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
231>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000232defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
234>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000235defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
237>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000238defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000239 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
240>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000241} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsak5df00d62014-12-07 12:18:57 +0000243defm S_CSELECT_B32 : SOP2_SELECT_32 <sop2<0x0a>, "s_cselect_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000244
Marek Olsakb08604c2014-12-07 12:18:45 +0000245let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000246 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000247} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000248
Marek Olsakb08604c2014-12-07 12:18:45 +0000249let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000250defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000251 [(set i32:$dst, (and i32:$src0, i32:$src1))]
252>;
253
Marek Olsak5df00d62014-12-07 12:18:57 +0000254defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000255 [(set i64:$dst, (and i64:$src0, i64:$src1))]
256>;
257
Marek Olsak5df00d62014-12-07 12:18:57 +0000258defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000259 [(set i32:$dst, (or i32:$src0, i32:$src1))]
260>;
261
Marek Olsak5df00d62014-12-07 12:18:57 +0000262defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000263 [(set i64:$dst, (or i64:$src0, i64:$src1))]
264>;
265
Marek Olsak5df00d62014-12-07 12:18:57 +0000266defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000267 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
268>;
269
Marek Olsak5df00d62014-12-07 12:18:57 +0000270defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000271 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000272>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000273defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
274defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
275defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
276defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
277defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
278defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
279defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
280defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
281defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
282defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000283} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000284
285// Use added complexity so these patterns are preferred to the VALU patterns.
286let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000287let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288
Marek Olsak5df00d62014-12-07 12:18:57 +0000289defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
291>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000292defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000293 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
294>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000295defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000296 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
297>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000298defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000299 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
300>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000301defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000302 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
303>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000304defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000305 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
306>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000307} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000308
Marek Olsak5df00d62014-12-07 12:18:57 +0000309defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", []>;
310defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
311defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000312 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
313>;
314
315} // End AddedComplexity = 1
316
Marek Olsakb08604c2014-12-07 12:18:45 +0000317let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000318defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
319defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
320defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
321defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000322} // End Defs = [SCC]
323
Tom Stellard0c0008c2015-02-18 16:08:13 +0000324let sdst = 0 in {
325defm S_CBRANCH_G_FORK : SOP2_m <
326 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
327 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
328>;
329}
330
Marek Olsakb08604c2014-12-07 12:18:45 +0000331let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000332defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000333} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000334
335//===----------------------------------------------------------------------===//
336// SOPC Instructions
337//===----------------------------------------------------------------------===//
338
Tom Stellard326d6ec2014-11-05 14:50:53 +0000339def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
340def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
341def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
342def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
343def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
344def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
345def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
346def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
347def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
348def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
349def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
350def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
351////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
352////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
353////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
354////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
355//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356
357//===----------------------------------------------------------------------===//
358// SOPK Instructions
359//===----------------------------------------------------------------------===//
360
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000361let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000362defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000363} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000364let Uses = [SCC] in {
365 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
366}
367
368let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000369
370/*
371This instruction is disabled for now until we can figure out how to teach
372the instruction selector to correctly use the S_CMP* vs V_CMP*
373instructions.
374
375When this instruction is enabled the code generator sometimes produces this
376invalid sequence:
377
378SCC = S_CMPK_EQ_I32 SGPR0, imm
379VCC = COPY SCC
380VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
381
Marek Olsak5df00d62014-12-07 12:18:57 +0000382defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000383 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000384>;
385*/
386
Marek Olsak5df00d62014-12-07 12:18:57 +0000387defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
388defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
389defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
390defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
391defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
392defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
393defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
394defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
395defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
396defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
397defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
398} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000399
Marek Olsak5df00d62014-12-07 12:18:57 +0000400let isCommutable = 1 in {
401 let Defs = [SCC], isCommutable = 1 in {
402 defm S_ADDK_I32 : SOPK_32 <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
403 }
404 defm S_MULK_I32 : SOPK_32 <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000405}
406
Marek Olsak5df00d62014-12-07 12:18:57 +0000407//defm S_CBRANCH_I_FORK : SOPK_ <sopk<0x11, 0x10>, "s_cbranch_i_fork", []>;
408defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
409defm S_SETREG_B32 : SOPK_32 <sopk<0x13, 0x12>, "s_setreg_b32", []>;
410defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
411//defm S_SETREG_IMM32_B32 : SOPK_32 <sopk<0x15, 0x14>, "s_setreg_imm32_b32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000412
Tom Stellard8d6d4492014-04-22 16:33:57 +0000413//===----------------------------------------------------------------------===//
414// SOPP Instructions
415//===----------------------------------------------------------------------===//
416
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000417def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000418
419let isTerminator = 1 in {
420
Tom Stellard326d6ec2014-11-05 14:50:53 +0000421def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000423 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424 let isBarrier = 1;
425 let hasCtrlDep = 1;
426}
427
428let isBranch = 1 in {
429def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000430 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000431 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 let isBarrier = 1;
433}
434
435let DisableEncoding = "$scc" in {
436def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000437 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000438 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000439>;
440def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000441 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000442 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000443>;
444} // End DisableEncoding = "$scc"
445
446def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000447 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000448 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
450def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000451 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000452 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453>;
454
455let DisableEncoding = "$exec" in {
456def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000457 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000458 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000459>;
460def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000461 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000462 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000463>;
464} // End DisableEncoding = "$exec"
465
466
467} // End isBranch = 1
468} // End isTerminator = 1
469
470let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000471def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000472 [(int_AMDGPU_barrier_local)]
473> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000474 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000475 let isBarrier = 1;
476 let hasCtrlDep = 1;
477 let mayLoad = 1;
478 let mayStore = 1;
479}
480
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000481def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
482def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
483def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
484def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000485
486let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000487 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000488 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
489 > {
490 let DisableEncoding = "$m0";
491 }
492} // End Uses = [EXEC]
493
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000494def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
495def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
496def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
497 let simm16 = 0;
498}
499def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
500def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
501def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
502 let simm16 = 0;
503}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000504} // End hasSideEffects
505
506//===----------------------------------------------------------------------===//
507// VOPC Instructions
508//===----------------------------------------------------------------------===//
509
Christian Konig76edd4f2013-02-26 17:52:29 +0000510let isCompare = 1 in {
511
Marek Olsak5df00d62014-12-07 12:18:57 +0000512defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
513defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT>;
514defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
515defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE>;
516defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000517defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000518defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
519defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
520defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000521defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000522defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000523defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE>;
524defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000525defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000526defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000527defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Matt Arsenault520e7c42014-06-18 16:53:48 +0000529let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000530
Marek Olsak5df00d62014-12-07 12:18:57 +0000531defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
532defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32">;
533defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
534defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32">;
535defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
536defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
537defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
538defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
539defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
540defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
541defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
542defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
543defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
544defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
545defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
546defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Matt Arsenault520e7c42014-06-18 16:53:48 +0000548} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000549
Marek Olsak5df00d62014-12-07 12:18:57 +0000550defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
551defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT>;
552defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
553defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE>;
554defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000555defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
557defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
558defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000559defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000560defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000561defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE>;
562defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000563defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000564defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000565defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000566
Matt Arsenault520e7c42014-06-18 16:53:48 +0000567let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000568
Marek Olsak5df00d62014-12-07 12:18:57 +0000569defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
570defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64">;
571defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
572defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64">;
573defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
574defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
575defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
576defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
577defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
578defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64">;
579defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
580defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64">;
581defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
582defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
583defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
584defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000585
Matt Arsenault520e7c42014-06-18 16:53:48 +0000586} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000587
Marek Olsak5df00d62014-12-07 12:18:57 +0000588let SubtargetPredicate = isSICI in {
589
Tom Stellard326d6ec2014-11-05 14:50:53 +0000590defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
591defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
592defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
593defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
594defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
595defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
596defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
597defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
598defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
599defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
600defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
601defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
602defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
603defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
604defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
605defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000606
Matt Arsenault520e7c42014-06-18 16:53:48 +0000607let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000608
Tom Stellard326d6ec2014-11-05 14:50:53 +0000609defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
610defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
611defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
612defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
613defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
614defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
615defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
616defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
617defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
618defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
619defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
620defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
621defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
622defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
623defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
624defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000625
Matt Arsenault520e7c42014-06-18 16:53:48 +0000626} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000627
Tom Stellard326d6ec2014-11-05 14:50:53 +0000628defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
629defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
630defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
631defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
632defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
633defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
634defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
635defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
636defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
637defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
638defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
639defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
640defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
641defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
642defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
643defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000644
645let hasSideEffects = 1, Defs = [EXEC] in {
646
Tom Stellard326d6ec2014-11-05 14:50:53 +0000647defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
648defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
649defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
650defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
651defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
652defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
653defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
654defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
655defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
656defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
657defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
658defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
659defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
660defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
661defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
662defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000663
664} // End hasSideEffects = 1, Defs = [EXEC]
665
Marek Olsak5df00d62014-12-07 12:18:57 +0000666} // End SubtargetPredicate = isSICI
667
668defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
669defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT>;
670defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
671defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE>;
672defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
673defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
674defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
675defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Matt Arsenault520e7c42014-06-18 16:53:48 +0000677let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
680defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32">;
681defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
682defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32">;
683defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
684defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
685defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
686defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Matt Arsenault520e7c42014-06-18 16:53:48 +0000688} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Marek Olsak5df00d62014-12-07 12:18:57 +0000690defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
691defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT>;
692defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
693defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE>;
694defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
695defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
696defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
697defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Matt Arsenault520e7c42014-06-18 16:53:48 +0000699let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000700
Marek Olsak5df00d62014-12-07 12:18:57 +0000701defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
702defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64">;
703defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
704defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64">;
705defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
706defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
707defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
708defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000709
Matt Arsenault520e7c42014-06-18 16:53:48 +0000710} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000711
Marek Olsak5df00d62014-12-07 12:18:57 +0000712defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
713defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT>;
714defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
715defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE>;
716defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
717defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
718defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
719defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000720
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000722
Marek Olsak5df00d62014-12-07 12:18:57 +0000723defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
724defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32">;
725defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
726defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32">;
727defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
728defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
729defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
730defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000731
Matt Arsenault520e7c42014-06-18 16:53:48 +0000732} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000733
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
735defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT>;
736defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
737defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE>;
738defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
739defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
740defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
741defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Matt Arsenault520e7c42014-06-18 16:53:48 +0000743let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000744
Marek Olsak5df00d62014-12-07 12:18:57 +0000745defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
746defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64">;
747defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
748defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64">;
749defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
750defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
751defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
752defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000753
Matt Arsenault520e7c42014-06-18 16:53:48 +0000754} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000755
Matt Arsenault4831ce52015-01-06 23:00:37 +0000756defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000757
Matt Arsenault520e7c42014-06-18 16:53:48 +0000758let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000759defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000760} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000761
Matt Arsenault4831ce52015-01-06 23:00:37 +0000762defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000763
Matt Arsenault520e7c42014-06-18 16:53:48 +0000764let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000765defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000766} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000767
768} // End isCompare = 1
769
Tom Stellard8d6d4492014-04-22 16:33:57 +0000770//===----------------------------------------------------------------------===//
771// DS Instructions
772//===----------------------------------------------------------------------===//
773
Marek Olsak0c1f8812015-01-27 17:25:07 +0000774defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
775defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
776defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
777defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
778defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
779defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
780defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
781defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
782defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
783defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
784defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
785defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000786defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000787let mayLoad = 0 in {
788defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
789defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
790defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
791}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000792defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
793defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000794defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
795defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000796
Tom Stellarddb4995a2015-03-09 16:03:45 +0000797defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
798defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
799defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
800defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
801defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000802let mayLoad = 0 in {
803defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
804defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
805}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000806defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
807defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
808defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
809defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
810defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
811defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
812defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
813defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
814defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
815defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
816defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
817defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000818defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000819defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000820defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
821 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
822>;
823defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
824 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
825>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000826defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
827defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000828defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
829defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000830let SubtargetPredicate = isCI in {
Marek Olsak0c1f8812015-01-27 17:25:07 +0000831defm DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000832} // End isCI
Tom Stellardcf051f42015-03-09 18:49:45 +0000833defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
834let mayStore = 0 in {
835defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
836defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
837defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
838defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
839defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
840defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
841defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
842}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000843defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
844defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
845defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000846defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
847defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
848defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
849defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
850defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
851defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
852defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
853defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
854defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
855defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
856defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
857defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000858defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000859let mayLoad = 0 in {
860defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
861defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
862defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
863}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000864defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
865defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
866defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
867defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000868
Marek Olsak0c1f8812015-01-27 17:25:07 +0000869defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
870defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
871defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
872defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
873defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
874defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
875defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
876defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
877defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
878defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
879defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
880defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000881defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000882defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000883defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
884defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000885defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
886defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
887defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
888defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000889
Tom Stellardcf051f42015-03-09 18:49:45 +0000890let mayStore = 0 in {
891defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
892defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
893defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
894}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000895
896defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
897defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
898defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
899defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
900defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
901defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
902defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
903defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
904defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
905defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
906defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
907defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
908defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
909
910defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
911defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
912
913defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
914defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
915defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
916defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
917defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
918defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
919defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
920defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
921defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
922defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
923defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
924defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
925defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
926
927defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
928defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
929
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000930//let SubtargetPredicate = isCI in {
931// DS_CONDXCHG32_RTN_B64
932// DS_CONDXCHG32_RTN_B128
933//} // End isCI
934
Tom Stellard8d6d4492014-04-22 16:33:57 +0000935//===----------------------------------------------------------------------===//
936// MUBUF Instructions
937//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000938
Tom Stellardaec94b32015-02-27 14:59:46 +0000939defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
940 mubuf<0x00>, "buffer_load_format_x", VGPR_32
941>;
942defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
943 mubuf<0x01>, "buffer_load_format_xy", VReg_64
944>;
945defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
946 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
947>;
948defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
949 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
950>;
951defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
952 mubuf<0x04>, "buffer_store_format_x", VGPR_32
953>;
954defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
955 mubuf<0x05>, "buffer_store_format_xy", VReg_64
956>;
957defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
958 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
959>;
960defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
961 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
962>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000963defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000964 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000965>;
966defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000967 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000968>;
969defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000970 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000971>;
972defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000973 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000974>;
975defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000976 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000977>;
978defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000979 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000980>;
981defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000982 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000983>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000984
Tom Stellardb02094e2014-07-21 15:45:01 +0000985defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000986 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000987>;
988
Tom Stellardb02094e2014-07-21 15:45:01 +0000989defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000990 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000991>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000992
Tom Stellardb02094e2014-07-21 15:45:01 +0000993defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000994 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000995>;
996
Tom Stellardb02094e2014-07-21 15:45:01 +0000997defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000998 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000999>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001000
Tom Stellardb02094e2014-07-21 15:45:01 +00001001defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +00001002 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +00001003>;
Marek Olsakee98b112015-01-27 17:24:58 +00001004
Aaron Watry81144372014-10-17 23:33:03 +00001005defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001006 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +00001007>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001008//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +00001009defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001010 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +00001011>;
Aaron Watry328f1ba2014-10-17 23:32:52 +00001012defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001013 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +00001014>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001015//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +00001016defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001017 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +00001018>;
1019defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001020 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +00001021>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001022defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001023 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001024>;
1025defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001026 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001027>;
Aaron Watry62127802014-10-17 23:32:54 +00001028defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001029 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001030>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001031defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001032 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001033>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001034defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001035 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001036>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001037//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1038//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1039//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1040//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1041//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1042//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1043//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1044//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1045//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1046//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1047//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1048//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1049//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1050//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1051//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1052//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1053//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1054//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1055//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1056//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1057//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1058//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
1059//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
1060//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
1061//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001062
Tom Stellard8d6d4492014-04-22 16:33:57 +00001063//===----------------------------------------------------------------------===//
1064// MTBUF Instructions
1065//===----------------------------------------------------------------------===//
1066
Tom Stellard326d6ec2014-11-05 14:50:53 +00001067//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1068//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1069//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1070defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001071defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001072defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1073defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1074defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001075
Tom Stellard8d6d4492014-04-22 16:33:57 +00001076//===----------------------------------------------------------------------===//
1077// MIMG Instructions
1078//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001079
Tom Stellard326d6ec2014-11-05 14:50:53 +00001080defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1081defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1082//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1083//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1084//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1085//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1086//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1087//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1088//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1089//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1090defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1091//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1092//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1093//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1094//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1095//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1096//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1097//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1098//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1099//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1100//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1101//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1102//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1103//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1104//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1105//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1106//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1107//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001108defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1109defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001110defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1111defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1112defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001113defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1114defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001115defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001116defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1117defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001118defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1119defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1120defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001121defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1122defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001123defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001124defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1125defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001126defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1127defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1128defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001129defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1130defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001131defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1133defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1135defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1136defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001137defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1138defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001139defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001140defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1141defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001143defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1144defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001145defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001146defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1147defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001148defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001149defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1150defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001151defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001152defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1153defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001154defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001155defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001156defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1157defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001158defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1159defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001160defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001161defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1162defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001163defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001164defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001165defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1166defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1167defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1168defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1169defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1170defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1171defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1172defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1173//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1174//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001175
Tom Stellard8d6d4492014-04-22 16:33:57 +00001176//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001177// Flat Instructions
1178//===----------------------------------------------------------------------===//
1179
1180let Predicates = [HasFlatAddressSpace] in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001181def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>;
1182def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>;
1183def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>;
1184def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>;
1185def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001186def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1187def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1188def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001189
1190def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001191 0x00000018, "flat_store_byte", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001192>;
1193
1194def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001195 0x0000001a, "flat_store_short", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001196>;
1197
1198def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001199 0x0000001c, "flat_store_dword", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001200>;
1201
1202def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001203 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001204>;
1205
1206def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001207 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001208>;
1209
1210def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001211 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001212>;
1213
Tom Stellard326d6ec2014-11-05 14:50:53 +00001214//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1215//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1216//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1217//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1218//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1219//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1220//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1221//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1222//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1223//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1224//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1225//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1226//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1227//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1228//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1229//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1230//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1231//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1232//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1233//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1234//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1235//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1236//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1237//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1238//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1239//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1240//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1241//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1242//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1243//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1244//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1245//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1246//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1247//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001248
1249} // End HasFlatAddressSpace predicate
1250//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001251// VOP1 Instructions
1252//===----------------------------------------------------------------------===//
1253
Tom Stellardc34c37a2015-02-18 16:08:15 +00001254let vdst = 0, src0 = 0 in {
1255defm V_NOP : VOP1_m <vop1<0x0>, (outs), (ins), "v_nop", [], "v_nop">;
1256}
Christian Konig76edd4f2013-02-26 17:52:29 +00001257
Matt Arsenaultf2733702014-07-30 03:18:57 +00001258let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001259defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001260} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001261
Tom Stellardfbe435d2014-03-17 17:03:51 +00001262let Uses = [EXEC] in {
1263
Tom Stellardae38f302015-01-14 01:13:19 +00001264// FIXME: Specify SchedRW for READFIRSTLANE_B32
1265
Tom Stellardfbe435d2014-03-17 17:03:51 +00001266def V_READFIRSTLANE_B32 : VOP1 <
1267 0x00000002,
1268 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001269 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001270 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001271 []
1272>;
1273
1274}
1275
Tom Stellardae38f302015-01-14 01:13:19 +00001276let SchedRW = [WriteQuarterRate32] in {
1277
Tom Stellard326d6ec2014-11-05 14:50:53 +00001278defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001280>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001281defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001283>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001284defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001286>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001287defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001289>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001290defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001292>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001293defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001295>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001296defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1297defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001298 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001299>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001300defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001301 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001302>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001303defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1304 VOP_I32_F32, cvt_rpi_i32_f32>;
1305defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1306 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001307defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001308defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001309 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001310>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001311defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001313>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001314defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001316>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001317defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001318 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001319>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001320defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001321 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001322>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001323defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001324 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001325>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001326defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001327 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001328>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001329defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001330 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001331>;
Tom Stellardae38f302015-01-14 01:13:19 +00001332
1333} // let SchedRW = [WriteQuarterRate32]
1334
Marek Olsak5df00d62014-12-07 12:18:57 +00001335defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001336 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001337>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001338defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001339 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001340>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001341defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001342 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001343>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001344defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001345 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001346>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001347defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001348 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001349>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001350defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001352>;
Tom Stellardae38f302015-01-14 01:13:19 +00001353
1354let SchedRW = [WriteQuarterRate32] in {
1355
Marek Olsak5df00d62014-12-07 12:18:57 +00001356defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001357 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001358>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001359defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001360 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001361>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001362defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1363 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001364>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001365defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001366 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001367>;
Tom Stellardae38f302015-01-14 01:13:19 +00001368
1369} //let SchedRW = [WriteQuarterRate32]
1370
1371let SchedRW = [WriteDouble] in {
1372
Marek Olsak5df00d62014-12-07 12:18:57 +00001373defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001375>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001376defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001377 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001378>;
Tom Stellardae38f302015-01-14 01:13:19 +00001379
1380} // let SchedRW = [WriteDouble];
1381
Marek Olsak5df00d62014-12-07 12:18:57 +00001382defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001383 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001384>;
Tom Stellardae38f302015-01-14 01:13:19 +00001385
1386let SchedRW = [WriteDouble] in {
1387
Marek Olsak5df00d62014-12-07 12:18:57 +00001388defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001389 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001390>;
Tom Stellardae38f302015-01-14 01:13:19 +00001391
1392} // let SchedRW = [WriteDouble]
1393
Marek Olsak5df00d62014-12-07 12:18:57 +00001394defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001395 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001396>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001397defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001398 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001399>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001400defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1401defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1402defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1403defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1404defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001405defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1406 VOP_I32_F64
1407>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001408defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1409 VOP_F64_F64
1410>;
1411defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001412defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1413 VOP_I32_F32
1414>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001415defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1416 VOP_F32_F32
1417>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001418let vdst = 0, src0 = 0 in {
1419defm V_CLREXCP : VOP1_m <vop1<0x41,0x35>, (outs), (ins), "v_clrexcp", [],
1420 "v_clrexcp"
1421>;
1422}
Marek Olsak5df00d62014-12-07 12:18:57 +00001423defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1424defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1425defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001426
Marek Olsak5df00d62014-12-07 12:18:57 +00001427// These instruction only exist on SI and CI
1428let SubtargetPredicate = isSICI in {
1429
Tom Stellardae38f302015-01-14 01:13:19 +00001430let SchedRW = [WriteQuarterRate32] in {
1431
Marek Olsak5df00d62014-12-07 12:18:57 +00001432defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1433defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1434defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1435defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1436 VOP_F32_F32, AMDGPUrsq_clamped
1437>;
1438defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1439 VOP_F32_F32, AMDGPUrsq_legacy
1440>;
Tom Stellardae38f302015-01-14 01:13:19 +00001441
1442} // End let SchedRW = [WriteQuarterRate32]
1443
1444let SchedRW = [WriteDouble] in {
1445
Marek Olsak5df00d62014-12-07 12:18:57 +00001446defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1447defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1448 VOP_F64_F64, AMDGPUrsq_clamped
1449>;
1450
Tom Stellardae38f302015-01-14 01:13:19 +00001451} // End SchedRW = [WriteDouble]
1452
Marek Olsak5df00d62014-12-07 12:18:57 +00001453} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001454
1455//===----------------------------------------------------------------------===//
1456// VINTRP Instructions
1457//===----------------------------------------------------------------------===//
1458
Tom Stellardae38f302015-01-14 01:13:19 +00001459// FIXME: Specify SchedRW for VINTRP insturctions.
Marek Olsak5df00d62014-12-07 12:18:57 +00001460defm V_INTERP_P1_F32 : VINTRP_m <
1461 0x00000000, "v_interp_p1_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001462 (outs VGPR_32:$dst),
1463 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001464 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001465 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001466
Marek Olsak5df00d62014-12-07 12:18:57 +00001467defm V_INTERP_P2_F32 : VINTRP_m <
1468 0x00000001, "v_interp_p2_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001469 (outs VGPR_32:$dst),
1470 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001471 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001472 "$src0,$m0",
1473 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001474
Marek Olsak5df00d62014-12-07 12:18:57 +00001475defm V_INTERP_MOV_F32 : VINTRP_m <
1476 0x00000002, "v_interp_mov_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001477 (outs VGPR_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001478 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001479 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001480 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001481
Tom Stellard8d6d4492014-04-22 16:33:57 +00001482//===----------------------------------------------------------------------===//
1483// VOP2 Instructions
1484//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001485
Tom Stellard5224df32015-03-10 16:16:44 +00001486multiclass V_CNDMASK <vop2 op, string name> {
1487 defm _e32 : VOP2_m <
1488 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins32, VOP_CNDMASK.Asm32, [],
1489 name, name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001490
Tom Stellard5224df32015-03-10 16:16:44 +00001491 defm _e64 : VOP3_m <
1492 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
1493 name#"_e64"#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
1494}
1495
1496defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001497
1498let isCommutable = 1 in {
1499defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1500 VOP_F32_F32_F32, fadd
1501>;
1502
1503defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1504defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1505 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1506>;
1507} // End isCommutable = 1
1508
1509let isCommutable = 1 in {
1510
1511defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1512 VOP_F32_F32_F32, int_AMDGPU_mul
1513>;
1514
1515defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1516 VOP_F32_F32_F32, fmul
1517>;
1518
1519defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1520 VOP_I32_I32_I32, AMDGPUmul_i24
1521>;
Tom Stellard894b9882015-02-18 16:08:14 +00001522
1523defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1524 VOP_I32_I32_I32
1525>;
1526
Marek Olsak5df00d62014-12-07 12:18:57 +00001527defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1528 VOP_I32_I32_I32, AMDGPUmul_u24
1529>;
Tom Stellard894b9882015-02-18 16:08:14 +00001530
1531defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1532 VOP_I32_I32_I32
1533>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001534
1535defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1536 fminnum>;
1537defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1538 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001539defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1540defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1541defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1542defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001543
Marek Olsak5df00d62014-12-07 12:18:57 +00001544defm V_LSHRREV_B32 : VOP2Inst <
1545 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001546 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001547>;
1548
Marek Olsak5df00d62014-12-07 12:18:57 +00001549defm V_ASHRREV_I32 : VOP2Inst <
1550 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001551 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001552>;
1553
Marek Olsak5df00d62014-12-07 12:18:57 +00001554defm V_LSHLREV_B32 : VOP2Inst <
1555 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001556 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001557>;
1558
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001559defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1560defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1561defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001562
1563defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1564} // End isCommutable = 1
1565
Matt Arsenault70120fa2015-02-21 21:29:00 +00001566defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001567
1568let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001569defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001570} // End isCommutable = 1
1571
1572let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1573// No patterns so that the scalar instructions are always selected.
1574// The scalar versions will be replaced with vector when needed later.
1575
1576// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1577// but the VI instructions behave the same as the SI versions.
1578defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1579 VOP_I32_I32_I32, add
1580>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001581defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001582
1583defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1584 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1585>;
1586
1587let Uses = [VCC] in { // Carry-in comes from VCC
1588defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001589 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001590>;
1591defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001592 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001593>;
1594defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1595 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1596>;
1597
1598} // End Uses = [VCC]
1599} // End isCommutable = 1, Defs = [VCC]
1600
Marek Olsak15e4a592015-01-15 18:42:55 +00001601defm V_READLANE_B32 : VOP2SI_3VI_m <
1602 vop3 <0x001, 0x289>,
1603 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001604 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001605 (ins VGPR_32:$src0, SCSrc_32:$src1),
1606 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001607>;
1608
Marek Olsak15e4a592015-01-15 18:42:55 +00001609defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1610 vop3 <0x002, 0x28a>,
1611 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001612 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001613 (ins SReg_32:$src0, SCSrc_32:$src1),
1614 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001615>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001616
Marek Olsak15e4a592015-01-15 18:42:55 +00001617// These instructions only exist on SI and CI
1618let SubtargetPredicate = isSICI in {
1619
Marek Olsak191507e2015-02-03 17:38:12 +00001620defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001621 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001622>;
Marek Olsak191507e2015-02-03 17:38:12 +00001623defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001624 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001625>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001626
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001627let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001628defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1629defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1630defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001631} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001632} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001633
Marek Olsak11057ee2015-02-03 17:38:01 +00001634let isCommutable = 1 in {
1635defm V_MAC_LEGACY_F32 : VOP2_VI3_Inst <vop23<0x6, 0x28e>, "v_mac_legacy_f32",
1636 VOP_F32_F32_F32
1637>;
1638} // End isCommutable = 1
1639
Marek Olsakf0b130a2015-01-15 18:43:06 +00001640defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32", VOP_I32_I32_I32,
1641 AMDGPUbfm
1642>;
1643defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644 VOP_I32_I32_I32
1645>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001646defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001647 VOP_I32_I32_I32
1648>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001649defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1650 VOP_I32_I32_I32
1651>;
1652defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001653 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001654>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001655
Marek Olsak11057ee2015-02-03 17:38:01 +00001656
1657defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1658 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1659
1660defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1661 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001662>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001663defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1664 VOP_I32_F32_F32
1665>;
1666defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1667 VOP_I32_F32_F32, int_SI_packf16
1668>;
1669defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1670 VOP_I32_I32_I32
1671>;
1672defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1673 VOP_I32_I32_I32
1674>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001675
1676//===----------------------------------------------------------------------===//
1677// VOP3 Instructions
1678//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001679
Matt Arsenault95e48662014-11-13 19:26:47 +00001680let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001681defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001683>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001684
Marek Olsak5df00d62014-12-07 12:18:57 +00001685defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001686 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001687>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001688
Marek Olsak5df00d62014-12-07 12:18:57 +00001689defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001690 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1691>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001692defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001693 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001694>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001695} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001696
Marek Olsak5df00d62014-12-07 12:18:57 +00001697defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001698 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001699>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001700defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001701 VOP_F32_F32_F32_F32
1702>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001703defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704 VOP_F32_F32_F32_F32
1705>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001706defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001707 VOP_F32_F32_F32_F32
1708>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001709
1710let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1711defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1713>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001714defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001715 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1716>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001717}
1718
1719defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720 VOP_I32_I32_I32_I32, AMDGPUbfi
1721>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001722
1723let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001724defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001725 VOP_F32_F32_F32_F32, fma
1726>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001727defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001728 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001729>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001730} // End isCommutable = 1
1731
Tom Stellard326d6ec2014-11-05 14:50:53 +00001732//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001733defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001734 VOP_I32_I32_I32_I32
1735>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001736defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001737 VOP_I32_I32_I32_I32
1738>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001739
Marek Olsak794ff832015-01-27 17:25:15 +00001740defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001741 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1742
Marek Olsak794ff832015-01-27 17:25:15 +00001743defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001744 VOP_I32_I32_I32_I32, AMDGPUsmin3
1745>;
Marek Olsak794ff832015-01-27 17:25:15 +00001746defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001747 VOP_I32_I32_I32_I32, AMDGPUumin3
1748>;
Marek Olsak794ff832015-01-27 17:25:15 +00001749defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001750 VOP_F32_F32_F32_F32, AMDGPUfmax3
1751>;
Marek Olsak794ff832015-01-27 17:25:15 +00001752defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001753 VOP_I32_I32_I32_I32, AMDGPUsmax3
1754>;
Marek Olsak794ff832015-01-27 17:25:15 +00001755defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001756 VOP_I32_I32_I32_I32, AMDGPUumax3
1757>;
Marek Olsak794ff832015-01-27 17:25:15 +00001758defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1759 VOP_F32_F32_F32_F32
1760>;
1761defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1762 VOP_I32_I32_I32_I32
1763>;
1764defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1765 VOP_I32_I32_I32_I32
1766>;
1767
Tom Stellard326d6ec2014-11-05 14:50:53 +00001768//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1769//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1770//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001771defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001772 VOP_I32_I32_I32_I32
1773>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001774////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001775defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001776 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001777>;
Tom Stellardae38f302015-01-14 01:13:19 +00001778
1779let SchedRW = [WriteDouble] in {
1780
Tom Stellardb4a313a2014-08-01 00:32:39 +00001781defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001782 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001783>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001784
Tom Stellardae38f302015-01-14 01:13:19 +00001785} // let SchedRW = [WriteDouble]
1786
Tom Stellardae38f302015-01-14 01:13:19 +00001787let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001788let isCommutable = 1 in {
1789
Marek Olsak5df00d62014-12-07 12:18:57 +00001790defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001791 VOP_F64_F64_F64, fadd
1792>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001793defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001794 VOP_F64_F64_F64, fmul
1795>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001796
Marek Olsak5df00d62014-12-07 12:18:57 +00001797defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001798 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001799>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001800defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001801 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001802>;
Tom Stellard7512c082013-07-12 18:14:56 +00001803
1804} // isCommutable = 1
1805
Marek Olsak5df00d62014-12-07 12:18:57 +00001806defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001807 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001808>;
Christian Konig70a50322013-03-27 09:12:51 +00001809
Tom Stellardae38f302015-01-14 01:13:19 +00001810} // let SchedRW = [WriteDouble]
1811
1812let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001813
Marek Olsak5df00d62014-12-07 12:18:57 +00001814defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001815 VOP_I32_I32_I32
1816>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001817defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001818 VOP_I32_I32_I32
1819>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001820
1821defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001822 VOP_I32_I32_I32
1823>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001824defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001825 VOP_I32_I32_I32
1826>;
Christian Konig70a50322013-03-27 09:12:51 +00001827
Tom Stellardae38f302015-01-14 01:13:19 +00001828} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001829
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001830let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001831defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001832}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001833
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001834let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001835// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001836defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001837} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001838
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001839let isCommutable = 1, Uses = [VCC] in {
1840
1841// v_div_fmas_f32:
1842// result = src0 * src1 + src2
1843// if (vcc)
1844// result *= 2^32
1845//
1846defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001847 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001848>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001849
Tom Stellardae38f302015-01-14 01:13:19 +00001850let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001851// v_div_fmas_f64:
1852// result = src0 * src1 + src2
1853// if (vcc)
1854// result *= 2^64
1855//
1856defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001857 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001858>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001859
Tom Stellardae38f302015-01-14 01:13:19 +00001860} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001861} // End isCommutable = 1
1862
Tom Stellard326d6ec2014-11-05 14:50:53 +00001863//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1864//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1865//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001866
Tom Stellardae38f302015-01-14 01:13:19 +00001867let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001868defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001869 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001870>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001871
Tom Stellardae38f302015-01-14 01:13:19 +00001872} // let SchedRW = [WriteDouble]
1873
Marek Olsakeae20ab2015-01-15 18:42:40 +00001874// These instructions only exist on SI and CI
1875let SubtargetPredicate = isSICI in {
1876
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001877defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1878defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1879defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001880
1881defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1882 VOP_F32_F32_F32_F32>;
1883
1884} // End SubtargetPredicate = isSICI
1885
Marek Olsak707a6d02015-02-03 21:53:01 +00001886let SubtargetPredicate = isVI in {
1887
1888defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1889 VOP_I64_I32_I64
1890>;
1891defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1892 VOP_I64_I32_I64
1893>;
1894defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1895 VOP_I64_I32_I64
1896>;
1897
1898} // End SubtargetPredicate = isVI
1899
Tom Stellard8d6d4492014-04-22 16:33:57 +00001900//===----------------------------------------------------------------------===//
1901// Pseudo Instructions
1902//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001903let isCodeGenOnly = 1, isPseudo = 1 in {
1904
Tom Stellard4842c052015-01-07 20:27:25 +00001905let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1906// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1907// pass to enable folding of inline immediates.
1908def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1909} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1910
Tom Stellard60024a02014-09-24 01:33:24 +00001911let hasSideEffects = 1 in {
1912def SGPR_USE : InstSI <(outs),(ins), "", []>;
1913}
1914
Matt Arsenault8fb37382013-10-11 21:03:36 +00001915// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001916// and should be lowered to ISA instructions prior to codegen.
1917
Tom Stellardf8794352012-12-19 22:10:31 +00001918let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1919 Uses = [EXEC], Defs = [EXEC] in {
1920
1921let isBranch = 1, isTerminator = 1 in {
1922
Tom Stellard919bb6b2014-04-29 23:12:53 +00001923def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001924 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001925 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001926 "",
1927 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001928>;
1929
Tom Stellardf8794352012-12-19 22:10:31 +00001930def SI_ELSE : InstSI <
1931 (outs SReg_64:$dst),
1932 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001933 "",
1934 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001935> {
Tom Stellardf8794352012-12-19 22:10:31 +00001936 let Constraints = "$src = $dst";
1937}
1938
1939def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001940 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001941 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001942 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001943 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001944>;
Tom Stellardf8794352012-12-19 22:10:31 +00001945
1946} // end isBranch = 1, isTerminator = 1
1947
1948def SI_BREAK : InstSI <
1949 (outs SReg_64:$dst),
1950 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001951 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001952 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001953>;
1954
1955def SI_IF_BREAK : InstSI <
1956 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001957 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001958 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001959 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001960>;
1961
1962def SI_ELSE_BREAK : InstSI <
1963 (outs SReg_64:$dst),
1964 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001965 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001966 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001967>;
1968
1969def SI_END_CF : InstSI <
1970 (outs),
1971 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001972 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001973 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001974>;
1975
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001976def SI_KILL : InstSI <
1977 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001978 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001979 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001980 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001981>;
1982
Tom Stellardf8794352012-12-19 22:10:31 +00001983} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1984 // Uses = [EXEC], Defs = [EXEC]
1985
Christian Konig2989ffc2013-03-18 11:34:16 +00001986let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1987
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001988//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001989
1990let UseNamedOperandTable = 1 in {
1991
Tom Stellard0e70de52014-05-16 20:56:45 +00001992def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001993 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001994 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001995 "", []
1996> {
1997 let isRegisterLoad = 1;
1998 let mayLoad = 1;
1999}
2000
Tom Stellard0e70de52014-05-16 20:56:45 +00002001class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00002002 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002003 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00002004 "", []
2005> {
2006 let isRegisterStore = 1;
2007 let mayStore = 1;
2008}
2009
2010let usesCustomInserter = 1 in {
2011def SI_RegisterStorePseudo : SIRegStore<(outs)>;
2012} // End usesCustomInserter = 1
2013def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
2014
2015
2016} // End UseNamedOperandTable = 1
2017
Christian Konig2989ffc2013-03-18 11:34:16 +00002018def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002019 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00002020 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00002021 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00002022 []
2023>;
2024
2025class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
2026 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002027 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00002028 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00002029 []
2030> {
2031 let Constraints = "$src = $dst";
2032}
2033
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002034def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002035def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2036def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2037def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2038def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2039
2040} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
2041
Tom Stellardeba61072014-05-02 15:41:42 +00002042multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
2043
Tom Stellard42fb60e2015-01-14 15:42:31 +00002044 let UseNamedOperandTable = 1 in {
2045 def _SAVE : InstSI <
2046 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002047 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002048 SReg_32:$scratch_offset),
2049 "", []
2050 >;
Tom Stellardeba61072014-05-02 15:41:42 +00002051
Tom Stellard42fb60e2015-01-14 15:42:31 +00002052 def _RESTORE : InstSI <
2053 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002054 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002055 "", []
2056 >;
2057 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002058}
2059
Tom Stellard060ae392014-06-10 21:20:38 +00002060defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002061defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2062defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2063defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2064defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2065
Tom Stellard96468902014-09-24 01:33:17 +00002066multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002067 let UseNamedOperandTable = 1 in {
2068 def _SAVE : InstSI <
2069 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002070 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002071 SReg_32:$scratch_offset),
2072 "", []
2073 >;
Tom Stellard96468902014-09-24 01:33:17 +00002074
Tom Stellard42fb60e2015-01-14 15:42:31 +00002075 def _RESTORE : InstSI <
2076 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002077 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002078 "", []
2079 >;
2080 } // End UseNamedOperandTable = 1
Tom Stellard96468902014-09-24 01:33:17 +00002081}
2082
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002083defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002084defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2085defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2086defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2087defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2088defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2089
Tom Stellard067c8152014-07-21 14:01:14 +00002090let Defs = [SCC] in {
2091
2092def SI_CONSTDATA_PTR : InstSI <
2093 (outs SReg_64:$dst),
2094 (ins),
2095 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2096>;
2097
2098} // End Defs = [SCC]
2099
Tom Stellard75aadc22012-12-11 21:25:42 +00002100} // end IsCodeGenOnly, isPseudo
2101
Marek Olsak5df00d62014-12-07 12:18:57 +00002102} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002103
Marek Olsak5df00d62014-12-07 12:18:57 +00002104let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002105
Christian Konig2aca0432013-02-21 15:17:32 +00002106def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002107 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002108 (V_CNDMASK_B32_e64 $src2, $src1,
2109 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2110 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002111>;
2112
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002113def : Pat <
2114 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002115 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002116>;
2117
Tom Stellard75aadc22012-12-11 21:25:42 +00002118/* int_SI_vs_load_input */
2119def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002120 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellard49282c92015-02-27 14:59:44 +00002121 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002122>;
2123
2124/* int_SI_export */
2125def : Pat <
2126 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002127 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002128 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002129 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002130>;
2131
Tom Stellard8d6d4492014-04-22 16:33:57 +00002132//===----------------------------------------------------------------------===//
2133// SMRD Patterns
2134//===----------------------------------------------------------------------===//
2135
2136multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2137
Marek Olsak58f61a82014-12-07 17:17:38 +00002138 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002139 def : Pat <
2140 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2141 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2142 >;
2143
2144 // 2. Offset loaded in an 32bit SGPR
2145 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002146 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2147 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002148 >;
2149
2150 // 3. No offset at all
2151 def : Pat <
2152 (constant_load i64:$sbase),
2153 (vt (Instr_IMM $sbase, 0))
2154 >;
2155}
2156
Marek Olsak58f61a82014-12-07 17:17:38 +00002157multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2158
2159 // 1. VI: Offset as 20bit immediate in bytes
2160 def : Pat <
2161 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2162 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2163 >;
2164
2165 // 2. Offset loaded in an 32bit SGPR
2166 def : Pat <
2167 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2168 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2169 >;
2170
2171 // 3. No offset at all
2172 def : Pat <
2173 (constant_load i64:$sbase),
2174 (vt (Instr_IMM $sbase, 0))
2175 >;
2176}
2177
2178let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002179defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2180defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002181defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2182defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2183defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2184defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2185defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002186} // End Predicates = [isSICI]
2187
2188let Predicates = [isVI] in {
2189defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2190defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2191defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2192defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2193defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2194defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2195defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2196} // End Predicates = [isVI]
2197
2198let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002199
2200// 1. Offset as 8bit DWORD immediate
2201def : Pat <
2202 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2203 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2204>;
2205
Marek Olsak58f61a82014-12-07 17:17:38 +00002206} // End Predicates = [isSICI]
2207
Tom Stellard8d6d4492014-04-22 16:33:57 +00002208// 2. Offset loaded in an 32bit SGPR
2209def : Pat <
2210 (SIload_constant v4i32:$sbase, imm:$offset),
2211 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2212>;
2213
Tom Stellardae4c9e72014-06-20 17:06:11 +00002214//===----------------------------------------------------------------------===//
2215// SOP1 Patterns
2216//===----------------------------------------------------------------------===//
2217
Tom Stellardae4c9e72014-06-20 17:06:11 +00002218def : Pat <
2219 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002220 (i64 (REG_SEQUENCE SReg_64,
2221 (S_BCNT1_I32_B64 $src), sub0,
2222 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002223>;
2224
Tom Stellard58ac7442014-04-29 23:12:48 +00002225//===----------------------------------------------------------------------===//
2226// SOP2 Patterns
2227//===----------------------------------------------------------------------===//
2228
Tom Stellard80942a12014-09-05 14:07:59 +00002229// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002230// case, the sgpr-copies pass will fix this to use the vector version.
2231def : Pat <
2232 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002233 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002234>;
2235
Tom Stellard58ac7442014-04-29 23:12:48 +00002236//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002237// SOPP Patterns
2238//===----------------------------------------------------------------------===//
2239
2240def : Pat <
2241 (int_AMDGPU_barrier_global),
2242 (S_BARRIER)
2243>;
2244
2245//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002246// VOP1 Patterns
2247//===----------------------------------------------------------------------===//
2248
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002249let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002250
2251//def : RcpPat<V_RCP_F64_e32, f64>;
2252//defm : RsqPat<V_RSQ_F64_e32, f64>;
2253//defm : RsqPat<V_RSQ_F32_e32, f32>;
2254
2255def : RsqPat<V_RSQ_F32_e32, f32>;
2256def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002257}
2258
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002259//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002260// VOP2 Patterns
2261//===----------------------------------------------------------------------===//
2262
Tom Stellardae4c9e72014-06-20 17:06:11 +00002263def : Pat <
2264 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002265 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002266>;
2267
Tom Stellard5224df32015-03-10 16:16:44 +00002268def : Pat <
2269 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2270 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2271>;
2272
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002273/********** ======================= **********/
2274/********** Image sampling patterns **********/
2275/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002276
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002277// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002278class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002279 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002280 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2281 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2282 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2283 $addr, $rsrc, $sampler)
2284>;
2285
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002286multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2287 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2288 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2289 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2290 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2291 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2292}
2293
2294// Image only
2295class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002296 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002297 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2298 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2299 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2300 $addr, $rsrc)
2301>;
2302
2303multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2304 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2305 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2306 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2307}
2308
2309// Basic sample
2310defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2311defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2312defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2313defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2314defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2315defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2316defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2317defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2318defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2319defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2320
2321// Sample with comparison
2322defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2323defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2324defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2325defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2326defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2327defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2328defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2329defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2330defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2331defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2332
2333// Sample with offsets
2334defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2335defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2336defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2337defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2338defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2339defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2340defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2341defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2342defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2343defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2344
2345// Sample with comparison and offsets
2346defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2347defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2348defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2349defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2350defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2351defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2352defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2353defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2354defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2355defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2356
2357// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002358// Only the variants which make sense are defined.
2359def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2360def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2361def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2362def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2363def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2364def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2365def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2366def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2367def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2368
2369def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2370def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2371def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2372def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2373def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2374def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2375def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2376def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2377def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2378
2379def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2380def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2381def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2382def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2383def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2384def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2385def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2386def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2387def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2388
2389def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2390def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2391def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2392def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2393def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2394def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2395def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2396def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2397
2398def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2399def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2400def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2401
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002402def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2403defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2404defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2405
Tom Stellard9fa17912013-08-14 23:24:45 +00002406/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002407def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002408 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002409 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002410>;
2411
Tom Stellard9fa17912013-08-14 23:24:45 +00002412class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002413 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002414 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002415>;
2416
Tom Stellard9fa17912013-08-14 23:24:45 +00002417class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002418 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002419 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002420>;
2421
Tom Stellard9fa17912013-08-14 23:24:45 +00002422class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002423 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002424 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002425>;
2426
Tom Stellard9fa17912013-08-14 23:24:45 +00002427class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002428 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002429 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002430 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002431>;
2432
Tom Stellard9fa17912013-08-14 23:24:45 +00002433class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002434 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002435 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002436 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002437>;
2438
Tom Stellard9fa17912013-08-14 23:24:45 +00002439/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002440multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2441 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2442MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002443 def : SamplePattern <SIsample, sample, addr_type>;
2444 def : SampleRectPattern <SIsample, sample, addr_type>;
2445 def : SampleArrayPattern <SIsample, sample, addr_type>;
2446 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2447 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002448
Tom Stellard9fa17912013-08-14 23:24:45 +00002449 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2450 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2451 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2452 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002453
Tom Stellard9fa17912013-08-14 23:24:45 +00002454 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2455 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2456 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2457 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002458
Tom Stellard9fa17912013-08-14 23:24:45 +00002459 def : SamplePattern <SIsampled, sample_d, addr_type>;
2460 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2461 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2462 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002463}
2464
Tom Stellard682bfbc2013-10-10 17:11:24 +00002465defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2466 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2467 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2468 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002469 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002470defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2471 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2472 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2473 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002474 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002475defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2476 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2477 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2478 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002479 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002480defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2481 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2482 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2483 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002484 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002485
Tom Stellard353b3362013-05-06 23:02:12 +00002486/* int_SI_imageload for texture fetches consuming varying address parameters */
2487class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2488 (name addr_type:$addr, v32i8:$rsrc, imm),
2489 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2490>;
2491
2492class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2493 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2494 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2495>;
2496
Tom Stellard3494b7e2013-08-14 22:22:14 +00002497class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2498 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2499 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2500>;
2501
2502class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2503 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2504 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2505>;
2506
Tom Stellard16a9a202013-08-14 23:24:17 +00002507multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2508 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2509 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002510}
2511
Tom Stellard16a9a202013-08-14 23:24:17 +00002512multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2513 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2514 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2515}
2516
Tom Stellard682bfbc2013-10-10 17:11:24 +00002517defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2518defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002519
Tom Stellard682bfbc2013-10-10 17:11:24 +00002520defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2521defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002522
Tom Stellardf787ef12013-05-06 23:02:19 +00002523/* Image resource information */
2524def : Pat <
2525 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002526 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002527>;
2528
2529def : Pat <
2530 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002531 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002532>;
2533
Tom Stellard3494b7e2013-08-14 22:22:14 +00002534def : Pat <
2535 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002536 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002537>;
2538
Christian Konig4a1b9c32013-03-18 11:34:10 +00002539/********** ============================================ **********/
2540/********** Extraction, Insertion, Building and Casting **********/
2541/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002542
Christian Konig4a1b9c32013-03-18 11:34:10 +00002543foreach Index = 0-2 in {
2544 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002545 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002546 >;
2547 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002548 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002549 >;
2550
2551 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002552 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002553 >;
2554 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002555 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002556 >;
2557}
2558
2559foreach Index = 0-3 in {
2560 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002561 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002562 >;
2563 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002564 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002565 >;
2566
2567 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002568 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002569 >;
2570 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002571 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002572 >;
2573}
2574
2575foreach Index = 0-7 in {
2576 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002577 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002578 >;
2579 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002580 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002581 >;
2582
2583 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002584 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002585 >;
2586 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002587 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002588 >;
2589}
2590
2591foreach Index = 0-15 in {
2592 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002593 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002594 >;
2595 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002596 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002597 >;
2598
2599 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002600 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002601 >;
2602 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002603 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002604 >;
2605}
Tom Stellard75aadc22012-12-11 21:25:42 +00002606
Tom Stellard75aadc22012-12-11 21:25:42 +00002607def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002608def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002609
2610def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002611def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002612
Tom Stellard7512c082013-07-12 18:14:56 +00002613def : BitConvert <i64, f64, VReg_64>;
2614
2615def : BitConvert <f64, i64, VReg_64>;
2616
Tom Stellarded2f6142013-07-18 21:43:42 +00002617def : BitConvert <v2f32, v2i32, VReg_64>;
2618def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002619def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002620def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002621def : BitConvert <v2f32, i64, VReg_64>;
2622def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002623def : BitConvert <v2i32, f64, VReg_64>;
2624def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002625def : BitConvert <v4f32, v4i32, VReg_128>;
2626def : BitConvert <v4i32, v4f32, VReg_128>;
2627
Tom Stellard967bf582014-02-13 23:34:15 +00002628def : BitConvert <v8f32, v8i32, SReg_256>;
2629def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002630def : BitConvert <v8i32, v32i8, SReg_256>;
2631def : BitConvert <v32i8, v8i32, SReg_256>;
2632def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002633def : BitConvert <v8i32, v8f32, VReg_256>;
2634def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002635def : BitConvert <v32i8, v8i32, VReg_256>;
2636
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002637def : BitConvert <v16i32, v16f32, VReg_512>;
2638def : BitConvert <v16f32, v16i32, VReg_512>;
2639
Christian Konig8dbe6f62013-02-21 15:17:27 +00002640/********** =================== **********/
2641/********** Src & Dst modifiers **********/
2642/********** =================== **********/
2643
2644def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002645 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2646 (f32 FP_ZERO), (f32 FP_ONE)),
2647 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002648>;
2649
Michel Danzer624b02a2014-02-04 07:12:38 +00002650/********** ================================ **********/
2651/********** Floating point absolute/negative **********/
2652/********** ================================ **********/
2653
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002654// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002655
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002656// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002657def : Pat <
2658 (fneg (fabs f32:$src)),
2659 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2660>;
2661
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002662// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002663def : Pat <
2664 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002665 (REG_SEQUENCE VReg_64,
2666 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2667 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002668 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002669 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2670 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002671>;
2672
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002673def : Pat <
2674 (fabs f32:$src),
2675 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2676>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002677
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002678def : Pat <
2679 (fneg f32:$src),
2680 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2681>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002682
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002683def : Pat <
2684 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002685 (REG_SEQUENCE VReg_64,
2686 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2687 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002688 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002689 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2690 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002691>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002692
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002693def : Pat <
2694 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002695 (REG_SEQUENCE VReg_64,
2696 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2697 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002698 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002699 (V_MOV_B32_e32 0x80000000)),
2700 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002701>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002702
Christian Konigc756cb992013-02-16 11:28:22 +00002703/********** ================== **********/
2704/********** Immediate Patterns **********/
2705/********** ================== **********/
2706
2707def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002708 (SGPRImm<(i32 imm)>:$imm),
2709 (S_MOV_B32 imm:$imm)
2710>;
2711
2712def : Pat <
2713 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002714 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002715>;
2716
2717def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002718 (i32 imm:$imm),
2719 (V_MOV_B32_e32 imm:$imm)
2720>;
2721
2722def : Pat <
2723 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002724 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002725>;
2726
2727def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002728 (i64 InlineImm<i64>:$imm),
2729 (S_MOV_B64 InlineImm<i64>:$imm)
2730>;
2731
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002732// XXX - Should this use a s_cmp to set SCC?
2733
2734// Set to sign-extended 64-bit value (true = -1, false = 0)
2735def : Pat <
2736 (i1 imm:$imm),
2737 (S_MOV_B64 (i64 (as_i64imm $imm)))
2738>;
2739
Matt Arsenault303011a2014-12-17 21:04:08 +00002740def : Pat <
2741 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002742 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002743>;
2744
Tom Stellard75aadc22012-12-11 21:25:42 +00002745/********** ===================== **********/
2746/********** Interpolation Paterns **********/
2747/********** ===================== **********/
2748
Tom Stellard91c7ef52014-11-21 22:31:46 +00002749// The value of $params is constant through out the entire kernel.
2750// We need to use S_MOV_B32 $params, because CSE ignores copies, so
2751// without it we end up with a lot of redundant moves.
2752
Tom Stellard75aadc22012-12-11 21:25:42 +00002753def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002754 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002755 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00002756>;
2757
2758def : Pat <
Tom Stellard91c7ef52014-11-21 22:31:46 +00002759 (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002760 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002761 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002762 (EXTRACT_SUBREG $ij, sub1),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002763 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Tom Stellard75aadc22012-12-11 21:25:42 +00002764>;
2765
2766/********** ================== **********/
2767/********** Intrinsic Patterns **********/
2768/********** ================== **********/
2769
2770/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002771def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002772
2773def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002774 (int_AMDGPU_div f32:$src0, f32:$src1),
2775 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002776>;
2777
Tom Stellard75aadc22012-12-11 21:25:42 +00002778def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002779 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002780 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002781 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2782 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2783 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002784 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002785 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2786 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2787 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002788 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002789 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2790 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2791 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002792 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002793 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2794 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2795 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002796 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002797>;
2798
Michel Danzer0cc991e2013-02-22 11:22:58 +00002799def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002800 (i32 (sext i1:$src0)),
2801 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002802>;
2803
Tom Stellardf16d38c2014-02-13 23:34:13 +00002804class Ext32Pat <SDNode ext> : Pat <
2805 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002806 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2807>;
2808
Tom Stellardf16d38c2014-02-13 23:34:13 +00002809def : Ext32Pat <zext>;
2810def : Ext32Pat <anyext>;
2811
Tom Stellard8d6d4492014-04-22 16:33:57 +00002812// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002813def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002814 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002815 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002816>;
2817
Michel Danzer8caa9042013-04-10 17:17:56 +00002818// The multiplication scales from [0,1] to the unsigned integer range
2819def : Pat <
2820 (AMDGPUurecip i32:$src0),
2821 (V_CVT_U32_F32_e32
2822 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2823 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2824>;
2825
Michel Danzer8d696172013-07-10 16:36:52 +00002826def : Pat <
2827 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002828 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002829 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002830>;
2831
Tom Stellard0289ff42014-05-16 20:56:44 +00002832//===----------------------------------------------------------------------===//
2833// VOP3 Patterns
2834//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002835
Matt Arsenaulteb260202014-05-22 18:00:15 +00002836def : IMad24Pat<V_MAD_I32_I24>;
2837def : UMad24Pat<V_MAD_U32_U24>;
2838
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002839def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002840 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002841 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002842>;
2843
2844def : Pat <
2845 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002846 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002847>;
2848
Matt Arsenault7d858d82014-11-02 23:46:54 +00002849defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002850def : ROTRPattern <V_ALIGNBIT_B32>;
2851
Michel Danzer49812b52013-07-10 16:37:07 +00002852/********** ======================= **********/
2853/********** Load/Store Patterns **********/
2854/********** ======================= **********/
2855
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002856class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2857 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard065e3d42015-03-09 18:49:54 +00002858 (inst $ptr, (as_i16imm $offset), (i1 0), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002859>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002860
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002861def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2862def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2863def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2864def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2865def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002866
2867let AddedComplexity = 100 in {
2868
2869def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2870
2871} // End AddedComplexity = 100
2872
2873def : Pat <
2874 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2875 i8:$offset1))),
Tom Stellard065e3d42015-03-09 18:49:54 +00002876 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0), (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002877>;
Michel Danzer49812b52013-07-10 16:37:07 +00002878
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002879class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2880 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002881 (inst $ptr, $value, (as_i16imm $offset), (i1 0), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002882>;
Michel Danzer49812b52013-07-10 16:37:07 +00002883
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002884def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2885def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2886def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002887
2888let AddedComplexity = 100 in {
2889
2890def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2891} // End AddedComplexity = 100
2892
2893def : Pat <
2894 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2895 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002896 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2897 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2898 (i1 0), (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002899>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002900
Matt Arsenault8ae59612014-09-05 16:24:58 +00002901class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2902 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard065e3d42015-03-09 18:49:54 +00002903 (inst $ptr, $value, (as_i16imm $offset), (i1 0), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002904>;
Matt Arsenault72574102014-06-11 18:08:34 +00002905
Matt Arsenault9e874542014-06-11 18:08:45 +00002906// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002907//
2908// We need to use something for the data0, so we set a register to
2909// -1. For the non-rtn variants, the manual says it does
2910// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2911// will always do the increment so I'm assuming it's the same.
2912//
2913// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2914// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2915// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002916class DSAtomicIncRetPat<DS inst, ValueType vt,
2917 Instruction LoadImm, PatFrag frag> : Pat <
2918 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002919 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002920>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002921
Matt Arsenault9e874542014-06-11 18:08:45 +00002922
Matt Arsenault8ae59612014-09-05 16:24:58 +00002923class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2924 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard065e3d42015-03-09 18:49:54 +00002925 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002926>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002927
2928
2929// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002930def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2931 S_MOV_B32, atomic_load_add_local>;
2932def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2933 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002934
Matt Arsenault8ae59612014-09-05 16:24:58 +00002935def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2936def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2937def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2938def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2939def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2940def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2941def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2942def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2943def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2944def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002945
Matt Arsenault8ae59612014-09-05 16:24:58 +00002946def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002947
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002948// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002949def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2950 S_MOV_B64, atomic_load_add_local>;
2951def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2952 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002953
Matt Arsenault8ae59612014-09-05 16:24:58 +00002954def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2955def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2956def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2957def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2958def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2959def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2960def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2961def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2962def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2963def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002964
Matt Arsenault8ae59612014-09-05 16:24:58 +00002965def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002966
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002967
Tom Stellard556d9aa2013-06-03 17:39:37 +00002968//===----------------------------------------------------------------------===//
2969// MUBUF Patterns
2970//===----------------------------------------------------------------------===//
2971
Tom Stellard07a10a32013-06-03 17:39:43 +00002972multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002973 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002974 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002975 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2976 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
2977 (Instr_ADDR64 $srsrc, $vaddr, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002978 >;
2979}
2980
Marek Olsak5df00d62014-12-07 12:18:57 +00002981let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002982defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2983defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2984defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2985defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2986defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2987defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2988defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002989} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002990
2991class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2992 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2993 i32:$soffset, u16imm:$offset))),
2994 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2995>;
2996
2997def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2998def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2999def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3000def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3001def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3002def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3003def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003004
Michel Danzer13736222014-01-27 07:20:51 +00003005// BUFFER_LOAD_DWORD*, addr64=0
3006multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3007 MUBUF bothen> {
3008
3009 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003010 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003011 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3012 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003013 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003014 (as_i1imm $slc), (as_i1imm $tfe))
3015 >;
3016
3017 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003018 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003019 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003020 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00003021 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003022 (as_i1imm $tfe))
3023 >;
3024
3025 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003026 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003027 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3028 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003029 (idxen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003030 (as_i1imm $slc), (as_i1imm $tfe))
3031 >;
3032
3033 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003034 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003035 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003036 imm:$tfe)),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003037 (bothen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003038 (as_i1imm $tfe))
3039 >;
3040}
3041
3042defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3043 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3044defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3045 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3046defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3047 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3048
Tom Stellardb02094e2014-07-21 15:45:01 +00003049class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003050 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3051 u16imm:$offset)),
3052 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003053>;
3054
Tom Stellardddea4862014-08-11 22:18:14 +00003055def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3056def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3057def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3058def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3059def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003060
3061/*
3062class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
3063 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
3064 (Instr $value, $srsrc, $vaddr, $offset)
3065>;
3066
Marek Olsak5df00d62014-12-07 12:18:57 +00003067let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00003068def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
3069def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
3070def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
3071def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
3072def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003073} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003074
3075*/
3076
Tom Stellardafcf12f2013-09-12 02:55:14 +00003077//===----------------------------------------------------------------------===//
3078// MTBUF Patterns
3079//===----------------------------------------------------------------------===//
3080
3081// TBUFFER_STORE_FORMAT_*, addr64=0
3082class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003083 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003084 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3085 imm:$nfmt, imm:$offen, imm:$idxen,
3086 imm:$glc, imm:$slc, imm:$tfe),
3087 (opcode
3088 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3089 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3090 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3091>;
3092
3093def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3094def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3095def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3096def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3097
Matt Arsenault84543822014-06-11 18:11:34 +00003098let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003099
Tom Stellard326d6ec2014-11-05 14:50:53 +00003100defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003101 VOP_I32_I32_I32
3102>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003103defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003104 VOP_I32_I32_I32
3105>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003106defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003107 VOP_I32_I32_I32
3108>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003109
3110let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003111defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003112 VOP_I64_I32_I32_I64
3113>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003114
3115// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003116defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003117 VOP_I64_I32_I32_I64
3118>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003119} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003120
3121// Remaining instructions:
3122// FLAT_*
3123// S_CBRANCH_CDBGUSER
3124// S_CBRANCH_CDBGSYS
3125// S_CBRANCH_CDBGSYS_OR_USER
3126// S_CBRANCH_CDBGSYS_AND_USER
3127// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003128// DS_NOP
3129// DS_GWS_SEMA_RELEASE_ALL
3130// DS_WRAP_RTN_B32
3131// DS_CNDXCHG32_RTN_B64
3132// DS_WRITE_B96
3133// DS_WRITE_B128
3134// DS_CONDXCHG32_RTN_B128
3135// DS_READ_B96
3136// DS_READ_B128
3137// BUFFER_LOAD_DWORDX3
3138// BUFFER_STORE_DWORDX3
3139
Marek Olsak5df00d62014-12-07 12:18:57 +00003140} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003141
Matt Arsenault3f981402014-09-15 15:41:53 +00003142//===----------------------------------------------------------------------===//
3143// Flat Patterns
3144//===----------------------------------------------------------------------===//
3145
3146class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
3147 PatFrag flat_ld> :
3148 Pat <(vt (flat_ld i64:$ptr)),
3149 (Instr_ADDR64 $ptr)
3150>;
3151
3152def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
3153def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
3154def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
3155def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
3156def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
3157def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
3158def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
3159def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
3160def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
3161
3162class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
3163 Pat <(st vt:$value, i64:$ptr),
3164 (Instr $value, $ptr)
3165 >;
3166
3167def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
3168def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
3169def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
3170def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
3171def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
3172def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003173
Christian Konig2989ffc2013-03-18 11:34:16 +00003174/********** ====================== **********/
3175/********** Indirect adressing **********/
3176/********** ====================== **********/
3177
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003178multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003179
Christian Konig2989ffc2013-03-18 11:34:16 +00003180 // 1. Extract with offset
3181 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003182 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00003183 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00003184 >;
3185
3186 // 2. Extract without offset
3187 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003188 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00003189 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00003190 >;
3191
3192 // 3. Insert with offset
3193 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003194 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003195 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003196 >;
3197
3198 // 4. Insert without offset
3199 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003200 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003201 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003202 >;
3203}
3204
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003205defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3206defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3207defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3208defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3209
3210defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3211defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3212defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3213defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003214
Tom Stellard81d871d2013-11-13 23:36:50 +00003215//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003216// Conversion Patterns
3217//===----------------------------------------------------------------------===//
3218
3219def : Pat<(i32 (sext_inreg i32:$src, i1)),
3220 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3221
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003222// Handle sext_inreg in i64
3223def : Pat <
3224 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003225 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003226>;
3227
3228def : Pat <
3229 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003230 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003231>;
3232
3233def : Pat <
3234 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003235 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3236>;
3237
3238def : Pat <
3239 (i64 (sext_inreg i64:$src, i32)),
3240 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003241>;
3242
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003243class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3244 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003245 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003246>;
3247
3248class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3249 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003250 (REG_SEQUENCE VReg_64,
3251 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3252 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003253>;
3254
3255
3256def : ZExt_i64_i32_Pat<zext>;
3257def : ZExt_i64_i32_Pat<anyext>;
3258def : ZExt_i64_i1_Pat<zext>;
3259def : ZExt_i64_i1_Pat<anyext>;
3260
3261def : Pat <
3262 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003263 (REG_SEQUENCE SReg_64, $src, sub0,
3264 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003265>;
3266
3267def : Pat <
3268 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003269 (REG_SEQUENCE VReg_64,
3270 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003271 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3272>;
3273
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003274// If we need to perform a logical operation on i1 values, we need to
3275// use vector comparisons since there is only one SCC register. Vector
3276// comparisions still write to a pair of SGPRs, so treat these as
3277// 64-bit comparisons. When legalizing SGPR copies, instructions
3278// resulting in the copies from SCC to these instructions will be
3279// moved to the VALU.
3280def : Pat <
3281 (i1 (and i1:$src0, i1:$src1)),
3282 (S_AND_B64 $src0, $src1)
3283>;
3284
3285def : Pat <
3286 (i1 (or i1:$src0, i1:$src1)),
3287 (S_OR_B64 $src0, $src1)
3288>;
3289
3290def : Pat <
3291 (i1 (xor i1:$src0, i1:$src1)),
3292 (S_XOR_B64 $src0, $src1)
3293>;
3294
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003295def : Pat <
3296 (f32 (sint_to_fp i1:$src)),
3297 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3298>;
3299
3300def : Pat <
3301 (f32 (uint_to_fp i1:$src)),
3302 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3303>;
3304
3305def : Pat <
3306 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003307 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003308>;
3309
3310def : Pat <
3311 (f64 (uint_to_fp i1:$src)),
3312 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3313>;
3314
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003315//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003316// Miscellaneous Patterns
3317//===----------------------------------------------------------------------===//
3318
3319def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003320 (i32 (trunc i64:$a)),
3321 (EXTRACT_SUBREG $a, sub0)
3322>;
3323
Michel Danzerbf1a6412014-01-28 03:01:16 +00003324def : Pat <
3325 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003326 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003327>;
3328
Matt Arsenaulte306a322014-10-21 16:25:08 +00003329def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003330 (i1 (trunc i64:$a)),
3331 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3332 (EXTRACT_SUBREG $a, sub0)), 1)
3333>;
3334
3335def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003336 (i32 (bswap i32:$a)),
3337 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3338 (V_ALIGNBIT_B32 $a, $a, 24),
3339 (V_ALIGNBIT_B32 $a, $a, 8))
3340>;
3341
Matt Arsenault477b17822014-12-12 02:30:29 +00003342def : Pat <
3343 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3344 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3345>;
3346
Tom Stellardfb961692013-10-23 00:44:19 +00003347//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003348// Miscellaneous Optimization Patterns
3349//============================================================================//
3350
Matt Arsenault49dd4282014-09-15 17:15:02 +00003351def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003352
Marek Olsak5df00d62014-12-07 12:18:57 +00003353} // End isGCN predicate