blob: 8d23fa46d3d739e32c244d727369a140cf527272 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000037
Tom Stellard58ac7442014-04-29 23:12:48 +000038def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000039
Tom Stellard0e70de52014-05-16 20:56:45 +000040let SubtargetPredicate = isSI in {
41let OtherPredicates = [isCFDepth0] in {
42
Tom Stellard8d6d4492014-04-22 16:33:57 +000043//===----------------------------------------------------------------------===//
44// SMRD Instructions
45//===----------------------------------------------------------------------===//
46
47let mayLoad = 1 in {
48
49// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
50// SMRD instructions, because the SGPR_32 register class does not include M0
51// and writing to M0 from an SMRD instruction will hang the GPU.
52defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
53defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
54defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
55defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
56defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
57
58defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
59 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
60>;
61
62defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
63 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
64>;
65
66defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
67 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
68>;
69
70defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
71 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
72>;
73
74defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
75 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
76>;
77
78} // mayLoad = 1
79
80//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
81//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
82
83//===----------------------------------------------------------------------===//
84// SOP1 Instructions
85//===----------------------------------------------------------------------===//
86
Christian Konig76edd4f2013-02-26 17:52:29 +000087let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000088def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
89def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
90def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
91def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000092} // End isMoveImm = 1
93
Matt Arsenault2c335622014-04-09 07:16:16 +000094def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
95 [(set i32:$dst, (not i32:$src0))]
96>;
97
Matt Arsenault689f3252014-06-09 16:36:31 +000098def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
99 [(set i64:$dst, (not i64:$src0))]
100>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000101def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
102def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000103def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
104 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
105>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000106def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
109////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000110def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
111 [(set i32:$dst, (ctpop i32:$src0))]
112>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000113def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
114
Matt Arsenault85796012014-06-17 17:36:24 +0000115////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000116////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000117def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
118 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
119>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000120////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000121
Matt Arsenault85796012014-06-17 17:36:24 +0000122def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
123 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
124>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
127def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
128//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000129def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
130 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
131>;
132def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
133 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
134>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
137////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
138////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
139////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000140def S_GETPC_B64 : SOP1 <
141 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
142> {
143 let SSRC0 = 0;
144}
Tom Stellard75aadc22012-12-11 21:25:42 +0000145def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
146def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
147def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
148
149let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
150
151def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
152def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
153def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
154def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
155def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
156def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
157def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
158def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
159
160} // End hasSideEffects = 1
161
162def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
163def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
164def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
165def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
166def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
167def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
168//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
169def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
170def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
171def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000172
173//===----------------------------------------------------------------------===//
174// SOP2 Instructions
175//===----------------------------------------------------------------------===//
176
177let Defs = [SCC] in { // Carry out goes to SCC
178let isCommutable = 1 in {
179def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
180def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
181 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
182>;
183} // End isCommutable = 1
184
185def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
186def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
187 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
188>;
189
190let Uses = [SCC] in { // Carry in comes from SCC
191let isCommutable = 1 in {
192def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
193 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
194} // End isCommutable = 1
195
196def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
197 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
198} // End Uses = [SCC]
199} // End Defs = [SCC]
200
201def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
202 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
203>;
204def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
205 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
206>;
207def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
208 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
209>;
210def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
211 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
212>;
213
214def S_CSELECT_B32 : SOP2 <
215 0x0000000a, (outs SReg_32:$dst),
216 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
217 []
218>;
219
220def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
221
222def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
223 [(set i32:$dst, (and i32:$src0, i32:$src1))]
224>;
225
226def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
227 [(set i64:$dst, (and i64:$src0, i64:$src1))]
228>;
229
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
231 [(set i32:$dst, (or i32:$src0, i32:$src1))]
232>;
233
234def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
235 [(set i64:$dst, (or i64:$src0, i64:$src1))]
236>;
237
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
239 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
240>;
241
242def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000243 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000244>;
245def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
246def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
247def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
248def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
249def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
250def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
251def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
252def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
253def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
254def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
255
256// Use added complexity so these patterns are preferred to the VALU patterns.
257let AddedComplexity = 1 in {
258
259def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
260 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
261>;
262def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
263 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
264>;
265def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
266 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
267>;
268def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
269 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
270>;
271def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
272 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
273>;
274def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
275 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
276>;
277
Tom Stellard8d6d4492014-04-22 16:33:57 +0000278
279def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
280def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
Matt Arsenault869cd072014-09-03 23:24:35 +0000281def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32",
282 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
283>;
284
285} // End AddedComplexity = 1
286
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
288def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
289def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
290def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
291//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
292def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
293
294//===----------------------------------------------------------------------===//
295// SOPC Instructions
296//===----------------------------------------------------------------------===//
297
298def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
299def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
300def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
301def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
302def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
303def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
304def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
305def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
306def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
307def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
308def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
309def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
310////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
311////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
312////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
313////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
314//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
315
316//===----------------------------------------------------------------------===//
317// SOPK Instructions
318//===----------------------------------------------------------------------===//
319
Tom Stellard75aadc22012-12-11 21:25:42 +0000320def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
321def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
322
323/*
324This instruction is disabled for now until we can figure out how to teach
325the instruction selector to correctly use the S_CMP* vs V_CMP*
326instructions.
327
328When this instruction is enabled the code generator sometimes produces this
329invalid sequence:
330
331SCC = S_CMPK_EQ_I32 SGPR0, imm
332VCC = COPY SCC
333VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
334
335def S_CMPK_EQ_I32 : SOPK <
336 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
337 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000338 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000339>;
340*/
341
Matt Arsenault520e7c42014-06-18 16:53:48 +0000342let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000343def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
344def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
345def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
346def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
347def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
348def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
349def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
350def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
351def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
352def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
353def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000354} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000355
Matt Arsenault3383eec2013-11-14 22:32:49 +0000356let Defs = [SCC], isCommutable = 1 in {
357 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
358 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
359}
360
Tom Stellard75aadc22012-12-11 21:25:42 +0000361//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
362def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
363def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
364def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
365//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
366//def EXP : EXP_ <0x00000000, "EXP", []>;
367
Tom Stellard0e70de52014-05-16 20:56:45 +0000368} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000369
Tom Stellard8d6d4492014-04-22 16:33:57 +0000370//===----------------------------------------------------------------------===//
371// SOPP Instructions
372//===----------------------------------------------------------------------===//
373
Tom Stellarde08fe682014-07-21 14:01:05 +0000374def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000375
376let isTerminator = 1 in {
377
378def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
379 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000380 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000381 let isBarrier = 1;
382 let hasCtrlDep = 1;
383}
384
385let isBranch = 1 in {
386def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000387 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000388 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000389 let isBarrier = 1;
390}
391
392let DisableEncoding = "$scc" in {
393def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000394 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000395 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000396>;
397def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000398 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000399 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000400 []
401>;
402} // End DisableEncoding = "$scc"
403
404def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000405 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000406 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407 []
408>;
409def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000410 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000411 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000412 []
413>;
414
415let DisableEncoding = "$exec" in {
416def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000417 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000418 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419 []
420>;
421def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000422 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000423 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424 []
425>;
426} // End DisableEncoding = "$exec"
427
428
429} // End isBranch = 1
430} // End isTerminator = 1
431
432let hasSideEffects = 1 in {
433def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
434 [(int_AMDGPU_barrier_local)]
435> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000436 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 let isBarrier = 1;
438 let hasCtrlDep = 1;
439 let mayLoad = 1;
440 let mayStore = 1;
441}
442
443def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
444 []
445>;
446//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
447//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
448//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
449
450let Uses = [EXEC] in {
451 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
452 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
453 > {
454 let DisableEncoding = "$m0";
455 }
456} // End Uses = [EXEC]
457
458//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
459//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
460//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
461//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
462//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
463//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
464} // End hasSideEffects
465
466//===----------------------------------------------------------------------===//
467// VOPC Instructions
468//===----------------------------------------------------------------------===//
469
Christian Konig76edd4f2013-02-26 17:52:29 +0000470let isCompare = 1 in {
471
Tom Stellardb4a313a2014-08-01 00:32:39 +0000472defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">;
473defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>;
474defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>;
475defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>;
476defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>;
477defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">;
478defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>;
479defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>;
480defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>;
481defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">;
482defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">;
483defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">;
484defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">;
485defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>;
486defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">;
487defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000488
Matt Arsenault520e7c42014-06-18 16:53:48 +0000489let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Tom Stellardb4a313a2014-08-01 00:32:39 +0000491defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">;
492defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">;
493defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">;
494defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">;
495defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">;
496defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">;
497defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">;
498defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">;
499defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">;
500defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">;
501defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">;
502defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">;
503defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">;
504defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">;
505defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">;
506defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000507
Matt Arsenault520e7c42014-06-18 16:53:48 +0000508} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Tom Stellardb4a313a2014-08-01 00:32:39 +0000510defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">;
511defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>;
512defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>;
513defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>;
514defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>;
515defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">;
516defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>;
517defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>;
518defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>;
519defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">;
520defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">;
521defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">;
522defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">;
523defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>;
524defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">;
525defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault520e7c42014-06-18 16:53:48 +0000527let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Tom Stellardb4a313a2014-08-01 00:32:39 +0000529defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">;
530defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">;
531defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">;
532defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">;
533defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">;
534defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">;
535defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">;
536defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">;
537defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">;
538defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">;
539defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">;
540defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">;
541defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">;
542defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">;
543defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">;
544defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Matt Arsenault520e7c42014-06-18 16:53:48 +0000546} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Tom Stellardb4a313a2014-08-01 00:32:39 +0000548defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">;
549defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">;
550defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">;
551defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">;
552defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">;
553defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">;
554defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">;
555defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">;
556defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">;
557defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">;
558defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">;
559defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">;
560defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">;
561defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">;
562defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">;
563defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000564
Matt Arsenault520e7c42014-06-18 16:53:48 +0000565let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000566
Tom Stellardb4a313a2014-08-01 00:32:39 +0000567defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">;
568defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">;
569defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">;
570defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">;
571defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">;
572defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">;
573defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">;
574defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">;
575defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">;
576defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">;
577defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">;
578defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">;
579defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">;
580defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">;
581defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">;
582defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000583
Matt Arsenault520e7c42014-06-18 16:53:48 +0000584} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000585
Tom Stellardb4a313a2014-08-01 00:32:39 +0000586defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">;
587defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">;
588defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">;
589defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">;
590defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">;
591defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">;
592defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">;
593defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">;
594defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">;
595defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">;
596defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">;
597defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">;
598defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">;
599defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">;
600defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">;
601defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000602
603let hasSideEffects = 1, Defs = [EXEC] in {
604
Tom Stellardb4a313a2014-08-01 00:32:39 +0000605defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">;
606defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">;
607defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">;
608defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">;
609defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">;
610defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">;
611defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">;
612defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">;
613defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">;
614defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">;
615defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">;
616defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">;
617defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">;
618defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">;
619defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">;
620defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000621
622} // End hasSideEffects = 1, Defs = [EXEC]
623
Tom Stellardb4a313a2014-08-01 00:32:39 +0000624defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">;
625defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>;
626defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>;
627defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>;
628defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>;
629defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>;
630defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>;
631defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000632
Matt Arsenault520e7c42014-06-18 16:53:48 +0000633let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000634
Tom Stellardb4a313a2014-08-01 00:32:39 +0000635defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">;
636defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">;
637defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">;
638defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">;
639defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">;
640defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">;
641defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">;
642defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000643
Matt Arsenault520e7c42014-06-18 16:53:48 +0000644} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000645
Tom Stellardb4a313a2014-08-01 00:32:39 +0000646defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">;
647defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>;
648defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>;
649defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>;
650defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>;
651defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>;
652defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>;
653defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000654
Matt Arsenault520e7c42014-06-18 16:53:48 +0000655let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000656
Tom Stellardb4a313a2014-08-01 00:32:39 +0000657defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">;
658defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">;
659defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">;
660defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">;
661defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">;
662defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">;
663defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">;
664defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Matt Arsenault520e7c42014-06-18 16:53:48 +0000666} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000667
Tom Stellardb4a313a2014-08-01 00:32:39 +0000668defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">;
669defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>;
670defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>;
671defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>;
672defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>;
673defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>;
674defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>;
675defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Matt Arsenault520e7c42014-06-18 16:53:48 +0000677let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Tom Stellardb4a313a2014-08-01 00:32:39 +0000679defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">;
680defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">;
681defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">;
682defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">;
683defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">;
684defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">;
685defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">;
686defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Matt Arsenault520e7c42014-06-18 16:53:48 +0000688} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Tom Stellardb4a313a2014-08-01 00:32:39 +0000690defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">;
691defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>;
692defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>;
693defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>;
694defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>;
695defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>;
696defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>;
697defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000698
Matt Arsenault520e7c42014-06-18 16:53:48 +0000699let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000700
Tom Stellardb4a313a2014-08-01 00:32:39 +0000701defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">;
702defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">;
703defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">;
704defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">;
705defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">;
706defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">;
707defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">;
708defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000709
Matt Arsenault520e7c42014-06-18 16:53:48 +0000710} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
Tom Stellardb4a313a2014-08-01 00:32:39 +0000712defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000713
Matt Arsenault520e7c42014-06-18 16:53:48 +0000714let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000715defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000716} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000717
Tom Stellardb4a313a2014-08-01 00:32:39 +0000718defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000719
Matt Arsenault520e7c42014-06-18 16:53:48 +0000720let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000721defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000722} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000723
724} // End isCompare = 1
725
Tom Stellard8d6d4492014-04-22 16:33:57 +0000726//===----------------------------------------------------------------------===//
727// DS Instructions
728//===----------------------------------------------------------------------===//
729
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000730
731def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
732def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
733def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000734def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
735def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000736def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
737def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
738def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
739def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
740def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
741def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
742def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
743def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
744def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
745def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
746def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
747def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
748
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000749def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32, "DS_ADD_U32">;
750def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32, "DS_SUB_U32">;
751def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32, "DS_RSUB_U32">;
752def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32, "DS_INC_U32">;
753def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32, "DS_DEC_U32">;
754def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32, "DS_MIN_I32">;
755def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32, "DS_MAX_I32">;
756def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32, "DS_MIN_U32">;
757def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32, "DS_MAX_U32">;
758def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32, "DS_AND_B32">;
759def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32, "DS_OR_B32">;
760def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32, "DS_XOR_B32">;
761def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32, "DS_MSKOR_B32">;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000762def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000763//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2_B32">;
764//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2ST64_B32">;
765def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32, "DS_CMPST_B32">;
766def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32, "DS_CMPST_F32">;
767def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32, "DS_MIN_F32">;
768def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32, "DS_MAX_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000769
770let SubtargetPredicate = isCI in {
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000771def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32, "DS_WRAP_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000772} // End isCI
773
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000774
Matt Arsenault76803bd2014-09-07 00:46:20 +0000775def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_64>;
776def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_64>;
777def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_64>;
778def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_64>;
779def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000780def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
781def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
782def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
783def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
784def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
785def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
786def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
787def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
788def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
789def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
790def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
791def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
792
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000793def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64, "DS_ADD_U64">;
794def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64, "DS_SUB_U64">;
795def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64, "DS_RSUB_U64">;
796def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64, "DS_INC_U64">;
797def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64, "DS_DEC_U64">;
798def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64, "DS_MIN_I64">;
799def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64, "DS_MAX_I64">;
800def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64, "DS_MIN_U64">;
801def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64, "DS_MAX_U64">;
802def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64, "DS_AND_B64">;
803def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64, "DS_OR_B64">;
804def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64, "DS_XOR_B64">;
805def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64, "DS_MSKOR_B64">;
806def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64, "DS_WRXCHG_B64">;
807//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2_B64">;
808//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2ST64_B64">;
809def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64, "DS_CMPST_B64">;
810def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64, "DS_CMPST_F64">;
811def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64, "DS_MIN_F64">;
812def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64, "DS_MAX_F64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000813
814//let SubtargetPredicate = isCI in {
815// DS_CONDXCHG32_RTN_B64
816// DS_CONDXCHG32_RTN_B128
817//} // End isCI
818
819// TODO: _SRC2_* forms
820
Michel Danzer1c454302013-07-10 16:36:43 +0000821def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000822def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
823def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000824def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
825
Michel Danzer1c454302013-07-10 16:36:43 +0000826def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000827def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
828def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
829def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
830def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000831def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000832
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000833// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000834def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000835def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000836def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000837def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000838
839def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000840def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000841def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000842def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000843
Tom Stellard8d6d4492014-04-22 16:33:57 +0000844//===----------------------------------------------------------------------===//
845// MUBUF Instructions
846//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000847
Tom Stellard75aadc22012-12-11 21:25:42 +0000848//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
849//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
850//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000851defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000852//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
853//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
854//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
855//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000856defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
857 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
858>;
859defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
860 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
861>;
862defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
863 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
864>;
865defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
866 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
867>;
868defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
869 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
870>;
871defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
872 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
873>;
874defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
875 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
876>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000877
Tom Stellardb02094e2014-07-21 15:45:01 +0000878defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000879 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000880>;
881
Tom Stellardb02094e2014-07-21 15:45:01 +0000882defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000883 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000884>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000885
Tom Stellardb02094e2014-07-21 15:45:01 +0000886defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000887 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000888>;
889
Tom Stellardb02094e2014-07-21 15:45:01 +0000890defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000891 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000892>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000893
Tom Stellardb02094e2014-07-21 15:45:01 +0000894defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000895 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000896>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000897//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
898//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
Tom Stellard9f738512014-09-22 16:44:04 +0000899//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000900//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
901//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
902//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
903//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
904//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
905//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
906//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
907//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
908//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
909//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
910//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
911//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
912//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
913//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
914//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
915//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
916//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
917//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
918//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
919//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
920//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
921//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
922//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
923//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
924//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
925//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
926//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
927//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
928//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
929//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
930//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
931//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
932//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000933
934//===----------------------------------------------------------------------===//
935// MTBUF Instructions
936//===----------------------------------------------------------------------===//
937
Tom Stellard75aadc22012-12-11 21:25:42 +0000938//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
939//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
940//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
941def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000942def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
943def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
944def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
945def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000946
Tom Stellard8d6d4492014-04-22 16:33:57 +0000947//===----------------------------------------------------------------------===//
948// MIMG Instructions
949//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000950
Tom Stellard16a9a202013-08-14 23:24:17 +0000951defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
952defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000953//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
954//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
955//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
956//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
957//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
958//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
959//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
960//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000961defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000962//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
963//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
964//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
965//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
966//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
967//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
968//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
969//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
970//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
971//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
972//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
973//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
974//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
975//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
976//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
977//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
978//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000979defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
980defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
981defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
982defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
983defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
984defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
985defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
986defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
987defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
988defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
989defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
990defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
991defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
992defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
993defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
994defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
995defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
996defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
997defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
998defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
999defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
1000defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
1001defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
1002defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1003defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1004defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1005defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1006defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1007defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1008defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1009defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1010defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001011defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1012defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1013defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1014defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1015defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1016defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1017defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1018defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1019defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1020defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1021defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1022defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1023defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1024defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1025defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1026defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1027defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1028defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1029defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1030defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1031defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1032defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1033defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1034defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001035defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1036defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1037defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1038defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1039defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1040defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1041defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1042defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1043defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001044//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1045//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001046
Tom Stellard8d6d4492014-04-22 16:33:57 +00001047//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001048// Flat Instructions
1049//===----------------------------------------------------------------------===//
1050
1051let Predicates = [HasFlatAddressSpace] in {
1052def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "FLAT_LOAD_UBYTE", VReg_32>;
1053def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "FLAT_LOAD_SBYTE", VReg_32>;
1054def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "FLAT_LOAD_USHORT", VReg_32>;
1055def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "FLAT_LOAD_SSHORT", VReg_32>;
1056def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "FLAT_LOAD_DWORD", VReg_32>;
1057def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "FLAT_LOAD_DWORDX2", VReg_64>;
1058def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "FLAT_LOAD_DWORDX4", VReg_128>;
1059def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "FLAT_LOAD_DWORDX3", VReg_96>;
1060
1061def FLAT_STORE_BYTE : FLAT_Store_Helper <
1062 0x00000018, "FLAT_STORE_BYTE", VReg_32
1063>;
1064
1065def FLAT_STORE_SHORT : FLAT_Store_Helper <
1066 0x0000001a, "FLAT_STORE_SHORT", VReg_32
1067>;
1068
1069def FLAT_STORE_DWORD : FLAT_Store_Helper <
1070 0x0000001c, "FLAT_STORE_DWORD", VReg_32
1071>;
1072
1073def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
1074 0x0000001d, "FLAT_STORE_DWORDX2", VReg_64
1075>;
1076
1077def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
1078 0x0000001e, "FLAT_STORE_DWORDX4", VReg_128
1079>;
1080
1081def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
1082 0x0000001e, "FLAT_STORE_DWORDX3", VReg_96
1083>;
1084
1085//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "FLAT_ATOMIC_SWAP", []>;
1086//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "FLAT_ATOMIC_CMPSWAP", []>;
1087//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "FLAT_ATOMIC_ADD", []>;
1088//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "FLAT_ATOMIC_SUB", []>;
1089//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "FLAT_ATOMIC_RSUB", []>;
1090//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "FLAT_ATOMIC_SMIN", []>;
1091//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "FLAT_ATOMIC_UMIN", []>;
1092//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "FLAT_ATOMIC_SMAX", []>;
1093//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "FLAT_ATOMIC_UMAX", []>;
1094//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "FLAT_ATOMIC_AND", []>;
1095//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "FLAT_ATOMIC_OR", []>;
1096//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "FLAT_ATOMIC_XOR", []>;
1097//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "FLAT_ATOMIC_INC", []>;
1098//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "FLAT_ATOMIC_DEC", []>;
1099//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "FLAT_ATOMIC_FCMPSWAP", []>;
1100//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "FLAT_ATOMIC_FMIN", []>;
1101//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "FLAT_ATOMIC_FMAX", []>;
1102//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "FLAT_ATOMIC_SWAP_X2", []>;
1103//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "FLAT_ATOMIC_CMPSWAP_X2", []>;
1104//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "FLAT_ATOMIC_ADD_X2", []>;
1105//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "FLAT_ATOMIC_SUB_X2", []>;
1106//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "FLAT_ATOMIC_RSUB_X2", []>;
1107//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "FLAT_ATOMIC_SMIN_X2", []>;
1108//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "FLAT_ATOMIC_UMIN_X2", []>;
1109//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "FLAT_ATOMIC_SMAX_X2", []>;
1110//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "FLAT_ATOMIC_UMAX_X2", []>;
1111//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "FLAT_ATOMIC_AND_X2", []>;
1112//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "FLAT_ATOMIC_OR_X2", []>;
1113//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "FLAT_ATOMIC_XOR_X2", []>;
1114//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "FLAT_ATOMIC_INC_X2", []>;
1115//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "FLAT_ATOMIC_DEC_X2", []>;
1116//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "FLAT_ATOMIC_FCMPSWAP_X2", []>;
1117//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "FLAT_ATOMIC_FMIN_X2", []>;
1118//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "FLAT_ATOMIC_FMAX_X2", []>;
1119
1120} // End HasFlatAddressSpace predicate
1121//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001122// VOP1 Instructions
1123//===----------------------------------------------------------------------===//
1124
1125//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001126
Matt Arsenaultf2733702014-07-30 03:18:57 +00001127let isMoveImm = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128defm V_MOV_B32 : VOP1Inst <0x00000001, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001129} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001130
Tom Stellardfbe435d2014-03-17 17:03:51 +00001131let Uses = [EXEC] in {
1132
1133def V_READFIRSTLANE_B32 : VOP1 <
1134 0x00000002,
1135 (outs SReg_32:$vdst),
1136 (ins VReg_32:$src0),
1137 "V_READFIRSTLANE_B32 $vdst, $src0",
1138 []
1139>;
1140
1141}
1142
Tom Stellardb4a313a2014-08-01 00:32:39 +00001143defm V_CVT_I32_F64 : VOP1Inst <0x00000003, "V_CVT_I32_F64",
1144 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001145>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001146defm V_CVT_F64_I32 : VOP1Inst <0x00000004, "V_CVT_F64_I32",
1147 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001148>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001149defm V_CVT_F32_I32 : VOP1Inst <0x00000005, "V_CVT_F32_I32",
1150 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001151>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001152defm V_CVT_F32_U32 : VOP1Inst <0x00000006, "V_CVT_F32_U32",
1153 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001154>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155defm V_CVT_U32_F32 : VOP1Inst <0x00000007, "V_CVT_U32_F32",
1156 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001157>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001158defm V_CVT_I32_F32 : VOP1Inst <0x00000008, "V_CVT_I32_F32",
1159 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001160>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001161defm V_MOV_FED_B32 : VOP1Inst <0x00000009, "V_MOV_FED_B32", VOP_I32_I32>;
1162defm V_CVT_F16_F32 : VOP1Inst <0x0000000a, "V_CVT_F16_F32",
1163 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001164>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165defm V_CVT_F32_F16 : VOP1Inst <0x0000000b, "V_CVT_F32_F16",
1166 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001167>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001168//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1169//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1170//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171defm V_CVT_F32_F64 : VOP1Inst <0x0000000f, "V_CVT_F32_F64",
1172 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001173>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174defm V_CVT_F64_F32 : VOP1Inst <0x00000010, "V_CVT_F64_F32",
1175 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001176>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177defm V_CVT_F32_UBYTE0 : VOP1Inst <0x00000011, "V_CVT_F32_UBYTE0",
1178 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001179>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180defm V_CVT_F32_UBYTE1 : VOP1Inst <0x00000012, "V_CVT_F32_UBYTE1",
1181 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001182>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183defm V_CVT_F32_UBYTE2 : VOP1Inst <0x00000013, "V_CVT_F32_UBYTE2",
1184 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001185>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001186defm V_CVT_F32_UBYTE3 : VOP1Inst <0x00000014, "V_CVT_F32_UBYTE3",
1187 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001188>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189defm V_CVT_U32_F64 : VOP1Inst <0x00000015, "V_CVT_U32_F64",
1190 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001191>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001192defm V_CVT_F64_U32 : VOP1Inst <0x00000016, "V_CVT_F64_U32",
1193 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001194>;
1195
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196defm V_FRACT_F32 : VOP1Inst <0x00000020, "V_FRACT_F32",
1197 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001198>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001199defm V_TRUNC_F32 : VOP1Inst <0x00000021, "V_TRUNC_F32",
1200 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001201>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202defm V_CEIL_F32 : VOP1Inst <0x00000022, "V_CEIL_F32",
1203 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001204>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205defm V_RNDNE_F32 : VOP1Inst <0x00000023, "V_RNDNE_F32",
1206 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001207>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208defm V_FLOOR_F32 : VOP1Inst <0x00000024, "V_FLOOR_F32",
1209 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001210>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001211defm V_EXP_F32 : VOP1Inst <0x00000025, "V_EXP_F32",
1212 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001213>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214defm V_LOG_CLAMP_F32 : VOP1Inst <0x00000026, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1215defm V_LOG_F32 : VOP1Inst <0x00000027, "V_LOG_F32",
1216 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001217>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001218
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219defm V_RCP_CLAMP_F32 : VOP1Inst <0x00000028, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1220defm V_RCP_LEGACY_F32 : VOP1Inst <0x00000029, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1221defm V_RCP_F32 : VOP1Inst <0x0000002a, "V_RCP_F32",
1222 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001223>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224defm V_RCP_IFLAG_F32 : VOP1Inst <0x0000002b, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1225defm V_RSQ_CLAMP_F32 : VOP1Inst <0x0000002c, "V_RSQ_CLAMP_F32",
1226 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001227>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228defm V_RSQ_LEGACY_F32 : VOP1Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001229 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001231>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232defm V_RSQ_F32 : VOP1Inst <0x0000002e, "V_RSQ_F32",
1233 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001234>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235defm V_RCP_F64 : VOP1Inst <0x0000002f, "V_RCP_F64",
1236 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001237>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238defm V_RCP_CLAMP_F64 : VOP1Inst <0x00000030, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1239defm V_RSQ_F64 : VOP1Inst <0x00000031, "V_RSQ_F64",
1240 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001241>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242defm V_RSQ_CLAMP_F64 : VOP1Inst <0x00000032, "V_RSQ_CLAMP_F64",
1243 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001244>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245defm V_SQRT_F32 : VOP1Inst <0x00000033, "V_SQRT_F32",
1246 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001247>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248defm V_SQRT_F64 : VOP1Inst <0x00000034, "V_SQRT_F64",
1249 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001250>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251defm V_SIN_F32 : VOP1Inst <0x00000035, "V_SIN_F32",
1252 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001253>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254defm V_COS_F32 : VOP1Inst <0x00000036, "V_COS_F32",
1255 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001256>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257defm V_NOT_B32 : VOP1Inst <0x00000037, "V_NOT_B32", VOP_I32_I32>;
1258defm V_BFREV_B32 : VOP1Inst <0x00000038, "V_BFREV_B32", VOP_I32_I32>;
1259defm V_FFBH_U32 : VOP1Inst <0x00000039, "V_FFBH_U32", VOP_I32_I32>;
1260defm V_FFBL_B32 : VOP1Inst <0x0000003a, "V_FFBL_B32", VOP_I32_I32>;
1261defm V_FFBH_I32 : VOP1Inst <0x0000003b, "V_FFBH_I32", VOP_I32_I32>;
1262//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
1263defm V_FREXP_MANT_F64 : VOP1Inst <0x0000003d, "V_FREXP_MANT_F64", VOP_F64_F64>;
1264defm V_FRACT_F64 : VOP1Inst <0x0000003e, "V_FRACT_F64", VOP_F64_F64>;
1265//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
1266defm V_FREXP_MANT_F32 : VOP1Inst <0x00000040, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001267//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268defm V_MOVRELD_B32 : VOP1Inst <0x00000042, "V_MOVRELD_B32", VOP_I32_I32>;
1269defm V_MOVRELS_B32 : VOP1Inst <0x00000043, "V_MOVRELS_B32", VOP_I32_I32>;
1270defm V_MOVRELSD_B32 : VOP1Inst <0x00000044, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001271
Tom Stellard8d6d4492014-04-22 16:33:57 +00001272
1273//===----------------------------------------------------------------------===//
1274// VINTRP Instructions
1275//===----------------------------------------------------------------------===//
1276
Tom Stellard75aadc22012-12-11 21:25:42 +00001277def V_INTERP_P1_F32 : VINTRP <
1278 0x00000000,
1279 (outs VReg_32:$dst),
1280 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001281 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001282 []> {
1283 let DisableEncoding = "$m0";
1284}
1285
1286def V_INTERP_P2_F32 : VINTRP <
1287 0x00000001,
1288 (outs VReg_32:$dst),
1289 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001290 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001291 []> {
1292
1293 let Constraints = "$src0 = $dst";
1294 let DisableEncoding = "$src0,$m0";
1295
1296}
1297
1298def V_INTERP_MOV_F32 : VINTRP <
1299 0x00000002,
1300 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001301 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001302 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001303 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001304 let DisableEncoding = "$m0";
1305}
1306
Tom Stellard8d6d4492014-04-22 16:33:57 +00001307//===----------------------------------------------------------------------===//
1308// VOP2 Instructions
1309//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001310
1311def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001312 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1313 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001314 []
1315>{
1316 let DisableEncoding = "$vcc";
1317}
1318
1319def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001320 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
1321 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001322 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001323> {
1324 let src0_modifiers = 0;
1325 let src1_modifiers = 0;
1326 let src2_modifiers = 0;
1327}
Tom Stellard75aadc22012-12-11 21:25:42 +00001328
Tom Stellardc149dc02013-11-27 21:23:35 +00001329def V_READLANE_B32 : VOP2 <
1330 0x00000001,
1331 (outs SReg_32:$vdst),
1332 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1333 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1334 []
1335>;
1336
1337def V_WRITELANE_B32 : VOP2 <
1338 0x00000002,
1339 (outs VReg_32:$vdst),
1340 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1341 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1342 []
1343>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001344
Christian Konig76edd4f2013-02-26 17:52:29 +00001345let isCommutable = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001346defm V_ADD_F32 : VOP2Inst <0x00000003, "V_ADD_F32",
1347 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001348>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001349
Tom Stellardb4a313a2014-08-01 00:32:39 +00001350defm V_SUB_F32 : VOP2Inst <0x00000004, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1351defm V_SUBREV_F32 : VOP2Inst <0x00000005, "V_SUBREV_F32",
1352 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001353>;
Christian Konig3c145802013-03-27 09:12:59 +00001354} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001355
Tom Stellardb4a313a2014-08-01 00:32:39 +00001356defm V_MAC_LEGACY_F32 : VOP2Inst <0x00000006, "V_MAC_LEGACY_F32",
1357 VOP_F32_F32_F32
1358>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001359
1360let isCommutable = 1 in {
1361
Tom Stellardb4a313a2014-08-01 00:32:39 +00001362defm V_MUL_LEGACY_F32 : VOP2Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001363 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001364 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001365>;
1366
Tom Stellardb4a313a2014-08-01 00:32:39 +00001367defm V_MUL_F32 : VOP2Inst <0x00000008, "V_MUL_F32",
1368 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001369>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001370
Christian Konig76edd4f2013-02-26 17:52:29 +00001371
Tom Stellardb4a313a2014-08-01 00:32:39 +00001372defm V_MUL_I32_I24 : VOP2Inst <0x00000009, "V_MUL_I32_I24",
1373 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001374>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001375//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001376defm V_MUL_U32_U24 : VOP2Inst <0x0000000b, "V_MUL_U32_U24",
1377 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001378>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001379//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001380
Christian Konig76edd4f2013-02-26 17:52:29 +00001381
Tom Stellardb4a313a2014-08-01 00:32:39 +00001382defm V_MIN_LEGACY_F32 : VOP2Inst <0x0000000d, "V_MIN_LEGACY_F32",
1383 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001384>;
1385
Tom Stellardb4a313a2014-08-01 00:32:39 +00001386defm V_MAX_LEGACY_F32 : VOP2Inst <0x0000000e, "V_MAX_LEGACY_F32",
1387 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001388>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001389
Tom Stellardb4a313a2014-08-01 00:32:39 +00001390defm V_MIN_F32 : VOP2Inst <0x0000000f, "V_MIN_F32", VOP_F32_F32_F32>;
1391defm V_MAX_F32 : VOP2Inst <0x00000010, "V_MAX_F32", VOP_F32_F32_F32>;
1392defm V_MIN_I32 : VOP2Inst <0x00000011, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1393defm V_MAX_I32 : VOP2Inst <0x00000012, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1394defm V_MIN_U32 : VOP2Inst <0x00000013, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1395defm V_MAX_U32 : VOP2Inst <0x00000014, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001396
Tom Stellardb4a313a2014-08-01 00:32:39 +00001397defm V_LSHR_B32 : VOP2Inst <0x00000015, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
1398
1399defm V_LSHRREV_B32 : VOP2Inst <
1400 0x00000016, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001401>;
1402
Tom Stellardb4a313a2014-08-01 00:32:39 +00001403defm V_ASHR_I32 : VOP2Inst <0x00000017, "V_ASHR_I32",
1404 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001405>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001406defm V_ASHRREV_I32 : VOP2Inst <
1407 0x00000018, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
1408>;
Christian Konig3c145802013-03-27 09:12:59 +00001409
Tom Stellard82166022013-11-13 23:36:37 +00001410let hasPostISelHook = 1 in {
1411
Tom Stellardb4a313a2014-08-01 00:32:39 +00001412defm V_LSHL_B32 : VOP2Inst <0x00000019, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001413
1414}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001415defm V_LSHLREV_B32 : VOP2Inst <
1416 0x0000001a, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001417>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001418
1419defm V_AND_B32 : VOP2Inst <0x0000001b, "V_AND_B32",
1420 VOP_I32_I32_I32, and>;
1421defm V_OR_B32 : VOP2Inst <0x0000001c, "V_OR_B32",
1422 VOP_I32_I32_I32, or
1423>;
1424defm V_XOR_B32 : VOP2Inst <0x0000001d, "V_XOR_B32",
1425 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001426>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001427
1428} // End isCommutable = 1
1429
Tom Stellardb4a313a2014-08-01 00:32:39 +00001430defm V_BFM_B32 : VOP2Inst <0x0000001e, "V_BFM_B32",
1431 VOP_I32_I32_I32, AMDGPUbfm>;
1432defm V_MAC_F32 : VOP2Inst <0x0000001f, "V_MAC_F32", VOP_F32_F32_F32>;
1433defm V_MADMK_F32 : VOP2Inst <0x00000020, "V_MADMK_F32", VOP_F32_F32_F32>;
1434defm V_MADAK_F32 : VOP2Inst <0x00000021, "V_MADAK_F32", VOP_F32_F32_F32>;
1435defm V_BCNT_U32_B32 : VOP2Inst <0x00000022, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1436defm V_MBCNT_LO_U32_B32 : VOP2Inst <0x00000023, "V_MBCNT_LO_U32_B32",
1437 VOP_I32_I32_I32
1438>;
1439defm V_MBCNT_HI_U32_B32 : VOP2Inst <0x00000024, "V_MBCNT_HI_U32_B32",
1440 VOP_I32_I32_I32
1441>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001442
Christian Konig3c145802013-03-27 09:12:59 +00001443let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001444// No patterns so that the scalar instructions are always selected.
1445// The scalar versions will be replaced with vector when needed later.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001446defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32",
1447 VOP_I32_I32_I32, add
1448>;
1449defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32",
1450 VOP_I32_I32_I32, sub
1451>;
1452defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32",
1453 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1454>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001455
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001456let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellardb4a313a2014-08-01 00:32:39 +00001457defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32",
1458 VOP_I32_I32_I32_VCC, adde
1459>;
1460defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32",
1461 VOP_I32_I32_I32_VCC, sube
1462>;
1463defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32",
1464 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1465>;
1466
Christian Konigd3039962013-02-26 17:52:09 +00001467} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001468} // End isCommutable = 1, Defs = [VCC]
1469
Tom Stellardb4a313a2014-08-01 00:32:39 +00001470defm V_LDEXP_F32 : VOP2Inst <0x0000002b, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001471 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001472>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001473////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1474////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1475////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001476defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <0x0000002f, "V_CVT_PKRTZ_F16_F32",
1477 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001478>;
1479////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1480////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001481
1482//===----------------------------------------------------------------------===//
1483// VOP3 Instructions
1484//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001485
Tom Stellardb4a313a2014-08-01 00:32:39 +00001486defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32",
1487 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001488>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001489defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32",
1490 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001491>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001492defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24",
1493 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1494>;
1495defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24",
1496 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001497>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001498
Tom Stellardb4a313a2014-08-01 00:32:39 +00001499defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32",
1500 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001501>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001502defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32",
1503 VOP_F32_F32_F32_F32
1504>;
1505defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32",
1506 VOP_F32_F32_F32_F32
1507>;
1508defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32",
1509 VOP_F32_F32_F32_F32
1510>;
1511
1512let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1513defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32",
1514 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1515>;
1516defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32",
1517 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1518>;
1519}
1520
1521defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32",
1522 VOP_I32_I32_I32_I32, AMDGPUbfi
1523>;
1524defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32",
1525 VOP_F32_F32_F32_F32, fma
1526>;
1527defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64",
1528 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001529>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001530//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001531defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32",
1532 VOP_I32_I32_I32_I32
1533>;
1534defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32",
1535 VOP_I32_I32_I32_I32
1536>;
1537defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32",
1538 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001539////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1540////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1541////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1542////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1543////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1544////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1545////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1546////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1547////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1548//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1549//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1550//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001551defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32",
1552 VOP_I32_I32_I32_I32
1553>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001554////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001555defm V_DIV_FIXUP_F32 : VOP3Inst <
1556 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001557>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001558defm V_DIV_FIXUP_F64 : VOP3Inst <
1559 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001560>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001561
Tom Stellardb4a313a2014-08-01 00:32:39 +00001562defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64",
1563 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001564>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001565defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64",
1566 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001567>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001568defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64",
1569 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001570>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001571
Tom Stellard7512c082013-07-12 18:14:56 +00001572let isCommutable = 1 in {
1573
Tom Stellardb4a313a2014-08-01 00:32:39 +00001574defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64",
1575 VOP_F64_F64_F64, fadd
1576>;
1577defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64",
1578 VOP_F64_F64_F64, fmul
1579>;
1580defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64",
1581 VOP_F64_F64_F64
1582>;
1583defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64",
1584 VOP_F64_F64_F64
1585>;
Tom Stellard7512c082013-07-12 18:14:56 +00001586
1587} // isCommutable = 1
1588
Tom Stellardb4a313a2014-08-01 00:32:39 +00001589defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001590 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001591>;
Christian Konig70a50322013-03-27 09:12:51 +00001592
1593let isCommutable = 1 in {
1594
Tom Stellardb4a313a2014-08-01 00:32:39 +00001595defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32",
1596 VOP_I32_I32_I32
1597>;
1598defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32",
1599 VOP_I32_I32_I32
1600>;
1601defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32",
1602 VOP_I32_I32_I32
1603>;
1604defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32",
1605 VOP_I32_I32_I32
1606>;
Christian Konig70a50322013-03-27 09:12:51 +00001607
1608} // isCommutable = 1
1609
Tom Stellardb4a313a2014-08-01 00:32:39 +00001610defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001611
1612// Double precision division pre-scale.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001613defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001614
Tom Stellardb4a313a2014-08-01 00:32:39 +00001615defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32",
1616 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001617>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001618defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64",
1619 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001620>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001621//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1622//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1623//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001624defm V_TRIG_PREOP_F64 : VOP3Inst <
1625 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001626>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001627
Tom Stellard8d6d4492014-04-22 16:33:57 +00001628//===----------------------------------------------------------------------===//
1629// Pseudo Instructions
1630//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001631
Tom Stellard75aadc22012-12-11 21:25:42 +00001632let isCodeGenOnly = 1, isPseudo = 1 in {
1633
Tom Stellard1bd80722014-04-30 15:31:33 +00001634def V_MOV_I1 : InstSI <
1635 (outs VReg_1:$dst),
1636 (ins i1imm:$src),
1637 "", [(set i1:$dst, (imm:$src))]
1638>;
1639
Tom Stellard365a2b42014-05-15 14:41:50 +00001640def V_AND_I1 : InstSI <
1641 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1642 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1643>;
1644
1645def V_OR_I1 : InstSI <
1646 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1647 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1648>;
1649
Tom Stellard54a3b652014-07-21 14:01:10 +00001650def V_XOR_I1 : InstSI <
1651 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1652 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1653>;
1654
Matt Arsenault8fb37382013-10-11 21:03:36 +00001655// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001656// and should be lowered to ISA instructions prior to codegen.
1657
Tom Stellardf8794352012-12-19 22:10:31 +00001658let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1659 Uses = [EXEC], Defs = [EXEC] in {
1660
1661let isBranch = 1, isTerminator = 1 in {
1662
Tom Stellard919bb6b2014-04-29 23:12:53 +00001663def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001664 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001665 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001666 "",
1667 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001668>;
1669
Tom Stellardf8794352012-12-19 22:10:31 +00001670def SI_ELSE : InstSI <
1671 (outs SReg_64:$dst),
1672 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001673 "",
1674 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001675> {
Tom Stellardf8794352012-12-19 22:10:31 +00001676 let Constraints = "$src = $dst";
1677}
1678
1679def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001680 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001681 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001682 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001683 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001684>;
Tom Stellardf8794352012-12-19 22:10:31 +00001685
1686} // end isBranch = 1, isTerminator = 1
1687
1688def SI_BREAK : InstSI <
1689 (outs SReg_64:$dst),
1690 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001691 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001692 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001693>;
1694
1695def SI_IF_BREAK : InstSI <
1696 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001697 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001698 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001699 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001700>;
1701
1702def SI_ELSE_BREAK : InstSI <
1703 (outs SReg_64:$dst),
1704 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001705 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001706 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001707>;
1708
1709def SI_END_CF : InstSI <
1710 (outs),
1711 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001712 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001713 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001714>;
1715
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001716def SI_KILL : InstSI <
1717 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001718 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001719 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001720 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001721>;
1722
Tom Stellardf8794352012-12-19 22:10:31 +00001723} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1724 // Uses = [EXEC], Defs = [EXEC]
1725
Christian Konig2989ffc2013-03-18 11:34:16 +00001726let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1727
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001728//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001729
1730let UseNamedOperandTable = 1 in {
1731
Tom Stellard0e70de52014-05-16 20:56:45 +00001732def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001733 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001734 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001735 "", []
1736> {
1737 let isRegisterLoad = 1;
1738 let mayLoad = 1;
1739}
1740
Tom Stellard0e70de52014-05-16 20:56:45 +00001741class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001742 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001743 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001744 "", []
1745> {
1746 let isRegisterStore = 1;
1747 let mayStore = 1;
1748}
1749
1750let usesCustomInserter = 1 in {
1751def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1752} // End usesCustomInserter = 1
1753def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1754
1755
1756} // End UseNamedOperandTable = 1
1757
Christian Konig2989ffc2013-03-18 11:34:16 +00001758def SI_INDIRECT_SRC : InstSI <
1759 (outs VReg_32:$dst, SReg_64:$temp),
1760 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1761 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1762 []
1763>;
1764
1765class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1766 (outs rc:$dst, SReg_64:$temp),
1767 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1768 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1769 []
1770> {
1771 let Constraints = "$src = $dst";
1772}
1773
Tom Stellard81d871d2013-11-13 23:36:50 +00001774def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001775def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1776def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1777def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1778def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1779
1780} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1781
Tom Stellard556d9aa2013-06-03 17:39:37 +00001782let usesCustomInserter = 1 in {
1783
Matt Arsenault22658062013-10-15 23:44:48 +00001784// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001785// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001786def SI_ADDR64_RSRC : InstSI <
1787 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001788 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001789 "", []
1790>;
1791
Tom Stellardb02094e2014-07-21 15:45:01 +00001792def SI_BUFFER_RSRC : InstSI <
1793 (outs SReg_128:$srsrc),
1794 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1795 "", []
1796>;
1797
Tom Stellard2a6a61052013-07-12 18:15:08 +00001798def V_SUB_F64 : InstSI <
1799 (outs VReg_64:$dst),
1800 (ins VReg_64:$src0, VReg_64:$src1),
1801 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001802 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001803>;
1804
Tom Stellard556d9aa2013-06-03 17:39:37 +00001805} // end usesCustomInserter
1806
Tom Stellardeba61072014-05-02 15:41:42 +00001807multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1808
1809 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001810 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001811 (ins sgpr_class:$src, i32imm:$frame_idx),
1812 "", []
1813 >;
1814
1815 def _RESTORE : InstSI <
1816 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001817 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001818 "", []
1819 >;
1820
1821}
1822
Tom Stellard060ae392014-06-10 21:20:38 +00001823defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001824defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1825defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1826defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1827defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1828
Tom Stellard96468902014-09-24 01:33:17 +00001829multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1830 def _SAVE : InstSI <
1831 (outs),
1832 (ins vgpr_class:$src, i32imm:$frame_idx),
1833 "", []
1834 >;
1835
1836 def _RESTORE : InstSI <
1837 (outs vgpr_class:$dst),
1838 (ins i32imm:$frame_idx),
1839 "", []
1840 >;
1841}
1842
1843defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1844defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1845defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1846defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1847defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1848defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1849
Tom Stellard067c8152014-07-21 14:01:14 +00001850let Defs = [SCC] in {
1851
1852def SI_CONSTDATA_PTR : InstSI <
1853 (outs SReg_64:$dst),
1854 (ins),
1855 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1856>;
1857
1858} // End Defs = [SCC]
1859
Tom Stellard75aadc22012-12-11 21:25:42 +00001860} // end IsCodeGenOnly, isPseudo
1861
Tom Stellard0e70de52014-05-16 20:56:45 +00001862} // end SubtargetPredicate = SI
1863
1864let Predicates = [isSI] in {
1865
Christian Konig2aca0432013-02-21 15:17:32 +00001866def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001867 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001868 (V_CNDMASK_B32_e64 $src2, $src1,
1869 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1870 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001871>;
1872
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001873def : Pat <
1874 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001875 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001876>;
1877
Tom Stellard75aadc22012-12-11 21:25:42 +00001878/* int_SI_vs_load_input */
1879def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001880 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001881 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001882>;
1883
1884/* int_SI_export */
1885def : Pat <
1886 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001887 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001888 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001889 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001890>;
1891
Tom Stellard8d6d4492014-04-22 16:33:57 +00001892//===----------------------------------------------------------------------===//
1893// SMRD Patterns
1894//===----------------------------------------------------------------------===//
1895
1896multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1897
1898 // 1. Offset as 8bit DWORD immediate
1899 def : Pat <
1900 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1901 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1902 >;
1903
1904 // 2. Offset loaded in an 32bit SGPR
1905 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001906 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1907 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001908 >;
1909
1910 // 3. No offset at all
1911 def : Pat <
1912 (constant_load i64:$sbase),
1913 (vt (Instr_IMM $sbase, 0))
1914 >;
1915}
1916
1917defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1918defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001919defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1920defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1921defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1922defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1923defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1924
1925// 1. Offset as 8bit DWORD immediate
1926def : Pat <
1927 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1928 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1929>;
1930
1931// 2. Offset loaded in an 32bit SGPR
1932def : Pat <
1933 (SIload_constant v4i32:$sbase, imm:$offset),
1934 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1935>;
1936
Tom Stellardae4c9e72014-06-20 17:06:11 +00001937} // Predicates = [isSI] in {
1938
1939//===----------------------------------------------------------------------===//
1940// SOP1 Patterns
1941//===----------------------------------------------------------------------===//
1942
1943let Predicates = [isSI, isCFDepth0] in {
1944
1945def : Pat <
1946 (i64 (ctpop i64:$src)),
1947 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1948 (S_BCNT1_I32_B64 $src), sub0),
1949 (S_MOV_B32 0), sub1)
1950>;
1951
Tom Stellard58ac7442014-04-29 23:12:48 +00001952//===----------------------------------------------------------------------===//
1953// SOP2 Patterns
1954//===----------------------------------------------------------------------===//
1955
Tom Stellard80942a12014-09-05 14:07:59 +00001956// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001957// case, the sgpr-copies pass will fix this to use the vector version.
1958def : Pat <
1959 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001960 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001961>;
1962
1963} // Predicates = [isSI, isCFDepth0]
1964
1965let Predicates = [isSI] in {
1966
Tom Stellard58ac7442014-04-29 23:12:48 +00001967//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001968// SOPP Patterns
1969//===----------------------------------------------------------------------===//
1970
1971def : Pat <
1972 (int_AMDGPU_barrier_global),
1973 (S_BARRIER)
1974>;
1975
1976//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001977// VOP1 Patterns
1978//===----------------------------------------------------------------------===//
1979
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001980let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001981def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001982defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001983defm : RsqPat<V_RSQ_F32_e32, f32>;
1984}
1985
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001986//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001987// VOP2 Patterns
1988//===----------------------------------------------------------------------===//
1989
Tom Stellardc9dedb82014-06-20 17:05:57 +00001990class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1991 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001992 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001993 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001994 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001995 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001996 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1997>;
1998
Matt Arsenault49dd4282014-09-15 17:15:02 +00001999def : BinOp64Pat <and, V_AND_B32_e64>;
2000def : BinOp64Pat <or, V_OR_B32_e64>;
2001def : BinOp64Pat <xor, V_XOR_B32_e64>;
Tom Stellardc9dedb82014-06-20 17:05:57 +00002002
Tom Stellard58ac7442014-04-29 23:12:48 +00002003class SextInReg <ValueType vt, int ShiftAmt> : Pat <
2004 (sext_inreg i32:$src0, vt),
2005 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
2006>;
2007
2008def : SextInReg <i8, 24>;
2009def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002010
Tom Stellardae4c9e72014-06-20 17:06:11 +00002011def : Pat <
2012 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002013 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002014>;
2015
2016def : Pat <
2017 (i32 (ctpop i32:$popcnt)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002018 (V_BCNT_U32_B32_e64 $popcnt, 0)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002019>;
2020
2021def : Pat <
2022 (i64 (ctpop i64:$src)),
2023 (INSERT_SUBREG
2024 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2025 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002026 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)),
Tom Stellardae4c9e72014-06-20 17:06:11 +00002027 sub0),
2028 (V_MOV_B32_e32 0), sub1)
2029>;
2030
Tom Stellardb2114ca2014-07-21 14:01:12 +00002031def : Pat <
2032 (addc i32:$src0, i32:$src1),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002033 (V_ADD_I32_e64 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002034>;
2035
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002036/********** ======================= **********/
2037/********** Image sampling patterns **********/
2038/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002039
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002040// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002041class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002042 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002043 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2044 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2045 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2046 $addr, $rsrc, $sampler)
2047>;
2048
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002049multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2050 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2051 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2052 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2053 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2054 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2055}
2056
2057// Image only
2058class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002059 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002060 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2061 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2062 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2063 $addr, $rsrc)
2064>;
2065
2066multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2067 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2068 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2069 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2070}
2071
2072// Basic sample
2073defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2074defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2075defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2076defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2077defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2078defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2079defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2080defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2081defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2082defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2083
2084// Sample with comparison
2085defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2086defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2087defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2088defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2089defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2090defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2091defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2095
2096// Sample with offsets
2097defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2098defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2099defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2100defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2101defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2102defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2103defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2104defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2105defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2106defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2107
2108// Sample with comparison and offsets
2109defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2110defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2111defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2112defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2113defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2114defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2115defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2116defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2117defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2118defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2119
2120// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002121// Only the variants which make sense are defined.
2122def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2123def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2124def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2125def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2127def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2128def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2129def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2130def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2131
2132def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2133def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2134def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2135def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2136def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2137def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2138def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2139def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2140def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2141
2142def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2143def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2144def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2145def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2146def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2147def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2148def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2149def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2150def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2151
2152def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2153def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2154def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2155def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2156def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2157def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2158def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2159def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2160
2161def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2162def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2163def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2164
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002165def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2166defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2167defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2168
Tom Stellard9fa17912013-08-14 23:24:45 +00002169/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002170def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002171 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002172 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002173>;
2174
Tom Stellard9fa17912013-08-14 23:24:45 +00002175class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002176 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002177 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002178>;
2179
Tom Stellard9fa17912013-08-14 23:24:45 +00002180class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002181 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002182 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002183>;
2184
Tom Stellard9fa17912013-08-14 23:24:45 +00002185class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002186 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002187 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002188>;
2189
Tom Stellard9fa17912013-08-14 23:24:45 +00002190class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002191 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002192 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002193 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002194>;
2195
Tom Stellard9fa17912013-08-14 23:24:45 +00002196class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002197 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002198 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002199 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002200>;
2201
Tom Stellard9fa17912013-08-14 23:24:45 +00002202/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002203multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2204 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2205MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002206 def : SamplePattern <SIsample, sample, addr_type>;
2207 def : SampleRectPattern <SIsample, sample, addr_type>;
2208 def : SampleArrayPattern <SIsample, sample, addr_type>;
2209 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2210 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002211
Tom Stellard9fa17912013-08-14 23:24:45 +00002212 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2213 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2214 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2215 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002216
Tom Stellard9fa17912013-08-14 23:24:45 +00002217 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2218 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2219 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2220 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002221
Tom Stellard9fa17912013-08-14 23:24:45 +00002222 def : SamplePattern <SIsampled, sample_d, addr_type>;
2223 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2224 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2225 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002226}
2227
Tom Stellard682bfbc2013-10-10 17:11:24 +00002228defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2229 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2230 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2231 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002232 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002233defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2234 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2235 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2236 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002237 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002238defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2239 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2240 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2241 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002242 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002243defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2244 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2245 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2246 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002247 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002248
Tom Stellard353b3362013-05-06 23:02:12 +00002249/* int_SI_imageload for texture fetches consuming varying address parameters */
2250class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2251 (name addr_type:$addr, v32i8:$rsrc, imm),
2252 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2253>;
2254
2255class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2256 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2257 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2258>;
2259
Tom Stellard3494b7e2013-08-14 22:22:14 +00002260class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2261 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2262 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2263>;
2264
2265class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2266 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2267 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2268>;
2269
Tom Stellard16a9a202013-08-14 23:24:17 +00002270multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2271 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2272 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002273}
2274
Tom Stellard16a9a202013-08-14 23:24:17 +00002275multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2276 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2277 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2278}
2279
Tom Stellard682bfbc2013-10-10 17:11:24 +00002280defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2281defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002282
Tom Stellard682bfbc2013-10-10 17:11:24 +00002283defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2284defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002285
Tom Stellardf787ef12013-05-06 23:02:19 +00002286/* Image resource information */
2287def : Pat <
2288 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002289 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002290>;
2291
2292def : Pat <
2293 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002294 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002295>;
2296
Tom Stellard3494b7e2013-08-14 22:22:14 +00002297def : Pat <
2298 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002299 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002300>;
2301
Christian Konig4a1b9c32013-03-18 11:34:10 +00002302/********** ============================================ **********/
2303/********** Extraction, Insertion, Building and Casting **********/
2304/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002305
Christian Konig4a1b9c32013-03-18 11:34:10 +00002306foreach Index = 0-2 in {
2307 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002308 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002309 >;
2310 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002311 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002312 >;
2313
2314 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002315 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002316 >;
2317 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002318 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002319 >;
2320}
2321
2322foreach Index = 0-3 in {
2323 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002324 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002325 >;
2326 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002327 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002328 >;
2329
2330 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002331 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002332 >;
2333 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002334 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002335 >;
2336}
2337
2338foreach Index = 0-7 in {
2339 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002340 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002341 >;
2342 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002343 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002344 >;
2345
2346 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002347 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002348 >;
2349 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002350 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002351 >;
2352}
2353
2354foreach Index = 0-15 in {
2355 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002356 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002357 >;
2358 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002359 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002360 >;
2361
2362 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002363 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002364 >;
2365 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002366 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002367 >;
2368}
Tom Stellard75aadc22012-12-11 21:25:42 +00002369
Tom Stellard75aadc22012-12-11 21:25:42 +00002370def : BitConvert <i32, f32, SReg_32>;
2371def : BitConvert <i32, f32, VReg_32>;
2372
2373def : BitConvert <f32, i32, SReg_32>;
2374def : BitConvert <f32, i32, VReg_32>;
2375
Tom Stellard7512c082013-07-12 18:14:56 +00002376def : BitConvert <i64, f64, VReg_64>;
2377
2378def : BitConvert <f64, i64, VReg_64>;
2379
Tom Stellarded2f6142013-07-18 21:43:42 +00002380def : BitConvert <v2f32, v2i32, VReg_64>;
2381def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002382def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002383def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002384def : BitConvert <v2f32, i64, VReg_64>;
2385def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002386def : BitConvert <v2i32, f64, VReg_64>;
2387def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002388def : BitConvert <v4f32, v4i32, VReg_128>;
2389def : BitConvert <v4i32, v4f32, VReg_128>;
2390
Tom Stellard967bf582014-02-13 23:34:15 +00002391def : BitConvert <v8f32, v8i32, SReg_256>;
2392def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002393def : BitConvert <v8i32, v32i8, SReg_256>;
2394def : BitConvert <v32i8, v8i32, SReg_256>;
2395def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002396def : BitConvert <v8i32, v8f32, VReg_256>;
2397def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002398def : BitConvert <v32i8, v8i32, VReg_256>;
2399
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002400def : BitConvert <v16i32, v16f32, VReg_512>;
2401def : BitConvert <v16f32, v16i32, VReg_512>;
2402
Christian Konig8dbe6f62013-02-21 15:17:27 +00002403/********** =================== **********/
2404/********** Src & Dst modifiers **********/
2405/********** =================== **********/
2406
Vincent Lejeune79a58342014-05-10 19:18:25 +00002407def FCLAMP_SI : AMDGPUShaderInst <
2408 (outs VReg_32:$dst),
2409 (ins VSrc_32:$src0),
2410 "FCLAMP_SI $dst, $src0",
2411 []
2412> {
2413 let usesCustomInserter = 1;
2414}
2415
Christian Konig8dbe6f62013-02-21 15:17:27 +00002416def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002417 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002418 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002419>;
2420
Michel Danzer624b02a2014-02-04 07:12:38 +00002421/********** ================================ **********/
2422/********** Floating point absolute/negative **********/
2423/********** ================================ **********/
2424
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002425// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002426
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002427// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002428def : Pat <
2429 (fneg (fabs f32:$src)),
2430 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2431>;
2432
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002433// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002434def : Pat <
2435 (fneg (fabs f64:$src)),
2436 (f64 (INSERT_SUBREG
2437 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2438 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002439 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2440 (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit.
Matt Arsenault13623d02014-08-15 18:42:18 +00002441>;
2442
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002443def : Pat <
2444 (fabs f32:$src),
2445 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2446>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002447
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002448def : Pat <
2449 (fneg f32:$src),
2450 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2451>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002452
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002453def : Pat <
2454 (fabs f64:$src),
2455 (f64 (INSERT_SUBREG
2456 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2457 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2458 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2459 (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit.
2460>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002461
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002462def : Pat <
2463 (fneg f64:$src),
2464 (f64 (INSERT_SUBREG
2465 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2466 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2467 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2468 (V_MOV_B32_e32 0x80000000)), sub1))
2469>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002470
Christian Konigc756cb992013-02-16 11:28:22 +00002471/********** ================== **********/
2472/********** Immediate Patterns **********/
2473/********** ================== **********/
2474
2475def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002476 (SGPRImm<(i32 imm)>:$imm),
2477 (S_MOV_B32 imm:$imm)
2478>;
2479
2480def : Pat <
2481 (SGPRImm<(f32 fpimm)>:$imm),
2482 (S_MOV_B32 fpimm:$imm)
2483>;
2484
2485def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002486 (i32 imm:$imm),
2487 (V_MOV_B32_e32 imm:$imm)
2488>;
2489
2490def : Pat <
2491 (f32 fpimm:$imm),
2492 (V_MOV_B32_e32 fpimm:$imm)
2493>;
2494
2495def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002496 (i64 InlineImm<i64>:$imm),
2497 (S_MOV_B64 InlineImm<i64>:$imm)
2498>;
2499
Tom Stellard75aadc22012-12-11 21:25:42 +00002500/********** ===================== **********/
2501/********** Interpolation Paterns **********/
2502/********** ===================== **********/
2503
2504def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002505 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2506 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002507>;
2508
2509def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002510 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2511 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2512 imm:$attr_chan, imm:$attr, i32:$params),
2513 (EXTRACT_SUBREG $ij, sub1),
2514 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002515>;
2516
2517/********** ================== **********/
2518/********** Intrinsic Patterns **********/
2519/********** ================== **********/
2520
2521/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002522def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002523
2524def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002525 (int_AMDGPU_div f32:$src0, f32:$src1),
2526 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002527>;
2528
2529def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002530 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002531 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2532 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2533 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002534>;
2535
Tom Stellard75aadc22012-12-11 21:25:42 +00002536def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002537 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002538 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002539 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2540 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2541 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2542 0 /* clamp */, 0 /* omod */),
2543 sub0),
2544 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2545 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2546 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2547 0 /* clamp */, 0 /* omod */),
2548 sub1),
2549 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2550 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2551 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2552 0 /* clamp */, 0 /* omod */),
2553 sub2),
2554 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2555 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2556 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2557 0 /* clamp */, 0 /* omod */),
2558 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002559>;
2560
Michel Danzer0cc991e2013-02-22 11:22:58 +00002561def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002562 (i32 (sext i1:$src0)),
2563 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002564>;
2565
Tom Stellardf16d38c2014-02-13 23:34:13 +00002566class Ext32Pat <SDNode ext> : Pat <
2567 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002568 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2569>;
2570
Tom Stellardf16d38c2014-02-13 23:34:13 +00002571def : Ext32Pat <zext>;
2572def : Ext32Pat <anyext>;
2573
Tom Stellard8d6d4492014-04-22 16:33:57 +00002574// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002575def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002576 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002577 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002578>;
2579
Michel Danzer8caa9042013-04-10 17:17:56 +00002580// The multiplication scales from [0,1] to the unsigned integer range
2581def : Pat <
2582 (AMDGPUurecip i32:$src0),
2583 (V_CVT_U32_F32_e32
2584 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2585 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2586>;
2587
Michel Danzer8d696172013-07-10 16:36:52 +00002588def : Pat <
2589 (int_SI_tid),
2590 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002591 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002592>;
2593
Tom Stellard0289ff42014-05-16 20:56:44 +00002594//===----------------------------------------------------------------------===//
2595// VOP3 Patterns
2596//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002597
Matt Arsenaulteb260202014-05-22 18:00:15 +00002598def : IMad24Pat<V_MAD_I32_I24>;
2599def : UMad24Pat<V_MAD_U32_U24>;
2600
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002601def : Pat <
Matt Arsenault51b7e812014-09-03 23:28:57 +00002602 (mul i32:$src0, i32:$src1),
2603 (V_MUL_LO_I32 $src0, $src1)
2604>;
2605
2606def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002607 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002608 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002609>;
2610
2611def : Pat <
2612 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002613 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002614>;
2615
Matt Arsenault8675db12014-08-29 16:01:14 +00002616def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2617
2618
Matt Arsenault6e439652014-06-10 19:00:20 +00002619defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002620def : ROTRPattern <V_ALIGNBIT_B32>;
2621
Michel Danzer49812b52013-07-10 16:37:07 +00002622/********** ======================= **********/
2623/********** Load/Store Patterns **********/
2624/********** ======================= **********/
2625
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002626class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2627 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2628 (inst (i1 0), $ptr, (as_i16imm $offset))
2629>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002630
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002631def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2632def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2633def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2634def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2635def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002636
2637let AddedComplexity = 100 in {
2638
2639def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2640
2641} // End AddedComplexity = 100
2642
2643def : Pat <
2644 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2645 i8:$offset1))),
2646 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2647>;
Michel Danzer49812b52013-07-10 16:37:07 +00002648
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002649class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2650 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2651 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2652>;
Michel Danzer49812b52013-07-10 16:37:07 +00002653
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002654def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2655def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2656def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002657
2658let AddedComplexity = 100 in {
2659
2660def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2661} // End AddedComplexity = 100
2662
2663def : Pat <
2664 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2665 i8:$offset1)),
2666 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2667 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2668>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002669
Matt Arsenault8ae59612014-09-05 16:24:58 +00002670class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2671 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2672 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2673>;
Matt Arsenault72574102014-06-11 18:08:34 +00002674
Matt Arsenault9e874542014-06-11 18:08:45 +00002675// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002676//
2677// We need to use something for the data0, so we set a register to
2678// -1. For the non-rtn variants, the manual says it does
2679// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2680// will always do the increment so I'm assuming it's the same.
2681//
2682// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2683// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2684// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002685class DSAtomicIncRetPat<DS inst, ValueType vt,
2686 Instruction LoadImm, PatFrag frag> : Pat <
2687 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2688 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2689>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002690
Matt Arsenault9e874542014-06-11 18:08:45 +00002691
Matt Arsenault8ae59612014-09-05 16:24:58 +00002692class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2693 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2694 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2695>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002696
2697
2698// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002699def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2700 S_MOV_B32, atomic_load_add_local>;
2701def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2702 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002703
Matt Arsenault8ae59612014-09-05 16:24:58 +00002704def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2705def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2706def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2707def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2708def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2709def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2710def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2711def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2712def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2713def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002714
Matt Arsenault8ae59612014-09-05 16:24:58 +00002715def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002716
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002717// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002718def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2719 S_MOV_B64, atomic_load_add_local>;
2720def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2721 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002722
Matt Arsenault8ae59612014-09-05 16:24:58 +00002723def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2724def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2725def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2726def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2727def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2728def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2729def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2730def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2731def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2732def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002733
Matt Arsenault8ae59612014-09-05 16:24:58 +00002734def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002735
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002736
Tom Stellard556d9aa2013-06-03 17:39:37 +00002737//===----------------------------------------------------------------------===//
2738// MUBUF Patterns
2739//===----------------------------------------------------------------------===//
2740
Tom Stellard07a10a32013-06-03 17:39:43 +00002741multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002742 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002743 def : Pat <
2744 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2745 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2746 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002747
Tom Stellard07a10a32013-06-03 17:39:43 +00002748}
2749
Tom Stellardb02094e2014-07-21 15:45:01 +00002750defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2751defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2752defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2753defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2754defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2755defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2756defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2757
2758class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2759 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2760 i32:$soffset, u16imm:$offset))),
2761 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2762>;
2763
2764def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2765def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2766def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2767def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2768def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2769def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2770def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002771
Michel Danzer13736222014-01-27 07:20:51 +00002772// BUFFER_LOAD_DWORD*, addr64=0
2773multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2774 MUBUF bothen> {
2775
2776 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002777 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002778 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2779 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002780 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002781 (as_i1imm $slc), (as_i1imm $tfe))
2782 >;
2783
2784 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002785 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002786 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002787 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002788 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002789 (as_i1imm $tfe))
2790 >;
2791
2792 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002793 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002794 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2795 imm:$tfe)),
2796 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2797 (as_i1imm $slc), (as_i1imm $tfe))
2798 >;
2799
2800 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002801 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002802 imm, 1, 1, imm:$glc, imm:$slc,
2803 imm:$tfe)),
2804 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2805 (as_i1imm $tfe))
2806 >;
2807}
2808
2809defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2810 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2811defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2812 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2813defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2814 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2815
Tom Stellardb02094e2014-07-21 15:45:01 +00002816class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002817 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2818 u16imm:$offset)),
2819 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002820>;
2821
Tom Stellardddea4862014-08-11 22:18:14 +00002822def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2823def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2824def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2825def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2826def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002827
2828/*
2829class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2830 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2831 (Instr $value, $srsrc, $vaddr, $offset)
2832>;
2833
2834def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2835def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2836def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2837def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2838def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2839
2840*/
2841
Tom Stellardafcf12f2013-09-12 02:55:14 +00002842//===----------------------------------------------------------------------===//
2843// MTBUF Patterns
2844//===----------------------------------------------------------------------===//
2845
2846// TBUFFER_STORE_FORMAT_*, addr64=0
2847class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002848 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002849 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2850 imm:$nfmt, imm:$offen, imm:$idxen,
2851 imm:$glc, imm:$slc, imm:$tfe),
2852 (opcode
2853 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2854 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2855 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2856>;
2857
2858def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2859def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2860def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2861def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2862
Matt Arsenault84543822014-06-11 18:11:34 +00002863let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002864
2865// Sea island new arithmetic instructinos
Tom Stellardb4a313a2014-08-01 00:32:39 +00002866defm V_TRUNC_F64 : VOP1Inst <0x00000017, "V_TRUNC_F64",
2867 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002868>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002869defm V_CEIL_F64 : VOP1Inst <0x00000018, "V_CEIL_F64",
2870 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002871>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002872defm V_FLOOR_F64 : VOP1Inst <0x0000001A, "V_FLOOR_F64",
2873 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002874>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002875defm V_RNDNE_F64 : VOP1Inst <0x00000019, "V_RNDNE_F64",
2876 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002877>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002878
Tom Stellardb4a313a2014-08-01 00:32:39 +00002879defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8",
2880 VOP_I32_I32_I32
2881>;
2882defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8",
2883 VOP_I32_I32_I32
2884>;
2885defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8",
2886 VOP_I32_I32_I32
2887>;
2888defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32",
2889 VOP_I64_I32_I32_I64
2890>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002891
2892// XXX - Does this set VCC?
Tom Stellardb4a313a2014-08-01 00:32:39 +00002893defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32",
2894 VOP_I64_I32_I32_I64
2895>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002896
2897// Remaining instructions:
2898// FLAT_*
2899// S_CBRANCH_CDBGUSER
2900// S_CBRANCH_CDBGSYS
2901// S_CBRANCH_CDBGSYS_OR_USER
2902// S_CBRANCH_CDBGSYS_AND_USER
2903// S_DCACHE_INV_VOL
2904// V_EXP_LEGACY_F32
2905// V_LOG_LEGACY_F32
2906// DS_NOP
2907// DS_GWS_SEMA_RELEASE_ALL
2908// DS_WRAP_RTN_B32
2909// DS_CNDXCHG32_RTN_B64
2910// DS_WRITE_B96
2911// DS_WRITE_B128
2912// DS_CONDXCHG32_RTN_B128
2913// DS_READ_B96
2914// DS_READ_B128
2915// BUFFER_LOAD_DWORDX3
2916// BUFFER_STORE_DWORDX3
2917
Matt Arsenault84543822014-06-11 18:11:34 +00002918} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002919
Matt Arsenault3f981402014-09-15 15:41:53 +00002920//===----------------------------------------------------------------------===//
2921// Flat Patterns
2922//===----------------------------------------------------------------------===//
2923
2924class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2925 PatFrag flat_ld> :
2926 Pat <(vt (flat_ld i64:$ptr)),
2927 (Instr_ADDR64 $ptr)
2928>;
2929
2930def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2931def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2932def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2933def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2934def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2935def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2936def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2937def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2938def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2939
2940class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2941 Pat <(st vt:$value, i64:$ptr),
2942 (Instr $value, $ptr)
2943 >;
2944
2945def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2946def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2947def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2948def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2949def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2950def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002951
Christian Konig2989ffc2013-03-18 11:34:16 +00002952/********** ====================== **********/
2953/********** Indirect adressing **********/
2954/********** ====================== **********/
2955
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002956multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002957
Christian Konig2989ffc2013-03-18 11:34:16 +00002958 // 1. Extract with offset
2959 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002960 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002961 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002962 >;
2963
2964 // 2. Extract without offset
2965 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002966 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002967 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002968 >;
2969
2970 // 3. Insert with offset
2971 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002972 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002973 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002974 >;
2975
2976 // 4. Insert without offset
2977 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002978 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002979 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002980 >;
2981}
2982
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002983defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2984defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2985defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2986defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2987
2988defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2989defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2990defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2991defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002992
Tom Stellard81d871d2013-11-13 23:36:50 +00002993//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002994// Conversion Patterns
2995//===----------------------------------------------------------------------===//
2996
2997def : Pat<(i32 (sext_inreg i32:$src, i1)),
2998 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2999
3000// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
3001// might not be worth the effort, and will need to expand to shifts when
3002// fixing SGPR copies.
3003
3004// Handle sext_inreg in i64
3005def : Pat <
3006 (i64 (sext_inreg i64:$src, i1)),
3007 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3008 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
3009 (S_MOV_B32 -1), sub1)
3010>;
3011
3012def : Pat <
3013 (i64 (sext_inreg i64:$src, i8)),
3014 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3015 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
3016 (S_MOV_B32 -1), sub1)
3017>;
3018
3019def : Pat <
3020 (i64 (sext_inreg i64:$src, i16)),
3021 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3022 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
3023 (S_MOV_B32 -1), sub1)
3024>;
3025
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003026class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3027 (i64 (ext i32:$src)),
3028 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3029 (S_MOV_B32 0), sub1)
3030>;
3031
3032class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3033 (i64 (ext i1:$src)),
3034 (INSERT_SUBREG
3035 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3036 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
3037 (S_MOV_B32 0), sub1)
3038>;
3039
3040
3041def : ZExt_i64_i32_Pat<zext>;
3042def : ZExt_i64_i32_Pat<anyext>;
3043def : ZExt_i64_i1_Pat<zext>;
3044def : ZExt_i64_i1_Pat<anyext>;
3045
3046def : Pat <
3047 (i64 (sext i32:$src)),
3048 (INSERT_SUBREG
3049 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3050 (S_ASHR_I32 $src, 31), sub1)
3051>;
3052
3053def : Pat <
3054 (i64 (sext i1:$src)),
3055 (INSERT_SUBREG
3056 (INSERT_SUBREG
3057 (i64 (IMPLICIT_DEF)),
3058 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
3059 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3060>;
3061
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003062def : Pat <
3063 (f32 (sint_to_fp i1:$src)),
3064 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3065>;
3066
3067def : Pat <
3068 (f32 (uint_to_fp i1:$src)),
3069 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3070>;
3071
3072def : Pat <
3073 (f64 (sint_to_fp i1:$src)),
3074 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3075>;
3076
3077def : Pat <
3078 (f64 (uint_to_fp i1:$src)),
3079 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3080>;
3081
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003082//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003083// Miscellaneous Patterns
3084//===----------------------------------------------------------------------===//
3085
3086def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003087 (i32 (trunc i64:$a)),
3088 (EXTRACT_SUBREG $a, sub0)
3089>;
3090
Michel Danzerbf1a6412014-01-28 03:01:16 +00003091def : Pat <
3092 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003093 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003094>;
3095
Tom Stellardfb961692013-10-23 00:44:19 +00003096//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003097// Miscellaneous Optimization Patterns
3098//============================================================================//
3099
Matt Arsenault49dd4282014-09-15 17:15:02 +00003100def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003101
Tom Stellard75aadc22012-12-11 21:25:42 +00003102} // End isSI predicate