blob: a64850695674b231e111dc23fe963d293a2c158d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
Eric Christopher7792e322015-01-30 23:24:40 +000021def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000022 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000023 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000024def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000025 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000026 AssemblerPredicate<"FeatureSouthernIslands">;
27
Marek Olsak5df00d62014-12-07 12:18:57 +000028
Tom Stellardec87f842015-05-25 16:15:54 +000029def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
30def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
31
Marek Olsak5df00d62014-12-07 12:18:57 +000032let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000033
Tom Stellard8d6d4492014-04-22 16:33:57 +000034//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000035// EXP Instructions
36//===----------------------------------------------------------------------===//
37
38defm EXP : EXP_m;
39
40//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000041// SMRD Instructions
42//===----------------------------------------------------------------------===//
43
Artem Tamazov38e496b2016-04-29 17:04:50 +000044// We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit
45// SMRD instructions, because the SReg_32_XM0 register class does not include M0
Tom Stellard8d6d4492014-04-22 16:33:57 +000046// and writing to M0 from an SMRD instruction will hang the GPU.
Artem Tamazov38e496b2016-04-29 17:04:50 +000047defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SReg_32_XM0>;
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000048defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
49defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
50defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
51defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000052
53defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Artem Tamazov38e496b2016-04-29 17:04:50 +000054 smrd<0x08>, "s_buffer_load_dword", SReg_128, SReg_32_XM0
Tom Stellard8d6d4492014-04-22 16:33:57 +000055>;
56
57defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000058 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000059>;
60
61defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000062 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000063>;
64
65defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000066 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000067>;
68
69defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000070 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000071>;
72
Matt Arsenault61738cb2016-02-27 08:53:46 +000073let mayStore = ? in {
74// FIXME: mayStore = ? is a workaround for tablegen bug for different
75// inferred mayStore flags for the instruction pattern vs. standalone
76// Pat. Each considers the other contradictory.
77
78defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime",
Valery Pykhtina4db2242016-03-10 13:06:08 +000079 (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))]
Matt Arsenault61738cb2016-02-27 08:53:46 +000080>;
81}
Matt Arsenaulte66621b2015-09-24 19:52:27 +000082
83defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
84 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000085
86//===----------------------------------------------------------------------===//
87// SOP1 Instructions
88//===----------------------------------------------------------------------===//
89
Christian Konig76edd4f2013-02-26 17:52:29 +000090let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +000091 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +000092 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
93 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +000094 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +000095
96 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000097 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
98 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +000099 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000100} // End isMoveImm = 1
101
Marek Olsakb08604c2014-12-07 12:18:45 +0000102let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000104 [(set i32:$sdst, (not i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000105 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000106
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000108 [(set i64:$sdst, (not i64:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000110 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
111 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000112} // End Defs = [SCC]
113
114
Marek Olsak5df00d62014-12-07 12:18:57 +0000115defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000116 [(set i32:$sdst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000117>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000118defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000119
Marek Olsakb08604c2014-12-07 12:18:45 +0000120let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000121 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
122 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000123 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000124 [(set i32:$sdst, (ctpop i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000125 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000126 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000127} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000128
Tom Stellardce449ad2015-02-18 16:08:11 +0000129defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
130defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000131defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000132 [(set i32:$sdst, (cttz_zero_undef i32:$src0))]
Matt Arsenault295b86e2014-06-17 17:36:27 +0000133>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000134defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000135
Marek Olsak5df00d62014-12-07 12:18:57 +0000136defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000137 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000138>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000139
Tom Stellardce449ad2015-02-18 16:08:11 +0000140defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000141defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000142 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
Marek Olsakd2af89d2015-03-04 17:33:45 +0000143>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000145defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000146 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000147>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000148defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000149 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000150>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000151
Tom Stellardce449ad2015-02-18 16:08:11 +0000152defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000153defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000154defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000155defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000156defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
Nikolay Haustov8e3f0992016-03-09 10:56:19 +0000157defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000159defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000160
Marek Olsakb08604c2014-12-07 12:18:45 +0000161let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
Marek Olsak5df00d62014-12-07 12:18:57 +0000163defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
164defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
165defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
166defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
167defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
168defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
169defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
170defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000171
Marek Olsakb08604c2014-12-07 12:18:45 +0000172} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Marek Olsak5df00d62014-12-07 12:18:57 +0000174defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
175defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000176
177let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000178defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
179defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
180defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
181defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000182} // End Uses = [M0]
183
Tom Stellardce449ad2015-02-18 16:08:11 +0000184defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000185defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000186let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000187 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000188} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000189defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000190
191//===----------------------------------------------------------------------===//
192// SOP2 Instructions
193//===----------------------------------------------------------------------===//
194
195let Defs = [SCC] in { // Carry out goes to SCC
196let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000197defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
198defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000199 [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000200>;
201} // End isCommutable = 1
202
Marek Olsak5df00d62014-12-07 12:18:57 +0000203defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
204defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000205 [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000206>;
207
208let Uses = [SCC] in { // Carry in comes from SCC
209let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000210defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000211 [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000212} // End isCommutable = 1
213
Marek Olsak5df00d62014-12-07 12:18:57 +0000214defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000215 [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000216} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217
Marek Olsak5df00d62014-12-07 12:18:57 +0000218defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000219 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000221defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000222 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000225 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000228 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000230} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231
Tom Stellard8d6d4492014-04-22 16:33:57 +0000232
Marek Olsakb08604c2014-12-07 12:18:45 +0000233let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000234 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000235 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000236} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237
Marek Olsakb08604c2014-12-07 12:18:45 +0000238let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000239defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000240 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241>;
242
Marek Olsak5df00d62014-12-07 12:18:57 +0000243defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000244 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245>;
246
Marek Olsak5df00d62014-12-07 12:18:57 +0000247defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000248 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249>;
250
Marek Olsak5df00d62014-12-07 12:18:57 +0000251defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000252 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253>;
254
Marek Olsak5df00d62014-12-07 12:18:57 +0000255defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000256 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257>;
258
Marek Olsak5df00d62014-12-07 12:18:57 +0000259defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000260 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000261>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000262defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
263defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
264defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
265defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
266defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
267defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
268defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
269defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
270defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
271defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000272} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000273
274// Use added complexity so these patterns are preferred to the VALU patterns.
275let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000276let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000277
Marek Olsak5df00d62014-12-07 12:18:57 +0000278defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000279 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000280>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000281defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000282 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000284defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000285 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000288 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000291 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000294 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000295>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000296} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297
Marek Olsak63a7b082015-03-24 13:40:21 +0000298defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000299 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000300defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000301defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000302 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]
Matt Arsenault869cd072014-09-03 23:24:35 +0000303>;
304
305} // End AddedComplexity = 1
306
Marek Olsakb08604c2014-12-07 12:18:45 +0000307let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000308defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
309defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000310defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000311defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000312} // End Defs = [SCC]
313
Tom Stellard0c0008c2015-02-18 16:08:13 +0000314let sdst = 0 in {
315defm S_CBRANCH_G_FORK : SOP2_m <
316 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
317 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
318>;
319}
320
Marek Olsakb08604c2014-12-07 12:18:45 +0000321let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000322defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000323} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000324
325//===----------------------------------------------------------------------===//
326// SOPC Instructions
327//===----------------------------------------------------------------------===//
328
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000329def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
330def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
331def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
332def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
333def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
334def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
335def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
336def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
337def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
338def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
339def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
340def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
341def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">;
342def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">;
343def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">;
344def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">;
345def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000346
347//===----------------------------------------------------------------------===//
348// SOPK Instructions
349//===----------------------------------------------------------------------===//
350
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000351let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000352defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000353} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000354let Uses = [SCC] in {
355 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
356}
357
358let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000359
360/*
361This instruction is disabled for now until we can figure out how to teach
362the instruction selector to correctly use the S_CMP* vs V_CMP*
363instructions.
364
365When this instruction is enabled the code generator sometimes produces this
366invalid sequence:
367
368SCC = S_CMPK_EQ_I32 SGPR0, imm
369VCC = COPY SCC
370VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
371
Marek Olsak5df00d62014-12-07 12:18:57 +0000372defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000373 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000374>;
375*/
376
Tom Stellard8980dc32015-04-08 01:09:22 +0000377defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000378defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
379defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
380defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
381defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
382defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
383defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
384defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
385defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
386defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
387defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
388defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
389} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000390
Tom Stellard8980dc32015-04-08 01:09:22 +0000391let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
392 Constraints = "$sdst = $src0" in {
393 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
394 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000395}
396
Tom Stellard8980dc32015-04-08 01:09:22 +0000397defm S_CBRANCH_I_FORK : SOPK_m <
398 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
399 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
400>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000401
402let mayLoad = 1 in {
Artem Tamazovd6468662016-04-25 14:13:51 +0000403defm S_GETREG_B32 : SOPK_m <
404 sopk<0x12, 0x11>, "s_getreg_b32", (outs SReg_32:$sdst),
405 (ins hwreg:$simm16), " $sdst, $simm16"
406>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000407}
408
Tom Stellard8980dc32015-04-08 01:09:22 +0000409defm S_SETREG_B32 : SOPK_m <
410 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000411 (ins SReg_32:$sdst, hwreg:$simm16), " $simm16, $sdst"
Tom Stellard8980dc32015-04-08 01:09:22 +0000412>;
413// FIXME: Not on SI?
414//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
415defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
416 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000417 (ins i32imm:$imm, hwreg:$simm16), " $simm16, $imm"
Tom Stellard8980dc32015-04-08 01:09:22 +0000418>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000419
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420//===----------------------------------------------------------------------===//
421// SOPP Instructions
422//===----------------------------------------------------------------------===//
423
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000424def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000425
426let isTerminator = 1 in {
427
Tom Stellard326d6ec2014-11-05 14:50:53 +0000428def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Matt Arsenault9babdf42016-06-22 20:15:28 +0000429 [(AMDGPUendpgm)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000430 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000431 let isBarrier = 1;
432 let hasCtrlDep = 1;
Matt Arsenault0bb294b2016-06-17 22:27:03 +0000433 let hasSideEffects = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000434}
435
436let isBranch = 1 in {
437def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000438 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000439 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000440 let isBarrier = 1;
441}
442
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000443let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000445 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000446 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000447>;
448def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000449 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000450 "s_cbranch_scc1 $simm16",
451 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000452>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000453} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000454
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000455let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000456def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000457 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000458 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000459>;
460def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000461 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000462 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000463>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000464} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000465
Matt Arsenault95f06062015-08-05 16:42:57 +0000466let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000468 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000469 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470>;
471def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000472 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000473 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000474>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000475} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000476
477
478} // End isBranch = 1
479} // End isTerminator = 1
480
481let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000482def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000483 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000484> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000485 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000486 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000487 let mayLoad = 1;
488 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000489 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000490}
491
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +0000492let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000493def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
494def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Matt Arsenault274d34e2016-02-27 08:53:52 +0000495
496// On SI the documentation says sleep for approximately 64 * low 2
497// bits, consistent with the reported maximum of 448. On VI the
498// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
499// maximum really 15 on VI?
500def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
501 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
502 let hasSideEffects = 1;
503 let mayLoad = 1;
504 let mayStore = 1;
505}
506
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000507def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000508
Tom Stellardfc92e772015-05-12 14:18:14 +0000509let Uses = [EXEC, M0] in {
Matt Arsenault274d34e2016-02-27 08:53:52 +0000510 // FIXME: Should this be mayLoad+mayStore?
Tom Stellardfc92e772015-05-12 14:18:14 +0000511 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
512 [(AMDGPUsendmsg (i32 imm:$simm16))]
513 >;
514} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000515
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000516def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16">;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000517def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
518def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
519 let simm16 = 0;
520}
521def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
522def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
523def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
524 let simm16 = 0;
525}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000526} // End hasSideEffects
527
528//===----------------------------------------------------------------------===//
529// VOPC Instructions
530//===----------------------------------------------------------------------===//
531
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000532let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000533
Marek Olsak5df00d62014-12-07 12:18:57 +0000534defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000535defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000537defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000538defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000539defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000540defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
541defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
542defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000543defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000544defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000545defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000546defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000547defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000548defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000549defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000550
Tom Stellard75aadc22012-12-11 21:25:42 +0000551
Marek Olsak5df00d62014-12-07 12:18:57 +0000552defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000553defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000555defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
557defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
558defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
559defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
560defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
561defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
562defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
563defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
564defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
565defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
566defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
567defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000568
Tom Stellard75aadc22012-12-11 21:25:42 +0000569
Marek Olsak5df00d62014-12-07 12:18:57 +0000570defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000571defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000573defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000574defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000575defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000576defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
577defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
578defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000579defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000580defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000581defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000582defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000583defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000584defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000585defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000586
Tom Stellard75aadc22012-12-11 21:25:42 +0000587
Marek Olsak5df00d62014-12-07 12:18:57 +0000588defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000589defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000590defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000591defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000592defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
593defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
594defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
595defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
596defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000597defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000598defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000599defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000600defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
601defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
602defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
603defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000604
Tom Stellard75aadc22012-12-11 21:25:42 +0000605
Marek Olsak5df00d62014-12-07 12:18:57 +0000606let SubtargetPredicate = isSICI in {
607
Tom Stellard326d6ec2014-11-05 14:50:53 +0000608defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000609defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000610defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000611defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000612defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
613defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
614defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
615defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
616defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000617defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000618defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000619defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000620defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
621defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
622defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
623defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000624
Christian Konig76edd4f2013-02-26 17:52:29 +0000625
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000627defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000628defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000629defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000630defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
631defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
632defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
633defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
634defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000635defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000636defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000637defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000638defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
639defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
640defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
641defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000642
Christian Konig76edd4f2013-02-26 17:52:29 +0000643
Tom Stellard326d6ec2014-11-05 14:50:53 +0000644defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000645defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000646defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000647defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000648defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
649defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
650defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
651defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
652defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000653defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000654defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000655defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000656defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
657defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
658defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
659defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000660
Christian Konig76edd4f2013-02-26 17:52:29 +0000661
Matt Arsenault05b617f2015-03-23 18:45:23 +0000662defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000663defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000664defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000665defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000666defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
667defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
668defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
669defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
670defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000671defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000672defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000673defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000674defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
675defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
676defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
677defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000678
Marek Olsak5df00d62014-12-07 12:18:57 +0000679} // End SubtargetPredicate = isSICI
680
681defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000682defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000683defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000684defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000685defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
686defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
687defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
688defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Marek Olsak5df00d62014-12-07 12:18:57 +0000691defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000692defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000693defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000694defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000695defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
696defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
697defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
698defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000699
Tom Stellard75aadc22012-12-11 21:25:42 +0000700
Marek Olsak5df00d62014-12-07 12:18:57 +0000701defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000702defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000703defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000704defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000705defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
706defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
707defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
708defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000709
Tom Stellard75aadc22012-12-11 21:25:42 +0000710
Marek Olsak5df00d62014-12-07 12:18:57 +0000711defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000712defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000713defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000714defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000715defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
716defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
717defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
718defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000719
Tom Stellard75aadc22012-12-11 21:25:42 +0000720
Marek Olsak5df00d62014-12-07 12:18:57 +0000721defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000722defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000723defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000724defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000725defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
726defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
727defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
728defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000729
Tom Stellard75aadc22012-12-11 21:25:42 +0000730
Marek Olsak5df00d62014-12-07 12:18:57 +0000731defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000732defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000733defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000734defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000735defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
736defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
737defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
738defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000739
Tom Stellard75aadc22012-12-11 21:25:42 +0000740
Marek Olsak5df00d62014-12-07 12:18:57 +0000741defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000742defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000743defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000744defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000745defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
746defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
747defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
748defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000749
Marek Olsak5df00d62014-12-07 12:18:57 +0000750defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000751defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000752defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000753defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000754defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
755defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
756defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
757defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000758
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000759} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000760
Matt Arsenault4831ce52015-01-06 23:00:37 +0000761defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000762defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000763defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000764defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000765
Tom Stellard8d6d4492014-04-22 16:33:57 +0000766//===----------------------------------------------------------------------===//
767// DS Instructions
768//===----------------------------------------------------------------------===//
769
Marek Olsak0c1f8812015-01-27 17:25:07 +0000770defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
771defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
772defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
773defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
774defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
775defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
776defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
777defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
778defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
779defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
780defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
781defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000782defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000783let mayLoad = 0 in {
784defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
Valery Pykhtine65b39e2016-07-05 15:15:28 +0000785defm DS_WRITE2_B32 : DS_1A2D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
786defm DS_WRITE2ST64_B32 : DS_1A2D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000787}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000788defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
789defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000790defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
791defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000792
Tom Stellarddb4995a2015-03-09 16:03:45 +0000793defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
794defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
795defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
796defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
797defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000798let mayLoad = 0 in {
799defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
800defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
801}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000802defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
803defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
804defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
805defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
806defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
807defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
808defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
809defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
810defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
811defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
812defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
813defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000814defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000815defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000816defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
817 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
818>;
819defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
820 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
821>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000822defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
823defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000824defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
825defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Changpeng Fang47efe1f2016-06-22 21:33:49 +0000826
827let Uses = [EXEC], mayLoad =0, mayStore = 0, isConvergent = 1 in {
Valery Pykhtin68853ab2016-07-08 15:12:46 +0000828defm DS_SWIZZLE_B32 : DS_1A_RET_ <dsop<0x35, 0x3d>, "ds_swizzle_b32", VGPR_32>;
Changpeng Fang47efe1f2016-06-22 21:33:49 +0000829}
830
Tom Stellardcf051f42015-03-09 18:49:45 +0000831let mayStore = 0 in {
832defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
833defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
834defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
835defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
836defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
837defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
838defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
839}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000840defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
841defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
842defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000843defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
844defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
845defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
846defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
847defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
848defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
849defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
850defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
851defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
852defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
853defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
854defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000855defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000856let mayLoad = 0 in {
857defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
Valery Pykhtine65b39e2016-07-05 15:15:28 +0000858defm DS_WRITE2_B64 : DS_1A2D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
859defm DS_WRITE2ST64_B64 : DS_1A2D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000860}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000861defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
862defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
863defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
864defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000865
Marek Olsak0c1f8812015-01-27 17:25:07 +0000866defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
867defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
868defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
869defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
870defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
871defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
872defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
873defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
874defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
875defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
876defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
877defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000878defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000879defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000880defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
881defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000882defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
883defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
884defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
885defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000886
Tom Stellardcf051f42015-03-09 18:49:45 +0000887let mayStore = 0 in {
888defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
889defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
890defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
891}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000892
893defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
894defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
895defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
896defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
897defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
898defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
899defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
900defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
901defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
902defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
903defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
904defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
Valery Pykhtinaf8b1bd2016-07-07 14:23:38 +0000905defm DS_WRITE_SRC2_B32 : DS_1A_Off8_NORET <0x8d, "ds_write_src2_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000906
907defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
908defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
909
910defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
911defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
912defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
913defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
914defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
915defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
916defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
917defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
918defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
919defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
920defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
921defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
Valery Pykhtinaf8b1bd2016-07-07 14:23:38 +0000922defm DS_WRITE_SRC2_B64 : DS_1A_Off8_NORET <0xcd, "ds_write_src2_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000923
924defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
925defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
926
Tom Stellard8d6d4492014-04-22 16:33:57 +0000927//===----------------------------------------------------------------------===//
928// MUBUF Instructions
929//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000930
Tom Stellardaec94b32015-02-27 14:59:46 +0000931defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
932 mubuf<0x00>, "buffer_load_format_x", VGPR_32
933>;
934defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
935 mubuf<0x01>, "buffer_load_format_xy", VReg_64
936>;
937defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
938 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
939>;
940defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
941 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
942>;
Nicolai Haehnleb48275f2016-04-19 21:58:33 +0000943defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
944 mubuf<0x04>, "buffer_store_format_x", VGPR_32
945>;
946defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
947 mubuf<0x05>, "buffer_store_format_xy", VReg_64
948>;
949defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
950 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
951>;
952defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
953 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
954>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000955defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000956 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000957>;
958defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000959 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000960>;
961defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000962 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000963>;
964defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000965 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000966>;
967defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000968 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000969>;
970defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000971 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000972>;
973defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000974 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000975>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000978 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000979>;
980
Tom Stellardb02094e2014-07-21 15:45:01 +0000981defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000982 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000983>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000984
Tom Stellardb02094e2014-07-21 15:45:01 +0000985defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000986 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000987>;
988
Tom Stellardb02094e2014-07-21 15:45:01 +0000989defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000990 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000991>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000992
Tom Stellardb02094e2014-07-21 15:45:01 +0000993defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000994 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000995>;
Marek Olsakee98b112015-01-27 17:24:58 +0000996
Aaron Watry81144372014-10-17 23:33:03 +0000997defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000998 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000999>;
Nicolai Haehnlead636382016-03-18 16:24:31 +00001000defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic <
1001 mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
1002>;
Tom Stellard7980fc82014-09-25 18:30:26 +00001003defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001004 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +00001005>;
Aaron Watry328f1ba2014-10-17 23:32:52 +00001006defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001007 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +00001008>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001009//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +00001010defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001011 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +00001012>;
1013defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001014 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +00001015>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001016defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001017 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001018>;
1019defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001020 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001021>;
Aaron Watry62127802014-10-17 23:32:54 +00001022defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001023 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001024>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001025defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001026 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001027>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001028defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001029 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001030>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001031defm BUFFER_ATOMIC_INC : MUBUF_Atomic <
1032 mubuf<0x3c, 0x4b>, "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
1033>;
1034defm BUFFER_ATOMIC_DEC : MUBUF_Atomic <
1035 mubuf<0x3d, 0x4c>, "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
1036>;
1037
Matt Arsenault64fa2f42016-04-12 14:05:11 +00001038//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_Atomic <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1039//def BUFFER_ATOMIC_FMIN : MUBUF_Atomic <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1040//def BUFFER_ATOMIC_FMAX : MUBUF_Atomic <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1041defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Atomic <
1042 mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
1043>;
Tom Stellard354a43c2016-04-01 18:27:37 +00001044defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Atomic <
1045 mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
1046>;
Matt Arsenault64fa2f42016-04-12 14:05:11 +00001047defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Atomic <
1048 mubuf<0x52, 0x62>, "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
1049>;
1050defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Atomic <
1051 mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
1052>;
1053//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Atomic <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1054defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Atomic <
1055 mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
1056>;
1057defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Atomic <
1058 mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
1059>;
1060defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Atomic <
1061 mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
1062>;
1063defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Atomic <
1064 mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
1065>;
1066defm BUFFER_ATOMIC_AND_X2 : MUBUF_Atomic <
1067 mubuf<0x59, 0x68>, "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
1068>;
1069defm BUFFER_ATOMIC_OR_X2 : MUBUF_Atomic <
1070 mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
1071>;
1072defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Atomic <
1073 mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
1074>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001075defm BUFFER_ATOMIC_INC_X2 : MUBUF_Atomic <
1076 mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
1077>;
1078defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Atomic <
1079 mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
1080>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001081//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1082//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1083//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001084
Tom Stellarde1818af2016-02-18 03:42:32 +00001085let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001086defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
1087}
1088
1089defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001090
Tom Stellard8d6d4492014-04-22 16:33:57 +00001091//===----------------------------------------------------------------------===//
1092// MTBUF Instructions
1093//===----------------------------------------------------------------------===//
1094
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1096//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1097//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1098defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001099defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1101defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1102defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001103
Tom Stellard8d6d4492014-04-22 16:33:57 +00001104//===----------------------------------------------------------------------===//
1105// MIMG Instructions
1106//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001107
Tom Stellard326d6ec2014-11-05 14:50:53 +00001108defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1109defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1110//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1111//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1112//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1113//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00001114defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
1115defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001116//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1117//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1118defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00001119defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
1120defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
1121defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
1122defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
1123//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
1124defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
1125defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
1126defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
1127defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
1128defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
1129defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
1130defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
1131defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
1132defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
1133//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
1134//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
1135//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Michel Danzer494391b2015-02-06 02:51:20 +00001136defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1137defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001138defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1139defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1140defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001141defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1142defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001143defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001144defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1145defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001146defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1147defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1148defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001149defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1150defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001151defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001152defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1153defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001154defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1155defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1156defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001157defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1158defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001159defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001160defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1161defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001162defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1163defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1164defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001165defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1166defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001167defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001168defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1169defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001170defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001171defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1172defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001173defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001174defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1175defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001177defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1178defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001179defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001180defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1181defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001182defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001183defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001184defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1185defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001186defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1187defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001188defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001189defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1190defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001192defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001193defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1194defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1195defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1196defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1197defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1198defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1199defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1200defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1201//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1202//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001203
Tom Stellard8d6d4492014-04-22 16:33:57 +00001204//===----------------------------------------------------------------------===//
1205// VOP1 Instructions
1206//===----------------------------------------------------------------------===//
1207
Tom Stellard88e0b252015-10-06 15:57:53 +00001208let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1209defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001210}
Christian Konig76edd4f2013-02-26 17:52:29 +00001211
Matthias Braune1a67412015-04-24 00:25:50 +00001212let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001213defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001214} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001215
Tom Stellardfbe435d2014-03-17 17:03:51 +00001216let Uses = [EXEC] in {
1217
Tom Stellardae38f302015-01-14 01:13:19 +00001218// FIXME: Specify SchedRW for READFIRSTLANE_B32
1219
Tom Stellardfbe435d2014-03-17 17:03:51 +00001220def V_READFIRSTLANE_B32 : VOP1 <
1221 0x00000002,
1222 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001223 (ins VS_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001224 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001225 []
Matt Arsenault42345422016-05-11 00:32:31 +00001226> {
1227 let isConvergent = 1;
1228}
Tom Stellardfbe435d2014-03-17 17:03:51 +00001229
1230}
1231
Tom Stellardae38f302015-01-14 01:13:19 +00001232let SchedRW = [WriteQuarterRate32] in {
1233
Tom Stellard326d6ec2014-11-05 14:50:53 +00001234defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001236>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001237defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001239>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001240defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001241 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001242>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001243defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001245>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001246defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001248>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001249defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001251>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001252defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001253 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001254>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001255defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001257>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001258defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1259 VOP_I32_F32, cvt_rpi_i32_f32>;
1260defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1261 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001262defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001263defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001264 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001265>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001266defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001268>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001269defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001270 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001271>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001272defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001274>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001275defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001277>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001278defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001280>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001281defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001283>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001284defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001286>;
Tom Stellardae38f302015-01-14 01:13:19 +00001287
Matt Arsenault382d9452016-01-26 04:49:22 +00001288} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001289
Marek Olsak5df00d62014-12-07 12:18:57 +00001290defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001292>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001293defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001295>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001296defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001298>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001299defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001300 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001301>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001302defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001303 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001304>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001305defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001306 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001307>;
Tom Stellardae38f302015-01-14 01:13:19 +00001308
1309let SchedRW = [WriteQuarterRate32] in {
1310
Marek Olsak5df00d62014-12-07 12:18:57 +00001311defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001313>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001314defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001316>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001317defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1318 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001319>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001320defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001321 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001322>;
Tom Stellardae38f302015-01-14 01:13:19 +00001323
Matt Arsenault382d9452016-01-26 04:49:22 +00001324} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001325
1326let SchedRW = [WriteDouble] in {
1327
Marek Olsak5df00d62014-12-07 12:18:57 +00001328defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001329 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001330>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001331defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001332 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001333>;
Tom Stellardae38f302015-01-14 01:13:19 +00001334
Matt Arsenault382d9452016-01-26 04:49:22 +00001335} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001336
Marek Olsak5df00d62014-12-07 12:18:57 +00001337defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001338 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001339>;
Tom Stellardae38f302015-01-14 01:13:19 +00001340
1341let SchedRW = [WriteDouble] in {
1342
Marek Olsak5df00d62014-12-07 12:18:57 +00001343defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001344 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001345>;
Tom Stellardae38f302015-01-14 01:13:19 +00001346
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001347} // End SchedRW = [WriteDouble]
1348
1349let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001350
Marek Olsak5df00d62014-12-07 12:18:57 +00001351defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001352 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001353>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001354defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001355 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001356>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001357
1358} // End SchedRW = [WriteQuarterRate32]
1359
Marek Olsak5df00d62014-12-07 12:18:57 +00001360defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1361defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1362defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1363defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1364defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001365defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001366 VOP_I32_F64, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001367>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001368
1369let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001370defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001371 VOP_F64_F64, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001372>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001373
1374defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
Matt Arsenault74015162016-05-28 00:19:52 +00001375 VOP_F64_F64, AMDGPUfract
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001376>;
1377} // End SchedRW = [WriteDoubleAdd]
1378
1379
Tom Stellardc34c37a2015-02-18 16:08:15 +00001380defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001381 VOP_I32_F32, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001382>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001383defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001384 VOP_F32_F32, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001385>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001386let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001387defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NO_EXT<VOP_NONE>>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001388}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001389
1390let Uses = [M0, EXEC] in {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001391// v_movreld_b32 is a special case because the destination output
1392 // register is really a source. It isn't actually read (but may be
1393 // written), and is only to provide the base register to start
1394 // indexing from. Tablegen seems to not let you define an implicit
1395 // virtual register output for the super register being written into,
1396 // so this must have an implicit def of the register added to it.
1397defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_MOVRELD>;
1398defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_VI32_NO_EXT>;
Sam Kolton3025e7f2016-04-26 13:33:56 +00001399defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001400
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001401} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001402
Marek Olsak5df00d62014-12-07 12:18:57 +00001403// These instruction only exist on SI and CI
1404let SubtargetPredicate = isSICI in {
1405
Tom Stellardae38f302015-01-14 01:13:19 +00001406let SchedRW = [WriteQuarterRate32] in {
1407
Tom Stellard4b3e7552015-04-23 19:33:52 +00001408defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001409defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1410 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001411defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1412defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1413defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001414 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001415>;
1416defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1417 VOP_F32_F32, AMDGPUrsq_legacy
1418>;
Tom Stellardae38f302015-01-14 01:13:19 +00001419
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001420} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001421
1422let SchedRW = [WriteDouble] in {
1423
Marek Olsak5df00d62014-12-07 12:18:57 +00001424defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1425defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001426 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001427>;
1428
Tom Stellardae38f302015-01-14 01:13:19 +00001429} // End SchedRW = [WriteDouble]
1430
Marek Olsak5df00d62014-12-07 12:18:57 +00001431} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001432
1433//===----------------------------------------------------------------------===//
1434// VINTRP Instructions
1435//===----------------------------------------------------------------------===//
1436
Matt Arsenault80f766a2015-09-10 01:23:28 +00001437let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001438
Tom Stellardae38f302015-01-14 01:13:19 +00001439// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001440
1441multiclass V_INTERP_P1_F32_m : VINTRP_m <
1442 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001443 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001444 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1445 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1446 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001447 (i32 imm:$attr)))]
1448>;
1449
1450let OtherPredicates = [has32BankLDS] in {
1451
1452defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1453
1454} // End OtherPredicates = [has32BankLDS]
1455
Tom Stellarde1818af2016-02-18 03:42:32 +00001456let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001457
1458defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1459
Tom Stellarde1818af2016-02-18 03:42:32 +00001460} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001461
Tom Stellard50828162015-05-25 16:15:56 +00001462let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1463
Marek Olsak5df00d62014-12-07 12:18:57 +00001464defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001465 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001466 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001467 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1468 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1469 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001470 (i32 imm:$attr)))]>;
1471
1472} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001473
Marek Olsak5df00d62014-12-07 12:18:57 +00001474defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001475 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001476 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001477 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1478 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1479 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1480 (i32 imm:$attr)))]>;
1481
Matt Arsenault80f766a2015-09-10 01:23:28 +00001482} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001483
Tom Stellard8d6d4492014-04-22 16:33:57 +00001484//===----------------------------------------------------------------------===//
1485// VOP2 Instructions
1486//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001487
Artem Tamazov13548772016-06-06 15:23:43 +00001488defm V_CNDMASK_B32 : VOP2eInst <vop2<0x0, 0x0>, "v_cndmask_b32",
1489 VOP2e_I32_I32_I32_I1
1490>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001491
1492let isCommutable = 1 in {
1493defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1494 VOP_F32_F32_F32, fadd
1495>;
1496
1497defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1498defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1499 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1500>;
1501} // End isCommutable = 1
1502
1503let isCommutable = 1 in {
1504
1505defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault77131622016-01-23 05:42:38 +00001506 VOP_F32_F32_F32
Marek Olsak5df00d62014-12-07 12:18:57 +00001507>;
1508
1509defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1510 VOP_F32_F32_F32, fmul
1511>;
1512
1513defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1514 VOP_I32_I32_I32, AMDGPUmul_i24
1515>;
Tom Stellard894b9882015-02-18 16:08:14 +00001516
1517defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1518 VOP_I32_I32_I32
1519>;
1520
Marek Olsak5df00d62014-12-07 12:18:57 +00001521defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1522 VOP_I32_I32_I32, AMDGPUmul_u24
1523>;
Tom Stellard894b9882015-02-18 16:08:14 +00001524
1525defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1526 VOP_I32_I32_I32
1527>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001528
1529defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1530 fminnum>;
1531defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1532 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001533defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1534defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1535defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1536defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001537
Marek Olsak5df00d62014-12-07 12:18:57 +00001538defm V_LSHRREV_B32 : VOP2Inst <
1539 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001540 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001541>;
1542
Marek Olsak5df00d62014-12-07 12:18:57 +00001543defm V_ASHRREV_I32 : VOP2Inst <
1544 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001545 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001546>;
1547
Marek Olsak5df00d62014-12-07 12:18:57 +00001548defm V_LSHLREV_B32 : VOP2Inst <
1549 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001550 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001551>;
1552
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001553defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1554defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1555defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001556
Tom Stellardcc4c8712016-02-16 18:14:56 +00001557let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001558 isConvertibleToThreeAddress = 1 in {
1559defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1560}
Marek Olsak5df00d62014-12-07 12:18:57 +00001561} // End isCommutable = 1
1562
Nikolay Haustov65607812016-03-11 09:27:25 +00001563defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001564
1565let isCommutable = 1 in {
Nikolay Haustov65607812016-03-11 09:27:25 +00001566defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001567} // End isCommutable = 1
1568
Matt Arsenault86d336e2015-09-08 21:15:00 +00001569let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001570// No patterns so that the scalar instructions are always selected.
1571// The scalar versions will be replaced with vector when needed later.
1572
1573// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1574// but the VI instructions behave the same as the SI versions.
1575defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001576 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001577>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001578defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001579
1580defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001581 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001582>;
1583
Marek Olsak5df00d62014-12-07 12:18:57 +00001584defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001585 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001586>;
1587defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001588 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001589>;
1590defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001591 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001592>;
1593
Matt Arsenault86d336e2015-09-08 21:15:00 +00001594} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001595
Matt Arsenault529cf252016-06-23 01:26:16 +00001596// These are special and do not read the exec mask.
1597let isConvergent = 1, Uses = []<Register> in {
Matt Arsenault42345422016-05-11 00:32:31 +00001598
Marek Olsak15e4a592015-01-15 18:42:55 +00001599defm V_READLANE_B32 : VOP2SI_3VI_m <
1600 vop3 <0x001, 0x289>,
1601 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001602 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001603 (ins VS_32:$src0, SCSrc_32:$src1),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001604 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001605>;
1606
Marek Olsak15e4a592015-01-15 18:42:55 +00001607defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1608 vop3 <0x002, 0x28a>,
1609 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001610 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001611 (ins SReg_32:$src0, SCSrc_32:$src1),
1612 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001613>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001614
Matt Arsenault42345422016-05-11 00:32:31 +00001615} // End isConvergent = 1
1616
Marek Olsak15e4a592015-01-15 18:42:55 +00001617// These instructions only exist on SI and CI
1618let SubtargetPredicate = isSICI in {
1619
Tom Stellard85656ca2015-08-07 15:34:30 +00001620let isCommutable = 1 in {
1621defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1622 VOP_F32_F32_F32
1623>;
1624} // End isCommutable = 1
1625
Marek Olsak191507e2015-02-03 17:38:12 +00001626defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001627 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001628>;
Marek Olsak191507e2015-02-03 17:38:12 +00001629defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001630 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001631>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001632
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001633let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001634defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1635defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1636defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001637} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001638} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001639
Marek Olsak63a7b082015-03-24 13:40:21 +00001640defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1641 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001642>;
1643defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644 VOP_I32_I32_I32
1645>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001646defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001647 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001649defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001650 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001651>;
1652defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001653 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001654>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001655
Marek Olsak11057ee2015-02-03 17:38:01 +00001656defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1657 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1658
1659defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1660 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001661>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001662defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1663 VOP_I32_F32_F32
1664>;
1665defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1666 VOP_I32_F32_F32, int_SI_packf16
1667>;
1668defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1669 VOP_I32_I32_I32
1670>;
1671defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1672 VOP_I32_I32_I32
1673>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001674
1675//===----------------------------------------------------------------------===//
1676// VOP3 Instructions
1677//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001678
Matt Arsenault95e48662014-11-13 19:26:47 +00001679let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001680defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001681 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001682>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001683
Marek Olsak5df00d62014-12-07 12:18:57 +00001684defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001685 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001686>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001687
Marek Olsak5df00d62014-12-07 12:18:57 +00001688defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001689 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1690>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001691defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001692 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001693>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001694} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001695
Marek Olsak5df00d62014-12-07 12:18:57 +00001696defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001697 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001698>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001699defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001700 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001701>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001702defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001703 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001705defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001706 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001707>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001708
Marek Olsak5df00d62014-12-07 12:18:57 +00001709defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001710 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1711>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001712defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001713 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1714>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001715
1716defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001717 VOP_I32_I32_I32_I32, AMDGPUbfi
1718>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001719
1720let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001721defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722 VOP_F32_F32_F32_F32, fma
1723>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001724defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001725 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001726>;
Wei Ding5b2636a2016-07-12 18:02:14 +00001727
1728defm V_LERP_U8 : VOP3Inst <vop3<0x14d, 0x1cd>, "v_lerp_u8",
1729 VOP_I32_I32_I32_I32, int_amdgcn_lerp
1730>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001731} // End isCommutable = 1
1732
Tom Stellard326d6ec2014-11-05 14:50:53 +00001733//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001734defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001735 VOP_I32_I32_I32_I32
1736>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001737defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001738 VOP_I32_I32_I32_I32
1739>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001740
Marek Olsak794ff832015-01-27 17:25:15 +00001741defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001742 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1743
Marek Olsak794ff832015-01-27 17:25:15 +00001744defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001745 VOP_I32_I32_I32_I32, AMDGPUsmin3
1746>;
Marek Olsak794ff832015-01-27 17:25:15 +00001747defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001748 VOP_I32_I32_I32_I32, AMDGPUumin3
1749>;
Marek Olsak794ff832015-01-27 17:25:15 +00001750defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001751 VOP_F32_F32_F32_F32, AMDGPUfmax3
1752>;
Marek Olsak794ff832015-01-27 17:25:15 +00001753defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001754 VOP_I32_I32_I32_I32, AMDGPUsmax3
1755>;
Marek Olsak794ff832015-01-27 17:25:15 +00001756defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001757 VOP_I32_I32_I32_I32, AMDGPUumax3
1758>;
Marek Olsak794ff832015-01-27 17:25:15 +00001759defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001760 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001761>;
1762defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001763 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001764>;
1765defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001766 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001767>;
1768
Tom Stellard326d6ec2014-11-05 14:50:53 +00001769//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1770//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1771//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001772defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773 VOP_I32_I32_I32_I32
1774>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001775//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001776defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001777 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001778>;
Tom Stellardae38f302015-01-14 01:13:19 +00001779
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001780let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001781
Tom Stellardb4a313a2014-08-01 00:32:39 +00001782defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001783 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001784>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001785
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001786} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001787
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001788let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001789let isCommutable = 1 in {
1790
Marek Olsak5df00d62014-12-07 12:18:57 +00001791defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001792 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001793>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001794defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001795 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001796>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001797
Marek Olsak5df00d62014-12-07 12:18:57 +00001798defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001799 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001800>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001801defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001802 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001803>;
Tom Stellard7512c082013-07-12 18:14:56 +00001804
Matt Arsenault382d9452016-01-26 04:49:22 +00001805} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001806
Marek Olsak5df00d62014-12-07 12:18:57 +00001807defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001808 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001809>;
Christian Konig70a50322013-03-27 09:12:51 +00001810
Matt Arsenault382d9452016-01-26 04:49:22 +00001811} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001812
1813let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001814
Marek Olsak5df00d62014-12-07 12:18:57 +00001815defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001816 VOP_I32_I32_I32
1817>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001818defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001819 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001820>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001821
Tom Stellarde1818af2016-02-18 03:42:32 +00001822let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001823defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001824 VOP_I32_I32_I32
1825>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001826}
1827
Marek Olsak5df00d62014-12-07 12:18:57 +00001828defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001829 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001830>;
Christian Konig70a50322013-03-27 09:12:51 +00001831
Matt Arsenault382d9452016-01-26 04:49:22 +00001832} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001833
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001834let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001835defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001836 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001837>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001838}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001839
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001840let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001841// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001842defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001843 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001844>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001845} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001846
Matt Arsenault80f766a2015-09-10 01:23:28 +00001847let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001848
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001849let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001850// v_div_fmas_f32:
1851// result = src0 * src1 + src2
1852// if (vcc)
1853// result *= 2^32
1854//
1855defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001856 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001857>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001858}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001859
Tom Stellardae38f302015-01-14 01:13:19 +00001860let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001861// v_div_fmas_f64:
1862// result = src0 * src1 + src2
1863// if (vcc)
1864// result *= 2^64
1865//
1866defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001867 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001868>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001869
Tom Stellardae38f302015-01-14 01:13:19 +00001870} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001871} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001872
Tom Stellard326d6ec2014-11-05 14:50:53 +00001873//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1874//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1875//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001876
Tom Stellardae38f302015-01-14 01:13:19 +00001877let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001878defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001879 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001880>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001881
Matt Arsenault382d9452016-01-26 04:49:22 +00001882} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001883
Marek Olsakeae20ab2015-01-15 18:42:40 +00001884// These instructions only exist on SI and CI
1885let SubtargetPredicate = isSICI in {
1886
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001887defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1888defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1889defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001890
1891defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1892 VOP_F32_F32_F32_F32>;
1893
1894} // End SubtargetPredicate = isSICI
1895
Tom Stellarde1818af2016-02-18 03:42:32 +00001896let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001897
1898defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1899 VOP_I64_I32_I64
1900>;
1901defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1902 VOP_I64_I32_I64
1903>;
1904defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1905 VOP_I64_I32_I64
1906>;
1907
1908} // End SubtargetPredicate = isVI
1909
Tom Stellard8d6d4492014-04-22 16:33:57 +00001910//===----------------------------------------------------------------------===//
1911// Pseudo Instructions
1912//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001913
1914let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001915
Marek Olsak7d777282015-03-24 13:40:15 +00001916// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001917def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001918 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []> {
1919 let isPseudo = 1;
1920 let isCodeGenOnly = 1;
Tom Stellard60024a02014-09-24 01:33:24 +00001921}
1922
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001923// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1924// pass to enable folding of inline immediates.
1925def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0)> {
1926 let VALU = 1;
1927}
1928} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
1929
Changpeng Fang01f60622016-03-15 17:28:44 +00001930let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001931def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +00001932 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
1933} // End let usesCustomInserter = 1, SALU = 1
1934
Matt Arsenault8fb37382013-10-11 21:03:36 +00001935// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001936// and should be lowered to ISA instructions prior to codegen.
1937
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001938let hasSideEffects = 1 in {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001939
1940// Dummy terminator instruction to use after control flow instructions
1941// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001942def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaulta74374a2016-07-08 00:55:44 +00001943 (outs), (ins brtarget:$target, SReg_64:$dst)> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001944 let isBranch = 1;
1945 let isTerminator = 1;
1946 let isBarrier = 1;
1947 let SALU = 1;
1948}
1949
Matt Arsenault840593e2016-07-12 00:08:14 +00001950let Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001951
1952let isBranch = 1, isTerminator = 1 in {
1953
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001954def SI_IF: PseudoInstSI <
1955 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
1956 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]> {
1957 let Constraints = "";
1958}
Tom Stellard75aadc22012-12-11 21:25:42 +00001959
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001960def SI_ELSE : PseudoInstSI <
1961 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001962 [(set i64:$dst, (int_amdgcn_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001963 let Constraints = "$src = $dst";
1964}
1965
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001966def SI_LOOP : PseudoInstSI <
1967 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenault7898b902016-01-22 18:42:55 +00001968 [(int_amdgcn_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001969>;
Tom Stellardf8794352012-12-19 22:10:31 +00001970
Matt Arsenault382d9452016-01-26 04:49:22 +00001971} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001972
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001973
1974def SI_BREAK : PseudoInstSI <
1975 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenault48d70cb2016-07-09 17:18:39 +00001976 [(set i64:$dst, (int_amdgcn_break i64:$src))]
1977>;
1978
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001979def SI_IF_BREAK : PseudoInstSI <
1980 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault7898b902016-01-22 18:42:55 +00001981 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001982>;
1983
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001984def SI_ELSE_BREAK : PseudoInstSI <
1985 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenault7898b902016-01-22 18:42:55 +00001986 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001987>;
1988
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001989def SI_END_CF : PseudoInstSI <
1990 (outs), (ins SReg_64:$saved),
Matt Arsenault7898b902016-01-22 18:42:55 +00001991 [(int_amdgcn_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001992>;
1993
Matt Arsenault840593e2016-07-12 00:08:14 +00001994} // End Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellardaa798342015-05-01 03:44:09 +00001995
1996let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001997def SI_KILL : PseudoInstSI <
1998 (outs), (ins VSrc_32:$src),
Matt Arsenault786724a2016-07-12 21:41:32 +00001999 [(int_AMDGPU_kill f32:$src)]> {
2000 let isConvergent = 1;
2001 let usesCustomInserter = 1;
2002}
2003
2004def SI_KILL_TERMINATOR : PseudoInstSI <
2005 (outs), (ins VSrc_32:$src)> {
2006 let isTerminator = 1;
2007}
2008
Tom Stellardaa798342015-05-01 03:44:09 +00002009} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002010
Matt Arsenault382d9452016-01-26 04:49:22 +00002011} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00002012
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002013def SI_PS_LIVE : PseudoInstSI <
2014 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +00002015 [(set i1:$dst, (int_amdgcn_ps_live))]> {
2016 let SALU = 1;
2017}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00002018
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002019// Used as an isel pseudo to directly emit initialization with an
2020// s_mov_b32 rather than a copy of another initialized
2021// register. MachineCSE skips copies, and we don't want to have to
2022// fold operands before it runs.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002023def SI_INIT_M0 : PseudoInstSI <(outs), (ins SSrc_32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002024 let Defs = [M0];
2025 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002026 let isAsCheapAsAMove = 1;
2027 let SALU = 1;
2028 let isReMaterializable = 1;
2029}
2030
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002031def SI_RETURN : PseudoInstSI <
2032 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00002033 let isTerminator = 1;
2034 let isBarrier = 1;
2035 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +00002036 let hasSideEffects = 1;
2037 let SALU = 1;
2038 let hasNoSchedulingInfo = 1;
2039}
2040
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002041let Uses = [EXEC], Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00002042 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +00002043
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002044class SI_INDIRECT_SRC<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002045 (outs VGPR_32:$vdst),
2046 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
2047 let usesCustomInserter = 1;
2048}
Christian Konig2989ffc2013-03-18 11:34:16 +00002049
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002050class SI_INDIRECT_DST<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002051 (outs rc:$vdst),
2052 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00002053 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002054 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +00002055}
2056
Matt Arsenault28419272015-10-07 00:42:51 +00002057// TODO: We can support indirect SGPR access.
2058def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
2059def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
2060def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
2061def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
2062def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
2063
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002064def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002065def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2066def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2067def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2068def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2069
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002070} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +00002071
Tom Stellardeba61072014-05-02 15:41:42 +00002072multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002073 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002074 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002075 (outs),
Matt Arsenault9babdf42016-06-22 20:15:28 +00002076 (ins sgpr_class:$src, i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002077 let mayStore = 1;
2078 let mayLoad = 0;
2079 }
Tom Stellardeba61072014-05-02 15:41:42 +00002080
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002081 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002082 (outs sgpr_class:$dst),
Matt Arsenault9babdf42016-06-22 20:15:28 +00002083 (ins i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002084 let mayStore = 0;
2085 let mayLoad = 1;
2086 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00002087 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002088}
2089
Tom Stellardc2743492015-05-12 15:00:53 +00002090// It's unclear whether you can use M0 as the output of v_readlane_b32
Artem Tamazov38e496b2016-04-29 17:04:50 +00002091// instructions, so use SReg_32_XM0 register class for spills to prevent
Tom Stellardc2743492015-05-12 15:00:53 +00002092// this from happening.
Artem Tamazov38e496b2016-04-29 17:04:50 +00002093defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32_XM0>;
Tom Stellardeba61072014-05-02 15:41:42 +00002094defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2095defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2096defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2097defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2098
Tom Stellard96468902014-09-24 01:33:17 +00002099multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002100 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002101 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002102 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002103 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Matt Arsenault9babdf42016-06-22 20:15:28 +00002104 SReg_32:$scratch_offset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002105 let mayStore = 1;
2106 let mayLoad = 0;
2107 }
Tom Stellard96468902014-09-24 01:33:17 +00002108
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002109 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002110 (outs vgpr_class:$dst),
Tom Stellard649b5db2016-03-04 18:31:18 +00002111 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset,
Matt Arsenault9babdf42016-06-22 20:15:28 +00002112 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002113 let mayStore = 0;
2114 let mayLoad = 1;
2115 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002116 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002117}
2118
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002119defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002120defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2121defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2122defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2123defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2124defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2125
Tom Stellard067c8152014-07-21 14:01:14 +00002126let Defs = [SCC] in {
2127
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002128def SI_PC_ADD_REL_OFFSET : PseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +00002129 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002130 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002131 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenaultd092a062015-10-02 18:58:37 +00002132 let SALU = 1;
2133}
Tom Stellard067c8152014-07-21 14:01:14 +00002134
2135} // End Defs = [SCC]
2136
Matt Arsenault382d9452016-01-26 04:49:22 +00002137} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002138
Marek Olsak5df00d62014-12-07 12:18:57 +00002139let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002140
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002141def : Pat <
2142 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002143 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002144>;
2145
Tom Stellard75aadc22012-12-11 21:25:42 +00002146/* int_SI_vs_load_input */
2147def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002148 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002149 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002150>;
2151
Tom Stellard75aadc22012-12-11 21:25:42 +00002152def : Pat <
2153 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002154 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002155 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002156 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002157>;
2158
Tom Stellard8d6d4492014-04-22 16:33:57 +00002159//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002160// buffer_load/store_format patterns
2161//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002162
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002163multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
2164 string opcode> {
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002165 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002166 (vt (name v4i32:$rsrc, 0,
2167 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2168 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002169 (!cast<MUBUF>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
2170 (as_i1imm $glc), (as_i1imm $slc), 0)
2171 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002172
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002173 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002174 (vt (name v4i32:$rsrc, i32:$vindex,
2175 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2176 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002177 (!cast<MUBUF>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
2178 (as_i1imm $glc), (as_i1imm $slc), 0)
2179 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002180
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002181 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002182 (vt (name v4i32:$rsrc, 0,
2183 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2184 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002185 (!cast<MUBUF>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
2186 (as_i1imm $glc), (as_i1imm $slc), 0)
2187 >;
2188
2189 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002190 (vt (name v4i32:$rsrc, i32:$vindex,
2191 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2192 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002193 (!cast<MUBUF>(opcode # _BOTHEN)
2194 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2195 $rsrc, $soffset, (as_i16imm $offset),
2196 (as_i1imm $glc), (as_i1imm $slc), 0)
2197 >;
2198}
2199
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002200defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
2201defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
2202defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
2203defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">;
2204defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
2205defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002206
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002207multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
2208 string opcode> {
2209 def : Pat<
2210 (name vt:$vdata, v4i32:$rsrc, 0,
2211 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2212 imm:$glc, imm:$slc),
2213 (!cast<MUBUF>(opcode # _OFFSET) $vdata, $rsrc, $soffset, (as_i16imm $offset),
2214 (as_i1imm $glc), (as_i1imm $slc), 0)
2215 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002216
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002217 def : Pat<
2218 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2219 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2220 imm:$glc, imm:$slc),
2221 (!cast<MUBUF>(opcode # _IDXEN) $vdata, $vindex, $rsrc, $soffset,
2222 (as_i16imm $offset), (as_i1imm $glc),
2223 (as_i1imm $slc), 0)
2224 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002225
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002226 def : Pat<
2227 (name vt:$vdata, v4i32:$rsrc, 0,
2228 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2229 imm:$glc, imm:$slc),
2230 (!cast<MUBUF>(opcode # _OFFEN) $vdata, $voffset, $rsrc, $soffset,
2231 (as_i16imm $offset), (as_i1imm $glc),
2232 (as_i1imm $slc), 0)
2233 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002234
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002235 def : Pat<
2236 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2237 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2238 imm:$glc, imm:$slc),
2239 (!cast<MUBUF>(opcode # _BOTHEN)
2240 $vdata,
2241 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2242 $rsrc, $soffset, (as_i16imm $offset),
2243 (as_i1imm $glc), (as_i1imm $slc), 0)
2244 >;
2245}
2246
2247defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
2248defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
2249defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
2250defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
2251defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
2252defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002253
2254//===----------------------------------------------------------------------===//
Nicolai Haehnlead636382016-03-18 16:24:31 +00002255// buffer_atomic patterns
2256//===----------------------------------------------------------------------===//
2257multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
2258 def : Pat<
2259 (name i32:$vdata_in, v4i32:$rsrc, 0,
2260 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2261 imm:$slc),
2262 (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
2263 (as_i16imm $offset), (as_i1imm $slc))
2264 >;
2265
2266 def : Pat<
2267 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2268 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2269 imm:$slc),
2270 (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
2271 (as_i16imm $offset), (as_i1imm $slc))
2272 >;
2273
2274 def : Pat<
2275 (name i32:$vdata_in, v4i32:$rsrc, 0,
2276 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2277 imm:$slc),
2278 (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
2279 (as_i16imm $offset), (as_i1imm $slc))
2280 >;
2281
2282 def : Pat<
2283 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2284 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2285 imm:$slc),
2286 (!cast<MUBUF>(opcode # _RTN_BOTHEN)
2287 $vdata_in,
2288 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2289 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
2290 >;
2291}
2292
2293defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
2294defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
2295defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
2296defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
2297defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
2298defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
2299defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
2300defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
2301defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
2302defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
2303
2304def : Pat<
2305 (int_amdgcn_buffer_atomic_cmpswap
2306 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2307 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2308 imm:$slc),
2309 (EXTRACT_SUBREG
2310 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
2311 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2312 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2313 sub0)
2314>;
2315
2316def : Pat<
2317 (int_amdgcn_buffer_atomic_cmpswap
2318 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2319 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2320 imm:$slc),
2321 (EXTRACT_SUBREG
2322 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
2323 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2324 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2325 sub0)
2326>;
2327
2328def : Pat<
2329 (int_amdgcn_buffer_atomic_cmpswap
2330 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2331 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2332 imm:$slc),
2333 (EXTRACT_SUBREG
2334 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
2335 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2336 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2337 sub0)
2338>;
2339
2340def : Pat<
2341 (int_amdgcn_buffer_atomic_cmpswap
2342 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2343 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2344 imm:$slc),
2345 (EXTRACT_SUBREG
2346 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
2347 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2348 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2349 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2350 sub0)
2351>;
2352
2353
2354//===----------------------------------------------------------------------===//
Changpeng Fang278a5b32016-03-10 16:47:15 +00002355// S_GETREG_B32 Intrinsic Pattern.
2356//===----------------------------------------------------------------------===//
2357def : Pat <
2358 (int_amdgcn_s_getreg imm:$simm16),
2359 (S_GETREG_B32 (as_i16imm $simm16))
2360>;
2361
2362//===----------------------------------------------------------------------===//
Changpeng Fang47efe1f2016-06-22 21:33:49 +00002363// DS_SWIZZLE Intrinsic Pattern.
2364//===----------------------------------------------------------------------===//
2365def : Pat <
2366 (int_amdgcn_ds_swizzle i32:$src, imm:$offset16),
2367 (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0))
2368>;
2369
2370//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00002371// SMRD Patterns
2372//===----------------------------------------------------------------------===//
2373
Tom Stellard217361c2015-08-06 19:28:38 +00002374multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002375
Tom Stellarddee26a22015-08-06 19:28:30 +00002376 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002377 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002378 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002379 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002380 >;
2381
Tom Stellarddee26a22015-08-06 19:28:30 +00002382 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002383 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002384 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002385 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002386 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002387
2388 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002389 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002390 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2391 > {
2392 let Predicates = [isCIOnly];
2393 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002394}
2395
Tom Stellarda6f24c62015-12-15 20:55:55 +00002396// Global and constant loads can be selected to either MUBUF or SMRD
2397// instructions, but SMRD instructions are faster so we want the instruction
2398// selector to prefer those.
2399let AddedComplexity = 100 in {
2400
Tom Stellard217361c2015-08-06 19:28:38 +00002401defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2402defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2403defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002404defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2405defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002406
Tom Stellarddee26a22015-08-06 19:28:30 +00002407// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002408def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002409 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2410 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002411>;
2412
2413// 2. Offset loaded in an 32bit SGPR
2414def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002415 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2416 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002417>;
2418
Tom Stellard217361c2015-08-06 19:28:38 +00002419let Predicates = [isCI] in {
2420
2421def : Pat <
2422 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2423 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2424>;
2425
2426} // End Predicates = [isCI]
2427
Tom Stellarda6f24c62015-12-15 20:55:55 +00002428} // End let AddedComplexity = 10000
2429
Tom Stellardae4c9e72014-06-20 17:06:11 +00002430//===----------------------------------------------------------------------===//
2431// SOP1 Patterns
2432//===----------------------------------------------------------------------===//
2433
Tom Stellardae4c9e72014-06-20 17:06:11 +00002434def : Pat <
2435 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002436 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002437 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002438 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002439>;
2440
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002441def : Pat <
2442 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2443 (S_ABS_I32 $x)
2444>;
2445
Tom Stellard58ac7442014-04-29 23:12:48 +00002446//===----------------------------------------------------------------------===//
2447// SOP2 Patterns
2448//===----------------------------------------------------------------------===//
2449
Tom Stellard80942a12014-09-05 14:07:59 +00002450// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002451// case, the sgpr-copies pass will fix this to use the vector version.
2452def : Pat <
2453 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002454 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002455>;
2456
Tom Stellard58ac7442014-04-29 23:12:48 +00002457//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002458// SOPP Patterns
2459//===----------------------------------------------------------------------===//
2460
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +00002461def : Pat <
2462 (int_amdgcn_s_waitcnt i32:$simm16),
2463 (S_WAITCNT (as_i16imm $simm16))
2464>;
2465
Tom Stellard85ad4292014-06-17 16:53:09 +00002466//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002467// VOP1 Patterns
2468//===----------------------------------------------------------------------===//
2469
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002470let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002471
2472//def : RcpPat<V_RCP_F64_e32, f64>;
2473//defm : RsqPat<V_RSQ_F64_e32, f64>;
2474//defm : RsqPat<V_RSQ_F32_e32, f32>;
2475
2476def : RsqPat<V_RSQ_F32_e32, f32>;
2477def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +00002478
2479// Convert (x - floor(x)) to fract(x)
2480def : Pat <
2481 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
2482 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
2483 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2484>;
2485
2486// Convert (x + (-floor(x))) to fract(x)
2487def : Pat <
2488 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
2489 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
2490 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2491>;
2492
2493} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002494
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002495//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002496// VOP2 Patterns
2497//===----------------------------------------------------------------------===//
2498
Tom Stellardae4c9e72014-06-20 17:06:11 +00002499def : Pat <
2500 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002501 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002502>;
2503
Tom Stellard5224df32015-03-10 16:16:44 +00002504def : Pat <
2505 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2506 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2507>;
2508
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002509// Pattern for V_MAC_F32
2510def : Pat <
2511 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2512 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2513 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2514 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2515 $src2_modifiers, $src2, $clamp, $omod)
2516>;
2517
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002518/********** ======================= **********/
2519/********** Image sampling patterns **********/
2520/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002521
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002522// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002523class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002524 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002525 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002526 (opcode $addr, $rsrc, $sampler,
2527 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2528 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002529>;
2530
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002531multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2532 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2533 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2534 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2535 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2536 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2537}
2538
2539// Image only
2540class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002541 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2542 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002543 (opcode $addr, $rsrc,
2544 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2545 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002546>;
2547
2548multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2549 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2550 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2551 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2552}
2553
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002554class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2555 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2556 imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002557 (opcode $addr, $rsrc,
2558 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2559 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002560>;
2561
2562multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2563 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2564 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2565 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2566}
2567
2568class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2569 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2570 imm:$glc, imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002571 (opcode $data, $addr, $rsrc,
2572 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2573 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002574>;
2575
2576multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2577 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2578 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2579 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2580}
2581
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002582class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2583 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
2584 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
2585>;
2586
2587multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
2588 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
2589 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
2590 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
2591}
2592
2593class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
2594 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
2595 imm:$r128, imm:$da, imm:$slc),
2596 (EXTRACT_SUBREG
2597 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
2598 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
2599 sub0)
2600>;
2601
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002602// Basic sample
2603defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2604defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2605defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2606defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2607defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2608defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2609defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2610defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2611defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2612defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2613
2614// Sample with comparison
2615defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2616defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2617defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2618defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2619defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2620defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2621defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2622defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2623defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2624defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2625
2626// Sample with offsets
2627defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2628defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2629defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2630defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2631defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2632defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2633defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2634defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2635defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2636defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2637
2638// Sample with comparison and offsets
2639defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2640defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2641defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2642defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2643defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2644defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2645defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2646defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2647defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2648defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2649
2650// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002651// Only the variants which make sense are defined.
2652def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2653def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2654def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2655def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2656def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2657def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2658def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2659def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2660def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2661
2662def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2663def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2664def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2665def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2666def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2667def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2668def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2669def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2670def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2671
2672def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2673def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2674def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2675def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2676def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2677def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2678def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2679def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2680def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2681
2682def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2683def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2684def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2685def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2686def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2687def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2688def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2689def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2690
2691def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2692def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2693def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2694
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002695def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2696defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2697defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002698defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2699defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
2700defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2701defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002702defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
2703def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
2704def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
2705def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
2706defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
2707defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
2708defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
2709defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
2710defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
2711defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
2712defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
2713defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
2714defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
2715defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
2716defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002717
Tom Stellard9fa17912013-08-14 23:24:45 +00002718/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002719def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002720 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002721 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002722>;
2723
Tom Stellard9fa17912013-08-14 23:24:45 +00002724class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002725 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002726 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellardc9b90312013-01-21 15:40:48 +00002727>;
2728
Tom Stellard9fa17912013-08-14 23:24:45 +00002729class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002730 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002731 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002732>;
2733
Tom Stellard9fa17912013-08-14 23:24:45 +00002734class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002735 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002736 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002737>;
2738
Tom Stellard9fa17912013-08-14 23:24:45 +00002739class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002740 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002741 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002742 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard462516b2013-02-07 17:02:14 +00002743>;
2744
Tom Stellard9fa17912013-08-14 23:24:45 +00002745class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002746 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002747 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002748 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002749>;
2750
Tom Stellard9fa17912013-08-14 23:24:45 +00002751/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002752multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2753 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2754MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002755 def : SamplePattern <SIsample, sample, addr_type>;
2756 def : SampleRectPattern <SIsample, sample, addr_type>;
2757 def : SampleArrayPattern <SIsample, sample, addr_type>;
2758 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2759 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002760
Tom Stellard9fa17912013-08-14 23:24:45 +00002761 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2762 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2763 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2764 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002765
Tom Stellard9fa17912013-08-14 23:24:45 +00002766 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2767 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2768 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2769 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002770
Tom Stellard9fa17912013-08-14 23:24:45 +00002771 def : SamplePattern <SIsampled, sample_d, addr_type>;
2772 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2773 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2774 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002775}
2776
Tom Stellard682bfbc2013-10-10 17:11:24 +00002777defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2778 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2779 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2780 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002781 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002782defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2783 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2784 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2785 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002786 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002787defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2788 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2789 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2790 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002791 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002792defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2793 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2794 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2795 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002796 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002797
Christian Konig4a1b9c32013-03-18 11:34:10 +00002798/********** ============================================ **********/
2799/********** Extraction, Insertion, Building and Casting **********/
2800/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002801
Christian Konig4a1b9c32013-03-18 11:34:10 +00002802foreach Index = 0-2 in {
2803 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002804 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002805 >;
2806 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002807 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002808 >;
2809
2810 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002811 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002812 >;
2813 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002814 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002815 >;
2816}
2817
2818foreach Index = 0-3 in {
2819 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002820 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002821 >;
2822 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002823 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002824 >;
2825
2826 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002827 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002828 >;
2829 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002830 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002831 >;
2832}
2833
2834foreach Index = 0-7 in {
2835 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002836 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002837 >;
2838 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002839 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002840 >;
2841
2842 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002843 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002844 >;
2845 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002846 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002847 >;
2848}
2849
2850foreach Index = 0-15 in {
2851 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002852 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002853 >;
2854 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002855 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002856 >;
2857
2858 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002859 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002860 >;
2861 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002862 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002863 >;
2864}
Tom Stellard75aadc22012-12-11 21:25:42 +00002865
Matt Arsenault382d9452016-01-26 04:49:22 +00002866// FIXME: Why do only some of these type combinations for SReg and
2867// VReg?
2868// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002869def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002870def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002871def : BitConvert <i32, f32, SReg_32>;
2872def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002873
Matt Arsenault382d9452016-01-26 04:49:22 +00002874// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002875def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002876def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002877def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002878def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002879def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002880def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002881def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002882def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002883def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002884def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002885def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002886def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002887def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002888def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002889
Matt Arsenault382d9452016-01-26 04:49:22 +00002890// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002891def : BitConvert <v2i64, v4i32, SReg_128>;
2892def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002893def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002894def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002895def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002896def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +00002897def : BitConvert <v2i64, v2f64, VReg_128>;
2898def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002899
Matt Arsenault382d9452016-01-26 04:49:22 +00002900// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002901def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002902def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002903def : BitConvert <v8i32, v8f32, VReg_256>;
2904def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002905
Matt Arsenault382d9452016-01-26 04:49:22 +00002906// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002907def : BitConvert <v16i32, v16f32, VReg_512>;
2908def : BitConvert <v16f32, v16i32, VReg_512>;
2909
Christian Konig8dbe6f62013-02-21 15:17:27 +00002910/********** =================== **********/
2911/********** Src & Dst modifiers **********/
2912/********** =================== **********/
2913
2914def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002915 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2916 (f32 FP_ZERO), (f32 FP_ONE)),
2917 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002918>;
2919
Michel Danzer624b02a2014-02-04 07:12:38 +00002920/********** ================================ **********/
2921/********** Floating point absolute/negative **********/
2922/********** ================================ **********/
2923
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002924// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002925
Michel Danzer624b02a2014-02-04 07:12:38 +00002926def : Pat <
2927 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002928 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002929>;
2930
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002931// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002932def : Pat <
2933 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002934 (REG_SEQUENCE VReg_64,
2935 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2936 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002937 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002938 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2939 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002940>;
2941
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002942def : Pat <
2943 (fabs f32:$src),
2944 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2945>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002946
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002947def : Pat <
2948 (fneg f32:$src),
2949 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2950>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002951
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002952def : Pat <
2953 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002954 (REG_SEQUENCE VReg_64,
2955 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2956 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002957 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002958 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2959 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002960>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002961
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002962def : Pat <
2963 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002964 (REG_SEQUENCE VReg_64,
2965 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2966 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002967 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002968 (V_MOV_B32_e32 0x80000000)),
2969 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002970>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002971
Christian Konigc756cb992013-02-16 11:28:22 +00002972/********** ================== **********/
2973/********** Immediate Patterns **********/
2974/********** ================== **********/
2975
2976def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002977 (SGPRImm<(i32 imm)>:$imm),
2978 (S_MOV_B32 imm:$imm)
2979>;
2980
2981def : Pat <
2982 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002983 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002984>;
2985
2986def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002987 (i32 imm:$imm),
2988 (V_MOV_B32_e32 imm:$imm)
2989>;
2990
2991def : Pat <
2992 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002993 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002994>;
2995
2996def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002997 (i64 InlineImm<i64>:$imm),
2998 (S_MOV_B64 InlineImm<i64>:$imm)
2999>;
3000
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003001// XXX - Should this use a s_cmp to set SCC?
3002
3003// Set to sign-extended 64-bit value (true = -1, false = 0)
3004def : Pat <
3005 (i1 imm:$imm),
3006 (S_MOV_B64 (i64 (as_i64imm $imm)))
3007>;
3008
Matt Arsenault303011a2014-12-17 21:04:08 +00003009def : Pat <
3010 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003011 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00003012>;
3013
Tom Stellard75aadc22012-12-11 21:25:42 +00003014/********** ================== **********/
3015/********** Intrinsic Patterns **********/
3016/********** ================== **********/
3017
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003018def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00003019
3020def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003021 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003022 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003023 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3024 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
3025 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003026 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003027 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3028 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3029 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003030 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003031 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3032 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3033 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003034 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003035 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3036 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3037 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003038 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00003039>;
3040
Michel Danzer0cc991e2013-02-22 11:22:58 +00003041def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003042 (i32 (sext i1:$src0)),
3043 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00003044>;
3045
Tom Stellardf16d38c2014-02-13 23:34:13 +00003046class Ext32Pat <SDNode ext> : Pat <
3047 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00003048 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
3049>;
3050
Tom Stellardf16d38c2014-02-13 23:34:13 +00003051def : Ext32Pat <zext>;
3052def : Ext32Pat <anyext>;
3053
Matt Arsenault382d9452016-01-26 04:49:22 +00003054// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00003055def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003056 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00003057 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00003058>;
3059
Michel Danzer8caa9042013-04-10 17:17:56 +00003060// The multiplication scales from [0,1] to the unsigned integer range
3061def : Pat <
3062 (AMDGPUurecip i32:$src0),
3063 (V_CVT_U32_F32_e32
3064 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
3065 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
3066>;
3067
Tom Stellard0289ff42014-05-16 20:56:44 +00003068//===----------------------------------------------------------------------===//
3069// VOP3 Patterns
3070//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00003071
Matt Arsenaulteb260202014-05-22 18:00:15 +00003072def : IMad24Pat<V_MAD_I32_I24>;
3073def : UMad24Pat<V_MAD_U32_U24>;
3074
Matt Arsenault7d858d82014-11-02 23:46:54 +00003075defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00003076def : ROTRPattern <V_ALIGNBIT_B32>;
3077
Michel Danzer49812b52013-07-10 16:37:07 +00003078/********** ======================= **********/
3079/********** Load/Store Patterns **********/
3080/********** ======================= **********/
3081
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003082class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
3083 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00003084 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003085>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00003086
Tom Stellard381a94a2015-05-12 15:00:49 +00003087def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
3088def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
3089def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
3090def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
3091def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003092
3093let AddedComplexity = 100 in {
3094
Tom Stellard381a94a2015-05-12 15:00:49 +00003095def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003096
3097} // End AddedComplexity = 100
3098
3099def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00003100 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00003101 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00003102 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00003103>;
Michel Danzer49812b52013-07-10 16:37:07 +00003104
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003105class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
3106 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00003107 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003108>;
Michel Danzer49812b52013-07-10 16:37:07 +00003109
Tom Stellard381a94a2015-05-12 15:00:49 +00003110def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
3111def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
3112def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003113
3114let AddedComplexity = 100 in {
3115
Tom Stellard381a94a2015-05-12 15:00:49 +00003116def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003117} // End AddedComplexity = 100
3118
3119def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00003120 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
3121 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00003122 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
3123 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00003124 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00003125>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00003126
Matt Arsenault8ae59612014-09-05 16:24:58 +00003127class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
3128 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00003129 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003130>;
Matt Arsenault72574102014-06-11 18:08:34 +00003131
Matt Arsenault8ae59612014-09-05 16:24:58 +00003132class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
3133 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00003134 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003135>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003136
3137
3138// 32-bit atomics.
Tom Stellard381a94a2015-05-12 15:00:49 +00003139def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
3140def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
3141def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003142def : DSAtomicRetPat<DS_INC_RTN_U32, i32, si_atomic_inc_local>;
3143def : DSAtomicRetPat<DS_DEC_RTN_U32, i32, si_atomic_dec_local>;
Tom Stellard381a94a2015-05-12 15:00:49 +00003144def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
3145def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
3146def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
3147def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
3148def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
3149def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
3150def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Tom Stellard381a94a2015-05-12 15:00:49 +00003151def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00003152
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003153// 64-bit atomics.
Tom Stellard381a94a2015-05-12 15:00:49 +00003154def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
3155def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
3156def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003157def : DSAtomicRetPat<DS_INC_RTN_U64, i64, si_atomic_inc_local>;
3158def : DSAtomicRetPat<DS_DEC_RTN_U64, i64, si_atomic_dec_local>;
Tom Stellard381a94a2015-05-12 15:00:49 +00003159def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
3160def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
3161def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
3162def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
3163def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
3164def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
3165def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003166
Tom Stellard381a94a2015-05-12 15:00:49 +00003167def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003168
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00003169
Tom Stellard556d9aa2013-06-03 17:39:37 +00003170//===----------------------------------------------------------------------===//
3171// MUBUF Patterns
3172//===----------------------------------------------------------------------===//
3173
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003174class MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
3175 PatFrag constant_ld> : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00003176 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3177 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003178 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00003179 >;
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003180
3181multiclass MUBUFLoad_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3182 ValueType vt, PatFrag atomic_ld> {
3183 def : Pat <
3184 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3185 i16:$offset, i1:$slc))),
3186 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3187 >;
3188
3189 def : Pat <
3190 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
3191 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3192 >;
Tom Stellard07a10a32013-06-03 17:39:43 +00003193}
3194
Marek Olsak5df00d62014-12-07 12:18:57 +00003195let Predicates = [isSICI] in {
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003196def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
3197def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
3198def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
3199def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
3200
3201defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
3202defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003203} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003204
3205class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
3206 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
3207 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003208 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003209>;
3210
3211def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
3212def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
3213def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3214def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3215def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3216def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3217def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003218
Michel Danzer13736222014-01-27 07:20:51 +00003219// BUFFER_LOAD_DWORD*, addr64=0
3220multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3221 MUBUF bothen> {
3222
3223 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003224 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003225 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3226 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003227 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003228 (as_i1imm $slc), (as_i1imm $tfe))
3229 >;
3230
3231 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003232 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003233 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003234 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003235 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003236 (as_i1imm $tfe))
3237 >;
3238
3239 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003240 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003241 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3242 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003243 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003244 (as_i1imm $slc), (as_i1imm $tfe))
3245 >;
3246
3247 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003248 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003249 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003250 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003251 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003252 (as_i1imm $tfe))
3253 >;
3254}
3255
3256defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3257 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3258defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3259 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3260defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3261 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3262
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003263multiclass MUBUFStore_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3264 ValueType vt, PatFrag atomic_st> {
3265 // Store follows atomic op convention so address is forst
3266 def : Pat <
3267 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3268 i16:$offset, i1:$slc), vt:$val),
3269 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3270 >;
3271
3272 def : Pat <
3273 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
3274 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3275 >;
3276}
3277let Predicates = [isSICI] in {
3278defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
3279defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
3280} // End Predicates = [isSICI]
3281
Tom Stellardb02094e2014-07-21 15:45:01 +00003282class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003283 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3284 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003285 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003286>;
3287
Tom Stellardddea4862014-08-11 22:18:14 +00003288def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3289def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3290def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3291def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3292def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003293
Tom Stellardafcf12f2013-09-12 02:55:14 +00003294//===----------------------------------------------------------------------===//
3295// MTBUF Patterns
3296//===----------------------------------------------------------------------===//
3297
3298// TBUFFER_STORE_FORMAT_*, addr64=0
3299class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003300 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003301 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3302 imm:$nfmt, imm:$offen, imm:$idxen,
3303 imm:$glc, imm:$slc, imm:$tfe),
3304 (opcode
3305 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3306 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3307 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3308>;
3309
3310def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3311def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3312def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3313def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3314
Christian Konig2989ffc2013-03-18 11:34:16 +00003315/********** ====================== **********/
3316/********** Indirect adressing **********/
3317/********** ====================== **********/
3318
Matt Arsenault28419272015-10-07 00:42:51 +00003319multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003320 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003321 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003322 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003323 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +00003324 >;
3325
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003326 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003327 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003328 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003329 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003330 >;
3331}
3332
Matt Arsenault28419272015-10-07 00:42:51 +00003333defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3334defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3335defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3336defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003337
Matt Arsenault28419272015-10-07 00:42:51 +00003338defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3339defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3340defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3341defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003342
Tom Stellard81d871d2013-11-13 23:36:50 +00003343//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003344// Conversion Patterns
3345//===----------------------------------------------------------------------===//
3346
3347def : Pat<(i32 (sext_inreg i32:$src, i1)),
3348 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3349
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003350// Handle sext_inreg in i64
3351def : Pat <
3352 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003353 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003354>;
3355
3356def : Pat <
3357 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003358 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003359>;
3360
3361def : Pat <
3362 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003363 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3364>;
3365
3366def : Pat <
3367 (i64 (sext_inreg i64:$src, i32)),
3368 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003369>;
3370
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003371class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3372 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003373 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003374>;
3375
3376class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3377 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003378 (REG_SEQUENCE VReg_64,
3379 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3380 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003381>;
3382
3383
3384def : ZExt_i64_i32_Pat<zext>;
3385def : ZExt_i64_i32_Pat<anyext>;
3386def : ZExt_i64_i1_Pat<zext>;
3387def : ZExt_i64_i1_Pat<anyext>;
3388
Tom Stellardbc4497b2016-02-12 23:45:29 +00003389// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3390// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003391def : Pat <
3392 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003393 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +00003394 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003395>;
3396
3397def : Pat <
3398 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003399 (REG_SEQUENCE VReg_64,
3400 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003401 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3402>;
3403
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003404// If we need to perform a logical operation on i1 values, we need to
3405// use vector comparisons since there is only one SCC register. Vector
3406// comparisions still write to a pair of SGPRs, so treat these as
3407// 64-bit comparisons. When legalizing SGPR copies, instructions
3408// resulting in the copies from SCC to these instructions will be
3409// moved to the VALU.
3410def : Pat <
3411 (i1 (and i1:$src0, i1:$src1)),
3412 (S_AND_B64 $src0, $src1)
3413>;
3414
3415def : Pat <
3416 (i1 (or i1:$src0, i1:$src1)),
3417 (S_OR_B64 $src0, $src1)
3418>;
3419
3420def : Pat <
3421 (i1 (xor i1:$src0, i1:$src1)),
3422 (S_XOR_B64 $src0, $src1)
3423>;
3424
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003425def : Pat <
3426 (f32 (sint_to_fp i1:$src)),
3427 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3428>;
3429
3430def : Pat <
3431 (f32 (uint_to_fp i1:$src)),
3432 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3433>;
3434
3435def : Pat <
3436 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003437 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003438>;
3439
3440def : Pat <
3441 (f64 (uint_to_fp i1:$src)),
3442 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3443>;
3444
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003445//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003446// Miscellaneous Patterns
3447//===----------------------------------------------------------------------===//
3448
3449def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003450 (i32 (trunc i64:$a)),
3451 (EXTRACT_SUBREG $a, sub0)
3452>;
3453
Michel Danzerbf1a6412014-01-28 03:01:16 +00003454def : Pat <
3455 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003456 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003457>;
3458
Matt Arsenaulte306a322014-10-21 16:25:08 +00003459def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003460 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003461 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003462 (EXTRACT_SUBREG $a, sub0)), 1)
3463>;
3464
3465def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003466 (i32 (bswap i32:$a)),
3467 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3468 (V_ALIGNBIT_B32 $a, $a, 24),
3469 (V_ALIGNBIT_B32 $a, $a, 8))
3470>;
3471
Matt Arsenault477b17822014-12-12 02:30:29 +00003472def : Pat <
3473 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3474 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3475>;
3476
Marek Olsak63a7b082015-03-24 13:40:21 +00003477multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3478 def : Pat <
3479 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3480 (BFM $a, $b)
3481 >;
3482
3483 def : Pat <
3484 (vt (add (vt (shl 1, vt:$a)), -1)),
3485 (BFM $a, (MOV 0))
3486 >;
3487}
3488
3489defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3490// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3491
Marek Olsak949f5da2015-03-24 13:40:34 +00003492def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3493
Matt Arsenault61738cb2016-02-27 08:53:46 +00003494let Predicates = [isSICI] in {
3495def : Pat <
3496 (i64 (readcyclecounter)),
3497 (S_MEMTIME)
3498>;
3499}
3500
Matt Arsenault9cd90712016-04-14 01:42:16 +00003501def : Pat<
3502 (fcanonicalize f32:$src),
3503 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
3504>;
3505
3506def : Pat<
3507 (fcanonicalize f64:$src),
3508 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
3509>;
3510
Marek Olsak43650e42015-03-24 13:40:08 +00003511//===----------------------------------------------------------------------===//
3512// Fract Patterns
3513//===----------------------------------------------------------------------===//
3514
Marek Olsak7d777282015-03-24 13:40:15 +00003515let Predicates = [isSI] in {
3516
3517// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3518// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3519// way to implement it is using V_FRACT_F64.
3520// The workaround for the V_FRACT bug is:
3521// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3522
Marek Olsak7d777282015-03-24 13:40:15 +00003523// Convert floor(x) to (x - fract(x))
3524def : Pat <
3525 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3526 (V_ADD_F64
3527 $mods,
3528 $x,
3529 SRCMODS.NEG,
3530 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003531 (V_MIN_F64
3532 SRCMODS.NONE,
3533 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3534 SRCMODS.NONE,
3535 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3536 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003537 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003538 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3539 DSTCLAMP.NONE, DSTOMOD.NONE)
3540>;
3541
3542} // End Predicates = [isSI]
3543
Tom Stellardfb961692013-10-23 00:44:19 +00003544//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003545// Miscellaneous Optimization Patterns
3546//============================================================================//
3547
Matt Arsenault49dd4282014-09-15 17:15:02 +00003548def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003549
Matt Arsenaultc89f2912016-03-07 21:54:48 +00003550def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
3551def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
3552
Tom Stellard245c15f2015-05-26 15:55:52 +00003553//============================================================================//
3554// Assembler aliases
3555//============================================================================//
3556
3557def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3558def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3559def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3560
Marek Olsak5df00d62014-12-07 12:18:57 +00003561} // End isGCN predicate