blob: 6f975b46e6435fe2416711586d4ff839cee0a97a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Eric Christopher7792e322015-01-30 23:24:40 +000014def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000016 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000017def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000019 AssemblerPredicate<"FeatureSouthernIslands">;
20
Marek Olsak5df00d62014-12-07 12:18:57 +000021
Tom Stellardec87f842015-05-25 16:15:54 +000022def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
23def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000026
Tom Stellard8d6d4492014-04-22 16:33:57 +000027//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000028// EXP Instructions
29//===----------------------------------------------------------------------===//
30
31defm EXP : EXP_m;
32
33//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000034// SMRD Instructions
35//===----------------------------------------------------------------------===//
36
Artem Tamazov38e496b2016-04-29 17:04:50 +000037// We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit
38// SMRD instructions, because the SReg_32_XM0 register class does not include M0
Tom Stellard8d6d4492014-04-22 16:33:57 +000039// and writing to M0 from an SMRD instruction will hang the GPU.
Artem Tamazov38e496b2016-04-29 17:04:50 +000040defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SReg_32_XM0>;
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000041defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
42defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
43defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
44defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000045
46defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Artem Tamazov38e496b2016-04-29 17:04:50 +000047 smrd<0x08>, "s_buffer_load_dword", SReg_128, SReg_32_XM0
Tom Stellard8d6d4492014-04-22 16:33:57 +000048>;
49
50defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000051 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000052>;
53
54defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000055 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000056>;
57
58defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000059 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000060>;
61
62defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000063 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000064>;
65
Matt Arsenault61738cb2016-02-27 08:53:46 +000066let mayStore = ? in {
67// FIXME: mayStore = ? is a workaround for tablegen bug for different
68// inferred mayStore flags for the instruction pattern vs. standalone
69// Pat. Each considers the other contradictory.
70
71defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime",
Valery Pykhtina4db2242016-03-10 13:06:08 +000072 (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))]
Matt Arsenault61738cb2016-02-27 08:53:46 +000073>;
74}
Matt Arsenaulte66621b2015-09-24 19:52:27 +000075
76defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
77 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000078
79//===----------------------------------------------------------------------===//
80// SOP1 Instructions
81//===----------------------------------------------------------------------===//
82
Christian Konig76edd4f2013-02-26 17:52:29 +000083let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +000084 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +000085 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
86 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +000087 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +000088
89 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000090 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
91 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +000092 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Marek Olsakb08604c2014-12-07 12:18:45 +000095let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000096 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +000097 [(set i32:$sdst, (not i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +000098 >;
Matt Arsenault2c335622014-04-09 07:16:16 +000099
Marek Olsak5df00d62014-12-07 12:18:57 +0000100 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000101 [(set i64:$sdst, (not i64:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000102 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
104 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000105} // End Defs = [SCC]
106
107
Marek Olsak5df00d62014-12-07 12:18:57 +0000108defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000109 [(set i32:$sdst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000110>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000111defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000112
Marek Olsakb08604c2014-12-07 12:18:45 +0000113let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000114 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
115 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000117 [(set i32:$sdst, (ctpop i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000120} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000121
Tom Stellardce449ad2015-02-18 16:08:11 +0000122defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
123defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000124defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000125 [(set i32:$sdst, (cttz_zero_undef i32:$src0))]
Matt Arsenault295b86e2014-06-17 17:36:27 +0000126>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000127defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Marek Olsak5df00d62014-12-07 12:18:57 +0000129defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000130 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000131>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000132
Tom Stellardce449ad2015-02-18 16:08:11 +0000133defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000134defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000135 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
Marek Olsakd2af89d2015-03-04 17:33:45 +0000136>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000137defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000139 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000140>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000142 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000143>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000144
Tom Stellardce449ad2015-02-18 16:08:11 +0000145defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000146defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000147defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000148defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000149defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000150
Matt Arsenault61f8ba82016-08-10 19:20:02 +0000151let isTerminator = 1, isBarrier = 1,
152 isBranch = 1, isIndirectBranch = 1 in {
Nikolay Haustov8e3f0992016-03-09 10:56:19 +0000153defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000154}
Marek Olsak5df00d62014-12-07 12:18:57 +0000155defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000156defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Marek Olsakb08604c2014-12-07 12:18:45 +0000158let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000159
Marek Olsak5df00d62014-12-07 12:18:57 +0000160defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
161defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
162defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
163defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
164defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
165defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
166defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
167defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000168
Marek Olsakb08604c2014-12-07 12:18:45 +0000169} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsak5df00d62014-12-07 12:18:57 +0000171defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
172defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000173
174let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000175defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
176defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
177defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
178defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000179} // End Uses = [M0]
180
Tom Stellardce449ad2015-02-18 16:08:11 +0000181defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000182defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000183let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000184 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000185} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000186defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000187
188//===----------------------------------------------------------------------===//
189// SOP2 Instructions
190//===----------------------------------------------------------------------===//
191
192let Defs = [SCC] in { // Carry out goes to SCC
193let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000194defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
195defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000196 [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000197>;
198} // End isCommutable = 1
199
Marek Olsak5df00d62014-12-07 12:18:57 +0000200defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
201defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000202 [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000203>;
204
205let Uses = [SCC] in { // Carry in comes from SCC
206let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000207defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000208 [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000209} // End isCommutable = 1
210
Marek Olsak5df00d62014-12-07 12:18:57 +0000211defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000212 [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214
Marek Olsak5df00d62014-12-07 12:18:57 +0000215defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000216 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000218defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000219 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000221defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000222 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000225 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000227} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229
Marek Olsakb08604c2014-12-07 12:18:45 +0000230let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000231 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000232 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000233} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234
Marek Olsakb08604c2014-12-07 12:18:45 +0000235let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000236defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000237 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238>;
239
Marek Olsak5df00d62014-12-07 12:18:57 +0000240defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000241 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242>;
243
Marek Olsak5df00d62014-12-07 12:18:57 +0000244defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000245 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246>;
247
Marek Olsak5df00d62014-12-07 12:18:57 +0000248defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000249 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250>;
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000253 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254>;
255
Marek Olsak5df00d62014-12-07 12:18:57 +0000256defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000257 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000259defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
260defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
261defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
262defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
263defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
264defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
265defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
266defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
267defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
268defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000269} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270
271// Use added complexity so these patterns are preferred to the VALU patterns.
272let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000273let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000274
Marek Olsak5df00d62014-12-07 12:18:57 +0000275defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000276 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000277>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000278defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000279 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000280>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000281defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000282 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000284defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000285 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000288 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000291 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000292>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000293} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294
Marek Olsak63a7b082015-03-24 13:40:21 +0000295defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000296 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000297defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000298defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000299 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]
Matt Arsenault869cd072014-09-03 23:24:35 +0000300>;
301
302} // End AddedComplexity = 1
303
Marek Olsakb08604c2014-12-07 12:18:45 +0000304let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000305defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
306defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000307defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000308defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000309} // End Defs = [SCC]
310
Tom Stellard0c0008c2015-02-18 16:08:13 +0000311let sdst = 0 in {
312defm S_CBRANCH_G_FORK : SOP2_m <
313 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
314 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
315>;
316}
317
Marek Olsakb08604c2014-12-07 12:18:45 +0000318let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000319defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000321
322//===----------------------------------------------------------------------===//
323// SOPC Instructions
324//===----------------------------------------------------------------------===//
325
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000326def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
327def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
328def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
329def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
330def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
331def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
332def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
333def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
334def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
335def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
336def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
337def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
338def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">;
339def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">;
340def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">;
341def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">;
342def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000343
344//===----------------------------------------------------------------------===//
345// SOPK Instructions
346//===----------------------------------------------------------------------===//
347
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000348let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000349defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000350} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000351let Uses = [SCC] in {
352 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
353}
354
355let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000356
357/*
358This instruction is disabled for now until we can figure out how to teach
359the instruction selector to correctly use the S_CMP* vs V_CMP*
360instructions.
361
362When this instruction is enabled the code generator sometimes produces this
363invalid sequence:
364
365SCC = S_CMPK_EQ_I32 SGPR0, imm
366VCC = COPY SCC
367VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
368
Marek Olsak5df00d62014-12-07 12:18:57 +0000369defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000370 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000371>;
372*/
373
Tom Stellard8980dc32015-04-08 01:09:22 +0000374defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000375defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
376defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
377defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
378defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
379defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
380defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
381defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
382defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
383defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
384defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
385defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
386} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
Tom Stellard8980dc32015-04-08 01:09:22 +0000388let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
389 Constraints = "$sdst = $src0" in {
390 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
391 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000392}
393
Tom Stellard8980dc32015-04-08 01:09:22 +0000394defm S_CBRANCH_I_FORK : SOPK_m <
395 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
396 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
397>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000398
399let mayLoad = 1 in {
Artem Tamazovd6468662016-04-25 14:13:51 +0000400defm S_GETREG_B32 : SOPK_m <
401 sopk<0x12, 0x11>, "s_getreg_b32", (outs SReg_32:$sdst),
402 (ins hwreg:$simm16), " $sdst, $simm16"
403>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000404}
405
Tom Stellard8980dc32015-04-08 01:09:22 +0000406defm S_SETREG_B32 : SOPK_m <
407 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000408 (ins SReg_32:$sdst, hwreg:$simm16), " $simm16, $sdst"
Tom Stellard8980dc32015-04-08 01:09:22 +0000409>;
410// FIXME: Not on SI?
411//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
412defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
413 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000414 (ins i32imm:$imm, hwreg:$simm16), " $simm16, $imm"
Tom Stellard8980dc32015-04-08 01:09:22 +0000415>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000416
Tom Stellard8d6d4492014-04-22 16:33:57 +0000417//===----------------------------------------------------------------------===//
418// SOPP Instructions
419//===----------------------------------------------------------------------===//
420
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000421def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422
423let isTerminator = 1 in {
424
Tom Stellard326d6ec2014-11-05 14:50:53 +0000425def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Matt Arsenault9babdf42016-06-22 20:15:28 +0000426 [(AMDGPUendpgm)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000427 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428 let isBarrier = 1;
429 let hasCtrlDep = 1;
Matt Arsenault0bb294b2016-06-17 22:27:03 +0000430 let hasSideEffects = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000431}
432
Matt Arsenaulte9497442016-08-27 00:51:02 +0000433let isBranch = 1, SchedRW = [WriteBranch] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000434def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000435 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000436 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 let isBarrier = 1;
438}
439
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000440let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000441def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000442 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000443 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444>;
445def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000446 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000447 "s_cbranch_scc1 $simm16",
448 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000450} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000452let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000454 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000455 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000456>;
457def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000458 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000459 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000460>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000461} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000462
Matt Arsenault95f06062015-08-05 16:42:57 +0000463let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000465 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000466 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467>;
468def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000469 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000470 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000471>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000472} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473
474
475} // End isBranch = 1
476} // End isTerminator = 1
477
478let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000479def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000480 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000481> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000482 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000483 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000484 let mayLoad = 1;
485 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000486 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000487}
488
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +0000489let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000490def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
491def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Matt Arsenault274d34e2016-02-27 08:53:52 +0000492
493// On SI the documentation says sleep for approximately 64 * low 2
494// bits, consistent with the reported maximum of 448. On VI the
495// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
496// maximum really 15 on VI?
497def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
498 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
499 let hasSideEffects = 1;
500 let mayLoad = 1;
501 let mayStore = 1;
502}
503
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000504def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000505
Tom Stellardfc92e772015-05-12 14:18:14 +0000506let Uses = [EXEC, M0] in {
Matt Arsenault274d34e2016-02-27 08:53:52 +0000507 // FIXME: Should this be mayLoad+mayStore?
Tom Stellardfc92e772015-05-12 14:18:14 +0000508 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
509 [(AMDGPUsendmsg (i32 imm:$simm16))]
510 >;
511} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000512
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000513def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16">;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000514def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
515def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
516 let simm16 = 0;
517}
Valery Pykhtin609c2f82016-08-18 18:06:20 +0000518def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
519 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
520 let hasSideEffects = 1;
521 let mayLoad = 1;
522 let mayStore = 1;
523}
524def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
525 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
526 let hasSideEffects = 1;
527 let mayLoad = 1;
528 let mayStore = 1;
529}
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000530def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
531 let simm16 = 0;
532}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000533} // End hasSideEffects
534
535//===----------------------------------------------------------------------===//
536// VOPC Instructions
537//===----------------------------------------------------------------------===//
538
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000539let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000540
Marek Olsak5df00d62014-12-07 12:18:57 +0000541defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000542defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000543defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000544defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000545defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000546defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000547defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
548defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
549defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000550defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000551defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000552defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000553defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000555defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000557
Tom Stellard75aadc22012-12-11 21:25:42 +0000558
Marek Olsak5df00d62014-12-07 12:18:57 +0000559defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000560defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000561defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000562defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000563defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
564defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
565defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
566defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
567defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
568defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
569defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
570defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
571defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
572defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
573defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
574defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000575
Tom Stellard75aadc22012-12-11 21:25:42 +0000576
Marek Olsak5df00d62014-12-07 12:18:57 +0000577defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000578defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000579defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000580defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000581defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000582defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000583defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
584defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
585defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000586defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000587defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000588defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000589defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000590defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000591defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000592defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000593
Tom Stellard75aadc22012-12-11 21:25:42 +0000594
Marek Olsak5df00d62014-12-07 12:18:57 +0000595defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000596defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000597defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000598defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000599defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
600defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
601defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
602defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
603defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000604defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000605defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000606defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000607defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
608defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
609defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
610defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000611
Tom Stellard75aadc22012-12-11 21:25:42 +0000612
Marek Olsak5df00d62014-12-07 12:18:57 +0000613let SubtargetPredicate = isSICI in {
614
Tom Stellard326d6ec2014-11-05 14:50:53 +0000615defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000616defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000617defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000618defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000619defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
620defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
621defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
622defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
623defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000624defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000625defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000626defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000627defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
628defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
629defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
630defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000631
Christian Konig76edd4f2013-02-26 17:52:29 +0000632
Tom Stellard326d6ec2014-11-05 14:50:53 +0000633defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000634defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000635defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000636defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000637defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
638defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
639defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
640defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
641defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000642defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000643defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000644defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000645defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
646defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
647defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
648defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000649
Christian Konig76edd4f2013-02-26 17:52:29 +0000650
Tom Stellard326d6ec2014-11-05 14:50:53 +0000651defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000652defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000653defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000654defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000655defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
656defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
657defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
658defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
659defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000660defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000661defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000662defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000663defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
664defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
665defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
666defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000667
Christian Konig76edd4f2013-02-26 17:52:29 +0000668
Matt Arsenault05b617f2015-03-23 18:45:23 +0000669defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000670defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000671defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000672defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000673defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
674defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
675defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
676defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
677defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000678defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000679defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000680defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000681defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
682defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
683defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
684defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000685
Marek Olsak5df00d62014-12-07 12:18:57 +0000686} // End SubtargetPredicate = isSICI
687
688defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000689defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000690defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000691defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000692defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
693defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
694defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
695defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Tom Stellard75aadc22012-12-11 21:25:42 +0000697
Marek Olsak5df00d62014-12-07 12:18:57 +0000698defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000699defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000700defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000701defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000702defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
703defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
704defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
705defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000706
Tom Stellard75aadc22012-12-11 21:25:42 +0000707
Marek Olsak5df00d62014-12-07 12:18:57 +0000708defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000709defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000710defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000711defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000712defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
713defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
714defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
715defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000716
Tom Stellard75aadc22012-12-11 21:25:42 +0000717
Marek Olsak5df00d62014-12-07 12:18:57 +0000718defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000719defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000720defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000721defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000722defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
723defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
724defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
725defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000726
Tom Stellard75aadc22012-12-11 21:25:42 +0000727
Marek Olsak5df00d62014-12-07 12:18:57 +0000728defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000729defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000730defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000731defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000732defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
733defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
734defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
735defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000736
Tom Stellard75aadc22012-12-11 21:25:42 +0000737
Marek Olsak5df00d62014-12-07 12:18:57 +0000738defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000739defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000740defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000741defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000742defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
743defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
744defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
745defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000746
Tom Stellard75aadc22012-12-11 21:25:42 +0000747
Marek Olsak5df00d62014-12-07 12:18:57 +0000748defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000749defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000750defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000751defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000752defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
753defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
754defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
755defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000756
Marek Olsak5df00d62014-12-07 12:18:57 +0000757defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000758defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000759defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000760defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000761defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
762defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
763defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
764defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000765
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000766} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000767
Matt Arsenault4831ce52015-01-06 23:00:37 +0000768defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000769defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000770defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000771defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000772
Tom Stellard8d6d4492014-04-22 16:33:57 +0000773//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +0000774// MUBUF Instructions
775//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000776
Tom Stellardaec94b32015-02-27 14:59:46 +0000777defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
778 mubuf<0x00>, "buffer_load_format_x", VGPR_32
779>;
780defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
781 mubuf<0x01>, "buffer_load_format_xy", VReg_64
782>;
783defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
784 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
785>;
786defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
787 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
788>;
Nicolai Haehnleb48275f2016-04-19 21:58:33 +0000789defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
790 mubuf<0x04>, "buffer_store_format_x", VGPR_32
791>;
792defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
793 mubuf<0x05>, "buffer_store_format_xy", VReg_64
794>;
795defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
796 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
797>;
798defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
799 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
800>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000801defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000802 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000803>;
804defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000805 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000806>;
807defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000808 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000809>;
810defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000811 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000812>;
813defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000814 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000815>;
816defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000817 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000818>;
819defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000820 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000821>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000822
Tom Stellardb02094e2014-07-21 15:45:01 +0000823defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000824 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000825>;
826
Tom Stellardb02094e2014-07-21 15:45:01 +0000827defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000828 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000829>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000830
Tom Stellardb02094e2014-07-21 15:45:01 +0000831defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000832 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000833>;
834
Tom Stellardb02094e2014-07-21 15:45:01 +0000835defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000836 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000837>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000838
Tom Stellardb02094e2014-07-21 15:45:01 +0000839defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000840 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000841>;
Marek Olsakee98b112015-01-27 17:24:58 +0000842
Aaron Watry81144372014-10-17 23:33:03 +0000843defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000844 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000845>;
Nicolai Haehnlead636382016-03-18 16:24:31 +0000846defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic <
847 mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
848>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000849defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000850 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000851>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000852defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000853 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000854>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000855//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000856defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000857 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000858>;
859defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000860 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000861>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000862defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000863 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000864>;
865defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000866 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000867>;
Aaron Watry62127802014-10-17 23:32:54 +0000868defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000869 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000870>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000871defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000872 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000873>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000874defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000875 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000876>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000877defm BUFFER_ATOMIC_INC : MUBUF_Atomic <
878 mubuf<0x3c, 0x4b>, "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
879>;
880defm BUFFER_ATOMIC_DEC : MUBUF_Atomic <
881 mubuf<0x3d, 0x4c>, "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
882>;
883
Matt Arsenault64fa2f42016-04-12 14:05:11 +0000884//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_Atomic <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
885//def BUFFER_ATOMIC_FMIN : MUBUF_Atomic <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
886//def BUFFER_ATOMIC_FMAX : MUBUF_Atomic <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
887defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Atomic <
888 mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
889>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000890defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Atomic <
891 mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
892>;
Matt Arsenault64fa2f42016-04-12 14:05:11 +0000893defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Atomic <
894 mubuf<0x52, 0x62>, "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
895>;
896defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Atomic <
897 mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
898>;
899//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Atomic <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
900defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Atomic <
901 mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
902>;
903defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Atomic <
904 mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
905>;
906defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Atomic <
907 mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
908>;
909defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Atomic <
910 mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
911>;
912defm BUFFER_ATOMIC_AND_X2 : MUBUF_Atomic <
913 mubuf<0x59, 0x68>, "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
914>;
915defm BUFFER_ATOMIC_OR_X2 : MUBUF_Atomic <
916 mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
917>;
918defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Atomic <
919 mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
920>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000921defm BUFFER_ATOMIC_INC_X2 : MUBUF_Atomic <
922 mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
923>;
924defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Atomic <
925 mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
926>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000927//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
928//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
929//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +0000930
Tom Stellarde1818af2016-02-18 03:42:32 +0000931let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +0000932defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
933}
934
935defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000936
Tom Stellard8d6d4492014-04-22 16:33:57 +0000937//===----------------------------------------------------------------------===//
938// MTBUF Instructions
939//===----------------------------------------------------------------------===//
940
Tom Stellard326d6ec2014-11-05 14:50:53 +0000941//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
942//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
943//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
944defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000945defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000946defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
947defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
948defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000949
Tom Stellard8d6d4492014-04-22 16:33:57 +0000950//===----------------------------------------------------------------------===//
951// MIMG Instructions
952//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000953
Tom Stellard326d6ec2014-11-05 14:50:53 +0000954defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
955defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
956//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
957//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
958//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
959//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +0000960defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
961defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000962//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
963//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
964defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000965defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
966defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
967defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
968defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
969//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
970defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
971defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
972defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
973defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
974defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
975defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
976defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
977defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
978defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
979//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
980//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
981//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Michel Danzer494391b2015-02-06 02:51:20 +0000982defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
983defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000984defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
985defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
986defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +0000987defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
988defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000989defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +0000990defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
991defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000992defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
993defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
994defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +0000995defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
996defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000997defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +0000998defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
999defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001000defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1001defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1002defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001003defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1004defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001005defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001006defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1007defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001008defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1009defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1010defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001011defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1012defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001013defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001014defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1015defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001016defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001017defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1018defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001019defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001020defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1021defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001022defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001023defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1024defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001025defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001026defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1027defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001028defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001029defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001030defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1031defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001032defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1033defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001034defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001035defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1036defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001037defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001038defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001039defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1040defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1041defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1042defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1043defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1044defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1045defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1046defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1047//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1048//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001049
Tom Stellard8d6d4492014-04-22 16:33:57 +00001050//===----------------------------------------------------------------------===//
1051// VOP1 Instructions
1052//===----------------------------------------------------------------------===//
1053
Tom Stellard88e0b252015-10-06 15:57:53 +00001054let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1055defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001056}
Christian Konig76edd4f2013-02-26 17:52:29 +00001057
Matthias Braune1a67412015-04-24 00:25:50 +00001058let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001059defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001060} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001061
Tom Stellardfbe435d2014-03-17 17:03:51 +00001062let Uses = [EXEC] in {
1063
Tom Stellardae38f302015-01-14 01:13:19 +00001064// FIXME: Specify SchedRW for READFIRSTLANE_B32
1065
Tom Stellardfbe435d2014-03-17 17:03:51 +00001066def V_READFIRSTLANE_B32 : VOP1 <
1067 0x00000002,
1068 (outs SReg_32:$vdst),
Changpeng Fang75f09682016-08-24 20:35:23 +00001069 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001070 "v_readfirstlane_b32 $vdst, $src0",
Changpeng Fang75f09682016-08-24 20:35:23 +00001071 [(set i32:$vdst, (int_amdgcn_readfirstlane i32:$src0))]
Matt Arsenault42345422016-05-11 00:32:31 +00001072> {
1073 let isConvergent = 1;
1074}
Tom Stellardfbe435d2014-03-17 17:03:51 +00001075
1076}
1077
Tom Stellardae38f302015-01-14 01:13:19 +00001078let SchedRW = [WriteQuarterRate32] in {
1079
Tom Stellard326d6ec2014-11-05 14:50:53 +00001080defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001081 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001082>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001083defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001084 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001085>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001086defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001087 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001088>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001089defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001090 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001091>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001092defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001093 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001094>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001096 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001097>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001099 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001100>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001101defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001102 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001103>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001104defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1105 VOP_I32_F32, cvt_rpi_i32_f32>;
1106defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1107 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001108defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001109defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001110 VOP_F32_F64, fpround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001111>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001112defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001113 VOP_F64_F32, fpextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001114>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001115defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001116 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001117>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001118defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001119 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001120>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001121defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001122 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001123>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001124defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001125 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001126>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001127defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001129>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001130defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001131 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001132>;
Tom Stellardae38f302015-01-14 01:13:19 +00001133
Matt Arsenault382d9452016-01-26 04:49:22 +00001134} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001135
Marek Olsak5df00d62014-12-07 12:18:57 +00001136defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001137 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001138>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001139defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001140 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001141>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001142defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001143 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001144>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001145defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001146 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001147>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001148defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001149 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001150>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001151defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001152 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001153>;
Tom Stellardae38f302015-01-14 01:13:19 +00001154
1155let SchedRW = [WriteQuarterRate32] in {
1156
Marek Olsak5df00d62014-12-07 12:18:57 +00001157defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001158 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001159>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001160defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001161 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001162>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001163defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1164 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001165>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001166defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001167 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001168>;
Tom Stellardae38f302015-01-14 01:13:19 +00001169
Matt Arsenault382d9452016-01-26 04:49:22 +00001170} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001171
1172let SchedRW = [WriteDouble] in {
1173
Marek Olsak5df00d62014-12-07 12:18:57 +00001174defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001175 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001176>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001177defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001179>;
Tom Stellardae38f302015-01-14 01:13:19 +00001180
Matt Arsenault382d9452016-01-26 04:49:22 +00001181} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001182
Marek Olsak5df00d62014-12-07 12:18:57 +00001183defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001184 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001185>;
Tom Stellardae38f302015-01-14 01:13:19 +00001186
1187let SchedRW = [WriteDouble] in {
1188
Marek Olsak5df00d62014-12-07 12:18:57 +00001189defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001190 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001191>;
Tom Stellardae38f302015-01-14 01:13:19 +00001192
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001193} // End SchedRW = [WriteDouble]
1194
1195let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001196
Marek Olsak5df00d62014-12-07 12:18:57 +00001197defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001198 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001199>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001200defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001201 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001202>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001203
1204} // End SchedRW = [WriteQuarterRate32]
1205
Marek Olsak5df00d62014-12-07 12:18:57 +00001206defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1207defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1208defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1209defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1210defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001211defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001212 VOP_I32_F64, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001213>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001214
1215let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001216defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001217 VOP_F64_F64, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001218>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001219
1220defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
Matt Arsenault74015162016-05-28 00:19:52 +00001221 VOP_F64_F64, AMDGPUfract
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001222>;
1223} // End SchedRW = [WriteDoubleAdd]
1224
1225
Tom Stellardc34c37a2015-02-18 16:08:15 +00001226defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001227 VOP_I32_F32, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001228>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001229defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001230 VOP_F32_F32, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001231>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001232let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001233defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NO_EXT<VOP_NONE>>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001234}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001235
1236let Uses = [M0, EXEC] in {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001237// v_movreld_b32 is a special case because the destination output
1238 // register is really a source. It isn't actually read (but may be
1239 // written), and is only to provide the base register to start
1240 // indexing from. Tablegen seems to not let you define an implicit
1241 // virtual register output for the super register being written into,
1242 // so this must have an implicit def of the register added to it.
1243defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_MOVRELD>;
1244defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_VI32_NO_EXT>;
Sam Kolton3025e7f2016-04-26 13:33:56 +00001245defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001246
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001247} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001248
Marek Olsak5df00d62014-12-07 12:18:57 +00001249// These instruction only exist on SI and CI
1250let SubtargetPredicate = isSICI in {
1251
Tom Stellardae38f302015-01-14 01:13:19 +00001252let SchedRW = [WriteQuarterRate32] in {
1253
Tom Stellard4b3e7552015-04-23 19:33:52 +00001254defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001255defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1256 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001257defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
Matt Arsenault32fc5272016-07-26 16:45:45 +00001258defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32",
1259 VOP_F32_F32, AMDGPUrcp_legacy>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001260defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001261 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001262>;
1263defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1264 VOP_F32_F32, AMDGPUrsq_legacy
1265>;
Tom Stellardae38f302015-01-14 01:13:19 +00001266
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001267} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001268
1269let SchedRW = [WriteDouble] in {
1270
Marek Olsak5df00d62014-12-07 12:18:57 +00001271defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1272defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001273 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001274>;
1275
Tom Stellardae38f302015-01-14 01:13:19 +00001276} // End SchedRW = [WriteDouble]
1277
Marek Olsak5df00d62014-12-07 12:18:57 +00001278} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001279
1280//===----------------------------------------------------------------------===//
1281// VINTRP Instructions
1282//===----------------------------------------------------------------------===//
1283
Matt Arsenault80f766a2015-09-10 01:23:28 +00001284let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001285
Tom Stellardae38f302015-01-14 01:13:19 +00001286// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001287
1288multiclass V_INTERP_P1_F32_m : VINTRP_m <
1289 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001290 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001291 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1292 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1293 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001294 (i32 imm:$attr)))]
1295>;
1296
1297let OtherPredicates = [has32BankLDS] in {
1298
1299defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1300
1301} // End OtherPredicates = [has32BankLDS]
1302
Tom Stellarde1818af2016-02-18 03:42:32 +00001303let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001304
1305defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1306
Tom Stellarde1818af2016-02-18 03:42:32 +00001307} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001308
Tom Stellard50828162015-05-25 16:15:56 +00001309let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1310
Marek Olsak5df00d62014-12-07 12:18:57 +00001311defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001312 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001313 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001314 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1315 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1316 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001317 (i32 imm:$attr)))]>;
1318
1319} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001320
Marek Olsak5df00d62014-12-07 12:18:57 +00001321defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001322 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001323 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001324 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1325 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1326 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1327 (i32 imm:$attr)))]>;
1328
Matt Arsenault80f766a2015-09-10 01:23:28 +00001329} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001330
Tom Stellard8d6d4492014-04-22 16:33:57 +00001331//===----------------------------------------------------------------------===//
1332// VOP2 Instructions
1333//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001334
Artem Tamazov13548772016-06-06 15:23:43 +00001335defm V_CNDMASK_B32 : VOP2eInst <vop2<0x0, 0x0>, "v_cndmask_b32",
1336 VOP2e_I32_I32_I32_I1
1337>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001338
1339let isCommutable = 1 in {
1340defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1341 VOP_F32_F32_F32, fadd
1342>;
1343
1344defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1345defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1346 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1347>;
1348} // End isCommutable = 1
1349
1350let isCommutable = 1 in {
1351
1352defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault32fc5272016-07-26 16:45:45 +00001353 VOP_F32_F32_F32, AMDGPUfmul_legacy
Marek Olsak5df00d62014-12-07 12:18:57 +00001354>;
1355
1356defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1357 VOP_F32_F32_F32, fmul
1358>;
1359
1360defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1361 VOP_I32_I32_I32, AMDGPUmul_i24
1362>;
Tom Stellard894b9882015-02-18 16:08:14 +00001363
1364defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
Matt Arsenault2712d4a2016-08-27 01:32:27 +00001365 VOP_I32_I32_I32, AMDGPUmulhi_i24
Tom Stellard894b9882015-02-18 16:08:14 +00001366>;
1367
Marek Olsak5df00d62014-12-07 12:18:57 +00001368defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1369 VOP_I32_I32_I32, AMDGPUmul_u24
1370>;
Tom Stellard894b9882015-02-18 16:08:14 +00001371
1372defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
Matt Arsenault2712d4a2016-08-27 01:32:27 +00001373 VOP_I32_I32_I32, AMDGPUmulhi_u24
Tom Stellard894b9882015-02-18 16:08:14 +00001374>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001375
1376defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1377 fminnum>;
1378defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1379 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001380defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1381defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1382defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1383defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001384
Marek Olsak5df00d62014-12-07 12:18:57 +00001385defm V_LSHRREV_B32 : VOP2Inst <
1386 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001387 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001388>;
1389
Marek Olsak5df00d62014-12-07 12:18:57 +00001390defm V_ASHRREV_I32 : VOP2Inst <
1391 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001392 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001393>;
1394
Marek Olsak5df00d62014-12-07 12:18:57 +00001395defm V_LSHLREV_B32 : VOP2Inst <
1396 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001397 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001398>;
1399
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001400defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1401defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1402defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001403
Tom Stellardcc4c8712016-02-16 18:14:56 +00001404let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001405 isConvertibleToThreeAddress = 1 in {
1406defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1407}
Marek Olsak5df00d62014-12-07 12:18:57 +00001408} // End isCommutable = 1
1409
Nikolay Haustov65607812016-03-11 09:27:25 +00001410defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001411
1412let isCommutable = 1 in {
Nikolay Haustov65607812016-03-11 09:27:25 +00001413defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001414} // End isCommutable = 1
1415
Matt Arsenault86d336e2015-09-08 21:15:00 +00001416let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001417// No patterns so that the scalar instructions are always selected.
1418// The scalar versions will be replaced with vector when needed later.
1419
1420// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1421// but the VI instructions behave the same as the SI versions.
1422defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001423 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001424>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001425defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001426
1427defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001428 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001429>;
1430
Marek Olsak5df00d62014-12-07 12:18:57 +00001431defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001432 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001433>;
1434defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001435 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001436>;
1437defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001438 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001439>;
1440
Matt Arsenault86d336e2015-09-08 21:15:00 +00001441} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001442
Matt Arsenault529cf252016-06-23 01:26:16 +00001443// These are special and do not read the exec mask.
1444let isConvergent = 1, Uses = []<Register> in {
Matt Arsenault42345422016-05-11 00:32:31 +00001445
Marek Olsak15e4a592015-01-15 18:42:55 +00001446defm V_READLANE_B32 : VOP2SI_3VI_m <
1447 vop3 <0x001, 0x289>,
1448 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001449 (outs SReg_32:$vdst),
Changpeng Fang75f09682016-08-24 20:35:23 +00001450 (ins VGPR_32:$src0, SCSrc_32:$src1),
1451 "v_readlane_b32 $vdst, $src0, $src1",
1452 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]
Tom Stellardc149dc02013-11-27 21:23:35 +00001453>;
1454
Marek Olsak15e4a592015-01-15 18:42:55 +00001455defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1456 vop3 <0x002, 0x28a>,
1457 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001458 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001459 (ins SReg_32:$src0, SCSrc_32:$src1),
1460 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001461>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001462
Matt Arsenault42345422016-05-11 00:32:31 +00001463} // End isConvergent = 1
1464
Marek Olsak15e4a592015-01-15 18:42:55 +00001465// These instructions only exist on SI and CI
1466let SubtargetPredicate = isSICI in {
1467
Tom Stellard85656ca2015-08-07 15:34:30 +00001468let isCommutable = 1 in {
1469defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1470 VOP_F32_F32_F32
1471>;
1472} // End isCommutable = 1
1473
Marek Olsak191507e2015-02-03 17:38:12 +00001474defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001475 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001476>;
Marek Olsak191507e2015-02-03 17:38:12 +00001477defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001478 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001479>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001480
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001481let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001482defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1483defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1484defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001485} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001486} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001487
Marek Olsak63a7b082015-03-24 13:40:21 +00001488defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1489 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001490>;
1491defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001492 VOP_I32_I32_I32
1493>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001494defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001495 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001496>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001497defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001498 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001499>;
1500defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001501 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001502>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001503
Marek Olsak11057ee2015-02-03 17:38:01 +00001504defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1505 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1506
1507defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1508 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001509>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001510defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1511 VOP_I32_F32_F32
1512>;
1513defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1514 VOP_I32_F32_F32, int_SI_packf16
1515>;
1516defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1517 VOP_I32_I32_I32
1518>;
1519defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1520 VOP_I32_I32_I32
1521>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001522
1523//===----------------------------------------------------------------------===//
1524// VOP3 Instructions
1525//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001526
Matt Arsenault95e48662014-11-13 19:26:47 +00001527let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001528defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001529 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001530>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001531
Marek Olsak5df00d62014-12-07 12:18:57 +00001532defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001533 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001534>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001535
Marek Olsak5df00d62014-12-07 12:18:57 +00001536defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001537 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1538>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001539defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001540 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001541>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001542} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001543
Marek Olsak5df00d62014-12-07 12:18:57 +00001544defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001545 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001546>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001547defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001548 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001549>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001550defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001551 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001552>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001553defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001554 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001555>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001556
Marek Olsak5df00d62014-12-07 12:18:57 +00001557defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001558 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1559>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001560defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001561 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1562>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001563
1564defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001565 VOP_I32_I32_I32_I32, AMDGPUbfi
1566>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001567
1568let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001569defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001570 VOP_F32_F32_F32_F32, fma
1571>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001572defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001573 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001574>;
Wei Ding5b2636a2016-07-12 18:02:14 +00001575
1576defm V_LERP_U8 : VOP3Inst <vop3<0x14d, 0x1cd>, "v_lerp_u8",
1577 VOP_I32_I32_I32_I32, int_amdgcn_lerp
1578>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001579} // End isCommutable = 1
1580
Tom Stellard326d6ec2014-11-05 14:50:53 +00001581//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001582defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001583 VOP_I32_I32_I32_I32
1584>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001585defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001586 VOP_I32_I32_I32_I32
1587>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001588
Marek Olsak794ff832015-01-27 17:25:15 +00001589defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001590 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1591
Marek Olsak794ff832015-01-27 17:25:15 +00001592defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001593 VOP_I32_I32_I32_I32, AMDGPUsmin3
1594>;
Marek Olsak794ff832015-01-27 17:25:15 +00001595defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001596 VOP_I32_I32_I32_I32, AMDGPUumin3
1597>;
Marek Olsak794ff832015-01-27 17:25:15 +00001598defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001599 VOP_F32_F32_F32_F32, AMDGPUfmax3
1600>;
Marek Olsak794ff832015-01-27 17:25:15 +00001601defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001602 VOP_I32_I32_I32_I32, AMDGPUsmax3
1603>;
Marek Olsak794ff832015-01-27 17:25:15 +00001604defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001605 VOP_I32_I32_I32_I32, AMDGPUumax3
1606>;
Marek Olsak794ff832015-01-27 17:25:15 +00001607defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001608 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001609>;
1610defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001611 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001612>;
1613defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001614 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001615>;
1616
Wei Ding34e17532016-08-11 16:33:53 +00001617defm V_SAD_U8 : VOP3Inst <vop3 <0x15a, 0x1d9>, "v_sad_u8",
1618 VOP_I32_I32_I32_I32, int_amdgcn_sad_u8>;
1619
1620defm V_SAD_HI_U8 : VOP3Inst <vop3 <0x15b, 0x1da>, "v_sad_hi_u8",
1621 VOP_I32_I32_I32_I32, int_amdgcn_sad_hi_u8>;
1622
1623defm V_SAD_U16 : VOP3Inst <vop3<0x15c, 0x1db>, "v_sad_u16",
1624 VOP_I32_I32_I32_I32, int_amdgcn_sad_u16>;
1625
Marek Olsak5df00d62014-12-07 12:18:57 +00001626defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001627 VOP_I32_I32_I32_I32
1628>;
Wei Ding70cda072016-08-11 20:34:48 +00001629
1630defm V_CVT_PK_U8_F32 : VOP3Inst<vop3<0x15e, 0x1dd>, "v_cvt_pk_u8_f32",
1631 VOP_I32_F32_I32_I32, int_amdgcn_cvt_pk_u8_f32
1632>;
1633
Matt Arsenault382d9452016-01-26 04:49:22 +00001634//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001635defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001636 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001637>;
Tom Stellardae38f302015-01-14 01:13:19 +00001638
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001639let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001640
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001642 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001643>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001644
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001645} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001646
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001647let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001648let isCommutable = 1 in {
1649
Marek Olsak5df00d62014-12-07 12:18:57 +00001650defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001651 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001652>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001653defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001654 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001655>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001656
Marek Olsak5df00d62014-12-07 12:18:57 +00001657defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001658 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001659>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001660defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001661 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001662>;
Tom Stellard7512c082013-07-12 18:14:56 +00001663
Matt Arsenault382d9452016-01-26 04:49:22 +00001664} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001665
Marek Olsak5df00d62014-12-07 12:18:57 +00001666defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001667 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001668>;
Christian Konig70a50322013-03-27 09:12:51 +00001669
Matt Arsenault382d9452016-01-26 04:49:22 +00001670} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001671
1672let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001673
Marek Olsak5df00d62014-12-07 12:18:57 +00001674defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001675 VOP_I32_I32_I32
1676>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001677defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001678 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001680
Tom Stellarde1818af2016-02-18 03:42:32 +00001681let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001682defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001683 VOP_I32_I32_I32
1684>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001685}
1686
Marek Olsak5df00d62014-12-07 12:18:57 +00001687defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001688 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001689>;
Christian Konig70a50322013-03-27 09:12:51 +00001690
Matt Arsenault382d9452016-01-26 04:49:22 +00001691} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001692
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001693let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001694defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001695 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001696>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001697}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001698
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001699let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001700// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001701defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001702 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001703>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001704} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001705
Matt Arsenault80f766a2015-09-10 01:23:28 +00001706let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001707
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001708let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001709// v_div_fmas_f32:
1710// result = src0 * src1 + src2
1711// if (vcc)
1712// result *= 2^32
1713//
1714defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001715 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001716>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001717}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001718
Tom Stellardae38f302015-01-14 01:13:19 +00001719let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001720// v_div_fmas_f64:
1721// result = src0 * src1 + src2
1722// if (vcc)
1723// result *= 2^64
1724//
1725defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001726 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001727>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001728
Tom Stellardae38f302015-01-14 01:13:19 +00001729} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001730} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001731
Wei Ding34e17532016-08-11 16:33:53 +00001732defm V_MSAD_U8 : VOP3Inst <vop3<0x171, 0x1e4>, "v_msad_u8",
1733 VOP_I32_I32_I32_I32, int_amdgcn_msad_u8>;
1734
1735defm V_MQSAD_PK_U16_U8 : VOP3Inst <vop3<0x173, 0x1e6>, "v_mqsad_pk_u16_u8",
Wei Ding52bb6612016-08-18 19:51:14 +00001736 VOP_I64_I64_I32_I64, int_amdgcn_mqsad_pk_u16_u8>;
Wei Ding34e17532016-08-11 16:33:53 +00001737
Tom Stellard326d6ec2014-11-05 14:50:53 +00001738//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001739
Tom Stellardae38f302015-01-14 01:13:19 +00001740let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001741defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001742 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001743>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001744
Matt Arsenault382d9452016-01-26 04:49:22 +00001745} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001746
Marek Olsakeae20ab2015-01-15 18:42:40 +00001747// These instructions only exist on SI and CI
1748let SubtargetPredicate = isSICI in {
1749
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001750defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1751defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1752defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001753
1754defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1755 VOP_F32_F32_F32_F32>;
1756
1757} // End SubtargetPredicate = isSICI
1758
Tom Stellarde1818af2016-02-18 03:42:32 +00001759let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001760
1761defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1762 VOP_I64_I32_I64
1763>;
1764defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1765 VOP_I64_I32_I64
1766>;
1767defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1768 VOP_I64_I32_I64
1769>;
1770
1771} // End SubtargetPredicate = isVI
1772
Tom Stellard8d6d4492014-04-22 16:33:57 +00001773//===----------------------------------------------------------------------===//
1774// Pseudo Instructions
1775//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001776
1777let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001778
Marek Olsak7d777282015-03-24 13:40:15 +00001779// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001780def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001781 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []> {
1782 let isPseudo = 1;
1783 let isCodeGenOnly = 1;
Matt Arsenault22e41792016-08-27 01:00:37 +00001784 let usesCustomInserter = 1;
Tom Stellard60024a02014-09-24 01:33:24 +00001785}
1786
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001787// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1788// pass to enable folding of inline immediates.
1789def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0)> {
1790 let VALU = 1;
1791}
1792} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
1793
Changpeng Fang01f60622016-03-15 17:28:44 +00001794let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001795def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +00001796 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
1797} // End let usesCustomInserter = 1, SALU = 1
1798
Matt Arsenault8fb37382013-10-11 21:03:36 +00001799// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001800// and should be lowered to ISA instructions prior to codegen.
1801
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001802let hasSideEffects = 1 in {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001803
1804// Dummy terminator instruction to use after control flow instructions
1805// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001806def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaultf98a5962016-08-27 00:42:21 +00001807 (outs), (ins brtarget:$target)> {
Matt Arsenault57431c92016-08-10 19:11:42 +00001808 let isBranch = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001809 let isTerminator = 1;
Matt Arsenault57431c92016-08-10 19:11:42 +00001810 let isBarrier = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001811 let SALU = 1;
Matt Arsenault78fc9da2016-08-22 19:33:16 +00001812 let Uses = [EXEC];
Matt Arsenault9babdf42016-06-22 20:15:28 +00001813}
1814
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001815let isTerminator = 1 in {
Tom Stellardf8794352012-12-19 22:10:31 +00001816
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001817def SI_IF: CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001818 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001819 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))], 1, 1> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001820 let Constraints = "";
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001821 let Size = 8;
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001822}
Tom Stellard75aadc22012-12-11 21:25:42 +00001823
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001824def SI_ELSE : CFPseudoInstSI <
1825 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target, i1imm:$execfix), [], 1, 1> {
Tom Stellardf8794352012-12-19 22:10:31 +00001826 let Constraints = "$src = $dst";
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001827 let Size = 12;
Tom Stellardf8794352012-12-19 22:10:31 +00001828}
1829
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001830def SI_LOOP : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001831 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001832 [(int_amdgcn_loop i64:$saved, bb:$target)], 1, 1> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001833 let Size = 8;
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001834 let isBranch = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001835}
Tom Stellardf8794352012-12-19 22:10:31 +00001836
Matt Arsenault382d9452016-01-26 04:49:22 +00001837} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001838
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001839def SI_END_CF : CFPseudoInstSI <
1840 (outs), (ins SReg_64:$saved),
1841 [(int_amdgcn_end_cf i64:$saved)], 1, 1> {
1842 let Size = 4;
1843}
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001844
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001845def SI_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001846 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001847 [(set i64:$dst, (int_amdgcn_break i64:$src))], 1> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001848 let Size = 4;
1849}
Matt Arsenault48d70cb2016-07-09 17:18:39 +00001850
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001851def SI_IF_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001852 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001853 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001854 let Size = 4;
1855}
Tom Stellardf8794352012-12-19 22:10:31 +00001856
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001857def SI_ELSE_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001858 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001859 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]> {
1860 let Size = 4;
1861}
Tom Stellardf8794352012-12-19 22:10:31 +00001862
Tom Stellardaa798342015-05-01 03:44:09 +00001863let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001864def SI_KILL : PseudoInstSI <
1865 (outs), (ins VSrc_32:$src),
Matt Arsenault03006fd2016-07-19 16:27:56 +00001866 [(AMDGPUkill i32:$src)]> {
Matt Arsenault786724a2016-07-12 21:41:32 +00001867 let isConvergent = 1;
1868 let usesCustomInserter = 1;
1869}
1870
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001871def SI_KILL_TERMINATOR : SPseudoInstSI <
Matt Arsenault786724a2016-07-12 21:41:32 +00001872 (outs), (ins VSrc_32:$src)> {
1873 let isTerminator = 1;
1874}
1875
Tom Stellardaa798342015-05-01 03:44:09 +00001876} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001877
Matt Arsenault382d9452016-01-26 04:49:22 +00001878} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001879
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001880def SI_PS_LIVE : PseudoInstSI <
1881 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001882 [(set i1:$dst, (int_amdgcn_ps_live))]> {
1883 let SALU = 1;
1884}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001885
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001886// Used as an isel pseudo to directly emit initialization with an
1887// s_mov_b32 rather than a copy of another initialized
1888// register. MachineCSE skips copies, and we don't want to have to
1889// fold operands before it runs.
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001890def SI_INIT_M0 : SPseudoInstSI <(outs), (ins SSrc_32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001891 let Defs = [M0];
1892 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001893 let isAsCheapAsAMove = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001894 let isReMaterializable = 1;
1895}
1896
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001897def SI_RETURN : SPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001898 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001899 let isTerminator = 1;
1900 let isBarrier = 1;
1901 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001902 let hasSideEffects = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001903 let hasNoSchedulingInfo = 1;
1904}
1905
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001906let Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00001907 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +00001908
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001909class SI_INDIRECT_SRC<RegisterClass rc> : VPseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001910 (outs VGPR_32:$vdst),
1911 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
1912 let usesCustomInserter = 1;
1913}
Christian Konig2989ffc2013-03-18 11:34:16 +00001914
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001915class SI_INDIRECT_DST<RegisterClass rc> : VPseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001916 (outs rc:$vdst),
1917 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00001918 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001919 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +00001920}
1921
Matt Arsenault28419272015-10-07 00:42:51 +00001922// TODO: We can support indirect SGPR access.
1923def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
1924def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
1925def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
1926def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
1927def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
1928
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001929def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001930def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1931def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1932def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1933def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1934
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001935} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +00001936
Tom Stellardeba61072014-05-02 15:41:42 +00001937multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00001938 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001939 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001940 (outs),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001941 (ins sgpr_class:$src, i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001942 let mayStore = 1;
1943 let mayLoad = 0;
1944 }
Tom Stellardeba61072014-05-02 15:41:42 +00001945
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001946 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001947 (outs sgpr_class:$dst),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001948 (ins i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001949 let mayStore = 0;
1950 let mayLoad = 1;
1951 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00001952 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001953}
1954
Tom Stellardc2743492015-05-12 15:00:53 +00001955// It's unclear whether you can use M0 as the output of v_readlane_b32
Artem Tamazov38e496b2016-04-29 17:04:50 +00001956// instructions, so use SReg_32_XM0 register class for spills to prevent
Tom Stellardc2743492015-05-12 15:00:53 +00001957// this from happening.
Artem Tamazov38e496b2016-04-29 17:04:50 +00001958defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32_XM0>;
Tom Stellardeba61072014-05-02 15:41:42 +00001959defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1960defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1961defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1962defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1963
Tom Stellard96468902014-09-24 01:33:17 +00001964multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001965 let UseNamedOperandTable = 1, VGPRSpill = 1 in {
1966 def _SAVE : VPseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001967 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001968 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Matt Arsenault9babdf42016-06-22 20:15:28 +00001969 SReg_32:$scratch_offset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001970 let mayStore = 1;
1971 let mayLoad = 0;
1972 }
Tom Stellard96468902014-09-24 01:33:17 +00001973
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001974 def _RESTORE : VPseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001975 (outs vgpr_class:$dst),
Tom Stellard649b5db2016-03-04 18:31:18 +00001976 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset,
Matt Arsenault9babdf42016-06-22 20:15:28 +00001977 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001978 let mayStore = 0;
1979 let mayLoad = 1;
1980 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00001981 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00001982}
1983
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001984defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00001985defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1986defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1987defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1988defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1989defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1990
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001991def SI_PC_ADD_REL_OFFSET : SPseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +00001992 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +00001993 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001994 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +00001995 let Defs = [SCC];
Matt Arsenaultd092a062015-10-02 18:58:37 +00001996}
Tom Stellard067c8152014-07-21 14:01:14 +00001997
Matt Arsenault382d9452016-01-26 04:49:22 +00001998} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00001999
Marek Olsak5df00d62014-12-07 12:18:57 +00002000let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002001
Nicolai Haehnle3b572002016-07-28 11:39:24 +00002002def : Pat<
2003 (int_amdgcn_else i64:$src, bb:$target),
2004 (SI_ELSE $src, $target, 0)
2005>;
2006
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002007def : Pat <
2008 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002009 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002010>;
2011
Tom Stellard75aadc22012-12-11 21:25:42 +00002012/* int_SI_vs_load_input */
2013def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002014 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002015 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002016>;
2017
Tom Stellard75aadc22012-12-11 21:25:42 +00002018def : Pat <
2019 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002020 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002021 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002022 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002023>;
2024
Tom Stellard8d6d4492014-04-22 16:33:57 +00002025//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002026// buffer_load/store_format patterns
2027//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002028
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002029multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
2030 string opcode> {
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002031 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002032 (vt (name v4i32:$rsrc, 0,
2033 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2034 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002035 (!cast<MUBUF>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
2036 (as_i1imm $glc), (as_i1imm $slc), 0)
2037 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002038
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002039 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002040 (vt (name v4i32:$rsrc, i32:$vindex,
2041 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2042 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002043 (!cast<MUBUF>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
2044 (as_i1imm $glc), (as_i1imm $slc), 0)
2045 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002046
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002047 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002048 (vt (name v4i32:$rsrc, 0,
2049 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2050 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002051 (!cast<MUBUF>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
2052 (as_i1imm $glc), (as_i1imm $slc), 0)
2053 >;
2054
2055 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002056 (vt (name v4i32:$rsrc, i32:$vindex,
2057 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2058 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002059 (!cast<MUBUF>(opcode # _BOTHEN)
2060 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2061 $rsrc, $soffset, (as_i16imm $offset),
2062 (as_i1imm $glc), (as_i1imm $slc), 0)
2063 >;
2064}
2065
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002066defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
2067defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
2068defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
2069defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">;
2070defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
2071defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002072
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002073multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
2074 string opcode> {
2075 def : Pat<
2076 (name vt:$vdata, v4i32:$rsrc, 0,
2077 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2078 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002079 (!cast<MUBUF>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset),
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002080 (as_i1imm $glc), (as_i1imm $slc), 0)
2081 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002082
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002083 def : Pat<
2084 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2085 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2086 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002087 (!cast<MUBUF>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002088 (as_i16imm $offset), (as_i1imm $glc),
2089 (as_i1imm $slc), 0)
2090 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002091
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002092 def : Pat<
2093 (name vt:$vdata, v4i32:$rsrc, 0,
2094 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2095 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002096 (!cast<MUBUF>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002097 (as_i16imm $offset), (as_i1imm $glc),
2098 (as_i1imm $slc), 0)
2099 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002100
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002101 def : Pat<
2102 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2103 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2104 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002105 (!cast<MUBUF>(opcode # _BOTHEN_exact)
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002106 $vdata,
2107 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2108 $rsrc, $soffset, (as_i16imm $offset),
2109 (as_i1imm $glc), (as_i1imm $slc), 0)
2110 >;
2111}
2112
2113defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
2114defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
2115defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
2116defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
2117defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
2118defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002119
2120//===----------------------------------------------------------------------===//
Nicolai Haehnlead636382016-03-18 16:24:31 +00002121// buffer_atomic patterns
2122//===----------------------------------------------------------------------===//
2123multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
2124 def : Pat<
2125 (name i32:$vdata_in, v4i32:$rsrc, 0,
2126 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2127 imm:$slc),
2128 (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
2129 (as_i16imm $offset), (as_i1imm $slc))
2130 >;
2131
2132 def : Pat<
2133 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2134 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2135 imm:$slc),
2136 (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
2137 (as_i16imm $offset), (as_i1imm $slc))
2138 >;
2139
2140 def : Pat<
2141 (name i32:$vdata_in, v4i32:$rsrc, 0,
2142 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2143 imm:$slc),
2144 (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
2145 (as_i16imm $offset), (as_i1imm $slc))
2146 >;
2147
2148 def : Pat<
2149 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2150 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2151 imm:$slc),
2152 (!cast<MUBUF>(opcode # _RTN_BOTHEN)
2153 $vdata_in,
2154 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2155 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
2156 >;
2157}
2158
2159defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
2160defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
2161defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
2162defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
2163defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
2164defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
2165defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
2166defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
2167defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
2168defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
2169
2170def : Pat<
2171 (int_amdgcn_buffer_atomic_cmpswap
2172 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2173 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2174 imm:$slc),
2175 (EXTRACT_SUBREG
2176 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
2177 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2178 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2179 sub0)
2180>;
2181
2182def : Pat<
2183 (int_amdgcn_buffer_atomic_cmpswap
2184 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2185 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2186 imm:$slc),
2187 (EXTRACT_SUBREG
2188 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
2189 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2190 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2191 sub0)
2192>;
2193
2194def : Pat<
2195 (int_amdgcn_buffer_atomic_cmpswap
2196 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2197 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2198 imm:$slc),
2199 (EXTRACT_SUBREG
2200 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
2201 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2202 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2203 sub0)
2204>;
2205
2206def : Pat<
2207 (int_amdgcn_buffer_atomic_cmpswap
2208 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2209 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2210 imm:$slc),
2211 (EXTRACT_SUBREG
2212 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
2213 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2214 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2215 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2216 sub0)
2217>;
2218
2219
2220//===----------------------------------------------------------------------===//
Changpeng Fang278a5b32016-03-10 16:47:15 +00002221// S_GETREG_B32 Intrinsic Pattern.
2222//===----------------------------------------------------------------------===//
2223def : Pat <
2224 (int_amdgcn_s_getreg imm:$simm16),
2225 (S_GETREG_B32 (as_i16imm $simm16))
2226>;
2227
2228//===----------------------------------------------------------------------===//
Wei Ding07e03712016-07-28 16:42:13 +00002229// V_ICMPIntrinsic Pattern.
2230//===----------------------------------------------------------------------===//
2231class ICMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2232 (AMDGPUsetcc vt:$src0, vt:$src1, cond),
2233 (inst $src0, $src1)
2234>;
2235
2236def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I32_e64, i32>;
2237def : ICMP_Pattern <COND_NE, V_CMP_NE_I32_e64, i32>;
2238def : ICMP_Pattern <COND_UGT, V_CMP_GT_U32_e64, i32>;
2239def : ICMP_Pattern <COND_UGE, V_CMP_GE_U32_e64, i32>;
2240def : ICMP_Pattern <COND_ULT, V_CMP_LT_U32_e64, i32>;
2241def : ICMP_Pattern <COND_ULE, V_CMP_LE_U32_e64, i32>;
2242def : ICMP_Pattern <COND_SGT, V_CMP_GT_I32_e64, i32>;
2243def : ICMP_Pattern <COND_SGE, V_CMP_GE_I32_e64, i32>;
2244def : ICMP_Pattern <COND_SLT, V_CMP_LT_I32_e64, i32>;
2245def : ICMP_Pattern <COND_SLE, V_CMP_LE_I32_e64, i32>;
2246
2247def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I64_e64, i64>;
2248def : ICMP_Pattern <COND_NE, V_CMP_NE_I64_e64, i64>;
2249def : ICMP_Pattern <COND_UGT, V_CMP_GT_U64_e64, i64>;
2250def : ICMP_Pattern <COND_UGE, V_CMP_GE_U64_e64, i64>;
2251def : ICMP_Pattern <COND_ULT, V_CMP_LT_U64_e64, i64>;
2252def : ICMP_Pattern <COND_ULE, V_CMP_LE_U64_e64, i64>;
2253def : ICMP_Pattern <COND_SGT, V_CMP_GT_I64_e64, i64>;
2254def : ICMP_Pattern <COND_SGE, V_CMP_GE_I64_e64, i64>;
2255def : ICMP_Pattern <COND_SLT, V_CMP_LT_I64_e64, i64>;
2256def : ICMP_Pattern <COND_SLE, V_CMP_LE_I64_e64, i64>;
2257
2258class FCMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2259 (i64 (AMDGPUsetcc (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)),
2260 (vt (VOP3Mods vt:$src1, i32:$src1_modifiers)), cond)),
2261 (inst $src0_modifiers, $src0, $src1_modifiers, $src1,
2262 DSTCLAMP.NONE, DSTOMOD.NONE)
2263>;
2264
2265def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F32_e64, f32>;
2266def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F32_e64, f32>;
2267def : FCMP_Pattern <COND_OGT, V_CMP_GT_F32_e64, f32>;
2268def : FCMP_Pattern <COND_OGE, V_CMP_GE_F32_e64, f32>;
2269def : FCMP_Pattern <COND_OLT, V_CMP_LT_F32_e64, f32>;
2270def : FCMP_Pattern <COND_OLE, V_CMP_LE_F32_e64, f32>;
2271
2272def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F64_e64, f64>;
2273def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F64_e64, f64>;
2274def : FCMP_Pattern <COND_OGT, V_CMP_GT_F64_e64, f64>;
2275def : FCMP_Pattern <COND_OGE, V_CMP_GE_F64_e64, f64>;
2276def : FCMP_Pattern <COND_OLT, V_CMP_LT_F64_e64, f64>;
2277def : FCMP_Pattern <COND_OLE, V_CMP_LE_F64_e64, f64>;
2278
2279def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F32_e64, f32>;
2280def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F32_e64, f32>;
2281def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F32_e64, f32>;
2282def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F32_e64, f32>;
2283def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F32_e64, f32>;
2284def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F32_e64, f32>;
2285
2286def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F64_e64, f64>;
2287def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F64_e64, f64>;
2288def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F64_e64, f64>;
2289def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F64_e64, f64>;
2290def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F64_e64, f64>;
2291def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F64_e64, f64>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002292// SMRD Patterns
2293//===----------------------------------------------------------------------===//
2294
Tom Stellard217361c2015-08-06 19:28:38 +00002295multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002296
Tom Stellarddee26a22015-08-06 19:28:30 +00002297 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002298 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002299 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002300 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002301 >;
2302
Tom Stellarddee26a22015-08-06 19:28:30 +00002303 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002304 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002305 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002306 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002307 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002308
2309 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002310 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002311 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2312 > {
2313 let Predicates = [isCIOnly];
2314 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002315}
2316
Tom Stellarda6f24c62015-12-15 20:55:55 +00002317// Global and constant loads can be selected to either MUBUF or SMRD
2318// instructions, but SMRD instructions are faster so we want the instruction
2319// selector to prefer those.
2320let AddedComplexity = 100 in {
2321
Tom Stellard217361c2015-08-06 19:28:38 +00002322defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2323defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2324defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002325defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2326defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002327
Tom Stellarddee26a22015-08-06 19:28:30 +00002328// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002329def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002330 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2331 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002332>;
2333
2334// 2. Offset loaded in an 32bit SGPR
2335def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002336 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2337 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002338>;
2339
Tom Stellard217361c2015-08-06 19:28:38 +00002340let Predicates = [isCI] in {
2341
2342def : Pat <
2343 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2344 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2345>;
2346
2347} // End Predicates = [isCI]
2348
Tom Stellarda6f24c62015-12-15 20:55:55 +00002349} // End let AddedComplexity = 10000
2350
Tom Stellardae4c9e72014-06-20 17:06:11 +00002351//===----------------------------------------------------------------------===//
2352// SOP1 Patterns
2353//===----------------------------------------------------------------------===//
2354
Tom Stellardae4c9e72014-06-20 17:06:11 +00002355def : Pat <
2356 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002357 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002358 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002359 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002360>;
2361
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002362def : Pat <
2363 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2364 (S_ABS_I32 $x)
2365>;
2366
Tom Stellard58ac7442014-04-29 23:12:48 +00002367//===----------------------------------------------------------------------===//
2368// SOP2 Patterns
2369//===----------------------------------------------------------------------===//
2370
Tom Stellard80942a12014-09-05 14:07:59 +00002371// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002372// case, the sgpr-copies pass will fix this to use the vector version.
2373def : Pat <
2374 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002375 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002376>;
2377
Tom Stellard58ac7442014-04-29 23:12:48 +00002378//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002379// SOPP Patterns
2380//===----------------------------------------------------------------------===//
2381
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +00002382def : Pat <
2383 (int_amdgcn_s_waitcnt i32:$simm16),
2384 (S_WAITCNT (as_i16imm $simm16))
2385>;
2386
Tom Stellard85ad4292014-06-17 16:53:09 +00002387//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002388// VOP1 Patterns
2389//===----------------------------------------------------------------------===//
2390
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002391let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002392
2393//def : RcpPat<V_RCP_F64_e32, f64>;
2394//defm : RsqPat<V_RSQ_F64_e32, f64>;
2395//defm : RsqPat<V_RSQ_F32_e32, f32>;
2396
2397def : RsqPat<V_RSQ_F32_e32, f32>;
2398def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +00002399
2400// Convert (x - floor(x)) to fract(x)
2401def : Pat <
2402 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
2403 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
2404 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2405>;
2406
2407// Convert (x + (-floor(x))) to fract(x)
2408def : Pat <
2409 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
2410 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
2411 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2412>;
2413
2414} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002415
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002416//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002417// VOP2 Patterns
2418//===----------------------------------------------------------------------===//
2419
Tom Stellardae4c9e72014-06-20 17:06:11 +00002420def : Pat <
2421 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002422 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002423>;
2424
Tom Stellard5224df32015-03-10 16:16:44 +00002425def : Pat <
2426 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2427 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2428>;
2429
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002430// Pattern for V_MAC_F32
2431def : Pat <
2432 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2433 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2434 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2435 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2436 $src2_modifiers, $src2, $clamp, $omod)
2437>;
2438
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002439/********** ======================= **********/
2440/********** Image sampling patterns **********/
2441/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002442
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002443// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002444class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002445 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002446 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002447 (opcode $addr, $rsrc, $sampler,
2448 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2449 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002450>;
2451
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002452multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2453 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2454 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2455 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2456 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2457 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2458}
2459
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002460
2461// Image + sampler for amdgcn
2462// TODO:
2463// 1. Handle half data type like v4f16, and add D16 bit support;
2464// 2. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
2465// 3. Add A16 support when we pass address of half type.
2466multiclass AMDGCNSamplePattern<SDPatternOperator name, MIMG opcode, ValueType vt> {
2467 def : Pat<
2468 (v4f32 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
2469 i1:$slc, i1:$lwe, i1:$da)),
2470 (opcode $addr, $rsrc, $sampler,
2471 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2472 0, 0, (as_i1imm $lwe), (as_i1imm $da))
2473 >;
2474}
2475
2476multiclass AMDGCNSamplePatterns<SDPatternOperator name, string opcode> {
2477 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V1), f32>;
2478 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V2), v2f32>;
2479 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V4), v4f32>;
2480 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V8), v8f32>;
2481 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V16), v16f32>;
2482}
2483
2484
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002485// Image only
2486class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002487 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2488 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002489 (opcode $addr, $rsrc,
2490 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2491 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002492>;
2493
2494multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2495 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2496 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2497 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2498}
2499
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002500class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2501 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2502 imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002503 (opcode $addr, $rsrc,
2504 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2505 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002506>;
2507
2508multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2509 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2510 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2511 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2512}
2513
2514class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2515 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2516 imm:$glc, imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002517 (opcode $data, $addr, $rsrc,
2518 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2519 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002520>;
2521
2522multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2523 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2524 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2525 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2526}
2527
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002528class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2529 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
2530 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
2531>;
2532
2533multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
2534 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
2535 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
2536 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
2537}
2538
2539class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
2540 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
2541 imm:$r128, imm:$da, imm:$slc),
2542 (EXTRACT_SUBREG
2543 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
2544 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
2545 sub0)
2546>;
2547
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002548// ======= SI Image Intrinsics ================
2549
2550// Image load
2551defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2552defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2553def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2554
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002555// Basic sample
2556defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2557defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2558defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2559defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2560defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2561defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2562defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2563defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2564defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2565defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2566
2567// Sample with comparison
2568defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2569defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2570defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2571defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2572defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2573defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2574defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2575defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2576defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2577defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2578
2579// Sample with offsets
2580defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2581defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2582defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2583defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2584defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2585defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2586defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2587defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2588defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2589defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2590
2591// Sample with comparison and offsets
2592defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2593defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2594defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2595defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2596defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2597defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2598defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2599defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2600defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2601defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2602
2603// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002604// Only the variants which make sense are defined.
2605def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2606def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2607def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2608def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2609def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2610def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2611def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2612def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2613def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2614
2615def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2616def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2617def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2618def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2619def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2620def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2621def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2622def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2623def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2624
2625def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2626def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2627def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2628def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2629def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2630def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2631def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2632def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2633def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2634
2635def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2636def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2637def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2638def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2639def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2640def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2641def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2642def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2643
2644def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2645def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2646def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2647
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002648
2649// ======= amdgcn Image Intrinsics ==============
2650
2651// Image load
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002652defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2653defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002654
2655// Image store
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002656defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2657defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002658
2659// Basic sample
2660defm : AMDGCNSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
2661defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
2662defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
2663defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2664defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
2665defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
2666defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2667defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2668defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
2669defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2670
2671// Sample with comparison
2672defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
2673defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2674defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2675defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2676defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2677defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2678defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2679defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2680defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2681defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2682
2683// Sample with offsets
2684defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
2685defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2686defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2687defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2688defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2689defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2690defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2691defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2692defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2693defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2694
2695// Sample with comparison and offsets
2696defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2697defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2698defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2699defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2700defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2701defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2702defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2703defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2704defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2705defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2706
2707// Gather opcodes
2708// Only the variants which make sense are defined.
2709defm : AMDGCNSamplePattern<int_amdgcn_image_gather4, IMAGE_GATHER4_V4_V2, v2f32>;
2710defm : AMDGCNSamplePattern<int_amdgcn_image_gather4, IMAGE_GATHER4_V4_V4, v4f32>;
2711defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4f32>;
2712defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_l, IMAGE_GATHER4_L_V4_V4, v4f32>;
2713defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b, IMAGE_GATHER4_B_V4_V4, v4f32>;
2714defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4f32>;
2715defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8f32>;
2716defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2f32>;
2717defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4f32>;
2718
2719defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c, IMAGE_GATHER4_C_V4_V4, v4f32>;
2720defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4f32>;
2721defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8f32>;
2722defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4f32>;
2723defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8f32>;
2724defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4f32>;
2725defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8f32>;
2726defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8f32>;
2727defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4f32>;
2728
2729defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_o, IMAGE_GATHER4_O_V4_V4, v4f32>;
2730defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4f32>;
2731defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8f32>;
2732defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4f32>;
2733defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8f32>;
2734defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4f32>;
2735defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8f32>;
2736defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8f32>;
2737defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4f32>;
2738
2739defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4f32>;
2740defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8f32>;
2741defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8f32>;
2742defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8f32>;
2743defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8f32>;
2744defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8f32>;
2745defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4f32>;
2746defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8f32>;
2747
2748defm : AMDGCNSamplePattern<int_amdgcn_image_getlod, IMAGE_GET_LOD_V4_V1, f32>;
2749defm : AMDGCNSamplePattern<int_amdgcn_image_getlod, IMAGE_GET_LOD_V4_V2, v2f32>;
2750defm : AMDGCNSamplePattern<int_amdgcn_image_getlod, IMAGE_GET_LOD_V4_V4, v4f32>;
2751
2752// Image atomics
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002753defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
2754def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
2755def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
2756def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
2757defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
2758defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
2759defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
2760defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
2761defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
2762defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
2763defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
2764defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
2765defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
2766defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
2767defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002768
Tom Stellard9fa17912013-08-14 23:24:45 +00002769/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002770def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002771 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002772 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002773>;
2774
Tom Stellard9fa17912013-08-14 23:24:45 +00002775class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002776 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002777 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellardc9b90312013-01-21 15:40:48 +00002778>;
2779
Tom Stellard9fa17912013-08-14 23:24:45 +00002780class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002781 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002782 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002783>;
2784
Tom Stellard9fa17912013-08-14 23:24:45 +00002785class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002786 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002787 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002788>;
2789
Tom Stellard9fa17912013-08-14 23:24:45 +00002790class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002791 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002792 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002793 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard462516b2013-02-07 17:02:14 +00002794>;
2795
Tom Stellard9fa17912013-08-14 23:24:45 +00002796class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002797 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002798 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002799 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002800>;
2801
Tom Stellard9fa17912013-08-14 23:24:45 +00002802/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002803multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2804 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2805MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002806 def : SamplePattern <SIsample, sample, addr_type>;
2807 def : SampleRectPattern <SIsample, sample, addr_type>;
2808 def : SampleArrayPattern <SIsample, sample, addr_type>;
2809 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2810 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002811
Tom Stellard9fa17912013-08-14 23:24:45 +00002812 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2813 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2814 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2815 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002816
Tom Stellard9fa17912013-08-14 23:24:45 +00002817 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2818 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2819 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2820 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002821
Tom Stellard9fa17912013-08-14 23:24:45 +00002822 def : SamplePattern <SIsampled, sample_d, addr_type>;
2823 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2824 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2825 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002826}
2827
Tom Stellard682bfbc2013-10-10 17:11:24 +00002828defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2829 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2830 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2831 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002832 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002833defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2834 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2835 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2836 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002837 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002838defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2839 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2840 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2841 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002842 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002843defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2844 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2845 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2846 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002847 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002848
Christian Konig4a1b9c32013-03-18 11:34:10 +00002849/********** ============================================ **********/
2850/********** Extraction, Insertion, Building and Casting **********/
2851/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002852
Christian Konig4a1b9c32013-03-18 11:34:10 +00002853foreach Index = 0-2 in {
2854 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002855 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002856 >;
2857 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002858 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002859 >;
2860
2861 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002862 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002863 >;
2864 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002865 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002866 >;
2867}
2868
2869foreach Index = 0-3 in {
2870 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002871 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002872 >;
2873 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002874 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002875 >;
2876
2877 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002878 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002879 >;
2880 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002881 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002882 >;
2883}
2884
2885foreach Index = 0-7 in {
2886 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002887 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002888 >;
2889 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002890 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002891 >;
2892
2893 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002894 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002895 >;
2896 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002897 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002898 >;
2899}
2900
2901foreach Index = 0-15 in {
2902 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002903 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002904 >;
2905 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002906 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002907 >;
2908
2909 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002910 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002911 >;
2912 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002913 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002914 >;
2915}
Tom Stellard75aadc22012-12-11 21:25:42 +00002916
Matt Arsenault382d9452016-01-26 04:49:22 +00002917// FIXME: Why do only some of these type combinations for SReg and
2918// VReg?
2919// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002920def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002921def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002922def : BitConvert <i32, f32, SReg_32>;
2923def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002924
Matt Arsenault382d9452016-01-26 04:49:22 +00002925// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002926def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002927def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002928def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002929def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002930def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002931def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002932def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002933def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002934def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002935def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002936def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002937def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002938def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002939def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002940
Matt Arsenault382d9452016-01-26 04:49:22 +00002941// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002942def : BitConvert <v2i64, v4i32, SReg_128>;
2943def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002944def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002945def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002946def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002947def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +00002948def : BitConvert <v2i64, v2f64, VReg_128>;
2949def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002950
Matt Arsenault382d9452016-01-26 04:49:22 +00002951// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002952def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002953def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002954def : BitConvert <v8i32, v8f32, VReg_256>;
2955def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002956
Matt Arsenault382d9452016-01-26 04:49:22 +00002957// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002958def : BitConvert <v16i32, v16f32, VReg_512>;
2959def : BitConvert <v16f32, v16i32, VReg_512>;
2960
Christian Konig8dbe6f62013-02-21 15:17:27 +00002961/********** =================== **********/
2962/********** Src & Dst modifiers **********/
2963/********** =================== **********/
2964
2965def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002966 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2967 (f32 FP_ZERO), (f32 FP_ONE)),
2968 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002969>;
2970
Michel Danzer624b02a2014-02-04 07:12:38 +00002971/********** ================================ **********/
2972/********** Floating point absolute/negative **********/
2973/********** ================================ **********/
2974
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002975// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002976
Michel Danzer624b02a2014-02-04 07:12:38 +00002977def : Pat <
2978 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002979 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002980>;
2981
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002982// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002983def : Pat <
2984 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002985 (REG_SEQUENCE VReg_64,
2986 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2987 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002988 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002989 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2990 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002991>;
2992
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002993def : Pat <
2994 (fabs f32:$src),
2995 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2996>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002997
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002998def : Pat <
2999 (fneg f32:$src),
3000 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
3001>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00003002
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003003def : Pat <
3004 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003005 (REG_SEQUENCE VReg_64,
3006 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
3007 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003008 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003009 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
3010 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003011>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00003012
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003013def : Pat <
3014 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003015 (REG_SEQUENCE VReg_64,
3016 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
3017 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003018 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003019 (V_MOV_B32_e32 0x80000000)),
3020 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003021>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00003022
Christian Konigc756cb992013-02-16 11:28:22 +00003023/********** ================== **********/
3024/********** Immediate Patterns **********/
3025/********** ================== **********/
3026
3027def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00003028 (SGPRImm<(i32 imm)>:$imm),
3029 (S_MOV_B32 imm:$imm)
3030>;
3031
3032def : Pat <
3033 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003034 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00003035>;
3036
3037def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00003038 (i32 imm:$imm),
3039 (V_MOV_B32_e32 imm:$imm)
3040>;
3041
3042def : Pat <
3043 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003044 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00003045>;
3046
3047def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00003048 (i64 InlineImm<i64>:$imm),
3049 (S_MOV_B64 InlineImm<i64>:$imm)
3050>;
3051
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003052// XXX - Should this use a s_cmp to set SCC?
3053
3054// Set to sign-extended 64-bit value (true = -1, false = 0)
3055def : Pat <
3056 (i1 imm:$imm),
3057 (S_MOV_B64 (i64 (as_i64imm $imm)))
3058>;
3059
Matt Arsenault303011a2014-12-17 21:04:08 +00003060def : Pat <
3061 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003062 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00003063>;
3064
Tom Stellard75aadc22012-12-11 21:25:42 +00003065/********** ================== **********/
3066/********** Intrinsic Patterns **********/
3067/********** ================== **********/
3068
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003069def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00003070
3071def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003072 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003073 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003074 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3075 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
3076 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003077 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003078 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3079 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3080 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003081 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003082 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3083 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3084 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003085 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003086 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3087 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3088 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003089 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00003090>;
3091
Michel Danzer0cc991e2013-02-22 11:22:58 +00003092def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003093 (i32 (sext i1:$src0)),
3094 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00003095>;
3096
Tom Stellardf16d38c2014-02-13 23:34:13 +00003097class Ext32Pat <SDNode ext> : Pat <
3098 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00003099 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
3100>;
3101
Tom Stellardf16d38c2014-02-13 23:34:13 +00003102def : Ext32Pat <zext>;
3103def : Ext32Pat <anyext>;
3104
Matt Arsenault382d9452016-01-26 04:49:22 +00003105// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00003106def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003107 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00003108 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00003109>;
3110
Michel Danzer8caa9042013-04-10 17:17:56 +00003111// The multiplication scales from [0,1] to the unsigned integer range
3112def : Pat <
3113 (AMDGPUurecip i32:$src0),
3114 (V_CVT_U32_F32_e32
3115 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
3116 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
3117>;
3118
Tom Stellard0289ff42014-05-16 20:56:44 +00003119//===----------------------------------------------------------------------===//
3120// VOP3 Patterns
3121//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00003122
Matt Arsenaulteb260202014-05-22 18:00:15 +00003123def : IMad24Pat<V_MAD_I32_I24>;
3124def : UMad24Pat<V_MAD_U32_U24>;
3125
Matt Arsenault7d858d82014-11-02 23:46:54 +00003126defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00003127def : ROTRPattern <V_ALIGNBIT_B32>;
3128
Tom Stellard556d9aa2013-06-03 17:39:37 +00003129//===----------------------------------------------------------------------===//
3130// MUBUF Patterns
3131//===----------------------------------------------------------------------===//
3132
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003133class MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
3134 PatFrag constant_ld> : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00003135 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3136 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003137 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00003138 >;
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003139
3140multiclass MUBUFLoad_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3141 ValueType vt, PatFrag atomic_ld> {
3142 def : Pat <
3143 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3144 i16:$offset, i1:$slc))),
3145 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3146 >;
3147
3148 def : Pat <
3149 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
3150 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3151 >;
Tom Stellard07a10a32013-06-03 17:39:43 +00003152}
3153
Marek Olsak5df00d62014-12-07 12:18:57 +00003154let Predicates = [isSICI] in {
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003155def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
3156def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
3157def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
3158def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
3159
3160defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
3161defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003162} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003163
3164class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
3165 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
3166 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003167 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003168>;
3169
3170def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
3171def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
3172def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3173def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3174def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3175def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3176def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003177
Michel Danzer13736222014-01-27 07:20:51 +00003178// BUFFER_LOAD_DWORD*, addr64=0
3179multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3180 MUBUF bothen> {
3181
3182 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003183 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003184 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3185 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003186 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003187 (as_i1imm $slc), (as_i1imm $tfe))
3188 >;
3189
3190 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003191 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003192 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003193 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003194 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003195 (as_i1imm $tfe))
3196 >;
3197
3198 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003199 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003200 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3201 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003202 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003203 (as_i1imm $slc), (as_i1imm $tfe))
3204 >;
3205
3206 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003207 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003208 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003209 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003210 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003211 (as_i1imm $tfe))
3212 >;
3213}
3214
3215defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3216 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3217defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3218 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3219defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3220 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3221
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003222multiclass MUBUFStore_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3223 ValueType vt, PatFrag atomic_st> {
3224 // Store follows atomic op convention so address is forst
3225 def : Pat <
3226 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3227 i16:$offset, i1:$slc), vt:$val),
3228 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3229 >;
3230
3231 def : Pat <
3232 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
3233 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3234 >;
3235}
3236let Predicates = [isSICI] in {
3237defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
3238defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
3239} // End Predicates = [isSICI]
3240
Tom Stellardb02094e2014-07-21 15:45:01 +00003241class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003242 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3243 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003244 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003245>;
3246
Tom Stellardddea4862014-08-11 22:18:14 +00003247def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3248def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3249def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3250def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3251def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003252
Tom Stellardafcf12f2013-09-12 02:55:14 +00003253//===----------------------------------------------------------------------===//
3254// MTBUF Patterns
3255//===----------------------------------------------------------------------===//
3256
3257// TBUFFER_STORE_FORMAT_*, addr64=0
3258class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003259 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003260 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3261 imm:$nfmt, imm:$offen, imm:$idxen,
3262 imm:$glc, imm:$slc, imm:$tfe),
3263 (opcode
3264 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3265 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3266 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3267>;
3268
3269def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3270def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3271def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3272def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3273
Christian Konig2989ffc2013-03-18 11:34:16 +00003274/********** ====================== **********/
3275/********** Indirect adressing **********/
3276/********** ====================== **********/
3277
Matt Arsenault28419272015-10-07 00:42:51 +00003278multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003279 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003280 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003281 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003282 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +00003283 >;
3284
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003285 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003286 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003287 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003288 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003289 >;
3290}
3291
Matt Arsenault28419272015-10-07 00:42:51 +00003292defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3293defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3294defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3295defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003296
Matt Arsenault28419272015-10-07 00:42:51 +00003297defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3298defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3299defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3300defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003301
Tom Stellard81d871d2013-11-13 23:36:50 +00003302//===----------------------------------------------------------------------===//
Wei Ding1041a642016-08-24 14:59:47 +00003303// SAD Patterns
3304//===----------------------------------------------------------------------===//
3305
3306def : Pat <
3307 (add (sub_oneuse (umax i32:$src0, i32:$src1),
3308 (umin i32:$src0, i32:$src1)),
3309 i32:$src2),
3310 (V_SAD_U32 $src0, $src1, $src2)
3311>;
3312
3313def : Pat <
3314 (add (select_oneuse (i1 (setugt i32:$src0, i32:$src1)),
3315 (sub i32:$src0, i32:$src1),
3316 (sub i32:$src1, i32:$src0)),
3317 i32:$src2),
3318 (V_SAD_U32 $src0, $src1, $src2)
3319>;
3320
3321//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003322// Conversion Patterns
3323//===----------------------------------------------------------------------===//
3324
3325def : Pat<(i32 (sext_inreg i32:$src, i1)),
3326 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3327
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003328// Handle sext_inreg in i64
3329def : Pat <
3330 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003331 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003332>;
3333
3334def : Pat <
3335 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003336 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003337>;
3338
3339def : Pat <
3340 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003341 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3342>;
3343
3344def : Pat <
3345 (i64 (sext_inreg i64:$src, i32)),
3346 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003347>;
3348
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003349def : Pat <
3350 (i64 (zext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003351 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003352>;
3353
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003354def : Pat <
3355 (i64 (anyext i32:$src)),
3356 (REG_SEQUENCE SReg_64, $src, sub0, (i32 (IMPLICIT_DEF)), sub1)
3357>;
3358
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003359class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3360 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003361 (REG_SEQUENCE VReg_64,
3362 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3363 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003364>;
3365
3366
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003367def : ZExt_i64_i1_Pat<zext>;
3368def : ZExt_i64_i1_Pat<anyext>;
3369
Tom Stellardbc4497b2016-02-12 23:45:29 +00003370// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3371// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003372def : Pat <
3373 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003374 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +00003375 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003376>;
3377
3378def : Pat <
3379 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003380 (REG_SEQUENCE VReg_64,
3381 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003382 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3383>;
3384
Matt Arsenault7fb961f2016-07-22 17:01:21 +00003385class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat <
3386 (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))),
3387 (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE))
3388>;
3389
3390def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>;
3391def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>;
3392def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>;
3393def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>;
3394
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003395// If we need to perform a logical operation on i1 values, we need to
3396// use vector comparisons since there is only one SCC register. Vector
3397// comparisions still write to a pair of SGPRs, so treat these as
3398// 64-bit comparisons. When legalizing SGPR copies, instructions
3399// resulting in the copies from SCC to these instructions will be
3400// moved to the VALU.
3401def : Pat <
3402 (i1 (and i1:$src0, i1:$src1)),
3403 (S_AND_B64 $src0, $src1)
3404>;
3405
3406def : Pat <
3407 (i1 (or i1:$src0, i1:$src1)),
3408 (S_OR_B64 $src0, $src1)
3409>;
3410
3411def : Pat <
3412 (i1 (xor i1:$src0, i1:$src1)),
3413 (S_XOR_B64 $src0, $src1)
3414>;
3415
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003416def : Pat <
3417 (f32 (sint_to_fp i1:$src)),
3418 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3419>;
3420
3421def : Pat <
3422 (f32 (uint_to_fp i1:$src)),
3423 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3424>;
3425
3426def : Pat <
3427 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003428 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003429>;
3430
3431def : Pat <
3432 (f64 (uint_to_fp i1:$src)),
3433 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3434>;
3435
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003436//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003437// Miscellaneous Patterns
3438//===----------------------------------------------------------------------===//
3439
3440def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003441 (i32 (trunc i64:$a)),
3442 (EXTRACT_SUBREG $a, sub0)
3443>;
3444
Michel Danzerbf1a6412014-01-28 03:01:16 +00003445def : Pat <
3446 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003447 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003448>;
3449
Matt Arsenaulte306a322014-10-21 16:25:08 +00003450def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003451 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003452 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003453 (EXTRACT_SUBREG $a, sub0)), 1)
3454>;
3455
3456def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003457 (i32 (bswap i32:$a)),
3458 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3459 (V_ALIGNBIT_B32 $a, $a, 24),
3460 (V_ALIGNBIT_B32 $a, $a, 8))
3461>;
3462
Matt Arsenault477b17822014-12-12 02:30:29 +00003463def : Pat <
3464 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3465 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3466>;
3467
Marek Olsak63a7b082015-03-24 13:40:21 +00003468multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3469 def : Pat <
3470 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3471 (BFM $a, $b)
3472 >;
3473
3474 def : Pat <
3475 (vt (add (vt (shl 1, vt:$a)), -1)),
3476 (BFM $a, (MOV 0))
3477 >;
3478}
3479
3480defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3481// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3482
Marek Olsak949f5da2015-03-24 13:40:34 +00003483def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3484
Matt Arsenault61738cb2016-02-27 08:53:46 +00003485let Predicates = [isSICI] in {
3486def : Pat <
3487 (i64 (readcyclecounter)),
3488 (S_MEMTIME)
3489>;
3490}
3491
Matt Arsenault9cd90712016-04-14 01:42:16 +00003492def : Pat<
3493 (fcanonicalize f32:$src),
3494 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
3495>;
3496
3497def : Pat<
3498 (fcanonicalize f64:$src),
3499 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
3500>;
3501
Marek Olsak43650e42015-03-24 13:40:08 +00003502//===----------------------------------------------------------------------===//
3503// Fract Patterns
3504//===----------------------------------------------------------------------===//
3505
Marek Olsak7d777282015-03-24 13:40:15 +00003506let Predicates = [isSI] in {
3507
3508// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3509// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3510// way to implement it is using V_FRACT_F64.
3511// The workaround for the V_FRACT bug is:
3512// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3513
Marek Olsak7d777282015-03-24 13:40:15 +00003514// Convert floor(x) to (x - fract(x))
3515def : Pat <
3516 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3517 (V_ADD_F64
3518 $mods,
3519 $x,
3520 SRCMODS.NEG,
3521 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003522 (V_MIN_F64
3523 SRCMODS.NONE,
3524 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3525 SRCMODS.NONE,
3526 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3527 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003528 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003529 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3530 DSTCLAMP.NONE, DSTOMOD.NONE)
3531>;
3532
3533} // End Predicates = [isSI]
3534
Tom Stellardfb961692013-10-23 00:44:19 +00003535//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003536// Miscellaneous Optimization Patterns
3537//============================================================================//
3538
Matt Arsenault49dd4282014-09-15 17:15:02 +00003539def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003540
Matt Arsenaultc89f2912016-03-07 21:54:48 +00003541def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
3542def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
3543
Tom Stellard245c15f2015-05-26 15:55:52 +00003544//============================================================================//
3545// Assembler aliases
3546//============================================================================//
3547
3548def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3549def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3550def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3551
Marek Olsak5df00d62014-12-07 12:18:57 +00003552} // End isGCN predicate