blob: 242dae5d122c87d8ae5e1424fa5c076398fbe53d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000037
Tom Stellard0e70de52014-05-16 20:56:45 +000038let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000039
Tom Stellard8d6d4492014-04-22 16:33:57 +000040//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000041// EXP Instructions
42//===----------------------------------------------------------------------===//
43
44defm EXP : EXP_m;
45
46//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000047// SMRD Instructions
48//===----------------------------------------------------------------------===//
49
50let mayLoad = 1 in {
51
52// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
53// SMRD instructions, because the SGPR_32 register class does not include M0
54// and writing to M0 from an SMRD instruction will hang the GPU.
55defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
56defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
57defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
58defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
59defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
60
61defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
62 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
63>;
64
65defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
66 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
67>;
68
69defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
70 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
71>;
72
73defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
74 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
75>;
76
77defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
78 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
79>;
80
81} // mayLoad = 1
82
83//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
84//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
85
86//===----------------------------------------------------------------------===//
87// SOP1 Instructions
88//===----------------------------------------------------------------------===//
89
Christian Konig76edd4f2013-02-26 17:52:29 +000090let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000091def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
92def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
93def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
94def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000095} // End isMoveImm = 1
96
Matt Arsenault2c335622014-04-09 07:16:16 +000097def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
98 [(set i32:$dst, (not i32:$src0))]
99>;
100
Matt Arsenault689f3252014-06-09 16:36:31 +0000101def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
102 [(set i64:$dst, (not i64:$src0))]
103>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
105def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000106def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
107 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
108>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000109def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000110
Tom Stellard75aadc22012-12-11 21:25:42 +0000111////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
112////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000113def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
114 [(set i32:$dst, (ctpop i32:$src0))]
115>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000116def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
117
Matt Arsenault85796012014-06-17 17:36:24 +0000118////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
121 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
122>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Matt Arsenault85796012014-06-17 17:36:24 +0000125def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
126 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
127>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
130def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
131//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000132def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
133 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
134>;
135def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
136 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
137>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
140////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
141////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
142////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000143def S_GETPC_B64 : SOP1 <
144 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
145> {
146 let SSRC0 = 0;
147}
Tom Stellard75aadc22012-12-11 21:25:42 +0000148def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
149def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
150def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
151
152let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
153
154def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
155def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
156def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
157def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
158def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
159def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
160def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
161def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
162
163} // End hasSideEffects = 1
164
165def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
166def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
167def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
168def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
169def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
170def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
171//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
172def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
173def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
174def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000175
176//===----------------------------------------------------------------------===//
177// SOP2 Instructions
178//===----------------------------------------------------------------------===//
179
180let Defs = [SCC] in { // Carry out goes to SCC
181let isCommutable = 1 in {
182def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
183def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
184 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
185>;
186} // End isCommutable = 1
187
188def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
189def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
190 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
191>;
192
193let Uses = [SCC] in { // Carry in comes from SCC
194let isCommutable = 1 in {
195def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
196 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End isCommutable = 1
198
199def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
200 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
201} // End Uses = [SCC]
202} // End Defs = [SCC]
203
204def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
205 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
206>;
207def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
208 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
209>;
210def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
211 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
212>;
213def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
214 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
215>;
216
217def S_CSELECT_B32 : SOP2 <
218 0x0000000a, (outs SReg_32:$dst),
219 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
220 []
221>;
222
223def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
224
225def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
226 [(set i32:$dst, (and i32:$src0, i32:$src1))]
227>;
228
229def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
230 [(set i64:$dst, (and i64:$src0, i64:$src1))]
231>;
232
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
234 [(set i32:$dst, (or i32:$src0, i32:$src1))]
235>;
236
237def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
238 [(set i64:$dst, (or i64:$src0, i64:$src1))]
239>;
240
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
242 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
243>;
244
245def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000246 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247>;
248def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
249def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
250def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
251def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
252def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
253def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
254def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
255def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
256def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
257def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
258
259// Use added complexity so these patterns are preferred to the VALU patterns.
260let AddedComplexity = 1 in {
261
262def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
263 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
264>;
265def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
266 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
267>;
268def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
269 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
270>;
271def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
272 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
273>;
274def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
275 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
276>;
277def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
278 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
279>;
280
Tom Stellard8d6d4492014-04-22 16:33:57 +0000281
282def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
283def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
Matt Arsenault869cd072014-09-03 23:24:35 +0000284def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32",
285 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
286>;
287
288} // End AddedComplexity = 1
289
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
291def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
292def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
293def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
294//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
295def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
296
297//===----------------------------------------------------------------------===//
298// SOPC Instructions
299//===----------------------------------------------------------------------===//
300
301def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
302def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
303def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
304def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
305def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
306def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
307def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
308def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
309def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
310def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
311def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
312def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
313////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
314////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
315////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
316////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
317//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
318
319//===----------------------------------------------------------------------===//
320// SOPK Instructions
321//===----------------------------------------------------------------------===//
322
Tom Stellard75aadc22012-12-11 21:25:42 +0000323def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
324def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
325
326/*
327This instruction is disabled for now until we can figure out how to teach
328the instruction selector to correctly use the S_CMP* vs V_CMP*
329instructions.
330
331When this instruction is enabled the code generator sometimes produces this
332invalid sequence:
333
334SCC = S_CMPK_EQ_I32 SGPR0, imm
335VCC = COPY SCC
336VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
337
338def S_CMPK_EQ_I32 : SOPK <
339 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
340 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000341 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000342>;
343*/
344
Matt Arsenault520e7c42014-06-18 16:53:48 +0000345let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
347def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
348def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
349def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
350def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
351def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
352def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
353def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
354def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
355def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
356def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000357} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000358
Matt Arsenault3383eec2013-11-14 22:32:49 +0000359let Defs = [SCC], isCommutable = 1 in {
360 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
361 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
362}
363
Tom Stellard75aadc22012-12-11 21:25:42 +0000364//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
365def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
366def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
367def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
368//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
369//def EXP : EXP_ <0x00000000, "EXP", []>;
370
Tom Stellard8d6d4492014-04-22 16:33:57 +0000371//===----------------------------------------------------------------------===//
372// SOPP Instructions
373//===----------------------------------------------------------------------===//
374
Tom Stellarde08fe682014-07-21 14:01:05 +0000375def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376
377let isTerminator = 1 in {
378
379def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
380 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000381 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000382 let isBarrier = 1;
383 let hasCtrlDep = 1;
384}
385
386let isBranch = 1 in {
387def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000388 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000389 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000390 let isBarrier = 1;
391}
392
393let DisableEncoding = "$scc" in {
394def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000395 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000396 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000397>;
398def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000399 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000400 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000401 []
402>;
403} // End DisableEncoding = "$scc"
404
405def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000406 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000407 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408 []
409>;
410def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000411 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000412 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000413 []
414>;
415
416let DisableEncoding = "$exec" in {
417def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000418 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000419 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420 []
421>;
422def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000423 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000424 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000425 []
426>;
427} // End DisableEncoding = "$exec"
428
429
430} // End isBranch = 1
431} // End isTerminator = 1
432
433let hasSideEffects = 1 in {
434def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
435 [(int_AMDGPU_barrier_local)]
436> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439 let hasCtrlDep = 1;
440 let mayLoad = 1;
441 let mayStore = 1;
442}
443
444def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
445 []
446>;
447//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
448//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
449//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
450
451let Uses = [EXEC] in {
452 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
453 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
454 > {
455 let DisableEncoding = "$m0";
456 }
457} // End Uses = [EXEC]
458
459//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
460//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
461//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
462//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
463//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
464//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
465} // End hasSideEffects
466
467//===----------------------------------------------------------------------===//
468// VOPC Instructions
469//===----------------------------------------------------------------------===//
470
Christian Konig76edd4f2013-02-26 17:52:29 +0000471let isCompare = 1 in {
472
Tom Stellard0aec5872014-10-07 23:51:39 +0000473defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "V_CMP_F_F32">;
474defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "V_CMP_LT_F32", COND_OLT>;
475defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "V_CMP_EQ_F32", COND_OEQ>;
476defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "V_CMP_LE_F32", COND_OLE>;
477defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "V_CMP_GT_F32", COND_OGT>;
478defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "V_CMP_LG_F32">;
479defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "V_CMP_GE_F32", COND_OGE>;
480defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "V_CMP_O_F32", COND_O>;
481defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "V_CMP_U_F32", COND_UO>;
482defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "V_CMP_NGE_F32">;
483defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "V_CMP_NLG_F32">;
484defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "V_CMP_NGT_F32">;
485defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "V_CMP_NLE_F32">;
486defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "V_CMP_NEQ_F32", COND_UNE>;
487defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "V_CMP_NLT_F32">;
488defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Matt Arsenault520e7c42014-06-18 16:53:48 +0000490let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000491
Tom Stellard0aec5872014-10-07 23:51:39 +0000492defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "V_CMPX_F_F32">;
493defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "V_CMPX_LT_F32">;
494defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "V_CMPX_EQ_F32">;
495defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "V_CMPX_LE_F32">;
496defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "V_CMPX_GT_F32">;
497defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "V_CMPX_LG_F32">;
498defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "V_CMPX_GE_F32">;
499defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "V_CMPX_O_F32">;
500defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "V_CMPX_U_F32">;
501defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "V_CMPX_NGE_F32">;
502defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "V_CMPX_NLG_F32">;
503defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "V_CMPX_NGT_F32">;
504defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "V_CMPX_NLE_F32">;
505defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "V_CMPX_NEQ_F32">;
506defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "V_CMPX_NLT_F32">;
507defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Matt Arsenault520e7c42014-06-18 16:53:48 +0000509} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000510
Tom Stellard0aec5872014-10-07 23:51:39 +0000511defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "V_CMP_F_F64">;
512defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "V_CMP_LT_F64", COND_OLT>;
513defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "V_CMP_EQ_F64", COND_OEQ>;
514defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "V_CMP_LE_F64", COND_OLE>;
515defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "V_CMP_GT_F64", COND_OGT>;
516defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "V_CMP_LG_F64">;
517defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "V_CMP_GE_F64", COND_OGE>;
518defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "V_CMP_O_F64", COND_O>;
519defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "V_CMP_U_F64", COND_UO>;
520defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "V_CMP_NGE_F64">;
521defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "V_CMP_NLG_F64">;
522defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "V_CMP_NGT_F64">;
523defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "V_CMP_NLE_F64">;
524defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "V_CMP_NEQ_F64", COND_UNE>;
525defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "V_CMP_NLT_F64">;
526defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000527
Matt Arsenault520e7c42014-06-18 16:53:48 +0000528let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000529
Tom Stellard0aec5872014-10-07 23:51:39 +0000530defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "V_CMPX_F_F64">;
531defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "V_CMPX_LT_F64">;
532defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "V_CMPX_EQ_F64">;
533defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "V_CMPX_LE_F64">;
534defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "V_CMPX_GT_F64">;
535defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "V_CMPX_LG_F64">;
536defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "V_CMPX_GE_F64">;
537defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "V_CMPX_O_F64">;
538defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "V_CMPX_U_F64">;
539defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "V_CMPX_NGE_F64">;
540defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "V_CMPX_NLG_F64">;
541defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "V_CMPX_NGT_F64">;
542defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "V_CMPX_NLE_F64">;
543defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "V_CMPX_NEQ_F64">;
544defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "V_CMPX_NLT_F64">;
545defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Matt Arsenault520e7c42014-06-18 16:53:48 +0000547} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000548
Tom Stellard0aec5872014-10-07 23:51:39 +0000549defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "V_CMPS_F_F32">;
550defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "V_CMPS_LT_F32">;
551defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "V_CMPS_EQ_F32">;
552defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "V_CMPS_LE_F32">;
553defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "V_CMPS_GT_F32">;
554defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "V_CMPS_LG_F32">;
555defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "V_CMPS_GE_F32">;
556defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "V_CMPS_O_F32">;
557defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "V_CMPS_U_F32">;
558defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "V_CMPS_NGE_F32">;
559defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "V_CMPS_NLG_F32">;
560defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "V_CMPS_NGT_F32">;
561defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "V_CMPS_NLE_F32">;
562defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "V_CMPS_NEQ_F32">;
563defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "V_CMPS_NLT_F32">;
564defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000565
Matt Arsenault520e7c42014-06-18 16:53:48 +0000566let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000567
Tom Stellard0aec5872014-10-07 23:51:39 +0000568defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "V_CMPSX_F_F32">;
569defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "V_CMPSX_LT_F32">;
570defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "V_CMPSX_EQ_F32">;
571defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "V_CMPSX_LE_F32">;
572defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "V_CMPSX_GT_F32">;
573defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "V_CMPSX_LG_F32">;
574defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "V_CMPSX_GE_F32">;
575defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "V_CMPSX_O_F32">;
576defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "V_CMPSX_U_F32">;
577defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "V_CMPSX_NGE_F32">;
578defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "V_CMPSX_NLG_F32">;
579defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "V_CMPSX_NGT_F32">;
580defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "V_CMPSX_NLE_F32">;
581defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "V_CMPSX_NEQ_F32">;
582defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "V_CMPSX_NLT_F32">;
583defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000584
Matt Arsenault520e7c42014-06-18 16:53:48 +0000585} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000586
Tom Stellard0aec5872014-10-07 23:51:39 +0000587defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "V_CMPS_F_F64">;
588defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "V_CMPS_LT_F64">;
589defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "V_CMPS_EQ_F64">;
590defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "V_CMPS_LE_F64">;
591defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "V_CMPS_GT_F64">;
592defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "V_CMPS_LG_F64">;
593defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "V_CMPS_GE_F64">;
594defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "V_CMPS_O_F64">;
595defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "V_CMPS_U_F64">;
596defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "V_CMPS_NGE_F64">;
597defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "V_CMPS_NLG_F64">;
598defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "V_CMPS_NGT_F64">;
599defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "V_CMPS_NLE_F64">;
600defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "V_CMPS_NEQ_F64">;
601defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "V_CMPS_NLT_F64">;
602defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000603
604let hasSideEffects = 1, Defs = [EXEC] in {
605
Tom Stellard0aec5872014-10-07 23:51:39 +0000606defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "V_CMPSX_F_F64">;
607defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "V_CMPSX_LT_F64">;
608defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "V_CMPSX_EQ_F64">;
609defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "V_CMPSX_LE_F64">;
610defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "V_CMPSX_GT_F64">;
611defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "V_CMPSX_LG_F64">;
612defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "V_CMPSX_GE_F64">;
613defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "V_CMPSX_O_F64">;
614defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "V_CMPSX_U_F64">;
615defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "V_CMPSX_NGE_F64">;
616defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "V_CMPSX_NLG_F64">;
617defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "V_CMPSX_NGT_F64">;
618defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "V_CMPSX_NLE_F64">;
619defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "V_CMPSX_NEQ_F64">;
620defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "V_CMPSX_NLT_F64">;
621defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000622
623} // End hasSideEffects = 1, Defs = [EXEC]
624
Tom Stellard0aec5872014-10-07 23:51:39 +0000625defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "V_CMP_F_I32">;
626defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "V_CMP_LT_I32", COND_SLT>;
627defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "V_CMP_EQ_I32", COND_EQ>;
628defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "V_CMP_LE_I32", COND_SLE>;
629defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "V_CMP_GT_I32", COND_SGT>;
630defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "V_CMP_NE_I32", COND_NE>;
631defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "V_CMP_GE_I32", COND_SGE>;
632defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000633
Matt Arsenault520e7c42014-06-18 16:53:48 +0000634let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
Tom Stellard0aec5872014-10-07 23:51:39 +0000636defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "V_CMPX_F_I32">;
637defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "V_CMPX_LT_I32">;
638defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "V_CMPX_EQ_I32">;
639defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "V_CMPX_LE_I32">;
640defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "V_CMPX_GT_I32">;
641defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "V_CMPX_NE_I32">;
642defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "V_CMPX_GE_I32">;
643defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000644
Matt Arsenault520e7c42014-06-18 16:53:48 +0000645} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Tom Stellard0aec5872014-10-07 23:51:39 +0000647defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "V_CMP_F_I64">;
648defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "V_CMP_LT_I64", COND_SLT>;
649defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "V_CMP_EQ_I64", COND_EQ>;
650defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "V_CMP_LE_I64", COND_SLE>;
651defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "V_CMP_GT_I64", COND_SGT>;
652defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "V_CMP_NE_I64", COND_NE>;
653defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "V_CMP_GE_I64", COND_SGE>;
654defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
Matt Arsenault520e7c42014-06-18 16:53:48 +0000656let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Tom Stellard0aec5872014-10-07 23:51:39 +0000658defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "V_CMPX_F_I64">;
659defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "V_CMPX_LT_I64">;
660defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "V_CMPX_EQ_I64">;
661defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "V_CMPX_LE_I64">;
662defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "V_CMPX_GT_I64">;
663defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "V_CMPX_NE_I64">;
664defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "V_CMPX_GE_I64">;
665defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000666
Matt Arsenault520e7c42014-06-18 16:53:48 +0000667} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Tom Stellard0aec5872014-10-07 23:51:39 +0000669defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "V_CMP_F_U32">;
670defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "V_CMP_LT_U32", COND_ULT>;
671defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "V_CMP_EQ_U32", COND_EQ>;
672defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "V_CMP_LE_U32", COND_ULE>;
673defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "V_CMP_GT_U32", COND_UGT>;
674defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "V_CMP_NE_U32", COND_NE>;
675defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "V_CMP_GE_U32", COND_UGE>;
676defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677
Matt Arsenault520e7c42014-06-18 16:53:48 +0000678let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Tom Stellard0aec5872014-10-07 23:51:39 +0000680defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "V_CMPX_F_U32">;
681defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "V_CMPX_LT_U32">;
682defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "V_CMPX_EQ_U32">;
683defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "V_CMPX_LE_U32">;
684defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "V_CMPX_GT_U32">;
685defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "V_CMPX_NE_U32">;
686defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "V_CMPX_GE_U32">;
687defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Matt Arsenault520e7c42014-06-18 16:53:48 +0000689} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Tom Stellard0aec5872014-10-07 23:51:39 +0000691defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "V_CMP_F_U64">;
692defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "V_CMP_LT_U64", COND_ULT>;
693defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "V_CMP_EQ_U64", COND_EQ>;
694defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "V_CMP_LE_U64", COND_ULE>;
695defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "V_CMP_GT_U64", COND_UGT>;
696defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "V_CMP_NE_U64", COND_NE>;
697defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "V_CMP_GE_U64", COND_UGE>;
698defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
Matt Arsenault520e7c42014-06-18 16:53:48 +0000700let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000701
Tom Stellard0aec5872014-10-07 23:51:39 +0000702defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "V_CMPX_F_U64">;
703defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "V_CMPX_LT_U64">;
704defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "V_CMPX_EQ_U64">;
705defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "V_CMPX_LE_U64">;
706defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "V_CMPX_GT_U64">;
707defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "V_CMPX_NE_U64">;
708defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "V_CMPX_GE_U64">;
709defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000710
Matt Arsenault520e7c42014-06-18 16:53:48 +0000711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Tom Stellard0aec5872014-10-07 23:51:39 +0000713defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
Tom Stellard0aec5872014-10-07 23:51:39 +0000716defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Tom Stellard0aec5872014-10-07 23:51:39 +0000719defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000720
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721let hasSideEffects = 1 in {
Tom Stellard0aec5872014-10-07 23:51:39 +0000722defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000723} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000724
725} // End isCompare = 1
726
Tom Stellard8d6d4492014-04-22 16:33:57 +0000727//===----------------------------------------------------------------------===//
728// DS Instructions
729//===----------------------------------------------------------------------===//
730
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731
732def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
733def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
734def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000735def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
736def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000737def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
738def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
739def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
740def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
741def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
742def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
743def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
744def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
745def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
746def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
747def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
748def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
749
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000750def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32, "DS_ADD_U32">;
751def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32, "DS_SUB_U32">;
752def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32, "DS_RSUB_U32">;
753def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32, "DS_INC_U32">;
754def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32, "DS_DEC_U32">;
755def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32, "DS_MIN_I32">;
756def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32, "DS_MAX_I32">;
757def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32, "DS_MIN_U32">;
758def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32, "DS_MAX_U32">;
759def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32, "DS_AND_B32">;
760def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32, "DS_OR_B32">;
761def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32, "DS_XOR_B32">;
762def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32, "DS_MSKOR_B32">;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000763def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000764//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2_B32">;
765//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2ST64_B32">;
766def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32, "DS_CMPST_B32">;
767def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32, "DS_CMPST_F32">;
768def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32, "DS_MIN_F32">;
769def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32, "DS_MAX_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000770
771let SubtargetPredicate = isCI in {
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000772def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32, "DS_WRAP_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000773} // End isCI
774
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775
Matt Arsenault76803bd2014-09-07 00:46:20 +0000776def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_64>;
777def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_64>;
778def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_64>;
779def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_64>;
780def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000781def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
782def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
783def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
784def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
785def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
786def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
787def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
788def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
789def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
790def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
791def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
792def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
793
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000794def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64, "DS_ADD_U64">;
795def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64, "DS_SUB_U64">;
796def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64, "DS_RSUB_U64">;
797def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64, "DS_INC_U64">;
798def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64, "DS_DEC_U64">;
799def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64, "DS_MIN_I64">;
800def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64, "DS_MAX_I64">;
801def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64, "DS_MIN_U64">;
802def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64, "DS_MAX_U64">;
803def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64, "DS_AND_B64">;
804def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64, "DS_OR_B64">;
805def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64, "DS_XOR_B64">;
806def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64, "DS_MSKOR_B64">;
807def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64, "DS_WRXCHG_B64">;
808//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2_B64">;
809//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2ST64_B64">;
810def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64, "DS_CMPST_B64">;
811def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64, "DS_CMPST_F64">;
812def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64, "DS_MIN_F64">;
813def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64, "DS_MAX_F64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000814
815//let SubtargetPredicate = isCI in {
816// DS_CONDXCHG32_RTN_B64
817// DS_CONDXCHG32_RTN_B128
818//} // End isCI
819
820// TODO: _SRC2_* forms
821
Michel Danzer1c454302013-07-10 16:36:43 +0000822def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000823def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
824def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000825def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
826
Michel Danzer1c454302013-07-10 16:36:43 +0000827def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000828def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
829def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
830def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
831def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000832def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000833
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000834// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000835def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000836def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000837def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000838def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000839
840def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000841def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000842def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000843def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000844
Tom Stellard8d6d4492014-04-22 16:33:57 +0000845//===----------------------------------------------------------------------===//
846// MUBUF Instructions
847//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000848
Tom Stellard75aadc22012-12-11 21:25:42 +0000849//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
850//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
851//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000852defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000853//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
854//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
855//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
856//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000857defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
858 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
859>;
860defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
861 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
862>;
863defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
864 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
865>;
866defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
867 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
868>;
869defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
870 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
871>;
872defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
873 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
874>;
875defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
876 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
877>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000878
Tom Stellardb02094e2014-07-21 15:45:01 +0000879defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000880 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000881>;
882
Tom Stellardb02094e2014-07-21 15:45:01 +0000883defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000884 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000885>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000886
Tom Stellardb02094e2014-07-21 15:45:01 +0000887defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000888 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000889>;
890
Tom Stellardb02094e2014-07-21 15:45:01 +0000891defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000892 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000893>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000894
Tom Stellardb02094e2014-07-21 15:45:01 +0000895defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000896 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000897>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000898//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000899defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
900 0x00000030, "BUFFER_ATOMIC_SWAP", VReg_32, i32, atomic_swap_global
901>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000902//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000903defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
904 0x00000032, "BUFFER_ATOMIC_ADD", VReg_32, i32, atomic_add_global
905>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000906defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
907 0x00000033, "BUFFER_ATOMIC_SUB", VReg_32, i32, atomic_sub_global
908>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000909//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000910defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
911 0x00000035, "BUFFER_ATOMIC_SMIN", VReg_32, i32, atomic_min_global
912>;
913defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
914 0x00000036, "BUFFER_ATOMIC_UMIN", VReg_32, i32, atomic_umin_global
915>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000916defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
917 0x00000037, "BUFFER_ATOMIC_SMAX", VReg_32, i32, atomic_max_global
918>;
919defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
920 0x00000038, "BUFFER_ATOMIC_UMAX", VReg_32, i32, atomic_umax_global
921>;
Aaron Watry62127802014-10-17 23:32:54 +0000922defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
923 0x00000039, "BUFFER_ATOMIC_AND", VReg_32, i32, atomic_and_global
924>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000925defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
926 0x0000003a, "BUFFER_ATOMIC_OR", VReg_32, i32, atomic_or_global
927>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000928defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
929 0x0000003b, "BUFFER_ATOMIC_XOR", VReg_32, i32, atomic_xor_global
930>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000931//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
932//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
933//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
934//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
935//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
936//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
937//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
938//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
939//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
940//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
941//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
942//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
943//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
944//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
945//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
946//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
947//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
948//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
949//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
950//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
951//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
952//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
953//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
954//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000955
956//===----------------------------------------------------------------------===//
957// MTBUF Instructions
958//===----------------------------------------------------------------------===//
959
Tom Stellard75aadc22012-12-11 21:25:42 +0000960//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
961//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
962//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellard0c238c22014-10-01 14:44:43 +0000963defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
964defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
965defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
966defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
967defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000968
Tom Stellard8d6d4492014-04-22 16:33:57 +0000969//===----------------------------------------------------------------------===//
970// MIMG Instructions
971//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000972
Tom Stellard16a9a202013-08-14 23:24:17 +0000973defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
974defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000975//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
976//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
977//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
978//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
979//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
980//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
981//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
982//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000983defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000984//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
985//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
986//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
987//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
988//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
989//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
990//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
991//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
992//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
993//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
994//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
995//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
996//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
997//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
998//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
999//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
1000//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001001defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
1002defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
1003defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
1004defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
1005defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
1006defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
1007defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
1008defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
1009defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
1010defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
1011defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
1012defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
1013defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
1014defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
1015defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
1016defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
1017defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
1018defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
1019defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
1020defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
1021defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
1022defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
1023defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
1024defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1025defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1026defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1027defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1028defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1029defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1030defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1031defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1032defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001033defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1034defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1035defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1036defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1037defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1038defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1039defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1040defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1041defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1042defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1043defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1044defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1045defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1046defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1047defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1048defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1049defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1050defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1051defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1052defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1053defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1054defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1055defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1056defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001057defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1058defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1059defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1060defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1061defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1062defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1063defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1064defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1065defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001066//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1067//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001068
Tom Stellard8d6d4492014-04-22 16:33:57 +00001069//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001070// Flat Instructions
1071//===----------------------------------------------------------------------===//
1072
1073let Predicates = [HasFlatAddressSpace] in {
1074def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "FLAT_LOAD_UBYTE", VReg_32>;
1075def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "FLAT_LOAD_SBYTE", VReg_32>;
1076def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "FLAT_LOAD_USHORT", VReg_32>;
1077def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "FLAT_LOAD_SSHORT", VReg_32>;
1078def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "FLAT_LOAD_DWORD", VReg_32>;
1079def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "FLAT_LOAD_DWORDX2", VReg_64>;
1080def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "FLAT_LOAD_DWORDX4", VReg_128>;
1081def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "FLAT_LOAD_DWORDX3", VReg_96>;
1082
1083def FLAT_STORE_BYTE : FLAT_Store_Helper <
1084 0x00000018, "FLAT_STORE_BYTE", VReg_32
1085>;
1086
1087def FLAT_STORE_SHORT : FLAT_Store_Helper <
1088 0x0000001a, "FLAT_STORE_SHORT", VReg_32
1089>;
1090
1091def FLAT_STORE_DWORD : FLAT_Store_Helper <
1092 0x0000001c, "FLAT_STORE_DWORD", VReg_32
1093>;
1094
1095def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
1096 0x0000001d, "FLAT_STORE_DWORDX2", VReg_64
1097>;
1098
1099def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
1100 0x0000001e, "FLAT_STORE_DWORDX4", VReg_128
1101>;
1102
1103def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
1104 0x0000001e, "FLAT_STORE_DWORDX3", VReg_96
1105>;
1106
1107//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "FLAT_ATOMIC_SWAP", []>;
1108//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "FLAT_ATOMIC_CMPSWAP", []>;
1109//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "FLAT_ATOMIC_ADD", []>;
1110//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "FLAT_ATOMIC_SUB", []>;
1111//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "FLAT_ATOMIC_RSUB", []>;
1112//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "FLAT_ATOMIC_SMIN", []>;
1113//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "FLAT_ATOMIC_UMIN", []>;
1114//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "FLAT_ATOMIC_SMAX", []>;
1115//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "FLAT_ATOMIC_UMAX", []>;
1116//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "FLAT_ATOMIC_AND", []>;
1117//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "FLAT_ATOMIC_OR", []>;
1118//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "FLAT_ATOMIC_XOR", []>;
1119//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "FLAT_ATOMIC_INC", []>;
1120//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "FLAT_ATOMIC_DEC", []>;
1121//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "FLAT_ATOMIC_FCMPSWAP", []>;
1122//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "FLAT_ATOMIC_FMIN", []>;
1123//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "FLAT_ATOMIC_FMAX", []>;
1124//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "FLAT_ATOMIC_SWAP_X2", []>;
1125//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "FLAT_ATOMIC_CMPSWAP_X2", []>;
1126//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "FLAT_ATOMIC_ADD_X2", []>;
1127//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "FLAT_ATOMIC_SUB_X2", []>;
1128//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "FLAT_ATOMIC_RSUB_X2", []>;
1129//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "FLAT_ATOMIC_SMIN_X2", []>;
1130//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "FLAT_ATOMIC_UMIN_X2", []>;
1131//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "FLAT_ATOMIC_SMAX_X2", []>;
1132//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "FLAT_ATOMIC_UMAX_X2", []>;
1133//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "FLAT_ATOMIC_AND_X2", []>;
1134//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "FLAT_ATOMIC_OR_X2", []>;
1135//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "FLAT_ATOMIC_XOR_X2", []>;
1136//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "FLAT_ATOMIC_INC_X2", []>;
1137//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "FLAT_ATOMIC_DEC_X2", []>;
1138//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "FLAT_ATOMIC_FCMPSWAP_X2", []>;
1139//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "FLAT_ATOMIC_FMIN_X2", []>;
1140//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "FLAT_ATOMIC_FMAX_X2", []>;
1141
1142} // End HasFlatAddressSpace predicate
1143//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001144// VOP1 Instructions
1145//===----------------------------------------------------------------------===//
1146
1147//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001148
Matt Arsenaultf2733702014-07-30 03:18:57 +00001149let isMoveImm = 1 in {
Tom Stellard94d2e992014-10-07 23:51:34 +00001150defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001151} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001152
Tom Stellardfbe435d2014-03-17 17:03:51 +00001153let Uses = [EXEC] in {
1154
1155def V_READFIRSTLANE_B32 : VOP1 <
1156 0x00000002,
1157 (outs SReg_32:$vdst),
1158 (ins VReg_32:$src0),
1159 "V_READFIRSTLANE_B32 $vdst, $src0",
1160 []
1161>;
1162
1163}
1164
Tom Stellard94d2e992014-10-07 23:51:34 +00001165defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "V_CVT_I32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001166 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001167>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001168defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "V_CVT_F64_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001170>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001171defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "V_CVT_F32_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001172 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001173>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001174defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "V_CVT_F32_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001175 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001176>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001177defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "V_CVT_U32_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001179>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001180defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "V_CVT_I32_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001181 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001182>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001183defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "V_MOV_FED_B32", VOP_I32_I32>;
1184defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "V_CVT_F16_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001185 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001186>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001187defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "V_CVT_F32_F16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001189>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001190//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1191//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1192//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001193defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "V_CVT_F32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001194 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001195>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001196defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "V_CVT_F64_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001197 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001198>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001199defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "V_CVT_F32_UBYTE0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001201>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001202defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "V_CVT_F32_UBYTE1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001203 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001204>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001205defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "V_CVT_F32_UBYTE2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001207>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001208defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "V_CVT_F32_UBYTE3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001209 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001210>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001211defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "V_CVT_U32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001213>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001214defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "V_CVT_F64_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001216>;
1217
Tom Stellard94d2e992014-10-07 23:51:34 +00001218defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "V_FRACT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001220>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001221defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "V_TRUNC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001222 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001223>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001224defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "V_CEIL_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001225 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001226>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001227defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "V_RNDNE_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001229>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001230defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "V_FLOOR_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001232>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001233defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "V_EXP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001235>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001236defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1237defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "V_LOG_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001239>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001240
Tom Stellard94d2e992014-10-07 23:51:34 +00001241defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1242defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1243defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "V_RCP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001245>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001246defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1247defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "V_RSQ_CLAMP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001249>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001250defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001252>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001253defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "V_RSQ_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001255>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001256defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "V_RCP_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001258>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001259defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1260defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "V_RSQ_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001261 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001262>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001263defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "V_RSQ_CLAMP_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001264 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001265>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001266defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "V_SQRT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001268>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001269defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "V_SQRT_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001270 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001271>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001272defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "V_SIN_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001274>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001275defm V_COS_F32 : VOP1Inst <vop1<0x36>, "V_COS_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001277>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001278defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "V_NOT_B32", VOP_I32_I32>;
1279defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "V_BFREV_B32", VOP_I32_I32>;
1280defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "V_FFBH_U32", VOP_I32_I32>;
1281defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "V_FFBL_B32", VOP_I32_I32>;
1282defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "V_FFBH_I32", VOP_I32_I32>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001284defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "V_FREXP_MANT_F64", VOP_F64_F64>;
1285defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "V_FRACT_F64", VOP_F64_F64>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001287defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001288//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001289defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "V_MOVRELD_B32", VOP_I32_I32>;
1290defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "V_MOVRELS_B32", VOP_I32_I32>;
1291defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001292
Tom Stellard8d6d4492014-04-22 16:33:57 +00001293
1294//===----------------------------------------------------------------------===//
1295// VINTRP Instructions
1296//===----------------------------------------------------------------------===//
1297
Tom Stellard75aadc22012-12-11 21:25:42 +00001298def V_INTERP_P1_F32 : VINTRP <
1299 0x00000000,
1300 (outs VReg_32:$dst),
1301 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001302 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001303 []> {
1304 let DisableEncoding = "$m0";
1305}
1306
1307def V_INTERP_P2_F32 : VINTRP <
1308 0x00000001,
1309 (outs VReg_32:$dst),
1310 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001311 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001312 []> {
1313
1314 let Constraints = "$src0 = $dst";
1315 let DisableEncoding = "$src0,$m0";
1316
1317}
1318
1319def V_INTERP_MOV_F32 : VINTRP <
1320 0x00000002,
1321 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001322 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001323 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001324 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001325 let DisableEncoding = "$m0";
1326}
1327
Tom Stellard8d6d4492014-04-22 16:33:57 +00001328//===----------------------------------------------------------------------===//
1329// VOP2 Instructions
1330//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001331
1332def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001333 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1334 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001335 []
1336>{
1337 let DisableEncoding = "$vcc";
1338}
1339
1340def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001341 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
1342 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001343 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001344> {
1345 let src0_modifiers = 0;
1346 let src1_modifiers = 0;
1347 let src2_modifiers = 0;
1348}
Tom Stellard75aadc22012-12-11 21:25:42 +00001349
Tom Stellardc149dc02013-11-27 21:23:35 +00001350def V_READLANE_B32 : VOP2 <
1351 0x00000001,
1352 (outs SReg_32:$vdst),
1353 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1354 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1355 []
1356>;
1357
1358def V_WRITELANE_B32 : VOP2 <
1359 0x00000002,
1360 (outs VReg_32:$vdst),
1361 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1362 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1363 []
1364>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001365
Christian Konig76edd4f2013-02-26 17:52:29 +00001366let isCommutable = 1 in {
Tom Stellardbec5a242014-10-07 23:51:38 +00001367defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "V_ADD_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001368 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001369>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001370
Tom Stellardbec5a242014-10-07 23:51:38 +00001371defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1372defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "V_SUBREV_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001373 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001374>;
Christian Konig3c145802013-03-27 09:12:59 +00001375} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001376
Tom Stellardbec5a242014-10-07 23:51:38 +00001377defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "V_MAC_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001378 VOP_F32_F32_F32
1379>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001380
1381let isCommutable = 1 in {
1382
Tom Stellardbec5a242014-10-07 23:51:38 +00001383defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001384 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001385>;
1386
Tom Stellardbec5a242014-10-07 23:51:38 +00001387defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "V_MUL_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001388 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001389>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001390
Christian Konig76edd4f2013-02-26 17:52:29 +00001391
Tom Stellardbec5a242014-10-07 23:51:38 +00001392defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "V_MUL_I32_I24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001393 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001394>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001395//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001396defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "V_MUL_U32_U24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001397 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001398>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001399//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001400
Christian Konig76edd4f2013-02-26 17:52:29 +00001401
Tom Stellardbec5a242014-10-07 23:51:38 +00001402defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "V_MIN_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001403 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001404>;
1405
Tom Stellardbec5a242014-10-07 23:51:38 +00001406defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "V_MAX_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001407 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001408>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001409
Matt Arsenault7c936902014-10-21 23:01:01 +00001410defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "V_MIN_F32", VOP_F32_F32_F32, fminnum>;
1411defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "V_MAX_F32", VOP_F32_F32_F32, fmaxnum>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001412defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1413defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1414defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1415defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001416
Tom Stellardbec5a242014-10-07 23:51:38 +00001417defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001418
1419defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001420 vop2<0x16>, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001421>;
1422
Tom Stellardbec5a242014-10-07 23:51:38 +00001423defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "V_ASHR_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001424 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001425>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001426defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001427 vop2<0x18>, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001428>;
Christian Konig3c145802013-03-27 09:12:59 +00001429
Tom Stellard82166022013-11-13 23:36:37 +00001430let hasPostISelHook = 1 in {
1431
Tom Stellardbec5a242014-10-07 23:51:38 +00001432defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001433
1434}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001435defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001436 vop2<0x1a>, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001437>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001438
Tom Stellardbec5a242014-10-07 23:51:38 +00001439defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "V_AND_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001440 VOP_I32_I32_I32, and>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001441defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "V_OR_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001442 VOP_I32_I32_I32, or
1443>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001444defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "V_XOR_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001445 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001446>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001447
1448} // End isCommutable = 1
1449
Tom Stellardbec5a242014-10-07 23:51:38 +00001450defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "V_BFM_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001451 VOP_I32_I32_I32, AMDGPUbfm>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001452defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "V_MAC_F32", VOP_F32_F32_F32>;
1453defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "V_MADMK_F32", VOP_F32_F32_F32>;
1454defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "V_MADAK_F32", VOP_F32_F32_F32>;
1455defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1456defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "V_MBCNT_LO_U32_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001457 VOP_I32_I32_I32
1458>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001459defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "V_MBCNT_HI_U32_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001460 VOP_I32_I32_I32
1461>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001462
Christian Konig3c145802013-03-27 09:12:59 +00001463let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001464// No patterns so that the scalar instructions are always selected.
1465// The scalar versions will be replaced with vector when needed later.
Tom Stellard845bb3c2014-10-07 23:51:41 +00001466defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "V_ADD_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001467 VOP_I32_I32_I32, add
1468>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001469defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "V_SUB_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001470 VOP_I32_I32_I32, sub
1471>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001472defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "V_SUBREV_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001473 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1474>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001475
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001476let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard845bb3c2014-10-07 23:51:41 +00001477defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "V_ADDC_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001478 VOP_I32_I32_I32_VCC, adde
1479>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001480defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "V_SUBB_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001481 VOP_I32_I32_I32_VCC, sube
1482>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001483defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "V_SUBBREV_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1485>;
1486
Christian Konigd3039962013-02-26 17:52:09 +00001487} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001488} // End isCommutable = 1, Defs = [VCC]
1489
Tom Stellardbec5a242014-10-07 23:51:38 +00001490defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001491 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001492>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001493////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1494////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1495////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001496defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "V_CVT_PKRTZ_F16_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001497 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001498>;
1499////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1500////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001501
1502//===----------------------------------------------------------------------===//
1503// VOP3 Instructions
1504//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001505
Tom Stellard845bb3c2014-10-07 23:51:41 +00001506defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "V_MAD_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001507 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001508>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001509defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "V_MAD_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001510 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001511>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001512defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "V_MAD_I32_I24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001513 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1514>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001515defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "V_MAD_U32_U24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001516 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001517>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001518
Tom Stellard845bb3c2014-10-07 23:51:41 +00001519defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "V_CUBEID_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001520 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001521>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001522defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "V_CUBESC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001523 VOP_F32_F32_F32_F32
1524>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001525defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "V_CUBETC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001526 VOP_F32_F32_F32_F32
1527>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001528defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "V_CUBEMA_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001529 VOP_F32_F32_F32_F32
1530>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001531defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "V_BFE_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1533>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001534defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "V_BFE_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001535 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1536>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001537defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "V_BFI_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001538 VOP_I32_I32_I32_I32, AMDGPUbfi
1539>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001540defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "V_FMA_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541 VOP_F32_F32_F32_F32, fma
1542>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001543defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "V_FMA_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001545>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001546//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001547defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "V_ALIGNBIT_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001548 VOP_I32_I32_I32_I32
1549>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001550defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "V_ALIGNBYTE_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001551 VOP_I32_I32_I32_I32
1552>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001553defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "V_MULLIT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001554 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001555////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1556////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1557////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1558////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1559////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1560////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1561////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1562////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1563////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1564//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1565//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1566//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001567defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "V_SAD_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001568 VOP_I32_I32_I32_I32
1569>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001570////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard845bb3c2014-10-07 23:51:41 +00001572 vop3<0x15f>, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001573>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001574defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard845bb3c2014-10-07 23:51:41 +00001575 vop3<0x160>, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001576>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001577
Tom Stellard845bb3c2014-10-07 23:51:41 +00001578defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "V_LSHL_B64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001579 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001580>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001581defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "V_LSHR_B64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001582 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001583>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001584defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "V_ASHR_I64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001586>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001587
Tom Stellard7512c082013-07-12 18:14:56 +00001588let isCommutable = 1 in {
1589
Tom Stellard845bb3c2014-10-07 23:51:41 +00001590defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "V_ADD_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001591 VOP_F64_F64_F64, fadd
1592>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001593defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "V_MUL_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001594 VOP_F64_F64_F64, fmul
1595>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001596
Tom Stellard845bb3c2014-10-07 23:51:41 +00001597defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "V_MIN_F64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001598 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001599>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001600defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "V_MAX_F64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001601 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001602>;
Tom Stellard7512c082013-07-12 18:14:56 +00001603
1604} // isCommutable = 1
1605
Tom Stellard845bb3c2014-10-07 23:51:41 +00001606defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001607 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001608>;
Christian Konig70a50322013-03-27 09:12:51 +00001609
1610let isCommutable = 1 in {
1611
Tom Stellard845bb3c2014-10-07 23:51:41 +00001612defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "V_MUL_LO_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001613 VOP_I32_I32_I32
1614>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001615defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "V_MUL_HI_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616 VOP_I32_I32_I32
1617>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001618defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "V_MUL_LO_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619 VOP_I32_I32_I32
1620>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001621defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "V_MUL_HI_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001622 VOP_I32_I32_I32
1623>;
Christian Konig70a50322013-03-27 09:12:51 +00001624
1625} // isCommutable = 1
1626
Tom Stellard845bb3c2014-10-07 23:51:41 +00001627defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001628
1629// Double precision division pre-scale.
Tom Stellard845bb3c2014-10-07 23:51:41 +00001630defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001631
Tom Stellard845bb3c2014-10-07 23:51:41 +00001632defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "V_DIV_FMAS_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001634>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001635defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "V_DIV_FMAS_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001637>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001638//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1639//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1640//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard845bb3c2014-10-07 23:51:41 +00001642 vop3<0x174>, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001643>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001644
Tom Stellard8d6d4492014-04-22 16:33:57 +00001645//===----------------------------------------------------------------------===//
1646// Pseudo Instructions
1647//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001648
Tom Stellard75aadc22012-12-11 21:25:42 +00001649let isCodeGenOnly = 1, isPseudo = 1 in {
1650
Tom Stellard1bd80722014-04-30 15:31:33 +00001651def V_MOV_I1 : InstSI <
1652 (outs VReg_1:$dst),
1653 (ins i1imm:$src),
1654 "", [(set i1:$dst, (imm:$src))]
1655>;
1656
Tom Stellard365a2b42014-05-15 14:41:50 +00001657def V_AND_I1 : InstSI <
1658 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1659 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1660>;
1661
1662def V_OR_I1 : InstSI <
1663 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1664 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1665>;
1666
Tom Stellard54a3b652014-07-21 14:01:10 +00001667def V_XOR_I1 : InstSI <
1668 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1669 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1670>;
1671
Tom Stellard60024a02014-09-24 01:33:24 +00001672let hasSideEffects = 1 in {
1673def SGPR_USE : InstSI <(outs),(ins), "", []>;
1674}
1675
Matt Arsenault8fb37382013-10-11 21:03:36 +00001676// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001677// and should be lowered to ISA instructions prior to codegen.
1678
Tom Stellardf8794352012-12-19 22:10:31 +00001679let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1680 Uses = [EXEC], Defs = [EXEC] in {
1681
1682let isBranch = 1, isTerminator = 1 in {
1683
Tom Stellard919bb6b2014-04-29 23:12:53 +00001684def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001685 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001686 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001687 "",
1688 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001689>;
1690
Tom Stellardf8794352012-12-19 22:10:31 +00001691def SI_ELSE : InstSI <
1692 (outs SReg_64:$dst),
1693 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001694 "",
1695 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001696> {
Tom Stellardf8794352012-12-19 22:10:31 +00001697 let Constraints = "$src = $dst";
1698}
1699
1700def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001701 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001702 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001703 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001704 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001705>;
Tom Stellardf8794352012-12-19 22:10:31 +00001706
1707} // end isBranch = 1, isTerminator = 1
1708
1709def SI_BREAK : InstSI <
1710 (outs SReg_64:$dst),
1711 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001712 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001713 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001714>;
1715
1716def SI_IF_BREAK : InstSI <
1717 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001718 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001719 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001720 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001721>;
1722
1723def SI_ELSE_BREAK : InstSI <
1724 (outs SReg_64:$dst),
1725 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001726 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001727 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001728>;
1729
1730def SI_END_CF : InstSI <
1731 (outs),
1732 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001733 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001734 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001735>;
1736
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001737def SI_KILL : InstSI <
1738 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001739 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001740 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001741 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001742>;
1743
Tom Stellardf8794352012-12-19 22:10:31 +00001744} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1745 // Uses = [EXEC], Defs = [EXEC]
1746
Christian Konig2989ffc2013-03-18 11:34:16 +00001747let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1748
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001749//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001750
1751let UseNamedOperandTable = 1 in {
1752
Tom Stellard0e70de52014-05-16 20:56:45 +00001753def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001754 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001755 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001756 "", []
1757> {
1758 let isRegisterLoad = 1;
1759 let mayLoad = 1;
1760}
1761
Tom Stellard0e70de52014-05-16 20:56:45 +00001762class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001763 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001764 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001765 "", []
1766> {
1767 let isRegisterStore = 1;
1768 let mayStore = 1;
1769}
1770
1771let usesCustomInserter = 1 in {
1772def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1773} // End usesCustomInserter = 1
1774def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1775
1776
1777} // End UseNamedOperandTable = 1
1778
Christian Konig2989ffc2013-03-18 11:34:16 +00001779def SI_INDIRECT_SRC : InstSI <
1780 (outs VReg_32:$dst, SReg_64:$temp),
1781 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1782 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1783 []
1784>;
1785
1786class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1787 (outs rc:$dst, SReg_64:$temp),
1788 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1789 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1790 []
1791> {
1792 let Constraints = "$src = $dst";
1793}
1794
Tom Stellard81d871d2013-11-13 23:36:50 +00001795def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001796def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1797def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1798def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1799def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1800
1801} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1802
Tom Stellard556d9aa2013-06-03 17:39:37 +00001803let usesCustomInserter = 1 in {
1804
Matt Arsenault22658062013-10-15 23:44:48 +00001805// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001806// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001807def SI_ADDR64_RSRC : InstSI <
1808 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001809 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001810 "", []
1811>;
1812
Tom Stellard2a6a61052013-07-12 18:15:08 +00001813def V_SUB_F64 : InstSI <
1814 (outs VReg_64:$dst),
1815 (ins VReg_64:$src0, VReg_64:$src1),
1816 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001817 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001818>;
1819
Tom Stellard556d9aa2013-06-03 17:39:37 +00001820} // end usesCustomInserter
1821
Tom Stellardeba61072014-05-02 15:41:42 +00001822multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1823
1824 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001825 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001826 (ins sgpr_class:$src, i32imm:$frame_idx),
1827 "", []
1828 >;
1829
1830 def _RESTORE : InstSI <
1831 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001832 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001833 "", []
1834 >;
1835
1836}
1837
Tom Stellard060ae392014-06-10 21:20:38 +00001838defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001839defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1840defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1841defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1842defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1843
Tom Stellard96468902014-09-24 01:33:17 +00001844multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1845 def _SAVE : InstSI <
1846 (outs),
1847 (ins vgpr_class:$src, i32imm:$frame_idx),
1848 "", []
1849 >;
1850
1851 def _RESTORE : InstSI <
1852 (outs vgpr_class:$dst),
1853 (ins i32imm:$frame_idx),
1854 "", []
1855 >;
1856}
1857
1858defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1859defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1860defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1861defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1862defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1863defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1864
Tom Stellard067c8152014-07-21 14:01:14 +00001865let Defs = [SCC] in {
1866
1867def SI_CONSTDATA_PTR : InstSI <
1868 (outs SReg_64:$dst),
1869 (ins),
1870 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1871>;
1872
1873} // End Defs = [SCC]
1874
Tom Stellard75aadc22012-12-11 21:25:42 +00001875} // end IsCodeGenOnly, isPseudo
1876
Tom Stellard0e70de52014-05-16 20:56:45 +00001877} // end SubtargetPredicate = SI
1878
1879let Predicates = [isSI] in {
1880
Christian Konig2aca0432013-02-21 15:17:32 +00001881def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001882 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001883 (V_CNDMASK_B32_e64 $src2, $src1,
1884 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1885 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001886>;
1887
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001888def : Pat <
1889 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001890 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001891>;
1892
Tom Stellard75aadc22012-12-11 21:25:42 +00001893/* int_SI_vs_load_input */
1894def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001895 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001896 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001897>;
1898
1899/* int_SI_export */
1900def : Pat <
1901 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001902 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001903 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001904 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001905>;
1906
Tom Stellard8d6d4492014-04-22 16:33:57 +00001907//===----------------------------------------------------------------------===//
1908// SMRD Patterns
1909//===----------------------------------------------------------------------===//
1910
1911multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1912
1913 // 1. Offset as 8bit DWORD immediate
1914 def : Pat <
1915 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1916 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1917 >;
1918
1919 // 2. Offset loaded in an 32bit SGPR
1920 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001921 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1922 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001923 >;
1924
1925 // 3. No offset at all
1926 def : Pat <
1927 (constant_load i64:$sbase),
1928 (vt (Instr_IMM $sbase, 0))
1929 >;
1930}
1931
1932defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1933defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001934defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1935defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1936defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1937defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1938defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1939
1940// 1. Offset as 8bit DWORD immediate
1941def : Pat <
1942 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1943 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1944>;
1945
1946// 2. Offset loaded in an 32bit SGPR
1947def : Pat <
1948 (SIload_constant v4i32:$sbase, imm:$offset),
1949 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1950>;
1951
Tom Stellardae4c9e72014-06-20 17:06:11 +00001952} // Predicates = [isSI] in {
1953
1954//===----------------------------------------------------------------------===//
1955// SOP1 Patterns
1956//===----------------------------------------------------------------------===//
1957
Tom Stellardae4c9e72014-06-20 17:06:11 +00001958def : Pat <
1959 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00001960 (i64 (REG_SEQUENCE SReg_64,
1961 (S_BCNT1_I32_B64 $src), sub0,
1962 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00001963>;
1964
Tom Stellard58ac7442014-04-29 23:12:48 +00001965//===----------------------------------------------------------------------===//
1966// SOP2 Patterns
1967//===----------------------------------------------------------------------===//
1968
Tom Stellard80942a12014-09-05 14:07:59 +00001969// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001970// case, the sgpr-copies pass will fix this to use the vector version.
1971def : Pat <
1972 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001973 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001974>;
1975
Tom Stellardb2114ca2014-07-21 14:01:12 +00001976let Predicates = [isSI] in {
1977
Tom Stellard58ac7442014-04-29 23:12:48 +00001978//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001979// SOPP Patterns
1980//===----------------------------------------------------------------------===//
1981
1982def : Pat <
1983 (int_AMDGPU_barrier_global),
1984 (S_BARRIER)
1985>;
1986
1987//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001988// VOP1 Patterns
1989//===----------------------------------------------------------------------===//
1990
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001991let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001992def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001993defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001994defm : RsqPat<V_RSQ_F32_e32, f32>;
1995}
1996
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001997//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001998// VOP2 Patterns
1999//===----------------------------------------------------------------------===//
2000
Tom Stellardae4c9e72014-06-20 17:06:11 +00002001def : Pat <
2002 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002003 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002004>;
2005
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002006/********** ======================= **********/
2007/********** Image sampling patterns **********/
2008/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002009
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002010// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002011class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002012 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002013 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2014 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2015 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2016 $addr, $rsrc, $sampler)
2017>;
2018
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002019multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2020 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2021 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2022 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2023 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2024 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2025}
2026
2027// Image only
2028class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002029 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002030 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2031 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2032 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2033 $addr, $rsrc)
2034>;
2035
2036multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2037 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2038 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2039 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2040}
2041
2042// Basic sample
2043defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2044defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2045defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2046defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2047defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2048defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2049defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2050defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2051defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2052defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2053
2054// Sample with comparison
2055defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2056defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2057defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2058defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2059defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2060defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2061defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2062defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2063defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2064defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2065
2066// Sample with offsets
2067defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2068defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2069defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2070defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2071defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2072defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2073defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2074defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2075defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2076defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2077
2078// Sample with comparison and offsets
2079defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2080defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2081defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2082defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2083defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2084defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2085defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2086defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2087defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2088defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2089
2090// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002091// Only the variants which make sense are defined.
2092def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2093def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2094def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2095def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2096def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2097def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2098def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2099def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2100def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2101
2102def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2103def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2104def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2105def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2106def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2107def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2108def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2109def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2110def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2111
2112def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2113def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2114def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2115def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2116def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2117def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2118def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2119def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2120def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2121
2122def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2123def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2124def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2125def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2126def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2127def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2128def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2129def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2130
2131def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2132def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2133def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2134
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002135def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2136defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2137defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2138
Tom Stellard9fa17912013-08-14 23:24:45 +00002139/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002140def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002141 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002142 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002143>;
2144
Tom Stellard9fa17912013-08-14 23:24:45 +00002145class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002146 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002147 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002148>;
2149
Tom Stellard9fa17912013-08-14 23:24:45 +00002150class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002151 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002152 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002153>;
2154
Tom Stellard9fa17912013-08-14 23:24:45 +00002155class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002156 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002157 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002158>;
2159
Tom Stellard9fa17912013-08-14 23:24:45 +00002160class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002161 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002162 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002163 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002164>;
2165
Tom Stellard9fa17912013-08-14 23:24:45 +00002166class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002167 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002168 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002169 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002170>;
2171
Tom Stellard9fa17912013-08-14 23:24:45 +00002172/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002173multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2174 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2175MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002176 def : SamplePattern <SIsample, sample, addr_type>;
2177 def : SampleRectPattern <SIsample, sample, addr_type>;
2178 def : SampleArrayPattern <SIsample, sample, addr_type>;
2179 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2180 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002181
Tom Stellard9fa17912013-08-14 23:24:45 +00002182 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2183 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2184 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2185 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002186
Tom Stellard9fa17912013-08-14 23:24:45 +00002187 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2188 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2189 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2190 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002191
Tom Stellard9fa17912013-08-14 23:24:45 +00002192 def : SamplePattern <SIsampled, sample_d, addr_type>;
2193 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2194 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2195 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002196}
2197
Tom Stellard682bfbc2013-10-10 17:11:24 +00002198defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2199 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2200 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2201 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002202 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002203defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2204 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2205 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2206 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002207 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002208defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2209 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2210 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2211 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002212 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002213defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2214 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2215 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2216 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002217 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002218
Tom Stellard353b3362013-05-06 23:02:12 +00002219/* int_SI_imageload for texture fetches consuming varying address parameters */
2220class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2221 (name addr_type:$addr, v32i8:$rsrc, imm),
2222 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2223>;
2224
2225class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2226 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2227 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2228>;
2229
Tom Stellard3494b7e2013-08-14 22:22:14 +00002230class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2231 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2232 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2233>;
2234
2235class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2236 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2237 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2238>;
2239
Tom Stellard16a9a202013-08-14 23:24:17 +00002240multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2241 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2242 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002243}
2244
Tom Stellard16a9a202013-08-14 23:24:17 +00002245multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2246 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2247 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2248}
2249
Tom Stellard682bfbc2013-10-10 17:11:24 +00002250defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2251defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002252
Tom Stellard682bfbc2013-10-10 17:11:24 +00002253defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2254defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002255
Tom Stellardf787ef12013-05-06 23:02:19 +00002256/* Image resource information */
2257def : Pat <
2258 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002259 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002260>;
2261
2262def : Pat <
2263 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002264 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002265>;
2266
Tom Stellard3494b7e2013-08-14 22:22:14 +00002267def : Pat <
2268 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002269 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002270>;
2271
Christian Konig4a1b9c32013-03-18 11:34:10 +00002272/********** ============================================ **********/
2273/********** Extraction, Insertion, Building and Casting **********/
2274/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002275
Christian Konig4a1b9c32013-03-18 11:34:10 +00002276foreach Index = 0-2 in {
2277 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002278 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002279 >;
2280 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002281 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002282 >;
2283
2284 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002285 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002286 >;
2287 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002288 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002289 >;
2290}
2291
2292foreach Index = 0-3 in {
2293 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002294 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002295 >;
2296 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002297 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002298 >;
2299
2300 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002301 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002302 >;
2303 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002304 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002305 >;
2306}
2307
2308foreach Index = 0-7 in {
2309 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002310 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002311 >;
2312 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002313 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002314 >;
2315
2316 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002317 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002318 >;
2319 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002320 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002321 >;
2322}
2323
2324foreach Index = 0-15 in {
2325 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002326 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002327 >;
2328 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002329 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002330 >;
2331
2332 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002333 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002334 >;
2335 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002336 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002337 >;
2338}
Tom Stellard75aadc22012-12-11 21:25:42 +00002339
Tom Stellard75aadc22012-12-11 21:25:42 +00002340def : BitConvert <i32, f32, SReg_32>;
2341def : BitConvert <i32, f32, VReg_32>;
2342
2343def : BitConvert <f32, i32, SReg_32>;
2344def : BitConvert <f32, i32, VReg_32>;
2345
Tom Stellard7512c082013-07-12 18:14:56 +00002346def : BitConvert <i64, f64, VReg_64>;
2347
2348def : BitConvert <f64, i64, VReg_64>;
2349
Tom Stellarded2f6142013-07-18 21:43:42 +00002350def : BitConvert <v2f32, v2i32, VReg_64>;
2351def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002352def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002353def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002354def : BitConvert <v2f32, i64, VReg_64>;
2355def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002356def : BitConvert <v2i32, f64, VReg_64>;
2357def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002358def : BitConvert <v4f32, v4i32, VReg_128>;
2359def : BitConvert <v4i32, v4f32, VReg_128>;
2360
Tom Stellard967bf582014-02-13 23:34:15 +00002361def : BitConvert <v8f32, v8i32, SReg_256>;
2362def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002363def : BitConvert <v8i32, v32i8, SReg_256>;
2364def : BitConvert <v32i8, v8i32, SReg_256>;
2365def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002366def : BitConvert <v8i32, v8f32, VReg_256>;
2367def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002368def : BitConvert <v32i8, v8i32, VReg_256>;
2369
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002370def : BitConvert <v16i32, v16f32, VReg_512>;
2371def : BitConvert <v16f32, v16i32, VReg_512>;
2372
Christian Konig8dbe6f62013-02-21 15:17:27 +00002373/********** =================== **********/
2374/********** Src & Dst modifiers **********/
2375/********** =================== **********/
2376
Vincent Lejeune79a58342014-05-10 19:18:25 +00002377def FCLAMP_SI : AMDGPUShaderInst <
2378 (outs VReg_32:$dst),
2379 (ins VSrc_32:$src0),
2380 "FCLAMP_SI $dst, $src0",
2381 []
2382> {
2383 let usesCustomInserter = 1;
2384}
2385
Christian Konig8dbe6f62013-02-21 15:17:27 +00002386def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002387 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002388 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002389>;
2390
Michel Danzer624b02a2014-02-04 07:12:38 +00002391/********** ================================ **********/
2392/********** Floating point absolute/negative **********/
2393/********** ================================ **********/
2394
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002395// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002396
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002397// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002398def : Pat <
2399 (fneg (fabs f32:$src)),
2400 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2401>;
2402
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002403// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002404def : Pat <
2405 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002406 (REG_SEQUENCE VReg_64,
2407 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2408 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002409 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002410 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2411 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002412>;
2413
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002414def : Pat <
2415 (fabs f32:$src),
2416 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2417>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002418
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002419def : Pat <
2420 (fneg f32:$src),
2421 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2422>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002423
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002424def : Pat <
2425 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002426 (REG_SEQUENCE VReg_64,
2427 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2428 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002429 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002430 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2431 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002432>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002433
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002434def : Pat <
2435 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002436 (REG_SEQUENCE VReg_64,
2437 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2438 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002439 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002440 (V_MOV_B32_e32 0x80000000)),
2441 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002442>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002443
Christian Konigc756cb992013-02-16 11:28:22 +00002444/********** ================== **********/
2445/********** Immediate Patterns **********/
2446/********** ================== **********/
2447
2448def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002449 (SGPRImm<(i32 imm)>:$imm),
2450 (S_MOV_B32 imm:$imm)
2451>;
2452
2453def : Pat <
2454 (SGPRImm<(f32 fpimm)>:$imm),
2455 (S_MOV_B32 fpimm:$imm)
2456>;
2457
2458def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002459 (i32 imm:$imm),
2460 (V_MOV_B32_e32 imm:$imm)
2461>;
2462
2463def : Pat <
2464 (f32 fpimm:$imm),
2465 (V_MOV_B32_e32 fpimm:$imm)
2466>;
2467
2468def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002469 (i64 InlineImm<i64>:$imm),
2470 (S_MOV_B64 InlineImm<i64>:$imm)
2471>;
2472
Tom Stellard75aadc22012-12-11 21:25:42 +00002473/********** ===================== **********/
2474/********** Interpolation Paterns **********/
2475/********** ===================== **********/
2476
2477def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002478 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2479 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002480>;
2481
2482def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002483 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2484 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2485 imm:$attr_chan, imm:$attr, i32:$params),
2486 (EXTRACT_SUBREG $ij, sub1),
2487 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002488>;
2489
2490/********** ================== **********/
2491/********** Intrinsic Patterns **********/
2492/********** ================== **********/
2493
2494/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002495def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002496
2497def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002498 (int_AMDGPU_div f32:$src0, f32:$src1),
2499 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002500>;
2501
2502def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002503 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002504 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2505 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2506 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002507>;
2508
Tom Stellard75aadc22012-12-11 21:25:42 +00002509def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002510 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002511 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002512 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2513 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2514 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002515 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002516 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2517 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2518 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002519 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002520 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2521 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2522 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002523 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002524 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2525 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2526 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002527 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002528>;
2529
Michel Danzer0cc991e2013-02-22 11:22:58 +00002530def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002531 (i32 (sext i1:$src0)),
2532 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002533>;
2534
Tom Stellardf16d38c2014-02-13 23:34:13 +00002535class Ext32Pat <SDNode ext> : Pat <
2536 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002537 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2538>;
2539
Tom Stellardf16d38c2014-02-13 23:34:13 +00002540def : Ext32Pat <zext>;
2541def : Ext32Pat <anyext>;
2542
Tom Stellard8d6d4492014-04-22 16:33:57 +00002543// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002544def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002545 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002546 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002547>;
2548
Michel Danzer8caa9042013-04-10 17:17:56 +00002549// The multiplication scales from [0,1] to the unsigned integer range
2550def : Pat <
2551 (AMDGPUurecip i32:$src0),
2552 (V_CVT_U32_F32_e32
2553 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2554 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2555>;
2556
Michel Danzer8d696172013-07-10 16:36:52 +00002557def : Pat <
2558 (int_SI_tid),
2559 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002560 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002561>;
2562
Tom Stellard0289ff42014-05-16 20:56:44 +00002563//===----------------------------------------------------------------------===//
2564// VOP3 Patterns
2565//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002566
Matt Arsenaulteb260202014-05-22 18:00:15 +00002567def : IMad24Pat<V_MAD_I32_I24>;
2568def : UMad24Pat<V_MAD_U32_U24>;
2569
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002570def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002571 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002572 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002573>;
2574
2575def : Pat <
2576 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002577 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002578>;
2579
Matt Arsenault8675db12014-08-29 16:01:14 +00002580def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2581
2582
Matt Arsenault7d858d82014-11-02 23:46:54 +00002583defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002584def : ROTRPattern <V_ALIGNBIT_B32>;
2585
Michel Danzer49812b52013-07-10 16:37:07 +00002586/********** ======================= **********/
2587/********** Load/Store Patterns **********/
2588/********** ======================= **********/
2589
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002590class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2591 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2592 (inst (i1 0), $ptr, (as_i16imm $offset))
2593>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002594
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002595def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2596def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2597def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2598def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2599def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002600
2601let AddedComplexity = 100 in {
2602
2603def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2604
2605} // End AddedComplexity = 100
2606
2607def : Pat <
2608 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2609 i8:$offset1))),
2610 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2611>;
Michel Danzer49812b52013-07-10 16:37:07 +00002612
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002613class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2614 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2615 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2616>;
Michel Danzer49812b52013-07-10 16:37:07 +00002617
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002618def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2619def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2620def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002621
2622let AddedComplexity = 100 in {
2623
2624def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2625} // End AddedComplexity = 100
2626
2627def : Pat <
2628 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2629 i8:$offset1)),
2630 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2631 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2632>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002633
Matt Arsenault8ae59612014-09-05 16:24:58 +00002634class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2635 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2636 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2637>;
Matt Arsenault72574102014-06-11 18:08:34 +00002638
Matt Arsenault9e874542014-06-11 18:08:45 +00002639// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002640//
2641// We need to use something for the data0, so we set a register to
2642// -1. For the non-rtn variants, the manual says it does
2643// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2644// will always do the increment so I'm assuming it's the same.
2645//
2646// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2647// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2648// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002649class DSAtomicIncRetPat<DS inst, ValueType vt,
2650 Instruction LoadImm, PatFrag frag> : Pat <
2651 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2652 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2653>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002654
Matt Arsenault9e874542014-06-11 18:08:45 +00002655
Matt Arsenault8ae59612014-09-05 16:24:58 +00002656class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2657 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2658 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2659>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002660
2661
2662// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002663def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2664 S_MOV_B32, atomic_load_add_local>;
2665def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2666 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002667
Matt Arsenault8ae59612014-09-05 16:24:58 +00002668def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2669def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2670def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2671def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2672def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2673def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2674def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2675def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2676def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2677def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002678
Matt Arsenault8ae59612014-09-05 16:24:58 +00002679def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002680
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002681// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002682def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2683 S_MOV_B64, atomic_load_add_local>;
2684def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2685 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002686
Matt Arsenault8ae59612014-09-05 16:24:58 +00002687def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2688def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2689def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2690def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2691def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2692def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2693def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2694def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2695def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2696def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002697
Matt Arsenault8ae59612014-09-05 16:24:58 +00002698def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002699
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002700
Tom Stellard556d9aa2013-06-03 17:39:37 +00002701//===----------------------------------------------------------------------===//
2702// MUBUF Patterns
2703//===----------------------------------------------------------------------===//
2704
Tom Stellard07a10a32013-06-03 17:39:43 +00002705multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002706 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002707 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002708 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2709 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002710 >;
2711}
2712
Tom Stellardb02094e2014-07-21 15:45:01 +00002713defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2714defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2715defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2716defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2717defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2718defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2719defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2720
2721class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2722 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2723 i32:$soffset, u16imm:$offset))),
2724 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2725>;
2726
2727def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2728def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2729def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2730def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2731def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2732def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2733def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002734
Michel Danzer13736222014-01-27 07:20:51 +00002735// BUFFER_LOAD_DWORD*, addr64=0
2736multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2737 MUBUF bothen> {
2738
2739 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002740 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002741 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2742 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002743 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002744 (as_i1imm $slc), (as_i1imm $tfe))
2745 >;
2746
2747 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002748 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002749 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002750 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002751 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002752 (as_i1imm $tfe))
2753 >;
2754
2755 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002756 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002757 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2758 imm:$tfe)),
2759 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2760 (as_i1imm $slc), (as_i1imm $tfe))
2761 >;
2762
2763 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002764 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002765 imm, 1, 1, imm:$glc, imm:$slc,
2766 imm:$tfe)),
2767 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2768 (as_i1imm $tfe))
2769 >;
2770}
2771
2772defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2773 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2774defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2775 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2776defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2777 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2778
Tom Stellardb02094e2014-07-21 15:45:01 +00002779class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002780 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2781 u16imm:$offset)),
2782 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002783>;
2784
Tom Stellardddea4862014-08-11 22:18:14 +00002785def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2786def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2787def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2788def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2789def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002790
2791/*
2792class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2793 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2794 (Instr $value, $srsrc, $vaddr, $offset)
2795>;
2796
2797def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2798def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2799def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2800def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2801def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2802
2803*/
2804
Tom Stellardafcf12f2013-09-12 02:55:14 +00002805//===----------------------------------------------------------------------===//
2806// MTBUF Patterns
2807//===----------------------------------------------------------------------===//
2808
2809// TBUFFER_STORE_FORMAT_*, addr64=0
2810class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002811 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002812 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2813 imm:$nfmt, imm:$offen, imm:$idxen,
2814 imm:$glc, imm:$slc, imm:$tfe),
2815 (opcode
2816 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2817 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2818 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2819>;
2820
2821def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2822def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2823def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2824def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2825
Matt Arsenault84543822014-06-11 18:11:34 +00002826let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002827
2828// Sea island new arithmetic instructinos
Tom Stellard94d2e992014-10-07 23:51:34 +00002829defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "V_TRUNC_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002830 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002831>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002832defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "V_CEIL_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002833 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002834>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002835defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "V_FLOOR_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002836 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002837>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002838defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "V_RNDNE_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002839 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002840>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002841
Tom Stellard845bb3c2014-10-07 23:51:41 +00002842defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "V_QSAD_PK_U16_U8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002843 VOP_I32_I32_I32
2844>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00002845defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "V_MQSAD_U16_U8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002846 VOP_I32_I32_I32
2847>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00002848defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "V_MQSAD_U32_U8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002849 VOP_I32_I32_I32
2850>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00002851defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "V_MAD_U64_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002852 VOP_I64_I32_I32_I64
2853>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002854
2855// XXX - Does this set VCC?
Tom Stellard845bb3c2014-10-07 23:51:41 +00002856defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "V_MAD_I64_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002857 VOP_I64_I32_I32_I64
2858>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002859
2860// Remaining instructions:
2861// FLAT_*
2862// S_CBRANCH_CDBGUSER
2863// S_CBRANCH_CDBGSYS
2864// S_CBRANCH_CDBGSYS_OR_USER
2865// S_CBRANCH_CDBGSYS_AND_USER
2866// S_DCACHE_INV_VOL
2867// V_EXP_LEGACY_F32
2868// V_LOG_LEGACY_F32
2869// DS_NOP
2870// DS_GWS_SEMA_RELEASE_ALL
2871// DS_WRAP_RTN_B32
2872// DS_CNDXCHG32_RTN_B64
2873// DS_WRITE_B96
2874// DS_WRITE_B128
2875// DS_CONDXCHG32_RTN_B128
2876// DS_READ_B96
2877// DS_READ_B128
2878// BUFFER_LOAD_DWORDX3
2879// BUFFER_STORE_DWORDX3
2880
Matt Arsenault84543822014-06-11 18:11:34 +00002881} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002882
Matt Arsenault3f981402014-09-15 15:41:53 +00002883//===----------------------------------------------------------------------===//
2884// Flat Patterns
2885//===----------------------------------------------------------------------===//
2886
2887class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2888 PatFrag flat_ld> :
2889 Pat <(vt (flat_ld i64:$ptr)),
2890 (Instr_ADDR64 $ptr)
2891>;
2892
2893def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2894def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2895def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2896def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2897def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2898def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2899def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2900def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2901def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2902
2903class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2904 Pat <(st vt:$value, i64:$ptr),
2905 (Instr $value, $ptr)
2906 >;
2907
2908def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2909def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2910def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2911def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2912def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2913def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002914
Christian Konig2989ffc2013-03-18 11:34:16 +00002915/********** ====================== **********/
2916/********** Indirect adressing **********/
2917/********** ====================== **********/
2918
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002919multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002920
Christian Konig2989ffc2013-03-18 11:34:16 +00002921 // 1. Extract with offset
2922 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002923 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002924 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002925 >;
2926
2927 // 2. Extract without offset
2928 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002929 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002930 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002931 >;
2932
2933 // 3. Insert with offset
2934 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002935 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002936 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002937 >;
2938
2939 // 4. Insert without offset
2940 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002941 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002942 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002943 >;
2944}
2945
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002946defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2947defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2948defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2949defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2950
2951defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2952defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2953defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2954defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002955
Tom Stellard81d871d2013-11-13 23:36:50 +00002956//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002957// Conversion Patterns
2958//===----------------------------------------------------------------------===//
2959
2960def : Pat<(i32 (sext_inreg i32:$src, i1)),
2961 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2962
2963// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2964// might not be worth the effort, and will need to expand to shifts when
2965// fixing SGPR copies.
2966
2967// Handle sext_inreg in i64
2968def : Pat <
2969 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002970 (REG_SEQUENCE SReg_64,
2971 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0, // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002972 (S_MOV_B32 -1), sub1)
2973>;
2974
2975def : Pat <
2976 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002977 (REG_SEQUENCE SReg_64,
2978 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0,
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002979 (S_MOV_B32 -1), sub1)
2980>;
2981
2982def : Pat <
2983 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002984 (REG_SEQUENCE SReg_64,
2985 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0,
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002986 (S_MOV_B32 -1), sub1)
2987>;
2988
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002989class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2990 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002991 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002992>;
2993
2994class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2995 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002996 (REG_SEQUENCE VReg_64,
2997 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
2998 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002999>;
3000
3001
3002def : ZExt_i64_i32_Pat<zext>;
3003def : ZExt_i64_i32_Pat<anyext>;
3004def : ZExt_i64_i1_Pat<zext>;
3005def : ZExt_i64_i1_Pat<anyext>;
3006
3007def : Pat <
3008 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003009 (REG_SEQUENCE SReg_64, $src, sub0,
3010 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003011>;
3012
3013def : Pat <
3014 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003015 (REG_SEQUENCE VReg_64,
3016 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003017 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3018>;
3019
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003020def : Pat <
3021 (f32 (sint_to_fp i1:$src)),
3022 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3023>;
3024
3025def : Pat <
3026 (f32 (uint_to_fp i1:$src)),
3027 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3028>;
3029
3030def : Pat <
3031 (f64 (sint_to_fp i1:$src)),
3032 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3033>;
3034
3035def : Pat <
3036 (f64 (uint_to_fp i1:$src)),
3037 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3038>;
3039
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003040//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003041// Miscellaneous Patterns
3042//===----------------------------------------------------------------------===//
3043
3044def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003045 (i32 (trunc i64:$a)),
3046 (EXTRACT_SUBREG $a, sub0)
3047>;
3048
Michel Danzerbf1a6412014-01-28 03:01:16 +00003049def : Pat <
3050 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003051 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003052>;
3053
Matt Arsenaulte306a322014-10-21 16:25:08 +00003054def : Pat <
3055 (i32 (bswap i32:$a)),
3056 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3057 (V_ALIGNBIT_B32 $a, $a, 24),
3058 (V_ALIGNBIT_B32 $a, $a, 8))
3059>;
3060
Tom Stellardfb961692013-10-23 00:44:19 +00003061//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003062// Miscellaneous Optimization Patterns
3063//============================================================================//
3064
Matt Arsenault49dd4282014-09-15 17:15:02 +00003065def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003066
Tom Stellard75aadc22012-12-11 21:25:42 +00003067} // End isSI predicate