blob: 0e0e362685747b9ec594e8b799857265fd1e2414 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Marek Olsak5df00d62014-12-07 12:18:57 +000029def isGCN : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000031def isSICI : Predicate<
32 "Subtarget.getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
33 "Subtarget.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
34>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035def isCI : Predicate<"Subtarget.getGeneration() "
36 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000037
Matt Arsenault3f981402014-09-15 15:41:53 +000038def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000039
Tom Stellard9d7ddd52014-11-14 14:08:00 +000040def SWaitMatchClass : AsmOperandClass {
41 let Name = "SWaitCnt";
42 let RenderMethod = "addImmOperands";
43 let ParserMethod = "parseSWaitCntOps";
44}
45
46def WAIT_FLAG : InstFlag<"printWaitFlag"> {
47 let ParserMatchClass = SWaitMatchClass;
48}
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Marek Olsak5df00d62014-12-07 12:18:57 +000050let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000051
Tom Stellard8d6d4492014-04-22 16:33:57 +000052//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000053// EXP Instructions
54//===----------------------------------------------------------------------===//
55
56defm EXP : EXP_m;
57
58//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000059// SMRD Instructions
60//===----------------------------------------------------------------------===//
61
62let mayLoad = 1 in {
63
64// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
65// SMRD instructions, because the SGPR_32 register class does not include M0
66// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000067defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
68defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
69defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
70defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
71defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000072
73defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000082 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000083>;
84
85defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000086 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000087>;
88
89defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000090 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000091>;
92
93} // mayLoad = 1
94
Tom Stellard326d6ec2014-11-05 14:50:53 +000095//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
96//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000097
98//===----------------------------------------------------------------------===//
99// SOP1 Instructions
100//===----------------------------------------------------------------------===//
101
Christian Konig76edd4f2013-02-26 17:52:29 +0000102let isMoveImm = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000103 let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000104 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
105 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000106 } // let isRematerializeable = 1
107
108 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000109 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
110 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000111 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000112} // End isMoveImm = 1
113
Marek Olsakb08604c2014-12-07 12:18:45 +0000114let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000115 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000116 [(set i32:$dst, (not i32:$src0))]
117 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000118
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000120 [(set i64:$dst, (not i64:$src0))]
121 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
123 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000124} // End Defs = [SCC]
125
126
Marek Olsak5df00d62014-12-07 12:18:57 +0000127defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000128 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
129>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000130defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000131
Marek Olsakb08604c2014-12-07 12:18:45 +0000132let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 //defm S_BCNT0_I32_B32 : SOP1_BCNT0 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
134 //defm S_BCNT0_I32_B64 : SOP1_BCNT0 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
135 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000136 [(set i32:$dst, (ctpop i32:$src0))]
137 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000139} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000140
Marek Olsak5df00d62014-12-07 12:18:57 +0000141//defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
142//defm S_FF0_I32_B64 : SOP1_FF0 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
143defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000144 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
145>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000146////defm S_FF1_I32_B64 : SOP1_FF1 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147
Marek Olsak5df00d62014-12-07 12:18:57 +0000148defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000149 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
150>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000151
Marek Olsak5df00d62014-12-07 12:18:57 +0000152//defm S_FLBIT_I32_B64 : SOP1_32 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
153defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32", []>;
154//defm S_FLBIT_I32_I64 : SOP1_32 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
155defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000156 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
157>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
160>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000161
Marek Olsak5df00d62014-12-07 12:18:57 +0000162////defm S_BITSET0_B32 : SOP1_BITSET0 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
163////defm S_BITSET0_B64 : SOP1_BITSET0 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
164////defm S_BITSET1_B32 : SOP1_BITSET1 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
165////defm S_BITSET1_B64 : SOP1_BITSET1 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
166defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
167defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
168defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
169defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsakb08604c2014-12-07 12:18:45 +0000171let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Marek Olsak5df00d62014-12-07 12:18:57 +0000173defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
174defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
175defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
176defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
177defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
178defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
179defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
180defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
Marek Olsakb08604c2014-12-07 12:18:45 +0000182} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Marek Olsak5df00d62014-12-07 12:18:57 +0000184defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
185defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
186defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
187defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
188defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
189defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
190//defm S_CBRANCH_JOIN : SOP1_ <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
191defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000192let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000193 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000194} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000195defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196
197//===----------------------------------------------------------------------===//
198// SOP2 Instructions
199//===----------------------------------------------------------------------===//
200
201let Defs = [SCC] in { // Carry out goes to SCC
202let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000203defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
204defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000205 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
206>;
207} // End isCommutable = 1
208
Marek Olsak5df00d62014-12-07 12:18:57 +0000209defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
210defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000211 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
212>;
213
214let Uses = [SCC] in { // Carry in comes from SCC
215let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000216defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
218} // End isCommutable = 1
219
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
222} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
226>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
229>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000230defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
232>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000233defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
235>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000236} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237
Marek Olsak5df00d62014-12-07 12:18:57 +0000238defm S_CSELECT_B32 : SOP2_SELECT_32 <sop2<0x0a>, "s_cselect_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000239
Marek Olsakb08604c2014-12-07 12:18:45 +0000240let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000241 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000242} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243
Marek Olsakb08604c2014-12-07 12:18:45 +0000244let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000245defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246 [(set i32:$dst, (and i32:$src0, i32:$src1))]
247>;
248
Marek Olsak5df00d62014-12-07 12:18:57 +0000249defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250 [(set i64:$dst, (and i64:$src0, i64:$src1))]
251>;
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254 [(set i32:$dst, (or i32:$src0, i32:$src1))]
255>;
256
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258 [(set i64:$dst, (or i64:$src0, i64:$src1))]
259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000266 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000267>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000268defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
269defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
270defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
271defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
272defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
273defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
274defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
275defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
276defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
277defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000278} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279
280// Use added complexity so these patterns are preferred to the VALU patterns.
281let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000282let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283
Marek Olsak5df00d62014-12-07 12:18:57 +0000284defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
286>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
295>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
301>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000302} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303
Marek Olsak5df00d62014-12-07 12:18:57 +0000304defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", []>;
305defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
306defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000307 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
308>;
309
310} // End AddedComplexity = 1
311
Marek Olsakb08604c2014-12-07 12:18:45 +0000312let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000313defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
314defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
315defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
316defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000317} // End Defs = [SCC]
318
Marek Olsak5df00d62014-12-07 12:18:57 +0000319//defm S_CBRANCH_G_FORK : SOP2_ <sop2<0x2b, 0x29>, "s_cbranch_g_fork", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000321defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000322} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000323
324//===----------------------------------------------------------------------===//
325// SOPC Instructions
326//===----------------------------------------------------------------------===//
327
Tom Stellard326d6ec2014-11-05 14:50:53 +0000328def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
329def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
330def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
331def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
332def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
333def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
334def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
335def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
336def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
337def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
338def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
339def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
340////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
341////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
342////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
343////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
344//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000345
346//===----------------------------------------------------------------------===//
347// SOPK Instructions
348//===----------------------------------------------------------------------===//
349
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000350let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000351defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000352} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000353let Uses = [SCC] in {
354 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
355}
356
357let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000358
359/*
360This instruction is disabled for now until we can figure out how to teach
361the instruction selector to correctly use the S_CMP* vs V_CMP*
362instructions.
363
364When this instruction is enabled the code generator sometimes produces this
365invalid sequence:
366
367SCC = S_CMPK_EQ_I32 SGPR0, imm
368VCC = COPY SCC
369VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
370
Marek Olsak5df00d62014-12-07 12:18:57 +0000371defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000372 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000373>;
374*/
375
Marek Olsak5df00d62014-12-07 12:18:57 +0000376defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
377defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
378defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
379defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
380defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
381defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
382defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
383defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
384defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
385defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
386defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
387} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000388
Marek Olsak5df00d62014-12-07 12:18:57 +0000389let isCommutable = 1 in {
390 let Defs = [SCC], isCommutable = 1 in {
391 defm S_ADDK_I32 : SOPK_32 <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
392 }
393 defm S_MULK_I32 : SOPK_32 <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000394}
395
Marek Olsak5df00d62014-12-07 12:18:57 +0000396//defm S_CBRANCH_I_FORK : SOPK_ <sopk<0x11, 0x10>, "s_cbranch_i_fork", []>;
397defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
398defm S_SETREG_B32 : SOPK_32 <sopk<0x13, 0x12>, "s_setreg_b32", []>;
399defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
400//defm S_SETREG_IMM32_B32 : SOPK_32 <sopk<0x15, 0x14>, "s_setreg_imm32_b32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000401
Tom Stellard8d6d4492014-04-22 16:33:57 +0000402//===----------------------------------------------------------------------===//
403// SOPP Instructions
404//===----------------------------------------------------------------------===//
405
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000406def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407
408let isTerminator = 1 in {
409
Tom Stellard326d6ec2014-11-05 14:50:53 +0000410def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000411 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000412 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000413 let isBarrier = 1;
414 let hasCtrlDep = 1;
415}
416
417let isBranch = 1 in {
418def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000419 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000420 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000421 let isBarrier = 1;
422}
423
424let DisableEncoding = "$scc" in {
425def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000426 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000427 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428>;
429def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000430 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000431 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432>;
433} // End DisableEncoding = "$scc"
434
435def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000436 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000437 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438>;
439def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000440 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000441 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000442>;
443
444let DisableEncoding = "$exec" in {
445def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000446 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000447 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000448>;
449def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000450 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000451 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000452>;
453} // End DisableEncoding = "$exec"
454
455
456} // End isBranch = 1
457} // End isTerminator = 1
458
459let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000460def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461 [(int_AMDGPU_barrier_local)]
462> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000463 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464 let isBarrier = 1;
465 let hasCtrlDep = 1;
466 let mayLoad = 1;
467 let mayStore = 1;
468}
469
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000470def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
471def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
472def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
473def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000474
475let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000476 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000477 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
478 > {
479 let DisableEncoding = "$m0";
480 }
481} // End Uses = [EXEC]
482
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000483def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
484def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
485def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
486 let simm16 = 0;
487}
488def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
489def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
490def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
491 let simm16 = 0;
492}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000493} // End hasSideEffects
494
495//===----------------------------------------------------------------------===//
496// VOPC Instructions
497//===----------------------------------------------------------------------===//
498
Christian Konig76edd4f2013-02-26 17:52:29 +0000499let isCompare = 1 in {
500
Marek Olsak5df00d62014-12-07 12:18:57 +0000501defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
502defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT>;
503defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
504defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE>;
505defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
506defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32">;
507defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
508defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
509defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
510defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32">;
511defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32">;
512defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32">;
513defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32">;
514defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
515defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32">;
516defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000517
Matt Arsenault520e7c42014-06-18 16:53:48 +0000518let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000519
Marek Olsak5df00d62014-12-07 12:18:57 +0000520defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
521defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32">;
522defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
523defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32">;
524defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
525defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
526defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
527defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
528defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
529defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
530defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
531defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
532defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
533defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
534defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
535defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000536
Matt Arsenault520e7c42014-06-18 16:53:48 +0000537} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000538
Marek Olsak5df00d62014-12-07 12:18:57 +0000539defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
540defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT>;
541defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
542defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE>;
543defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
544defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64">;
545defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
546defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
547defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
548defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64">;
549defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64">;
550defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64">;
551defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64">;
552defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
553defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64">;
554defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000555
Matt Arsenault520e7c42014-06-18 16:53:48 +0000556let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000557
Marek Olsak5df00d62014-12-07 12:18:57 +0000558defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
559defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64">;
560defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
561defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64">;
562defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
563defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
564defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
565defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
566defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
567defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64">;
568defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
569defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64">;
570defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
571defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
572defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
573defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000574
Matt Arsenault520e7c42014-06-18 16:53:48 +0000575} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000576
Marek Olsak5df00d62014-12-07 12:18:57 +0000577let SubtargetPredicate = isSICI in {
578
Tom Stellard326d6ec2014-11-05 14:50:53 +0000579defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
580defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
581defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
582defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
583defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
584defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
585defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
586defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
587defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
588defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
589defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
590defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
591defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
592defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
593defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
594defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000595
Matt Arsenault520e7c42014-06-18 16:53:48 +0000596let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000597
Tom Stellard326d6ec2014-11-05 14:50:53 +0000598defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
599defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
600defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
601defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
602defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
603defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
604defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
605defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
606defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
607defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
608defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
609defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
610defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
611defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
612defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
613defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000614
Matt Arsenault520e7c42014-06-18 16:53:48 +0000615} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000616
Tom Stellard326d6ec2014-11-05 14:50:53 +0000617defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
618defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
619defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
620defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
621defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
622defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
623defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
624defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
625defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
626defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
627defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
628defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
629defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
630defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
631defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
632defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000633
634let hasSideEffects = 1, Defs = [EXEC] in {
635
Tom Stellard326d6ec2014-11-05 14:50:53 +0000636defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
637defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
638defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
639defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
640defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
641defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
642defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
643defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
644defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
645defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
646defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
647defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
648defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
649defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
650defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
651defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000652
653} // End hasSideEffects = 1, Defs = [EXEC]
654
Marek Olsak5df00d62014-12-07 12:18:57 +0000655} // End SubtargetPredicate = isSICI
656
657defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
658defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT>;
659defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
660defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE>;
661defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
662defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
663defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
664defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Matt Arsenault520e7c42014-06-18 16:53:48 +0000666let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000667
Marek Olsak5df00d62014-12-07 12:18:57 +0000668defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
669defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32">;
670defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
671defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32">;
672defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
673defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
674defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
675defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Matt Arsenault520e7c42014-06-18 16:53:48 +0000677} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
680defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT>;
681defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
682defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE>;
683defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
684defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
685defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
686defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Matt Arsenault520e7c42014-06-18 16:53:48 +0000688let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Marek Olsak5df00d62014-12-07 12:18:57 +0000690defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
691defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64">;
692defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
693defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64">;
694defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
695defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
696defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
697defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Matt Arsenault520e7c42014-06-18 16:53:48 +0000699} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000700
Marek Olsak5df00d62014-12-07 12:18:57 +0000701defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
702defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT>;
703defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
704defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE>;
705defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
706defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
707defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
708defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000709
Matt Arsenault520e7c42014-06-18 16:53:48 +0000710let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000711
Marek Olsak5df00d62014-12-07 12:18:57 +0000712defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
713defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32">;
714defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
715defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32">;
716defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
717defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
718defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
719defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000720
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000722
Marek Olsak5df00d62014-12-07 12:18:57 +0000723defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
724defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT>;
725defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
726defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE>;
727defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
728defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
729defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
730defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000731
Matt Arsenault520e7c42014-06-18 16:53:48 +0000732let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000733
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
735defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64">;
736defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
737defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64">;
738defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
739defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
740defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
741defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Matt Arsenault520e7c42014-06-18 16:53:48 +0000743} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000744
Marek Olsak5df00d62014-12-07 12:18:57 +0000745defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000746
Matt Arsenault520e7c42014-06-18 16:53:48 +0000747let hasSideEffects = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000748defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000749} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000750
Marek Olsak5df00d62014-12-07 12:18:57 +0000751defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000752
Matt Arsenault520e7c42014-06-18 16:53:48 +0000753let hasSideEffects = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000754defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000755} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000756
757} // End isCompare = 1
758
Tom Stellard8d6d4492014-04-22 16:33:57 +0000759//===----------------------------------------------------------------------===//
760// DS Instructions
761//===----------------------------------------------------------------------===//
762
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000763
Tom Stellard326d6ec2014-11-05 14:50:53 +0000764def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VReg_32>;
765def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VReg_32>;
766def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VReg_32>;
767def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VReg_32>;
768def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VReg_32>;
769def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VReg_32>;
770def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VReg_32>;
771def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VReg_32>;
772def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VReg_32>;
773def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VReg_32>;
774def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VReg_32>;
775def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VReg_32>;
776def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VReg_32>;
777def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VReg_32>;
778def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VReg_32>;
779def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VReg_32>;
780def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000781
Tom Stellard326d6ec2014-11-05 14:50:53 +0000782def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VReg_32, "ds_add_u32">;
783def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VReg_32, "ds_sub_u32">;
784def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VReg_32, "ds_rsub_u32">;
785def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VReg_32, "ds_inc_u32">;
786def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VReg_32, "ds_dec_u32">;
787def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VReg_32, "ds_min_i32">;
788def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VReg_32, "ds_max_i32">;
789def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VReg_32, "ds_min_u32">;
790def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VReg_32, "ds_max_u32">;
791def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VReg_32, "ds_and_b32">;
792def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VReg_32, "ds_or_b32">;
793def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VReg_32, "ds_xor_b32">;
794def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VReg_32, "ds_mskor_b32">;
795def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VReg_32>;
796//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2_b32">;
797//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2st64_b32">;
798def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VReg_32, "ds_cmpst_b32">;
799def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VReg_32, "ds_cmpst_f32">;
800def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VReg_32, "ds_min_f32">;
801def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VReg_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000802
803let SubtargetPredicate = isCI in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000804def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VReg_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000805} // End isCI
806
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000807
Tom Stellard326d6ec2014-11-05 14:50:53 +0000808def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
809def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
810def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
811def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
812def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
813def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
814def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
815def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
816def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
817def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
818def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
819def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
820def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
821def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
822def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
823def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
824def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000825
Tom Stellard326d6ec2014-11-05 14:50:53 +0000826def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
827def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
828def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
829def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
830def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
831def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
832def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
833def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
834def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
835def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
836def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
837def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
838def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
839def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
840//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
841//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
842def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
843def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
844def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
845def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000846
847//let SubtargetPredicate = isCI in {
848// DS_CONDXCHG32_RTN_B64
849// DS_CONDXCHG32_RTN_B128
850//} // End isCI
851
852// TODO: _SRC2_* forms
853
Marek Olsak5df00d62014-12-07 12:18:57 +0000854defm DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VReg_32>;
855defm DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VReg_32>;
856defm DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VReg_32>;
857defm DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000858
Marek Olsak5df00d62014-12-07 12:18:57 +0000859defm DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VReg_32>;
860defm DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VReg_32>;
861defm DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VReg_32>;
862defm DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VReg_32>;
863defm DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VReg_32>;
864defm DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000865
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000866// 2 forms.
Marek Olsak5df00d62014-12-07 12:18:57 +0000867defm DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VReg_32>;
868defm DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VReg_32>;
869defm DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
870defm DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000871
Marek Olsak5df00d62014-12-07 12:18:57 +0000872defm DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
873defm DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
874defm DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
875defm DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000876
Tom Stellard8d6d4492014-04-22 16:33:57 +0000877//===----------------------------------------------------------------------===//
878// MUBUF Instructions
879//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000880
Marek Olsak5df00d62014-12-07 12:18:57 +0000881let SubtargetPredicate = isSICI in {
882
Tom Stellard326d6ec2014-11-05 14:50:53 +0000883//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>;
884//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>;
885//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>;
886defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>;
887//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>;
888//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>;
889//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>;
890//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000891defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000892 0x00000008, "buffer_load_ubyte", VReg_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000893>;
894defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000895 0x00000009, "buffer_load_sbyte", VReg_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000896>;
897defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000898 0x0000000a, "buffer_load_ushort", VReg_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000899>;
900defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000901 0x0000000b, "buffer_load_sshort", VReg_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000902>;
903defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000904 0x0000000c, "buffer_load_dword", VReg_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000905>;
906defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000907 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000908>;
909defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000910 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000911>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000912
Tom Stellardb02094e2014-07-21 15:45:01 +0000913defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000914 0x00000018, "buffer_store_byte", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000915>;
916
Tom Stellardb02094e2014-07-21 15:45:01 +0000917defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000918 0x0000001a, "buffer_store_short", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000919>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000920
Tom Stellardb02094e2014-07-21 15:45:01 +0000921defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000922 0x0000001c, "buffer_store_dword", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000923>;
924
Tom Stellardb02094e2014-07-21 15:45:01 +0000925defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000926 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000927>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000928
Tom Stellardb02094e2014-07-21 15:45:01 +0000929defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000930 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000931>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000932//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000933defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000934 0x00000030, "buffer_atomic_swap", VReg_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000935>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000936//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000937defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000938 0x00000032, "buffer_atomic_add", VReg_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000939>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000940defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000941 0x00000033, "buffer_atomic_sub", VReg_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000942>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000943//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000944defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000945 0x00000035, "buffer_atomic_smin", VReg_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000946>;
947defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000948 0x00000036, "buffer_atomic_umin", VReg_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000949>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000950defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000951 0x00000037, "buffer_atomic_smax", VReg_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000952>;
953defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000954 0x00000038, "buffer_atomic_umax", VReg_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000955>;
Aaron Watry62127802014-10-17 23:32:54 +0000956defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000957 0x00000039, "buffer_atomic_and", VReg_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000958>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000959defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000960 0x0000003a, "buffer_atomic_or", VReg_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000961>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000962defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000963 0x0000003b, "buffer_atomic_xor", VReg_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000964>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000965//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
966//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
967//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
968//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
969//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
970//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
971//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
972//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
973//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
974//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
975//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
976//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
977//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
978//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
979//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
980//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
981//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
982//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
983//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
984//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
985//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
986//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
987//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
988//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000989
Marek Olsak5df00d62014-12-07 12:18:57 +0000990} // End SubtargetPredicate = isSICI
991
Tom Stellard8d6d4492014-04-22 16:33:57 +0000992//===----------------------------------------------------------------------===//
993// MTBUF Instructions
994//===----------------------------------------------------------------------===//
995
Tom Stellard326d6ec2014-11-05 14:50:53 +0000996//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
997//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
998//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
999defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
1000defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VReg_32>;
1001defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1002defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1003defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001004
Tom Stellard8d6d4492014-04-22 16:33:57 +00001005//===----------------------------------------------------------------------===//
1006// MIMG Instructions
1007//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001008
Tom Stellard326d6ec2014-11-05 14:50:53 +00001009defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1010defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1011//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1012//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1013//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1014//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1015//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1016//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1017//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1018//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1019defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1020//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1021//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1022//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1023//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1024//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1025//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1026//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1027//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1028//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1029//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1030//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1031//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1032//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1033//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1034//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1035//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1036//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1037defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1038defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1039defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1040defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1041defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1042defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1043defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1044defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1045defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1046defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1047defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1048defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1049defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1050defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1051defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1052defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1053defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1054defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1055defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1056defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1057defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1058defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1059defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1060defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1061defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1062defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1063defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1064defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1065defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1066defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1067defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1068defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1069defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1070defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1071defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1072defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1073defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1074defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1075defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1076defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1077defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1078defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1079defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1080defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1081defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1082defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1083defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1084defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1085defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1086defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1087defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1088defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1089defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1090defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1091defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1092defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1093defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1094defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1095defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1096defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1097defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1098defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1099defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1100defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1101defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1102//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1103//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001104
Tom Stellard8d6d4492014-04-22 16:33:57 +00001105//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001106// Flat Instructions
1107//===----------------------------------------------------------------------===//
1108
1109let Predicates = [HasFlatAddressSpace] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001110def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VReg_32>;
1111def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VReg_32>;
1112def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VReg_32>;
1113def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VReg_32>;
1114def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VReg_32>;
1115def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1116def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1117def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001118
1119def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001120 0x00000018, "flat_store_byte", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001121>;
1122
1123def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001124 0x0000001a, "flat_store_short", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001125>;
1126
1127def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001128 0x0000001c, "flat_store_dword", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001129>;
1130
1131def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001132 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001133>;
1134
1135def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001136 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001137>;
1138
1139def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001140 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001141>;
1142
Tom Stellard326d6ec2014-11-05 14:50:53 +00001143//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1144//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1145//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1146//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1147//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1148//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1149//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1150//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1151//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1152//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1153//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1154//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1155//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1156//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1157//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1158//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1159//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1160//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1161//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1162//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1163//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1164//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1165//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1166//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1167//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1168//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1169//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1170//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1171//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1172//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1173//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1174//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1175//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1176//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001177
1178} // End HasFlatAddressSpace predicate
1179//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001180// VOP1 Instructions
1181//===----------------------------------------------------------------------===//
1182
Tom Stellard326d6ec2014-11-05 14:50:53 +00001183//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001184
Matt Arsenaultf2733702014-07-30 03:18:57 +00001185let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001186defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001187} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001188
Tom Stellardfbe435d2014-03-17 17:03:51 +00001189let Uses = [EXEC] in {
1190
1191def V_READFIRSTLANE_B32 : VOP1 <
1192 0x00000002,
1193 (outs SReg_32:$vdst),
1194 (ins VReg_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001195 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001196 []
1197>;
1198
1199}
1200
Tom Stellard326d6ec2014-11-05 14:50:53 +00001201defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001203>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001204defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001206>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001207defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001209>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001210defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001211 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001212>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001213defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001215>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001216defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001218>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001219defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1220defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001222>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001223defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001225>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001226//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>;
1227//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>;
1228//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1229defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001231>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001232defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001234>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001235defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001236 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001237>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001238defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001239 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001240>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001241defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001243>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001244defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001246>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001247defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001249>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001252>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001253defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001255>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001256defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001258>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001259defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001261>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001262defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001264>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001265defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001267>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001268defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001270>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001271defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001273>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001274defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001275 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001276>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001277defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1278 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001279>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001280defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001281 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001282>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001283defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001284 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001285>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001286defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001287 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001288>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001289defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001291>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001292defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001294>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001295defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001296 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001297>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001298defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001299 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001300>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001301defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1302defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1303defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1304defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1305defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001306//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001307defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1308 VOP_F64_F64
1309>;
1310defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001311//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001312defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1313 VOP_F32_F32
1314>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001315//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001316defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1317defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1318defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001319
Marek Olsak5df00d62014-12-07 12:18:57 +00001320// These instruction only exist on SI and CI
1321let SubtargetPredicate = isSICI in {
1322
1323defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1324defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1325defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1326defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1327 VOP_F32_F32, AMDGPUrsq_clamped
1328>;
1329defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1330 VOP_F32_F32, AMDGPUrsq_legacy
1331>;
1332defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1333defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1334 VOP_F64_F64, AMDGPUrsq_clamped
1335>;
1336
1337} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001338
1339//===----------------------------------------------------------------------===//
1340// VINTRP Instructions
1341//===----------------------------------------------------------------------===//
1342
Marek Olsak5df00d62014-12-07 12:18:57 +00001343defm V_INTERP_P1_F32 : VINTRP_m <
1344 0x00000000, "v_interp_p1_f32",
Tom Stellard75aadc22012-12-11 21:25:42 +00001345 (outs VReg_32:$dst),
1346 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001347 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001348 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001349
Marek Olsak5df00d62014-12-07 12:18:57 +00001350defm V_INTERP_P2_F32 : VINTRP_m <
1351 0x00000001, "v_interp_p2_f32",
Tom Stellard75aadc22012-12-11 21:25:42 +00001352 (outs VReg_32:$dst),
1353 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001354 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001355 "$src0,$m0",
1356 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001357
Marek Olsak5df00d62014-12-07 12:18:57 +00001358defm V_INTERP_MOV_F32 : VINTRP_m <
1359 0x00000002, "v_interp_mov_f32",
Tom Stellard75aadc22012-12-11 21:25:42 +00001360 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001361 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001362 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001363 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001364
Tom Stellard8d6d4492014-04-22 16:33:57 +00001365//===----------------------------------------------------------------------===//
1366// VOP2 Instructions
1367//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001368
Marek Olsak5df00d62014-12-07 12:18:57 +00001369defm V_CNDMASK_B32_e64 : VOP3_m_nosrcmod <vop3<0x100>, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001370 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001371 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Marek Olsak5df00d62014-12-07 12:18:57 +00001372 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))],
1373 "v_cndmask_b32_e64", 3
1374>;
1375
1376
1377let isCommutable = 1 in {
1378defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1379 VOP_F32_F32_F32, fadd
1380>;
1381
1382defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1383defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1384 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1385>;
1386} // End isCommutable = 1
1387
1388let isCommutable = 1 in {
1389
1390defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1391 VOP_F32_F32_F32, int_AMDGPU_mul
1392>;
1393
1394defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1395 VOP_F32_F32_F32, fmul
1396>;
1397
1398defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1399 VOP_I32_I32_I32, AMDGPUmul_i24
1400>;
1401//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1402defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1403 VOP_I32_I32_I32, AMDGPUmul_u24
1404>;
1405//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
1406
1407defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1408 fminnum>;
1409defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1410 fmaxnum>;
1411defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32,
1412 AMDGPUsmin
1413>;
1414defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32,
1415 AMDGPUsmax
1416>;
1417defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32,
1418 AMDGPUumin
1419>;
1420defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32,
1421 AMDGPUumax
1422>;
1423
1424// No non-Rev Op on VI
1425defm V_LSHRREV_B32 : VOP2Inst <
1426 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
1427 "v_lshr_b32", "v_lshrrev_b32"
1428>;
1429
1430// No non-Rev OP on VI
1431defm V_ASHRREV_I32 : VOP2Inst <
1432 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
1433 "v_ashr_i32", "v_ashrrev_i32"
1434>;
1435
1436// No non-Rev OP on VI
1437defm V_LSHLREV_B32 : VOP2Inst <
1438 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
1439 "v_lshl_b32", "v_lshlrev_b32"
1440>;
1441
1442defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32",
1443 VOP_I32_I32_I32, and>;
1444defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32",
1445 VOP_I32_I32_I32, or
1446>;
1447defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32",
1448 VOP_I32_I32_I32, xor
1449>;
1450
1451defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1452} // End isCommutable = 1
1453
1454defm V_MADMK_F32 : VOP2Inst <vop2<0x20, 0x17>, "v_madmk_f32", VOP_F32_F32_F32>;
1455
1456let isCommutable = 1 in {
1457defm V_MADAK_F32 : VOP2Inst <vop2<0x21, 0x18>, "v_madak_f32", VOP_F32_F32_F32>;
1458} // End isCommutable = 1
1459
1460let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1461// No patterns so that the scalar instructions are always selected.
1462// The scalar versions will be replaced with vector when needed later.
1463
1464// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1465// but the VI instructions behave the same as the SI versions.
1466defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1467 VOP_I32_I32_I32, add
1468>;
1469defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32",
1470 VOP_I32_I32_I32, sub
1471>;
1472
1473defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1474 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1475>;
1476
1477let Uses = [VCC] in { // Carry-in comes from VCC
1478defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
1479 VOP_I32_I32_I32_VCC, adde
1480>;
1481defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
1482 VOP_I32_I32_I32_VCC, sube
1483>;
1484defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1485 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1486>;
1487
1488} // End Uses = [VCC]
1489} // End isCommutable = 1, Defs = [VCC]
1490
1491// These instructions only exist on SI and CI
1492let SubtargetPredicate = isSICI in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001493
Tom Stellardc149dc02013-11-27 21:23:35 +00001494def V_READLANE_B32 : VOP2 <
1495 0x00000001,
1496 (outs SReg_32:$vdst),
1497 (ins VReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001498 "v_readlane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001499 []
1500>;
1501
1502def V_WRITELANE_B32 : VOP2 <
1503 0x00000002,
1504 (outs VReg_32:$vdst),
1505 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001506 "v_writelane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001507 []
1508>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001509
Christian Konig76edd4f2013-02-26 17:52:29 +00001510let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001511defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001512 VOP_F32_F32_F32
1513>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001514
Tom Stellard326d6ec2014-11-05 14:50:53 +00001515defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001516 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001517>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001518defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001519 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001520>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001521
Tom Stellard326d6ec2014-11-05 14:50:53 +00001522defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001523defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001524 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001525>;
Christian Konig3c145802013-03-27 09:12:59 +00001526
Tom Stellard82166022013-11-13 23:36:37 +00001527let hasPostISelHook = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001528defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001529}
Christian Konig76edd4f2013-02-26 17:52:29 +00001530
1531} // End isCommutable = 1
1532
Marek Olsak5df00d62014-12-07 12:18:57 +00001533defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32", VOP_I32_I32_I32,
1534 AMDGPUbfm>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001535defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>;
1536defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001537 VOP_I32_I32_I32
1538>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001539defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001540 VOP_I32_I32_I32
1541>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001542defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001543 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001545
Tom Stellard326d6ec2014-11-05 14:50:53 +00001546////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1547////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1548////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
1549defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001550 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001551>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001552////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1553////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001554
Marek Olsak5df00d62014-12-07 12:18:57 +00001555} // End let SubtargetPredicate = SICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001556//===----------------------------------------------------------------------===//
1557// VOP3 Instructions
1558//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001559
Matt Arsenault95e48662014-11-13 19:26:47 +00001560let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001561defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001562 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001563>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001564
Marek Olsak5df00d62014-12-07 12:18:57 +00001565defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001566 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001567>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001568
Marek Olsak5df00d62014-12-07 12:18:57 +00001569defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001570 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1571>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001572defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001573 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001574>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001575} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001576
Marek Olsak5df00d62014-12-07 12:18:57 +00001577defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001579>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001580defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001581 VOP_F32_F32_F32_F32
1582>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001583defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001584 VOP_F32_F32_F32_F32
1585>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001586defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001587 VOP_F32_F32_F32_F32
1588>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001589
1590let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1591defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001592 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1593>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001594defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001595 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1596>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001597}
1598
1599defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001600 VOP_I32_I32_I32_I32, AMDGPUbfi
1601>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001602
1603let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001604defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001605 VOP_F32_F32_F32_F32, fma
1606>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001607defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001608 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001609>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001610} // End isCommutable = 1
1611
Tom Stellard326d6ec2014-11-05 14:50:53 +00001612//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001613defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001614 VOP_I32_I32_I32_I32
1615>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001616defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001617 VOP_I32_I32_I32_I32
1618>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001619
1620// Only on SI
Tom Stellard326d6ec2014-11-05 14:50:53 +00001621defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001622 VOP_F32_F32_F32_F32>;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001623defm V_MIN3_F32 : VOP3Inst <vop3<0x151>, "v_min3_f32",
1624 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1625
1626defm V_MIN3_I32 : VOP3Inst <vop3<0x152>, "v_min3_i32",
1627 VOP_I32_I32_I32_I32, AMDGPUsmin3
1628>;
1629defm V_MIN3_U32 : VOP3Inst <vop3<0x153>, "v_min3_u32",
1630 VOP_I32_I32_I32_I32, AMDGPUumin3
1631>;
1632defm V_MAX3_F32 : VOP3Inst <vop3<0x154>, "v_max3_f32",
1633 VOP_F32_F32_F32_F32, AMDGPUfmax3
1634>;
1635defm V_MAX3_I32 : VOP3Inst <vop3<0x155>, "v_max3_i32",
1636 VOP_I32_I32_I32_I32, AMDGPUsmax3
1637>;
1638defm V_MAX3_U32 : VOP3Inst <vop3<0x156>, "v_max3_u32",
1639 VOP_I32_I32_I32_I32, AMDGPUumax3
1640>;
1641//def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1642//def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1643//def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001644//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1645//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1646//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001647defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648 VOP_I32_I32_I32_I32
1649>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001650////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001652 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001653>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001654defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001655 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001656>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001657
Marek Olsak5df00d62014-12-07 12:18:57 +00001658// Only on SI
Tom Stellard326d6ec2014-11-05 14:50:53 +00001659defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001660 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001661>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001662
1663// Only on SI
Tom Stellard326d6ec2014-11-05 14:50:53 +00001664defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001665 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001666>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001667
1668// Only on SI
Tom Stellard326d6ec2014-11-05 14:50:53 +00001669defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001670 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001671>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001672
Tom Stellard7512c082013-07-12 18:14:56 +00001673let isCommutable = 1 in {
1674
Marek Olsak5df00d62014-12-07 12:18:57 +00001675defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001676 VOP_F64_F64_F64, fadd
1677>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001678defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679 VOP_F64_F64_F64, fmul
1680>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001681
Marek Olsak5df00d62014-12-07 12:18:57 +00001682defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001683 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001684>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001685defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001686 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001687>;
Tom Stellard7512c082013-07-12 18:14:56 +00001688
1689} // isCommutable = 1
1690
Marek Olsak5df00d62014-12-07 12:18:57 +00001691defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001692 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001693>;
Christian Konig70a50322013-03-27 09:12:51 +00001694
1695let isCommutable = 1 in {
1696
Marek Olsak5df00d62014-12-07 12:18:57 +00001697defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001698 VOP_I32_I32_I32
1699>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001700defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001701 VOP_I32_I32_I32
1702>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001703
1704defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001705 VOP_I32_I32_I32
1706>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001707defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001708 VOP_I32_I32_I32
1709>;
Christian Konig70a50322013-03-27 09:12:51 +00001710
1711} // isCommutable = 1
1712
Marek Olsak5df00d62014-12-07 12:18:57 +00001713defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001714
1715// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001716defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001717
Matt Arsenault95e48662014-11-13 19:26:47 +00001718let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001719defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001721>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001722defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001723 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001724>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001725} // End isCommutable = 1
1726
Tom Stellard326d6ec2014-11-05 14:50:53 +00001727//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1728//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1729//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001730
Tom Stellardb4a313a2014-08-01 00:32:39 +00001731defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001732 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001733>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001734
Tom Stellard8d6d4492014-04-22 16:33:57 +00001735//===----------------------------------------------------------------------===//
1736// Pseudo Instructions
1737//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001738let isCodeGenOnly = 1, isPseudo = 1 in {
1739
Tom Stellard60024a02014-09-24 01:33:24 +00001740let hasSideEffects = 1 in {
1741def SGPR_USE : InstSI <(outs),(ins), "", []>;
1742}
1743
Matt Arsenault8fb37382013-10-11 21:03:36 +00001744// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001745// and should be lowered to ISA instructions prior to codegen.
1746
Tom Stellardf8794352012-12-19 22:10:31 +00001747let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1748 Uses = [EXEC], Defs = [EXEC] in {
1749
1750let isBranch = 1, isTerminator = 1 in {
1751
Tom Stellard919bb6b2014-04-29 23:12:53 +00001752def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001753 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001754 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001755 "",
1756 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001757>;
1758
Tom Stellardf8794352012-12-19 22:10:31 +00001759def SI_ELSE : InstSI <
1760 (outs SReg_64:$dst),
1761 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001762 "",
1763 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001764> {
Tom Stellardf8794352012-12-19 22:10:31 +00001765 let Constraints = "$src = $dst";
1766}
1767
1768def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001769 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001770 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001771 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001772 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001773>;
Tom Stellardf8794352012-12-19 22:10:31 +00001774
1775} // end isBranch = 1, isTerminator = 1
1776
1777def SI_BREAK : InstSI <
1778 (outs SReg_64:$dst),
1779 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001780 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001781 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001782>;
1783
1784def SI_IF_BREAK : InstSI <
1785 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001786 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001787 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001788 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001789>;
1790
1791def SI_ELSE_BREAK : InstSI <
1792 (outs SReg_64:$dst),
1793 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001794 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001795 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001796>;
1797
1798def SI_END_CF : InstSI <
1799 (outs),
1800 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001801 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001802 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001803>;
1804
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001805def SI_KILL : InstSI <
1806 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001807 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001808 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001809 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001810>;
1811
Tom Stellardf8794352012-12-19 22:10:31 +00001812} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1813 // Uses = [EXEC], Defs = [EXEC]
1814
Christian Konig2989ffc2013-03-18 11:34:16 +00001815let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1816
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001817//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001818
1819let UseNamedOperandTable = 1 in {
1820
Tom Stellard0e70de52014-05-16 20:56:45 +00001821def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001822 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001823 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001824 "", []
1825> {
1826 let isRegisterLoad = 1;
1827 let mayLoad = 1;
1828}
1829
Tom Stellard0e70de52014-05-16 20:56:45 +00001830class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001831 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001832 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001833 "", []
1834> {
1835 let isRegisterStore = 1;
1836 let mayStore = 1;
1837}
1838
1839let usesCustomInserter = 1 in {
1840def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1841} // End usesCustomInserter = 1
1842def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1843
1844
1845} // End UseNamedOperandTable = 1
1846
Christian Konig2989ffc2013-03-18 11:34:16 +00001847def SI_INDIRECT_SRC : InstSI <
1848 (outs VReg_32:$dst, SReg_64:$temp),
1849 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001850 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001851 []
1852>;
1853
1854class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1855 (outs rc:$dst, SReg_64:$temp),
1856 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001857 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001858 []
1859> {
1860 let Constraints = "$src = $dst";
1861}
1862
Tom Stellard81d871d2013-11-13 23:36:50 +00001863def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001864def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1865def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1866def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1867def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1868
1869} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1870
Tom Stellard556d9aa2013-06-03 17:39:37 +00001871let usesCustomInserter = 1 in {
1872
Tom Stellard2a6a61052013-07-12 18:15:08 +00001873def V_SUB_F64 : InstSI <
1874 (outs VReg_64:$dst),
1875 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001876 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001877 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001878>;
1879
Tom Stellard556d9aa2013-06-03 17:39:37 +00001880} // end usesCustomInserter
1881
Tom Stellardeba61072014-05-02 15:41:42 +00001882multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1883
1884 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001885 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001886 (ins sgpr_class:$src, i32imm:$frame_idx),
1887 "", []
1888 >;
1889
1890 def _RESTORE : InstSI <
1891 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001892 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001893 "", []
1894 >;
1895
1896}
1897
Tom Stellard060ae392014-06-10 21:20:38 +00001898defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001899defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1900defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1901defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1902defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1903
Tom Stellard96468902014-09-24 01:33:17 +00001904multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1905 def _SAVE : InstSI <
1906 (outs),
1907 (ins vgpr_class:$src, i32imm:$frame_idx),
1908 "", []
1909 >;
1910
1911 def _RESTORE : InstSI <
1912 (outs vgpr_class:$dst),
1913 (ins i32imm:$frame_idx),
1914 "", []
1915 >;
1916}
1917
1918defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1919defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1920defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1921defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1922defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1923defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1924
Tom Stellard067c8152014-07-21 14:01:14 +00001925let Defs = [SCC] in {
1926
1927def SI_CONSTDATA_PTR : InstSI <
1928 (outs SReg_64:$dst),
1929 (ins),
1930 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1931>;
1932
1933} // End Defs = [SCC]
1934
Tom Stellard75aadc22012-12-11 21:25:42 +00001935} // end IsCodeGenOnly, isPseudo
1936
Marek Olsak5df00d62014-12-07 12:18:57 +00001937} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00001938
Marek Olsak5df00d62014-12-07 12:18:57 +00001939let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00001940
Christian Konig2aca0432013-02-21 15:17:32 +00001941def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001942 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001943 (V_CNDMASK_B32_e64 $src2, $src1,
1944 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1945 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001946>;
1947
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001948def : Pat <
1949 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001950 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001951>;
1952
Marek Olsak5df00d62014-12-07 12:18:57 +00001953let Predicates = [isSICI] in {
1954
Tom Stellard75aadc22012-12-11 21:25:42 +00001955/* int_SI_vs_load_input */
1956def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001957 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001958 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001959>;
1960
Marek Olsak5df00d62014-12-07 12:18:57 +00001961} // End Predicates = [isSICI]
1962
Tom Stellard75aadc22012-12-11 21:25:42 +00001963/* int_SI_export */
1964def : Pat <
1965 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001966 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001967 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001968 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001969>;
1970
Tom Stellard8d6d4492014-04-22 16:33:57 +00001971//===----------------------------------------------------------------------===//
1972// SMRD Patterns
1973//===----------------------------------------------------------------------===//
1974
1975multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1976
1977 // 1. Offset as 8bit DWORD immediate
1978 def : Pat <
1979 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1980 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1981 >;
1982
1983 // 2. Offset loaded in an 32bit SGPR
1984 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001985 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1986 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001987 >;
1988
1989 // 3. No offset at all
1990 def : Pat <
1991 (constant_load i64:$sbase),
1992 (vt (Instr_IMM $sbase, 0))
1993 >;
1994}
1995
1996defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1997defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001998defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1999defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2000defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2001defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2002defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2003
2004// 1. Offset as 8bit DWORD immediate
2005def : Pat <
2006 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2007 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2008>;
2009
2010// 2. Offset loaded in an 32bit SGPR
2011def : Pat <
2012 (SIload_constant v4i32:$sbase, imm:$offset),
2013 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2014>;
2015
Tom Stellardae4c9e72014-06-20 17:06:11 +00002016//===----------------------------------------------------------------------===//
2017// SOP1 Patterns
2018//===----------------------------------------------------------------------===//
2019
Tom Stellardae4c9e72014-06-20 17:06:11 +00002020def : Pat <
2021 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002022 (i64 (REG_SEQUENCE SReg_64,
2023 (S_BCNT1_I32_B64 $src), sub0,
2024 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002025>;
2026
Tom Stellard58ac7442014-04-29 23:12:48 +00002027//===----------------------------------------------------------------------===//
2028// SOP2 Patterns
2029//===----------------------------------------------------------------------===//
2030
Tom Stellard80942a12014-09-05 14:07:59 +00002031// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002032// case, the sgpr-copies pass will fix this to use the vector version.
2033def : Pat <
2034 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002035 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002036>;
2037
Tom Stellard58ac7442014-04-29 23:12:48 +00002038//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002039// SOPP Patterns
2040//===----------------------------------------------------------------------===//
2041
2042def : Pat <
2043 (int_AMDGPU_barrier_global),
2044 (S_BARRIER)
2045>;
2046
2047//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002048// VOP1 Patterns
2049//===----------------------------------------------------------------------===//
2050
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002051let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002052def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002053defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002054defm : RsqPat<V_RSQ_F32_e32, f32>;
2055}
2056
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002057//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002058// VOP2 Patterns
2059//===----------------------------------------------------------------------===//
2060
Tom Stellardae4c9e72014-06-20 17:06:11 +00002061def : Pat <
2062 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002063 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002064>;
2065
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002066/********** ======================= **********/
2067/********** Image sampling patterns **********/
2068/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002069
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002070// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002071class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002072 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002073 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2074 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2075 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2076 $addr, $rsrc, $sampler)
2077>;
2078
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002079multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2080 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2081 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2082 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2083 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2084 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2085}
2086
2087// Image only
2088class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002089 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002090 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2091 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2092 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2093 $addr, $rsrc)
2094>;
2095
2096multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2097 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2098 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2099 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2100}
2101
2102// Basic sample
2103defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2104defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2105defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2106defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2107defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2108defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2109defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2110defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2111defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2112defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2113
2114// Sample with comparison
2115defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2116defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2117defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2118defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2119defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2120defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2121defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2122defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2123defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2124defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2125
2126// Sample with offsets
2127defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2128defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2129defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2130defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2131defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2132defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2133defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2134defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2135defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2136defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2137
2138// Sample with comparison and offsets
2139defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2140defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2141defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2142defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2143defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2144defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2145defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2146defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2147defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2148defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2149
2150// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002151// Only the variants which make sense are defined.
2152def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2153def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2154def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2155def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2156def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2157def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2158def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2159def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2160def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2161
2162def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2163def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2164def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2165def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2166def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2167def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2168def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2169def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2170def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2171
2172def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2173def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2174def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2175def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2176def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2177def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2178def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2179def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2180def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2181
2182def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2183def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2184def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2185def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2186def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2187def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2188def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2189def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2190
2191def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2192def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2193def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2194
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002195def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2196defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2197defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2198
Tom Stellard9fa17912013-08-14 23:24:45 +00002199/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002200def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002201 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002202 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002203>;
2204
Tom Stellard9fa17912013-08-14 23:24:45 +00002205class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002206 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002207 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002208>;
2209
Tom Stellard9fa17912013-08-14 23:24:45 +00002210class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002211 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002212 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002213>;
2214
Tom Stellard9fa17912013-08-14 23:24:45 +00002215class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002216 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002217 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002218>;
2219
Tom Stellard9fa17912013-08-14 23:24:45 +00002220class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002221 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002222 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002223 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002224>;
2225
Tom Stellard9fa17912013-08-14 23:24:45 +00002226class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002227 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002228 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002229 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002230>;
2231
Tom Stellard9fa17912013-08-14 23:24:45 +00002232/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002233multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2234 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2235MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002236 def : SamplePattern <SIsample, sample, addr_type>;
2237 def : SampleRectPattern <SIsample, sample, addr_type>;
2238 def : SampleArrayPattern <SIsample, sample, addr_type>;
2239 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2240 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002241
Tom Stellard9fa17912013-08-14 23:24:45 +00002242 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2243 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2244 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2245 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002246
Tom Stellard9fa17912013-08-14 23:24:45 +00002247 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2248 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2249 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2250 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002251
Tom Stellard9fa17912013-08-14 23:24:45 +00002252 def : SamplePattern <SIsampled, sample_d, addr_type>;
2253 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2254 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2255 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002256}
2257
Tom Stellard682bfbc2013-10-10 17:11:24 +00002258defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2259 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2260 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2261 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002262 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002263defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2264 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2265 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2266 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002267 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002268defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2269 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2270 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2271 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002272 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002273defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2274 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2275 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2276 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002277 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002278
Tom Stellard353b3362013-05-06 23:02:12 +00002279/* int_SI_imageload for texture fetches consuming varying address parameters */
2280class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2281 (name addr_type:$addr, v32i8:$rsrc, imm),
2282 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2283>;
2284
2285class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2286 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2287 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2288>;
2289
Tom Stellard3494b7e2013-08-14 22:22:14 +00002290class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2291 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2292 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2293>;
2294
2295class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2296 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2297 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2298>;
2299
Tom Stellard16a9a202013-08-14 23:24:17 +00002300multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2301 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2302 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002303}
2304
Tom Stellard16a9a202013-08-14 23:24:17 +00002305multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2306 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2307 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2308}
2309
Tom Stellard682bfbc2013-10-10 17:11:24 +00002310defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2311defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002312
Tom Stellard682bfbc2013-10-10 17:11:24 +00002313defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2314defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002315
Tom Stellardf787ef12013-05-06 23:02:19 +00002316/* Image resource information */
2317def : Pat <
2318 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002319 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002320>;
2321
2322def : Pat <
2323 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002324 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002325>;
2326
Tom Stellard3494b7e2013-08-14 22:22:14 +00002327def : Pat <
2328 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002329 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002330>;
2331
Christian Konig4a1b9c32013-03-18 11:34:10 +00002332/********** ============================================ **********/
2333/********** Extraction, Insertion, Building and Casting **********/
2334/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002335
Christian Konig4a1b9c32013-03-18 11:34:10 +00002336foreach Index = 0-2 in {
2337 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002338 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002339 >;
2340 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002341 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002342 >;
2343
2344 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002345 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002346 >;
2347 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002348 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002349 >;
2350}
2351
2352foreach Index = 0-3 in {
2353 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002354 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002355 >;
2356 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002357 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002358 >;
2359
2360 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002361 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002362 >;
2363 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002364 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002365 >;
2366}
2367
2368foreach Index = 0-7 in {
2369 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002370 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002371 >;
2372 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002373 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002374 >;
2375
2376 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002377 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002378 >;
2379 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002380 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002381 >;
2382}
2383
2384foreach Index = 0-15 in {
2385 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002386 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002387 >;
2388 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002389 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002390 >;
2391
2392 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002393 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002394 >;
2395 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002396 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002397 >;
2398}
Tom Stellard75aadc22012-12-11 21:25:42 +00002399
Tom Stellard75aadc22012-12-11 21:25:42 +00002400def : BitConvert <i32, f32, SReg_32>;
2401def : BitConvert <i32, f32, VReg_32>;
2402
2403def : BitConvert <f32, i32, SReg_32>;
2404def : BitConvert <f32, i32, VReg_32>;
2405
Tom Stellard7512c082013-07-12 18:14:56 +00002406def : BitConvert <i64, f64, VReg_64>;
2407
2408def : BitConvert <f64, i64, VReg_64>;
2409
Tom Stellarded2f6142013-07-18 21:43:42 +00002410def : BitConvert <v2f32, v2i32, VReg_64>;
2411def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002412def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002413def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002414def : BitConvert <v2f32, i64, VReg_64>;
2415def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002416def : BitConvert <v2i32, f64, VReg_64>;
2417def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002418def : BitConvert <v4f32, v4i32, VReg_128>;
2419def : BitConvert <v4i32, v4f32, VReg_128>;
2420
Tom Stellard967bf582014-02-13 23:34:15 +00002421def : BitConvert <v8f32, v8i32, SReg_256>;
2422def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002423def : BitConvert <v8i32, v32i8, SReg_256>;
2424def : BitConvert <v32i8, v8i32, SReg_256>;
2425def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002426def : BitConvert <v8i32, v8f32, VReg_256>;
2427def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002428def : BitConvert <v32i8, v8i32, VReg_256>;
2429
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002430def : BitConvert <v16i32, v16f32, VReg_512>;
2431def : BitConvert <v16f32, v16i32, VReg_512>;
2432
Christian Konig8dbe6f62013-02-21 15:17:27 +00002433/********** =================== **********/
2434/********** Src & Dst modifiers **********/
2435/********** =================== **********/
2436
2437def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002438 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2439 (f32 FP_ZERO), (f32 FP_ONE)),
2440 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002441>;
2442
Michel Danzer624b02a2014-02-04 07:12:38 +00002443/********** ================================ **********/
2444/********** Floating point absolute/negative **********/
2445/********** ================================ **********/
2446
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002447// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002448
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002449// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002450def : Pat <
2451 (fneg (fabs f32:$src)),
2452 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2453>;
2454
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002455// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002456def : Pat <
2457 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002458 (REG_SEQUENCE VReg_64,
2459 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2460 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002461 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002462 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2463 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002464>;
2465
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002466def : Pat <
2467 (fabs f32:$src),
2468 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2469>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002470
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002471def : Pat <
2472 (fneg f32:$src),
2473 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2474>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002475
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002476def : Pat <
2477 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002478 (REG_SEQUENCE VReg_64,
2479 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2480 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002481 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002482 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2483 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002484>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002485
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002486def : Pat <
2487 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002488 (REG_SEQUENCE VReg_64,
2489 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2490 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002491 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002492 (V_MOV_B32_e32 0x80000000)),
2493 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002494>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002495
Christian Konigc756cb992013-02-16 11:28:22 +00002496/********** ================== **********/
2497/********** Immediate Patterns **********/
2498/********** ================== **********/
2499
2500def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002501 (SGPRImm<(i32 imm)>:$imm),
2502 (S_MOV_B32 imm:$imm)
2503>;
2504
2505def : Pat <
2506 (SGPRImm<(f32 fpimm)>:$imm),
2507 (S_MOV_B32 fpimm:$imm)
2508>;
2509
2510def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002511 (i32 imm:$imm),
2512 (V_MOV_B32_e32 imm:$imm)
2513>;
2514
2515def : Pat <
2516 (f32 fpimm:$imm),
2517 (V_MOV_B32_e32 fpimm:$imm)
2518>;
2519
2520def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002521 (i64 InlineImm<i64>:$imm),
2522 (S_MOV_B64 InlineImm<i64>:$imm)
2523>;
2524
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002525// XXX - Should this use a s_cmp to set SCC?
2526
2527// Set to sign-extended 64-bit value (true = -1, false = 0)
2528def : Pat <
2529 (i1 imm:$imm),
2530 (S_MOV_B64 (i64 (as_i64imm $imm)))
2531>;
2532
Tom Stellard75aadc22012-12-11 21:25:42 +00002533/********** ===================== **********/
2534/********** Interpolation Paterns **********/
2535/********** ===================== **********/
2536
Tom Stellard91c7ef52014-11-21 22:31:46 +00002537// The value of $params is constant through out the entire kernel.
2538// We need to use S_MOV_B32 $params, because CSE ignores copies, so
2539// without it we end up with a lot of redundant moves.
2540
Tom Stellard75aadc22012-12-11 21:25:42 +00002541def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002542 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002543 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00002544>;
2545
2546def : Pat <
Tom Stellard91c7ef52014-11-21 22:31:46 +00002547 (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002548 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002549 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002550 (EXTRACT_SUBREG $ij, sub1),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002551 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Tom Stellard75aadc22012-12-11 21:25:42 +00002552>;
2553
2554/********** ================== **********/
2555/********** Intrinsic Patterns **********/
2556/********** ================== **********/
2557
2558/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002559def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002560
2561def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002562 (int_AMDGPU_div f32:$src0, f32:$src1),
2563 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002564>;
2565
2566def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002567 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002568 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2569 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2570 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002571>;
2572
Tom Stellard75aadc22012-12-11 21:25:42 +00002573def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002574 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002575 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002576 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2577 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2578 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002579 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002580 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2581 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2582 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002583 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002584 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2585 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2586 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002587 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002588 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2589 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2590 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002591 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002592>;
2593
Michel Danzer0cc991e2013-02-22 11:22:58 +00002594def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002595 (i32 (sext i1:$src0)),
2596 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002597>;
2598
Tom Stellardf16d38c2014-02-13 23:34:13 +00002599class Ext32Pat <SDNode ext> : Pat <
2600 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002601 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2602>;
2603
Tom Stellardf16d38c2014-02-13 23:34:13 +00002604def : Ext32Pat <zext>;
2605def : Ext32Pat <anyext>;
2606
Marek Olsak5df00d62014-12-07 12:18:57 +00002607let Predicates = [isSICI] in {
2608
Tom Stellard8d6d4492014-04-22 16:33:57 +00002609// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002610def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002611 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002612 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002613>;
2614
Marek Olsak5df00d62014-12-07 12:18:57 +00002615} // End Predicates = [isSICI]
2616
Michel Danzer8caa9042013-04-10 17:17:56 +00002617// The multiplication scales from [0,1] to the unsigned integer range
2618def : Pat <
2619 (AMDGPUurecip i32:$src0),
2620 (V_CVT_U32_F32_e32
2621 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2622 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2623>;
2624
Marek Olsak5df00d62014-12-07 12:18:57 +00002625let Predicates = [isSICI] in {
2626
Michel Danzer8d696172013-07-10 16:36:52 +00002627def : Pat <
2628 (int_SI_tid),
2629 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002630 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002631>;
2632
Marek Olsak5df00d62014-12-07 12:18:57 +00002633}
2634
Tom Stellard0289ff42014-05-16 20:56:44 +00002635//===----------------------------------------------------------------------===//
2636// VOP3 Patterns
2637//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002638
Matt Arsenaulteb260202014-05-22 18:00:15 +00002639def : IMad24Pat<V_MAD_I32_I24>;
2640def : UMad24Pat<V_MAD_U32_U24>;
2641
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002642def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002643 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002644 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002645>;
2646
2647def : Pat <
2648 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002649 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002650>;
2651
Matt Arsenault8675db12014-08-29 16:01:14 +00002652def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2653
2654
Matt Arsenault7d858d82014-11-02 23:46:54 +00002655defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002656def : ROTRPattern <V_ALIGNBIT_B32>;
2657
Michel Danzer49812b52013-07-10 16:37:07 +00002658/********** ======================= **********/
2659/********** Load/Store Patterns **********/
2660/********** ======================= **********/
2661
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002662class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2663 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002664 (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002665>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002666
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002667def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2668def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2669def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2670def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2671def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002672
2673let AddedComplexity = 100 in {
2674
2675def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2676
2677} // End AddedComplexity = 100
2678
2679def : Pat <
2680 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2681 i8:$offset1))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002682 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002683>;
Michel Danzer49812b52013-07-10 16:37:07 +00002684
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002685class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2686 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002687 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002688>;
Michel Danzer49812b52013-07-10 16:37:07 +00002689
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002690def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2691def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2692def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002693
2694let AddedComplexity = 100 in {
2695
2696def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2697} // End AddedComplexity = 100
2698
2699def : Pat <
2700 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2701 i8:$offset1)),
2702 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
Tom Stellarda99ada52014-11-21 22:31:44 +00002703 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2704 (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002705>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002706
Matt Arsenault8ae59612014-09-05 16:24:58 +00002707class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2708 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellarda99ada52014-11-21 22:31:44 +00002709 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002710>;
Matt Arsenault72574102014-06-11 18:08:34 +00002711
Matt Arsenault9e874542014-06-11 18:08:45 +00002712// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002713//
2714// We need to use something for the data0, so we set a register to
2715// -1. For the non-rtn variants, the manual says it does
2716// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2717// will always do the increment so I'm assuming it's the same.
2718//
2719// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2720// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2721// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002722class DSAtomicIncRetPat<DS inst, ValueType vt,
2723 Instruction LoadImm, PatFrag frag> : Pat <
2724 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002725 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002726>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002727
Matt Arsenault9e874542014-06-11 18:08:45 +00002728
Matt Arsenault8ae59612014-09-05 16:24:58 +00002729class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2730 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellarda99ada52014-11-21 22:31:44 +00002731 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002732>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002733
2734
2735// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002736def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2737 S_MOV_B32, atomic_load_add_local>;
2738def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2739 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002740
Matt Arsenault8ae59612014-09-05 16:24:58 +00002741def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2742def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2743def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2744def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2745def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2746def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2747def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2748def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2749def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2750def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002751
Matt Arsenault8ae59612014-09-05 16:24:58 +00002752def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002753
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002754// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002755def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2756 S_MOV_B64, atomic_load_add_local>;
2757def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2758 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002759
Matt Arsenault8ae59612014-09-05 16:24:58 +00002760def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2761def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2762def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2763def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2764def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2765def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2766def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2767def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2768def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2769def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002770
Matt Arsenault8ae59612014-09-05 16:24:58 +00002771def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002772
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002773
Tom Stellard556d9aa2013-06-03 17:39:37 +00002774//===----------------------------------------------------------------------===//
2775// MUBUF Patterns
2776//===----------------------------------------------------------------------===//
2777
Tom Stellard07a10a32013-06-03 17:39:43 +00002778multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002779 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002780 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002781 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2782 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002783 >;
2784}
2785
Marek Olsak5df00d62014-12-07 12:18:57 +00002786let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002787defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2788defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2789defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2790defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2791defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2792defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2793defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002794} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002795
2796class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2797 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2798 i32:$soffset, u16imm:$offset))),
2799 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2800>;
2801
Marek Olsak5df00d62014-12-07 12:18:57 +00002802let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002803def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2804def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2805def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2806def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2807def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2808def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2809def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002810} // End Predicates = [isSICI]
Tom Stellard07a10a32013-06-03 17:39:43 +00002811
Michel Danzer13736222014-01-27 07:20:51 +00002812// BUFFER_LOAD_DWORD*, addr64=0
2813multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2814 MUBUF bothen> {
2815
2816 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002817 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002818 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2819 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002820 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002821 (as_i1imm $slc), (as_i1imm $tfe))
2822 >;
2823
2824 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002825 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002826 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002827 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002828 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002829 (as_i1imm $tfe))
2830 >;
2831
2832 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002833 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002834 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2835 imm:$tfe)),
2836 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2837 (as_i1imm $slc), (as_i1imm $tfe))
2838 >;
2839
2840 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002841 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002842 imm, 1, 1, imm:$glc, imm:$slc,
2843 imm:$tfe)),
2844 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2845 (as_i1imm $tfe))
2846 >;
2847}
2848
Marek Olsak5df00d62014-12-07 12:18:57 +00002849let Predicates = [isSICI] in {
Michel Danzer13736222014-01-27 07:20:51 +00002850defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2851 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2852defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2853 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2854defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2855 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002856} // End Predicates = [isSICI]
Michel Danzer13736222014-01-27 07:20:51 +00002857
Tom Stellardb02094e2014-07-21 15:45:01 +00002858class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002859 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2860 u16imm:$offset)),
2861 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002862>;
2863
Marek Olsak5df00d62014-12-07 12:18:57 +00002864let Predicates = [isSICI] in {
Tom Stellardddea4862014-08-11 22:18:14 +00002865def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2866def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2867def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2868def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2869def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002870} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002871
2872/*
2873class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2874 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2875 (Instr $value, $srsrc, $vaddr, $offset)
2876>;
2877
Marek Olsak5df00d62014-12-07 12:18:57 +00002878let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002879def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2880def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2881def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2882def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2883def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002884} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002885
2886*/
2887
Tom Stellardafcf12f2013-09-12 02:55:14 +00002888//===----------------------------------------------------------------------===//
2889// MTBUF Patterns
2890//===----------------------------------------------------------------------===//
2891
2892// TBUFFER_STORE_FORMAT_*, addr64=0
2893class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002894 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002895 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2896 imm:$nfmt, imm:$offen, imm:$idxen,
2897 imm:$glc, imm:$slc, imm:$tfe),
2898 (opcode
2899 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2900 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2901 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2902>;
2903
2904def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2905def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2906def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2907def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2908
Matt Arsenault84543822014-06-11 18:11:34 +00002909let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002910
Tom Stellard326d6ec2014-11-05 14:50:53 +00002911defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002912 VOP_I32_I32_I32
2913>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002914defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002915 VOP_I32_I32_I32
2916>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002917defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002918 VOP_I32_I32_I32
2919>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002920
2921let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00002922defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002923 VOP_I64_I32_I32_I64
2924>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002925
2926// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00002927defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002928 VOP_I64_I32_I32_I64
2929>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002930} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002931
2932// Remaining instructions:
2933// FLAT_*
2934// S_CBRANCH_CDBGUSER
2935// S_CBRANCH_CDBGSYS
2936// S_CBRANCH_CDBGSYS_OR_USER
2937// S_CBRANCH_CDBGSYS_AND_USER
2938// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002939// DS_NOP
2940// DS_GWS_SEMA_RELEASE_ALL
2941// DS_WRAP_RTN_B32
2942// DS_CNDXCHG32_RTN_B64
2943// DS_WRITE_B96
2944// DS_WRITE_B128
2945// DS_CONDXCHG32_RTN_B128
2946// DS_READ_B96
2947// DS_READ_B128
2948// BUFFER_LOAD_DWORDX3
2949// BUFFER_STORE_DWORDX3
2950
Marek Olsak5df00d62014-12-07 12:18:57 +00002951} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002952
Matt Arsenault3f981402014-09-15 15:41:53 +00002953//===----------------------------------------------------------------------===//
2954// Flat Patterns
2955//===----------------------------------------------------------------------===//
2956
2957class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2958 PatFrag flat_ld> :
2959 Pat <(vt (flat_ld i64:$ptr)),
2960 (Instr_ADDR64 $ptr)
2961>;
2962
2963def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2964def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2965def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2966def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2967def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2968def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2969def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2970def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2971def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2972
2973class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2974 Pat <(st vt:$value, i64:$ptr),
2975 (Instr $value, $ptr)
2976 >;
2977
2978def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2979def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2980def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2981def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2982def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2983def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002984
Christian Konig2989ffc2013-03-18 11:34:16 +00002985/********** ====================== **********/
2986/********** Indirect adressing **********/
2987/********** ====================== **********/
2988
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002989multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002990
Christian Konig2989ffc2013-03-18 11:34:16 +00002991 // 1. Extract with offset
2992 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002993 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002994 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002995 >;
2996
2997 // 2. Extract without offset
2998 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002999 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00003000 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00003001 >;
3002
3003 // 3. Insert with offset
3004 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003005 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003006 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003007 >;
3008
3009 // 4. Insert without offset
3010 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003011 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003012 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003013 >;
3014}
3015
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003016defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3017defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3018defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3019defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3020
3021defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3022defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3023defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3024defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003025
Tom Stellard81d871d2013-11-13 23:36:50 +00003026//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003027// Conversion Patterns
3028//===----------------------------------------------------------------------===//
3029
3030def : Pat<(i32 (sext_inreg i32:$src, i1)),
3031 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3032
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003033// Handle sext_inreg in i64
3034def : Pat <
3035 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003036 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003037>;
3038
3039def : Pat <
3040 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003041 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003042>;
3043
3044def : Pat <
3045 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003046 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3047>;
3048
3049def : Pat <
3050 (i64 (sext_inreg i64:$src, i32)),
3051 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003052>;
3053
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003054class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3055 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003056 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003057>;
3058
3059class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3060 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003061 (REG_SEQUENCE VReg_64,
3062 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3063 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003064>;
3065
3066
3067def : ZExt_i64_i32_Pat<zext>;
3068def : ZExt_i64_i32_Pat<anyext>;
3069def : ZExt_i64_i1_Pat<zext>;
3070def : ZExt_i64_i1_Pat<anyext>;
3071
3072def : Pat <
3073 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003074 (REG_SEQUENCE SReg_64, $src, sub0,
3075 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003076>;
3077
3078def : Pat <
3079 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003080 (REG_SEQUENCE VReg_64,
3081 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003082 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3083>;
3084
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003085// If we need to perform a logical operation on i1 values, we need to
3086// use vector comparisons since there is only one SCC register. Vector
3087// comparisions still write to a pair of SGPRs, so treat these as
3088// 64-bit comparisons. When legalizing SGPR copies, instructions
3089// resulting in the copies from SCC to these instructions will be
3090// moved to the VALU.
3091def : Pat <
3092 (i1 (and i1:$src0, i1:$src1)),
3093 (S_AND_B64 $src0, $src1)
3094>;
3095
3096def : Pat <
3097 (i1 (or i1:$src0, i1:$src1)),
3098 (S_OR_B64 $src0, $src1)
3099>;
3100
3101def : Pat <
3102 (i1 (xor i1:$src0, i1:$src1)),
3103 (S_XOR_B64 $src0, $src1)
3104>;
3105
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003106def : Pat <
3107 (f32 (sint_to_fp i1:$src)),
3108 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3109>;
3110
3111def : Pat <
3112 (f32 (uint_to_fp i1:$src)),
3113 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3114>;
3115
3116def : Pat <
3117 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003118 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003119>;
3120
3121def : Pat <
3122 (f64 (uint_to_fp i1:$src)),
3123 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3124>;
3125
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003126//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003127// Miscellaneous Patterns
3128//===----------------------------------------------------------------------===//
3129
3130def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003131 (i32 (trunc i64:$a)),
3132 (EXTRACT_SUBREG $a, sub0)
3133>;
3134
Michel Danzerbf1a6412014-01-28 03:01:16 +00003135def : Pat <
3136 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003137 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003138>;
3139
Matt Arsenaulte306a322014-10-21 16:25:08 +00003140def : Pat <
3141 (i32 (bswap i32:$a)),
3142 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3143 (V_ALIGNBIT_B32 $a, $a, 24),
3144 (V_ALIGNBIT_B32 $a, $a, 8))
3145>;
3146
Tom Stellardfb961692013-10-23 00:44:19 +00003147//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003148// Miscellaneous Optimization Patterns
3149//============================================================================//
3150
Matt Arsenault49dd4282014-09-15 17:15:02 +00003151def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003152
Marek Olsak5df00d62014-12-07 12:18:57 +00003153} // End isGCN predicate