| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIInstructions.td - SI Instruction Defintions ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // This file was originally auto-generated from a GPU register header file and |
| 10 | // all the instruction definitions were originally commented out. Instructions |
| 11 | // that are not yet supported remain commented out. |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 14 | class InterpSlots { |
| 15 | int P0 = 2; |
| 16 | int P10 = 0; |
| 17 | int P20 = 1; |
| 18 | } |
| 19 | def INTERP : InterpSlots; |
| 20 | |
| 21 | def InterpSlot : Operand<i32> { |
| 22 | let PrintMethod = "printInterpSlot"; |
| 23 | } |
| 24 | |
| Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 25 | def SendMsgImm : Operand<i32> { |
| 26 | let PrintMethod = "printSendMsg"; |
| 27 | } |
| 28 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 29 | def isGCN : Predicate<"Subtarget.getGeneration() " |
| Tom Stellard | 6e1ee47 | 2013-10-29 16:37:28 +0000 | [diff] [blame] | 30 | ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 31 | def isSICI : Predicate< |
| 32 | "Subtarget.getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||" |
| 33 | "Subtarget.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS" |
| 34 | >; |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 35 | def isCI : Predicate<"Subtarget.getGeneration() " |
| 36 | ">= AMDGPUSubtarget::SEA_ISLANDS">; |
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 37 | def isVI : Predicate < |
| 38 | "Subtarget.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS" |
| 39 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 40 | |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 41 | def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">; |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 42 | |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 43 | def SWaitMatchClass : AsmOperandClass { |
| 44 | let Name = "SWaitCnt"; |
| 45 | let RenderMethod = "addImmOperands"; |
| 46 | let ParserMethod = "parseSWaitCntOps"; |
| 47 | } |
| 48 | |
| 49 | def WAIT_FLAG : InstFlag<"printWaitFlag"> { |
| 50 | let ParserMatchClass = SWaitMatchClass; |
| 51 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 52 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 53 | let SubtargetPredicate = isGCN in { |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 54 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 55 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 56 | // EXP Instructions |
| 57 | //===----------------------------------------------------------------------===// |
| 58 | |
| 59 | defm EXP : EXP_m; |
| 60 | |
| 61 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 62 | // SMRD Instructions |
| 63 | //===----------------------------------------------------------------------===// |
| 64 | |
| 65 | let mayLoad = 1 in { |
| 66 | |
| 67 | // We are using the SGPR_32 and not the SReg_32 register class for 32-bit |
| 68 | // SMRD instructions, because the SGPR_32 register class does not include M0 |
| 69 | // and writing to M0 from an SMRD instruction will hang the GPU. |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 70 | defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>; |
| 71 | defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>; |
| 72 | defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>; |
| 73 | defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>; |
| 74 | defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 75 | |
| 76 | defm S_BUFFER_LOAD_DWORD : SMRD_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 77 | 0x08, "s_buffer_load_dword", SReg_128, SGPR_32 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 78 | >; |
| 79 | |
| 80 | defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 81 | 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 82 | >; |
| 83 | |
| 84 | defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 85 | 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 86 | >; |
| 87 | |
| 88 | defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 89 | 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 90 | >; |
| 91 | |
| 92 | defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 93 | 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 94 | >; |
| 95 | |
| 96 | } // mayLoad = 1 |
| 97 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 98 | //def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>; |
| 99 | //def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 100 | |
| 101 | //===----------------------------------------------------------------------===// |
| 102 | // SOP1 Instructions |
| 103 | //===----------------------------------------------------------------------===// |
| 104 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 105 | let isMoveImm = 1 in { |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 106 | let isReMaterializable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 107 | defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>; |
| 108 | defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 109 | } // let isRematerializeable = 1 |
| 110 | |
| 111 | let Uses = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 112 | defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>; |
| 113 | defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 114 | } // End Uses = [SCC] |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 115 | } // End isMoveImm = 1 |
| 116 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 117 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 118 | defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32", |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 119 | [(set i32:$dst, (not i32:$src0))] |
| 120 | >; |
| Matt Arsenault | 2c33562 | 2014-04-09 07:16:16 +0000 | [diff] [blame] | 121 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 122 | defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64", |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 123 | [(set i64:$dst, (not i64:$src0))] |
| 124 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 125 | defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>; |
| 126 | defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 127 | } // End Defs = [SCC] |
| 128 | |
| 129 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 130 | defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32", |
| Matt Arsenault | 43160e7 | 2014-06-18 17:13:57 +0000 | [diff] [blame] | 131 | [(set i32:$dst, (AMDGPUbrev i32:$src0))] |
| 132 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 133 | defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 134 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 135 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 136 | //defm S_BCNT0_I32_B32 : SOP1_BCNT0 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>; |
| 137 | //defm S_BCNT0_I32_B64 : SOP1_BCNT0 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>; |
| 138 | defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32", |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 139 | [(set i32:$dst, (ctpop i32:$src0))] |
| 140 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 141 | defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 142 | } // End Defs = [SCC] |
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 143 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 144 | //defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>; |
| 145 | //defm S_FF0_I32_B64 : SOP1_FF0 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>; |
| 146 | defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32", |
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 147 | [(set i32:$dst, (cttz_zero_undef i32:$src0))] |
| 148 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 149 | ////defm S_FF1_I32_B64 : SOP1_FF1 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>; |
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 150 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 151 | defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32", |
| Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 152 | [(set i32:$dst, (ctlz_zero_undef i32:$src0))] |
| 153 | >; |
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 154 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 155 | //defm S_FLBIT_I32_B64 : SOP1_32 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>; |
| 156 | defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32", []>; |
| 157 | //defm S_FLBIT_I32_I64 : SOP1_32 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>; |
| 158 | defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8", |
| Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 159 | [(set i32:$dst, (sext_inreg i32:$src0, i8))] |
| 160 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 161 | defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16", |
| Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 162 | [(set i32:$dst, (sext_inreg i32:$src0, i16))] |
| 163 | >; |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 164 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 165 | ////defm S_BITSET0_B32 : SOP1_BITSET0 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>; |
| 166 | ////defm S_BITSET0_B64 : SOP1_BITSET0 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>; |
| 167 | ////defm S_BITSET1_B32 : SOP1_BITSET1 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>; |
| 168 | ////defm S_BITSET1_B64 : SOP1_BITSET1 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>; |
| 169 | defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>; |
| 170 | defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>; |
| 171 | defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>; |
| 172 | defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 173 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 174 | let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 175 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 176 | defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>; |
| 177 | defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>; |
| 178 | defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>; |
| 179 | defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>; |
| 180 | defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>; |
| 181 | defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>; |
| 182 | defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>; |
| 183 | defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 184 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 185 | } // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 186 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 187 | defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>; |
| 188 | defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>; |
| 189 | defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>; |
| 190 | defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>; |
| 191 | defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>; |
| 192 | defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>; |
| 193 | //defm S_CBRANCH_JOIN : SOP1_ <sop1<0x32, 0x2e>, "s_cbranch_join", []>; |
| 194 | defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 195 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 196 | defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 197 | } // End Defs = [SCC] |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 198 | defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 199 | |
| 200 | //===----------------------------------------------------------------------===// |
| 201 | // SOP2 Instructions |
| 202 | //===----------------------------------------------------------------------===// |
| 203 | |
| 204 | let Defs = [SCC] in { // Carry out goes to SCC |
| 205 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 206 | defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>; |
| 207 | defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 208 | [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))] |
| 209 | >; |
| 210 | } // End isCommutable = 1 |
| 211 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 212 | defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>; |
| 213 | defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 214 | [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))] |
| 215 | >; |
| 216 | |
| 217 | let Uses = [SCC] in { // Carry in comes from SCC |
| 218 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 219 | defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 220 | [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>; |
| 221 | } // End isCommutable = 1 |
| 222 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 223 | defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 224 | [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>; |
| 225 | } // End Uses = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 226 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 227 | defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 228 | [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))] |
| 229 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 230 | defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 231 | [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))] |
| 232 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 233 | defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 234 | [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))] |
| 235 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 236 | defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 237 | [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))] |
| 238 | >; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 239 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 240 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 241 | defm S_CSELECT_B32 : SOP2_SELECT_32 <sop2<0x0a>, "s_cselect_b32", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 242 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 243 | let Uses = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 244 | defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 245 | } // End Uses = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 246 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 247 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 248 | defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 249 | [(set i32:$dst, (and i32:$src0, i32:$src1))] |
| 250 | >; |
| 251 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 252 | defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 253 | [(set i64:$dst, (and i64:$src0, i64:$src1))] |
| 254 | >; |
| 255 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 256 | defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 257 | [(set i32:$dst, (or i32:$src0, i32:$src1))] |
| 258 | >; |
| 259 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 260 | defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 261 | [(set i64:$dst, (or i64:$src0, i64:$src1))] |
| 262 | >; |
| 263 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 264 | defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 265 | [(set i32:$dst, (xor i32:$src0, i32:$src1))] |
| 266 | >; |
| 267 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 268 | defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64", |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 269 | [(set i64:$dst, (xor i64:$src0, i64:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 270 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 271 | defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>; |
| 272 | defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>; |
| 273 | defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>; |
| 274 | defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>; |
| 275 | defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>; |
| 276 | defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>; |
| 277 | defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>; |
| 278 | defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>; |
| 279 | defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>; |
| 280 | defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 281 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 282 | |
| 283 | // Use added complexity so these patterns are preferred to the VALU patterns. |
| 284 | let AddedComplexity = 1 in { |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 285 | let Defs = [SCC] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 286 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 287 | defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 288 | [(set i32:$dst, (shl i32:$src0, i32:$src1))] |
| 289 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 290 | defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 291 | [(set i64:$dst, (shl i64:$src0, i32:$src1))] |
| 292 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 293 | defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 294 | [(set i32:$dst, (srl i32:$src0, i32:$src1))] |
| 295 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 296 | defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 297 | [(set i64:$dst, (srl i64:$src0, i32:$src1))] |
| 298 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 299 | defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 300 | [(set i32:$dst, (sra i32:$src0, i32:$src1))] |
| 301 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 302 | defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 303 | [(set i64:$dst, (sra i64:$src0, i32:$src1))] |
| 304 | >; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 305 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 306 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 307 | defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", []>; |
| 308 | defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>; |
| 309 | defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32", |
| Matt Arsenault | 869cd07 | 2014-09-03 23:24:35 +0000 | [diff] [blame] | 310 | [(set i32:$dst, (mul i32:$src0, i32:$src1))] |
| 311 | >; |
| 312 | |
| 313 | } // End AddedComplexity = 1 |
| 314 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 315 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 316 | defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>; |
| 317 | defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>; |
| 318 | defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>; |
| 319 | defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 320 | } // End Defs = [SCC] |
| 321 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 322 | //defm S_CBRANCH_G_FORK : SOP2_ <sop2<0x2b, 0x29>, "s_cbranch_g_fork", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 323 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 324 | defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 325 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 326 | |
| 327 | //===----------------------------------------------------------------------===// |
| 328 | // SOPC Instructions |
| 329 | //===----------------------------------------------------------------------===// |
| 330 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 331 | def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">; |
| 332 | def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">; |
| 333 | def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">; |
| 334 | def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">; |
| 335 | def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">; |
| 336 | def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">; |
| 337 | def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">; |
| 338 | def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">; |
| 339 | def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">; |
| 340 | def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">; |
| 341 | def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">; |
| 342 | def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">; |
| 343 | ////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>; |
| 344 | ////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>; |
| 345 | ////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>; |
| 346 | ////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>; |
| 347 | //def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 348 | |
| 349 | //===----------------------------------------------------------------------===// |
| 350 | // SOPK Instructions |
| 351 | //===----------------------------------------------------------------------===// |
| 352 | |
| Tom Stellard | e63d5ed | 2014-11-14 20:43:28 +0000 | [diff] [blame] | 353 | let isReMaterializable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 354 | defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>; |
| Tom Stellard | e63d5ed | 2014-11-14 20:43:28 +0000 | [diff] [blame] | 355 | } // End isReMaterializable = 1 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 356 | let Uses = [SCC] in { |
| 357 | defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>; |
| 358 | } |
| 359 | |
| 360 | let isCompare = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 361 | |
| 362 | /* |
| 363 | This instruction is disabled for now until we can figure out how to teach |
| 364 | the instruction selector to correctly use the S_CMP* vs V_CMP* |
| 365 | instructions. |
| 366 | |
| 367 | When this instruction is enabled the code generator sometimes produces this |
| 368 | invalid sequence: |
| 369 | |
| 370 | SCC = S_CMPK_EQ_I32 SGPR0, imm |
| 371 | VCC = COPY SCC |
| 372 | VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1 |
| 373 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 374 | defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 375 | [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 376 | >; |
| 377 | */ |
| 378 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 379 | defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>; |
| 380 | defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>; |
| 381 | defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>; |
| 382 | defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>; |
| 383 | defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>; |
| 384 | defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>; |
| 385 | defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>; |
| 386 | defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>; |
| 387 | defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>; |
| 388 | defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>; |
| 389 | defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>; |
| 390 | } // End isCompare = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 391 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 392 | let isCommutable = 1 in { |
| 393 | let Defs = [SCC], isCommutable = 1 in { |
| 394 | defm S_ADDK_I32 : SOPK_32 <sopk<0x0f, 0x0e>, "s_addk_i32", []>; |
| 395 | } |
| 396 | defm S_MULK_I32 : SOPK_32 <sopk<0x10, 0x0f>, "s_mulk_i32", []>; |
| Matt Arsenault | 3383eec | 2013-11-14 22:32:49 +0000 | [diff] [blame] | 397 | } |
| 398 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 399 | //defm S_CBRANCH_I_FORK : SOPK_ <sopk<0x11, 0x10>, "s_cbranch_i_fork", []>; |
| 400 | defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>; |
| 401 | defm S_SETREG_B32 : SOPK_32 <sopk<0x13, 0x12>, "s_setreg_b32", []>; |
| 402 | defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>; |
| 403 | //defm S_SETREG_IMM32_B32 : SOPK_32 <sopk<0x15, 0x14>, "s_setreg_imm32_b32", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 404 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 405 | //===----------------------------------------------------------------------===// |
| 406 | // SOPP Instructions |
| 407 | //===----------------------------------------------------------------------===// |
| 408 | |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 409 | def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 410 | |
| 411 | let isTerminator = 1 in { |
| 412 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 413 | def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 414 | [(IL_retflag)]> { |
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 415 | let simm16 = 0; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 416 | let isBarrier = 1; |
| 417 | let hasCtrlDep = 1; |
| 418 | } |
| 419 | |
| 420 | let isBranch = 1 in { |
| 421 | def S_BRANCH : SOPP < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 422 | 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16", |
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 423 | [(br bb:$simm16)]> { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 424 | let isBarrier = 1; |
| 425 | } |
| 426 | |
| 427 | let DisableEncoding = "$scc" in { |
| 428 | def S_CBRANCH_SCC0 : SOPP < |
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 429 | 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 430 | "s_cbranch_scc0 $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 431 | >; |
| 432 | def S_CBRANCH_SCC1 : SOPP < |
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 433 | 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 434 | "s_cbranch_scc1 $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 435 | >; |
| 436 | } // End DisableEncoding = "$scc" |
| 437 | |
| 438 | def S_CBRANCH_VCCZ : SOPP < |
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 439 | 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 440 | "s_cbranch_vccz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 441 | >; |
| 442 | def S_CBRANCH_VCCNZ : SOPP < |
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 443 | 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 444 | "s_cbranch_vccnz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 445 | >; |
| 446 | |
| 447 | let DisableEncoding = "$exec" in { |
| 448 | def S_CBRANCH_EXECZ : SOPP < |
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 449 | 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 450 | "s_cbranch_execz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 451 | >; |
| 452 | def S_CBRANCH_EXECNZ : SOPP < |
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 453 | 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 454 | "s_cbranch_execnz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 455 | >; |
| 456 | } // End DisableEncoding = "$exec" |
| 457 | |
| 458 | |
| 459 | } // End isBranch = 1 |
| 460 | } // End isTerminator = 1 |
| 461 | |
| 462 | let hasSideEffects = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 463 | def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 464 | [(int_AMDGPU_barrier_local)] |
| 465 | > { |
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 466 | let simm16 = 0; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 467 | let isBarrier = 1; |
| 468 | let hasCtrlDep = 1; |
| 469 | let mayLoad = 1; |
| 470 | let mayStore = 1; |
| 471 | } |
| 472 | |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 473 | def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">; |
| 474 | def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">; |
| 475 | def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">; |
| 476 | def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 477 | |
| 478 | let Uses = [EXEC] in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 479 | def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16", |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 480 | [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)] |
| 481 | > { |
| 482 | let DisableEncoding = "$m0"; |
| 483 | } |
| 484 | } // End Uses = [EXEC] |
| 485 | |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 486 | def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">; |
| 487 | def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">; |
| 488 | def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> { |
| 489 | let simm16 = 0; |
| 490 | } |
| 491 | def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">; |
| 492 | def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">; |
| 493 | def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> { |
| 494 | let simm16 = 0; |
| 495 | } |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 496 | } // End hasSideEffects |
| 497 | |
| 498 | //===----------------------------------------------------------------------===// |
| 499 | // VOPC Instructions |
| 500 | //===----------------------------------------------------------------------===// |
| 501 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 502 | let isCompare = 1 in { |
| 503 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 504 | defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">; |
| 505 | defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT>; |
| 506 | defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>; |
| 507 | defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE>; |
| 508 | defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>; |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 509 | defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 510 | defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>; |
| 511 | defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>; |
| 512 | defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 513 | defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT>; |
| Matt Arsenault | 58d502f | 2014-12-11 22:15:43 +0000 | [diff] [blame] | 514 | defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 515 | defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE>; |
| 516 | defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 517 | defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 518 | defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 519 | defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 520 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 521 | let hasSideEffects = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 522 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 523 | defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">; |
| 524 | defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32">; |
| 525 | defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">; |
| 526 | defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32">; |
| 527 | defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">; |
| 528 | defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">; |
| 529 | defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">; |
| 530 | defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">; |
| 531 | defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">; |
| 532 | defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">; |
| 533 | defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">; |
| 534 | defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">; |
| 535 | defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">; |
| 536 | defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">; |
| 537 | defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">; |
| 538 | defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 539 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 540 | } // End hasSideEffects = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 541 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 542 | defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">; |
| 543 | defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT>; |
| 544 | defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>; |
| 545 | defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE>; |
| 546 | defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>; |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 547 | defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 548 | defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>; |
| 549 | defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>; |
| 550 | defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 551 | defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT>; |
| Matt Arsenault | 58d502f | 2014-12-11 22:15:43 +0000 | [diff] [blame] | 552 | defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 553 | defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE>; |
| 554 | defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 555 | defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 556 | defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 557 | defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 558 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 559 | let hasSideEffects = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 560 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 561 | defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">; |
| 562 | defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64">; |
| 563 | defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">; |
| 564 | defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64">; |
| 565 | defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">; |
| 566 | defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">; |
| 567 | defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">; |
| 568 | defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">; |
| 569 | defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">; |
| 570 | defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64">; |
| 571 | defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">; |
| 572 | defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64">; |
| 573 | defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">; |
| 574 | defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">; |
| 575 | defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">; |
| 576 | defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 577 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 578 | } // End hasSideEffects = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 579 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 580 | let SubtargetPredicate = isSICI in { |
| 581 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 582 | defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">; |
| 583 | defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">; |
| 584 | defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">; |
| 585 | defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">; |
| 586 | defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">; |
| 587 | defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">; |
| 588 | defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">; |
| 589 | defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">; |
| 590 | defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">; |
| 591 | defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">; |
| 592 | defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">; |
| 593 | defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">; |
| 594 | defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">; |
| 595 | defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">; |
| 596 | defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">; |
| 597 | defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 598 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 599 | let hasSideEffects = 1 in { |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 600 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 601 | defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">; |
| 602 | defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">; |
| 603 | defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">; |
| 604 | defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">; |
| 605 | defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">; |
| 606 | defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">; |
| 607 | defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">; |
| 608 | defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">; |
| 609 | defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">; |
| 610 | defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">; |
| 611 | defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">; |
| 612 | defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">; |
| 613 | defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">; |
| 614 | defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">; |
| 615 | defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">; |
| 616 | defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 617 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 618 | } // End hasSideEffects = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 619 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 620 | defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">; |
| 621 | defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">; |
| 622 | defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">; |
| 623 | defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">; |
| 624 | defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">; |
| 625 | defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">; |
| 626 | defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">; |
| 627 | defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">; |
| 628 | defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">; |
| 629 | defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">; |
| 630 | defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">; |
| 631 | defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">; |
| 632 | defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">; |
| 633 | defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">; |
| 634 | defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">; |
| 635 | defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 636 | |
| 637 | let hasSideEffects = 1, Defs = [EXEC] in { |
| 638 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 639 | defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">; |
| 640 | defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">; |
| 641 | defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">; |
| 642 | defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">; |
| 643 | defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">; |
| 644 | defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">; |
| 645 | defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">; |
| 646 | defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">; |
| 647 | defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">; |
| 648 | defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">; |
| 649 | defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">; |
| 650 | defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">; |
| 651 | defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">; |
| 652 | defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">; |
| 653 | defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">; |
| 654 | defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 655 | |
| 656 | } // End hasSideEffects = 1, Defs = [EXEC] |
| 657 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 658 | } // End SubtargetPredicate = isSICI |
| 659 | |
| 660 | defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">; |
| 661 | defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT>; |
| 662 | defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>; |
| 663 | defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE>; |
| 664 | defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>; |
| 665 | defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>; |
| 666 | defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>; |
| 667 | defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 668 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 669 | let hasSideEffects = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 670 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 671 | defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">; |
| 672 | defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32">; |
| 673 | defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">; |
| 674 | defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32">; |
| 675 | defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">; |
| 676 | defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">; |
| 677 | defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">; |
| 678 | defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 679 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 680 | } // End hasSideEffects = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 681 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 682 | defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">; |
| 683 | defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT>; |
| 684 | defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>; |
| 685 | defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE>; |
| 686 | defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>; |
| 687 | defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>; |
| 688 | defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>; |
| 689 | defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 690 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 691 | let hasSideEffects = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 692 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 693 | defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">; |
| 694 | defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64">; |
| 695 | defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">; |
| 696 | defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64">; |
| 697 | defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">; |
| 698 | defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">; |
| 699 | defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">; |
| 700 | defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 701 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 702 | } // End hasSideEffects = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 703 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 704 | defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">; |
| 705 | defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT>; |
| 706 | defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>; |
| 707 | defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE>; |
| 708 | defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>; |
| 709 | defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>; |
| 710 | defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>; |
| 711 | defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 712 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 713 | let hasSideEffects = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 714 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 715 | defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">; |
| 716 | defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32">; |
| 717 | defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">; |
| 718 | defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32">; |
| 719 | defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">; |
| 720 | defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">; |
| 721 | defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">; |
| 722 | defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 723 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 724 | } // End hasSideEffects = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 725 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 726 | defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">; |
| 727 | defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT>; |
| 728 | defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>; |
| 729 | defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE>; |
| 730 | defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>; |
| 731 | defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>; |
| 732 | defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>; |
| 733 | defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 734 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 735 | let hasSideEffects = 1 in { |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 736 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 737 | defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">; |
| 738 | defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64">; |
| 739 | defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">; |
| 740 | defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64">; |
| 741 | defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">; |
| 742 | defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">; |
| 743 | defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">; |
| 744 | defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 745 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 746 | } // End hasSideEffects = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 747 | |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 748 | defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 749 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 750 | let hasSideEffects = 1 in { |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 751 | defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">; |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 752 | } // End hasSideEffects = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 753 | |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 754 | defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 755 | |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 756 | let hasSideEffects = 1 in { |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 757 | defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">; |
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 758 | } // End hasSideEffects = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 759 | |
| 760 | } // End isCompare = 1 |
| 761 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 762 | //===----------------------------------------------------------------------===// |
| 763 | // DS Instructions |
| 764 | //===----------------------------------------------------------------------===// |
| 765 | |
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 766 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 767 | def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>; |
| 768 | def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>; |
| 769 | def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>; |
| 770 | def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>; |
| 771 | def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>; |
| 772 | def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>; |
| 773 | def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>; |
| 774 | def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>; |
| 775 | def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>; |
| 776 | def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>; |
| 777 | def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>; |
| 778 | def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>; |
| 779 | def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VGPR_32>; |
| 780 | def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>; |
| 781 | def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>; |
| 782 | def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VGPR_32>; |
| 783 | def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VGPR_32>; |
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 784 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 785 | def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">; |
| 786 | def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">; |
| 787 | def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">; |
| 788 | def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">; |
| 789 | def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">; |
| 790 | def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">; |
| 791 | def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">; |
| 792 | def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">; |
| 793 | def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">; |
| 794 | def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">; |
| 795 | def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">; |
| 796 | def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">; |
| 797 | def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">; |
| 798 | def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>; |
| 799 | //def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2_b32">; |
| 800 | //def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2st64_b32">; |
| 801 | def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">; |
| 802 | def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">; |
| 803 | def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">; |
| 804 | def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">; |
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 805 | |
| 806 | let SubtargetPredicate = isCI in { |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 807 | def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">; |
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 808 | } // End isCI |
| 809 | |
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 810 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 811 | def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>; |
| 812 | def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>; |
| 813 | def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>; |
| 814 | def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>; |
| 815 | def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>; |
| 816 | def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>; |
| 817 | def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>; |
| 818 | def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>; |
| 819 | def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>; |
| 820 | def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>; |
| 821 | def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>; |
| 822 | def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>; |
| 823 | def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>; |
| 824 | def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>; |
| 825 | def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>; |
| 826 | def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>; |
| 827 | def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>; |
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 828 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 829 | def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">; |
| 830 | def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">; |
| 831 | def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">; |
| 832 | def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">; |
| 833 | def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">; |
| 834 | def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">; |
| 835 | def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">; |
| 836 | def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">; |
| 837 | def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">; |
| 838 | def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">; |
| 839 | def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">; |
| 840 | def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">; |
| 841 | def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">; |
| 842 | def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">; |
| 843 | //def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">; |
| 844 | //def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">; |
| 845 | def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">; |
| 846 | def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">; |
| 847 | def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">; |
| 848 | def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">; |
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 849 | |
| 850 | //let SubtargetPredicate = isCI in { |
| 851 | // DS_CONDXCHG32_RTN_B64 |
| 852 | // DS_CONDXCHG32_RTN_B128 |
| 853 | //} // End isCI |
| 854 | |
| 855 | // TODO: _SRC2_* forms |
| 856 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 857 | defm DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VGPR_32>; |
| 858 | defm DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VGPR_32>; |
| 859 | defm DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VGPR_32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 860 | defm DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>; |
| Matt Arsenault | d06ebd9 | 2014-03-19 22:19:54 +0000 | [diff] [blame] | 861 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 862 | defm DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VGPR_32>; |
| 863 | defm DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VGPR_32>; |
| 864 | defm DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VGPR_32>; |
| 865 | defm DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VGPR_32>; |
| 866 | defm DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VGPR_32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 867 | defm DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>; |
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 868 | |
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 869 | // 2 forms. |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 870 | defm DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VGPR_32>; |
| 871 | defm DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VGPR_32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 872 | defm DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>; |
| 873 | defm DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>; |
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 874 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 875 | defm DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>; |
| 876 | defm DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>; |
| 877 | defm DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>; |
| 878 | defm DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>; |
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 879 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 880 | //===----------------------------------------------------------------------===// |
| 881 | // MUBUF Instructions |
| 882 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 883 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 884 | let SubtargetPredicate = isSICI in { |
| 885 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 886 | //def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>; |
| 887 | //def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>; |
| 888 | //def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>; |
| 889 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>; |
| 890 | //def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>; |
| 891 | //def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>; |
| 892 | //def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>; |
| 893 | //def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>; |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 894 | defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 895 | 0x00000008, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 896 | >; |
| 897 | defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 898 | 0x00000009, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 899 | >; |
| 900 | defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 901 | 0x0000000a, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 902 | >; |
| 903 | defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 904 | 0x0000000b, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 905 | >; |
| 906 | defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 907 | 0x0000000c, "buffer_load_dword", VGPR_32, i32, global_load |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 908 | >; |
| 909 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 910 | 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 911 | >; |
| 912 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 913 | 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 914 | >; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 915 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 916 | defm BUFFER_STORE_BYTE : MUBUF_Store_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 917 | 0x00000018, "buffer_store_byte", VGPR_32, i32, truncstorei8_global |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 918 | >; |
| 919 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 920 | defm BUFFER_STORE_SHORT : MUBUF_Store_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 921 | 0x0000001a, "buffer_store_short", VGPR_32, i32, truncstorei16_global |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 922 | >; |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 923 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 924 | defm BUFFER_STORE_DWORD : MUBUF_Store_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 925 | 0x0000001c, "buffer_store_dword", VGPR_32, i32, global_store |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 926 | >; |
| 927 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 928 | defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 929 | 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 930 | >; |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 931 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 932 | defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 933 | 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 934 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 935 | //def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>; |
| Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 936 | defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 937 | 0x00000030, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global |
| Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 938 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 939 | //def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>; |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 940 | defm BUFFER_ATOMIC_ADD : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 941 | 0x00000032, "buffer_atomic_add", VGPR_32, i32, atomic_add_global |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 942 | >; |
| Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 943 | defm BUFFER_ATOMIC_SUB : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 944 | 0x00000033, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global |
| Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 945 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 946 | //def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>; |
| Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 947 | defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 948 | 0x00000035, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global |
| Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 949 | >; |
| 950 | defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 951 | 0x00000036, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global |
| Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 952 | >; |
| Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 953 | defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 954 | 0x00000037, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global |
| Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 955 | >; |
| 956 | defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 957 | 0x00000038, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global |
| Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 958 | >; |
| Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 959 | defm BUFFER_ATOMIC_AND : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 960 | 0x00000039, "buffer_atomic_and", VGPR_32, i32, atomic_and_global |
| Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 961 | >; |
| Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 962 | defm BUFFER_ATOMIC_OR : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 963 | 0x0000003a, "buffer_atomic_or", VGPR_32, i32, atomic_or_global |
| Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 964 | >; |
| Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 965 | defm BUFFER_ATOMIC_XOR : MUBUF_Atomic < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 966 | 0x0000003b, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global |
| Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 967 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 968 | //def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>; |
| 969 | //def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>; |
| 970 | //def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>; |
| 971 | //def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>; |
| 972 | //def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>; |
| 973 | //def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>; |
| 974 | //def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>; |
| 975 | //def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>; |
| 976 | //def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>; |
| 977 | //def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>; |
| 978 | //def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>; |
| 979 | //def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>; |
| 980 | //def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>; |
| 981 | //def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>; |
| 982 | //def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>; |
| 983 | //def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>; |
| 984 | //def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>; |
| 985 | //def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>; |
| 986 | //def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>; |
| 987 | //def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>; |
| 988 | //def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>; |
| 989 | //def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>; |
| 990 | //def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>; |
| 991 | //def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 992 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 993 | } // End SubtargetPredicate = isSICI |
| 994 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 995 | //===----------------------------------------------------------------------===// |
| 996 | // MTBUF Instructions |
| 997 | //===----------------------------------------------------------------------===// |
| 998 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 999 | //def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>; |
| 1000 | //def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>; |
| 1001 | //def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>; |
| 1002 | defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>; |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1003 | defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1004 | defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>; |
| 1005 | defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>; |
| 1006 | defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1007 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1008 | //===----------------------------------------------------------------------===// |
| 1009 | // MIMG Instructions |
| 1010 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1011 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1012 | defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">; |
| 1013 | defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">; |
| 1014 | //def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>; |
| 1015 | //def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>; |
| 1016 | //def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>; |
| 1017 | //def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>; |
| 1018 | //def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>; |
| 1019 | //def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>; |
| 1020 | //def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>; |
| 1021 | //def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>; |
| 1022 | defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">; |
| 1023 | //def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>; |
| 1024 | //def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>; |
| 1025 | //def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>; |
| 1026 | //def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>; |
| 1027 | //def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; |
| 1028 | //def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>; |
| 1029 | //def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>; |
| 1030 | //def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>; |
| 1031 | //def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>; |
| 1032 | //def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>; |
| 1033 | //def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>; |
| 1034 | //def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>; |
| 1035 | //def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>; |
| 1036 | //def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>; |
| 1037 | //def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; |
| 1038 | //def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; |
| 1039 | //def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; |
| 1040 | defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">; |
| 1041 | defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">; |
| 1042 | defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">; |
| 1043 | defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">; |
| 1044 | defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">; |
| 1045 | defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">; |
| 1046 | defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">; |
| 1047 | defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">; |
| 1048 | defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">; |
| 1049 | defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">; |
| 1050 | defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">; |
| 1051 | defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">; |
| 1052 | defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">; |
| 1053 | defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">; |
| 1054 | defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">; |
| 1055 | defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">; |
| 1056 | defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">; |
| 1057 | defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">; |
| 1058 | defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">; |
| 1059 | defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">; |
| 1060 | defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">; |
| 1061 | defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">; |
| 1062 | defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">; |
| 1063 | defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">; |
| 1064 | defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">; |
| 1065 | defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">; |
| 1066 | defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">; |
| 1067 | defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">; |
| 1068 | defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">; |
| 1069 | defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">; |
| 1070 | defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">; |
| 1071 | defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">; |
| 1072 | defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">; |
| 1073 | defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">; |
| 1074 | defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">; |
| 1075 | defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">; |
| 1076 | defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">; |
| 1077 | defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">; |
| 1078 | defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">; |
| 1079 | defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">; |
| 1080 | defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">; |
| 1081 | defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">; |
| 1082 | defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">; |
| 1083 | defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">; |
| 1084 | defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">; |
| 1085 | defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">; |
| 1086 | defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">; |
| 1087 | defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">; |
| 1088 | defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">; |
| 1089 | defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">; |
| 1090 | defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">; |
| 1091 | defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">; |
| 1092 | defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">; |
| 1093 | defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">; |
| 1094 | defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">; |
| 1095 | defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">; |
| 1096 | defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">; |
| 1097 | defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">; |
| 1098 | defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">; |
| 1099 | defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">; |
| 1100 | defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">; |
| 1101 | defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">; |
| 1102 | defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">; |
| 1103 | defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">; |
| 1104 | defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">; |
| 1105 | //def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>; |
| 1106 | //def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1107 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1108 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1109 | // Flat Instructions |
| 1110 | //===----------------------------------------------------------------------===// |
| 1111 | |
| 1112 | let Predicates = [HasFlatAddressSpace] in { |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1113 | def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>; |
| 1114 | def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>; |
| 1115 | def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>; |
| 1116 | def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>; |
| 1117 | def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1118 | def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>; |
| 1119 | def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>; |
| 1120 | def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1121 | |
| 1122 | def FLAT_STORE_BYTE : FLAT_Store_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1123 | 0x00000018, "flat_store_byte", VGPR_32 |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1124 | >; |
| 1125 | |
| 1126 | def FLAT_STORE_SHORT : FLAT_Store_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1127 | 0x0000001a, "flat_store_short", VGPR_32 |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1128 | >; |
| 1129 | |
| 1130 | def FLAT_STORE_DWORD : FLAT_Store_Helper < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1131 | 0x0000001c, "flat_store_dword", VGPR_32 |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1132 | >; |
| 1133 | |
| 1134 | def FLAT_STORE_DWORDX2 : FLAT_Store_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1135 | 0x0000001d, "flat_store_dwordx2", VReg_64 |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1136 | >; |
| 1137 | |
| 1138 | def FLAT_STORE_DWORDX4 : FLAT_Store_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1139 | 0x0000001e, "flat_store_dwordx4", VReg_128 |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1140 | >; |
| 1141 | |
| 1142 | def FLAT_STORE_DWORDX3 : FLAT_Store_Helper < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1143 | 0x0000001e, "flat_store_dwordx3", VReg_96 |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1144 | >; |
| 1145 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1146 | //def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>; |
| 1147 | //def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>; |
| 1148 | //def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>; |
| 1149 | //def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>; |
| 1150 | //def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>; |
| 1151 | //def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>; |
| 1152 | //def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>; |
| 1153 | //def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>; |
| 1154 | //def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>; |
| 1155 | //def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>; |
| 1156 | //def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>; |
| 1157 | //def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>; |
| 1158 | //def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>; |
| 1159 | //def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>; |
| 1160 | //def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>; |
| 1161 | //def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>; |
| 1162 | //def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>; |
| 1163 | //def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>; |
| 1164 | //def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>; |
| 1165 | //def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>; |
| 1166 | //def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>; |
| 1167 | //def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>; |
| 1168 | //def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>; |
| 1169 | //def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>; |
| 1170 | //def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>; |
| 1171 | //def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>; |
| 1172 | //def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>; |
| 1173 | //def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>; |
| 1174 | //def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>; |
| 1175 | //def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>; |
| 1176 | //def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>; |
| 1177 | //def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>; |
| 1178 | //def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>; |
| 1179 | //def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 1180 | |
| 1181 | } // End HasFlatAddressSpace predicate |
| 1182 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1183 | // VOP1 Instructions |
| 1184 | //===----------------------------------------------------------------------===// |
| 1185 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1186 | //def V_NOP : VOP1_ <0x00000000, "v_nop", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1187 | |
| Matt Arsenault | f273370 | 2014-07-30 03:18:57 +0000 | [diff] [blame] | 1188 | let isMoveImm = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1189 | defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>; |
| Matt Arsenault | f273370 | 2014-07-30 03:18:57 +0000 | [diff] [blame] | 1190 | } // End isMoveImm = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1191 | |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1192 | let Uses = [EXEC] in { |
| 1193 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1194 | // FIXME: Specify SchedRW for READFIRSTLANE_B32 |
| 1195 | |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1196 | def V_READFIRSTLANE_B32 : VOP1 < |
| 1197 | 0x00000002, |
| 1198 | (outs SReg_32:$vdst), |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1199 | (ins VGPR_32:$src0), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1200 | "v_readfirstlane_b32 $vdst, $src0", |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1201 | [] |
| 1202 | >; |
| 1203 | |
| 1204 | } |
| 1205 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1206 | let SchedRW = [WriteQuarterRate32] in { |
| 1207 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1208 | defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1209 | VOP_I32_F64, fp_to_sint |
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 1210 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1211 | defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1212 | VOP_F64_I32, sint_to_fp |
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 1213 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1214 | defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1215 | VOP_F32_I32, sint_to_fp |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1216 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1217 | defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1218 | VOP_F32_I32, uint_to_fp |
| Tom Stellard | c932d73 | 2013-05-06 23:02:07 +0000 | [diff] [blame] | 1219 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1220 | defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1221 | VOP_I32_F32, fp_to_uint |
| Tom Stellard | 73c31d5 | 2013-08-14 22:21:57 +0000 | [diff] [blame] | 1222 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1223 | defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1224 | VOP_I32_F32, fp_to_sint |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1225 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1226 | defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>; |
| 1227 | defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1228 | VOP_I32_F32, fp_to_f16 |
| Matt Arsenault | b0df925 | 2014-07-10 03:22:20 +0000 | [diff] [blame] | 1229 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1230 | defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1231 | VOP_F32_I32, f16_to_fp |
| Matt Arsenault | b0df925 | 2014-07-10 03:22:20 +0000 | [diff] [blame] | 1232 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1233 | //defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>; |
| 1234 | //defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>; |
| 1235 | //defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>; |
| 1236 | defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1237 | VOP_F32_F64, fround |
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 1238 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1239 | defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1240 | VOP_F64_F32, fextend |
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 1241 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1242 | defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1243 | VOP_F32_I32, AMDGPUcvt_f32_ubyte0 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1244 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1245 | defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1246 | VOP_F32_I32, AMDGPUcvt_f32_ubyte1 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1247 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1248 | defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1249 | VOP_F32_I32, AMDGPUcvt_f32_ubyte2 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1250 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1251 | defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1252 | VOP_F32_I32, AMDGPUcvt_f32_ubyte3 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1253 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1254 | defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1255 | VOP_I32_F64, fp_to_uint |
| Matt Arsenault | c3a73c3 | 2014-05-22 03:20:30 +0000 | [diff] [blame] | 1256 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1257 | defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1258 | VOP_F64_I32, uint_to_fp |
| Matt Arsenault | c3a73c3 | 2014-05-22 03:20:30 +0000 | [diff] [blame] | 1259 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1260 | |
| 1261 | } // let SchedRW = [WriteQuarterRate32] |
| 1262 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1263 | defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1264 | VOP_F32_F32, AMDGPUfract |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1265 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1266 | defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1267 | VOP_F32_F32, ftrunc |
| Tom Stellard | 9b3d253 | 2013-05-06 23:02:00 +0000 | [diff] [blame] | 1268 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1269 | defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1270 | VOP_F32_F32, fceil |
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 1271 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1272 | defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1273 | VOP_F32_F32, frint |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1274 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1275 | defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1276 | VOP_F32_F32, ffloor |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1277 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1278 | defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1279 | VOP_F32_F32, fexp2 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1280 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1281 | |
| 1282 | let SchedRW = [WriteQuarterRate32] in { |
| 1283 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1284 | defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1285 | VOP_F32_F32, flog2 |
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 1286 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1287 | defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1288 | VOP_F32_F32, AMDGPUrcp |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1289 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1290 | defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32", |
| 1291 | VOP_F32_F32 |
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 1292 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1293 | defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1294 | VOP_F32_F32, AMDGPUrsq |
| Matt Arsenault | 1513046 | 2014-06-05 00:15:55 +0000 | [diff] [blame] | 1295 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1296 | |
| 1297 | } //let SchedRW = [WriteQuarterRate32] |
| 1298 | |
| 1299 | let SchedRW = [WriteDouble] in { |
| 1300 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1301 | defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1302 | VOP_F64_F64, AMDGPUrcp |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1303 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1304 | defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1305 | VOP_F64_F64, AMDGPUrsq |
| Matt Arsenault | 1513046 | 2014-06-05 00:15:55 +0000 | [diff] [blame] | 1306 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1307 | |
| 1308 | } // let SchedRW = [WriteDouble]; |
| 1309 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1310 | defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1311 | VOP_F32_F32, fsqrt |
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 1312 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1313 | |
| 1314 | let SchedRW = [WriteDouble] in { |
| 1315 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1316 | defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1317 | VOP_F64_F64, fsqrt |
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 1318 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1319 | |
| 1320 | } // let SchedRW = [WriteDouble] |
| 1321 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1322 | defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1323 | VOP_F32_F32, AMDGPUsin |
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 1324 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1325 | defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1326 | VOP_F32_F32, AMDGPUcos |
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 1327 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1328 | defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>; |
| 1329 | defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>; |
| 1330 | defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>; |
| 1331 | defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>; |
| 1332 | defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1333 | //defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1334 | defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64", |
| 1335 | VOP_F64_F64 |
| 1336 | >; |
| 1337 | defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1338 | //defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1339 | defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32", |
| 1340 | VOP_F32_F32 |
| 1341 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1342 | //def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1343 | defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>; |
| 1344 | defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>; |
| 1345 | defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1346 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1347 | // These instruction only exist on SI and CI |
| 1348 | let SubtargetPredicate = isSICI in { |
| 1349 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1350 | let SchedRW = [WriteQuarterRate32] in { |
| 1351 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1352 | defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>; |
| 1353 | defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>; |
| 1354 | defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>; |
| 1355 | defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32", |
| 1356 | VOP_F32_F32, AMDGPUrsq_clamped |
| 1357 | >; |
| 1358 | defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32", |
| 1359 | VOP_F32_F32, AMDGPUrsq_legacy |
| 1360 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1361 | |
| 1362 | } // End let SchedRW = [WriteQuarterRate32] |
| 1363 | |
| 1364 | let SchedRW = [WriteDouble] in { |
| 1365 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1366 | defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>; |
| 1367 | defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64", |
| 1368 | VOP_F64_F64, AMDGPUrsq_clamped |
| 1369 | >; |
| 1370 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1371 | } // End SchedRW = [WriteDouble] |
| 1372 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1373 | } // End SubtargetPredicate = isSICI |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1374 | |
| 1375 | //===----------------------------------------------------------------------===// |
| 1376 | // VINTRP Instructions |
| 1377 | //===----------------------------------------------------------------------===// |
| 1378 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1379 | // FIXME: Specify SchedRW for VINTRP insturctions. |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1380 | defm V_INTERP_P1_F32 : VINTRP_m < |
| 1381 | 0x00000000, "v_interp_p1_f32", |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1382 | (outs VGPR_32:$dst), |
| 1383 | (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1384 | "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]", |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1385 | "$m0">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1386 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1387 | defm V_INTERP_P2_F32 : VINTRP_m < |
| 1388 | 0x00000001, "v_interp_p2_f32", |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1389 | (outs VGPR_32:$dst), |
| 1390 | (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1391 | "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]", |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1392 | "$src0,$m0", |
| 1393 | "$src0 = $dst">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1394 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1395 | defm V_INTERP_MOV_F32 : VINTRP_m < |
| 1396 | 0x00000002, "v_interp_mov_f32", |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1397 | (outs VGPR_32:$dst), |
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 1398 | (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1399 | "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]", |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1400 | "$m0">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1401 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1402 | //===----------------------------------------------------------------------===// |
| 1403 | // VOP2 Instructions |
| 1404 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1405 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1406 | defm V_CNDMASK_B32_e64 : VOP3_m_nosrcmod <vop3<0x100>, (outs VGPR_32:$dst), |
| Tom Stellard | 5a9a61e | 2014-09-22 15:35:34 +0000 | [diff] [blame] | 1407 | (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1408 | "v_cndmask_b32_e64 $dst, $src0, $src1, $src2", |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1409 | [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))], |
| 1410 | "v_cndmask_b32_e64", 3 |
| 1411 | >; |
| 1412 | |
| 1413 | |
| 1414 | let isCommutable = 1 in { |
| 1415 | defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32", |
| 1416 | VOP_F32_F32_F32, fadd |
| 1417 | >; |
| 1418 | |
| 1419 | defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>; |
| 1420 | defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32", |
| 1421 | VOP_F32_F32_F32, null_frag, "v_sub_f32" |
| 1422 | >; |
| 1423 | } // End isCommutable = 1 |
| 1424 | |
| 1425 | let isCommutable = 1 in { |
| 1426 | |
| 1427 | defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32", |
| 1428 | VOP_F32_F32_F32, int_AMDGPU_mul |
| 1429 | >; |
| 1430 | |
| 1431 | defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32", |
| 1432 | VOP_F32_F32_F32, fmul |
| 1433 | >; |
| 1434 | |
| 1435 | defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24", |
| 1436 | VOP_I32_I32_I32, AMDGPUmul_i24 |
| 1437 | >; |
| 1438 | //defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>; |
| 1439 | defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24", |
| 1440 | VOP_I32_I32_I32, AMDGPUmul_u24 |
| 1441 | >; |
| 1442 | //defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>; |
| 1443 | |
| 1444 | defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32, |
| 1445 | fminnum>; |
| 1446 | defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32, |
| 1447 | fmaxnum>; |
| 1448 | defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32, |
| 1449 | AMDGPUsmin |
| 1450 | >; |
| 1451 | defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32, |
| 1452 | AMDGPUsmax |
| 1453 | >; |
| 1454 | defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32, |
| 1455 | AMDGPUumin |
| 1456 | >; |
| 1457 | defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32, |
| 1458 | AMDGPUumax |
| 1459 | >; |
| 1460 | |
| 1461 | // No non-Rev Op on VI |
| 1462 | defm V_LSHRREV_B32 : VOP2Inst < |
| 1463 | vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, |
| 1464 | "v_lshr_b32", "v_lshrrev_b32" |
| 1465 | >; |
| 1466 | |
| 1467 | // No non-Rev OP on VI |
| 1468 | defm V_ASHRREV_I32 : VOP2Inst < |
| 1469 | vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, |
| 1470 | "v_ashr_i32", "v_ashrrev_i32" |
| 1471 | >; |
| 1472 | |
| 1473 | // No non-Rev OP on VI |
| 1474 | defm V_LSHLREV_B32 : VOP2Inst < |
| 1475 | vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, |
| 1476 | "v_lshl_b32", "v_lshlrev_b32" |
| 1477 | >; |
| 1478 | |
| 1479 | defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", |
| 1480 | VOP_I32_I32_I32, and>; |
| 1481 | defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", |
| 1482 | VOP_I32_I32_I32, or |
| 1483 | >; |
| 1484 | defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", |
| 1485 | VOP_I32_I32_I32, xor |
| 1486 | >; |
| 1487 | |
| 1488 | defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>; |
| 1489 | } // End isCommutable = 1 |
| 1490 | |
| 1491 | defm V_MADMK_F32 : VOP2Inst <vop2<0x20, 0x17>, "v_madmk_f32", VOP_F32_F32_F32>; |
| 1492 | |
| 1493 | let isCommutable = 1 in { |
| 1494 | defm V_MADAK_F32 : VOP2Inst <vop2<0x21, 0x18>, "v_madak_f32", VOP_F32_F32_F32>; |
| 1495 | } // End isCommutable = 1 |
| 1496 | |
| 1497 | let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC |
| 1498 | // No patterns so that the scalar instructions are always selected. |
| 1499 | // The scalar versions will be replaced with vector when needed later. |
| 1500 | |
| 1501 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, |
| 1502 | // but the VI instructions behave the same as the SI versions. |
| 1503 | defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32", |
| 1504 | VOP_I32_I32_I32, add |
| 1505 | >; |
| 1506 | defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", |
| 1507 | VOP_I32_I32_I32, sub |
| 1508 | >; |
| 1509 | |
| 1510 | defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32", |
| 1511 | VOP_I32_I32_I32, null_frag, "v_sub_i32" |
| 1512 | >; |
| 1513 | |
| 1514 | let Uses = [VCC] in { // Carry-in comes from VCC |
| 1515 | defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32", |
| 1516 | VOP_I32_I32_I32_VCC, adde |
| 1517 | >; |
| 1518 | defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32", |
| 1519 | VOP_I32_I32_I32_VCC, sube |
| 1520 | >; |
| 1521 | defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32", |
| 1522 | VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32" |
| 1523 | >; |
| 1524 | |
| 1525 | } // End Uses = [VCC] |
| 1526 | } // End isCommutable = 1, Defs = [VCC] |
| 1527 | |
| 1528 | // These instructions only exist on SI and CI |
| 1529 | let SubtargetPredicate = isSICI in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1530 | |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1531 | def V_READLANE_B32 : VOP2 < |
| 1532 | 0x00000001, |
| 1533 | (outs SReg_32:$vdst), |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1534 | (ins VGPR_32:$src0, SSrc_32:$vsrc1), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1535 | "v_readlane_b32 $vdst, $src0, $vsrc1", |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1536 | [] |
| 1537 | >; |
| 1538 | |
| 1539 | def V_WRITELANE_B32 : VOP2 < |
| 1540 | 0x00000002, |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1541 | (outs VGPR_32:$vdst), |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1542 | (ins SReg_32:$src0, SSrc_32:$vsrc1), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1543 | "v_writelane_b32 $vdst, $src0, $vsrc1", |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1544 | [] |
| 1545 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1546 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1547 | let isCommutable = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1548 | defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1549 | VOP_F32_F32_F32 |
| 1550 | >; |
| Matt Arsenault | 1e3a4eb | 2014-12-12 02:30:37 +0000 | [diff] [blame] | 1551 | } // End isCommutable = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1552 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1553 | defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32", |
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 1554 | VOP_F32_F32_F32, AMDGPUfmin_legacy |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1555 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1556 | defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32", |
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 1557 | VOP_F32_F32_F32, AMDGPUfmax_legacy |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1558 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1559 | |
| Matt Arsenault | 1e3a4eb | 2014-12-12 02:30:37 +0000 | [diff] [blame] | 1560 | let isCommutable = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1561 | defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1562 | defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1563 | VOP_I32_I32_I32, sra |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1564 | >; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1565 | |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1566 | let hasPostISelHook = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1567 | defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>; |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1568 | } |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1569 | |
| 1570 | } // End isCommutable = 1 |
| 1571 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1572 | defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32", VOP_I32_I32_I32, |
| 1573 | AMDGPUbfm>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1574 | defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>; |
| 1575 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1576 | VOP_I32_I32_I32 |
| 1577 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1578 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1579 | VOP_I32_I32_I32 |
| 1580 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1581 | defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32", |
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 1582 | VOP_F32_F32_I32, AMDGPUldexp |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1583 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1584 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1585 | ////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>; |
| 1586 | ////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>; |
| 1587 | ////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>; |
| 1588 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1589 | VOP_I32_F32_F32, int_SI_packf16 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1590 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1591 | ////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>; |
| 1592 | ////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1593 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1594 | } // End let SubtargetPredicate = SICI |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1595 | //===----------------------------------------------------------------------===// |
| 1596 | // VOP3 Instructions |
| 1597 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1598 | |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1599 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1600 | defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1601 | VOP_F32_F32_F32_F32 |
| Matt Arsenault | f37abc7 | 2014-05-22 17:45:20 +0000 | [diff] [blame] | 1602 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1603 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1604 | defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1605 | VOP_F32_F32_F32_F32, fmad |
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1606 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1607 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1608 | defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1609 | VOP_I32_I32_I32_I32, AMDGPUmad_i24 |
| 1610 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1611 | defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1612 | VOP_I32_I32_I32_I32, AMDGPUmad_u24 |
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1613 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1614 | } // End isCommutable = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1615 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1616 | defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1617 | VOP_F32_F32_F32_F32 |
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1618 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1619 | defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1620 | VOP_F32_F32_F32_F32 |
| 1621 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1622 | defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1623 | VOP_F32_F32_F32_F32 |
| 1624 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1625 | defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1626 | VOP_F32_F32_F32_F32 |
| 1627 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1628 | |
| 1629 | let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in { |
| 1630 | defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1631 | VOP_I32_I32_I32_I32, AMDGPUbfe_u32 |
| 1632 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1633 | defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1634 | VOP_I32_I32_I32_I32, AMDGPUbfe_i32 |
| 1635 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1636 | } |
| 1637 | |
| 1638 | defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1639 | VOP_I32_I32_I32_I32, AMDGPUbfi |
| 1640 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1641 | |
| 1642 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1643 | defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1644 | VOP_F32_F32_F32_F32, fma |
| 1645 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1646 | defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1647 | VOP_F64_F64_F64_F64, fma |
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1648 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1649 | } // End isCommutable = 1 |
| 1650 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1651 | //def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1652 | defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1653 | VOP_I32_I32_I32_I32 |
| 1654 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1655 | defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1656 | VOP_I32_I32_I32_I32 |
| 1657 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1658 | |
| 1659 | // Only on SI |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1660 | defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1661 | VOP_F32_F32_F32_F32>; |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1662 | defm V_MIN3_F32 : VOP3Inst <vop3<0x151>, "v_min3_f32", |
| 1663 | VOP_F32_F32_F32_F32, AMDGPUfmin3>; |
| 1664 | |
| 1665 | defm V_MIN3_I32 : VOP3Inst <vop3<0x152>, "v_min3_i32", |
| 1666 | VOP_I32_I32_I32_I32, AMDGPUsmin3 |
| 1667 | >; |
| 1668 | defm V_MIN3_U32 : VOP3Inst <vop3<0x153>, "v_min3_u32", |
| 1669 | VOP_I32_I32_I32_I32, AMDGPUumin3 |
| 1670 | >; |
| 1671 | defm V_MAX3_F32 : VOP3Inst <vop3<0x154>, "v_max3_f32", |
| 1672 | VOP_F32_F32_F32_F32, AMDGPUfmax3 |
| 1673 | >; |
| 1674 | defm V_MAX3_I32 : VOP3Inst <vop3<0x155>, "v_max3_i32", |
| 1675 | VOP_I32_I32_I32_I32, AMDGPUsmax3 |
| 1676 | >; |
| 1677 | defm V_MAX3_U32 : VOP3Inst <vop3<0x156>, "v_max3_u32", |
| 1678 | VOP_I32_I32_I32_I32, AMDGPUumax3 |
| 1679 | >; |
| 1680 | //def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>; |
| 1681 | //def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>; |
| 1682 | //def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1683 | //def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>; |
| 1684 | //def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>; |
| 1685 | //def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1686 | defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1687 | VOP_I32_I32_I32_I32 |
| 1688 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1689 | ////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>; |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1690 | defm V_DIV_FIXUP_F32 : VOP3Inst < |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1691 | vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1692 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1693 | |
| 1694 | let SchedRW = [WriteDouble] in { |
| 1695 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1696 | defm V_DIV_FIXUP_F64 : VOP3Inst < |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1697 | vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1698 | >; |
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1699 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1700 | } // let SchedRW = [WriteDouble] |
| 1701 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1702 | defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1703 | VOP_I64_I64_I32, shl |
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1704 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1705 | |
| 1706 | // Only on SI |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1707 | defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1708 | VOP_I64_I64_I32, srl |
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1709 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1710 | |
| 1711 | // Only on SI |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1712 | defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1713 | VOP_I64_I64_I32, sra |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 1714 | >; |
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1715 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1716 | let SchedRW = [WriteDouble] in { |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1717 | let isCommutable = 1 in { |
| 1718 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1719 | defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1720 | VOP_F64_F64_F64, fadd |
| 1721 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1722 | defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1723 | VOP_F64_F64_F64, fmul |
| 1724 | >; |
| Matt Arsenault | 7c93690 | 2014-10-21 23:01:01 +0000 | [diff] [blame] | 1725 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1726 | defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64", |
| Matt Arsenault | 7c93690 | 2014-10-21 23:01:01 +0000 | [diff] [blame] | 1727 | VOP_F64_F64_F64, fminnum |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1728 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1729 | defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64", |
| Matt Arsenault | 7c93690 | 2014-10-21 23:01:01 +0000 | [diff] [blame] | 1730 | VOP_F64_F64_F64, fmaxnum |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1731 | >; |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1732 | |
| 1733 | } // isCommutable = 1 |
| 1734 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1735 | defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64", |
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 1736 | VOP_F64_F64_I32, AMDGPUldexp |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1737 | >; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1738 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1739 | } // let SchedRW = [WriteDouble] |
| 1740 | |
| 1741 | let isCommutable = 1, SchedRW = [WriteQuarterRate32] in { |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1742 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1743 | defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1744 | VOP_I32_I32_I32 |
| 1745 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1746 | defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1747 | VOP_I32_I32_I32 |
| 1748 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1749 | |
| 1750 | defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1751 | VOP_I32_I32_I32 |
| 1752 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1753 | defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1754 | VOP_I32_I32_I32 |
| 1755 | >; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1756 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1757 | } // isCommutable = 1, SchedRW = [WriteQuarterRate32] |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1758 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1759 | defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>; |
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1760 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1761 | let SchedRW = [WriteDouble] in { |
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1762 | // Double precision division pre-scale. |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1763 | defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1764 | } // let SchedRW = [WriteDouble] |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1765 | |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1766 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1767 | defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1768 | VOP_F32_F32_F32_F32, AMDGPUdiv_fmas |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1769 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1770 | let SchedRW = [WriteDouble] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1771 | defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1772 | VOP_F64_F64_F64_F64, AMDGPUdiv_fmas |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1773 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1774 | } // End SchedRW = [WriteDouble] |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1775 | } // End isCommutable = 1 |
| 1776 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1777 | //def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>; |
| 1778 | //def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>; |
| 1779 | //def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1780 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1781 | let SchedRW = [WriteDouble] in { |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1782 | defm V_TRIG_PREOP_F64 : VOP3Inst < |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1783 | vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1784 | >; |
| Matt Arsenault | e27a41b | 2013-11-18 20:09:32 +0000 | [diff] [blame] | 1785 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1786 | } // let SchedRW = [WriteDouble] |
| 1787 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1788 | //===----------------------------------------------------------------------===// |
| 1789 | // Pseudo Instructions |
| 1790 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1791 | let isCodeGenOnly = 1, isPseudo = 1 in { |
| 1792 | |
| Tom Stellard | 4842c05 | 2015-01-07 20:27:25 +0000 | [diff] [blame] | 1793 | let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in { |
| 1794 | // 64-bit vector move instruction. This is mainly used by the SIFoldOperands |
| 1795 | // pass to enable folding of inline immediates. |
| 1796 | def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>; |
| 1797 | } // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0 |
| 1798 | |
| Tom Stellard | 60024a0 | 2014-09-24 01:33:24 +0000 | [diff] [blame] | 1799 | let hasSideEffects = 1 in { |
| 1800 | def SGPR_USE : InstSI <(outs),(ins), "", []>; |
| 1801 | } |
| 1802 | |
| Matt Arsenault | 8fb3738 | 2013-10-11 21:03:36 +0000 | [diff] [blame] | 1803 | // SI pseudo instructions. These are used by the CFG structurizer pass |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1804 | // and should be lowered to ISA instructions prior to codegen. |
| 1805 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1806 | let mayLoad = 1, mayStore = 1, hasSideEffects = 1, |
| 1807 | Uses = [EXEC], Defs = [EXEC] in { |
| 1808 | |
| 1809 | let isBranch = 1, isTerminator = 1 in { |
| 1810 | |
| Tom Stellard | 919bb6b | 2014-04-29 23:12:53 +0000 | [diff] [blame] | 1811 | def SI_IF: InstSI < |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1812 | (outs SReg_64:$dst), |
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1813 | (ins SReg_64:$vcc, brtarget:$target), |
| Tom Stellard | 436780b | 2014-05-15 14:41:57 +0000 | [diff] [blame] | 1814 | "", |
| 1815 | [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1816 | >; |
| 1817 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1818 | def SI_ELSE : InstSI < |
| 1819 | (outs SReg_64:$dst), |
| 1820 | (ins SReg_64:$src, brtarget:$target), |
| Tom Stellard | 436780b | 2014-05-15 14:41:57 +0000 | [diff] [blame] | 1821 | "", |
| 1822 | [(set i64:$dst, (int_SI_else i64:$src, bb:$target))] |
| Tom Stellard | 919bb6b | 2014-04-29 23:12:53 +0000 | [diff] [blame] | 1823 | > { |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1824 | let Constraints = "$src = $dst"; |
| 1825 | } |
| 1826 | |
| 1827 | def SI_LOOP : InstSI < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1828 | (outs), |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1829 | (ins SReg_64:$saved, brtarget:$target), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1830 | "si_loop $saved, $target", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1831 | [(int_SI_loop i64:$saved, bb:$target)] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1832 | >; |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1833 | |
| 1834 | } // end isBranch = 1, isTerminator = 1 |
| 1835 | |
| 1836 | def SI_BREAK : InstSI < |
| 1837 | (outs SReg_64:$dst), |
| 1838 | (ins SReg_64:$src), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1839 | "si_else $dst, $src", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1840 | [(set i64:$dst, (int_SI_break i64:$src))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1841 | >; |
| 1842 | |
| 1843 | def SI_IF_BREAK : InstSI < |
| 1844 | (outs SReg_64:$dst), |
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1845 | (ins SReg_64:$vcc, SReg_64:$src), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1846 | "si_if_break $dst, $vcc, $src", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1847 | [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1848 | >; |
| 1849 | |
| 1850 | def SI_ELSE_BREAK : InstSI < |
| 1851 | (outs SReg_64:$dst), |
| 1852 | (ins SReg_64:$src0, SReg_64:$src1), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1853 | "si_else_break $dst, $src0, $src1", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1854 | [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1855 | >; |
| 1856 | |
| 1857 | def SI_END_CF : InstSI < |
| 1858 | (outs), |
| 1859 | (ins SReg_64:$saved), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1860 | "si_end_cf $saved", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1861 | [(int_SI_end_cf i64:$saved)] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1862 | >; |
| 1863 | |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1864 | def SI_KILL : InstSI < |
| 1865 | (outs), |
| Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 1866 | (ins VSrc_32:$src), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1867 | "si_kill $src", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1868 | [(int_AMDGPU_kill f32:$src)] |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1869 | >; |
| 1870 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1871 | } // end mayLoad = 1, mayStore = 1, hasSideEffects = 1 |
| 1872 | // Uses = [EXEC], Defs = [EXEC] |
| 1873 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1874 | let Uses = [EXEC], Defs = [EXEC,VCC,M0] in { |
| 1875 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1876 | //defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>; |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1877 | |
| 1878 | let UseNamedOperandTable = 1 in { |
| 1879 | |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 1880 | def SI_RegisterLoad : InstSI < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1881 | (outs VGPR_32:$dst, SReg_64:$temp), |
| Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 1882 | (ins FRAMEri32:$addr, i32imm:$chan), |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1883 | "", [] |
| 1884 | > { |
| 1885 | let isRegisterLoad = 1; |
| 1886 | let mayLoad = 1; |
| 1887 | } |
| 1888 | |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 1889 | class SIRegStore<dag outs> : InstSI < |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1890 | outs, |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1891 | (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan), |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1892 | "", [] |
| 1893 | > { |
| 1894 | let isRegisterStore = 1; |
| 1895 | let mayStore = 1; |
| 1896 | } |
| 1897 | |
| 1898 | let usesCustomInserter = 1 in { |
| 1899 | def SI_RegisterStorePseudo : SIRegStore<(outs)>; |
| 1900 | } // End usesCustomInserter = 1 |
| 1901 | def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>; |
| 1902 | |
| 1903 | |
| 1904 | } // End UseNamedOperandTable = 1 |
| 1905 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1906 | def SI_INDIRECT_SRC : InstSI < |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1907 | (outs VGPR_32:$dst, SReg_64:$temp), |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1908 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1909 | "si_indirect_src $dst, $temp, $src, $idx, $off", |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1910 | [] |
| 1911 | >; |
| 1912 | |
| 1913 | class SI_INDIRECT_DST<RegisterClass rc> : InstSI < |
| 1914 | (outs rc:$dst, SReg_64:$temp), |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1915 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1916 | "si_indirect_dst $dst, $temp, $src, $idx, $off, $val", |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1917 | [] |
| 1918 | > { |
| 1919 | let Constraints = "$src = $dst"; |
| 1920 | } |
| 1921 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1922 | def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>; |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1923 | def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>; |
| 1924 | def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>; |
| 1925 | def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>; |
| 1926 | def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>; |
| 1927 | |
| 1928 | } // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0] |
| 1929 | |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1930 | let usesCustomInserter = 1 in { |
| 1931 | |
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1932 | def V_SUB_F64 : InstSI < |
| 1933 | (outs VReg_64:$dst), |
| 1934 | (ins VReg_64:$src0, VReg_64:$src1), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1935 | "v_sub_f64 $dst, $src0, $src1", |
| Matt Arsenault | bd469d5 | 2014-06-24 17:17:06 +0000 | [diff] [blame] | 1936 | [(set f64:$dst, (fsub f64:$src0, f64:$src1))] |
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1937 | >; |
| 1938 | |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1939 | } // end usesCustomInserter |
| 1940 | |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1941 | multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> { |
| 1942 | |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame^] | 1943 | let UseNamedOperandTable = 1 in { |
| 1944 | def _SAVE : InstSI < |
| 1945 | (outs), |
| 1946 | (ins sgpr_class:$src, i32imm:$frame_idx, SReg_64:$scratch_ptr, |
| 1947 | SReg_32:$scratch_offset), |
| 1948 | "", [] |
| 1949 | >; |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1950 | |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame^] | 1951 | def _RESTORE : InstSI < |
| 1952 | (outs sgpr_class:$dst), |
| 1953 | (ins i32imm:$frame_idx, SReg_64:$scratch_ptr, SReg_32:$scratch_offset), |
| 1954 | "", [] |
| 1955 | >; |
| 1956 | } // End UseNamedOperandTable = 1 |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1957 | } |
| 1958 | |
| Tom Stellard | 060ae39 | 2014-06-10 21:20:38 +0000 | [diff] [blame] | 1959 | defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>; |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1960 | defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>; |
| 1961 | defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>; |
| 1962 | defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>; |
| 1963 | defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>; |
| 1964 | |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 1965 | multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> { |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame^] | 1966 | let UseNamedOperandTable = 1 in { |
| 1967 | def _SAVE : InstSI < |
| 1968 | (outs), |
| 1969 | (ins vgpr_class:$src, i32imm:$frame_idx, SReg_64:$scratch_ptr, |
| 1970 | SReg_32:$scratch_offset), |
| 1971 | "", [] |
| 1972 | >; |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 1973 | |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame^] | 1974 | def _RESTORE : InstSI < |
| 1975 | (outs vgpr_class:$dst), |
| 1976 | (ins i32imm:$frame_idx, SReg_64:$scratch_ptr, SReg_32:$scratch_offset), |
| 1977 | "", [] |
| 1978 | >; |
| 1979 | } // End UseNamedOperandTable = 1 |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 1980 | } |
| 1981 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1982 | defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>; |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 1983 | defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>; |
| 1984 | defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>; |
| 1985 | defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>; |
| 1986 | defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>; |
| 1987 | defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>; |
| 1988 | |
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 1989 | let Defs = [SCC] in { |
| 1990 | |
| 1991 | def SI_CONSTDATA_PTR : InstSI < |
| 1992 | (outs SReg_64:$dst), |
| 1993 | (ins), |
| 1994 | "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))] |
| 1995 | >; |
| 1996 | |
| 1997 | } // End Defs = [SCC] |
| 1998 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1999 | } // end IsCodeGenOnly, isPseudo |
| 2000 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2001 | } // end SubtargetPredicate = isGCN |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 2002 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2003 | let Predicates = [isGCN] in { |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 2004 | |
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 2005 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2006 | (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2), |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2007 | (V_CNDMASK_B32_e64 $src2, $src1, |
| 2008 | (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0, |
| 2009 | DSTCLAMP.NONE, DSTOMOD.NONE)) |
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 2010 | >; |
| 2011 | |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 2012 | def : Pat < |
| 2013 | (int_AMDGPU_kilp), |
| Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 2014 | (SI_KILL 0xbf800000) |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 2015 | >; |
| 2016 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2017 | let Predicates = [isSICI] in { |
| 2018 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2019 | /* int_SI_vs_load_input */ |
| 2020 | def : Pat< |
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 2021 | (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2022 | (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2023 | >; |
| 2024 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2025 | } // End Predicates = [isSICI] |
| 2026 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2027 | /* int_SI_export */ |
| 2028 | def : Pat < |
| 2029 | (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2030 | f32:$src0, f32:$src1, f32:$src2, f32:$src3), |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2031 | (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2032 | $src0, $src1, $src2, $src3) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2033 | >; |
| 2034 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2035 | //===----------------------------------------------------------------------===// |
| 2036 | // SMRD Patterns |
| 2037 | //===----------------------------------------------------------------------===// |
| 2038 | |
| 2039 | multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> { |
| 2040 | |
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 2041 | // 1. SI-CI: Offset as 8bit DWORD immediate |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2042 | def : Pat < |
| 2043 | (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))), |
| 2044 | (vt (Instr_IMM $sbase, (as_dword_i32imm $offset))) |
| 2045 | >; |
| 2046 | |
| 2047 | // 2. Offset loaded in an 32bit SGPR |
| 2048 | def : Pat < |
| Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 2049 | (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))), |
| 2050 | (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset))))) |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2051 | >; |
| 2052 | |
| 2053 | // 3. No offset at all |
| 2054 | def : Pat < |
| 2055 | (constant_load i64:$sbase), |
| 2056 | (vt (Instr_IMM $sbase, 0)) |
| 2057 | >; |
| 2058 | } |
| 2059 | |
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 2060 | multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> { |
| 2061 | |
| 2062 | // 1. VI: Offset as 20bit immediate in bytes |
| 2063 | def : Pat < |
| 2064 | (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))), |
| 2065 | (vt (Instr_IMM $sbase, (as_i32imm $offset))) |
| 2066 | >; |
| 2067 | |
| 2068 | // 2. Offset loaded in an 32bit SGPR |
| 2069 | def : Pat < |
| 2070 | (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))), |
| 2071 | (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset))))) |
| 2072 | >; |
| 2073 | |
| 2074 | // 3. No offset at all |
| 2075 | def : Pat < |
| 2076 | (constant_load i64:$sbase), |
| 2077 | (vt (Instr_IMM $sbase, 0)) |
| 2078 | >; |
| 2079 | } |
| 2080 | |
| 2081 | let Predicates = [isSICI] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2082 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>; |
| 2083 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2084 | defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>; |
| 2085 | defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>; |
| 2086 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>; |
| 2087 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>; |
| 2088 | defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>; |
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 2089 | } // End Predicates = [isSICI] |
| 2090 | |
| 2091 | let Predicates = [isVI] in { |
| 2092 | defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>; |
| 2093 | defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>; |
| 2094 | defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>; |
| 2095 | defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>; |
| 2096 | defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>; |
| 2097 | defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>; |
| 2098 | defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>; |
| 2099 | } // End Predicates = [isVI] |
| 2100 | |
| 2101 | let Predicates = [isSICI] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2102 | |
| 2103 | // 1. Offset as 8bit DWORD immediate |
| 2104 | def : Pat < |
| 2105 | (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset), |
| 2106 | (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset)) |
| 2107 | >; |
| 2108 | |
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 2109 | } // End Predicates = [isSICI] |
| 2110 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2111 | // 2. Offset loaded in an 32bit SGPR |
| 2112 | def : Pat < |
| 2113 | (SIload_constant v4i32:$sbase, imm:$offset), |
| 2114 | (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset)) |
| 2115 | >; |
| 2116 | |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2117 | //===----------------------------------------------------------------------===// |
| 2118 | // SOP1 Patterns |
| 2119 | //===----------------------------------------------------------------------===// |
| 2120 | |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2121 | def : Pat < |
| 2122 | (i64 (ctpop i64:$src)), |
| Matt Arsenault | eb49216 | 2014-11-02 23:46:51 +0000 | [diff] [blame] | 2123 | (i64 (REG_SEQUENCE SReg_64, |
| 2124 | (S_BCNT1_I32_B64 $src), sub0, |
| 2125 | (S_MOV_B32 0), sub1)) |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2126 | >; |
| 2127 | |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2128 | //===----------------------------------------------------------------------===// |
| 2129 | // SOP2 Patterns |
| 2130 | //===----------------------------------------------------------------------===// |
| 2131 | |
| Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 2132 | // V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector |
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 2133 | // case, the sgpr-copies pass will fix this to use the vector version. |
| 2134 | def : Pat < |
| 2135 | (i32 (addc i32:$src0, i32:$src1)), |
| Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 2136 | (S_ADD_U32 $src0, $src1) |
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 2137 | >; |
| 2138 | |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2139 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 85ad429 | 2014-06-17 16:53:09 +0000 | [diff] [blame] | 2140 | // SOPP Patterns |
| 2141 | //===----------------------------------------------------------------------===// |
| 2142 | |
| 2143 | def : Pat < |
| 2144 | (int_AMDGPU_barrier_global), |
| 2145 | (S_BARRIER) |
| 2146 | >; |
| 2147 | |
| 2148 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 2149 | // VOP1 Patterns |
| 2150 | //===----------------------------------------------------------------------===// |
| 2151 | |
| Matt Arsenault | 22ca3f8 | 2014-07-15 23:50:10 +0000 | [diff] [blame] | 2152 | let Predicates = [UnsafeFPMath] in { |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 2153 | def : RcpPat<V_RCP_F64_e32, f64>; |
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 2154 | defm : RsqPat<V_RSQ_F64_e32, f64>; |
| Matt Arsenault | e9fa3b8 | 2014-07-15 20:18:31 +0000 | [diff] [blame] | 2155 | defm : RsqPat<V_RSQ_F32_e32, f32>; |
| 2156 | } |
| 2157 | |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 2158 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2159 | // VOP2 Patterns |
| 2160 | //===----------------------------------------------------------------------===// |
| 2161 | |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2162 | def : Pat < |
| 2163 | (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)), |
| Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 2164 | (V_BCNT_U32_B32_e64 $popcnt, $val) |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2165 | >; |
| 2166 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2167 | /********** ======================= **********/ |
| 2168 | /********** Image sampling patterns **********/ |
| 2169 | /********** ======================= **********/ |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2170 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2171 | // Image + sampler |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2172 | class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| Marek Olsak | eac5062 | 2014-07-11 17:11:52 +0000 | [diff] [blame] | 2173 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm, |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2174 | i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe), |
| 2175 | (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da), |
| 2176 | (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc), |
| 2177 | $addr, $rsrc, $sampler) |
| 2178 | >; |
| 2179 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2180 | multiclass SampleRawPatterns<SDPatternOperator name, string opcode> { |
| 2181 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; |
| 2182 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; |
| 2183 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; |
| 2184 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>; |
| 2185 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>; |
| 2186 | } |
| 2187 | |
| 2188 | // Image only |
| 2189 | class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| Marek Olsak | eac5062 | 2014-07-11 17:11:52 +0000 | [diff] [blame] | 2190 | (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm, |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2191 | i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe), |
| 2192 | (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da), |
| 2193 | (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc), |
| 2194 | $addr, $rsrc) |
| 2195 | >; |
| 2196 | |
| 2197 | multiclass ImagePatterns<SDPatternOperator name, string opcode> { |
| 2198 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; |
| 2199 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; |
| 2200 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; |
| 2201 | } |
| 2202 | |
| 2203 | // Basic sample |
| 2204 | defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">; |
| 2205 | defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">; |
| 2206 | defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">; |
| 2207 | defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">; |
| 2208 | defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">; |
| 2209 | defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">; |
| 2210 | defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">; |
| 2211 | defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">; |
| 2212 | defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">; |
| 2213 | defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">; |
| 2214 | |
| 2215 | // Sample with comparison |
| 2216 | defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">; |
| 2217 | defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">; |
| 2218 | defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">; |
| 2219 | defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">; |
| 2220 | defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">; |
| 2221 | defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">; |
| 2222 | defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">; |
| 2223 | defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">; |
| 2224 | defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">; |
| 2225 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">; |
| 2226 | |
| 2227 | // Sample with offsets |
| 2228 | defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">; |
| 2229 | defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">; |
| 2230 | defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">; |
| 2231 | defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">; |
| 2232 | defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">; |
| 2233 | defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">; |
| 2234 | defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">; |
| 2235 | defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">; |
| 2236 | defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">; |
| 2237 | defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">; |
| 2238 | |
| 2239 | // Sample with comparison and offsets |
| 2240 | defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">; |
| 2241 | defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">; |
| 2242 | defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">; |
| 2243 | defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">; |
| 2244 | defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">; |
| 2245 | defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">; |
| 2246 | defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">; |
| 2247 | defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">; |
| 2248 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">; |
| 2249 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">; |
| 2250 | |
| 2251 | // Gather opcodes |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2252 | // Only the variants which make sense are defined. |
| 2253 | def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>; |
| 2254 | def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>; |
| 2255 | def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>; |
| 2256 | def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>; |
| 2257 | def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>; |
| 2258 | def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>; |
| 2259 | def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>; |
| 2260 | def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>; |
| 2261 | def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>; |
| 2262 | |
| 2263 | def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>; |
| 2264 | def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>; |
| 2265 | def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>; |
| 2266 | def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>; |
| 2267 | def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>; |
| 2268 | def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>; |
| 2269 | def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>; |
| 2270 | def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>; |
| 2271 | def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>; |
| 2272 | |
| 2273 | def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>; |
| 2274 | def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>; |
| 2275 | def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>; |
| 2276 | def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>; |
| 2277 | def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>; |
| 2278 | def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>; |
| 2279 | def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>; |
| 2280 | def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>; |
| 2281 | def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>; |
| 2282 | |
| 2283 | def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>; |
| 2284 | def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>; |
| 2285 | def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>; |
| 2286 | def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>; |
| 2287 | def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>; |
| 2288 | def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>; |
| 2289 | def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>; |
| 2290 | def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>; |
| 2291 | |
| 2292 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>; |
| 2293 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>; |
| 2294 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>; |
| 2295 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2296 | def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>; |
| 2297 | defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">; |
| 2298 | defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">; |
| 2299 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2300 | /* SIsample for simple 1D texture lookup */ |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2301 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2302 | (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm), |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2303 | (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2304 | >; |
| 2305 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2306 | class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2307 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2308 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | c9b9031 | 2013-01-21 15:40:48 +0000 | [diff] [blame] | 2309 | >; |
| 2310 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2311 | class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2312 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2313 | (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2314 | >; |
| 2315 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2316 | class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2317 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2318 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2319 | >; |
| 2320 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2321 | class SampleShadowPattern<SDNode name, MIMG opcode, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2322 | ValueType vt> : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2323 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2324 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2325 | >; |
| 2326 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2327 | class SampleShadowArrayPattern<SDNode name, MIMG opcode, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2328 | ValueType vt> : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2329 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2330 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2331 | >; |
| 2332 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2333 | /* SIsample* for texture lookups consuming more address parameters */ |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2334 | multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l, |
| 2335 | MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b, |
| 2336 | MIMG sample_d, MIMG sample_c_d, ValueType addr_type> { |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2337 | def : SamplePattern <SIsample, sample, addr_type>; |
| 2338 | def : SampleRectPattern <SIsample, sample, addr_type>; |
| 2339 | def : SampleArrayPattern <SIsample, sample, addr_type>; |
| 2340 | def : SampleShadowPattern <SIsample, sample_c, addr_type>; |
| 2341 | def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2342 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2343 | def : SamplePattern <SIsamplel, sample_l, addr_type>; |
| 2344 | def : SampleArrayPattern <SIsamplel, sample_l, addr_type>; |
| 2345 | def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>; |
| 2346 | def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2347 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2348 | def : SamplePattern <SIsampleb, sample_b, addr_type>; |
| 2349 | def : SampleArrayPattern <SIsampleb, sample_b, addr_type>; |
| 2350 | def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>; |
| 2351 | def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>; |
| Michel Danzer | 83f87c4 | 2013-07-10 16:36:36 +0000 | [diff] [blame] | 2352 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2353 | def : SamplePattern <SIsampled, sample_d, addr_type>; |
| 2354 | def : SampleArrayPattern <SIsampled, sample_d, addr_type>; |
| 2355 | def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>; |
| 2356 | def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2357 | } |
| 2358 | |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2359 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2, |
| 2360 | IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2, |
| 2361 | IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2, |
| 2362 | IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2363 | v2i32>; |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2364 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4, |
| 2365 | IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4, |
| 2366 | IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4, |
| 2367 | IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2368 | v4i32>; |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2369 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8, |
| 2370 | IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8, |
| 2371 | IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8, |
| 2372 | IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2373 | v8i32>; |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2374 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16, |
| 2375 | IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16, |
| 2376 | IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16, |
| 2377 | IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2378 | v16i32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2379 | |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2380 | /* int_SI_imageload for texture fetches consuming varying address parameters */ |
| 2381 | class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < |
| 2382 | (name addr_type:$addr, v32i8:$rsrc, imm), |
| 2383 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) |
| 2384 | >; |
| 2385 | |
| 2386 | class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < |
| 2387 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY), |
| 2388 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) |
| 2389 | >; |
| 2390 | |
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 2391 | class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < |
| 2392 | (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA), |
| 2393 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) |
| 2394 | >; |
| 2395 | |
| 2396 | class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < |
| 2397 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA), |
| 2398 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) |
| 2399 | >; |
| 2400 | |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2401 | multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> { |
| 2402 | def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>; |
| 2403 | def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2404 | } |
| 2405 | |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2406 | multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> { |
| 2407 | def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>; |
| 2408 | def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>; |
| 2409 | } |
| 2410 | |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2411 | defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>; |
| 2412 | defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>; |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2413 | |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2414 | defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>; |
| 2415 | defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2416 | |
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 2417 | /* Image resource information */ |
| 2418 | def : Pat < |
| 2419 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm), |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2420 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) |
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 2421 | >; |
| 2422 | |
| 2423 | def : Pat < |
| 2424 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY), |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2425 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) |
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 2426 | >; |
| 2427 | |
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 2428 | def : Pat < |
| 2429 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA), |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2430 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) |
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 2431 | >; |
| 2432 | |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2433 | /********** ============================================ **********/ |
| 2434 | /********** Extraction, Insertion, Building and Casting **********/ |
| 2435 | /********** ============================================ **********/ |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2436 | |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2437 | foreach Index = 0-2 in { |
| 2438 | def Extract_Element_v2i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2439 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2440 | >; |
| 2441 | def Insert_Element_v2i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2442 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2443 | >; |
| 2444 | |
| 2445 | def Extract_Element_v2f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2446 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2447 | >; |
| 2448 | def Insert_Element_v2f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2449 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2450 | >; |
| 2451 | } |
| 2452 | |
| 2453 | foreach Index = 0-3 in { |
| 2454 | def Extract_Element_v4i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2455 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2456 | >; |
| 2457 | def Insert_Element_v4i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2458 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2459 | >; |
| 2460 | |
| 2461 | def Extract_Element_v4f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2462 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2463 | >; |
| 2464 | def Insert_Element_v4f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2465 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2466 | >; |
| 2467 | } |
| 2468 | |
| 2469 | foreach Index = 0-7 in { |
| 2470 | def Extract_Element_v8i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2471 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2472 | >; |
| 2473 | def Insert_Element_v8i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2474 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2475 | >; |
| 2476 | |
| 2477 | def Extract_Element_v8f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2478 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2479 | >; |
| 2480 | def Insert_Element_v8f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2481 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2482 | >; |
| 2483 | } |
| 2484 | |
| 2485 | foreach Index = 0-15 in { |
| 2486 | def Extract_Element_v16i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2487 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2488 | >; |
| 2489 | def Insert_Element_v16i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2490 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2491 | >; |
| 2492 | |
| 2493 | def Extract_Element_v16f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2494 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2495 | >; |
| 2496 | def Insert_Element_v16f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2497 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2498 | >; |
| 2499 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2500 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2501 | def : BitConvert <i32, f32, SReg_32>; |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2502 | def : BitConvert <i32, f32, VGPR_32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2503 | |
| 2504 | def : BitConvert <f32, i32, SReg_32>; |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2505 | def : BitConvert <f32, i32, VGPR_32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2506 | |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2507 | def : BitConvert <i64, f64, VReg_64>; |
| 2508 | |
| 2509 | def : BitConvert <f64, i64, VReg_64>; |
| 2510 | |
| Tom Stellard | ed2f614 | 2013-07-18 21:43:42 +0000 | [diff] [blame] | 2511 | def : BitConvert <v2f32, v2i32, VReg_64>; |
| 2512 | def : BitConvert <v2i32, v2f32, VReg_64>; |
| Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 2513 | def : BitConvert <v2i32, i64, VReg_64>; |
| Tom Stellard | 7ea3d6d | 2014-03-31 14:01:55 +0000 | [diff] [blame] | 2514 | def : BitConvert <i64, v2i32, VReg_64>; |
| Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 2515 | def : BitConvert <v2f32, i64, VReg_64>; |
| 2516 | def : BitConvert <i64, v2f32, VReg_64>; |
| Matt Arsenault | 2acc7a4 | 2014-06-11 19:31:13 +0000 | [diff] [blame] | 2517 | def : BitConvert <v2i32, f64, VReg_64>; |
| 2518 | def : BitConvert <f64, v2i32, VReg_64>; |
| Tom Stellard | 8374720 | 2013-07-18 21:43:53 +0000 | [diff] [blame] | 2519 | def : BitConvert <v4f32, v4i32, VReg_128>; |
| 2520 | def : BitConvert <v4i32, v4f32, VReg_128>; |
| 2521 | |
| Tom Stellard | 967bf58 | 2014-02-13 23:34:15 +0000 | [diff] [blame] | 2522 | def : BitConvert <v8f32, v8i32, SReg_256>; |
| 2523 | def : BitConvert <v8i32, v8f32, SReg_256>; |
| Tom Stellard | 20ee94f | 2013-08-14 22:22:09 +0000 | [diff] [blame] | 2524 | def : BitConvert <v8i32, v32i8, SReg_256>; |
| 2525 | def : BitConvert <v32i8, v8i32, SReg_256>; |
| 2526 | def : BitConvert <v8i32, v32i8, VReg_256>; |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2527 | def : BitConvert <v8i32, v8f32, VReg_256>; |
| 2528 | def : BitConvert <v8f32, v8i32, VReg_256>; |
| Tom Stellard | 20ee94f | 2013-08-14 22:22:09 +0000 | [diff] [blame] | 2529 | def : BitConvert <v32i8, v8i32, VReg_256>; |
| 2530 | |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2531 | def : BitConvert <v16i32, v16f32, VReg_512>; |
| 2532 | def : BitConvert <v16f32, v16i32, VReg_512>; |
| 2533 | |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2534 | /********** =================== **********/ |
| 2535 | /********** Src & Dst modifiers **********/ |
| 2536 | /********** =================== **********/ |
| 2537 | |
| 2538 | def : Pat < |
| Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 2539 | (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod), |
| 2540 | (f32 FP_ZERO), (f32 FP_ONE)), |
| 2541 | (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod) |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2542 | >; |
| 2543 | |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2544 | /********** ================================ **********/ |
| 2545 | /********** Floating point absolute/negative **********/ |
| 2546 | /********** ================================ **********/ |
| 2547 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2548 | // Prevent expanding both fneg and fabs. |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2549 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2550 | // FIXME: Should use S_OR_B32 |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2551 | def : Pat < |
| 2552 | (fneg (fabs f32:$src)), |
| 2553 | (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */ |
| 2554 | >; |
| 2555 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2556 | // FIXME: Should use S_OR_B32 |
| Matt Arsenault | 13623d0 | 2014-08-15 18:42:18 +0000 | [diff] [blame] | 2557 | def : Pat < |
| 2558 | (fneg (fabs f64:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2559 | (REG_SEQUENCE VReg_64, |
| 2560 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), |
| 2561 | sub0, |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2562 | (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2563 | (V_MOV_B32_e32 0x80000000)), // Set sign bit. |
| 2564 | sub1) |
| Matt Arsenault | 13623d0 | 2014-08-15 18:42:18 +0000 | [diff] [blame] | 2565 | >; |
| 2566 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2567 | def : Pat < |
| 2568 | (fabs f32:$src), |
| 2569 | (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) |
| 2570 | >; |
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2571 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2572 | def : Pat < |
| 2573 | (fneg f32:$src), |
| 2574 | (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) |
| 2575 | >; |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2576 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2577 | def : Pat < |
| 2578 | (fabs f64:$src), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2579 | (REG_SEQUENCE VReg_64, |
| 2580 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), |
| 2581 | sub0, |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2582 | (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2583 | (V_MOV_B32_e32 0x7fffffff)), // Set sign bit. |
| 2584 | sub1) |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2585 | >; |
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2586 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2587 | def : Pat < |
| 2588 | (fneg f64:$src), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2589 | (REG_SEQUENCE VReg_64, |
| 2590 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), |
| 2591 | sub0, |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2592 | (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2593 | (V_MOV_B32_e32 0x80000000)), |
| 2594 | sub1) |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2595 | >; |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2596 | |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2597 | /********** ================== **********/ |
| 2598 | /********** Immediate Patterns **********/ |
| 2599 | /********** ================== **********/ |
| 2600 | |
| 2601 | def : Pat < |
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 2602 | (SGPRImm<(i32 imm)>:$imm), |
| 2603 | (S_MOV_B32 imm:$imm) |
| 2604 | >; |
| 2605 | |
| 2606 | def : Pat < |
| 2607 | (SGPRImm<(f32 fpimm)>:$imm), |
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 2608 | (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm))) |
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 2609 | >; |
| 2610 | |
| 2611 | def : Pat < |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2612 | (i32 imm:$imm), |
| 2613 | (V_MOV_B32_e32 imm:$imm) |
| 2614 | >; |
| 2615 | |
| 2616 | def : Pat < |
| 2617 | (f32 fpimm:$imm), |
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 2618 | (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm))) |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2619 | >; |
| 2620 | |
| 2621 | def : Pat < |
| Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 2622 | (i64 InlineImm<i64>:$imm), |
| 2623 | (S_MOV_B64 InlineImm<i64>:$imm) |
| 2624 | >; |
| 2625 | |
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 2626 | // XXX - Should this use a s_cmp to set SCC? |
| 2627 | |
| 2628 | // Set to sign-extended 64-bit value (true = -1, false = 0) |
| 2629 | def : Pat < |
| 2630 | (i1 imm:$imm), |
| 2631 | (S_MOV_B64 (i64 (as_i64imm $imm))) |
| 2632 | >; |
| 2633 | |
| Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 2634 | def : Pat < |
| 2635 | (f64 InlineFPImm<f64>:$imm), |
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 2636 | (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm))) |
| Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 2637 | >; |
| 2638 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2639 | /********** ===================== **********/ |
| 2640 | /********** Interpolation Paterns **********/ |
| 2641 | /********** ===================== **********/ |
| 2642 | |
| Tom Stellard | 91c7ef5 | 2014-11-21 22:31:46 +0000 | [diff] [blame] | 2643 | // The value of $params is constant through out the entire kernel. |
| 2644 | // We need to use S_MOV_B32 $params, because CSE ignores copies, so |
| 2645 | // without it we end up with a lot of redundant moves. |
| 2646 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2647 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2648 | (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params), |
| Tom Stellard | 91c7ef5 | 2014-11-21 22:31:46 +0000 | [diff] [blame] | 2649 | (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)) |
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 2650 | >; |
| 2651 | |
| 2652 | def : Pat < |
| Tom Stellard | 91c7ef5 | 2014-11-21 22:31:46 +0000 | [diff] [blame] | 2653 | (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2654 | (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0), |
| Tom Stellard | 91c7ef5 | 2014-11-21 22:31:46 +0000 | [diff] [blame] | 2655 | imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2656 | (EXTRACT_SUBREG $ij, sub1), |
| Tom Stellard | 91c7ef5 | 2014-11-21 22:31:46 +0000 | [diff] [blame] | 2657 | imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2658 | >; |
| 2659 | |
| 2660 | /********** ================== **********/ |
| 2661 | /********** Intrinsic Patterns **********/ |
| 2662 | /********** ================== **********/ |
| 2663 | |
| 2664 | /* llvm.AMDGPU.pow */ |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2665 | def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2666 | |
| 2667 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2668 | (int_AMDGPU_div f32:$src0, f32:$src1), |
| 2669 | (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1)) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2670 | >; |
| 2671 | |
| 2672 | def : Pat< |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2673 | (fdiv f64:$src0, f64:$src1), |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2674 | (V_MUL_F64 0 /* src0_modifiers */, $src0, |
| 2675 | 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1), |
| 2676 | 0 /* clamp */, 0 /* omod */) |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2677 | >; |
| 2678 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2679 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2680 | (int_AMDGPU_cube v4f32:$src), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2681 | (REG_SEQUENCE VReg_128, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2682 | (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0), |
| 2683 | 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1), |
| 2684 | 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2685 | 0 /* clamp */, 0 /* omod */), sub0, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2686 | (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0), |
| 2687 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), |
| 2688 | 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2689 | 0 /* clamp */, 0 /* omod */), sub1, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2690 | (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0), |
| 2691 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), |
| 2692 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2693 | 0 /* clamp */, 0 /* omod */), sub2, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2694 | (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0), |
| 2695 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), |
| 2696 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2697 | 0 /* clamp */, 0 /* omod */), sub3) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2698 | >; |
| 2699 | |
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 2700 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2701 | (i32 (sext i1:$src0)), |
| 2702 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0) |
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 2703 | >; |
| 2704 | |
| Tom Stellard | f16d38c | 2014-02-13 23:34:13 +0000 | [diff] [blame] | 2705 | class Ext32Pat <SDNode ext> : Pat < |
| 2706 | (i32 (ext i1:$src0)), |
| Michel Danzer | 5d26fdf | 2014-02-05 09:48:05 +0000 | [diff] [blame] | 2707 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0) |
| 2708 | >; |
| 2709 | |
| Tom Stellard | f16d38c | 2014-02-13 23:34:13 +0000 | [diff] [blame] | 2710 | def : Ext32Pat <zext>; |
| 2711 | def : Ext32Pat <anyext>; |
| 2712 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2713 | let Predicates = [isSICI] in { |
| 2714 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2715 | // Offset in an 32Bit VGPR |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 2716 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2717 | (SIload_constant v4i32:$sbase, i32:$voff), |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2718 | (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0) |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 2719 | >; |
| 2720 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2721 | } // End Predicates = [isSICI] |
| 2722 | |
| Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 2723 | // The multiplication scales from [0,1] to the unsigned integer range |
| 2724 | def : Pat < |
| 2725 | (AMDGPUurecip i32:$src0), |
| 2726 | (V_CVT_U32_F32_e32 |
| 2727 | (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1, |
| 2728 | (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0)))) |
| 2729 | >; |
| 2730 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2731 | let Predicates = [isSICI] in { |
| 2732 | |
| Michel Danzer | 8d69617 | 2013-07-10 16:36:52 +0000 | [diff] [blame] | 2733 | def : Pat < |
| 2734 | (int_SI_tid), |
| 2735 | (V_MBCNT_HI_U32_B32_e32 0xffffffff, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2736 | (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0)) |
| Michel Danzer | 8d69617 | 2013-07-10 16:36:52 +0000 | [diff] [blame] | 2737 | >; |
| 2738 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2739 | } |
| 2740 | |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2741 | //===----------------------------------------------------------------------===// |
| 2742 | // VOP3 Patterns |
| 2743 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2744 | |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 2745 | def : IMad24Pat<V_MAD_I32_I24>; |
| 2746 | def : UMad24Pat<V_MAD_U32_U24>; |
| 2747 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2748 | def : Pat < |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2749 | (mulhu i32:$src0, i32:$src1), |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2750 | (V_MUL_HI_U32 $src0, $src1) |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2751 | >; |
| 2752 | |
| 2753 | def : Pat < |
| 2754 | (mulhs i32:$src0, i32:$src1), |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2755 | (V_MUL_HI_I32 $src0, $src1) |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2756 | >; |
| 2757 | |
| Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 2758 | def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>; |
| 2759 | |
| 2760 | |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2761 | defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>; |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2762 | def : ROTRPattern <V_ALIGNBIT_B32>; |
| 2763 | |
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 2764 | /********** ======================= **********/ |
| 2765 | /********** Load/Store Patterns **********/ |
| 2766 | /********** ======================= **********/ |
| 2767 | |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2768 | class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat < |
| 2769 | (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2770 | (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1)) |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2771 | >; |
| Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 2772 | |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2773 | def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>; |
| 2774 | def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>; |
| 2775 | def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>; |
| 2776 | def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>; |
| 2777 | def : DSReadPat <DS_READ_B32, i32, local_load>; |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 2778 | |
| 2779 | let AddedComplexity = 100 in { |
| 2780 | |
| 2781 | def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>; |
| 2782 | |
| 2783 | } // End AddedComplexity = 100 |
| 2784 | |
| 2785 | def : Pat < |
| 2786 | (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, |
| 2787 | i8:$offset1))), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2788 | (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1)) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 2789 | >; |
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 2790 | |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2791 | class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat < |
| 2792 | (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2793 | (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1)) |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2794 | >; |
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 2795 | |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2796 | def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>; |
| 2797 | def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>; |
| 2798 | def : DSWritePat <DS_WRITE_B32, i32, local_store>; |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 2799 | |
| 2800 | let AddedComplexity = 100 in { |
| 2801 | |
| 2802 | def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>; |
| 2803 | } // End AddedComplexity = 100 |
| 2804 | |
| 2805 | def : Pat < |
| 2806 | (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, |
| 2807 | i8:$offset1)), |
| 2808 | (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2809 | (EXTRACT_SUBREG $value, sub1), $offset0, $offset1, |
| 2810 | (S_MOV_B32 -1)) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 2811 | >; |
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 2812 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2813 | class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat < |
| 2814 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2815 | (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1)) |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2816 | >; |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 2817 | |
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2818 | // Special case of DSAtomicRetPat for add / sub 1 -> inc / dec |
| Matt Arsenault | 2c81994 | 2014-06-12 08:21:54 +0000 | [diff] [blame] | 2819 | // |
| 2820 | // We need to use something for the data0, so we set a register to |
| 2821 | // -1. For the non-rtn variants, the manual says it does |
| 2822 | // DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max |
| 2823 | // will always do the increment so I'm assuming it's the same. |
| 2824 | // |
| 2825 | // We also load this -1 with s_mov_b32 / s_mov_b64 even though this |
| 2826 | // needs to be a VGPR. The SGPR copy pass will fix this, and it's |
| 2827 | // easier since there is no v_mov_b64. |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2828 | class DSAtomicIncRetPat<DS inst, ValueType vt, |
| 2829 | Instruction LoadImm, PatFrag frag> : Pat < |
| 2830 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2831 | (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1)) |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2832 | >; |
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2833 | |
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2834 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2835 | class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat < |
| 2836 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap), |
| Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 2837 | (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1)) |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2838 | >; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2839 | |
| 2840 | |
| 2841 | // 32-bit atomics. |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2842 | def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32, |
| 2843 | S_MOV_B32, atomic_load_add_local>; |
| 2844 | def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32, |
| 2845 | S_MOV_B32, atomic_load_sub_local>; |
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2846 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2847 | def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>; |
| 2848 | def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>; |
| 2849 | def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>; |
| 2850 | def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>; |
| 2851 | def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>; |
| 2852 | def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>; |
| 2853 | def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>; |
| 2854 | def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>; |
| 2855 | def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>; |
| 2856 | def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>; |
| Matt Arsenault | 0e69e812 | 2014-06-11 18:08:42 +0000 | [diff] [blame] | 2857 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2858 | def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>; |
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 2859 | |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2860 | // 64-bit atomics. |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2861 | def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64, |
| 2862 | S_MOV_B64, atomic_load_add_local>; |
| 2863 | def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64, |
| 2864 | S_MOV_B64, atomic_load_sub_local>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2865 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2866 | def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>; |
| 2867 | def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>; |
| 2868 | def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>; |
| 2869 | def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>; |
| 2870 | def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>; |
| 2871 | def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>; |
| 2872 | def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>; |
| 2873 | def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>; |
| 2874 | def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>; |
| 2875 | def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2876 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2877 | def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2878 | |
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 2879 | |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 2880 | //===----------------------------------------------------------------------===// |
| 2881 | // MUBUF Patterns |
| 2882 | //===----------------------------------------------------------------------===// |
| 2883 | |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2884 | multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt, |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2885 | PatFrag constant_ld> { |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2886 | def : Pat < |
| Matt Arsenault | 328b119 | 2014-10-17 17:43:00 +0000 | [diff] [blame] | 2887 | (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))), |
| 2888 | (Instr_ADDR64 $srsrc, $vaddr, $offset) |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2889 | >; |
| 2890 | } |
| 2891 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2892 | let Predicates = [isSICI] in { |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2893 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>; |
| 2894 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>; |
| 2895 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>; |
| 2896 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>; |
| 2897 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>; |
| 2898 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>; |
| 2899 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2900 | } // End Predicates = [isSICI] |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2901 | |
| 2902 | class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat < |
| 2903 | (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr, |
| 2904 | i32:$soffset, u16imm:$offset))), |
| 2905 | (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0) |
| 2906 | >; |
| 2907 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2908 | let Predicates = [isSICI] in { |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2909 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>; |
| 2910 | def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>; |
| 2911 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>; |
| 2912 | def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>; |
| 2913 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>; |
| 2914 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>; |
| 2915 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2916 | } // End Predicates = [isSICI] |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2917 | |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2918 | // BUFFER_LOAD_DWORD*, addr64=0 |
| 2919 | multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen, |
| 2920 | MUBUF bothen> { |
| 2921 | |
| 2922 | def : Pat < |
| Tom Stellard | 8e44d94 | 2014-07-21 15:44:55 +0000 | [diff] [blame] | 2923 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2924 | imm:$offset, 0, 0, imm:$glc, imm:$slc, |
| 2925 | imm:$tfe)), |
| Tom Stellard | 8e44d94 | 2014-07-21 15:44:55 +0000 | [diff] [blame] | 2926 | (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2927 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 2928 | >; |
| 2929 | |
| 2930 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2931 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2932 | imm:$offset, 1, 0, imm:$glc, imm:$slc, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2933 | imm:$tfe)), |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2934 | (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2935 | (as_i1imm $tfe)) |
| 2936 | >; |
| 2937 | |
| 2938 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2939 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2940 | imm:$offset, 0, 1, imm:$glc, imm:$slc, |
| 2941 | imm:$tfe)), |
| 2942 | (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc), |
| 2943 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 2944 | >; |
| 2945 | |
| 2946 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2947 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2948 | imm, 1, 1, imm:$glc, imm:$slc, |
| 2949 | imm:$tfe)), |
| 2950 | (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc), |
| 2951 | (as_i1imm $tfe)) |
| 2952 | >; |
| 2953 | } |
| 2954 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2955 | let Predicates = [isSICI] in { |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2956 | defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN, |
| 2957 | BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>; |
| 2958 | defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN, |
| 2959 | BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>; |
| 2960 | defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN, |
| 2961 | BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2962 | } // End Predicates = [isSICI] |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2963 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2964 | class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat < |
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2965 | (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset, |
| 2966 | u16imm:$offset)), |
| 2967 | (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0) |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2968 | >; |
| 2969 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2970 | let Predicates = [isSICI] in { |
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2971 | def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>; |
| 2972 | def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>; |
| 2973 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>; |
| 2974 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>; |
| 2975 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2976 | } // End Predicates = [isSICI] |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2977 | |
| 2978 | /* |
| 2979 | class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat < |
| 2980 | (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)), |
| 2981 | (Instr $value, $srsrc, $vaddr, $offset) |
| 2982 | >; |
| 2983 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2984 | let Predicates = [isSICI] in { |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2985 | def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>; |
| 2986 | def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>; |
| 2987 | def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>; |
| 2988 | def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>; |
| 2989 | def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2990 | } // End Predicates = [isSICI] |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2991 | |
| 2992 | */ |
| 2993 | |
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 2994 | //===----------------------------------------------------------------------===// |
| 2995 | // MTBUF Patterns |
| 2996 | //===----------------------------------------------------------------------===// |
| 2997 | |
| 2998 | // TBUFFER_STORE_FORMAT_*, addr64=0 |
| 2999 | class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat< |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 3000 | (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr, |
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 3001 | i32:$soffset, imm:$inst_offset, imm:$dfmt, |
| 3002 | imm:$nfmt, imm:$offen, imm:$idxen, |
| 3003 | imm:$glc, imm:$slc, imm:$tfe), |
| 3004 | (opcode |
| 3005 | $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen), |
| 3006 | (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc, |
| 3007 | (as_i1imm $slc), (as_i1imm $tfe), $soffset) |
| 3008 | >; |
| 3009 | |
| 3010 | def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>; |
| 3011 | def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>; |
| 3012 | def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>; |
| 3013 | def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>; |
| 3014 | |
| Matt Arsenault | 8454382 | 2014-06-11 18:11:34 +0000 | [diff] [blame] | 3015 | let SubtargetPredicate = isCI in { |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 3016 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 3017 | defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3018 | VOP_I32_I32_I32 |
| 3019 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 3020 | defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3021 | VOP_I32_I32_I32 |
| 3022 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 3023 | defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3024 | VOP_I32_I32_I32 |
| 3025 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 3026 | |
| 3027 | let isCommutable = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 3028 | defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3029 | VOP_I64_I32_I32_I64 |
| 3030 | >; |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 3031 | |
| 3032 | // XXX - Does this set VCC? |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 3033 | defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3034 | VOP_I64_I32_I32_I64 |
| 3035 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 3036 | } // End isCommutable = 1 |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 3037 | |
| 3038 | // Remaining instructions: |
| 3039 | // FLAT_* |
| 3040 | // S_CBRANCH_CDBGUSER |
| 3041 | // S_CBRANCH_CDBGSYS |
| 3042 | // S_CBRANCH_CDBGSYS_OR_USER |
| 3043 | // S_CBRANCH_CDBGSYS_AND_USER |
| 3044 | // S_DCACHE_INV_VOL |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 3045 | // DS_NOP |
| 3046 | // DS_GWS_SEMA_RELEASE_ALL |
| 3047 | // DS_WRAP_RTN_B32 |
| 3048 | // DS_CNDXCHG32_RTN_B64 |
| 3049 | // DS_WRITE_B96 |
| 3050 | // DS_WRITE_B128 |
| 3051 | // DS_CONDXCHG32_RTN_B128 |
| 3052 | // DS_READ_B96 |
| 3053 | // DS_READ_B128 |
| 3054 | // BUFFER_LOAD_DWORDX3 |
| 3055 | // BUFFER_STORE_DWORDX3 |
| 3056 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 3057 | } // End isCI |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 3058 | |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 3059 | //===----------------------------------------------------------------------===// |
| 3060 | // Flat Patterns |
| 3061 | //===----------------------------------------------------------------------===// |
| 3062 | |
| 3063 | class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt, |
| 3064 | PatFrag flat_ld> : |
| 3065 | Pat <(vt (flat_ld i64:$ptr)), |
| 3066 | (Instr_ADDR64 $ptr) |
| 3067 | >; |
| 3068 | |
| 3069 | def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>; |
| 3070 | def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>; |
| 3071 | def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>; |
| 3072 | def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>; |
| 3073 | def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>; |
| 3074 | def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>; |
| 3075 | def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>; |
| 3076 | def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>; |
| 3077 | def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>; |
| 3078 | |
| 3079 | class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> : |
| 3080 | Pat <(st vt:$value, i64:$ptr), |
| 3081 | (Instr $value, $ptr) |
| 3082 | >; |
| 3083 | |
| 3084 | def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>; |
| 3085 | def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>; |
| 3086 | def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>; |
| 3087 | def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>; |
| 3088 | def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>; |
| 3089 | def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>; |
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 3090 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3091 | /********** ====================== **********/ |
| 3092 | /********** Indirect adressing **********/ |
| 3093 | /********** ====================== **********/ |
| 3094 | |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 3095 | multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> { |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 3096 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3097 | // 1. Extract with offset |
| 3098 | def : Pat< |
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 3099 | (vector_extract vt:$vec, (add i32:$idx, imm:$off)), |
| Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 3100 | (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off)) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3101 | >; |
| 3102 | |
| 3103 | // 2. Extract without offset |
| 3104 | def : Pat< |
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 3105 | (vector_extract vt:$vec, i32:$idx), |
| Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 3106 | (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0)) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3107 | >; |
| 3108 | |
| 3109 | // 3. Insert with offset |
| 3110 | def : Pat< |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 3111 | (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 3112 | (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3113 | >; |
| 3114 | |
| 3115 | // 4. Insert without offset |
| 3116 | def : Pat< |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 3117 | (vector_insert vt:$vec, eltvt:$val, i32:$idx), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 3118 | (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3119 | >; |
| 3120 | } |
| 3121 | |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 3122 | defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>; |
| 3123 | defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>; |
| 3124 | defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>; |
| 3125 | defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>; |
| 3126 | |
| 3127 | defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>; |
| 3128 | defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>; |
| 3129 | defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>; |
| 3130 | defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>; |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3131 | |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 3132 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3133 | // Conversion Patterns |
| 3134 | //===----------------------------------------------------------------------===// |
| 3135 | |
| 3136 | def : Pat<(i32 (sext_inreg i32:$src, i1)), |
| 3137 | (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16 |
| 3138 | |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3139 | // Handle sext_inreg in i64 |
| 3140 | def : Pat < |
| 3141 | (i64 (sext_inreg i64:$src, i1)), |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 3142 | (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16 |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3143 | >; |
| 3144 | |
| 3145 | def : Pat < |
| 3146 | (i64 (sext_inreg i64:$src, i8)), |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 3147 | (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16 |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3148 | >; |
| 3149 | |
| 3150 | def : Pat < |
| 3151 | (i64 (sext_inreg i64:$src, i16)), |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 3152 | (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16 |
| 3153 | >; |
| 3154 | |
| 3155 | def : Pat < |
| 3156 | (i64 (sext_inreg i64:$src, i32)), |
| 3157 | (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16 |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3158 | >; |
| 3159 | |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3160 | class ZExt_i64_i32_Pat <SDNode ext> : Pat < |
| 3161 | (i64 (ext i32:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3162 | (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1) |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3163 | >; |
| 3164 | |
| 3165 | class ZExt_i64_i1_Pat <SDNode ext> : Pat < |
| 3166 | (i64 (ext i1:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3167 | (REG_SEQUENCE VReg_64, |
| 3168 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0, |
| 3169 | (S_MOV_B32 0), sub1) |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3170 | >; |
| 3171 | |
| 3172 | |
| 3173 | def : ZExt_i64_i32_Pat<zext>; |
| 3174 | def : ZExt_i64_i32_Pat<anyext>; |
| 3175 | def : ZExt_i64_i1_Pat<zext>; |
| 3176 | def : ZExt_i64_i1_Pat<anyext>; |
| 3177 | |
| 3178 | def : Pat < |
| 3179 | (i64 (sext i32:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3180 | (REG_SEQUENCE SReg_64, $src, sub0, |
| 3181 | (S_ASHR_I32 $src, 31), sub1) |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3182 | >; |
| 3183 | |
| 3184 | def : Pat < |
| 3185 | (i64 (sext i1:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3186 | (REG_SEQUENCE VReg_64, |
| 3187 | (V_CNDMASK_B32_e64 0, -1, $src), sub0, |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3188 | (V_CNDMASK_B32_e64 0, -1, $src), sub1) |
| 3189 | >; |
| 3190 | |
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 3191 | // If we need to perform a logical operation on i1 values, we need to |
| 3192 | // use vector comparisons since there is only one SCC register. Vector |
| 3193 | // comparisions still write to a pair of SGPRs, so treat these as |
| 3194 | // 64-bit comparisons. When legalizing SGPR copies, instructions |
| 3195 | // resulting in the copies from SCC to these instructions will be |
| 3196 | // moved to the VALU. |
| 3197 | def : Pat < |
| 3198 | (i1 (and i1:$src0, i1:$src1)), |
| 3199 | (S_AND_B64 $src0, $src1) |
| 3200 | >; |
| 3201 | |
| 3202 | def : Pat < |
| 3203 | (i1 (or i1:$src0, i1:$src1)), |
| 3204 | (S_OR_B64 $src0, $src1) |
| 3205 | >; |
| 3206 | |
| 3207 | def : Pat < |
| 3208 | (i1 (xor i1:$src0, i1:$src1)), |
| 3209 | (S_XOR_B64 $src0, $src1) |
| 3210 | >; |
| 3211 | |
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 3212 | def : Pat < |
| 3213 | (f32 (sint_to_fp i1:$src)), |
| 3214 | (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src) |
| 3215 | >; |
| 3216 | |
| 3217 | def : Pat < |
| 3218 | (f32 (uint_to_fp i1:$src)), |
| 3219 | (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src) |
| 3220 | >; |
| 3221 | |
| 3222 | def : Pat < |
| 3223 | (f64 (sint_to_fp i1:$src)), |
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 3224 | (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)) |
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 3225 | >; |
| 3226 | |
| 3227 | def : Pat < |
| 3228 | (f64 (uint_to_fp i1:$src)), |
| 3229 | (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)) |
| 3230 | >; |
| 3231 | |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3232 | //===----------------------------------------------------------------------===// |
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 3233 | // Miscellaneous Patterns |
| 3234 | //===----------------------------------------------------------------------===// |
| 3235 | |
| 3236 | def : Pat < |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 3237 | (i32 (trunc i64:$a)), |
| 3238 | (EXTRACT_SUBREG $a, sub0) |
| 3239 | >; |
| 3240 | |
| Michel Danzer | bf1a641 | 2014-01-28 03:01:16 +0000 | [diff] [blame] | 3241 | def : Pat < |
| 3242 | (i1 (trunc i32:$a)), |
| Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 3243 | (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1) |
| Michel Danzer | bf1a641 | 2014-01-28 03:01:16 +0000 | [diff] [blame] | 3244 | >; |
| 3245 | |
| Matt Arsenault | e306a32 | 2014-10-21 16:25:08 +0000 | [diff] [blame] | 3246 | def : Pat < |
| 3247 | (i32 (bswap i32:$a)), |
| 3248 | (V_BFI_B32 (S_MOV_B32 0x00ff00ff), |
| 3249 | (V_ALIGNBIT_B32 $a, $a, 24), |
| 3250 | (V_ALIGNBIT_B32 $a, $a, 8)) |
| 3251 | >; |
| 3252 | |
| Matt Arsenault | 477b1782 | 2014-12-12 02:30:29 +0000 | [diff] [blame] | 3253 | def : Pat < |
| 3254 | (f32 (select i1:$src2, f32:$src1, f32:$src0)), |
| 3255 | (V_CNDMASK_B32_e64 $src0, $src1, $src2) |
| 3256 | >; |
| 3257 | |
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 3258 | //============================================================================// |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 3259 | // Miscellaneous Optimization Patterns |
| 3260 | //============================================================================// |
| 3261 | |
| Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 3262 | def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>; |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 3263 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 3264 | } // End isGCN predicate |