blob: 15c2f3ec193a64163a1e9217584072dffe97a67e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
33 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000034
Matt Arsenault3f981402014-09-15 15:41:53 +000035def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000036
Tom Stellardec87f842015-05-25 16:15:54 +000037def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
38def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
39
Tom Stellard9d7ddd52014-11-14 14:08:00 +000040def SWaitMatchClass : AsmOperandClass {
41 let Name = "SWaitCnt";
42 let RenderMethod = "addImmOperands";
43 let ParserMethod = "parseSWaitCntOps";
44}
45
46def WAIT_FLAG : InstFlag<"printWaitFlag"> {
47 let ParserMatchClass = SWaitMatchClass;
48}
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Marek Olsak5df00d62014-12-07 12:18:57 +000050let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000051
Tom Stellard8d6d4492014-04-22 16:33:57 +000052//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000053// EXP Instructions
54//===----------------------------------------------------------------------===//
55
56defm EXP : EXP_m;
57
58//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000059// SMRD Instructions
60//===----------------------------------------------------------------------===//
61
62let mayLoad = 1 in {
63
64// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
65// SMRD instructions, because the SGPR_32 register class does not include M0
66// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000067defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
68defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
69defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
70defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
71defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000072
73defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000082 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000083>;
84
85defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000086 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000087>;
88
89defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000090 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000091>;
92
93} // mayLoad = 1
94
Tom Stellard326d6ec2014-11-05 14:50:53 +000095//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
96//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000097
98//===----------------------------------------------------------------------===//
99// SOP1 Instructions
100//===----------------------------------------------------------------------===//
101
Christian Konig76edd4f2013-02-26 17:52:29 +0000102let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000103 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000104 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
105 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000106 } // let isRematerializeable = 1
107
108 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000109 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
110 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000111 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000112} // End isMoveImm = 1
113
Marek Olsakb08604c2014-12-07 12:18:45 +0000114let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000115 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000116 [(set i32:$dst, (not i32:$src0))]
117 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000118
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000120 [(set i64:$dst, (not i64:$src0))]
121 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
123 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000124} // End Defs = [SCC]
125
126
Marek Olsak5df00d62014-12-07 12:18:57 +0000127defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000128 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
129>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000130defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000131
Marek Olsakb08604c2014-12-07 12:18:45 +0000132let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000133 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
134 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000135 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000136 [(set i32:$dst, (ctpop i32:$src0))]
137 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000139} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000140
Tom Stellardce449ad2015-02-18 16:08:11 +0000141defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
142defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000143defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000144 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
145>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000146defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147
Marek Olsak5df00d62014-12-07 12:18:57 +0000148defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000149 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
150>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000151
Tom Stellardce449ad2015-02-18 16:08:11 +0000152defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000153defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
154 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
155>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000156defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000157defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000158 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
159>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000160defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000161 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
162>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000163
Tom Stellardce449ad2015-02-18 16:08:11 +0000164defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
165defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
166defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
167defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000168defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
169defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
170defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
171defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Marek Olsakb08604c2014-12-07 12:18:45 +0000173let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000174
Marek Olsak5df00d62014-12-07 12:18:57 +0000175defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
176defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
177defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
178defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
179defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
180defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
181defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
182defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Marek Olsakb08604c2014-12-07 12:18:45 +0000184} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000185
Marek Olsak5df00d62014-12-07 12:18:57 +0000186defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
187defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
188defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
189defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
190defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
191defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000192defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000193defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000194let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000195 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000196} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000197defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000198
199//===----------------------------------------------------------------------===//
200// SOP2 Instructions
201//===----------------------------------------------------------------------===//
202
203let Defs = [SCC] in { // Carry out goes to SCC
204let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000205defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
206defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000207 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
208>;
209} // End isCommutable = 1
210
Marek Olsak5df00d62014-12-07 12:18:57 +0000211defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
212defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
214>;
215
216let Uses = [SCC] in { // Carry in comes from SCC
217let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000218defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000219 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
220} // End isCommutable = 1
221
Marek Olsak5df00d62014-12-07 12:18:57 +0000222defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
224} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225
Marek Olsak5df00d62014-12-07 12:18:57 +0000226defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
228>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000229defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
231>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000232defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
234>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000235defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
237>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000238} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000239
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240
Marek Olsakb08604c2014-12-07 12:18:45 +0000241let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000242 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000243 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000244} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245
Marek Olsakb08604c2014-12-07 12:18:45 +0000246let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000247defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000248 [(set i32:$dst, (and i32:$src0, i32:$src1))]
249>;
250
Marek Olsak5df00d62014-12-07 12:18:57 +0000251defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000252 [(set i64:$dst, (and i64:$src0, i64:$src1))]
253>;
254
Marek Olsak5df00d62014-12-07 12:18:57 +0000255defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000256 [(set i32:$dst, (or i32:$src0, i32:$src1))]
257>;
258
Marek Olsak5df00d62014-12-07 12:18:57 +0000259defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000260 [(set i64:$dst, (or i64:$src0, i64:$src1))]
261>;
262
Marek Olsak5df00d62014-12-07 12:18:57 +0000263defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000264 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
265>;
266
Marek Olsak5df00d62014-12-07 12:18:57 +0000267defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000268 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000269>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000270defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
271defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
272defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
273defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
274defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
275defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
276defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
277defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
278defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
279defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000280} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000281
282// Use added complexity so these patterns are preferred to the VALU patterns.
283let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000284let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285
Marek Olsak5df00d62014-12-07 12:18:57 +0000286defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
288>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000289defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
291>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000292defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000293 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
294>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000295defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000296 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
297>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000298defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000299 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
300>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000301defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000302 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
303>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000304} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000305
Marek Olsak63a7b082015-03-24 13:40:21 +0000306defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
307 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000308defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
309defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000310 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
311>;
312
313} // End AddedComplexity = 1
314
Marek Olsakb08604c2014-12-07 12:18:45 +0000315let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000316defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
317defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
318defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
319defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
321
Tom Stellard0c0008c2015-02-18 16:08:13 +0000322let sdst = 0 in {
323defm S_CBRANCH_G_FORK : SOP2_m <
324 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
325 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
326>;
327}
328
Marek Olsakb08604c2014-12-07 12:18:45 +0000329let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000330defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000331} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000332
333//===----------------------------------------------------------------------===//
334// SOPC Instructions
335//===----------------------------------------------------------------------===//
336
Tom Stellard326d6ec2014-11-05 14:50:53 +0000337def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
338def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
339def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
340def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
341def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
342def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
343def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
344def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
345def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
346def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
347def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
348def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
349////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
350////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
351////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
352////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
353//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000354
355//===----------------------------------------------------------------------===//
356// SOPK Instructions
357//===----------------------------------------------------------------------===//
358
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000359let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000360defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000361} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000362let Uses = [SCC] in {
363 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
364}
365
366let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000367
368/*
369This instruction is disabled for now until we can figure out how to teach
370the instruction selector to correctly use the S_CMP* vs V_CMP*
371instructions.
372
373When this instruction is enabled the code generator sometimes produces this
374invalid sequence:
375
376SCC = S_CMPK_EQ_I32 SGPR0, imm
377VCC = COPY SCC
378VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
379
Marek Olsak5df00d62014-12-07 12:18:57 +0000380defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000381 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000382>;
383*/
384
Tom Stellard8980dc32015-04-08 01:09:22 +0000385defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000386defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
387defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
388defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
389defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
390defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
391defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
392defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
393defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
394defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
395defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
396defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
397} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000398
Tom Stellard8980dc32015-04-08 01:09:22 +0000399let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
400 Constraints = "$sdst = $src0" in {
401 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
402 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000403}
404
Tom Stellard8980dc32015-04-08 01:09:22 +0000405defm S_CBRANCH_I_FORK : SOPK_m <
406 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
407 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
408>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000409defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000410defm S_SETREG_B32 : SOPK_m <
411 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
412 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
413>;
414// FIXME: Not on SI?
415//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
416defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
417 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
418 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
419>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000420
Tom Stellard8d6d4492014-04-22 16:33:57 +0000421//===----------------------------------------------------------------------===//
422// SOPP Instructions
423//===----------------------------------------------------------------------===//
424
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000425def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000426
427let isTerminator = 1 in {
428
Tom Stellard326d6ec2014-11-05 14:50:53 +0000429def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000431 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 let isBarrier = 1;
433 let hasCtrlDep = 1;
434}
435
436let isBranch = 1 in {
437def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000438 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000439 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000440 let isBarrier = 1;
441}
442
443let DisableEncoding = "$scc" in {
444def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000445 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000446 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000447>;
448def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000449 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000450 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451>;
452} // End DisableEncoding = "$scc"
453
454def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000455 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000456 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000457>;
458def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000459 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000460 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461>;
462
463let DisableEncoding = "$exec" in {
464def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000465 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000466 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467>;
468def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000469 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000470 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000471>;
472} // End DisableEncoding = "$exec"
473
474
475} // End isBranch = 1
476} // End isTerminator = 1
477
478let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000479def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000480 [(int_AMDGPU_barrier_local)]
481> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000482 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000483 let isBarrier = 1;
484 let hasCtrlDep = 1;
485 let mayLoad = 1;
486 let mayStore = 1;
487}
488
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000489def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
490def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
491def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
492def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000493
Tom Stellardfc92e772015-05-12 14:18:14 +0000494let Uses = [EXEC, M0] in {
495 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
496 [(AMDGPUsendmsg (i32 imm:$simm16))]
497 >;
498} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000499
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000500def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
501def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
502def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
503 let simm16 = 0;
504}
505def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
506def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
507def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
508 let simm16 = 0;
509}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000510} // End hasSideEffects
511
512//===----------------------------------------------------------------------===//
513// VOPC Instructions
514//===----------------------------------------------------------------------===//
515
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000516let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000517
Marek Olsak5df00d62014-12-07 12:18:57 +0000518defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000519defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000520defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000521defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000522defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000523defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000524defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
525defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
526defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000527defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000528defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000529defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000530defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000531defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000532defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000533defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000534
Tom Stellard75aadc22012-12-11 21:25:42 +0000535
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000537defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000538defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000539defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000540defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
541defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
542defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
543defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
544defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
545defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
546defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
547defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
548defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
549defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
550defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
551defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000552
Tom Stellard75aadc22012-12-11 21:25:42 +0000553
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000555defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000557defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000558defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000559defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000560defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
561defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
562defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000563defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000564defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000565defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000566defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000568defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000569defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000570
Tom Stellard75aadc22012-12-11 21:25:42 +0000571
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000573defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000574defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000575defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000576defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
577defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
578defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
579defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
580defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000581defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000582defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000583defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000584defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
585defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
586defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
587defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000588
Tom Stellard75aadc22012-12-11 21:25:42 +0000589
Marek Olsak5df00d62014-12-07 12:18:57 +0000590let SubtargetPredicate = isSICI in {
591
Tom Stellard326d6ec2014-11-05 14:50:53 +0000592defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000593defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000594defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000595defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000596defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
597defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
598defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
599defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
600defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000601defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000602defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000603defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000604defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
605defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
606defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
607defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000608
Christian Konig76edd4f2013-02-26 17:52:29 +0000609
Tom Stellard326d6ec2014-11-05 14:50:53 +0000610defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000611defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000612defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000613defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000614defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
615defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
616defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
617defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
618defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000619defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000620defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000621defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000622defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
623defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
624defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
625defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000626
Christian Konig76edd4f2013-02-26 17:52:29 +0000627
Tom Stellard326d6ec2014-11-05 14:50:53 +0000628defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000629defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000630defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000631defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000632defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
633defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
634defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
635defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
636defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000637defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000638defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000639defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
641defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
642defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
643defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000644
Christian Konig76edd4f2013-02-26 17:52:29 +0000645
Matt Arsenault05b617f2015-03-23 18:45:23 +0000646defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000647defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000648defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000649defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000650defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
651defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
652defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
653defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
654defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000655defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000656defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000657defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000658defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
659defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
660defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
661defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000662
Marek Olsak5df00d62014-12-07 12:18:57 +0000663} // End SubtargetPredicate = isSICI
664
665defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000666defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000667defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000668defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000669defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
670defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
671defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
672defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000676defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000677defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000678defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
680defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
681defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
682defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000683
Tom Stellard75aadc22012-12-11 21:25:42 +0000684
Marek Olsak5df00d62014-12-07 12:18:57 +0000685defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000686defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000687defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000688defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000689defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
690defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
691defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
692defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000693
Tom Stellard75aadc22012-12-11 21:25:42 +0000694
Marek Olsak5df00d62014-12-07 12:18:57 +0000695defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000696defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000697defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000698defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
700defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
701defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
702defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000703
Tom Stellard75aadc22012-12-11 21:25:42 +0000704
Marek Olsak5df00d62014-12-07 12:18:57 +0000705defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000706defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000707defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000708defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000709defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
710defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
711defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
712defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000713
Tom Stellard75aadc22012-12-11 21:25:42 +0000714
Marek Olsak5df00d62014-12-07 12:18:57 +0000715defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000716defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000717defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000718defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000719defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
720defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
721defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
722defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000723
Tom Stellard75aadc22012-12-11 21:25:42 +0000724
Marek Olsak5df00d62014-12-07 12:18:57 +0000725defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000726defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000727defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000728defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000729defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
730defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
731defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
732defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000733
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000735defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000736defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000737defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000738defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
739defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
740defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
741defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000743} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000744
Matt Arsenault4831ce52015-01-06 23:00:37 +0000745defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000746defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000747defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000748defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000749
Tom Stellard8d6d4492014-04-22 16:33:57 +0000750//===----------------------------------------------------------------------===//
751// DS Instructions
752//===----------------------------------------------------------------------===//
753
Marek Olsak0c1f8812015-01-27 17:25:07 +0000754defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
755defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
756defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
757defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
758defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
759defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
760defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
761defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
762defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
763defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
764defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
765defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000766defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000767let mayLoad = 0 in {
768defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
769defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
770defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
771}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000772defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
773defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000774defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
775defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000776
Tom Stellarddb4995a2015-03-09 16:03:45 +0000777defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
778defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
779defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
780defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
781defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000782let mayLoad = 0 in {
783defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
784defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
785}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000786defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
787defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
788defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
789defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
790defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
791defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
792defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
793defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
794defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
795defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
796defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
797defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000798defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000799defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000800defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
801 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
802>;
803defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
804 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
805>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000806defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
807defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000808defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
809defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000810let SubtargetPredicate = isCI in {
Marek Olsak0c1f8812015-01-27 17:25:07 +0000811defm DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000812} // End isCI
Tom Stellardcf051f42015-03-09 18:49:45 +0000813defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
814let mayStore = 0 in {
815defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
816defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
817defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
818defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
819defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
820defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
821defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
822}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000823defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
824defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
825defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000826defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
827defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
828defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
829defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
830defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
831defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
832defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
833defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
834defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
835defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
836defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
837defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000838defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000839let mayLoad = 0 in {
840defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
841defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
842defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
843}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000844defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
845defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
846defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
847defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000848
Marek Olsak0c1f8812015-01-27 17:25:07 +0000849defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
850defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
851defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
852defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
853defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
854defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
855defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
856defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
857defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
858defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
859defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
860defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000861defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000862defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000863defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
864defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000865defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
866defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
867defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
868defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000869
Tom Stellardcf051f42015-03-09 18:49:45 +0000870let mayStore = 0 in {
871defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
872defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
873defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
874}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000875
876defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
877defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
878defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
879defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
880defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
881defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
882defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
883defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
884defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
885defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
886defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
887defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
888defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
889
890defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
891defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
892
893defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
894defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
895defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
896defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
897defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
898defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
899defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
900defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
901defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
902defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
903defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
904defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
905defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
906
907defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
908defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
909
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000910//let SubtargetPredicate = isCI in {
911// DS_CONDXCHG32_RTN_B64
912// DS_CONDXCHG32_RTN_B128
913//} // End isCI
914
Tom Stellard8d6d4492014-04-22 16:33:57 +0000915//===----------------------------------------------------------------------===//
916// MUBUF Instructions
917//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000918
Tom Stellardaec94b32015-02-27 14:59:46 +0000919defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
920 mubuf<0x00>, "buffer_load_format_x", VGPR_32
921>;
922defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
923 mubuf<0x01>, "buffer_load_format_xy", VReg_64
924>;
925defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
926 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
927>;
928defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
929 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
930>;
931defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
932 mubuf<0x04>, "buffer_store_format_x", VGPR_32
933>;
934defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
935 mubuf<0x05>, "buffer_store_format_xy", VReg_64
936>;
937defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
938 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
939>;
940defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
941 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
942>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000943defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000944 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000945>;
946defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000947 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000948>;
949defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000950 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000951>;
952defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000953 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000954>;
955defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000956 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000957>;
958defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000959 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000960>;
961defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000962 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000963>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000964
Tom Stellardb02094e2014-07-21 15:45:01 +0000965defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000966 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000967>;
968
Tom Stellardb02094e2014-07-21 15:45:01 +0000969defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000970 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000971>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000972
Tom Stellardb02094e2014-07-21 15:45:01 +0000973defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000974 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000975>;
976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000978 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000979>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000980
Tom Stellardb02094e2014-07-21 15:45:01 +0000981defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000982 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000983>;
Marek Olsakee98b112015-01-27 17:24:58 +0000984
Aaron Watry81144372014-10-17 23:33:03 +0000985defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000986 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000987>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000988//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000989defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000990 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000991>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000992defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000993 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000994>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000995//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000996defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000997 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000998>;
999defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001000 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +00001001>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001002defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001003 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001004>;
1005defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001006 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001007>;
Aaron Watry62127802014-10-17 23:32:54 +00001008defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001009 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001010>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001011defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001012 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001013>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001014defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001015 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001016>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001017//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1018//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1019//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1020//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1021//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1022//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1023//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1024//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1025//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1026//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1027//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1028//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1029//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1030//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1031//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1032//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1033//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1034//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1035//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1036//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1037//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1038//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
1039//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
1040//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
1041//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001042
Tom Stellard8d6d4492014-04-22 16:33:57 +00001043//===----------------------------------------------------------------------===//
1044// MTBUF Instructions
1045//===----------------------------------------------------------------------===//
1046
Tom Stellard326d6ec2014-11-05 14:50:53 +00001047//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1048//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1049//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1050defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001051defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001052defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1053defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1054defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001055
Tom Stellard8d6d4492014-04-22 16:33:57 +00001056//===----------------------------------------------------------------------===//
1057// MIMG Instructions
1058//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001059
Tom Stellard326d6ec2014-11-05 14:50:53 +00001060defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1061defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1062//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1063//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1064//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1065//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1066//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1067//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1068//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1069//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1070defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1071//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1072//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1073//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1074//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1075//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1076//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1077//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1078//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1079//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1080//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1081//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1082//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1083//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1084//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1085//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1086//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1087//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001088defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1089defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001090defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1091defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1092defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001093defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1094defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001096defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1097defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1099defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1100defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001101defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1102defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001103defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001104defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1105defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001106defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1107defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1108defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001109defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1110defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001111defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001112defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1113defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001114defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1115defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1116defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001117defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1118defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001119defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001120defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1121defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001122defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001123defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1124defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001125defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001126defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1127defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001128defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001129defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1130defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001131defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1133defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001135defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001136defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1137defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001138defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1139defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001140defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001141defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1142defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001143defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001144defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001145defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1146defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1147defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1148defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1149defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1150defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1151defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1152defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1153//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1154//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001155
Tom Stellard8d6d4492014-04-22 16:33:57 +00001156//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001157// Flat Instructions
1158//===----------------------------------------------------------------------===//
1159
1160let Predicates = [HasFlatAddressSpace] in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001161def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>;
1162def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>;
1163def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>;
1164def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>;
1165def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001166def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1167def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1168def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001169
1170def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001171 0x00000018, "flat_store_byte", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001172>;
1173
1174def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001175 0x0000001a, "flat_store_short", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001176>;
1177
1178def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001179 0x0000001c, "flat_store_dword", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001180>;
1181
1182def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001183 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001184>;
1185
1186def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001188>;
1189
1190def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001192>;
1193
Tom Stellard326d6ec2014-11-05 14:50:53 +00001194//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1195//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1196//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1197//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1198//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1199//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1200//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1201//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1202//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1203//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1204//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1205//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1206//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1207//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1208//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1209//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1210//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1211//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1212//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1213//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1214//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1215//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1216//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1217//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1218//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1219//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1220//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1221//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1222//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1223//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1224//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1225//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1226//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1227//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001228
1229} // End HasFlatAddressSpace predicate
1230//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001231// VOP1 Instructions
1232//===----------------------------------------------------------------------===//
1233
Tom Stellardc34c37a2015-02-18 16:08:15 +00001234let vdst = 0, src0 = 0 in {
1235defm V_NOP : VOP1_m <vop1<0x0>, (outs), (ins), "v_nop", [], "v_nop">;
1236}
Christian Konig76edd4f2013-02-26 17:52:29 +00001237
Matthias Braune1a67412015-04-24 00:25:50 +00001238let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001239defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001240} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001241
Tom Stellardfbe435d2014-03-17 17:03:51 +00001242let Uses = [EXEC] in {
1243
Tom Stellardae38f302015-01-14 01:13:19 +00001244// FIXME: Specify SchedRW for READFIRSTLANE_B32
1245
Tom Stellardfbe435d2014-03-17 17:03:51 +00001246def V_READFIRSTLANE_B32 : VOP1 <
1247 0x00000002,
1248 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001249 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001251 []
1252>;
1253
1254}
1255
Tom Stellardae38f302015-01-14 01:13:19 +00001256let SchedRW = [WriteQuarterRate32] in {
1257
Tom Stellard326d6ec2014-11-05 14:50:53 +00001258defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001260>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001261defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001262 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001263>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001264defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001266>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001267defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001269>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001270defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001272>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001273defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001274 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001275>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001276defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001278>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001279defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001281>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001282defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1283 VOP_I32_F32, cvt_rpi_i32_f32>;
1284defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1285 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001286defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001287defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001289>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001290defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001292>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001293defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001295>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001296defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001298>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001299defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001300 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001301>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001302defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001303 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001304>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001305defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001306 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001307>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001308defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001309 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001310>;
Tom Stellardae38f302015-01-14 01:13:19 +00001311
1312} // let SchedRW = [WriteQuarterRate32]
1313
Marek Olsak5df00d62014-12-07 12:18:57 +00001314defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001316>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001317defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001318 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001319>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001320defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001321 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001322>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001323defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001324 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001325>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001326defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001327 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001328>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001329defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001330 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001331>;
Tom Stellardae38f302015-01-14 01:13:19 +00001332
1333let SchedRW = [WriteQuarterRate32] in {
1334
Marek Olsak5df00d62014-12-07 12:18:57 +00001335defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001336 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001337>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001338defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001339 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001340>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001341defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1342 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001343>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001344defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001345 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001346>;
Tom Stellardae38f302015-01-14 01:13:19 +00001347
1348} //let SchedRW = [WriteQuarterRate32]
1349
1350let SchedRW = [WriteDouble] in {
1351
Marek Olsak5df00d62014-12-07 12:18:57 +00001352defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001353 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001354>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001355defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001356 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001357>;
Tom Stellardae38f302015-01-14 01:13:19 +00001358
1359} // let SchedRW = [WriteDouble];
1360
Marek Olsak5df00d62014-12-07 12:18:57 +00001361defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001362 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001363>;
Tom Stellardae38f302015-01-14 01:13:19 +00001364
1365let SchedRW = [WriteDouble] in {
1366
Marek Olsak5df00d62014-12-07 12:18:57 +00001367defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001368 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001369>;
Tom Stellardae38f302015-01-14 01:13:19 +00001370
1371} // let SchedRW = [WriteDouble]
1372
Marek Olsak5df00d62014-12-07 12:18:57 +00001373defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001375>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001376defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001377 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001378>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001379defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1380defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1381defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1382defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1383defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001384defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1385 VOP_I32_F64
1386>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001387defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1388 VOP_F64_F64
1389>;
1390defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001391defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1392 VOP_I32_F32
1393>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001394defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1395 VOP_F32_F32
1396>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001397let vdst = 0, src0 = 0 in {
1398defm V_CLREXCP : VOP1_m <vop1<0x41,0x35>, (outs), (ins), "v_clrexcp", [],
1399 "v_clrexcp"
1400>;
1401}
Marek Olsak5df00d62014-12-07 12:18:57 +00001402defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1403defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1404defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001405
Marek Olsak5df00d62014-12-07 12:18:57 +00001406// These instruction only exist on SI and CI
1407let SubtargetPredicate = isSICI in {
1408
Tom Stellardae38f302015-01-14 01:13:19 +00001409let SchedRW = [WriteQuarterRate32] in {
1410
Tom Stellard4b3e7552015-04-23 19:33:52 +00001411defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001412defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1413defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1414defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1415defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1416 VOP_F32_F32, AMDGPUrsq_clamped
1417>;
1418defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1419 VOP_F32_F32, AMDGPUrsq_legacy
1420>;
Tom Stellardae38f302015-01-14 01:13:19 +00001421
1422} // End let SchedRW = [WriteQuarterRate32]
1423
1424let SchedRW = [WriteDouble] in {
1425
Marek Olsak5df00d62014-12-07 12:18:57 +00001426defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1427defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1428 VOP_F64_F64, AMDGPUrsq_clamped
1429>;
1430
Tom Stellardae38f302015-01-14 01:13:19 +00001431} // End SchedRW = [WriteDouble]
1432
Marek Olsak5df00d62014-12-07 12:18:57 +00001433} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001434
1435//===----------------------------------------------------------------------===//
1436// VINTRP Instructions
1437//===----------------------------------------------------------------------===//
1438
Tom Stellard2a9d9472015-05-12 15:00:46 +00001439let Uses = [M0] in {
1440
Tom Stellardae38f302015-01-14 01:13:19 +00001441// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001442
1443multiclass V_INTERP_P1_F32_m : VINTRP_m <
1444 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001445 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001446 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1447 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1448 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001449 (i32 imm:$attr)))]
1450>;
1451
1452let OtherPredicates = [has32BankLDS] in {
1453
1454defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1455
1456} // End OtherPredicates = [has32BankLDS]
1457
1458let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst" in {
1459
1460defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1461
1462} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001463
Marek Olsak5df00d62014-12-07 12:18:57 +00001464defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001465 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001466 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001467 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1468 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1469 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
1470 (i32 imm:$attr)))],
1471 "$src0",
Marek Olsak5df00d62014-12-07 12:18:57 +00001472 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001473
Marek Olsak5df00d62014-12-07 12:18:57 +00001474defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001475 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001476 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001477 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1478 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1479 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1480 (i32 imm:$attr)))]>;
1481
1482} // End Uses = [M0]
Tom Stellard75aadc22012-12-11 21:25:42 +00001483
Tom Stellard8d6d4492014-04-22 16:33:57 +00001484//===----------------------------------------------------------------------===//
1485// VOP2 Instructions
1486//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001487
Tom Stellard5224df32015-03-10 16:16:44 +00001488multiclass V_CNDMASK <vop2 op, string name> {
1489 defm _e32 : VOP2_m <
1490 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins32, VOP_CNDMASK.Asm32, [],
1491 name, name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001492
Tom Stellard5224df32015-03-10 16:16:44 +00001493 defm _e64 : VOP3_m <
1494 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Tom Stellardc0503922015-03-12 21:34:22 +00001495 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
Tom Stellard5224df32015-03-10 16:16:44 +00001496}
1497
1498defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001499
1500let isCommutable = 1 in {
1501defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1502 VOP_F32_F32_F32, fadd
1503>;
1504
1505defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1506defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1507 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1508>;
1509} // End isCommutable = 1
1510
1511let isCommutable = 1 in {
1512
1513defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1514 VOP_F32_F32_F32, int_AMDGPU_mul
1515>;
1516
1517defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1518 VOP_F32_F32_F32, fmul
1519>;
1520
1521defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1522 VOP_I32_I32_I32, AMDGPUmul_i24
1523>;
Tom Stellard894b9882015-02-18 16:08:14 +00001524
1525defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1526 VOP_I32_I32_I32
1527>;
1528
Marek Olsak5df00d62014-12-07 12:18:57 +00001529defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1530 VOP_I32_I32_I32, AMDGPUmul_u24
1531>;
Tom Stellard894b9882015-02-18 16:08:14 +00001532
1533defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1534 VOP_I32_I32_I32
1535>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001536
1537defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1538 fminnum>;
1539defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1540 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001541defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1542defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1543defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1544defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001545
Marek Olsak5df00d62014-12-07 12:18:57 +00001546defm V_LSHRREV_B32 : VOP2Inst <
1547 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001548 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001549>;
1550
Marek Olsak5df00d62014-12-07 12:18:57 +00001551defm V_ASHRREV_I32 : VOP2Inst <
1552 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001553 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001554>;
1555
Marek Olsak5df00d62014-12-07 12:18:57 +00001556defm V_LSHLREV_B32 : VOP2Inst <
1557 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001558 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001559>;
1560
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001561defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1562defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1563defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001564
1565defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1566} // End isCommutable = 1
1567
Matt Arsenault70120fa2015-02-21 21:29:00 +00001568defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001569
1570let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001571defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001572} // End isCommutable = 1
1573
1574let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1575// No patterns so that the scalar instructions are always selected.
1576// The scalar versions will be replaced with vector when needed later.
1577
1578// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1579// but the VI instructions behave the same as the SI versions.
1580defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1581 VOP_I32_I32_I32, add
1582>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001583defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001584
1585defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1586 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1587>;
1588
1589let Uses = [VCC] in { // Carry-in comes from VCC
1590defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001591 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001592>;
1593defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001594 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001595>;
1596defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1597 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1598>;
1599
1600} // End Uses = [VCC]
1601} // End isCommutable = 1, Defs = [VCC]
1602
Marek Olsak15e4a592015-01-15 18:42:55 +00001603defm V_READLANE_B32 : VOP2SI_3VI_m <
1604 vop3 <0x001, 0x289>,
1605 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001606 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001607 (ins VGPR_32:$src0, SCSrc_32:$src1),
1608 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001609>;
1610
Marek Olsak15e4a592015-01-15 18:42:55 +00001611defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1612 vop3 <0x002, 0x28a>,
1613 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001614 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001615 (ins SReg_32:$src0, SCSrc_32:$src1),
1616 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001617>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001618
Marek Olsak15e4a592015-01-15 18:42:55 +00001619// These instructions only exist on SI and CI
1620let SubtargetPredicate = isSICI in {
1621
Marek Olsak191507e2015-02-03 17:38:12 +00001622defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001623 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001624>;
Marek Olsak191507e2015-02-03 17:38:12 +00001625defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001626 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001627>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001628
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001629let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001630defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1631defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1632defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001633} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001634} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001635
Marek Olsak11057ee2015-02-03 17:38:01 +00001636let isCommutable = 1 in {
1637defm V_MAC_LEGACY_F32 : VOP2_VI3_Inst <vop23<0x6, 0x28e>, "v_mac_legacy_f32",
1638 VOP_F32_F32_F32
1639>;
1640} // End isCommutable = 1
1641
Marek Olsak63a7b082015-03-24 13:40:21 +00001642defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1643 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001644>;
1645defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001646 VOP_I32_I32_I32
1647>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001648defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001649 VOP_I32_I32_I32
1650>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001651defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1652 VOP_I32_I32_I32
1653>;
1654defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001655 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001657
Marek Olsak11057ee2015-02-03 17:38:01 +00001658defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1659 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1660
1661defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1662 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001663>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001664defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1665 VOP_I32_F32_F32
1666>;
1667defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1668 VOP_I32_F32_F32, int_SI_packf16
1669>;
1670defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1671 VOP_I32_I32_I32
1672>;
1673defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1674 VOP_I32_I32_I32
1675>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001676
1677//===----------------------------------------------------------------------===//
1678// VOP3 Instructions
1679//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001680
Matt Arsenault95e48662014-11-13 19:26:47 +00001681let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001682defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001683 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001684>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001685
Marek Olsak5df00d62014-12-07 12:18:57 +00001686defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001687 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001688>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001689
Marek Olsak5df00d62014-12-07 12:18:57 +00001690defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001691 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1692>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001693defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001694 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001695>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001696} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001697
Marek Olsak5df00d62014-12-07 12:18:57 +00001698defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001699 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001700>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001701defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001702 VOP_F32_F32_F32_F32
1703>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001704defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001705 VOP_F32_F32_F32_F32
1706>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001707defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001708 VOP_F32_F32_F32_F32
1709>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001710
Marek Olsak5df00d62014-12-07 12:18:57 +00001711defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1713>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001714defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001715 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1716>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001717
1718defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001719 VOP_I32_I32_I32_I32, AMDGPUbfi
1720>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001721
1722let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001723defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001724 VOP_F32_F32_F32_F32, fma
1725>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001726defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001727 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001728>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001729} // End isCommutable = 1
1730
Tom Stellard326d6ec2014-11-05 14:50:53 +00001731//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001732defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001733 VOP_I32_I32_I32_I32
1734>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001735defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736 VOP_I32_I32_I32_I32
1737>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001738
Marek Olsak794ff832015-01-27 17:25:15 +00001739defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001740 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1741
Marek Olsak794ff832015-01-27 17:25:15 +00001742defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001743 VOP_I32_I32_I32_I32, AMDGPUsmin3
1744>;
Marek Olsak794ff832015-01-27 17:25:15 +00001745defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001746 VOP_I32_I32_I32_I32, AMDGPUumin3
1747>;
Marek Olsak794ff832015-01-27 17:25:15 +00001748defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001749 VOP_F32_F32_F32_F32, AMDGPUfmax3
1750>;
Marek Olsak794ff832015-01-27 17:25:15 +00001751defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001752 VOP_I32_I32_I32_I32, AMDGPUsmax3
1753>;
Marek Olsak794ff832015-01-27 17:25:15 +00001754defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001755 VOP_I32_I32_I32_I32, AMDGPUumax3
1756>;
Marek Olsak794ff832015-01-27 17:25:15 +00001757defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1758 VOP_F32_F32_F32_F32
1759>;
1760defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1761 VOP_I32_I32_I32_I32
1762>;
1763defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1764 VOP_I32_I32_I32_I32
1765>;
1766
Tom Stellard326d6ec2014-11-05 14:50:53 +00001767//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1768//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1769//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001770defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001771 VOP_I32_I32_I32_I32
1772>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001773////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001774defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001775 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001776>;
Tom Stellardae38f302015-01-14 01:13:19 +00001777
1778let SchedRW = [WriteDouble] in {
1779
Tom Stellardb4a313a2014-08-01 00:32:39 +00001780defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001781 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001782>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001783
Tom Stellardae38f302015-01-14 01:13:19 +00001784} // let SchedRW = [WriteDouble]
1785
Tom Stellardae38f302015-01-14 01:13:19 +00001786let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001787let isCommutable = 1 in {
1788
Marek Olsak5df00d62014-12-07 12:18:57 +00001789defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001790 VOP_F64_F64_F64, fadd
1791>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001792defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001793 VOP_F64_F64_F64, fmul
1794>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001795
Marek Olsak5df00d62014-12-07 12:18:57 +00001796defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001797 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001798>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001799defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001800 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001801>;
Tom Stellard7512c082013-07-12 18:14:56 +00001802
1803} // isCommutable = 1
1804
Marek Olsak5df00d62014-12-07 12:18:57 +00001805defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001806 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001807>;
Christian Konig70a50322013-03-27 09:12:51 +00001808
Tom Stellardae38f302015-01-14 01:13:19 +00001809} // let SchedRW = [WriteDouble]
1810
1811let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001812
Marek Olsak5df00d62014-12-07 12:18:57 +00001813defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001814 VOP_I32_I32_I32
1815>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001816defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001817 VOP_I32_I32_I32
1818>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001819
1820defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001821 VOP_I32_I32_I32
1822>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001823defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001824 VOP_I32_I32_I32
1825>;
Christian Konig70a50322013-03-27 09:12:51 +00001826
Tom Stellardae38f302015-01-14 01:13:19 +00001827} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001828
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001829let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001830defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001831}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001832
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001833let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001834// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001835defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001836} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001837
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001838let isCommutable = 1, Uses = [VCC] in {
1839
1840// v_div_fmas_f32:
1841// result = src0 * src1 + src2
1842// if (vcc)
1843// result *= 2^32
1844//
1845defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001846 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001847>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001848
Tom Stellardae38f302015-01-14 01:13:19 +00001849let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001850// v_div_fmas_f64:
1851// result = src0 * src1 + src2
1852// if (vcc)
1853// result *= 2^64
1854//
1855defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001856 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001857>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001858
Tom Stellardae38f302015-01-14 01:13:19 +00001859} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001860} // End isCommutable = 1
1861
Tom Stellard326d6ec2014-11-05 14:50:53 +00001862//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1863//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1864//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001865
Tom Stellardae38f302015-01-14 01:13:19 +00001866let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001867defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001868 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001869>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001870
Tom Stellardae38f302015-01-14 01:13:19 +00001871} // let SchedRW = [WriteDouble]
1872
Marek Olsakeae20ab2015-01-15 18:42:40 +00001873// These instructions only exist on SI and CI
1874let SubtargetPredicate = isSICI in {
1875
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001876defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1877defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1878defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001879
1880defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1881 VOP_F32_F32_F32_F32>;
1882
1883} // End SubtargetPredicate = isSICI
1884
Marek Olsak707a6d02015-02-03 21:53:01 +00001885let SubtargetPredicate = isVI in {
1886
1887defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1888 VOP_I64_I32_I64
1889>;
1890defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1891 VOP_I64_I32_I64
1892>;
1893defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1894 VOP_I64_I32_I64
1895>;
1896
1897} // End SubtargetPredicate = isVI
1898
Tom Stellard8d6d4492014-04-22 16:33:57 +00001899//===----------------------------------------------------------------------===//
1900// Pseudo Instructions
1901//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001902let isCodeGenOnly = 1, isPseudo = 1 in {
1903
Marek Olsak7d777282015-03-24 13:40:15 +00001904// For use in patterns
1905def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$dst),
1906 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1907>;
1908
Tom Stellard4842c052015-01-07 20:27:25 +00001909let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1910// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1911// pass to enable folding of inline immediates.
1912def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1913} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1914
Tom Stellard60024a02014-09-24 01:33:24 +00001915let hasSideEffects = 1 in {
1916def SGPR_USE : InstSI <(outs),(ins), "", []>;
1917}
1918
Matt Arsenault8fb37382013-10-11 21:03:36 +00001919// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001920// and should be lowered to ISA instructions prior to codegen.
1921
Tom Stellardaa798342015-05-01 03:44:09 +00001922let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1923let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001924
1925let isBranch = 1, isTerminator = 1 in {
1926
Tom Stellard919bb6b2014-04-29 23:12:53 +00001927def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001928 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001929 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001930 "",
1931 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001932>;
1933
Tom Stellardf8794352012-12-19 22:10:31 +00001934def SI_ELSE : InstSI <
1935 (outs SReg_64:$dst),
1936 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001937 "",
1938 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001939> {
Tom Stellardf8794352012-12-19 22:10:31 +00001940 let Constraints = "$src = $dst";
1941}
1942
1943def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001944 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001945 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001946 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001947 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001948>;
Tom Stellardf8794352012-12-19 22:10:31 +00001949
1950} // end isBranch = 1, isTerminator = 1
1951
1952def SI_BREAK : InstSI <
1953 (outs SReg_64:$dst),
1954 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001955 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001956 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001957>;
1958
1959def SI_IF_BREAK : InstSI <
1960 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001961 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001962 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001963 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001964>;
1965
1966def SI_ELSE_BREAK : InstSI <
1967 (outs SReg_64:$dst),
1968 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001969 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001970 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001971>;
1972
1973def SI_END_CF : InstSI <
1974 (outs),
1975 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001976 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001977 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001978>;
1979
Tom Stellardaa798342015-05-01 03:44:09 +00001980} // End Uses = [EXEC], Defs = [EXEC]
1981
1982let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001983def SI_KILL : InstSI <
1984 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001985 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001986 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001987 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001988>;
Tom Stellardaa798342015-05-01 03:44:09 +00001989} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001990
Tom Stellardf8794352012-12-19 22:10:31 +00001991} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001992
Christian Konig2989ffc2013-03-18 11:34:16 +00001993let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1994
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001995//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001996
1997let UseNamedOperandTable = 1 in {
1998
Tom Stellard0e70de52014-05-16 20:56:45 +00001999def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002000 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00002001 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00002002 "", []
2003> {
2004 let isRegisterLoad = 1;
2005 let mayLoad = 1;
2006}
2007
Tom Stellard0e70de52014-05-16 20:56:45 +00002008class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00002009 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002010 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00002011 "", []
2012> {
2013 let isRegisterStore = 1;
2014 let mayStore = 1;
2015}
2016
2017let usesCustomInserter = 1 in {
2018def SI_RegisterStorePseudo : SIRegStore<(outs)>;
2019} // End usesCustomInserter = 1
2020def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
2021
2022
2023} // End UseNamedOperandTable = 1
2024
Christian Konig2989ffc2013-03-18 11:34:16 +00002025def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002026 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00002027 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00002028 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00002029 []
2030>;
2031
2032class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
2033 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002034 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00002035 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00002036 []
2037> {
2038 let Constraints = "$src = $dst";
2039}
2040
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002041def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002042def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2043def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2044def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2045def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2046
2047} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
2048
Tom Stellardeba61072014-05-02 15:41:42 +00002049multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
2050
Tom Stellard42fb60e2015-01-14 15:42:31 +00002051 let UseNamedOperandTable = 1 in {
2052 def _SAVE : InstSI <
2053 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002054 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002055 SReg_32:$scratch_offset),
2056 "", []
2057 >;
Tom Stellardeba61072014-05-02 15:41:42 +00002058
Tom Stellard42fb60e2015-01-14 15:42:31 +00002059 def _RESTORE : InstSI <
2060 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002061 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002062 "", []
2063 >;
2064 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002065}
2066
Tom Stellardc2743492015-05-12 15:00:53 +00002067// It's unclear whether you can use M0 as the output of v_readlane_b32
2068// instructions, so use SGPR_32 register class for spills to prevent
2069// this from happening.
2070defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002071defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2072defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2073defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2074defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2075
Tom Stellard96468902014-09-24 01:33:17 +00002076multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellarda77c3f72015-05-12 18:59:17 +00002077 let UseNamedOperandTable = 1, VGPRSpill = 1 in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002078 def _SAVE : InstSI <
2079 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002080 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002081 SReg_32:$scratch_offset),
2082 "", []
2083 >;
Tom Stellard96468902014-09-24 01:33:17 +00002084
Tom Stellard42fb60e2015-01-14 15:42:31 +00002085 def _RESTORE : InstSI <
2086 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002087 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002088 "", []
2089 >;
Tom Stellarda77c3f72015-05-12 18:59:17 +00002090 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002091}
2092
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002093defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002094defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2095defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2096defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2097defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2098defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2099
Tom Stellard067c8152014-07-21 14:01:14 +00002100let Defs = [SCC] in {
2101
2102def SI_CONSTDATA_PTR : InstSI <
2103 (outs SReg_64:$dst),
2104 (ins),
2105 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2106>;
2107
2108} // End Defs = [SCC]
2109
Tom Stellard75aadc22012-12-11 21:25:42 +00002110} // end IsCodeGenOnly, isPseudo
2111
Marek Olsak5df00d62014-12-07 12:18:57 +00002112} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002113
Marek Olsak5df00d62014-12-07 12:18:57 +00002114let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002115
Christian Konig2aca0432013-02-21 15:17:32 +00002116def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002117 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002118 (V_CNDMASK_B32_e64 $src2, $src1,
2119 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2120 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002121>;
2122
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002123def : Pat <
2124 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002125 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002126>;
2127
Tom Stellard75aadc22012-12-11 21:25:42 +00002128/* int_SI_vs_load_input */
2129def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002130 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002131 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002132>;
2133
2134/* int_SI_export */
2135def : Pat <
2136 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002137 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002138 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002139 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002140>;
2141
Tom Stellard8d6d4492014-04-22 16:33:57 +00002142//===----------------------------------------------------------------------===//
2143// SMRD Patterns
2144//===----------------------------------------------------------------------===//
2145
2146multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2147
Marek Olsak58f61a82014-12-07 17:17:38 +00002148 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002149 def : Pat <
2150 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2151 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2152 >;
2153
2154 // 2. Offset loaded in an 32bit SGPR
2155 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002156 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2157 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002158 >;
2159
2160 // 3. No offset at all
2161 def : Pat <
2162 (constant_load i64:$sbase),
2163 (vt (Instr_IMM $sbase, 0))
2164 >;
2165}
2166
Marek Olsak58f61a82014-12-07 17:17:38 +00002167multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2168
2169 // 1. VI: Offset as 20bit immediate in bytes
2170 def : Pat <
2171 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2172 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2173 >;
2174
2175 // 2. Offset loaded in an 32bit SGPR
2176 def : Pat <
2177 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2178 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2179 >;
2180
2181 // 3. No offset at all
2182 def : Pat <
2183 (constant_load i64:$sbase),
2184 (vt (Instr_IMM $sbase, 0))
2185 >;
2186}
2187
2188let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002189defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2190defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002191defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2192defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2193defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2194defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2195defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002196} // End Predicates = [isSICI]
2197
2198let Predicates = [isVI] in {
2199defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2200defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2201defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2202defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2203defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2204defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2205defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2206} // End Predicates = [isVI]
2207
2208let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002209
2210// 1. Offset as 8bit DWORD immediate
2211def : Pat <
2212 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2213 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2214>;
2215
Marek Olsak58f61a82014-12-07 17:17:38 +00002216} // End Predicates = [isSICI]
2217
Tom Stellard8d6d4492014-04-22 16:33:57 +00002218// 2. Offset loaded in an 32bit SGPR
2219def : Pat <
2220 (SIload_constant v4i32:$sbase, imm:$offset),
2221 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2222>;
2223
Tom Stellardae4c9e72014-06-20 17:06:11 +00002224//===----------------------------------------------------------------------===//
2225// SOP1 Patterns
2226//===----------------------------------------------------------------------===//
2227
Tom Stellardae4c9e72014-06-20 17:06:11 +00002228def : Pat <
2229 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002230 (i64 (REG_SEQUENCE SReg_64,
2231 (S_BCNT1_I32_B64 $src), sub0,
2232 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002233>;
2234
Tom Stellard58ac7442014-04-29 23:12:48 +00002235//===----------------------------------------------------------------------===//
2236// SOP2 Patterns
2237//===----------------------------------------------------------------------===//
2238
Tom Stellard80942a12014-09-05 14:07:59 +00002239// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002240// case, the sgpr-copies pass will fix this to use the vector version.
2241def : Pat <
2242 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002243 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002244>;
2245
Tom Stellard58ac7442014-04-29 23:12:48 +00002246//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002247// SOPP Patterns
2248//===----------------------------------------------------------------------===//
2249
2250def : Pat <
2251 (int_AMDGPU_barrier_global),
2252 (S_BARRIER)
2253>;
2254
2255//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002256// VOP1 Patterns
2257//===----------------------------------------------------------------------===//
2258
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002259let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002260
2261//def : RcpPat<V_RCP_F64_e32, f64>;
2262//defm : RsqPat<V_RSQ_F64_e32, f64>;
2263//defm : RsqPat<V_RSQ_F32_e32, f32>;
2264
2265def : RsqPat<V_RSQ_F32_e32, f32>;
2266def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002267}
2268
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002269//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002270// VOP2 Patterns
2271//===----------------------------------------------------------------------===//
2272
Tom Stellardae4c9e72014-06-20 17:06:11 +00002273def : Pat <
2274 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002275 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002276>;
2277
Tom Stellard5224df32015-03-10 16:16:44 +00002278def : Pat <
2279 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2280 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2281>;
2282
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002283/********** ======================= **********/
2284/********** Image sampling patterns **********/
2285/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002286
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002287// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002288class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002289 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002290 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2291 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2292 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2293 $addr, $rsrc, $sampler)
2294>;
2295
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002296multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2297 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2298 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2299 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2300 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2301 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2302}
2303
2304// Image only
2305class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002306 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002307 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2308 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2309 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2310 $addr, $rsrc)
2311>;
2312
2313multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2314 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2315 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2316 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2317}
2318
2319// Basic sample
2320defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2321defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2322defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2323defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2324defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2325defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2326defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2327defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2328defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2329defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2330
2331// Sample with comparison
2332defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2333defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2334defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2335defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2336defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2337defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2338defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2339defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2340defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2341defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2342
2343// Sample with offsets
2344defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2345defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2346defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2347defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2348defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2349defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2350defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2351defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2352defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2353defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2354
2355// Sample with comparison and offsets
2356defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2357defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2358defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2359defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2360defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2361defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2362defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2363defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2364defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2365defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2366
2367// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002368// Only the variants which make sense are defined.
2369def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2370def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2371def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2372def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2373def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2374def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2375def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2376def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2377def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2378
2379def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2380def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2381def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2382def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2383def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2384def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2385def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2386def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2387def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2388
2389def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2390def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2391def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2392def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2393def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2394def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2395def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2396def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2397def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2398
2399def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2400def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2401def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2402def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2403def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2404def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2405def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2406def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2407
2408def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2409def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2410def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2411
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002412def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2413defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2414defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2415
Tom Stellard9fa17912013-08-14 23:24:45 +00002416/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002417def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002418 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002419 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002420>;
2421
Tom Stellard9fa17912013-08-14 23:24:45 +00002422class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002423 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002424 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002425>;
2426
Tom Stellard9fa17912013-08-14 23:24:45 +00002427class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002428 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002429 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002430>;
2431
Tom Stellard9fa17912013-08-14 23:24:45 +00002432class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002433 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002434 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002435>;
2436
Tom Stellard9fa17912013-08-14 23:24:45 +00002437class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002438 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002439 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002440 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002441>;
2442
Tom Stellard9fa17912013-08-14 23:24:45 +00002443class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002444 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002445 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002446 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002447>;
2448
Tom Stellard9fa17912013-08-14 23:24:45 +00002449/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002450multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2451 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2452MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002453 def : SamplePattern <SIsample, sample, addr_type>;
2454 def : SampleRectPattern <SIsample, sample, addr_type>;
2455 def : SampleArrayPattern <SIsample, sample, addr_type>;
2456 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2457 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002458
Tom Stellard9fa17912013-08-14 23:24:45 +00002459 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2460 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2461 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2462 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002463
Tom Stellard9fa17912013-08-14 23:24:45 +00002464 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2465 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2466 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2467 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002468
Tom Stellard9fa17912013-08-14 23:24:45 +00002469 def : SamplePattern <SIsampled, sample_d, addr_type>;
2470 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2471 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2472 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002473}
2474
Tom Stellard682bfbc2013-10-10 17:11:24 +00002475defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2476 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2477 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2478 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002479 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002480defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2481 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2482 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2483 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002484 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002485defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2486 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2487 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2488 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002489 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002490defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2491 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2492 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2493 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002494 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002495
Tom Stellard353b3362013-05-06 23:02:12 +00002496/* int_SI_imageload for texture fetches consuming varying address parameters */
2497class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2498 (name addr_type:$addr, v32i8:$rsrc, imm),
2499 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2500>;
2501
2502class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2503 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2504 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2505>;
2506
Tom Stellard3494b7e2013-08-14 22:22:14 +00002507class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2508 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2509 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2510>;
2511
2512class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2513 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2514 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2515>;
2516
Tom Stellard16a9a202013-08-14 23:24:17 +00002517multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2518 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2519 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002520}
2521
Tom Stellard16a9a202013-08-14 23:24:17 +00002522multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2523 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2524 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2525}
2526
Tom Stellard682bfbc2013-10-10 17:11:24 +00002527defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2528defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002529
Tom Stellard682bfbc2013-10-10 17:11:24 +00002530defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2531defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002532
Tom Stellardf787ef12013-05-06 23:02:19 +00002533/* Image resource information */
2534def : Pat <
2535 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002536 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002537>;
2538
2539def : Pat <
2540 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002541 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002542>;
2543
Tom Stellard3494b7e2013-08-14 22:22:14 +00002544def : Pat <
2545 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002546 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002547>;
2548
Christian Konig4a1b9c32013-03-18 11:34:10 +00002549/********** ============================================ **********/
2550/********** Extraction, Insertion, Building and Casting **********/
2551/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002552
Christian Konig4a1b9c32013-03-18 11:34:10 +00002553foreach Index = 0-2 in {
2554 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002555 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002556 >;
2557 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002558 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002559 >;
2560
2561 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002562 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002563 >;
2564 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002565 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002566 >;
2567}
2568
2569foreach Index = 0-3 in {
2570 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002571 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002572 >;
2573 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002574 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002575 >;
2576
2577 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002578 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002579 >;
2580 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002581 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002582 >;
2583}
2584
2585foreach Index = 0-7 in {
2586 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002587 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002588 >;
2589 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002590 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002591 >;
2592
2593 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002594 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002595 >;
2596 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002597 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002598 >;
2599}
2600
2601foreach Index = 0-15 in {
2602 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002603 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002604 >;
2605 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002606 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002607 >;
2608
2609 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002610 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002611 >;
2612 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002613 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002614 >;
2615}
Tom Stellard75aadc22012-12-11 21:25:42 +00002616
Tom Stellard75aadc22012-12-11 21:25:42 +00002617def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002618def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002619
2620def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002621def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002622
Tom Stellard7512c082013-07-12 18:14:56 +00002623def : BitConvert <i64, f64, VReg_64>;
2624
2625def : BitConvert <f64, i64, VReg_64>;
2626
Tom Stellarded2f6142013-07-18 21:43:42 +00002627def : BitConvert <v2f32, v2i32, VReg_64>;
2628def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002629def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002630def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002631def : BitConvert <v2f32, i64, VReg_64>;
2632def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002633def : BitConvert <v2i32, f64, VReg_64>;
2634def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002635def : BitConvert <v4f32, v4i32, VReg_128>;
2636def : BitConvert <v4i32, v4f32, VReg_128>;
2637
Tom Stellard967bf582014-02-13 23:34:15 +00002638def : BitConvert <v8f32, v8i32, SReg_256>;
2639def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002640def : BitConvert <v8i32, v32i8, SReg_256>;
2641def : BitConvert <v32i8, v8i32, SReg_256>;
2642def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002643def : BitConvert <v8i32, v8f32, VReg_256>;
2644def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002645def : BitConvert <v32i8, v8i32, VReg_256>;
2646
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002647def : BitConvert <v16i32, v16f32, VReg_512>;
2648def : BitConvert <v16f32, v16i32, VReg_512>;
2649
Christian Konig8dbe6f62013-02-21 15:17:27 +00002650/********** =================== **********/
2651/********** Src & Dst modifiers **********/
2652/********** =================== **********/
2653
2654def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002655 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2656 (f32 FP_ZERO), (f32 FP_ONE)),
2657 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002658>;
2659
Michel Danzer624b02a2014-02-04 07:12:38 +00002660/********** ================================ **********/
2661/********** Floating point absolute/negative **********/
2662/********** ================================ **********/
2663
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002664// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002665
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002666// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002667def : Pat <
2668 (fneg (fabs f32:$src)),
2669 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2670>;
2671
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002672// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002673def : Pat <
2674 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002675 (REG_SEQUENCE VReg_64,
2676 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2677 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002678 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002679 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2680 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002681>;
2682
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002683def : Pat <
2684 (fabs f32:$src),
2685 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2686>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002687
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002688def : Pat <
2689 (fneg f32:$src),
2690 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2691>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002692
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002693def : Pat <
2694 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002695 (REG_SEQUENCE VReg_64,
2696 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2697 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002698 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002699 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2700 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002701>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002702
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002703def : Pat <
2704 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002705 (REG_SEQUENCE VReg_64,
2706 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2707 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002708 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002709 (V_MOV_B32_e32 0x80000000)),
2710 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002711>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002712
Christian Konigc756cb992013-02-16 11:28:22 +00002713/********** ================== **********/
2714/********** Immediate Patterns **********/
2715/********** ================== **********/
2716
2717def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002718 (SGPRImm<(i32 imm)>:$imm),
2719 (S_MOV_B32 imm:$imm)
2720>;
2721
2722def : Pat <
2723 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002724 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002725>;
2726
2727def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002728 (i32 imm:$imm),
2729 (V_MOV_B32_e32 imm:$imm)
2730>;
2731
2732def : Pat <
2733 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002734 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002735>;
2736
2737def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002738 (i64 InlineImm<i64>:$imm),
2739 (S_MOV_B64 InlineImm<i64>:$imm)
2740>;
2741
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002742// XXX - Should this use a s_cmp to set SCC?
2743
2744// Set to sign-extended 64-bit value (true = -1, false = 0)
2745def : Pat <
2746 (i1 imm:$imm),
2747 (S_MOV_B64 (i64 (as_i64imm $imm)))
2748>;
2749
Matt Arsenault303011a2014-12-17 21:04:08 +00002750def : Pat <
2751 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002752 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002753>;
2754
Tom Stellard75aadc22012-12-11 21:25:42 +00002755/********** ================== **********/
2756/********** Intrinsic Patterns **********/
2757/********** ================== **********/
2758
2759/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002760def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002761
2762def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002763 (int_AMDGPU_div f32:$src0, f32:$src1),
2764 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002765>;
2766
Tom Stellard75aadc22012-12-11 21:25:42 +00002767def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002768 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002769 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002770 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2771 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2772 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002773 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002774 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2775 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2776 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002777 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002778 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2779 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2780 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002781 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002782 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2783 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2784 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002785 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002786>;
2787
Michel Danzer0cc991e2013-02-22 11:22:58 +00002788def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002789 (i32 (sext i1:$src0)),
2790 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002791>;
2792
Tom Stellardf16d38c2014-02-13 23:34:13 +00002793class Ext32Pat <SDNode ext> : Pat <
2794 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002795 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2796>;
2797
Tom Stellardf16d38c2014-02-13 23:34:13 +00002798def : Ext32Pat <zext>;
2799def : Ext32Pat <anyext>;
2800
Tom Stellard8d6d4492014-04-22 16:33:57 +00002801// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002802def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002803 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002804 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002805>;
2806
Michel Danzer8caa9042013-04-10 17:17:56 +00002807// The multiplication scales from [0,1] to the unsigned integer range
2808def : Pat <
2809 (AMDGPUurecip i32:$src0),
2810 (V_CVT_U32_F32_e32
2811 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2812 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2813>;
2814
Michel Danzer8d696172013-07-10 16:36:52 +00002815def : Pat <
2816 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002817 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002818 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002819>;
2820
Tom Stellard0289ff42014-05-16 20:56:44 +00002821//===----------------------------------------------------------------------===//
2822// VOP3 Patterns
2823//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002824
Matt Arsenaulteb260202014-05-22 18:00:15 +00002825def : IMad24Pat<V_MAD_I32_I24>;
2826def : UMad24Pat<V_MAD_U32_U24>;
2827
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002828def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002829 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002830 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002831>;
2832
2833def : Pat <
2834 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002835 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002836>;
2837
Matt Arsenault7d858d82014-11-02 23:46:54 +00002838defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002839def : ROTRPattern <V_ALIGNBIT_B32>;
2840
Michel Danzer49812b52013-07-10 16:37:07 +00002841/********** ======================= **********/
2842/********** Load/Store Patterns **********/
2843/********** ======================= **********/
2844
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002845class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2846 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002847 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002848>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002849
Tom Stellard381a94a2015-05-12 15:00:49 +00002850def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2851def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2852def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2853def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2854def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002855
2856let AddedComplexity = 100 in {
2857
Tom Stellard381a94a2015-05-12 15:00:49 +00002858def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002859
2860} // End AddedComplexity = 100
2861
2862def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002863 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002864 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002865 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002866>;
Michel Danzer49812b52013-07-10 16:37:07 +00002867
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002868class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2869 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002870 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002871>;
Michel Danzer49812b52013-07-10 16:37:07 +00002872
Tom Stellard381a94a2015-05-12 15:00:49 +00002873def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2874def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2875def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002876
2877let AddedComplexity = 100 in {
2878
Tom Stellard381a94a2015-05-12 15:00:49 +00002879def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002880} // End AddedComplexity = 100
2881
2882def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002883 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2884 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002885 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2886 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002887 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002888>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002889
Matt Arsenault8ae59612014-09-05 16:24:58 +00002890class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2891 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002892 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002893>;
Matt Arsenault72574102014-06-11 18:08:34 +00002894
Matt Arsenault9e874542014-06-11 18:08:45 +00002895// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002896//
2897// We need to use something for the data0, so we set a register to
2898// -1. For the non-rtn variants, the manual says it does
2899// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2900// will always do the increment so I'm assuming it's the same.
2901//
2902// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2903// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2904// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002905class DSAtomicIncRetPat<DS inst, ValueType vt,
2906 Instruction LoadImm, PatFrag frag> : Pat <
2907 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002908 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002909>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002910
Matt Arsenault9e874542014-06-11 18:08:45 +00002911
Matt Arsenault8ae59612014-09-05 16:24:58 +00002912class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2913 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002914 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002915>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002916
2917
2918// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002919def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Tom Stellard381a94a2015-05-12 15:00:49 +00002920 S_MOV_B32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002921def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Tom Stellard381a94a2015-05-12 15:00:49 +00002922 S_MOV_B32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002923
Tom Stellard381a94a2015-05-12 15:00:49 +00002924def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2925def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2926def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2927def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2928def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2929def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2930def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2931def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2932def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2933def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002934
Tom Stellard381a94a2015-05-12 15:00:49 +00002935def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002936
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002937// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002938def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Tom Stellard381a94a2015-05-12 15:00:49 +00002939 S_MOV_B64, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002940def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Tom Stellard381a94a2015-05-12 15:00:49 +00002941 S_MOV_B64, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002942
Tom Stellard381a94a2015-05-12 15:00:49 +00002943def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2944def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2945def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2946def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2947def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2948def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2949def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2950def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2951def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2952def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002953
Tom Stellard381a94a2015-05-12 15:00:49 +00002954def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002955
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002956
Tom Stellard556d9aa2013-06-03 17:39:37 +00002957//===----------------------------------------------------------------------===//
2958// MUBUF Patterns
2959//===----------------------------------------------------------------------===//
2960
Tom Stellard07a10a32013-06-03 17:39:43 +00002961multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002962 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002963 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002964 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2965 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002966 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002967 >;
2968}
2969
Marek Olsak5df00d62014-12-07 12:18:57 +00002970let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002971defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2972defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2973defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2974defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2975defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2976defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2977defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002978} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002979
2980class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2981 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2982 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002983 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002984>;
2985
2986def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2987def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2988def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2989def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2990def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2991def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2992def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002993
Michel Danzer13736222014-01-27 07:20:51 +00002994// BUFFER_LOAD_DWORD*, addr64=0
2995multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2996 MUBUF bothen> {
2997
2998 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002999 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003000 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3001 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003002 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003003 (as_i1imm $slc), (as_i1imm $tfe))
3004 >;
3005
3006 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003007 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003008 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003009 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003010 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003011 (as_i1imm $tfe))
3012 >;
3013
3014 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003015 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003016 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3017 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003018 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003019 (as_i1imm $slc), (as_i1imm $tfe))
3020 >;
3021
3022 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003023 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003024 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003025 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003026 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003027 (as_i1imm $tfe))
3028 >;
3029}
3030
3031defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3032 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3033defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3034 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3035defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3036 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3037
Tom Stellardb02094e2014-07-21 15:45:01 +00003038class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003039 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3040 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003041 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003042>;
3043
Tom Stellardddea4862014-08-11 22:18:14 +00003044def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3045def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3046def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3047def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3048def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003049
3050/*
3051class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
3052 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
3053 (Instr $value, $srsrc, $vaddr, $offset)
3054>;
3055
Marek Olsak5df00d62014-12-07 12:18:57 +00003056let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00003057def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
3058def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
3059def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
3060def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
3061def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003062} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003063
3064*/
3065
Tom Stellardafcf12f2013-09-12 02:55:14 +00003066//===----------------------------------------------------------------------===//
3067// MTBUF Patterns
3068//===----------------------------------------------------------------------===//
3069
3070// TBUFFER_STORE_FORMAT_*, addr64=0
3071class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003072 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003073 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3074 imm:$nfmt, imm:$offen, imm:$idxen,
3075 imm:$glc, imm:$slc, imm:$tfe),
3076 (opcode
3077 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3078 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3079 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3080>;
3081
3082def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3083def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3084def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3085def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3086
Matt Arsenault84543822014-06-11 18:11:34 +00003087let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003088
Tom Stellard326d6ec2014-11-05 14:50:53 +00003089defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003090 VOP_I32_I32_I32
3091>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003092defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003093 VOP_I32_I32_I32
3094>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003095defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003096 VOP_I32_I32_I32
3097>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003098
3099let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003100defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003101 VOP_I64_I32_I32_I64
3102>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003103
3104// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003105defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003106 VOP_I64_I32_I32_I64
3107>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003108} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003109
3110// Remaining instructions:
3111// FLAT_*
3112// S_CBRANCH_CDBGUSER
3113// S_CBRANCH_CDBGSYS
3114// S_CBRANCH_CDBGSYS_OR_USER
3115// S_CBRANCH_CDBGSYS_AND_USER
3116// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003117// DS_NOP
3118// DS_GWS_SEMA_RELEASE_ALL
3119// DS_WRAP_RTN_B32
3120// DS_CNDXCHG32_RTN_B64
3121// DS_WRITE_B96
3122// DS_WRITE_B128
3123// DS_CONDXCHG32_RTN_B128
3124// DS_READ_B96
3125// DS_READ_B128
3126// BUFFER_LOAD_DWORDX3
3127// BUFFER_STORE_DWORDX3
3128
Marek Olsak5df00d62014-12-07 12:18:57 +00003129} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003130
Matt Arsenault3f981402014-09-15 15:41:53 +00003131//===----------------------------------------------------------------------===//
3132// Flat Patterns
3133//===----------------------------------------------------------------------===//
3134
3135class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
3136 PatFrag flat_ld> :
3137 Pat <(vt (flat_ld i64:$ptr)),
3138 (Instr_ADDR64 $ptr)
3139>;
3140
3141def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
3142def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
3143def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
3144def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
3145def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
3146def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
3147def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
3148def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
3149def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
3150
3151class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
3152 Pat <(st vt:$value, i64:$ptr),
3153 (Instr $value, $ptr)
3154 >;
3155
3156def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
3157def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
3158def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
3159def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
3160def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
3161def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003162
Christian Konig2989ffc2013-03-18 11:34:16 +00003163/********** ====================== **********/
3164/********** Indirect adressing **********/
3165/********** ====================== **********/
3166
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003167multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003168
Christian Konig2989ffc2013-03-18 11:34:16 +00003169 // 1. Extract with offset
3170 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003171 (eltvt (vector_extract vt:$vec, (add i32:$idx, imm:$off))),
3172 (SI_INDIRECT_SRC $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003173 >;
3174
3175 // 2. Extract without offset
3176 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003177 (eltvt (vector_extract vt:$vec, i32:$idx)),
3178 (SI_INDIRECT_SRC $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003179 >;
3180
3181 // 3. Insert with offset
3182 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003183 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Craig Topper3a8eb892015-03-20 05:09:06 +00003184 (IndDst $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003185 >;
3186
3187 // 4. Insert without offset
3188 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003189 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Craig Topper3a8eb892015-03-20 05:09:06 +00003190 (IndDst $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003191 >;
3192}
3193
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003194defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3195defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3196defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3197defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3198
3199defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3200defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3201defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3202defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003203
Tom Stellard81d871d2013-11-13 23:36:50 +00003204//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003205// Conversion Patterns
3206//===----------------------------------------------------------------------===//
3207
3208def : Pat<(i32 (sext_inreg i32:$src, i1)),
3209 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3210
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003211// Handle sext_inreg in i64
3212def : Pat <
3213 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003214 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003215>;
3216
3217def : Pat <
3218 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003219 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003220>;
3221
3222def : Pat <
3223 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003224 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3225>;
3226
3227def : Pat <
3228 (i64 (sext_inreg i64:$src, i32)),
3229 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003230>;
3231
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003232class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3233 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003234 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003235>;
3236
3237class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3238 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003239 (REG_SEQUENCE VReg_64,
3240 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3241 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003242>;
3243
3244
3245def : ZExt_i64_i32_Pat<zext>;
3246def : ZExt_i64_i32_Pat<anyext>;
3247def : ZExt_i64_i1_Pat<zext>;
3248def : ZExt_i64_i1_Pat<anyext>;
3249
3250def : Pat <
3251 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003252 (REG_SEQUENCE SReg_64, $src, sub0,
3253 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003254>;
3255
3256def : Pat <
3257 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003258 (REG_SEQUENCE VReg_64,
3259 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003260 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3261>;
3262
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003263// If we need to perform a logical operation on i1 values, we need to
3264// use vector comparisons since there is only one SCC register. Vector
3265// comparisions still write to a pair of SGPRs, so treat these as
3266// 64-bit comparisons. When legalizing SGPR copies, instructions
3267// resulting in the copies from SCC to these instructions will be
3268// moved to the VALU.
3269def : Pat <
3270 (i1 (and i1:$src0, i1:$src1)),
3271 (S_AND_B64 $src0, $src1)
3272>;
3273
3274def : Pat <
3275 (i1 (or i1:$src0, i1:$src1)),
3276 (S_OR_B64 $src0, $src1)
3277>;
3278
3279def : Pat <
3280 (i1 (xor i1:$src0, i1:$src1)),
3281 (S_XOR_B64 $src0, $src1)
3282>;
3283
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003284def : Pat <
3285 (f32 (sint_to_fp i1:$src)),
3286 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3287>;
3288
3289def : Pat <
3290 (f32 (uint_to_fp i1:$src)),
3291 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3292>;
3293
3294def : Pat <
3295 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003296 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003297>;
3298
3299def : Pat <
3300 (f64 (uint_to_fp i1:$src)),
3301 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3302>;
3303
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003304//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003305// Miscellaneous Patterns
3306//===----------------------------------------------------------------------===//
3307
3308def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003309 (i32 (trunc i64:$a)),
3310 (EXTRACT_SUBREG $a, sub0)
3311>;
3312
Michel Danzerbf1a6412014-01-28 03:01:16 +00003313def : Pat <
3314 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003315 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003316>;
3317
Matt Arsenaulte306a322014-10-21 16:25:08 +00003318def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003319 (i1 (trunc i64:$a)),
3320 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3321 (EXTRACT_SUBREG $a, sub0)), 1)
3322>;
3323
3324def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003325 (i32 (bswap i32:$a)),
3326 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3327 (V_ALIGNBIT_B32 $a, $a, 24),
3328 (V_ALIGNBIT_B32 $a, $a, 8))
3329>;
3330
Matt Arsenault477b17822014-12-12 02:30:29 +00003331def : Pat <
3332 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3333 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3334>;
3335
Marek Olsak63a7b082015-03-24 13:40:21 +00003336multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3337 def : Pat <
3338 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3339 (BFM $a, $b)
3340 >;
3341
3342 def : Pat <
3343 (vt (add (vt (shl 1, vt:$a)), -1)),
3344 (BFM $a, (MOV 0))
3345 >;
3346}
3347
3348defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3349// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3350
Marek Olsak949f5da2015-03-24 13:40:34 +00003351def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3352
Marek Olsak43650e42015-03-24 13:40:08 +00003353//===----------------------------------------------------------------------===//
3354// Fract Patterns
3355//===----------------------------------------------------------------------===//
3356
Marek Olsak7d777282015-03-24 13:40:15 +00003357let Predicates = [isSI] in {
3358
3359// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3360// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3361// way to implement it is using V_FRACT_F64.
3362// The workaround for the V_FRACT bug is:
3363// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3364
3365// Convert (x + (-floor(x)) to fract(x)
3366def : Pat <
3367 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3368 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3369 (V_CNDMASK_B64_PSEUDO
3370 $x,
3371 (V_MIN_F64
3372 SRCMODS.NONE,
3373 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3374 SRCMODS.NONE,
3375 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3376 DSTCLAMP.NONE, DSTOMOD.NONE),
3377 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3378>;
3379
3380// Convert floor(x) to (x - fract(x))
3381def : Pat <
3382 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3383 (V_ADD_F64
3384 $mods,
3385 $x,
3386 SRCMODS.NEG,
3387 (V_CNDMASK_B64_PSEUDO
3388 $x,
3389 (V_MIN_F64
3390 SRCMODS.NONE,
3391 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3392 SRCMODS.NONE,
3393 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3394 DSTCLAMP.NONE, DSTOMOD.NONE),
3395 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3396 DSTCLAMP.NONE, DSTOMOD.NONE)
3397>;
3398
3399} // End Predicates = [isSI]
3400
Marek Olsak43650e42015-03-24 13:40:08 +00003401let Predicates = [isCI] in {
3402
3403// Convert (x - floor(x)) to fract(x)
3404def : Pat <
3405 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
3406 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
3407 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
3408>;
3409
3410// Convert (x + (-floor(x))) to fract(x)
3411def : Pat <
3412 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3413 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3414 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
3415>;
3416
3417} // End Predicates = [isCI]
3418
Tom Stellardfb961692013-10-23 00:44:19 +00003419//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003420// Miscellaneous Optimization Patterns
3421//============================================================================//
3422
Matt Arsenault49dd4282014-09-15 17:15:02 +00003423def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003424
Marek Olsak5df00d62014-12-07 12:18:57 +00003425} // End isGCN predicate