blob: 2d730b503998a8efdedea176aa2224bc2fd7a373 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000037
Tom Stellard0e70de52014-05-16 20:56:45 +000038let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000039
Tom Stellard8d6d4492014-04-22 16:33:57 +000040//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000041// EXP Instructions
42//===----------------------------------------------------------------------===//
43
44defm EXP : EXP_m;
45
46//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000047// SMRD Instructions
48//===----------------------------------------------------------------------===//
49
50let mayLoad = 1 in {
51
52// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
53// SMRD instructions, because the SGPR_32 register class does not include M0
54// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000055defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
56defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
57defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
58defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
59defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000060
61defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000062 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000063>;
64
65defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000066 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000067>;
68
69defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000070 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000071>;
72
73defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81} // mayLoad = 1
82
Tom Stellard326d6ec2014-11-05 14:50:53 +000083//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
84//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000085
86//===----------------------------------------------------------------------===//
87// SOP1 Instructions
88//===----------------------------------------------------------------------===//
89
Christian Konig76edd4f2013-02-26 17:52:29 +000090let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +000091def S_MOV_B32 : SOP1_32 <0x00000003, "s_mov_b32", []>;
92def S_MOV_B64 : SOP1_64 <0x00000004, "s_mov_b64", []>;
93def S_CMOV_B32 : SOP1_32 <0x00000005, "s_cmov_b32", []>;
94def S_CMOV_B64 : SOP1_64 <0x00000006, "s_cmov_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000095} // End isMoveImm = 1
96
Tom Stellard326d6ec2014-11-05 14:50:53 +000097def S_NOT_B32 : SOP1_32 <0x00000007, "s_not_b32",
Matt Arsenault2c335622014-04-09 07:16:16 +000098 [(set i32:$dst, (not i32:$src0))]
99>;
100
Tom Stellard326d6ec2014-11-05 14:50:53 +0000101def S_NOT_B64 : SOP1_64 <0x00000008, "s_not_b64",
Matt Arsenault689f3252014-06-09 16:36:31 +0000102 [(set i64:$dst, (not i64:$src0))]
103>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000104def S_WQM_B32 : SOP1_32 <0x00000009, "s_wqm_b32", []>;
105def S_WQM_B64 : SOP1_64 <0x0000000a, "s_wqm_b64", []>;
106def S_BREV_B32 : SOP1_32 <0x0000000b, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000107 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
108>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000109def S_BREV_B64 : SOP1_64 <0x0000000c, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000110
Tom Stellard326d6ec2014-11-05 14:50:53 +0000111////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "s_bcnt0_i32_b32", []>;
112////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "s_bcnt0_i32_b64", []>;
113def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "s_bcnt1_i32_b32",
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000114 [(set i32:$dst, (ctpop i32:$src0))]
115>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000116def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "s_bcnt1_i32_b64", []>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000117
Tom Stellard326d6ec2014-11-05 14:50:53 +0000118////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "s_ff0_i32_b32", []>;
119////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "s_ff0_i32_b64", []>;
120def S_FF1_I32_B32 : SOP1_32 <0x00000013, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000121 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
122>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000123////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Tom Stellard326d6ec2014-11-05 14:50:53 +0000125def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000126 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
127>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Tom Stellard326d6ec2014-11-05 14:50:53 +0000129//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "s_flbit_i32_b64", []>;
130def S_FLBIT_I32 : SOP1_32 <0x00000017, "s_flbit_i32", []>;
131//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "s_flbit_i32_i64", []>;
132def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000133 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
134>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000135def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000136 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
137>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000138
Tom Stellard326d6ec2014-11-05 14:50:53 +0000139////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "s_bitset0_b32", []>;
140////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "s_bitset0_b64", []>;
141////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "s_bitset1_b32", []>;
142////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "s_bitset1_b64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000143def S_GETPC_B64 : SOP1 <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000144 0x0000001f, (outs SReg_64:$dst), (ins), "s_getpc_b64 $dst", []
Tom Stellard067c8152014-07-21 14:01:14 +0000145> {
146 let SSRC0 = 0;
147}
Tom Stellard326d6ec2014-11-05 14:50:53 +0000148def S_SETPC_B64 : SOP1_64 <0x00000020, "s_setpc_b64", []>;
149def S_SWAPPC_B64 : SOP1_64 <0x00000021, "s_swappc_b64", []>;
150def S_RFE_B64 : SOP1_64 <0x00000022, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000151
152let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
153
Tom Stellard326d6ec2014-11-05 14:50:53 +0000154def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "s_and_saveexec_b64", []>;
155def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "s_or_saveexec_b64", []>;
156def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "s_xor_saveexec_b64", []>;
157def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "s_andn2_saveexec_b64", []>;
158def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "s_orn2_saveexec_b64", []>;
159def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "s_nand_saveexec_b64", []>;
160def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "s_nor_saveexec_b64", []>;
161def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
163} // End hasSideEffects = 1
164
Tom Stellard326d6ec2014-11-05 14:50:53 +0000165def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "s_quadmask_b32", []>;
166def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "s_quadmask_b64", []>;
167def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "s_movrels_b32", []>;
168def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "s_movrels_b64", []>;
169def S_MOVRELD_B32 : SOP1_32 <0x00000030, "s_movreld_b32", []>;
170def S_MOVRELD_B64 : SOP1_64 <0x00000031, "s_movreld_b64", []>;
171//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "s_cbranch_join", []>;
172def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "s_mov_regrd_b32", []>;
173def S_ABS_I32 : SOP1_32 <0x00000034, "s_abs_i32", []>;
174def S_MOV_FED_B32 : SOP1_32 <0x00000035, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000175
176//===----------------------------------------------------------------------===//
177// SOP2 Instructions
178//===----------------------------------------------------------------------===//
179
180let Defs = [SCC] in { // Carry out goes to SCC
181let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000182def S_ADD_U32 : SOP2_32 <0x00000000, "s_add_u32", []>;
183def S_ADD_I32 : SOP2_32 <0x00000002, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000184 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
185>;
186} // End isCommutable = 1
187
Tom Stellard326d6ec2014-11-05 14:50:53 +0000188def S_SUB_U32 : SOP2_32 <0x00000001, "s_sub_u32", []>;
189def S_SUB_I32 : SOP2_32 <0x00000003, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000190 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
191>;
192
193let Uses = [SCC] in { // Carry in comes from SCC
194let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000195def S_ADDC_U32 : SOP2_32 <0x00000004, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End isCommutable = 1
198
Tom Stellard326d6ec2014-11-05 14:50:53 +0000199def S_SUBB_U32 : SOP2_32 <0x00000005, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000200 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
201} // End Uses = [SCC]
202} // End Defs = [SCC]
203
Tom Stellard326d6ec2014-11-05 14:50:53 +0000204def S_MIN_I32 : SOP2_32 <0x00000006, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000205 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
206>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000207def S_MIN_U32 : SOP2_32 <0x00000007, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
209>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000210def S_MAX_I32 : SOP2_32 <0x00000008, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000211 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
212>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000213def S_MAX_U32 : SOP2_32 <0x00000009, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
215>;
216
217def S_CSELECT_B32 : SOP2 <
218 0x0000000a, (outs SReg_32:$dst),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000219 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "s_cselect_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220 []
221>;
222
Tom Stellard326d6ec2014-11-05 14:50:53 +0000223def S_CSELECT_B64 : SOP2_64 <0x0000000b, "s_cselect_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224
Tom Stellard326d6ec2014-11-05 14:50:53 +0000225def S_AND_B32 : SOP2_32 <0x0000000e, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226 [(set i32:$dst, (and i32:$src0, i32:$src1))]
227>;
228
Tom Stellard326d6ec2014-11-05 14:50:53 +0000229def S_AND_B64 : SOP2_64 <0x0000000f, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230 [(set i64:$dst, (and i64:$src0, i64:$src1))]
231>;
232
Tom Stellard326d6ec2014-11-05 14:50:53 +0000233def S_OR_B32 : SOP2_32 <0x00000010, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234 [(set i32:$dst, (or i32:$src0, i32:$src1))]
235>;
236
Tom Stellard326d6ec2014-11-05 14:50:53 +0000237def S_OR_B64 : SOP2_64 <0x00000011, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238 [(set i64:$dst, (or i64:$src0, i64:$src1))]
239>;
240
Tom Stellard326d6ec2014-11-05 14:50:53 +0000241def S_XOR_B32 : SOP2_32 <0x00000012, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
243>;
244
Tom Stellard326d6ec2014-11-05 14:50:53 +0000245def S_XOR_B64 : SOP2_64 <0x00000013, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000246 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000248def S_ANDN2_B32 : SOP2_32 <0x00000014, "s_andn2_b32", []>;
249def S_ANDN2_B64 : SOP2_64 <0x00000015, "s_andn2_b64", []>;
250def S_ORN2_B32 : SOP2_32 <0x00000016, "s_orn2_b32", []>;
251def S_ORN2_B64 : SOP2_64 <0x00000017, "s_orn2_b64", []>;
252def S_NAND_B32 : SOP2_32 <0x00000018, "s_nand_b32", []>;
253def S_NAND_B64 : SOP2_64 <0x00000019, "s_nand_b64", []>;
254def S_NOR_B32 : SOP2_32 <0x0000001a, "s_nor_b32", []>;
255def S_NOR_B64 : SOP2_64 <0x0000001b, "s_nor_b64", []>;
256def S_XNOR_B32 : SOP2_32 <0x0000001c, "s_xnor_b32", []>;
257def S_XNOR_B64 : SOP2_64 <0x0000001d, "s_xnor_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258
259// Use added complexity so these patterns are preferred to the VALU patterns.
260let AddedComplexity = 1 in {
261
Tom Stellard326d6ec2014-11-05 14:50:53 +0000262def S_LSHL_B32 : SOP2_32 <0x0000001e, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000263 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
264>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000265def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000266 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
267>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000268def S_LSHR_B32 : SOP2_32 <0x00000020, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000269 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
270>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000271def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000272 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
273>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000274def S_ASHR_I32 : SOP2_32 <0x00000022, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000275 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
276>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000277def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000278 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
279>;
280
Tom Stellard8d6d4492014-04-22 16:33:57 +0000281
Tom Stellard326d6ec2014-11-05 14:50:53 +0000282def S_BFM_B32 : SOP2_32 <0x00000024, "s_bfm_b32", []>;
283def S_BFM_B64 : SOP2_64 <0x00000025, "s_bfm_b64", []>;
284def S_MUL_I32 : SOP2_32 <0x00000026, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000285 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
286>;
287
288} // End AddedComplexity = 1
289
Tom Stellard326d6ec2014-11-05 14:50:53 +0000290def S_BFE_U32 : SOP2_32 <0x00000027, "s_bfe_u32", []>;
291def S_BFE_I32 : SOP2_32 <0x00000028, "s_bfe_i32", []>;
292def S_BFE_U64 : SOP2_64 <0x00000029, "s_bfe_u64", []>;
293def S_BFE_I64 : SOP2_64 <0x0000002a, "s_bfe_i64", []>;
294//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "s_cbranch_g_fork", []>;
295def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "s_absdiff_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000296
297//===----------------------------------------------------------------------===//
298// SOPC Instructions
299//===----------------------------------------------------------------------===//
300
Tom Stellard326d6ec2014-11-05 14:50:53 +0000301def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
302def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
303def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
304def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
305def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
306def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
307def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
308def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
309def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
310def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
311def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
312def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
313////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
314////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
315////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
316////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
317//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000318
319//===----------------------------------------------------------------------===//
320// SOPK Instructions
321//===----------------------------------------------------------------------===//
322
Tom Stellard326d6ec2014-11-05 14:50:53 +0000323def S_MOVK_I32 : SOPK_32 <0x00000000, "s_movk_i32", []>;
324def S_CMOVK_I32 : SOPK_32 <0x00000002, "s_cmovk_i32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000325
326/*
327This instruction is disabled for now until we can figure out how to teach
328the instruction selector to correctly use the S_CMP* vs V_CMP*
329instructions.
330
331When this instruction is enabled the code generator sometimes produces this
332invalid sequence:
333
334SCC = S_CMPK_EQ_I32 SGPR0, imm
335VCC = COPY SCC
336VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
337
338def S_CMPK_EQ_I32 : SOPK <
339 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000340 "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000341 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000342>;
343*/
344
Matt Arsenault520e7c42014-06-18 16:53:48 +0000345let isCompare = 1, Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000346def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "s_cmpk_lg_i32", []>;
347def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "s_cmpk_gt_i32", []>;
348def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "s_cmpk_ge_i32", []>;
349def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "s_cmpk_lt_i32", []>;
350def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "s_cmpk_le_i32", []>;
351def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "s_cmpk_eq_u32", []>;
352def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "s_cmpk_lg_u32", []>;
353def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "s_cmpk_gt_u32", []>;
354def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "s_cmpk_ge_u32", []>;
355def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "s_cmpk_lt_u32", []>;
356def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "s_cmpk_le_u32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000357} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000358
Matt Arsenault3383eec2013-11-14 22:32:49 +0000359let Defs = [SCC], isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000360 def S_ADDK_I32 : SOPK_32 <0x0000000f, "s_addk_i32", []>;
361 def S_MULK_I32 : SOPK_32 <0x00000010, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000362}
363
Tom Stellard326d6ec2014-11-05 14:50:53 +0000364//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "s_cbranch_i_fork", []>;
365def S_GETREG_B32 : SOPK_32 <0x00000012, "s_getreg_b32", []>;
366def S_SETREG_B32 : SOPK_32 <0x00000013, "s_setreg_b32", []>;
367def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "s_getreg_regrd_b32", []>;
368//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "s_setreg_imm32_b32", []>;
369//def EXP : EXP_ <0x00000000, "exp", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000370
Tom Stellard8d6d4492014-04-22 16:33:57 +0000371//===----------------------------------------------------------------------===//
372// SOPP Instructions
373//===----------------------------------------------------------------------===//
374
Tom Stellard326d6ec2014-11-05 14:50:53 +0000375def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376
377let isTerminator = 1 in {
378
Tom Stellard326d6ec2014-11-05 14:50:53 +0000379def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000380 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000381 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000382 let isBarrier = 1;
383 let hasCtrlDep = 1;
384}
385
386let isBranch = 1 in {
387def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000388 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000389 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000390 let isBarrier = 1;
391}
392
393let DisableEncoding = "$scc" in {
394def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000395 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000396 "s_cbranch_scc0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000397>;
398def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000399 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000400 "s_cbranch_scc1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000401 []
402>;
403} // End DisableEncoding = "$scc"
404
405def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000406 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000407 "s_cbranch_vccz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408 []
409>;
410def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000411 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000412 "s_cbranch_vccnz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000413 []
414>;
415
416let DisableEncoding = "$exec" in {
417def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000418 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000419 "s_cbranch_execz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420 []
421>;
422def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000423 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000424 "s_cbranch_execnz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000425 []
426>;
427} // End DisableEncoding = "$exec"
428
429
430} // End isBranch = 1
431} // End isTerminator = 1
432
433let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000434def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000435 [(int_AMDGPU_barrier_local)]
436> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439 let hasCtrlDep = 1;
440 let mayLoad = 1;
441 let mayStore = 1;
442}
443
Tom Stellard326d6ec2014-11-05 14:50:53 +0000444def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000445 []
446>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000447//def S_SETHALT : SOPP_ <0x0000000d, "s_sethalt", []>;
448//def S_SLEEP : SOPP_ <0x0000000e, "s_sleep", []>;
449//def S_SETPRIO : SOPP_ <0x0000000f, "s_setprio", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000450
451let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000452 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
454 > {
455 let DisableEncoding = "$m0";
456 }
457} // End Uses = [EXEC]
458
Tom Stellard326d6ec2014-11-05 14:50:53 +0000459//def S_SENDMSGHALT : SOPP_ <0x00000011, "s_sendmsghalt", []>;
460//def S_TRAP : SOPP_ <0x00000012, "s_trap", []>;
461//def S_ICACHE_INV : SOPP_ <0x00000013, "s_icache_inv", []>;
462//def S_INCPERFLEVEL : SOPP_ <0x00000014, "s_incperflevel", []>;
463//def S_DECPERFLEVEL : SOPP_ <0x00000015, "s_decperflevel", []>;
464//def S_TTRACEDATA : SOPP_ <0x00000016, "s_ttracedata", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000465} // End hasSideEffects
466
467//===----------------------------------------------------------------------===//
468// VOPC Instructions
469//===----------------------------------------------------------------------===//
470
Christian Konig76edd4f2013-02-26 17:52:29 +0000471let isCompare = 1 in {
472
Tom Stellard326d6ec2014-11-05 14:50:53 +0000473defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "v_cmp_f_f32">;
474defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "v_cmp_lt_f32", COND_OLT>;
475defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "v_cmp_eq_f32", COND_OEQ>;
476defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "v_cmp_le_f32", COND_OLE>;
477defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "v_cmp_gt_f32", COND_OGT>;
478defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "v_cmp_lg_f32">;
479defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "v_cmp_ge_f32", COND_OGE>;
480defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "v_cmp_o_f32", COND_O>;
481defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "v_cmp_u_f32", COND_UO>;
482defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "v_cmp_nge_f32">;
483defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "v_cmp_nlg_f32">;
484defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "v_cmp_ngt_f32">;
485defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "v_cmp_nle_f32">;
486defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "v_cmp_neq_f32", COND_UNE>;
487defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "v_cmp_nlt_f32">;
488defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Matt Arsenault520e7c42014-06-18 16:53:48 +0000490let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000491
Tom Stellard326d6ec2014-11-05 14:50:53 +0000492defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "v_cmpx_f_f32">;
493defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "v_cmpx_lt_f32">;
494defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "v_cmpx_eq_f32">;
495defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "v_cmpx_le_f32">;
496defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "v_cmpx_gt_f32">;
497defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "v_cmpx_lg_f32">;
498defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "v_cmpx_ge_f32">;
499defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "v_cmpx_o_f32">;
500defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "v_cmpx_u_f32">;
501defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "v_cmpx_nge_f32">;
502defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "v_cmpx_nlg_f32">;
503defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "v_cmpx_ngt_f32">;
504defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "v_cmpx_nle_f32">;
505defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "v_cmpx_neq_f32">;
506defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "v_cmpx_nlt_f32">;
507defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Matt Arsenault520e7c42014-06-18 16:53:48 +0000509} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000510
Tom Stellard326d6ec2014-11-05 14:50:53 +0000511defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "v_cmp_f_f64">;
512defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "v_cmp_lt_f64", COND_OLT>;
513defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "v_cmp_eq_f64", COND_OEQ>;
514defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "v_cmp_le_f64", COND_OLE>;
515defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "v_cmp_gt_f64", COND_OGT>;
516defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "v_cmp_lg_f64">;
517defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "v_cmp_ge_f64", COND_OGE>;
518defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "v_cmp_o_f64", COND_O>;
519defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "v_cmp_u_f64", COND_UO>;
520defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "v_cmp_nge_f64">;
521defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "v_cmp_nlg_f64">;
522defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "v_cmp_ngt_f64">;
523defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "v_cmp_nle_f64">;
524defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "v_cmp_neq_f64", COND_UNE>;
525defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "v_cmp_nlt_f64">;
526defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000527
Matt Arsenault520e7c42014-06-18 16:53:48 +0000528let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000529
Tom Stellard326d6ec2014-11-05 14:50:53 +0000530defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "v_cmpx_f_f64">;
531defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "v_cmpx_lt_f64">;
532defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "v_cmpx_eq_f64">;
533defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "v_cmpx_le_f64">;
534defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "v_cmpx_gt_f64">;
535defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "v_cmpx_lg_f64">;
536defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "v_cmpx_ge_f64">;
537defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "v_cmpx_o_f64">;
538defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "v_cmpx_u_f64">;
539defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "v_cmpx_nge_f64">;
540defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "v_cmpx_nlg_f64">;
541defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "v_cmpx_ngt_f64">;
542defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "v_cmpx_nle_f64">;
543defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "v_cmpx_neq_f64">;
544defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "v_cmpx_nlt_f64">;
545defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Matt Arsenault520e7c42014-06-18 16:53:48 +0000547} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000548
Tom Stellard326d6ec2014-11-05 14:50:53 +0000549defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
550defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
551defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
552defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
553defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
554defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
555defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
556defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
557defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
558defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
559defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
560defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
561defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
562defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
563defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
564defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000565
Matt Arsenault520e7c42014-06-18 16:53:48 +0000566let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000567
Tom Stellard326d6ec2014-11-05 14:50:53 +0000568defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
569defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
570defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
571defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
572defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
573defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
574defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
575defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
576defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
577defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
578defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
579defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
580defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
581defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
582defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
583defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000584
Matt Arsenault520e7c42014-06-18 16:53:48 +0000585} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000586
Tom Stellard326d6ec2014-11-05 14:50:53 +0000587defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
588defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
589defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
590defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
591defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
592defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
593defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
594defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
595defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
596defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
597defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
598defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
599defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
600defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
601defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
602defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000603
604let hasSideEffects = 1, Defs = [EXEC] in {
605
Tom Stellard326d6ec2014-11-05 14:50:53 +0000606defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
607defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
608defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
609defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
610defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
611defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
612defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
613defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
614defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
615defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
616defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
617defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
618defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
619defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
620defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
621defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000622
623} // End hasSideEffects = 1, Defs = [EXEC]
624
Tom Stellard326d6ec2014-11-05 14:50:53 +0000625defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "v_cmp_f_i32">;
626defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "v_cmp_lt_i32", COND_SLT>;
627defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "v_cmp_eq_i32", COND_EQ>;
628defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "v_cmp_le_i32", COND_SLE>;
629defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "v_cmp_gt_i32", COND_SGT>;
630defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "v_cmp_ne_i32", COND_NE>;
631defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "v_cmp_ge_i32", COND_SGE>;
632defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000633
Matt Arsenault520e7c42014-06-18 16:53:48 +0000634let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
Tom Stellard326d6ec2014-11-05 14:50:53 +0000636defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "v_cmpx_f_i32">;
637defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "v_cmpx_lt_i32">;
638defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "v_cmpx_eq_i32">;
639defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "v_cmpx_le_i32">;
640defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "v_cmpx_gt_i32">;
641defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "v_cmpx_ne_i32">;
642defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "v_cmpx_ge_i32">;
643defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000644
Matt Arsenault520e7c42014-06-18 16:53:48 +0000645} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Tom Stellard326d6ec2014-11-05 14:50:53 +0000647defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "v_cmp_f_i64">;
648defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "v_cmp_lt_i64", COND_SLT>;
649defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "v_cmp_eq_i64", COND_EQ>;
650defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "v_cmp_le_i64", COND_SLE>;
651defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "v_cmp_gt_i64", COND_SGT>;
652defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "v_cmp_ne_i64", COND_NE>;
653defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "v_cmp_ge_i64", COND_SGE>;
654defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
Matt Arsenault520e7c42014-06-18 16:53:48 +0000656let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Tom Stellard326d6ec2014-11-05 14:50:53 +0000658defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "v_cmpx_f_i64">;
659defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "v_cmpx_lt_i64">;
660defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "v_cmpx_eq_i64">;
661defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "v_cmpx_le_i64">;
662defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "v_cmpx_gt_i64">;
663defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "v_cmpx_ne_i64">;
664defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "v_cmpx_ge_i64">;
665defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000666
Matt Arsenault520e7c42014-06-18 16:53:48 +0000667} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Tom Stellard326d6ec2014-11-05 14:50:53 +0000669defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "v_cmp_f_u32">;
670defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "v_cmp_lt_u32", COND_ULT>;
671defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "v_cmp_eq_u32", COND_EQ>;
672defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "v_cmp_le_u32", COND_ULE>;
673defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "v_cmp_gt_u32", COND_UGT>;
674defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "v_cmp_ne_u32", COND_NE>;
675defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "v_cmp_ge_u32", COND_UGE>;
676defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677
Matt Arsenault520e7c42014-06-18 16:53:48 +0000678let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Tom Stellard326d6ec2014-11-05 14:50:53 +0000680defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "v_cmpx_f_u32">;
681defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "v_cmpx_lt_u32">;
682defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "v_cmpx_eq_u32">;
683defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "v_cmpx_le_u32">;
684defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "v_cmpx_gt_u32">;
685defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "v_cmpx_ne_u32">;
686defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "v_cmpx_ge_u32">;
687defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Matt Arsenault520e7c42014-06-18 16:53:48 +0000689} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Tom Stellard326d6ec2014-11-05 14:50:53 +0000691defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "v_cmp_f_u64">;
692defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "v_cmp_lt_u64", COND_ULT>;
693defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "v_cmp_eq_u64", COND_EQ>;
694defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "v_cmp_le_u64", COND_ULE>;
695defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "v_cmp_gt_u64", COND_UGT>;
696defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "v_cmp_ne_u64", COND_NE>;
697defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "v_cmp_ge_u64", COND_UGE>;
698defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
Matt Arsenault520e7c42014-06-18 16:53:48 +0000700let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000701
Tom Stellard326d6ec2014-11-05 14:50:53 +0000702defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "v_cmpx_f_u64">;
703defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "v_cmpx_lt_u64">;
704defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "v_cmpx_eq_u64">;
705defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "v_cmpx_le_u64">;
706defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "v_cmpx_gt_u64">;
707defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "v_cmpx_ne_u64">;
708defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "v_cmpx_ge_u64">;
709defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000710
Matt Arsenault520e7c42014-06-18 16:53:48 +0000711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Tom Stellard326d6ec2014-11-05 14:50:53 +0000713defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000716defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Tom Stellard326d6ec2014-11-05 14:50:53 +0000719defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000720
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000722defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000723} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000724
725} // End isCompare = 1
726
Tom Stellard8d6d4492014-04-22 16:33:57 +0000727//===----------------------------------------------------------------------===//
728// DS Instructions
729//===----------------------------------------------------------------------===//
730
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731
Tom Stellard326d6ec2014-11-05 14:50:53 +0000732def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VReg_32>;
733def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VReg_32>;
734def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VReg_32>;
735def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VReg_32>;
736def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VReg_32>;
737def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VReg_32>;
738def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VReg_32>;
739def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VReg_32>;
740def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VReg_32>;
741def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VReg_32>;
742def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VReg_32>;
743def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VReg_32>;
744def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VReg_32>;
745def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VReg_32>;
746def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VReg_32>;
747def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VReg_32>;
748def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000749
Tom Stellard326d6ec2014-11-05 14:50:53 +0000750def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VReg_32, "ds_add_u32">;
751def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VReg_32, "ds_sub_u32">;
752def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VReg_32, "ds_rsub_u32">;
753def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VReg_32, "ds_inc_u32">;
754def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VReg_32, "ds_dec_u32">;
755def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VReg_32, "ds_min_i32">;
756def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VReg_32, "ds_max_i32">;
757def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VReg_32, "ds_min_u32">;
758def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VReg_32, "ds_max_u32">;
759def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VReg_32, "ds_and_b32">;
760def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VReg_32, "ds_or_b32">;
761def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VReg_32, "ds_xor_b32">;
762def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VReg_32, "ds_mskor_b32">;
763def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VReg_32>;
764//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2_b32">;
765//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2st64_b32">;
766def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VReg_32, "ds_cmpst_b32">;
767def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VReg_32, "ds_cmpst_f32">;
768def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VReg_32, "ds_min_f32">;
769def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VReg_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000770
771let SubtargetPredicate = isCI in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000772def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VReg_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000773} // End isCI
774
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775
Tom Stellard326d6ec2014-11-05 14:50:53 +0000776def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
777def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
778def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
779def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
780def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
781def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
782def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
783def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
784def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
785def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
786def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
787def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
788def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
789def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
790def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
791def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
792def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000793
Tom Stellard326d6ec2014-11-05 14:50:53 +0000794def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
795def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
796def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
797def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
798def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
799def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
800def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
801def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
802def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
803def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
804def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
805def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
806def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
807def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
808//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
809//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
810def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
811def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
812def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
813def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000814
815//let SubtargetPredicate = isCI in {
816// DS_CONDXCHG32_RTN_B64
817// DS_CONDXCHG32_RTN_B128
818//} // End isCI
819
820// TODO: _SRC2_* forms
821
Tom Stellard326d6ec2014-11-05 14:50:53 +0000822def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VReg_32>;
823def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VReg_32>;
824def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VReg_32>;
825def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000826
Tom Stellard326d6ec2014-11-05 14:50:53 +0000827def DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VReg_32>;
828def DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VReg_32>;
829def DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VReg_32>;
830def DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VReg_32>;
831def DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VReg_32>;
832def DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000833
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000834// 2 forms.
Tom Stellard326d6ec2014-11-05 14:50:53 +0000835def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VReg_32>;
836def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VReg_32>;
837def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
838def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000839
Tom Stellard326d6ec2014-11-05 14:50:53 +0000840def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
841def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
842def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
843def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000844
Tom Stellard8d6d4492014-04-22 16:33:57 +0000845//===----------------------------------------------------------------------===//
846// MUBUF Instructions
847//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000848
Tom Stellard326d6ec2014-11-05 14:50:53 +0000849//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>;
850//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>;
851//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>;
852defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>;
853//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>;
854//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>;
855//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>;
856//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000857defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000858 0x00000008, "buffer_load_ubyte", VReg_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000859>;
860defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000861 0x00000009, "buffer_load_sbyte", VReg_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000862>;
863defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000864 0x0000000a, "buffer_load_ushort", VReg_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000865>;
866defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000867 0x0000000b, "buffer_load_sshort", VReg_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000868>;
869defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000870 0x0000000c, "buffer_load_dword", VReg_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000871>;
872defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000873 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000874>;
875defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000876 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000877>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000878
Tom Stellardb02094e2014-07-21 15:45:01 +0000879defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000880 0x00000018, "buffer_store_byte", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000881>;
882
Tom Stellardb02094e2014-07-21 15:45:01 +0000883defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000884 0x0000001a, "buffer_store_short", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000885>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000886
Tom Stellardb02094e2014-07-21 15:45:01 +0000887defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000888 0x0000001c, "buffer_store_dword", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000889>;
890
Tom Stellardb02094e2014-07-21 15:45:01 +0000891defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000892 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000893>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000894
Tom Stellardb02094e2014-07-21 15:45:01 +0000895defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000896 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000897>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000898//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000899defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000900 0x00000030, "buffer_atomic_swap", VReg_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000901>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000902//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000903defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000904 0x00000032, "buffer_atomic_add", VReg_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000905>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000906defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000907 0x00000033, "buffer_atomic_sub", VReg_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000908>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000909//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000910defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000911 0x00000035, "buffer_atomic_smin", VReg_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000912>;
913defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000914 0x00000036, "buffer_atomic_umin", VReg_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000915>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000916defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000917 0x00000037, "buffer_atomic_smax", VReg_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000918>;
919defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000920 0x00000038, "buffer_atomic_umax", VReg_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000921>;
Aaron Watry62127802014-10-17 23:32:54 +0000922defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000923 0x00000039, "buffer_atomic_and", VReg_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000924>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000925defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000926 0x0000003a, "buffer_atomic_or", VReg_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000927>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000928defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000929 0x0000003b, "buffer_atomic_xor", VReg_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000930>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000931//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
932//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
933//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
934//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
935//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
936//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
937//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
938//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
939//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
940//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
941//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
942//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
943//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
944//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
945//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
946//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
947//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
948//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
949//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
950//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
951//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
952//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
953//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
954//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000955
956//===----------------------------------------------------------------------===//
957// MTBUF Instructions
958//===----------------------------------------------------------------------===//
959
Tom Stellard326d6ec2014-11-05 14:50:53 +0000960//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
961//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
962//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
963defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
964defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VReg_32>;
965defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
966defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
967defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000968
Tom Stellard8d6d4492014-04-22 16:33:57 +0000969//===----------------------------------------------------------------------===//
970// MIMG Instructions
971//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000972
Tom Stellard326d6ec2014-11-05 14:50:53 +0000973defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
974defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
975//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
976//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
977//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
978//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
979//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
980//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
981//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
982//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
983defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
984//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
985//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
986//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
987//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
988//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
989//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
990//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
991//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
992//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
993//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
994//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
995//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
996//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
997//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
998//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
999//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1000//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1001defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1002defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1003defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1004defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1005defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1006defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1007defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1008defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1009defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1010defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1011defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1012defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1013defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1014defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1015defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1016defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1017defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1018defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1019defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1020defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1021defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1022defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1023defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1024defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1025defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1026defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1027defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1028defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1029defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1030defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1031defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1032defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1033defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1034defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1035defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1036defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1037defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1038defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1039defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1040defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1041defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1042defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1043defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1044defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1045defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1046defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1047defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1048defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1049defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1050defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1051defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1052defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1053defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1054defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1055defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1056defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1057defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1058defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1059defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1060defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1061defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1062defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1063defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1064defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1065defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1066//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1067//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001068
Tom Stellard8d6d4492014-04-22 16:33:57 +00001069//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001070// Flat Instructions
1071//===----------------------------------------------------------------------===//
1072
1073let Predicates = [HasFlatAddressSpace] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001074def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VReg_32>;
1075def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VReg_32>;
1076def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VReg_32>;
1077def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VReg_32>;
1078def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VReg_32>;
1079def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1080def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1081def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001082
1083def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001084 0x00000018, "flat_store_byte", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001085>;
1086
1087def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001088 0x0000001a, "flat_store_short", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001089>;
1090
1091def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001092 0x0000001c, "flat_store_dword", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001093>;
1094
1095def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001096 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001097>;
1098
1099def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001101>;
1102
1103def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001104 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001105>;
1106
Tom Stellard326d6ec2014-11-05 14:50:53 +00001107//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1108//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1109//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1110//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1111//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1112//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1113//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1114//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1115//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1116//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1117//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1118//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1119//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1120//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1121//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1122//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1123//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1124//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1125//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1126//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1127//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1128//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1129//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1130//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1131//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1132//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1133//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1134//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1135//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1136//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1137//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1138//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1139//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1140//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001141
1142} // End HasFlatAddressSpace predicate
1143//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001144// VOP1 Instructions
1145//===----------------------------------------------------------------------===//
1146
Tom Stellard326d6ec2014-11-05 14:50:53 +00001147//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001148
Matt Arsenaultf2733702014-07-30 03:18:57 +00001149let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001150defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001151} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001152
Tom Stellardfbe435d2014-03-17 17:03:51 +00001153let Uses = [EXEC] in {
1154
1155def V_READFIRSTLANE_B32 : VOP1 <
1156 0x00000002,
1157 (outs SReg_32:$vdst),
1158 (ins VReg_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001159 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001160 []
1161>;
1162
1163}
1164
Tom Stellard326d6ec2014-11-05 14:50:53 +00001165defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001166 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001167>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001168defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001170>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001171defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001172 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001173>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001174defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001175 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001176>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001177defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001179>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001180defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001181 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001182>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001183defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1184defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001185 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001186>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001189>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001190//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>;
1191//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>;
1192//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1193defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001194 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001195>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001196defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001197 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001198>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001199defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001201>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001202defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001203 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001204>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001205defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001207>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001208defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001209 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001210>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001211defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001213>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001214defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001216>;
1217
Tom Stellard326d6ec2014-11-05 14:50:53 +00001218defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001220>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001221defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001222 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001223>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001224defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001225 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001226>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001227defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001229>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001230defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001232>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001233defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001235>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001236defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1237defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001239>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001240
Tom Stellard326d6ec2014-11-05 14:50:53 +00001241defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1242defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1243defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001245>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001246defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "v_rcp_iflag_f32", VOP_F32_F32>;
1247defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "v_rsq_clamp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001249>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "v_rsq_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001252>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001253defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001255>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001256defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001258>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001259defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1260defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001261 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001262>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001263defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "v_rsq_clamp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001264 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001265>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001266defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001268>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001269defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001270 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001271>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001272defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001274>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001275defm V_COS_F32 : VOP1Inst <vop1<0x36>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001277>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001278defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "v_not_b32", VOP_I32_I32>;
1279defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "v_bfrev_b32", VOP_I32_I32>;
1280defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "v_ffbh_u32", VOP_I32_I32>;
1281defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "v_ffbl_b32", VOP_I32_I32>;
1282defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "v_ffbh_i32", VOP_I32_I32>;
1283//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
1284defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "v_frexp_mant_f64", VOP_F64_F64>;
1285defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "v_fract_f64", VOP_F64_F64>;
1286//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
1287defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "v_frexp_mant_f32", VOP_F32_F32>;
1288//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
1289defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "v_movreld_b32", VOP_I32_I32>;
1290defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "v_movrels_b32", VOP_I32_I32>;
1291defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001292
Tom Stellard8d6d4492014-04-22 16:33:57 +00001293
1294//===----------------------------------------------------------------------===//
1295// VINTRP Instructions
1296//===----------------------------------------------------------------------===//
1297
Tom Stellard75aadc22012-12-11 21:25:42 +00001298def V_INTERP_P1_F32 : VINTRP <
1299 0x00000000,
1300 (outs VReg_32:$dst),
1301 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001302 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001303 []> {
1304 let DisableEncoding = "$m0";
1305}
1306
1307def V_INTERP_P2_F32 : VINTRP <
1308 0x00000001,
1309 (outs VReg_32:$dst),
1310 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001311 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001312 []> {
1313
1314 let Constraints = "$src0 = $dst";
1315 let DisableEncoding = "$src0,$m0";
1316
1317}
1318
1319def V_INTERP_MOV_F32 : VINTRP <
1320 0x00000002,
1321 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001322 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001323 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001324 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001325 let DisableEncoding = "$m0";
1326}
1327
Tom Stellard8d6d4492014-04-22 16:33:57 +00001328//===----------------------------------------------------------------------===//
1329// VOP2 Instructions
1330//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001331
1332def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001333 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001334 "v_cndmask_b32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001335 []
1336>{
1337 let DisableEncoding = "$vcc";
1338}
1339
1340def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001341 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001342 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001343 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001344> {
1345 let src0_modifiers = 0;
1346 let src1_modifiers = 0;
1347 let src2_modifiers = 0;
1348}
Tom Stellard75aadc22012-12-11 21:25:42 +00001349
Tom Stellardc149dc02013-11-27 21:23:35 +00001350def V_READLANE_B32 : VOP2 <
1351 0x00000001,
1352 (outs SReg_32:$vdst),
1353 (ins VReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001354 "v_readlane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001355 []
1356>;
1357
1358def V_WRITELANE_B32 : VOP2 <
1359 0x00000002,
1360 (outs VReg_32:$vdst),
1361 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001362 "v_writelane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001363 []
1364>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001365
Christian Konig76edd4f2013-02-26 17:52:29 +00001366let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001367defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "v_add_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001368 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001369>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001370
Tom Stellard326d6ec2014-11-05 14:50:53 +00001371defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1372defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "v_subrev_f32",
1373 VOP_F32_F32_F32, null_frag, "v_sub_f32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001374>;
Christian Konig3c145802013-03-27 09:12:59 +00001375} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001376
Matt Arsenault95e48662014-11-13 19:26:47 +00001377let isCommutable = 1 in {
1378
Tom Stellard326d6ec2014-11-05 14:50:53 +00001379defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001380 VOP_F32_F32_F32
1381>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001382
Tom Stellard326d6ec2014-11-05 14:50:53 +00001383defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "v_mul_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001384 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001385>;
1386
Tom Stellard326d6ec2014-11-05 14:50:53 +00001387defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "v_mul_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001388 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001389>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001390
Tom Stellard326d6ec2014-11-05 14:50:53 +00001391defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "v_mul_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001392 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001393>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001394//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1395defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "v_mul_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001396 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001397>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001398//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001399
Christian Konig76edd4f2013-02-26 17:52:29 +00001400
Tom Stellard326d6ec2014-11-05 14:50:53 +00001401defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001402 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001403>;
1404
Tom Stellard326d6ec2014-11-05 14:50:53 +00001405defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001406 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001407>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001408
Tom Stellard326d6ec2014-11-05 14:50:53 +00001409defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "v_min_f32", VOP_F32_F32_F32, fminnum>;
1410defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "v_max_f32", VOP_F32_F32_F32, fmaxnum>;
1411defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "v_min_i32", VOP_I32_I32_I32, AMDGPUsmin>;
1412defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "v_max_i32", VOP_I32_I32_I32, AMDGPUsmax>;
1413defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "v_min_u32", VOP_I32_I32_I32, AMDGPUumin>;
1414defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "v_max_u32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001415
Tom Stellard326d6ec2014-11-05 14:50:53 +00001416defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001417
1418defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001419 vop2<0x16>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001420>;
1421
Tom Stellard326d6ec2014-11-05 14:50:53 +00001422defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001423 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001424>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001425defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001426 vop2<0x18>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001427>;
Christian Konig3c145802013-03-27 09:12:59 +00001428
Tom Stellard82166022013-11-13 23:36:37 +00001429let hasPostISelHook = 1 in {
1430
Tom Stellard326d6ec2014-11-05 14:50:53 +00001431defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001432
1433}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001434defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001435 vop2<0x1a>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001436>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001437
Tom Stellard326d6ec2014-11-05 14:50:53 +00001438defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "v_and_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001439 VOP_I32_I32_I32, and>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001440defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "v_or_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001441 VOP_I32_I32_I32, or
1442>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001443defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "v_xor_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001444 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001445>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001446
1447} // End isCommutable = 1
1448
Tom Stellard326d6ec2014-11-05 14:50:53 +00001449defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001450 VOP_I32_I32_I32, AMDGPUbfm>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001451
1452let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001453defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "v_mac_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001454} // End isCommutable = 1
1455
Tom Stellard326d6ec2014-11-05 14:50:53 +00001456defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "v_madmk_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001457
1458let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001459defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "v_madak_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001460} // End isCommutable = 1
1461
1462
Tom Stellard326d6ec2014-11-05 14:50:53 +00001463defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>;
1464defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32",
Matt Arsenault95e48662014-11-13 19:26:47 +00001465
Tom Stellardb4a313a2014-08-01 00:32:39 +00001466 VOP_I32_I32_I32
1467>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001468defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001469 VOP_I32_I32_I32
1470>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001471
Christian Konig3c145802013-03-27 09:12:59 +00001472let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001473// No patterns so that the scalar instructions are always selected.
1474// The scalar versions will be replaced with vector when needed later.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001475defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "v_add_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001476 VOP_I32_I32_I32, add
1477>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001478defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "v_sub_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001479 VOP_I32_I32_I32, sub
1480>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001481defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "v_subrev_i32",
1482 VOP_I32_I32_I32, null_frag, "v_sub_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001483>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001484
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001485let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard326d6ec2014-11-05 14:50:53 +00001486defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "v_addc_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487 VOP_I32_I32_I32_VCC, adde
1488>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001489defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "v_subb_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490 VOP_I32_I32_I32_VCC, sube
1491>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001492defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "v_subbrev_u32",
1493 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001494>;
1495
Christian Konigd3039962013-02-26 17:52:09 +00001496} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001497} // End isCommutable = 1, Defs = [VCC]
1498
Tom Stellard326d6ec2014-11-05 14:50:53 +00001499defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001500 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001501>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001502////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1503////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1504////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
1505defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001506 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001507>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001508////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1509////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001510
1511//===----------------------------------------------------------------------===//
1512// VOP3 Instructions
1513//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001514
Matt Arsenault95e48662014-11-13 19:26:47 +00001515let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001516defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001517 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001518>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001519
Tom Stellard326d6ec2014-11-05 14:50:53 +00001520defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001521 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001522>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001523
Tom Stellard326d6ec2014-11-05 14:50:53 +00001524defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1526>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001527defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001528 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001529>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001530} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001531
Tom Stellard326d6ec2014-11-05 14:50:53 +00001532defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001533 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001534>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001535defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001536 VOP_F32_F32_F32_F32
1537>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001538defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001539 VOP_F32_F32_F32_F32
1540>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001541defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001542 VOP_F32_F32_F32_F32
1543>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001544defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001545 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1546>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001547defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001548 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1549>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001550defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001551 VOP_I32_I32_I32_I32, AMDGPUbfi
1552>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001553
1554let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001555defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001556 VOP_F32_F32_F32_F32, fma
1557>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001558defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001559 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001560>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001561} // End isCommutable = 1
1562
Tom Stellard326d6ec2014-11-05 14:50:53 +00001563//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
1564defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001565 VOP_I32_I32_I32_I32
1566>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001567defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001568 VOP_I32_I32_I32_I32
1569>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001570defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571 VOP_F32_F32_F32_F32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001572////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "v_min3_f32", []>;
1573////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "v_min3_i32", []>;
1574////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "v_min3_u32", []>;
1575////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "v_max3_f32", []>;
1576////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "v_max3_i32", []>;
1577////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "v_max3_u32", []>;
1578////def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1579////def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1580////def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
1581//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1582//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1583//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
1584defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585 VOP_I32_I32_I32_I32
1586>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001587////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001588defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001589 vop3<0x15f>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001590>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001591defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001592 vop3<0x160>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001593>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001594
Tom Stellard326d6ec2014-11-05 14:50:53 +00001595defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001596 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001597>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001598defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001599 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001600>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001601defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001602 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001603>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001604
Tom Stellard7512c082013-07-12 18:14:56 +00001605let isCommutable = 1 in {
1606
Tom Stellard326d6ec2014-11-05 14:50:53 +00001607defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001608 VOP_F64_F64_F64, fadd
1609>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001610defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611 VOP_F64_F64_F64, fmul
1612>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001613
Tom Stellard326d6ec2014-11-05 14:50:53 +00001614defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001615 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001617defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001618 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619>;
Tom Stellard7512c082013-07-12 18:14:56 +00001620
1621} // isCommutable = 1
1622
Tom Stellard326d6ec2014-11-05 14:50:53 +00001623defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001624 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001625>;
Christian Konig70a50322013-03-27 09:12:51 +00001626
1627let isCommutable = 1 in {
1628
Tom Stellard326d6ec2014-11-05 14:50:53 +00001629defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001630 VOP_I32_I32_I32
1631>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001632defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633 VOP_I32_I32_I32
1634>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001635defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 VOP_I32_I32_I32
1637>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001638defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001639 VOP_I32_I32_I32
1640>;
Christian Konig70a50322013-03-27 09:12:51 +00001641
1642} // isCommutable = 1
1643
Tom Stellard326d6ec2014-11-05 14:50:53 +00001644defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001645
1646// Double precision division pre-scale.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001647defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "v_div_scale_f64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001648
Matt Arsenault95e48662014-11-13 19:26:47 +00001649let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001650defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001652>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001653defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001654 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001655>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001656} // End isCommutable = 1
1657
Tom Stellard326d6ec2014-11-05 14:50:53 +00001658//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1659//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1660//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001661
Tom Stellardb4a313a2014-08-01 00:32:39 +00001662defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001663 vop3<0x174>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001664>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001665
Tom Stellard8d6d4492014-04-22 16:33:57 +00001666//===----------------------------------------------------------------------===//
1667// Pseudo Instructions
1668//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001669
Tom Stellard75aadc22012-12-11 21:25:42 +00001670let isCodeGenOnly = 1, isPseudo = 1 in {
1671
Tom Stellard1bd80722014-04-30 15:31:33 +00001672def V_MOV_I1 : InstSI <
1673 (outs VReg_1:$dst),
1674 (ins i1imm:$src),
1675 "", [(set i1:$dst, (imm:$src))]
1676>;
1677
Tom Stellard365a2b42014-05-15 14:41:50 +00001678def V_AND_I1 : InstSI <
1679 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1680 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1681>;
1682
1683def V_OR_I1 : InstSI <
1684 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1685 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1686>;
1687
Tom Stellard54a3b652014-07-21 14:01:10 +00001688def V_XOR_I1 : InstSI <
1689 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1690 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1691>;
1692
Tom Stellard60024a02014-09-24 01:33:24 +00001693let hasSideEffects = 1 in {
1694def SGPR_USE : InstSI <(outs),(ins), "", []>;
1695}
1696
Matt Arsenault8fb37382013-10-11 21:03:36 +00001697// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001698// and should be lowered to ISA instructions prior to codegen.
1699
Tom Stellardf8794352012-12-19 22:10:31 +00001700let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1701 Uses = [EXEC], Defs = [EXEC] in {
1702
1703let isBranch = 1, isTerminator = 1 in {
1704
Tom Stellard919bb6b2014-04-29 23:12:53 +00001705def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001706 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001707 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001708 "",
1709 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001710>;
1711
Tom Stellardf8794352012-12-19 22:10:31 +00001712def SI_ELSE : InstSI <
1713 (outs SReg_64:$dst),
1714 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001715 "",
1716 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001717> {
Tom Stellardf8794352012-12-19 22:10:31 +00001718 let Constraints = "$src = $dst";
1719}
1720
1721def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001722 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001723 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001724 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001725 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001726>;
Tom Stellardf8794352012-12-19 22:10:31 +00001727
1728} // end isBranch = 1, isTerminator = 1
1729
1730def SI_BREAK : InstSI <
1731 (outs SReg_64:$dst),
1732 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001733 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001734 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001735>;
1736
1737def SI_IF_BREAK : InstSI <
1738 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001739 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001740 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001741 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001742>;
1743
1744def SI_ELSE_BREAK : InstSI <
1745 (outs SReg_64:$dst),
1746 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001747 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001748 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001749>;
1750
1751def SI_END_CF : InstSI <
1752 (outs),
1753 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001754 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001755 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001756>;
1757
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001758def SI_KILL : InstSI <
1759 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001760 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001761 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001762 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001763>;
1764
Tom Stellardf8794352012-12-19 22:10:31 +00001765} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1766 // Uses = [EXEC], Defs = [EXEC]
1767
Christian Konig2989ffc2013-03-18 11:34:16 +00001768let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1769
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001770//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001771
1772let UseNamedOperandTable = 1 in {
1773
Tom Stellard0e70de52014-05-16 20:56:45 +00001774def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001775 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001776 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001777 "", []
1778> {
1779 let isRegisterLoad = 1;
1780 let mayLoad = 1;
1781}
1782
Tom Stellard0e70de52014-05-16 20:56:45 +00001783class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001784 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001785 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001786 "", []
1787> {
1788 let isRegisterStore = 1;
1789 let mayStore = 1;
1790}
1791
1792let usesCustomInserter = 1 in {
1793def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1794} // End usesCustomInserter = 1
1795def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1796
1797
1798} // End UseNamedOperandTable = 1
1799
Christian Konig2989ffc2013-03-18 11:34:16 +00001800def SI_INDIRECT_SRC : InstSI <
1801 (outs VReg_32:$dst, SReg_64:$temp),
1802 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001803 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001804 []
1805>;
1806
1807class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1808 (outs rc:$dst, SReg_64:$temp),
1809 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001810 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001811 []
1812> {
1813 let Constraints = "$src = $dst";
1814}
1815
Tom Stellard81d871d2013-11-13 23:36:50 +00001816def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001817def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1818def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1819def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1820def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1821
1822} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1823
Tom Stellard556d9aa2013-06-03 17:39:37 +00001824let usesCustomInserter = 1 in {
1825
Tom Stellard2a6a61052013-07-12 18:15:08 +00001826def V_SUB_F64 : InstSI <
1827 (outs VReg_64:$dst),
1828 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001829 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001830 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001831>;
1832
Tom Stellard556d9aa2013-06-03 17:39:37 +00001833} // end usesCustomInserter
1834
Tom Stellardeba61072014-05-02 15:41:42 +00001835multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1836
1837 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001838 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001839 (ins sgpr_class:$src, i32imm:$frame_idx),
1840 "", []
1841 >;
1842
1843 def _RESTORE : InstSI <
1844 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001845 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001846 "", []
1847 >;
1848
1849}
1850
Tom Stellard060ae392014-06-10 21:20:38 +00001851defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001852defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1853defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1854defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1855defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1856
Tom Stellard96468902014-09-24 01:33:17 +00001857multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1858 def _SAVE : InstSI <
1859 (outs),
1860 (ins vgpr_class:$src, i32imm:$frame_idx),
1861 "", []
1862 >;
1863
1864 def _RESTORE : InstSI <
1865 (outs vgpr_class:$dst),
1866 (ins i32imm:$frame_idx),
1867 "", []
1868 >;
1869}
1870
1871defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1872defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1873defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1874defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1875defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1876defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1877
Tom Stellard067c8152014-07-21 14:01:14 +00001878let Defs = [SCC] in {
1879
1880def SI_CONSTDATA_PTR : InstSI <
1881 (outs SReg_64:$dst),
1882 (ins),
1883 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1884>;
1885
1886} // End Defs = [SCC]
1887
Tom Stellard75aadc22012-12-11 21:25:42 +00001888} // end IsCodeGenOnly, isPseudo
1889
Tom Stellard0e70de52014-05-16 20:56:45 +00001890} // end SubtargetPredicate = SI
1891
1892let Predicates = [isSI] in {
1893
Christian Konig2aca0432013-02-21 15:17:32 +00001894def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001895 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001896 (V_CNDMASK_B32_e64 $src2, $src1,
1897 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1898 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001899>;
1900
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001901def : Pat <
1902 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001903 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001904>;
1905
Tom Stellard75aadc22012-12-11 21:25:42 +00001906/* int_SI_vs_load_input */
1907def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001908 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001909 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001910>;
1911
1912/* int_SI_export */
1913def : Pat <
1914 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001915 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001916 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001917 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001918>;
1919
Tom Stellard8d6d4492014-04-22 16:33:57 +00001920//===----------------------------------------------------------------------===//
1921// SMRD Patterns
1922//===----------------------------------------------------------------------===//
1923
1924multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1925
1926 // 1. Offset as 8bit DWORD immediate
1927 def : Pat <
1928 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1929 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1930 >;
1931
1932 // 2. Offset loaded in an 32bit SGPR
1933 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001934 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1935 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001936 >;
1937
1938 // 3. No offset at all
1939 def : Pat <
1940 (constant_load i64:$sbase),
1941 (vt (Instr_IMM $sbase, 0))
1942 >;
1943}
1944
1945defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1946defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001947defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1948defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1949defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1950defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1951defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1952
1953// 1. Offset as 8bit DWORD immediate
1954def : Pat <
1955 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1956 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1957>;
1958
1959// 2. Offset loaded in an 32bit SGPR
1960def : Pat <
1961 (SIload_constant v4i32:$sbase, imm:$offset),
1962 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1963>;
1964
Tom Stellardae4c9e72014-06-20 17:06:11 +00001965} // Predicates = [isSI] in {
1966
1967//===----------------------------------------------------------------------===//
1968// SOP1 Patterns
1969//===----------------------------------------------------------------------===//
1970
Tom Stellardae4c9e72014-06-20 17:06:11 +00001971def : Pat <
1972 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00001973 (i64 (REG_SEQUENCE SReg_64,
1974 (S_BCNT1_I32_B64 $src), sub0,
1975 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00001976>;
1977
Tom Stellard58ac7442014-04-29 23:12:48 +00001978//===----------------------------------------------------------------------===//
1979// SOP2 Patterns
1980//===----------------------------------------------------------------------===//
1981
Tom Stellard80942a12014-09-05 14:07:59 +00001982// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001983// case, the sgpr-copies pass will fix this to use the vector version.
1984def : Pat <
1985 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001986 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001987>;
1988
Tom Stellardb2114ca2014-07-21 14:01:12 +00001989let Predicates = [isSI] in {
1990
Tom Stellard58ac7442014-04-29 23:12:48 +00001991//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001992// SOPP Patterns
1993//===----------------------------------------------------------------------===//
1994
1995def : Pat <
1996 (int_AMDGPU_barrier_global),
1997 (S_BARRIER)
1998>;
1999
2000//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002001// VOP1 Patterns
2002//===----------------------------------------------------------------------===//
2003
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002004let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002005def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002006defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002007defm : RsqPat<V_RSQ_F32_e32, f32>;
2008}
2009
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002010//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002011// VOP2 Patterns
2012//===----------------------------------------------------------------------===//
2013
Tom Stellardae4c9e72014-06-20 17:06:11 +00002014def : Pat <
2015 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002016 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002017>;
2018
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002019/********** ======================= **********/
2020/********** Image sampling patterns **********/
2021/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002022
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002023// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002024class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002025 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002026 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2027 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2028 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2029 $addr, $rsrc, $sampler)
2030>;
2031
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002032multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2033 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2034 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2035 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2036 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2037 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2038}
2039
2040// Image only
2041class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002042 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002043 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2044 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2045 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2046 $addr, $rsrc)
2047>;
2048
2049multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2050 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2051 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2052 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2053}
2054
2055// Basic sample
2056defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2057defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2058defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2059defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2060defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2061defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2062defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2063defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2064defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2065defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2066
2067// Sample with comparison
2068defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2069defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2070defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2071defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2072defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2073defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2074defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2075defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2076defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2077defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2078
2079// Sample with offsets
2080defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2081defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2082defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2083defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2084defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2085defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2086defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2087defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2088defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2089defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2090
2091// Sample with comparison and offsets
2092defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2095defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2096defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2097defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2098defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2099defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2100defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2101defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2102
2103// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002104// Only the variants which make sense are defined.
2105def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2106def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2107def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2108def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2109def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2110def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2111def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2112def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2113def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2114
2115def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2116def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2117def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2118def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2119def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2120def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2121def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2122def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2123def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2124
2125def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2127def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2128def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2129def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2130def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2131def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2132def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2133def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2134
2135def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2136def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2137def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2138def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2139def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2140def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2141def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2142def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2143
2144def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2145def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2146def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2147
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002148def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2149defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2150defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2151
Tom Stellard9fa17912013-08-14 23:24:45 +00002152/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002153def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002154 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002155 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002156>;
2157
Tom Stellard9fa17912013-08-14 23:24:45 +00002158class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002159 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002160 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002161>;
2162
Tom Stellard9fa17912013-08-14 23:24:45 +00002163class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002164 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002165 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002166>;
2167
Tom Stellard9fa17912013-08-14 23:24:45 +00002168class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002169 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002170 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002171>;
2172
Tom Stellard9fa17912013-08-14 23:24:45 +00002173class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002174 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002175 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002176 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002177>;
2178
Tom Stellard9fa17912013-08-14 23:24:45 +00002179class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002180 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002181 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002182 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002183>;
2184
Tom Stellard9fa17912013-08-14 23:24:45 +00002185/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002186multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2187 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2188MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002189 def : SamplePattern <SIsample, sample, addr_type>;
2190 def : SampleRectPattern <SIsample, sample, addr_type>;
2191 def : SampleArrayPattern <SIsample, sample, addr_type>;
2192 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2193 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002194
Tom Stellard9fa17912013-08-14 23:24:45 +00002195 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2196 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2197 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2198 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002199
Tom Stellard9fa17912013-08-14 23:24:45 +00002200 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2201 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2202 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2203 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002204
Tom Stellard9fa17912013-08-14 23:24:45 +00002205 def : SamplePattern <SIsampled, sample_d, addr_type>;
2206 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2207 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2208 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002209}
2210
Tom Stellard682bfbc2013-10-10 17:11:24 +00002211defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2212 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2213 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2214 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002215 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002216defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2217 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2218 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2219 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002220 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002221defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2222 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2223 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2224 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002225 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002226defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2227 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2228 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2229 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002230 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002231
Tom Stellard353b3362013-05-06 23:02:12 +00002232/* int_SI_imageload for texture fetches consuming varying address parameters */
2233class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2234 (name addr_type:$addr, v32i8:$rsrc, imm),
2235 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2236>;
2237
2238class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2239 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2240 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2241>;
2242
Tom Stellard3494b7e2013-08-14 22:22:14 +00002243class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2244 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2245 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2246>;
2247
2248class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2249 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2250 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2251>;
2252
Tom Stellard16a9a202013-08-14 23:24:17 +00002253multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2254 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2255 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002256}
2257
Tom Stellard16a9a202013-08-14 23:24:17 +00002258multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2259 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2260 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2261}
2262
Tom Stellard682bfbc2013-10-10 17:11:24 +00002263defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2264defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002265
Tom Stellard682bfbc2013-10-10 17:11:24 +00002266defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2267defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002268
Tom Stellardf787ef12013-05-06 23:02:19 +00002269/* Image resource information */
2270def : Pat <
2271 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002272 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002273>;
2274
2275def : Pat <
2276 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002277 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002278>;
2279
Tom Stellard3494b7e2013-08-14 22:22:14 +00002280def : Pat <
2281 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002282 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002283>;
2284
Christian Konig4a1b9c32013-03-18 11:34:10 +00002285/********** ============================================ **********/
2286/********** Extraction, Insertion, Building and Casting **********/
2287/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002288
Christian Konig4a1b9c32013-03-18 11:34:10 +00002289foreach Index = 0-2 in {
2290 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002291 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002292 >;
2293 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002294 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002295 >;
2296
2297 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002298 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002299 >;
2300 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002301 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002302 >;
2303}
2304
2305foreach Index = 0-3 in {
2306 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002307 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002308 >;
2309 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002310 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002311 >;
2312
2313 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002314 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002315 >;
2316 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002317 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002318 >;
2319}
2320
2321foreach Index = 0-7 in {
2322 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002323 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002324 >;
2325 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002326 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002327 >;
2328
2329 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002330 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002331 >;
2332 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002333 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002334 >;
2335}
2336
2337foreach Index = 0-15 in {
2338 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002339 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002340 >;
2341 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002342 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002343 >;
2344
2345 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002347 >;
2348 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002349 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002350 >;
2351}
Tom Stellard75aadc22012-12-11 21:25:42 +00002352
Tom Stellard75aadc22012-12-11 21:25:42 +00002353def : BitConvert <i32, f32, SReg_32>;
2354def : BitConvert <i32, f32, VReg_32>;
2355
2356def : BitConvert <f32, i32, SReg_32>;
2357def : BitConvert <f32, i32, VReg_32>;
2358
Tom Stellard7512c082013-07-12 18:14:56 +00002359def : BitConvert <i64, f64, VReg_64>;
2360
2361def : BitConvert <f64, i64, VReg_64>;
2362
Tom Stellarded2f6142013-07-18 21:43:42 +00002363def : BitConvert <v2f32, v2i32, VReg_64>;
2364def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002365def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002366def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002367def : BitConvert <v2f32, i64, VReg_64>;
2368def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002369def : BitConvert <v2i32, f64, VReg_64>;
2370def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002371def : BitConvert <v4f32, v4i32, VReg_128>;
2372def : BitConvert <v4i32, v4f32, VReg_128>;
2373
Tom Stellard967bf582014-02-13 23:34:15 +00002374def : BitConvert <v8f32, v8i32, SReg_256>;
2375def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002376def : BitConvert <v8i32, v32i8, SReg_256>;
2377def : BitConvert <v32i8, v8i32, SReg_256>;
2378def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002379def : BitConvert <v8i32, v8f32, VReg_256>;
2380def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002381def : BitConvert <v32i8, v8i32, VReg_256>;
2382
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002383def : BitConvert <v16i32, v16f32, VReg_512>;
2384def : BitConvert <v16f32, v16i32, VReg_512>;
2385
Christian Konig8dbe6f62013-02-21 15:17:27 +00002386/********** =================== **********/
2387/********** Src & Dst modifiers **********/
2388/********** =================== **********/
2389
2390def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002391 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2392 (f32 FP_ZERO), (f32 FP_ONE)),
2393 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002394>;
2395
Michel Danzer624b02a2014-02-04 07:12:38 +00002396/********** ================================ **********/
2397/********** Floating point absolute/negative **********/
2398/********** ================================ **********/
2399
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002400// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002401
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002402// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002403def : Pat <
2404 (fneg (fabs f32:$src)),
2405 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2406>;
2407
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002408// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002409def : Pat <
2410 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002411 (REG_SEQUENCE VReg_64,
2412 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2413 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002414 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002415 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2416 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002417>;
2418
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002419def : Pat <
2420 (fabs f32:$src),
2421 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2422>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002423
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002424def : Pat <
2425 (fneg f32:$src),
2426 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2427>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002428
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002429def : Pat <
2430 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002431 (REG_SEQUENCE VReg_64,
2432 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2433 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002434 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002435 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2436 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002437>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002438
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002439def : Pat <
2440 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002441 (REG_SEQUENCE VReg_64,
2442 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2443 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002444 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002445 (V_MOV_B32_e32 0x80000000)),
2446 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002447>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002448
Christian Konigc756cb992013-02-16 11:28:22 +00002449/********** ================== **********/
2450/********** Immediate Patterns **********/
2451/********** ================== **********/
2452
2453def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002454 (SGPRImm<(i32 imm)>:$imm),
2455 (S_MOV_B32 imm:$imm)
2456>;
2457
2458def : Pat <
2459 (SGPRImm<(f32 fpimm)>:$imm),
2460 (S_MOV_B32 fpimm:$imm)
2461>;
2462
2463def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002464 (i32 imm:$imm),
2465 (V_MOV_B32_e32 imm:$imm)
2466>;
2467
2468def : Pat <
2469 (f32 fpimm:$imm),
2470 (V_MOV_B32_e32 fpimm:$imm)
2471>;
2472
2473def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002474 (i64 InlineImm<i64>:$imm),
2475 (S_MOV_B64 InlineImm<i64>:$imm)
2476>;
2477
Tom Stellard75aadc22012-12-11 21:25:42 +00002478/********** ===================== **********/
2479/********** Interpolation Paterns **********/
2480/********** ===================== **********/
2481
2482def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002483 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2484 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002485>;
2486
2487def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002488 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2489 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2490 imm:$attr_chan, imm:$attr, i32:$params),
2491 (EXTRACT_SUBREG $ij, sub1),
2492 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002493>;
2494
2495/********** ================== **********/
2496/********** Intrinsic Patterns **********/
2497/********** ================== **********/
2498
2499/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002500def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002501
2502def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002503 (int_AMDGPU_div f32:$src0, f32:$src1),
2504 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002505>;
2506
2507def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002508 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002509 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2510 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2511 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002512>;
2513
Tom Stellard75aadc22012-12-11 21:25:42 +00002514def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002515 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002516 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002517 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2518 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2519 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002520 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002521 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2522 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2523 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002524 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002525 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2526 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2527 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002528 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002529 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2530 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2531 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002532 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002533>;
2534
Michel Danzer0cc991e2013-02-22 11:22:58 +00002535def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002536 (i32 (sext i1:$src0)),
2537 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002538>;
2539
Tom Stellardf16d38c2014-02-13 23:34:13 +00002540class Ext32Pat <SDNode ext> : Pat <
2541 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002542 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2543>;
2544
Tom Stellardf16d38c2014-02-13 23:34:13 +00002545def : Ext32Pat <zext>;
2546def : Ext32Pat <anyext>;
2547
Tom Stellard8d6d4492014-04-22 16:33:57 +00002548// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002549def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002550 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002551 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002552>;
2553
Michel Danzer8caa9042013-04-10 17:17:56 +00002554// The multiplication scales from [0,1] to the unsigned integer range
2555def : Pat <
2556 (AMDGPUurecip i32:$src0),
2557 (V_CVT_U32_F32_e32
2558 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2559 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2560>;
2561
Michel Danzer8d696172013-07-10 16:36:52 +00002562def : Pat <
2563 (int_SI_tid),
2564 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002565 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002566>;
2567
Tom Stellard0289ff42014-05-16 20:56:44 +00002568//===----------------------------------------------------------------------===//
2569// VOP3 Patterns
2570//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002571
Matt Arsenaulteb260202014-05-22 18:00:15 +00002572def : IMad24Pat<V_MAD_I32_I24>;
2573def : UMad24Pat<V_MAD_U32_U24>;
2574
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002575def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002576 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002577 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002578>;
2579
2580def : Pat <
2581 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002582 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002583>;
2584
Matt Arsenault8675db12014-08-29 16:01:14 +00002585def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2586
2587
Matt Arsenault7d858d82014-11-02 23:46:54 +00002588defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002589def : ROTRPattern <V_ALIGNBIT_B32>;
2590
Michel Danzer49812b52013-07-10 16:37:07 +00002591/********** ======================= **********/
2592/********** Load/Store Patterns **********/
2593/********** ======================= **********/
2594
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002595class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2596 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2597 (inst (i1 0), $ptr, (as_i16imm $offset))
2598>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002599
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002600def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2601def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2602def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2603def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2604def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002605
2606let AddedComplexity = 100 in {
2607
2608def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2609
2610} // End AddedComplexity = 100
2611
2612def : Pat <
2613 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2614 i8:$offset1))),
2615 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2616>;
Michel Danzer49812b52013-07-10 16:37:07 +00002617
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002618class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2619 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2620 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2621>;
Michel Danzer49812b52013-07-10 16:37:07 +00002622
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002623def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2624def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2625def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002626
2627let AddedComplexity = 100 in {
2628
2629def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2630} // End AddedComplexity = 100
2631
2632def : Pat <
2633 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2634 i8:$offset1)),
2635 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2636 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2637>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002638
Matt Arsenault8ae59612014-09-05 16:24:58 +00002639class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2640 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2641 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2642>;
Matt Arsenault72574102014-06-11 18:08:34 +00002643
Matt Arsenault9e874542014-06-11 18:08:45 +00002644// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002645//
2646// We need to use something for the data0, so we set a register to
2647// -1. For the non-rtn variants, the manual says it does
2648// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2649// will always do the increment so I'm assuming it's the same.
2650//
2651// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2652// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2653// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002654class DSAtomicIncRetPat<DS inst, ValueType vt,
2655 Instruction LoadImm, PatFrag frag> : Pat <
2656 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2657 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2658>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002659
Matt Arsenault9e874542014-06-11 18:08:45 +00002660
Matt Arsenault8ae59612014-09-05 16:24:58 +00002661class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2662 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2663 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2664>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002665
2666
2667// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002668def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2669 S_MOV_B32, atomic_load_add_local>;
2670def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2671 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002672
Matt Arsenault8ae59612014-09-05 16:24:58 +00002673def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2674def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2675def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2676def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2677def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2678def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2679def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2680def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2681def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2682def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002683
Matt Arsenault8ae59612014-09-05 16:24:58 +00002684def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002685
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002686// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002687def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2688 S_MOV_B64, atomic_load_add_local>;
2689def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2690 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002691
Matt Arsenault8ae59612014-09-05 16:24:58 +00002692def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2693def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2694def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2695def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2696def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2697def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2698def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2699def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2700def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2701def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002702
Matt Arsenault8ae59612014-09-05 16:24:58 +00002703def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002704
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002705
Tom Stellard556d9aa2013-06-03 17:39:37 +00002706//===----------------------------------------------------------------------===//
2707// MUBUF Patterns
2708//===----------------------------------------------------------------------===//
2709
Tom Stellard07a10a32013-06-03 17:39:43 +00002710multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002711 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002712 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002713 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2714 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002715 >;
2716}
2717
Tom Stellardb02094e2014-07-21 15:45:01 +00002718defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2719defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2720defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2721defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2722defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2723defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2724defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2725
2726class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2727 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2728 i32:$soffset, u16imm:$offset))),
2729 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2730>;
2731
2732def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2733def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2734def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2735def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2736def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2737def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2738def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002739
Michel Danzer13736222014-01-27 07:20:51 +00002740// BUFFER_LOAD_DWORD*, addr64=0
2741multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2742 MUBUF bothen> {
2743
2744 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002745 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002746 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2747 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002748 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002749 (as_i1imm $slc), (as_i1imm $tfe))
2750 >;
2751
2752 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002753 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002754 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002755 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002756 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002757 (as_i1imm $tfe))
2758 >;
2759
2760 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002761 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002762 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2763 imm:$tfe)),
2764 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2765 (as_i1imm $slc), (as_i1imm $tfe))
2766 >;
2767
2768 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002769 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002770 imm, 1, 1, imm:$glc, imm:$slc,
2771 imm:$tfe)),
2772 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2773 (as_i1imm $tfe))
2774 >;
2775}
2776
2777defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2778 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2779defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2780 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2781defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2782 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2783
Tom Stellardb02094e2014-07-21 15:45:01 +00002784class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002785 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2786 u16imm:$offset)),
2787 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002788>;
2789
Tom Stellardddea4862014-08-11 22:18:14 +00002790def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2791def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2792def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2793def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2794def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002795
2796/*
2797class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2798 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2799 (Instr $value, $srsrc, $vaddr, $offset)
2800>;
2801
2802def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2803def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2804def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2805def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2806def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2807
2808*/
2809
Tom Stellardafcf12f2013-09-12 02:55:14 +00002810//===----------------------------------------------------------------------===//
2811// MTBUF Patterns
2812//===----------------------------------------------------------------------===//
2813
2814// TBUFFER_STORE_FORMAT_*, addr64=0
2815class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002816 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002817 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2818 imm:$nfmt, imm:$offen, imm:$idxen,
2819 imm:$glc, imm:$slc, imm:$tfe),
2820 (opcode
2821 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2822 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2823 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2824>;
2825
2826def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2827def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2828def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2829def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2830
Matt Arsenault84543822014-06-11 18:11:34 +00002831let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002832
2833// Sea island new arithmetic instructinos
Tom Stellard326d6ec2014-11-05 14:50:53 +00002834defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "v_trunc_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002835 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002836>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002837defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "v_ceil_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002838 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002839>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002840defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "v_floor_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002841 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002842>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002843defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "v_rndne_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002844 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002845>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002846
Tom Stellard326d6ec2014-11-05 14:50:53 +00002847defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002848 VOP_I32_I32_I32
2849>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002850defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002851 VOP_I32_I32_I32
2852>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002853defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002854 VOP_I32_I32_I32
2855>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002856
2857let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00002858defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002859 VOP_I64_I32_I32_I64
2860>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002861
2862// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00002863defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002864 VOP_I64_I32_I32_I64
2865>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002866} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002867
2868// Remaining instructions:
2869// FLAT_*
2870// S_CBRANCH_CDBGUSER
2871// S_CBRANCH_CDBGSYS
2872// S_CBRANCH_CDBGSYS_OR_USER
2873// S_CBRANCH_CDBGSYS_AND_USER
2874// S_DCACHE_INV_VOL
2875// V_EXP_LEGACY_F32
2876// V_LOG_LEGACY_F32
2877// DS_NOP
2878// DS_GWS_SEMA_RELEASE_ALL
2879// DS_WRAP_RTN_B32
2880// DS_CNDXCHG32_RTN_B64
2881// DS_WRITE_B96
2882// DS_WRITE_B128
2883// DS_CONDXCHG32_RTN_B128
2884// DS_READ_B96
2885// DS_READ_B128
2886// BUFFER_LOAD_DWORDX3
2887// BUFFER_STORE_DWORDX3
2888
Matt Arsenault84543822014-06-11 18:11:34 +00002889} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002890
Matt Arsenault3f981402014-09-15 15:41:53 +00002891//===----------------------------------------------------------------------===//
2892// Flat Patterns
2893//===----------------------------------------------------------------------===//
2894
2895class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2896 PatFrag flat_ld> :
2897 Pat <(vt (flat_ld i64:$ptr)),
2898 (Instr_ADDR64 $ptr)
2899>;
2900
2901def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2902def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2903def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2904def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2905def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2906def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2907def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2908def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2909def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2910
2911class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2912 Pat <(st vt:$value, i64:$ptr),
2913 (Instr $value, $ptr)
2914 >;
2915
2916def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2917def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2918def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2919def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2920def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2921def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002922
Christian Konig2989ffc2013-03-18 11:34:16 +00002923/********** ====================== **********/
2924/********** Indirect adressing **********/
2925/********** ====================== **********/
2926
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002927multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002928
Christian Konig2989ffc2013-03-18 11:34:16 +00002929 // 1. Extract with offset
2930 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002931 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002932 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002933 >;
2934
2935 // 2. Extract without offset
2936 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002937 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002938 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002939 >;
2940
2941 // 3. Insert with offset
2942 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002943 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002944 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002945 >;
2946
2947 // 4. Insert without offset
2948 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002949 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002950 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002951 >;
2952}
2953
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002954defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2955defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2956defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2957defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2958
2959defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2960defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2961defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2962defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002963
Tom Stellard81d871d2013-11-13 23:36:50 +00002964//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002965// Conversion Patterns
2966//===----------------------------------------------------------------------===//
2967
2968def : Pat<(i32 (sext_inreg i32:$src, i1)),
2969 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2970
2971// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2972// might not be worth the effort, and will need to expand to shifts when
2973// fixing SGPR copies.
2974
2975// Handle sext_inreg in i64
2976def : Pat <
2977 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002978 (REG_SEQUENCE SReg_64,
2979 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0, // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002980 (S_MOV_B32 -1), sub1)
2981>;
2982
2983def : Pat <
2984 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002985 (REG_SEQUENCE SReg_64,
2986 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0,
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002987 (S_MOV_B32 -1), sub1)
2988>;
2989
2990def : Pat <
2991 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002992 (REG_SEQUENCE SReg_64,
2993 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0,
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002994 (S_MOV_B32 -1), sub1)
2995>;
2996
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002997class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2998 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002999 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003000>;
3001
3002class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3003 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003004 (REG_SEQUENCE VReg_64,
3005 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3006 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003007>;
3008
3009
3010def : ZExt_i64_i32_Pat<zext>;
3011def : ZExt_i64_i32_Pat<anyext>;
3012def : ZExt_i64_i1_Pat<zext>;
3013def : ZExt_i64_i1_Pat<anyext>;
3014
3015def : Pat <
3016 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003017 (REG_SEQUENCE SReg_64, $src, sub0,
3018 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003019>;
3020
3021def : Pat <
3022 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003023 (REG_SEQUENCE VReg_64,
3024 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003025 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3026>;
3027
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003028def : Pat <
3029 (f32 (sint_to_fp i1:$src)),
3030 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3031>;
3032
3033def : Pat <
3034 (f32 (uint_to_fp i1:$src)),
3035 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3036>;
3037
3038def : Pat <
3039 (f64 (sint_to_fp i1:$src)),
3040 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3041>;
3042
3043def : Pat <
3044 (f64 (uint_to_fp i1:$src)),
3045 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3046>;
3047
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003048//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003049// Miscellaneous Patterns
3050//===----------------------------------------------------------------------===//
3051
3052def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003053 (i32 (trunc i64:$a)),
3054 (EXTRACT_SUBREG $a, sub0)
3055>;
3056
Michel Danzerbf1a6412014-01-28 03:01:16 +00003057def : Pat <
3058 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003059 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003060>;
3061
Matt Arsenaulte306a322014-10-21 16:25:08 +00003062def : Pat <
3063 (i32 (bswap i32:$a)),
3064 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3065 (V_ALIGNBIT_B32 $a, $a, 24),
3066 (V_ALIGNBIT_B32 $a, $a, 8))
3067>;
3068
Tom Stellardfb961692013-10-23 00:44:19 +00003069//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003070// Miscellaneous Optimization Patterns
3071//============================================================================//
3072
Matt Arsenault49dd4282014-09-15 17:15:02 +00003073def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003074
Tom Stellard75aadc22012-12-11 21:25:42 +00003075} // End isSI predicate