blob: 1434234da483ebef6886204b3749804c9bf74d0e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Christian Konig76edd4f2013-02-26 17:52:29 +000086let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000087def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
88def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
89def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
90def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000091} // End isMoveImm = 1
92
Matt Arsenault2c335622014-04-09 07:16:16 +000093def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
94 [(set i32:$dst, (not i32:$src0))]
95>;
96
Matt Arsenault689f3252014-06-09 16:36:31 +000097def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
98 [(set i64:$dst, (not i64:$src0))]
99>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000100def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
101def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000102def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
103 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
104>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000106
Tom Stellard75aadc22012-12-11 21:25:42 +0000107////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
108////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000109def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
110 [(set i32:$dst, (ctpop i32:$src0))]
111>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000112def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
113
Matt Arsenault85796012014-06-17 17:36:24 +0000114////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000115////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000116def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
117 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
118>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120
Matt Arsenault85796012014-06-17 17:36:24 +0000121def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
122 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
123>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
126def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
127//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000128def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
129 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
130>;
131def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
132 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
133>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000134
Tom Stellard75aadc22012-12-11 21:25:42 +0000135////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
136////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
137////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
138////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000139def S_GETPC_B64 : SOP1 <
140 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
141> {
142 let SSRC0 = 0;
143}
Tom Stellard75aadc22012-12-11 21:25:42 +0000144def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
145def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
146def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
147
148let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
149
150def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
151def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
152def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
153def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
154def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
155def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
156def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
157def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
158
159} // End hasSideEffects = 1
160
161def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
162def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
163def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
164def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
165def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
166def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
167//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
168def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
169def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
170def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000171
172//===----------------------------------------------------------------------===//
173// SOP2 Instructions
174//===----------------------------------------------------------------------===//
175
176let Defs = [SCC] in { // Carry out goes to SCC
177let isCommutable = 1 in {
178def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
179def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
180 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
181>;
182} // End isCommutable = 1
183
184def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
185def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
186 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
187>;
188
189let Uses = [SCC] in { // Carry in comes from SCC
190let isCommutable = 1 in {
191def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
192 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
193} // End isCommutable = 1
194
195def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
196 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End Uses = [SCC]
198} // End Defs = [SCC]
199
200def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
201 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
202>;
203def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
204 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
205>;
206def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
207 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
208>;
209def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
210 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
211>;
212
213def S_CSELECT_B32 : SOP2 <
214 0x0000000a, (outs SReg_32:$dst),
215 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
216 []
217>;
218
219def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
220
221def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
222 [(set i32:$dst, (and i32:$src0, i32:$src1))]
223>;
224
225def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
226 [(set i64:$dst, (and i64:$src0, i64:$src1))]
227>;
228
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
230 [(set i32:$dst, (or i32:$src0, i32:$src1))]
231>;
232
233def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
234 [(set i64:$dst, (or i64:$src0, i64:$src1))]
235>;
236
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
238 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
239>;
240
241def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000242 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243>;
244def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
245def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
246def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
247def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
248def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
249def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
250def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
251def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
252def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
253def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
254
255// Use added complexity so these patterns are preferred to the VALU patterns.
256let AddedComplexity = 1 in {
257
258def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
259 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
260>;
261def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
262 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
263>;
264def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
265 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
266>;
267def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
268 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
269>;
270def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
271 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
272>;
273def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
274 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
275>;
276
277} // End AddedComplexity = 1
278
279def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
280def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
281def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
282def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
283def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
284def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
285def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
286//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
287def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
288
289//===----------------------------------------------------------------------===//
290// SOPC Instructions
291//===----------------------------------------------------------------------===//
292
293def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
294def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
295def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
296def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
297def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
298def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
299def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
300def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
301def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
302def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
303def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
304def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
305////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
306////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
307////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
308////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
309//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
310
311//===----------------------------------------------------------------------===//
312// SOPK Instructions
313//===----------------------------------------------------------------------===//
314
Tom Stellard75aadc22012-12-11 21:25:42 +0000315def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
316def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
317
318/*
319This instruction is disabled for now until we can figure out how to teach
320the instruction selector to correctly use the S_CMP* vs V_CMP*
321instructions.
322
323When this instruction is enabled the code generator sometimes produces this
324invalid sequence:
325
326SCC = S_CMPK_EQ_I32 SGPR0, imm
327VCC = COPY SCC
328VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
329
330def S_CMPK_EQ_I32 : SOPK <
331 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
332 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000333 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000334>;
335*/
336
Matt Arsenault520e7c42014-06-18 16:53:48 +0000337let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000338def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
339def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
340def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
341def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
342def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
343def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
344def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
345def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
346def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
347def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
348def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000349} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000350
Matt Arsenault3383eec2013-11-14 22:32:49 +0000351let Defs = [SCC], isCommutable = 1 in {
352 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
353 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
354}
355
Tom Stellard75aadc22012-12-11 21:25:42 +0000356//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
357def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
358def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
359def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
360//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
361//def EXP : EXP_ <0x00000000, "EXP", []>;
362
Tom Stellard0e70de52014-05-16 20:56:45 +0000363} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000364
Tom Stellard8d6d4492014-04-22 16:33:57 +0000365//===----------------------------------------------------------------------===//
366// SOPP Instructions
367//===----------------------------------------------------------------------===//
368
Tom Stellarde08fe682014-07-21 14:01:05 +0000369def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000370
371let isTerminator = 1 in {
372
373def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
374 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000375 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376 let isBarrier = 1;
377 let hasCtrlDep = 1;
378}
379
380let isBranch = 1 in {
381def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000382 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000383 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000384 let isBarrier = 1;
385}
386
387let DisableEncoding = "$scc" in {
388def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000389 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000390 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000391>;
392def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000393 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000394 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000395 []
396>;
397} // End DisableEncoding = "$scc"
398
399def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000400 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000401 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000402 []
403>;
404def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000405 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000406 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407 []
408>;
409
410let DisableEncoding = "$exec" in {
411def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000412 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000413 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000414 []
415>;
416def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000417 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000418 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419 []
420>;
421} // End DisableEncoding = "$exec"
422
423
424} // End isBranch = 1
425} // End isTerminator = 1
426
427let hasSideEffects = 1 in {
428def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
429 [(int_AMDGPU_barrier_local)]
430> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000431 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 let isBarrier = 1;
433 let hasCtrlDep = 1;
434 let mayLoad = 1;
435 let mayStore = 1;
436}
437
438def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
439 []
440>;
441//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
442//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
443//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
444
445let Uses = [EXEC] in {
446 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
447 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
448 > {
449 let DisableEncoding = "$m0";
450 }
451} // End Uses = [EXEC]
452
453//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
454//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
455//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
456//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
457//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
458//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
459} // End hasSideEffects
460
461//===----------------------------------------------------------------------===//
462// VOPC Instructions
463//===----------------------------------------------------------------------===//
464
Christian Konig76edd4f2013-02-26 17:52:29 +0000465let isCompare = 1 in {
466
Christian Konigb19849a2013-02-21 15:17:04 +0000467defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000468defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
469defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
470defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
471defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
472defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
473defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
474defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
475defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000476defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
477defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
478defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
479defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000480defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000481defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
482defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000483
Matt Arsenault520e7c42014-06-18 16:53:48 +0000484let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000485
Matt Arsenault520e7c42014-06-18 16:53:48 +0000486defm V_CMPX_F_F32 : VOPCX_32 <0x00000010, "V_CMPX_F_F32">;
487defm V_CMPX_LT_F32 : VOPCX_32 <0x00000011, "V_CMPX_LT_F32">;
488defm V_CMPX_EQ_F32 : VOPCX_32 <0x00000012, "V_CMPX_EQ_F32">;
489defm V_CMPX_LE_F32 : VOPCX_32 <0x00000013, "V_CMPX_LE_F32">;
490defm V_CMPX_GT_F32 : VOPCX_32 <0x00000014, "V_CMPX_GT_F32">;
491defm V_CMPX_LG_F32 : VOPCX_32 <0x00000015, "V_CMPX_LG_F32">;
492defm V_CMPX_GE_F32 : VOPCX_32 <0x00000016, "V_CMPX_GE_F32">;
493defm V_CMPX_O_F32 : VOPCX_32 <0x00000017, "V_CMPX_O_F32">;
494defm V_CMPX_U_F32 : VOPCX_32 <0x00000018, "V_CMPX_U_F32">;
495defm V_CMPX_NGE_F32 : VOPCX_32 <0x00000019, "V_CMPX_NGE_F32">;
496defm V_CMPX_NLG_F32 : VOPCX_32 <0x0000001a, "V_CMPX_NLG_F32">;
497defm V_CMPX_NGT_F32 : VOPCX_32 <0x0000001b, "V_CMPX_NGT_F32">;
498defm V_CMPX_NLE_F32 : VOPCX_32 <0x0000001c, "V_CMPX_NLE_F32">;
499defm V_CMPX_NEQ_F32 : VOPCX_32 <0x0000001d, "V_CMPX_NEQ_F32">;
500defm V_CMPX_NLT_F32 : VOPCX_32 <0x0000001e, "V_CMPX_NLT_F32">;
501defm V_CMPX_TRU_F32 : VOPCX_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000502
Matt Arsenault520e7c42014-06-18 16:53:48 +0000503} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000504
Christian Konigb19849a2013-02-21 15:17:04 +0000505defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000506defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
507defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
508defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
509defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000510defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000511defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
512defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
513defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000514defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
515defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
516defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
517defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000518defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000519defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
520defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000521
Matt Arsenault520e7c42014-06-18 16:53:48 +0000522let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000523
Matt Arsenault520e7c42014-06-18 16:53:48 +0000524defm V_CMPX_F_F64 : VOPCX_64 <0x00000030, "V_CMPX_F_F64">;
525defm V_CMPX_LT_F64 : VOPCX_64 <0x00000031, "V_CMPX_LT_F64">;
526defm V_CMPX_EQ_F64 : VOPCX_64 <0x00000032, "V_CMPX_EQ_F64">;
527defm V_CMPX_LE_F64 : VOPCX_64 <0x00000033, "V_CMPX_LE_F64">;
528defm V_CMPX_GT_F64 : VOPCX_64 <0x00000034, "V_CMPX_GT_F64">;
529defm V_CMPX_LG_F64 : VOPCX_64 <0x00000035, "V_CMPX_LG_F64">;
530defm V_CMPX_GE_F64 : VOPCX_64 <0x00000036, "V_CMPX_GE_F64">;
531defm V_CMPX_O_F64 : VOPCX_64 <0x00000037, "V_CMPX_O_F64">;
532defm V_CMPX_U_F64 : VOPCX_64 <0x00000038, "V_CMPX_U_F64">;
533defm V_CMPX_NGE_F64 : VOPCX_64 <0x00000039, "V_CMPX_NGE_F64">;
534defm V_CMPX_NLG_F64 : VOPCX_64 <0x0000003a, "V_CMPX_NLG_F64">;
535defm V_CMPX_NGT_F64 : VOPCX_64 <0x0000003b, "V_CMPX_NGT_F64">;
536defm V_CMPX_NLE_F64 : VOPCX_64 <0x0000003c, "V_CMPX_NLE_F64">;
537defm V_CMPX_NEQ_F64 : VOPCX_64 <0x0000003d, "V_CMPX_NEQ_F64">;
538defm V_CMPX_NLT_F64 : VOPCX_64 <0x0000003e, "V_CMPX_NLT_F64">;
539defm V_CMPX_TRU_F64 : VOPCX_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000540
Matt Arsenault520e7c42014-06-18 16:53:48 +0000541} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000542
Christian Konigb19849a2013-02-21 15:17:04 +0000543defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
544defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
545defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
546defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
547defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
548defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
549defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
550defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
551defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
552defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
553defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
554defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
555defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
556defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
557defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
558defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000559
Matt Arsenault520e7c42014-06-18 16:53:48 +0000560let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000561
Matt Arsenault520e7c42014-06-18 16:53:48 +0000562defm V_CMPSX_F_F32 : VOPCX_32 <0x00000050, "V_CMPSX_F_F32">;
563defm V_CMPSX_LT_F32 : VOPCX_32 <0x00000051, "V_CMPSX_LT_F32">;
564defm V_CMPSX_EQ_F32 : VOPCX_32 <0x00000052, "V_CMPSX_EQ_F32">;
565defm V_CMPSX_LE_F32 : VOPCX_32 <0x00000053, "V_CMPSX_LE_F32">;
566defm V_CMPSX_GT_F32 : VOPCX_32 <0x00000054, "V_CMPSX_GT_F32">;
567defm V_CMPSX_LG_F32 : VOPCX_32 <0x00000055, "V_CMPSX_LG_F32">;
568defm V_CMPSX_GE_F32 : VOPCX_32 <0x00000056, "V_CMPSX_GE_F32">;
569defm V_CMPSX_O_F32 : VOPCX_32 <0x00000057, "V_CMPSX_O_F32">;
570defm V_CMPSX_U_F32 : VOPCX_32 <0x00000058, "V_CMPSX_U_F32">;
571defm V_CMPSX_NGE_F32 : VOPCX_32 <0x00000059, "V_CMPSX_NGE_F32">;
572defm V_CMPSX_NLG_F32 : VOPCX_32 <0x0000005a, "V_CMPSX_NLG_F32">;
573defm V_CMPSX_NGT_F32 : VOPCX_32 <0x0000005b, "V_CMPSX_NGT_F32">;
574defm V_CMPSX_NLE_F32 : VOPCX_32 <0x0000005c, "V_CMPSX_NLE_F32">;
575defm V_CMPSX_NEQ_F32 : VOPCX_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
576defm V_CMPSX_NLT_F32 : VOPCX_32 <0x0000005e, "V_CMPSX_NLT_F32">;
577defm V_CMPSX_TRU_F32 : VOPCX_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000578
Matt Arsenault520e7c42014-06-18 16:53:48 +0000579} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000580
Christian Konigb19849a2013-02-21 15:17:04 +0000581defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
582defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
583defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
584defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
585defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
586defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
587defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
588defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
589defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
590defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
591defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
592defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
593defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
594defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
595defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
596defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000597
598let hasSideEffects = 1, Defs = [EXEC] in {
599
Christian Konigb19849a2013-02-21 15:17:04 +0000600defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
601defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
602defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
603defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
604defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
605defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
606defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
607defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
608defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
609defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
610defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
611defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
612defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
613defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
614defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
615defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000616
617} // End hasSideEffects = 1, Defs = [EXEC]
618
Christian Konigb19849a2013-02-21 15:17:04 +0000619defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000620defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000621defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000622defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
623defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000624defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000625defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000626defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000627
Matt Arsenault520e7c42014-06-18 16:53:48 +0000628let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000629
Matt Arsenault520e7c42014-06-18 16:53:48 +0000630defm V_CMPX_F_I32 : VOPCX_32 <0x00000090, "V_CMPX_F_I32">;
631defm V_CMPX_LT_I32 : VOPCX_32 <0x00000091, "V_CMPX_LT_I32">;
632defm V_CMPX_EQ_I32 : VOPCX_32 <0x00000092, "V_CMPX_EQ_I32">;
633defm V_CMPX_LE_I32 : VOPCX_32 <0x00000093, "V_CMPX_LE_I32">;
634defm V_CMPX_GT_I32 : VOPCX_32 <0x00000094, "V_CMPX_GT_I32">;
635defm V_CMPX_NE_I32 : VOPCX_32 <0x00000095, "V_CMPX_NE_I32">;
636defm V_CMPX_GE_I32 : VOPCX_32 <0x00000096, "V_CMPX_GE_I32">;
637defm V_CMPX_T_I32 : VOPCX_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000638
Matt Arsenault520e7c42014-06-18 16:53:48 +0000639} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
Christian Konigb19849a2013-02-21 15:17:04 +0000641defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000642defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
643defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
644defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
645defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
646defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
647defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000648defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000649
Matt Arsenault520e7c42014-06-18 16:53:48 +0000650let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Matt Arsenault520e7c42014-06-18 16:53:48 +0000652defm V_CMPX_F_I64 : VOPCX_64 <0x000000b0, "V_CMPX_F_I64">;
653defm V_CMPX_LT_I64 : VOPCX_64 <0x000000b1, "V_CMPX_LT_I64">;
654defm V_CMPX_EQ_I64 : VOPCX_64 <0x000000b2, "V_CMPX_EQ_I64">;
655defm V_CMPX_LE_I64 : VOPCX_64 <0x000000b3, "V_CMPX_LE_I64">;
656defm V_CMPX_GT_I64 : VOPCX_64 <0x000000b4, "V_CMPX_GT_I64">;
657defm V_CMPX_NE_I64 : VOPCX_64 <0x000000b5, "V_CMPX_NE_I64">;
658defm V_CMPX_GE_I64 : VOPCX_64 <0x000000b6, "V_CMPX_GE_I64">;
659defm V_CMPX_T_I64 : VOPCX_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000660
Matt Arsenault520e7c42014-06-18 16:53:48 +0000661} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Christian Konigb19849a2013-02-21 15:17:04 +0000663defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000664defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
665defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
666defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
667defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
668defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
669defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000670defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000671
Matt Arsenault520e7c42014-06-18 16:53:48 +0000672let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Matt Arsenault520e7c42014-06-18 16:53:48 +0000674defm V_CMPX_F_U32 : VOPCX_32 <0x000000d0, "V_CMPX_F_U32">;
675defm V_CMPX_LT_U32 : VOPCX_32 <0x000000d1, "V_CMPX_LT_U32">;
676defm V_CMPX_EQ_U32 : VOPCX_32 <0x000000d2, "V_CMPX_EQ_U32">;
677defm V_CMPX_LE_U32 : VOPCX_32 <0x000000d3, "V_CMPX_LE_U32">;
678defm V_CMPX_GT_U32 : VOPCX_32 <0x000000d4, "V_CMPX_GT_U32">;
679defm V_CMPX_NE_U32 : VOPCX_32 <0x000000d5, "V_CMPX_NE_U32">;
680defm V_CMPX_GE_U32 : VOPCX_32 <0x000000d6, "V_CMPX_GE_U32">;
681defm V_CMPX_T_U32 : VOPCX_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000682
Matt Arsenault520e7c42014-06-18 16:53:48 +0000683} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000684
Christian Konigb19849a2013-02-21 15:17:04 +0000685defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000686defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
687defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
688defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
689defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
690defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
691defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000692defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000693
Matt Arsenault520e7c42014-06-18 16:53:48 +0000694let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000695
Matt Arsenault520e7c42014-06-18 16:53:48 +0000696defm V_CMPX_F_U64 : VOPCX_64 <0x000000f0, "V_CMPX_F_U64">;
697defm V_CMPX_LT_U64 : VOPCX_64 <0x000000f1, "V_CMPX_LT_U64">;
698defm V_CMPX_EQ_U64 : VOPCX_64 <0x000000f2, "V_CMPX_EQ_U64">;
699defm V_CMPX_LE_U64 : VOPCX_64 <0x000000f3, "V_CMPX_LE_U64">;
700defm V_CMPX_GT_U64 : VOPCX_64 <0x000000f4, "V_CMPX_GT_U64">;
701defm V_CMPX_NE_U64 : VOPCX_64 <0x000000f5, "V_CMPX_NE_U64">;
702defm V_CMPX_GE_U64 : VOPCX_64 <0x000000f6, "V_CMPX_GE_U64">;
703defm V_CMPX_T_U64 : VOPCX_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000704
Matt Arsenault520e7c42014-06-18 16:53:48 +0000705} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000706
Christian Konigb19849a2013-02-21 15:17:04 +0000707defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708
Matt Arsenault520e7c42014-06-18 16:53:48 +0000709let hasSideEffects = 1 in {
710defm V_CMPX_CLASS_F32 : VOPCX_32 <0x00000098, "V_CMPX_CLASS_F32">;
711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Christian Konigb19849a2013-02-21 15:17:04 +0000713defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
716defm V_CMPX_CLASS_F64 : VOPCX_64 <0x000000b8, "V_CMPX_CLASS_F64">;
717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
719} // End isCompare = 1
720
Tom Stellard8d6d4492014-04-22 16:33:57 +0000721//===----------------------------------------------------------------------===//
722// DS Instructions
723//===----------------------------------------------------------------------===//
724
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000725
726def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
727def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
728def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000729def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
730def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
732def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
733def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
734def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
735def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
736def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
737def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
738def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
739def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
740def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
741def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
742def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
743
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000744def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
745def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000746def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000747def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
748def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000749def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
750def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
751def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
752def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
753def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
754def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
755def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
756def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
757def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
758//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
759//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
760def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
761def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
762def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
763def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
764
765let SubtargetPredicate = isCI in {
766def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
767} // End isCI
768
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000769
770def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
771def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
772def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000773def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
774def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
776def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
777def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
778def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
779def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
780def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
781def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
782def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
783def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
784def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
785def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
786def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
787
788def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
789def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
790def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000791def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
792def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000793def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
794def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
795def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
796def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
797def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
798def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
799def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
800def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
801def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
802//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
803//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
804def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
805def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
806def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
807def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
808
809//let SubtargetPredicate = isCI in {
810// DS_CONDXCHG32_RTN_B64
811// DS_CONDXCHG32_RTN_B128
812//} // End isCI
813
814// TODO: _SRC2_* forms
815
Michel Danzer1c454302013-07-10 16:36:43 +0000816def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000817def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
818def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000819def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
820
Michel Danzer1c454302013-07-10 16:36:43 +0000821def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000822def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
823def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
824def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
825def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000826def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000827
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000828// 2 forms.
829def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
830def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
831
832def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
833def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
834
835// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
836// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
837
Tom Stellard8d6d4492014-04-22 16:33:57 +0000838//===----------------------------------------------------------------------===//
839// MUBUF Instructions
840//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000841
Tom Stellard75aadc22012-12-11 21:25:42 +0000842//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
843//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
844//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000845defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000846//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
847//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
848//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
849//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000850defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
851 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
852>;
853defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
854 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
855>;
856defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
857 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
858>;
859defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
860 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
861>;
862defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
863 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
864>;
865defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
866 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
867>;
868defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
869 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
870>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000871
Tom Stellardb02094e2014-07-21 15:45:01 +0000872defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000873 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000874>;
875
Tom Stellardb02094e2014-07-21 15:45:01 +0000876defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000877 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000878>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000879
Tom Stellardb02094e2014-07-21 15:45:01 +0000880defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000881 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000882>;
883
Tom Stellardb02094e2014-07-21 15:45:01 +0000884defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000885 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000886>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000887
Tom Stellardb02094e2014-07-21 15:45:01 +0000888defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000889 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000890>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000891//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
892//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
893//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
894//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
895//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
896//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
897//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
898//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
899//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
900//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
901//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
902//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
903//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
904//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
905//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
906//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
907//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
908//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
909//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
910//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
911//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
912//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
913//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
914//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
915//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
916//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
917//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
918//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
919//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
920//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
921//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
922//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
923//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
924//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
925//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
926//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000927
928//===----------------------------------------------------------------------===//
929// MTBUF Instructions
930//===----------------------------------------------------------------------===//
931
Tom Stellard75aadc22012-12-11 21:25:42 +0000932//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
933//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
934//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
935def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000936def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
937def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
938def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
939def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000940
Tom Stellard8d6d4492014-04-22 16:33:57 +0000941//===----------------------------------------------------------------------===//
942// MIMG Instructions
943//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000944
Tom Stellard16a9a202013-08-14 23:24:17 +0000945defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
946defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000947//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
948//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
949//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
950//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
951//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
952//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
953//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
954//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000955defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000956//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
957//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
958//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
959//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
960//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
961//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
962//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
963//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
964//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
965//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
966//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
967//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
968//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
969//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
970//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
971//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
972//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000973defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
974defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
975defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
976defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
977defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
978defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
979defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
980defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
981defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
982defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
983defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
984defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
985defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
986defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
987defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
988defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
989defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
990defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
991defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
992defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
993defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
994defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
995defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
996defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
997defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
998defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
999defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1000defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1001defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1002defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1003defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1004defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001005defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1006defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1007defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1008defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1009defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1010defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1011defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1012defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1013defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1014defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1015defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1016defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1017defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1018defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1019defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1020defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1021defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1022defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1023defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1024defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1025defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1026defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1027defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1028defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001029defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1030defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1031defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1032defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1033defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1034defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1035defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1036defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1037defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001038//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1039//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001040
Tom Stellard8d6d4492014-04-22 16:33:57 +00001041//===----------------------------------------------------------------------===//
1042// VOP1 Instructions
1043//===----------------------------------------------------------------------===//
1044
1045//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001046
Matt Arsenaultf2733702014-07-30 03:18:57 +00001047let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001048defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001049} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001050
Tom Stellardfbe435d2014-03-17 17:03:51 +00001051let Uses = [EXEC] in {
1052
1053def V_READFIRSTLANE_B32 : VOP1 <
1054 0x00000002,
1055 (outs SReg_32:$vdst),
1056 (ins VReg_32:$src0),
1057 "V_READFIRSTLANE_B32 $vdst, $src0",
1058 []
1059>;
1060
1061}
1062
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001063defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
1064 [(set i32:$dst, (fp_to_sint f64:$src0))]
1065>;
1066defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
1067 [(set f64:$dst, (sint_to_fp i32:$src0))]
1068>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001069defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001070 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001071>;
Tom Stellardc932d732013-05-06 23:02:07 +00001072defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
1073 [(set f32:$dst, (uint_to_fp i32:$src0))]
1074>;
Tom Stellard73c31d52013-08-14 22:21:57 +00001075defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
1076 [(set i32:$dst, (fp_to_uint f32:$src0))]
1077>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001078defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001079 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001080>;
1081defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001082defm V_CVT_F16_F32 : VOP1_32 <0x0000000a, "V_CVT_F16_F32",
Tim Northoverfd7e4242014-07-17 10:51:23 +00001083 [(set i32:$dst, (fp_to_f16 f32:$src0))]
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001084>;
1085defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16",
Tim Northoverfd7e4242014-07-17 10:51:23 +00001086 [(set f32:$dst, (f16_to_fp i32:$src0))]
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001087>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001088//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1089//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1090//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001091defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
1092 [(set f32:$dst, (fround f64:$src0))]
1093>;
1094defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
1095 [(set f64:$dst, (fextend f32:$src0))]
1096>;
Matt Arsenault364a6742014-06-11 17:50:44 +00001097defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0",
1098 [(set f32:$dst, (AMDGPUcvt_f32_ubyte0 i32:$src0))]
1099>;
1100defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1",
1101 [(set f32:$dst, (AMDGPUcvt_f32_ubyte1 i32:$src0))]
1102>;
1103defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2",
1104 [(set f32:$dst, (AMDGPUcvt_f32_ubyte2 i32:$src0))]
1105>;
1106defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3",
1107 [(set f32:$dst, (AMDGPUcvt_f32_ubyte3 i32:$src0))]
1108>;
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001109defm V_CVT_U32_F64 : VOP1_32_64 <0x00000015, "V_CVT_U32_F64",
1110 [(set i32:$dst, (fp_to_uint f64:$src0))]
1111>;
1112defm V_CVT_F64_U32 : VOP1_64_32 <0x00000016, "V_CVT_F64_U32",
1113 [(set f64:$dst, (uint_to_fp i32:$src0))]
1114>;
1115
Tom Stellard75aadc22012-12-11 21:25:42 +00001116defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001117 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001118>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001119defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
Tom Stellard9c603eb2014-06-20 17:06:09 +00001120 [(set f32:$dst, (ftrunc f32:$src0))]
Tom Stellard9b3d2532013-05-06 23:02:00 +00001121>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001122defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001123 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001124>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001125defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001126 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001127>;
1128defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001129 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001130>;
1131defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001132 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001133>;
1134defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001135defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001136 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001137>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001138
Tom Stellard75aadc22012-12-11 21:25:42 +00001139defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1140defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1141defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001142 [(set f32:$dst, (AMDGPUrcp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001143>;
1144defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001145defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32",
1146 [(set f32:$dst, (AMDGPUrsq_clamped f32:$src0))]
1147>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001148defm V_RSQ_LEGACY_F32 : VOP1_32 <
1149 0x0000002d, "V_RSQ_LEGACY_F32",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001150 [(set f32:$dst, (AMDGPUrsq_legacy f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001151>;
Matt Arsenault15130462014-06-05 00:15:55 +00001152defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001153 [(set f32:$dst, (AMDGPUrsq f32:$src0))]
Matt Arsenault15130462014-06-05 00:15:55 +00001154>;
Tom Stellard7512c082013-07-12 18:14:56 +00001155defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001156 [(set f64:$dst, (AMDGPUrcp f64:$src0))]
Tom Stellard7512c082013-07-12 18:14:56 +00001157>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001158defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
Matt Arsenault15130462014-06-05 00:15:55 +00001159defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001160 [(set f64:$dst, (AMDGPUrsq f64:$src0))]
Matt Arsenault15130462014-06-05 00:15:55 +00001161>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001162defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64",
1163 [(set f64:$dst, (AMDGPUrsq_clamped f64:$src0))]
1164>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001165defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1166 [(set f32:$dst, (fsqrt f32:$src0))]
1167>;
1168defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1169 [(set f64:$dst, (fsqrt f64:$src0))]
1170>;
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001171defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32",
1172 [(set f32:$dst, (AMDGPUsin f32:$src0))]
1173>;
1174defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32",
1175 [(set f32:$dst, (AMDGPUcos f32:$src0))]
1176>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001177defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1178defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1179defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1180defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1181defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1182//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1183defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1184defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1185//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1186defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1187//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1188defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1189defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1190defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1191
Tom Stellard8d6d4492014-04-22 16:33:57 +00001192
1193//===----------------------------------------------------------------------===//
1194// VINTRP Instructions
1195//===----------------------------------------------------------------------===//
1196
Tom Stellard75aadc22012-12-11 21:25:42 +00001197def V_INTERP_P1_F32 : VINTRP <
1198 0x00000000,
1199 (outs VReg_32:$dst),
1200 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001201 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001202 []> {
1203 let DisableEncoding = "$m0";
1204}
1205
1206def V_INTERP_P2_F32 : VINTRP <
1207 0x00000001,
1208 (outs VReg_32:$dst),
1209 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001210 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001211 []> {
1212
1213 let Constraints = "$src0 = $dst";
1214 let DisableEncoding = "$src0,$m0";
1215
1216}
1217
1218def V_INTERP_MOV_F32 : VINTRP <
1219 0x00000002,
1220 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001221 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001222 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001223 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001224 let DisableEncoding = "$m0";
1225}
1226
Tom Stellard8d6d4492014-04-22 16:33:57 +00001227//===----------------------------------------------------------------------===//
1228// VOP2 Instructions
1229//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001230
1231def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001232 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1233 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001234 []
1235>{
1236 let DisableEncoding = "$vcc";
1237}
1238
1239def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001240 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001241 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1242 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001243 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001244> {
1245 let src0_modifiers = 0;
1246 let src1_modifiers = 0;
1247 let src2_modifiers = 0;
1248}
Tom Stellard75aadc22012-12-11 21:25:42 +00001249
Tom Stellardc149dc02013-11-27 21:23:35 +00001250def V_READLANE_B32 : VOP2 <
1251 0x00000001,
1252 (outs SReg_32:$vdst),
1253 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1254 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1255 []
1256>;
1257
1258def V_WRITELANE_B32 : VOP2 <
1259 0x00000002,
1260 (outs VReg_32:$vdst),
1261 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1262 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1263 []
1264>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001265
Christian Konig76edd4f2013-02-26 17:52:29 +00001266let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001267defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001268 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001269>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001270
Christian Konig71088e62013-02-21 15:17:41 +00001271defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001272 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001273>;
Christian Konig3c145802013-03-27 09:12:59 +00001274defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1275} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001276
Tom Stellard75aadc22012-12-11 21:25:42 +00001277defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001278
1279let isCommutable = 1 in {
1280
Tom Stellard75aadc22012-12-11 21:25:42 +00001281defm V_MUL_LEGACY_F32 : VOP2_32 <
1282 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001283 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001284>;
1285
1286defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001287 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001288>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001289
Christian Konig76edd4f2013-02-26 17:52:29 +00001290
Tom Stellard41fc7852013-07-23 01:48:42 +00001291defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001292 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001293>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001294//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001295defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001296 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001297>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001298//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001299
Christian Konig76edd4f2013-02-26 17:52:29 +00001300
Tom Stellard75aadc22012-12-11 21:25:42 +00001301defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001302 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001303>;
1304
1305defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001306 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001307>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001308
Tom Stellard75aadc22012-12-11 21:25:42 +00001309defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1310defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001311defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1312 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1313defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1314 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1315defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1316 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1317defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1318 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001319
Tom Stellard58ac7442014-04-29 23:12:48 +00001320defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1321 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1322>;
1323
Christian Konig3c145802013-03-27 09:12:59 +00001324defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1325
Tom Stellard58ac7442014-04-29 23:12:48 +00001326defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1327 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1328>;
Christian Konig3c145802013-03-27 09:12:59 +00001329defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1330
Tom Stellard82166022013-11-13 23:36:37 +00001331let hasPostISelHook = 1 in {
1332
Tom Stellard58ac7442014-04-29 23:12:48 +00001333defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1334 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1335>;
Tom Stellard82166022013-11-13 23:36:37 +00001336
1337}
Christian Konig3c145802013-03-27 09:12:59 +00001338defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001339
Tom Stellard58ac7442014-04-29 23:12:48 +00001340defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1341 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1342defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1343 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1344>;
1345defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1346 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1347>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001348
1349} // End isCommutable = 1
1350
Matt Arsenaultb3458362014-03-31 18:21:13 +00001351defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1352 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001353defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1354defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1355defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001356defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001357defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1358defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001359
Christian Konig3c145802013-03-27 09:12:59 +00001360let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001361// No patterns so that the scalar instructions are always selected.
1362// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001363defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1364 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1365defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1366 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001367defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1368 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001369
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001370let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001371defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1372 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1373defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1374 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001375defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1376 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001377} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001378} // End isCommutable = 1, Defs = [VCC]
1379
Tom Stellard75aadc22012-12-11 21:25:42 +00001380defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1381////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1382////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1383////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1384defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001385 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001386>;
1387////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1388////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001389
1390//===----------------------------------------------------------------------===//
1391// VOP3 Instructions
1392//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001393
Tom Stellardc721a232014-05-16 20:56:47 +00001394defm V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001395defm V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32",
1396 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
1397>;
Tom Stellardc721a232014-05-16 20:56:47 +00001398defm V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001399 [(set i32:$dst, (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001400>;
Tom Stellardc721a232014-05-16 20:56:47 +00001401defm V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001402 [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001403>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001404
Tom Stellardc721a232014-05-16 20:56:47 +00001405defm V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1406defm V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1407defm V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1408defm V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001409
Tom Stellardc721a232014-05-16 20:56:47 +00001410defm V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001411 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001412defm V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001413 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001414
Tom Stellardc721a232014-05-16 20:56:47 +00001415defm V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
Matt Arsenaultb3458362014-03-31 18:21:13 +00001416 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001417defm V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001418 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1419>;
1420def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1421 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1422>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001423//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001424defm V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001425
Tom Stellardc721a232014-05-16 20:56:47 +00001426defm V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1427defm V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001428////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1429////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1430////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1431////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1432////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1433////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1434////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1435////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1436////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1437//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1438//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1439//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001440defm V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001441////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001442defm V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32",
1443 [(set f32:$dst, (AMDGPUdiv_fixup f32:$src0, f32:$src1, f32:$src2))]
1444>;
1445def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64",
1446 [(set f64:$dst, (AMDGPUdiv_fixup f64:$src0, f64:$src1, f64:$src2))]
1447>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001448
Matt Arsenault93840c02014-06-09 17:00:46 +00001449def V_LSHL_B64 : VOP3_64_32 <0x00000161, "V_LSHL_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001450 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1451>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001452def V_LSHR_B64 : VOP3_64_32 <0x00000162, "V_LSHR_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001453 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1454>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001455def V_ASHR_I64 : VOP3_64_32 <0x00000163, "V_ASHR_I64",
Tom Stellard31209cc2013-07-15 19:00:09 +00001456 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1457>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001458
Tom Stellard7512c082013-07-12 18:14:56 +00001459let isCommutable = 1 in {
1460
Tom Stellard75aadc22012-12-11 21:25:42 +00001461def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1462def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1463def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1464def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001465
1466} // isCommutable = 1
1467
Tom Stellard75aadc22012-12-11 21:25:42 +00001468def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001469
1470let isCommutable = 1 in {
1471
Tom Stellardc721a232014-05-16 20:56:47 +00001472defm V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1473defm V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1474defm V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
1475defm V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001476
1477} // isCommutable = 1
1478
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001479def V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1480
1481// Double precision division pre-scale.
1482def V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001483
1484defm V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32",
1485 [(set f32:$dst, (AMDGPUdiv_fmas f32:$src0, f32:$src1, f32:$src2))]
1486>;
1487def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64",
1488 [(set f64:$dst, (AMDGPUdiv_fmas f64:$src0, f64:$src1, f64:$src2))]
1489>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001490//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1491//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1492//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001493def V_TRIG_PREOP_F64 : VOP3_64_32 <0x00000174, "V_TRIG_PREOP_F64",
1494 [(set f64:$dst, (AMDGPUtrig_preop f64:$src0, i32:$src1))]
1495>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001496
Tom Stellard8d6d4492014-04-22 16:33:57 +00001497//===----------------------------------------------------------------------===//
1498// Pseudo Instructions
1499//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001500
Tom Stellard75aadc22012-12-11 21:25:42 +00001501let isCodeGenOnly = 1, isPseudo = 1 in {
1502
Tom Stellard1bd80722014-04-30 15:31:33 +00001503def V_MOV_I1 : InstSI <
1504 (outs VReg_1:$dst),
1505 (ins i1imm:$src),
1506 "", [(set i1:$dst, (imm:$src))]
1507>;
1508
Tom Stellard365a2b42014-05-15 14:41:50 +00001509def V_AND_I1 : InstSI <
1510 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1511 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1512>;
1513
1514def V_OR_I1 : InstSI <
1515 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1516 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1517>;
1518
Tom Stellard54a3b652014-07-21 14:01:10 +00001519def V_XOR_I1 : InstSI <
1520 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1521 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1522>;
1523
Matt Arsenault8fb37382013-10-11 21:03:36 +00001524// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001525// and should be lowered to ISA instructions prior to codegen.
1526
Tom Stellardf8794352012-12-19 22:10:31 +00001527let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1528 Uses = [EXEC], Defs = [EXEC] in {
1529
1530let isBranch = 1, isTerminator = 1 in {
1531
Tom Stellard919bb6b2014-04-29 23:12:53 +00001532def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001533 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001534 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001535 "",
1536 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001537>;
1538
Tom Stellardf8794352012-12-19 22:10:31 +00001539def SI_ELSE : InstSI <
1540 (outs SReg_64:$dst),
1541 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001542 "",
1543 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001544> {
Tom Stellardf8794352012-12-19 22:10:31 +00001545 let Constraints = "$src = $dst";
1546}
1547
1548def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001549 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001550 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001551 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001552 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001553>;
Tom Stellardf8794352012-12-19 22:10:31 +00001554
1555} // end isBranch = 1, isTerminator = 1
1556
1557def SI_BREAK : InstSI <
1558 (outs SReg_64:$dst),
1559 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001560 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001561 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001562>;
1563
1564def SI_IF_BREAK : InstSI <
1565 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001566 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001567 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001568 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001569>;
1570
1571def SI_ELSE_BREAK : InstSI <
1572 (outs SReg_64:$dst),
1573 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001574 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001575 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001576>;
1577
1578def SI_END_CF : InstSI <
1579 (outs),
1580 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001581 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001582 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001583>;
1584
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001585def SI_KILL : InstSI <
1586 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001587 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001588 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001589 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001590>;
1591
Tom Stellardf8794352012-12-19 22:10:31 +00001592} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1593 // Uses = [EXEC], Defs = [EXEC]
1594
Christian Konig2989ffc2013-03-18 11:34:16 +00001595let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1596
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001597//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001598
1599let UseNamedOperandTable = 1 in {
1600
Tom Stellard0e70de52014-05-16 20:56:45 +00001601def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001602 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001603 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001604 "", []
1605> {
1606 let isRegisterLoad = 1;
1607 let mayLoad = 1;
1608}
1609
Tom Stellard0e70de52014-05-16 20:56:45 +00001610class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001611 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001612 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001613 "", []
1614> {
1615 let isRegisterStore = 1;
1616 let mayStore = 1;
1617}
1618
1619let usesCustomInserter = 1 in {
1620def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1621} // End usesCustomInserter = 1
1622def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1623
1624
1625} // End UseNamedOperandTable = 1
1626
Christian Konig2989ffc2013-03-18 11:34:16 +00001627def SI_INDIRECT_SRC : InstSI <
1628 (outs VReg_32:$dst, SReg_64:$temp),
1629 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1630 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1631 []
1632>;
1633
1634class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1635 (outs rc:$dst, SReg_64:$temp),
1636 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1637 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1638 []
1639> {
1640 let Constraints = "$src = $dst";
1641}
1642
Tom Stellard81d871d2013-11-13 23:36:50 +00001643def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001644def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1645def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1646def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1647def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1648
1649} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1650
Tom Stellard556d9aa2013-06-03 17:39:37 +00001651let usesCustomInserter = 1 in {
1652
Matt Arsenault22658062013-10-15 23:44:48 +00001653// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001654// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001655def SI_ADDR64_RSRC : InstSI <
1656 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001657 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001658 "", []
1659>;
1660
Tom Stellardb02094e2014-07-21 15:45:01 +00001661def SI_BUFFER_RSRC : InstSI <
1662 (outs SReg_128:$srsrc),
1663 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1664 "", []
1665>;
1666
Tom Stellard2a6a61052013-07-12 18:15:08 +00001667def V_SUB_F64 : InstSI <
1668 (outs VReg_64:$dst),
1669 (ins VReg_64:$src0, VReg_64:$src1),
1670 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001671 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001672>;
1673
Tom Stellard556d9aa2013-06-03 17:39:37 +00001674} // end usesCustomInserter
1675
Tom Stellardeba61072014-05-02 15:41:42 +00001676multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1677
1678 def _SAVE : InstSI <
1679 (outs VReg_32:$dst),
1680 (ins sgpr_class:$src, i32imm:$frame_idx),
1681 "", []
1682 >;
1683
1684 def _RESTORE : InstSI <
1685 (outs sgpr_class:$dst),
1686 (ins VReg_32:$src, i32imm:$frame_idx),
1687 "", []
1688 >;
1689
1690}
1691
Tom Stellard060ae392014-06-10 21:20:38 +00001692defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001693defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1694defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1695defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1696defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1697
Tom Stellard067c8152014-07-21 14:01:14 +00001698let Defs = [SCC] in {
1699
1700def SI_CONSTDATA_PTR : InstSI <
1701 (outs SReg_64:$dst),
1702 (ins),
1703 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1704>;
1705
1706} // End Defs = [SCC]
1707
Tom Stellard75aadc22012-12-11 21:25:42 +00001708} // end IsCodeGenOnly, isPseudo
1709
Tom Stellard0e70de52014-05-16 20:56:45 +00001710} // end SubtargetPredicate = SI
1711
1712let Predicates = [isSI] in {
1713
Christian Konig2aca0432013-02-21 15:17:32 +00001714def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001715 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1716 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001717>;
1718
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001719def : Pat <
1720 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001721 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001722>;
1723
Tom Stellard75aadc22012-12-11 21:25:42 +00001724/* int_SI_vs_load_input */
1725def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001726 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001727 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001728>;
1729
1730/* int_SI_export */
1731def : Pat <
1732 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001733 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001734 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001735 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001736>;
1737
Tom Stellard8d6d4492014-04-22 16:33:57 +00001738//===----------------------------------------------------------------------===//
1739// SMRD Patterns
1740//===----------------------------------------------------------------------===//
1741
1742multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1743
1744 // 1. Offset as 8bit DWORD immediate
1745 def : Pat <
1746 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1747 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1748 >;
1749
1750 // 2. Offset loaded in an 32bit SGPR
1751 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001752 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1753 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001754 >;
1755
1756 // 3. No offset at all
1757 def : Pat <
1758 (constant_load i64:$sbase),
1759 (vt (Instr_IMM $sbase, 0))
1760 >;
1761}
1762
1763defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1764defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001765defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1766defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1767defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1768defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1769defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1770
1771// 1. Offset as 8bit DWORD immediate
1772def : Pat <
1773 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1774 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1775>;
1776
1777// 2. Offset loaded in an 32bit SGPR
1778def : Pat <
1779 (SIload_constant v4i32:$sbase, imm:$offset),
1780 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1781>;
1782
Tom Stellardae4c9e72014-06-20 17:06:11 +00001783} // Predicates = [isSI] in {
1784
1785//===----------------------------------------------------------------------===//
1786// SOP1 Patterns
1787//===----------------------------------------------------------------------===//
1788
1789let Predicates = [isSI, isCFDepth0] in {
1790
1791def : Pat <
1792 (i64 (ctpop i64:$src)),
1793 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1794 (S_BCNT1_I32_B64 $src), sub0),
1795 (S_MOV_B32 0), sub1)
1796>;
1797
Tom Stellard58ac7442014-04-29 23:12:48 +00001798//===----------------------------------------------------------------------===//
1799// SOP2 Patterns
1800//===----------------------------------------------------------------------===//
1801
Tom Stellardb2114ca2014-07-21 14:01:12 +00001802// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
1803// case, the sgpr-copies pass will fix this to use the vector version.
1804def : Pat <
1805 (i32 (addc i32:$src0, i32:$src1)),
1806 (S_ADD_I32 $src0, $src1)
1807>;
1808
1809} // Predicates = [isSI, isCFDepth0]
1810
1811let Predicates = [isSI] in {
1812
Tom Stellard58ac7442014-04-29 23:12:48 +00001813//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001814// SOPP Patterns
1815//===----------------------------------------------------------------------===//
1816
1817def : Pat <
1818 (int_AMDGPU_barrier_global),
1819 (S_BARRIER)
1820>;
1821
1822//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001823// VOP1 Patterns
1824//===----------------------------------------------------------------------===//
1825
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001826let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001827def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001828defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001829defm : RsqPat<V_RSQ_F32_e32, f32>;
1830}
1831
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001832//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001833// VOP2 Patterns
1834//===----------------------------------------------------------------------===//
1835
Tom Stellardc9dedb82014-06-20 17:05:57 +00001836class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1837 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001838 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001839 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001840 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001841 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001842 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1843>;
1844
Tom Stellardc9dedb82014-06-20 17:05:57 +00001845def : BinOp64Pat <or, V_OR_B32_e32>;
1846def : BinOp64Pat <xor, V_XOR_B32_e32>;
1847
Tom Stellard58ac7442014-04-29 23:12:48 +00001848class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1849 (sext_inreg i32:$src0, vt),
1850 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1851>;
1852
1853def : SextInReg <i8, 24>;
1854def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001855
Tom Stellardae4c9e72014-06-20 17:06:11 +00001856def : Pat <
1857 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1858 (V_BCNT_U32_B32_e32 $popcnt, $val)
1859>;
1860
1861def : Pat <
1862 (i32 (ctpop i32:$popcnt)),
1863 (V_BCNT_U32_B32_e64 $popcnt, 0, 0, 0)
1864>;
1865
1866def : Pat <
1867 (i64 (ctpop i64:$src)),
1868 (INSERT_SUBREG
1869 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1870 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
1871 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0, 0, 0)),
1872 sub0),
1873 (V_MOV_B32_e32 0), sub1)
1874>;
1875
Tom Stellardb2114ca2014-07-21 14:01:12 +00001876def : Pat <
1877 (addc i32:$src0, i32:$src1),
1878 (V_ADD_I32_e32 $src0, $src1)
1879>;
1880
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001881/********** ======================= **********/
1882/********** Image sampling patterns **********/
1883/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001884
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001885// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001886class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001887 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001888 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1889 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1890 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1891 $addr, $rsrc, $sampler)
1892>;
1893
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001894multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
1895 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1896 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1897 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1898 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
1899 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
1900}
1901
1902// Image only
1903class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001904 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001905 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1906 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1907 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1908 $addr, $rsrc)
1909>;
1910
1911multiclass ImagePatterns<SDPatternOperator name, string opcode> {
1912 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1913 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1914 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1915}
1916
1917// Basic sample
1918defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
1919defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
1920defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
1921defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
1922defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
1923defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
1924defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
1925defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
1926defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
1927defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
1928
1929// Sample with comparison
1930defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
1931defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
1932defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
1933defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
1934defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
1935defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
1936defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
1937defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
1938defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
1939defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
1940
1941// Sample with offsets
1942defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
1943defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
1944defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
1945defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
1946defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
1947defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
1948defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
1949defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
1950defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
1951defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
1952
1953// Sample with comparison and offsets
1954defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
1955defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
1956defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
1957defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
1958defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
1959defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
1960defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
1961defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
1962defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
1963defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
1964
1965// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001966// Only the variants which make sense are defined.
1967def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
1968def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
1969def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
1970def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
1971def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
1972def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
1973def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
1974def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
1975def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
1976
1977def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
1978def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
1979def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
1980def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
1981def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
1982def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
1983def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
1984def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
1985def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
1986
1987def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
1988def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
1989def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
1990def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
1991def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
1992def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
1993def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
1994def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
1995def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
1996
1997def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
1998def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
1999def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2000def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2001def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2002def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2003def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2004def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2005
2006def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2007def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2008def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2009
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002010def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2011defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2012defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2013
Tom Stellard9fa17912013-08-14 23:24:45 +00002014/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002015def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002016 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002017 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002018>;
2019
Tom Stellard9fa17912013-08-14 23:24:45 +00002020class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002021 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002022 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002023>;
2024
Tom Stellard9fa17912013-08-14 23:24:45 +00002025class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002026 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002027 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002028>;
2029
Tom Stellard9fa17912013-08-14 23:24:45 +00002030class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002031 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002032 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002033>;
2034
Tom Stellard9fa17912013-08-14 23:24:45 +00002035class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002036 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002037 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002039>;
2040
Tom Stellard9fa17912013-08-14 23:24:45 +00002041class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002042 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002043 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002044 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002045>;
2046
Tom Stellard9fa17912013-08-14 23:24:45 +00002047/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002048multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2049 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2050MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002051 def : SamplePattern <SIsample, sample, addr_type>;
2052 def : SampleRectPattern <SIsample, sample, addr_type>;
2053 def : SampleArrayPattern <SIsample, sample, addr_type>;
2054 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2055 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002056
Tom Stellard9fa17912013-08-14 23:24:45 +00002057 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2058 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2059 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2060 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002061
Tom Stellard9fa17912013-08-14 23:24:45 +00002062 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2063 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2064 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2065 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002066
Tom Stellard9fa17912013-08-14 23:24:45 +00002067 def : SamplePattern <SIsampled, sample_d, addr_type>;
2068 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2069 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2070 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002071}
2072
Tom Stellard682bfbc2013-10-10 17:11:24 +00002073defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2074 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2075 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2076 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002077 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002078defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2079 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2080 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2081 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002082 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002083defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2084 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2085 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2086 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002087 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002088defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2089 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2090 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2091 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002092 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002093
Tom Stellard353b3362013-05-06 23:02:12 +00002094/* int_SI_imageload for texture fetches consuming varying address parameters */
2095class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2096 (name addr_type:$addr, v32i8:$rsrc, imm),
2097 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2098>;
2099
2100class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2101 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2102 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2103>;
2104
Tom Stellard3494b7e2013-08-14 22:22:14 +00002105class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2106 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2107 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2108>;
2109
2110class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2111 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2112 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2113>;
2114
Tom Stellard16a9a202013-08-14 23:24:17 +00002115multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2116 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2117 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002118}
2119
Tom Stellard16a9a202013-08-14 23:24:17 +00002120multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2121 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2122 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2123}
2124
Tom Stellard682bfbc2013-10-10 17:11:24 +00002125defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2126defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002127
Tom Stellard682bfbc2013-10-10 17:11:24 +00002128defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2129defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002130
Tom Stellardf787ef12013-05-06 23:02:19 +00002131/* Image resource information */
2132def : Pat <
2133 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002134 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002135>;
2136
2137def : Pat <
2138 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002139 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002140>;
2141
Tom Stellard3494b7e2013-08-14 22:22:14 +00002142def : Pat <
2143 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002144 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002145>;
2146
Christian Konig4a1b9c32013-03-18 11:34:10 +00002147/********** ============================================ **********/
2148/********** Extraction, Insertion, Building and Casting **********/
2149/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002150
Christian Konig4a1b9c32013-03-18 11:34:10 +00002151foreach Index = 0-2 in {
2152 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002153 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002154 >;
2155 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002156 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002157 >;
2158
2159 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002160 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002161 >;
2162 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002163 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002164 >;
2165}
2166
2167foreach Index = 0-3 in {
2168 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002169 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002170 >;
2171 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002172 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002173 >;
2174
2175 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002176 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002177 >;
2178 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002179 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002180 >;
2181}
2182
2183foreach Index = 0-7 in {
2184 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002185 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002186 >;
2187 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002188 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002189 >;
2190
2191 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002192 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002193 >;
2194 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002195 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002196 >;
2197}
2198
2199foreach Index = 0-15 in {
2200 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002201 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002202 >;
2203 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002204 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002205 >;
2206
2207 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002208 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002209 >;
2210 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002211 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002212 >;
2213}
Tom Stellard75aadc22012-12-11 21:25:42 +00002214
Tom Stellard75aadc22012-12-11 21:25:42 +00002215def : BitConvert <i32, f32, SReg_32>;
2216def : BitConvert <i32, f32, VReg_32>;
2217
2218def : BitConvert <f32, i32, SReg_32>;
2219def : BitConvert <f32, i32, VReg_32>;
2220
Tom Stellard7512c082013-07-12 18:14:56 +00002221def : BitConvert <i64, f64, VReg_64>;
2222
2223def : BitConvert <f64, i64, VReg_64>;
2224
Tom Stellarded2f6142013-07-18 21:43:42 +00002225def : BitConvert <v2f32, v2i32, VReg_64>;
2226def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002227def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002228def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002229def : BitConvert <v2f32, i64, VReg_64>;
2230def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002231def : BitConvert <v2i32, f64, VReg_64>;
2232def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002233def : BitConvert <v4f32, v4i32, VReg_128>;
2234def : BitConvert <v4i32, v4f32, VReg_128>;
2235
Tom Stellard967bf582014-02-13 23:34:15 +00002236def : BitConvert <v8f32, v8i32, SReg_256>;
2237def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002238def : BitConvert <v8i32, v32i8, SReg_256>;
2239def : BitConvert <v32i8, v8i32, SReg_256>;
2240def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002241def : BitConvert <v8i32, v8f32, VReg_256>;
2242def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002243def : BitConvert <v32i8, v8i32, VReg_256>;
2244
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002245def : BitConvert <v16i32, v16f32, VReg_512>;
2246def : BitConvert <v16f32, v16i32, VReg_512>;
2247
Christian Konig8dbe6f62013-02-21 15:17:27 +00002248/********** =================== **********/
2249/********** Src & Dst modifiers **********/
2250/********** =================== **********/
2251
Vincent Lejeune79a58342014-05-10 19:18:25 +00002252def FCLAMP_SI : AMDGPUShaderInst <
2253 (outs VReg_32:$dst),
2254 (ins VSrc_32:$src0),
2255 "FCLAMP_SI $dst, $src0",
2256 []
2257> {
2258 let usesCustomInserter = 1;
2259}
2260
Christian Konig8dbe6f62013-02-21 15:17:27 +00002261def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002262 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002263 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002264>;
2265
Michel Danzer624b02a2014-02-04 07:12:38 +00002266/********** ================================ **********/
2267/********** Floating point absolute/negative **********/
2268/********** ================================ **********/
2269
2270// Manipulate the sign bit directly, as e.g. using the source negation modifier
2271// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
2272// breaking the piglit *s-floatBitsToInt-neg* tests
2273
2274// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
2275// removing these patterns
2276
2277def : Pat <
2278 (fneg (fabs f32:$src)),
2279 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2280>;
2281
Vincent Lejeune79a58342014-05-10 19:18:25 +00002282def FABS_SI : AMDGPUShaderInst <
2283 (outs VReg_32:$dst),
2284 (ins VSrc_32:$src0),
2285 "FABS_SI $dst, $src0",
2286 []
2287> {
2288 let usesCustomInserter = 1;
2289}
2290
Christian Konig8dbe6f62013-02-21 15:17:27 +00002291def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002292 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002293 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002294>;
2295
Vincent Lejeune79a58342014-05-10 19:18:25 +00002296def FNEG_SI : AMDGPUShaderInst <
2297 (outs VReg_32:$dst),
2298 (ins VSrc_32:$src0),
2299 "FNEG_SI $dst, $src0",
2300 []
2301> {
2302 let usesCustomInserter = 1;
2303}
2304
Christian Konig8dbe6f62013-02-21 15:17:27 +00002305def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002306 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002307 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002308>;
2309
Christian Konigc756cb992013-02-16 11:28:22 +00002310/********** ================== **********/
2311/********** Immediate Patterns **********/
2312/********** ================== **********/
2313
2314def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002315 (SGPRImm<(i32 imm)>:$imm),
2316 (S_MOV_B32 imm:$imm)
2317>;
2318
2319def : Pat <
2320 (SGPRImm<(f32 fpimm)>:$imm),
2321 (S_MOV_B32 fpimm:$imm)
2322>;
2323
2324def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002325 (i32 imm:$imm),
2326 (V_MOV_B32_e32 imm:$imm)
2327>;
2328
2329def : Pat <
2330 (f32 fpimm:$imm),
2331 (V_MOV_B32_e32 fpimm:$imm)
2332>;
2333
2334def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002335 (i64 InlineImm<i64>:$imm),
2336 (S_MOV_B64 InlineImm<i64>:$imm)
2337>;
2338
Tom Stellard75aadc22012-12-11 21:25:42 +00002339/********** ===================== **********/
2340/********** Interpolation Paterns **********/
2341/********** ===================== **********/
2342
2343def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002344 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2345 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002346>;
2347
2348def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002349 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2350 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2351 imm:$attr_chan, imm:$attr, i32:$params),
2352 (EXTRACT_SUBREG $ij, sub1),
2353 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002354>;
2355
2356/********** ================== **********/
2357/********** Intrinsic Patterns **********/
2358/********** ================== **********/
2359
2360/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002361def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002362
2363def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002364 (int_AMDGPU_div f32:$src0, f32:$src1),
2365 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002366>;
2367
2368def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002369 (fdiv f64:$src0, f64:$src1),
2370 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2371>;
2372
Tom Stellard75aadc22012-12-11 21:25:42 +00002373def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002374 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002375 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002376 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2377 (EXTRACT_SUBREG $src, sub1),
2378 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002379 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002380 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2381 (EXTRACT_SUBREG $src, sub1),
2382 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002383 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002384 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2385 (EXTRACT_SUBREG $src, sub1),
2386 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002387 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002388 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2389 (EXTRACT_SUBREG $src, sub1),
2390 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002391 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002392>;
2393
Michel Danzer0cc991e2013-02-22 11:22:58 +00002394def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002395 (i32 (sext i1:$src0)),
2396 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002397>;
2398
Tom Stellardf16d38c2014-02-13 23:34:13 +00002399class Ext32Pat <SDNode ext> : Pat <
2400 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002401 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2402>;
2403
Tom Stellardf16d38c2014-02-13 23:34:13 +00002404def : Ext32Pat <zext>;
2405def : Ext32Pat <anyext>;
2406
Tom Stellard8d6d4492014-04-22 16:33:57 +00002407// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002408def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002409 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002410 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002411>;
2412
Michel Danzer8caa9042013-04-10 17:17:56 +00002413// The multiplication scales from [0,1] to the unsigned integer range
2414def : Pat <
2415 (AMDGPUurecip i32:$src0),
2416 (V_CVT_U32_F32_e32
2417 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2418 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2419>;
2420
Michel Danzer8d696172013-07-10 16:36:52 +00002421def : Pat <
2422 (int_SI_tid),
2423 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002424 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002425>;
2426
Tom Stellard0289ff42014-05-16 20:56:44 +00002427//===----------------------------------------------------------------------===//
2428// VOP3 Patterns
2429//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002430
Matt Arsenaulteb260202014-05-22 18:00:15 +00002431def : IMad24Pat<V_MAD_I32_I24>;
2432def : UMad24Pat<V_MAD_U32_U24>;
2433
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002434def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002435 (fadd f64:$src0, f64:$src1),
2436 (V_ADD_F64 $src0, $src1, (i64 0))
2437>;
2438
2439def : Pat <
2440 (fmul f64:$src0, f64:$src1),
2441 (V_MUL_F64 $src0, $src1, (i64 0))
2442>;
2443
2444def : Pat <
2445 (mul i32:$src0, i32:$src1),
2446 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2447>;
2448
2449def : Pat <
2450 (mulhu i32:$src0, i32:$src1),
2451 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2452>;
2453
2454def : Pat <
2455 (mulhs i32:$src0, i32:$src1),
2456 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2457>;
2458
Matt Arsenault6e439652014-06-10 19:00:20 +00002459defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002460def : ROTRPattern <V_ALIGNBIT_B32>;
2461
Michel Danzer49812b52013-07-10 16:37:07 +00002462/********** ======================= **********/
2463/********** Load/Store Patterns **********/
2464/********** ======================= **********/
2465
Matt Arsenault99ed7892014-03-19 22:19:49 +00002466multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2467 def : Pat <
2468 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2469 (inst (i1 0), $ptr, (as_i16imm $offset))
2470 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002471
Matt Arsenault99ed7892014-03-19 22:19:49 +00002472 def : Pat <
2473 (frag i32:$src0),
2474 (vt (inst 0, $src0, 0))
2475 >;
2476}
Michel Danzer49812b52013-07-10 16:37:07 +00002477
Matt Arsenault99ed7892014-03-19 22:19:49 +00002478defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2479defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2480defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2481defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2482defm : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellard10ae6a02014-07-02 20:53:54 +00002483defm : DSReadPat <DS_READ_B64, v2i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002484
Matt Arsenault99ed7892014-03-19 22:19:49 +00002485multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2486 def : Pat <
2487 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2488 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2489 >;
2490
2491 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002492 (frag vt:$val, i32:$ptr),
2493 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002494 >;
2495}
2496
2497defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2498defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2499defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellard9b3816b2014-06-24 23:33:04 +00002500defm : DSWritePat <DS_WRITE_B64, v2i32, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002501
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002502multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002503 def : Pat <
2504 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2505 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2506 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002507
Matt Arsenault72574102014-06-11 18:08:34 +00002508 def : Pat <
2509 (frag i32:$ptr, vt:$val),
2510 (inst 0, $ptr, $val, 0)
2511 >;
2512}
2513
Matt Arsenault9e874542014-06-11 18:08:45 +00002514// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002515//
2516// We need to use something for the data0, so we set a register to
2517// -1. For the non-rtn variants, the manual says it does
2518// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2519// will always do the increment so I'm assuming it's the same.
2520//
2521// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2522// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2523// easier since there is no v_mov_b64.
2524multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2525 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002526 def : Pat <
2527 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002528 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002529 >;
2530
2531 def : Pat <
2532 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002533 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002534 >;
2535}
2536
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002537multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2538 def : Pat <
2539 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2540 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2541 >;
2542
2543 def : Pat <
2544 (frag i32:$ptr, vt:$cmp, vt:$swap),
2545 (inst 0, $ptr, $cmp, $swap, 0)
2546 >;
2547}
2548
2549
2550// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002551defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2552 S_MOV_B32, atomic_load_add_local>;
2553defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2554 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002555
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002556defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2557defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2558defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2559defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2560defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2561defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2562defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2563defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2564defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2565defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2566
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002567defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2568
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002569// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002570defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2571 S_MOV_B64, atomic_load_add_local>;
2572defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2573 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002574
2575defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2576defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2577defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2578defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2579defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2580defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2581defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2582defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2583defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2584defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2585
2586defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2587
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002588
Tom Stellard556d9aa2013-06-03 17:39:37 +00002589//===----------------------------------------------------------------------===//
2590// MUBUF Patterns
2591//===----------------------------------------------------------------------===//
2592
Tom Stellard07a10a32013-06-03 17:39:43 +00002593multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002594 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002595 def : Pat <
2596 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2597 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2598 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002599
Tom Stellard07a10a32013-06-03 17:39:43 +00002600}
2601
Tom Stellardb02094e2014-07-21 15:45:01 +00002602defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2603defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2604defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2605defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2606defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2607defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2608defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2609
2610class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2611 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2612 i32:$soffset, u16imm:$offset))),
2613 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2614>;
2615
2616def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2617def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2618def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2619def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2620def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2621def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2622def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002623
Michel Danzer13736222014-01-27 07:20:51 +00002624// BUFFER_LOAD_DWORD*, addr64=0
2625multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2626 MUBUF bothen> {
2627
2628 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002629 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002630 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2631 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002632 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002633 (as_i1imm $slc), (as_i1imm $tfe))
2634 >;
2635
2636 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002637 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002638 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002639 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002640 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002641 (as_i1imm $tfe))
2642 >;
2643
2644 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002645 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002646 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2647 imm:$tfe)),
2648 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2649 (as_i1imm $slc), (as_i1imm $tfe))
2650 >;
2651
2652 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002653 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002654 imm, 1, 1, imm:$glc, imm:$slc,
2655 imm:$tfe)),
2656 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2657 (as_i1imm $tfe))
2658 >;
2659}
2660
2661defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2662 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2663defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2664 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2665defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2666 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2667
Tom Stellardb02094e2014-07-21 15:45:01 +00002668class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2669 (st vt:$value, (MUBUFAddr32 v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2670 u16imm:$offset, i1imm:$offen, i1imm:$idxen,
2671 i1imm:$glc, i1imm:$slc, i1imm:$tfe)),
2672 (Instr $value, $srsrc, $vaddr, $soffset, $offset, $offen, $idxen,
2673 $glc, $slc, $tfe)
2674>;
2675
2676def : MUBUFScratchStorePat <BUFFER_STORE_BYTE, i32, truncstorei8_private>;
2677def : MUBUFScratchStorePat <BUFFER_STORE_SHORT, i32, truncstorei16_private>;
2678def : MUBUFScratchStorePat <BUFFER_STORE_DWORD, i32, store_private>;
2679def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2, v2i32, store_private>;
2680def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4, v4i32, store_private>;
2681
2682/*
2683class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2684 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2685 (Instr $value, $srsrc, $vaddr, $offset)
2686>;
2687
2688def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2689def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2690def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2691def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2692def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2693
2694*/
2695
Tom Stellardafcf12f2013-09-12 02:55:14 +00002696//===----------------------------------------------------------------------===//
2697// MTBUF Patterns
2698//===----------------------------------------------------------------------===//
2699
2700// TBUFFER_STORE_FORMAT_*, addr64=0
2701class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002702 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002703 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2704 imm:$nfmt, imm:$offen, imm:$idxen,
2705 imm:$glc, imm:$slc, imm:$tfe),
2706 (opcode
2707 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2708 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2709 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2710>;
2711
2712def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2713def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2714def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2715def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2716
Matt Arsenault84543822014-06-11 18:11:34 +00002717let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002718
2719// Sea island new arithmetic instructinos
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002720defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2721 [(set f64:$dst, (ftrunc f64:$src0))]
2722>;
2723defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2724 [(set f64:$dst, (fceil f64:$src0))]
2725>;
2726defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2727 [(set f64:$dst, (ffloor f64:$src0))]
2728>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002729defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2730 [(set f64:$dst, (frint f64:$src0))]
2731>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002732
Tom Stellardc721a232014-05-16 20:56:47 +00002733defm V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2734defm V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2735defm V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002736def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2737
2738// XXX - Does this set VCC?
2739def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002740
2741// Remaining instructions:
2742// FLAT_*
2743// S_CBRANCH_CDBGUSER
2744// S_CBRANCH_CDBGSYS
2745// S_CBRANCH_CDBGSYS_OR_USER
2746// S_CBRANCH_CDBGSYS_AND_USER
2747// S_DCACHE_INV_VOL
2748// V_EXP_LEGACY_F32
2749// V_LOG_LEGACY_F32
2750// DS_NOP
2751// DS_GWS_SEMA_RELEASE_ALL
2752// DS_WRAP_RTN_B32
2753// DS_CNDXCHG32_RTN_B64
2754// DS_WRITE_B96
2755// DS_WRITE_B128
2756// DS_CONDXCHG32_RTN_B128
2757// DS_READ_B96
2758// DS_READ_B128
2759// BUFFER_LOAD_DWORDX3
2760// BUFFER_STORE_DWORDX3
2761
Matt Arsenault84543822014-06-11 18:11:34 +00002762} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002763
2764
Christian Konig2989ffc2013-03-18 11:34:16 +00002765/********** ====================== **********/
2766/********** Indirect adressing **********/
2767/********** ====================== **********/
2768
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002769multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002770
Christian Konig2989ffc2013-03-18 11:34:16 +00002771 // 1. Extract with offset
2772 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002773 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002774 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002775 >;
2776
2777 // 2. Extract without offset
2778 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002779 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002780 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002781 >;
2782
2783 // 3. Insert with offset
2784 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002785 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002786 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002787 >;
2788
2789 // 4. Insert without offset
2790 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002791 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002792 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002793 >;
2794}
2795
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002796defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2797defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2798defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2799defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2800
2801defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2802defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2803defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2804defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002805
Tom Stellard81d871d2013-11-13 23:36:50 +00002806//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002807// Conversion Patterns
2808//===----------------------------------------------------------------------===//
2809
2810def : Pat<(i32 (sext_inreg i32:$src, i1)),
2811 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2812
2813// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2814// might not be worth the effort, and will need to expand to shifts when
2815// fixing SGPR copies.
2816
2817// Handle sext_inreg in i64
2818def : Pat <
2819 (i64 (sext_inreg i64:$src, i1)),
2820 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2821 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2822 (S_MOV_B32 -1), sub1)
2823>;
2824
2825def : Pat <
2826 (i64 (sext_inreg i64:$src, i8)),
2827 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2828 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2829 (S_MOV_B32 -1), sub1)
2830>;
2831
2832def : Pat <
2833 (i64 (sext_inreg i64:$src, i16)),
2834 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2835 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2836 (S_MOV_B32 -1), sub1)
2837>;
2838
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002839class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2840 (i64 (ext i32:$src)),
2841 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2842 (S_MOV_B32 0), sub1)
2843>;
2844
2845class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2846 (i64 (ext i1:$src)),
2847 (INSERT_SUBREG
2848 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2849 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2850 (S_MOV_B32 0), sub1)
2851>;
2852
2853
2854def : ZExt_i64_i32_Pat<zext>;
2855def : ZExt_i64_i32_Pat<anyext>;
2856def : ZExt_i64_i1_Pat<zext>;
2857def : ZExt_i64_i1_Pat<anyext>;
2858
2859def : Pat <
2860 (i64 (sext i32:$src)),
2861 (INSERT_SUBREG
2862 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2863 (S_ASHR_I32 $src, 31), sub1)
2864>;
2865
2866def : Pat <
2867 (i64 (sext i1:$src)),
2868 (INSERT_SUBREG
2869 (INSERT_SUBREG
2870 (i64 (IMPLICIT_DEF)),
2871 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2872 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2873>;
2874
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002875def : Pat <
2876 (f32 (sint_to_fp i1:$src)),
2877 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2878>;
2879
2880def : Pat <
2881 (f32 (uint_to_fp i1:$src)),
2882 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2883>;
2884
2885def : Pat <
2886 (f64 (sint_to_fp i1:$src)),
2887 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2888>;
2889
2890def : Pat <
2891 (f64 (uint_to_fp i1:$src)),
2892 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2893>;
2894
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002895//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002896// Miscellaneous Patterns
2897//===----------------------------------------------------------------------===//
2898
2899def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002900 (i32 (trunc i64:$a)),
2901 (EXTRACT_SUBREG $a, sub0)
2902>;
2903
Michel Danzerbf1a6412014-01-28 03:01:16 +00002904def : Pat <
2905 (i1 (trunc i32:$a)),
2906 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2907>;
2908
Tom Stellardfb961692013-10-23 00:44:19 +00002909//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002910// Miscellaneous Optimization Patterns
2911//============================================================================//
2912
2913def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2914
Tom Stellard75aadc22012-12-11 21:25:42 +00002915} // End isSI predicate