blob: 21215d607fbc988de3b0be4050a4df5e2a291a0c [file] [log] [blame]
Chris Lattner1e60a912003-12-20 01:22:19 +00001//===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswell856ba762003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswell856ba762003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86INSTRUCTIONINFO_H
15#define X86INSTRUCTIONINFO_H
16
Chris Lattner3501fea2003-01-14 22:00:31 +000017#include "llvm/Target/TargetInstrInfo.h"
Nicolas Geoffray52e724a2008-04-16 20:10:13 +000018#include "X86.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "X86RegisterInfo.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000020#include "llvm/ADT/DenseMap.h"
Chris Lattner72614082002-10-25 22:55:53 +000021
Brian Gaeked0fde302003-11-11 22:41:34 +000022namespace llvm {
Evan Cheng25ab6902006-09-08 06:48:29 +000023 class X86RegisterInfo;
Evan Chengaa3c1412006-05-30 21:45:53 +000024 class X86TargetMachine;
Brian Gaeked0fde302003-11-11 22:41:34 +000025
Chris Lattner7fbe9722006-10-20 17:42:20 +000026namespace X86 {
27 // X86 specific condition code. These correspond to X86_*_COND in
28 // X86InstrInfo.td. They must be kept in synch.
29 enum CondCode {
30 COND_A = 0,
31 COND_AE = 1,
32 COND_B = 2,
33 COND_BE = 3,
34 COND_E = 4,
35 COND_G = 5,
36 COND_GE = 6,
37 COND_L = 7,
38 COND_LE = 8,
39 COND_NE = 9,
40 COND_NO = 10,
41 COND_NP = 11,
42 COND_NS = 12,
Dan Gohman653456c2009-01-07 00:15:08 +000043 COND_O = 13,
44 COND_P = 14,
45 COND_S = 15,
Dan Gohman279c22e2008-10-21 03:29:32 +000046
47 // Artificial condition codes. These are used by AnalyzeBranch
48 // to indicate a block terminated with two conditional branches to
49 // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE,
50 // which can't be represented on x86 with a single condition. These
51 // are never used in MachineInstrs.
52 COND_NE_OR_P,
53 COND_NP_OR_E,
54
Chris Lattner7fbe9722006-10-20 17:42:20 +000055 COND_INVALID
56 };
Christopher Lamb6634e262008-03-13 05:47:01 +000057
Chris Lattner7fbe9722006-10-20 17:42:20 +000058 // Turn condition code into conditional branch opcode.
59 unsigned GetCondBranchFromCond(CondCode CC);
Chris Lattner9cd68752006-10-21 05:52:40 +000060
61 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
62 /// e.g. turning COND_E to COND_NE.
63 CondCode GetOppositeBranchCondition(X86::CondCode CC);
64
Chris Lattner7fbe9722006-10-20 17:42:20 +000065}
66
Chris Lattner9d177402002-10-30 01:09:34 +000067/// X86II - This namespace holds all of the target specific flags that
68/// instruction info tracks.
69///
70namespace X86II {
Chris Lattner3b6b36d2009-07-10 06:29:59 +000071 /// Target Operand Flag enum.
72 enum TOF {
Chris Lattner6aab9cf2002-11-18 05:37:11 +000073 //===------------------------------------------------------------------===//
Chris Lattnerac5e8872009-06-25 17:38:33 +000074 // X86 Specific MachineOperand flags.
75
Dan Gohman01a76ce2009-10-05 15:52:08 +000076 MO_NO_FLAG,
Chris Lattnerac5e8872009-06-25 17:38:33 +000077
78 /// MO_GOT_ABSOLUTE_ADDRESS - On a symbol operand, this represents a
79 /// relocation of:
Chris Lattner55e7c822009-06-26 00:43:52 +000080 /// SYMBOL_LABEL + [. - PICBASELABEL]
Dan Gohman01a76ce2009-10-05 15:52:08 +000081 MO_GOT_ABSOLUTE_ADDRESS,
Chris Lattnerac5e8872009-06-25 17:38:33 +000082
Chris Lattner55e7c822009-06-26 00:43:52 +000083 /// MO_PIC_BASE_OFFSET - On a symbol operand this indicates that the
84 /// immediate should get the value of the symbol minus the PIC base label:
85 /// SYMBOL_LABEL - PICBASELABEL
Dan Gohman01a76ce2009-10-05 15:52:08 +000086 MO_PIC_BASE_OFFSET,
Chris Lattner55e7c822009-06-26 00:43:52 +000087
Chris Lattnerb903bed2009-06-26 21:20:29 +000088 /// MO_GOT - On a symbol operand this indicates that the immediate is the
89 /// offset to the GOT entry for the symbol name from the base of the GOT.
90 ///
91 /// See the X86-64 ELF ABI supplement for more details.
92 /// SYMBOL_LABEL @GOT
Dan Gohman01a76ce2009-10-05 15:52:08 +000093 MO_GOT,
Chris Lattner55e7c822009-06-26 00:43:52 +000094
Chris Lattnerb903bed2009-06-26 21:20:29 +000095 /// MO_GOTOFF - On a symbol operand this indicates that the immediate is
96 /// the offset to the location of the symbol name from the base of the GOT.
97 ///
98 /// See the X86-64 ELF ABI supplement for more details.
99 /// SYMBOL_LABEL @GOTOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000100 MO_GOTOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000101
102 /// MO_GOTPCREL - On a symbol operand this indicates that the immediate is
103 /// offset to the GOT entry for the symbol name from the current code
104 /// location.
105 ///
106 /// See the X86-64 ELF ABI supplement for more details.
107 /// SYMBOL_LABEL @GOTPCREL
Dan Gohman01a76ce2009-10-05 15:52:08 +0000108 MO_GOTPCREL,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000109
110 /// MO_PLT - On a symbol operand this indicates that the immediate is
111 /// offset to the PLT entry of symbol name from the current code location.
112 ///
113 /// See the X86-64 ELF ABI supplement for more details.
114 /// SYMBOL_LABEL @PLT
Dan Gohman01a76ce2009-10-05 15:52:08 +0000115 MO_PLT,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000116
117 /// MO_TLSGD - On a symbol operand this indicates that the immediate is
118 /// some TLS offset.
119 ///
120 /// See 'ELF Handling for Thread-Local Storage' for more details.
121 /// SYMBOL_LABEL @TLSGD
Dan Gohman01a76ce2009-10-05 15:52:08 +0000122 MO_TLSGD,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000123
124 /// MO_GOTTPOFF - On a symbol operand this indicates that the immediate is
125 /// some TLS offset.
126 ///
127 /// See 'ELF Handling for Thread-Local Storage' for more details.
128 /// SYMBOL_LABEL @GOTTPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000129 MO_GOTTPOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000130
131 /// MO_INDNTPOFF - On a symbol operand this indicates that the immediate is
132 /// some TLS offset.
133 ///
134 /// See 'ELF Handling for Thread-Local Storage' for more details.
135 /// SYMBOL_LABEL @INDNTPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000136 MO_INDNTPOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000137
138 /// MO_TPOFF - On a symbol operand this indicates that the immediate is
139 /// some TLS offset.
140 ///
141 /// See 'ELF Handling for Thread-Local Storage' for more details.
142 /// SYMBOL_LABEL @TPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000143 MO_TPOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000144
145 /// MO_NTPOFF - On a symbol operand this indicates that the immediate is
146 /// some TLS offset.
147 ///
148 /// See 'ELF Handling for Thread-Local Storage' for more details.
149 /// SYMBOL_LABEL @NTPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000150 MO_NTPOFF,
Chris Lattnerac5e8872009-06-25 17:38:33 +0000151
Chris Lattner4aa21aa2009-07-09 00:58:53 +0000152 /// MO_DLLIMPORT - On a symbol operand "FOO", this indicates that the
153 /// reference is actually to the "__imp_FOO" symbol. This is used for
154 /// dllimport linkage on windows.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000155 MO_DLLIMPORT,
Chris Lattner4aa21aa2009-07-09 00:58:53 +0000156
Chris Lattner74e726e2009-07-09 05:27:35 +0000157 /// MO_DARWIN_STUB - On a symbol operand "FOO", this indicates that the
158 /// reference is actually to the "FOO$stub" symbol. This is used for calls
159 /// and jumps to external functions on Tiger and before.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000160 MO_DARWIN_STUB,
Chris Lattner74e726e2009-07-09 05:27:35 +0000161
Chris Lattner75cdf272009-07-09 06:59:17 +0000162 /// MO_DARWIN_NONLAZY - On a symbol operand "FOO", this indicates that the
163 /// reference is actually to the "FOO$non_lazy_ptr" symbol, which is a
164 /// non-PIC-base-relative reference to a non-hidden dyld lazy pointer stub.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000165 MO_DARWIN_NONLAZY,
Chris Lattner75cdf272009-07-09 06:59:17 +0000166
167 /// MO_DARWIN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this indicates
168 /// that the reference is actually to "FOO$non_lazy_ptr - PICBASE", which is
169 /// a PIC-base-relative reference to a non-hidden dyld lazy pointer stub.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000170 MO_DARWIN_NONLAZY_PIC_BASE,
Chris Lattner75cdf272009-07-09 06:59:17 +0000171
Chris Lattner75cdf272009-07-09 06:59:17 +0000172 /// MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this
173 /// indicates that the reference is actually to "FOO$non_lazy_ptr -PICBASE",
174 /// which is a PIC-base-relative reference to a hidden dyld lazy pointer
175 /// stub.
Eric Christopher30ef0e52010-06-03 04:07:48 +0000176 MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE,
177
178 /// MO_TLVP - On a symbol operand this indicates that the immediate is
179 /// some TLS offset.
180 ///
181 /// This is the TLS offset for the Darwin TLS mechanism.
182 MO_TLVP,
183
184 /// MO_TLVP_PIC_BASE - On a symbol operand this indicates that the immediate
185 /// is some TLS offset from the picbase.
186 ///
187 /// This is the 32-bit TLS offset for Darwin TLS in PIC mode.
188 MO_TLVP_PIC_BASE
Chris Lattner281bada2009-07-10 06:06:17 +0000189 };
190}
191
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000192/// isGlobalStubReference - Return true if the specified TargetFlag operand is
Chris Lattner281bada2009-07-10 06:06:17 +0000193/// a reference to a stub for a global, not the global itself.
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000194inline static bool isGlobalStubReference(unsigned char TargetFlag) {
195 switch (TargetFlag) {
Chris Lattner281bada2009-07-10 06:06:17 +0000196 case X86II::MO_DLLIMPORT: // dllimport stub.
197 case X86II::MO_GOTPCREL: // rip-relative GOT reference.
198 case X86II::MO_GOT: // normal GOT reference.
199 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref.
200 case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref.
201 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref.
Chris Lattner281bada2009-07-10 06:06:17 +0000202 return true;
203 default:
204 return false;
205 }
206}
Chris Lattner7478ab82009-07-10 07:33:30 +0000207
208/// isGlobalRelativeToPICBase - Return true if the specified global value
209/// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this
210/// is true, the addressing mode has the PIC base register added in (e.g. EBX).
211inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) {
212 switch (TargetFlag) {
213 case X86II::MO_GOTOFF: // isPICStyleGOT: local global.
214 case X86II::MO_GOT: // isPICStyleGOT: other global.
215 case X86II::MO_PIC_BASE_OFFSET: // Darwin local global.
216 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global.
217 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global.
Eric Christopher30ef0e52010-06-03 04:07:48 +0000218 case X86II::MO_TLVP: // ??? Pretty sure..
Chris Lattner7478ab82009-07-10 07:33:30 +0000219 return true;
220 default:
221 return false;
222 }
223}
Chris Lattner281bada2009-07-10 06:06:17 +0000224
225/// X86II - This namespace holds all of the target specific flags that
226/// instruction info tracks.
227///
228namespace X86II {
229 enum {
Chris Lattnerac5e8872009-06-25 17:38:33 +0000230 //===------------------------------------------------------------------===//
231 // Instruction encodings. These are the standard/most common forms for X86
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000232 // instructions.
233 //
234
Chris Lattner4c299f52002-12-25 05:09:59 +0000235 // PseudoFrm - This represents an instruction that is a pseudo instruction
236 // or one that has not been implemented yet. It is illegal to code generate
237 // it, but tolerated for intermediate implementation stages.
238 Pseudo = 0,
239
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000240 /// Raw - This form is for instructions that don't have any operands, so
241 /// they are just a fixed opcode value, like 'leave'.
Chris Lattner4c299f52002-12-25 05:09:59 +0000242 RawFrm = 1,
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000243
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000244 /// AddRegFrm - This form is used for instructions like 'push r32' that have
245 /// their one register operand added to their opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +0000246 AddRegFrm = 2,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000247
248 /// MRMDestReg - This form is used for instructions that use the Mod/RM byte
249 /// to specify a destination, which in this case is a register.
250 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000251 MRMDestReg = 3,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000252
253 /// MRMDestMem - This form is used for instructions that use the Mod/RM byte
254 /// to specify a destination, which in this case is memory.
255 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000256 MRMDestMem = 4,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000257
258 /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte
259 /// to specify a source, which in this case is a register.
260 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000261 MRMSrcReg = 5,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000262
263 /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte
264 /// to specify a source, which in this case is memory.
265 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000266 MRMSrcMem = 6,
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000267
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000268 /// MRM[0-7][rm] - These forms are used to represent instructions that use
Chris Lattner85b39f22002-11-21 17:08:49 +0000269 /// a Mod/RM byte, and use the middle field to hold extended opcode
270 /// information. In the intel manual these are represented as /0, /1, ...
271 ///
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000272
Chris Lattner85b39f22002-11-21 17:08:49 +0000273 // First, instructions that operate on a register r/m operand...
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000274 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3
275 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7
Chris Lattner85b39f22002-11-21 17:08:49 +0000276
277 // Next, instructions that operate on a memory r/m operand...
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000278 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3
279 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7
Chris Lattner85b39f22002-11-21 17:08:49 +0000280
Evan Cheng3c55c542006-02-01 06:13:50 +0000281 // MRMInitReg - This form is used for instructions whose source and
282 // destinations are the same register.
283 MRMInitReg = 32,
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000284
285 //// MRM_C1 - A mod/rm byte of exactly 0xC1.
286 MRM_C1 = 33,
Chris Lattnera599de22010-02-13 00:41:14 +0000287 MRM_C2 = 34,
288 MRM_C3 = 35,
289 MRM_C4 = 36,
290 MRM_C8 = 37,
291 MRM_C9 = 38,
292 MRM_E8 = 39,
293 MRM_F0 = 40,
294 MRM_F8 = 41,
Chris Lattnerb7790332010-02-13 03:42:24 +0000295 MRM_F9 = 42,
Evan Cheng3c55c542006-02-01 06:13:50 +0000296
297 FormMask = 63,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000298
299 //===------------------------------------------------------------------===//
300 // Actual flags...
301
Chris Lattner11e53e32002-11-21 01:32:55 +0000302 // OpSize - Set if this instruction requires an operand size prefix (0x66),
303 // which most often indicates that the instruction operates on 16 bit data
304 // instead of 32 bit data.
Evan Cheng3c55c542006-02-01 06:13:50 +0000305 OpSize = 1 << 6,
Brian Gaeke86764d72002-12-05 08:30:40 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // AsSize - Set if this instruction requires an operand size prefix (0x67),
308 // which most often indicates that the instruction address 16 bit address
309 // instead of 32 bit address (or 32 bit address in 64 bit mode).
310 AdSize = 1 << 7,
311
312 //===------------------------------------------------------------------===//
Chris Lattner4c299f52002-12-25 05:09:59 +0000313 // Op0Mask - There are several prefix bytes that are used to form two byte
Chris Lattner915e5e52004-02-12 17:53:22 +0000314 // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is
315 // used to obtain the setting of this field. If no bits in this field is
316 // set, there is no prefix byte for obtaining a multibyte opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +0000317 //
Evan Cheng25ab6902006-09-08 06:48:29 +0000318 Op0Shift = 8,
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000319 Op0Mask = 0xF << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000320
321 // TB - TwoByte - Set if this instruction has a two byte opcode, which
322 // starts with a 0x0F byte before the real opcode.
Chris Lattner2959b6e2003-08-06 15:32:20 +0000323 TB = 1 << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000324
Chris Lattner915e5e52004-02-12 17:53:22 +0000325 // REP - The 0xF3 prefix byte indicating repetition of the following
326 // instruction.
327 REP = 2 << Op0Shift,
328
Chris Lattner4c299f52002-12-25 05:09:59 +0000329 // D8-DF - These escape opcodes are used by the floating point unit. These
330 // values must remain sequential.
Chris Lattner915e5e52004-02-12 17:53:22 +0000331 D8 = 3 << Op0Shift, D9 = 4 << Op0Shift,
332 DA = 5 << Op0Shift, DB = 6 << Op0Shift,
333 DC = 7 << Op0Shift, DD = 8 << Op0Shift,
334 DE = 9 << Op0Shift, DF = 10 << Op0Shift,
Jeff Cohen9eb59ec2005-07-27 05:53:44 +0000335
Nate Begemanf63be7d2005-07-06 18:59:04 +0000336 // XS, XD - These prefix codes are for single and double precision scalar
337 // floating point operations performed in the SSE registers.
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000338 XD = 11 << Op0Shift, XS = 12 << Op0Shift,
339
340 // T8, TA - Prefix after the 0x0F prefix.
341 T8 = 13 << Op0Shift, TA = 14 << Op0Shift,
Eric Christopherb4dc13c2009-08-08 21:55:08 +0000342
343 // TF - Prefix before and after 0x0F
344 TF = 15 << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000345
Chris Lattner0c514f42003-01-13 00:49:24 +0000346 //===------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 // REX_W - REX prefixes are instruction prefixes used in 64-bit mode.
348 // They are used to specify GPRs and SSE registers, 64-bit operand size,
349 // etc. We only cares about REX.W and REX.R bits and only the former is
350 // statically determined.
351 //
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000352 REXShift = 12,
Evan Cheng25ab6902006-09-08 06:48:29 +0000353 REX_W = 1 << REXShift,
354
355 //===------------------------------------------------------------------===//
356 // This three-bit field describes the size of an immediate operand. Zero is
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000357 // unused so that we can tell if we forgot to set a value.
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000358 ImmShift = 13,
Chris Lattnera0331192010-02-12 22:27:07 +0000359 ImmMask = 7 << ImmShift,
360 Imm8 = 1 << ImmShift,
361 Imm8PCRel = 2 << ImmShift,
362 Imm16 = 3 << ImmShift,
Chris Lattner9fc05222010-07-07 22:27:31 +0000363 Imm16PCRel = 4 << ImmShift,
364 Imm32 = 5 << ImmShift,
365 Imm32PCRel = 6 << ImmShift,
366 Imm64 = 7 << ImmShift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000367
Chris Lattner0c514f42003-01-13 00:49:24 +0000368 //===------------------------------------------------------------------===//
369 // FP Instruction Classification... Zero is non-fp instruction.
370
Chris Lattner2959b6e2003-08-06 15:32:20 +0000371 // FPTypeMask - Mask for all of the FP types...
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000372 FPTypeShift = 16,
Chris Lattner2959b6e2003-08-06 15:32:20 +0000373 FPTypeMask = 7 << FPTypeShift,
374
Chris Lattner79b13732004-01-30 22:24:18 +0000375 // NotFP - The default, set for instructions that do not use FP registers.
376 NotFP = 0 << FPTypeShift,
377
Chris Lattner0c514f42003-01-13 00:49:24 +0000378 // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0
Chris Lattner2959b6e2003-08-06 15:32:20 +0000379 ZeroArgFP = 1 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000380
381 // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst
Chris Lattner2959b6e2003-08-06 15:32:20 +0000382 OneArgFP = 2 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000383
384 // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a
385 // result back to ST(0). For example, fcos, fsqrt, etc.
386 //
Chris Lattner2959b6e2003-08-06 15:32:20 +0000387 OneArgFPRW = 3 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000388
389 // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an
390 // explicit argument, storing the result to either ST(0) or the implicit
391 // argument. For example: fadd, fsub, fmul, etc...
Chris Lattner2959b6e2003-08-06 15:32:20 +0000392 TwoArgFP = 4 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000393
Chris Lattnerab8decc2004-06-11 04:41:24 +0000394 // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an
395 // explicit argument, but have no destination. Example: fucom, fucomi, ...
396 CompareFP = 5 << FPTypeShift,
397
Chris Lattner1c54a852004-03-31 22:02:13 +0000398 // CondMovFP - "2 operand" floating point conditional move instructions.
Chris Lattnerab8decc2004-06-11 04:41:24 +0000399 CondMovFP = 6 << FPTypeShift,
Chris Lattner1c54a852004-03-31 22:02:13 +0000400
Chris Lattner0c514f42003-01-13 00:49:24 +0000401 // SpecialFP - Special instruction forms. Dispatch by opcode explicitly.
Chris Lattnerab8decc2004-06-11 04:41:24 +0000402 SpecialFP = 7 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000403
Andrew Lenharthea7da502008-03-01 13:37:02 +0000404 // Lock prefix
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000405 LOCKShift = 19,
Andrew Lenharthea7da502008-03-01 13:37:02 +0000406 LOCK = 1 << LOCKShift,
407
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000408 // Segment override prefixes. Currently we just need ability to address
409 // stuff in gs and fs segments.
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000410 SegOvrShift = 20,
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000411 SegOvrMask = 3 << SegOvrShift,
412 FS = 1 << SegOvrShift,
413 GS = 2 << SegOvrShift,
414
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000415 // Execution domain for SSE instructions in bits 22, 23.
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +0000416 // 0 in bits 22-23 means normal, non-SSE instruction.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000417 SSEDomainShift = 22,
418
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 OpcodeShift = 24,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000420 OpcodeMask = 0xFF << OpcodeShift
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000421
Chris Lattner9d177402002-10-30 01:09:34 +0000422 };
Chris Lattner74a21512010-02-05 19:24:13 +0000423
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000424 // FIXME: The enum opcode space is over and more bits are needed. Anywhere
425 // those enums below are used, TSFlags must be shifted right by 32 first.
426 enum {
427 //===------------------------------------------------------------------===//
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000428 // VEX - A prefix used by AVX instructions
429 VEX = 1,
430
431 // VEX_W is has a opcode specific functionality, but is used in the same
432 // way as REX_W is for regular SSE instructions.
433 VEX_W = 1 << 1,
434
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000435 // VEX_4V is used to specify an additional AVX/SSE register. Several 2
436 // address instructions in SSE are represented as 3 address ones in AVX
437 // and the additional register is encoded in VEX_VVVV prefix.
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000438 VEX_4V = 1 << 2,
439
440 // VEX_I8IMM specifies that the last register used in a AVX instruction,
441 // must be encoded in the i8 immediate field. This usually happens in
442 // instructions with 4 operands.
443 VEX_I8IMM = 1 << 3
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000444 };
445
Chris Lattner74a21512010-02-05 19:24:13 +0000446 // getBaseOpcodeFor - This function returns the "base" X86 opcode for the
447 // specified machine instruction.
448 //
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000449 static inline unsigned char getBaseOpcodeFor(uint64_t TSFlags) {
Chris Lattner74a21512010-02-05 19:24:13 +0000450 return TSFlags >> X86II::OpcodeShift;
451 }
452
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000453 static inline bool hasImm(uint64_t TSFlags) {
Chris Lattner835acab2010-02-12 23:00:36 +0000454 return (TSFlags & X86II::ImmMask) != 0;
455 }
456
Chris Lattner74a21512010-02-05 19:24:13 +0000457 /// getSizeOfImm - Decode the "size of immediate" field from the TSFlags field
458 /// of the specified instruction.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000459 static inline unsigned getSizeOfImm(uint64_t TSFlags) {
Chris Lattner74a21512010-02-05 19:24:13 +0000460 switch (TSFlags & X86II::ImmMask) {
461 default: assert(0 && "Unknown immediate size");
Chris Lattnera0331192010-02-12 22:27:07 +0000462 case X86II::Imm8:
463 case X86II::Imm8PCRel: return 1;
Chris Lattner9fc05222010-07-07 22:27:31 +0000464 case X86II::Imm16:
465 case X86II::Imm16PCRel: return 2;
Chris Lattnera0331192010-02-12 22:27:07 +0000466 case X86II::Imm32:
467 case X86II::Imm32PCRel: return 4;
468 case X86II::Imm64: return 8;
469 }
470 }
471
472 /// isImmPCRel - Return true if the immediate of the specified instruction's
473 /// TSFlags indicates that it is pc relative.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000474 static inline unsigned isImmPCRel(uint64_t TSFlags) {
Chris Lattnera0331192010-02-12 22:27:07 +0000475 switch (TSFlags & X86II::ImmMask) {
476 default: assert(0 && "Unknown immediate size");
477 case X86II::Imm8PCRel:
Chris Lattner9fc05222010-07-07 22:27:31 +0000478 case X86II::Imm16PCRel:
Chris Lattnera0331192010-02-12 22:27:07 +0000479 case X86II::Imm32PCRel:
480 return true;
481 case X86II::Imm8:
482 case X86II::Imm16:
483 case X86II::Imm32:
484 case X86II::Imm64:
485 return false;
Chris Lattner74a21512010-02-05 19:24:13 +0000486 }
487 }
Chris Lattner9d177402002-10-30 01:09:34 +0000488}
489
Rafael Espindola094fad32009-04-08 21:14:34 +0000490const int X86AddrNumOperands = 5;
Rafael Espindolada945e32009-03-28 18:55:31 +0000491
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000492inline static bool isScale(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000493 return MO.isImm() &&
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000494 (MO.getImm() == 1 || MO.getImm() == 2 ||
495 MO.getImm() == 4 || MO.getImm() == 8);
496}
497
Rafael Espindola094fad32009-04-08 21:14:34 +0000498inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000499 if (MI->getOperand(Op).isFI()) return true;
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000500 return Op+4 <= MI->getNumOperands() &&
Dan Gohmand735b802008-10-03 15:45:36 +0000501 MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) &&
502 MI->getOperand(Op+2).isReg() &&
503 (MI->getOperand(Op+3).isImm() ||
504 MI->getOperand(Op+3).isGlobal() ||
505 MI->getOperand(Op+3).isCPI() ||
506 MI->getOperand(Op+3).isJTI());
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000507}
508
Rafael Espindola094fad32009-04-08 21:14:34 +0000509inline static bool isMem(const MachineInstr *MI, unsigned Op) {
510 if (MI->getOperand(Op).isFI()) return true;
511 return Op+5 <= MI->getNumOperands() &&
512 MI->getOperand(Op+4).isReg() &&
513 isLeaMem(MI, Op);
514}
515
Chris Lattner64105522008-01-01 01:03:04 +0000516class X86InstrInfo : public TargetInstrInfoImpl {
Evan Chengaa3c1412006-05-30 21:45:53 +0000517 X86TargetMachine &TM;
Chris Lattner72614082002-10-25 22:55:53 +0000518 const X86RegisterInfo RI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000519
520 /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
521 /// RegOp2MemOpTable2 - Load / store folding opcode maps.
522 ///
Evan Chengf9b36f02009-07-15 06:10:07 +0000523 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2Addr;
524 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable0;
525 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable1;
526 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2;
Owen Anderson43dbe052008-01-07 01:35:02 +0000527
528 /// MemOp2RegOpTable - Load / store unfolding opcode map.
529 ///
530 DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000531
Chris Lattner72614082002-10-25 22:55:53 +0000532public:
Dan Gohman950a4c42008-03-25 22:06:05 +0000533 explicit X86InstrInfo(X86TargetMachine &tm);
Chris Lattner72614082002-10-25 22:55:53 +0000534
Chris Lattner3501fea2003-01-14 22:00:31 +0000535 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
Chris Lattner72614082002-10-25 22:55:53 +0000536 /// such, whenever a client has an instance of instruction info, it should
537 /// always be able to get register info as well (through this method).
538 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000539 virtual const X86RegisterInfo &getRegisterInfo() const { return RI; }
Chris Lattner72614082002-10-25 22:55:53 +0000540
Evan Cheng04ee5a12009-01-20 19:12:24 +0000541 /// Return true if the instruction is a register to register move and return
542 /// the source and dest operands and their sub-register indices by reference.
543 virtual bool isMoveInstr(const MachineInstr &MI,
544 unsigned &SrcReg, unsigned &DstReg,
545 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
546
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000547 /// isCoalescableExtInstr - Return true if the instruction is a "coalescable"
548 /// extension instruction. That is, it's like a copy where it's legal for the
549 /// source to overlap the destination. e.g. X86::MOVSX64rr32. If this returns
550 /// true, then it's expected the pre-extension value is available as a subreg
551 /// of the result register. This also returns the sub-register index in
552 /// SubIdx.
553 virtual bool isCoalescableExtInstr(const MachineInstr &MI,
554 unsigned &SrcReg, unsigned &DstReg,
555 unsigned &SubIdx) const;
Evan Chenga5a81d72010-01-12 00:09:37 +0000556
Dan Gohmancbad42c2008-11-18 19:49:32 +0000557 unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const;
David Greenedda39782009-11-13 00:29:53 +0000558 /// isLoadFromStackSlotPostFE - Check for post-frame ptr elimination
559 /// stack locations as well. This uses a heuristic so it isn't
560 /// reliable for correctness.
561 unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI,
562 int &FrameIndex) const;
David Greeneb87bc952009-11-12 20:55:29 +0000563
564 /// hasLoadFromStackSlot - If the specified machine instruction has
565 /// a load from a stack slot, return true along with the FrameIndex
David Greene29dbf502009-12-04 22:38:46 +0000566 /// of the loaded stack slot and the machine mem operand containing
567 /// the reference. If not, return false. Unlike
David Greeneb87bc952009-11-12 20:55:29 +0000568 /// isLoadFromStackSlot, this returns true for any instructions that
569 /// loads from the stack. This is a hint only and may not catch all
570 /// cases.
David Greene29dbf502009-12-04 22:38:46 +0000571 bool hasLoadFromStackSlot(const MachineInstr *MI,
572 const MachineMemOperand *&MMO,
573 int &FrameIndex) const;
David Greeneb87bc952009-11-12 20:55:29 +0000574
Dan Gohmancbad42c2008-11-18 19:49:32 +0000575 unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const;
David Greenedda39782009-11-13 00:29:53 +0000576 /// isStoreToStackSlotPostFE - Check for post-frame ptr elimination
577 /// stack locations as well. This uses a heuristic so it isn't
578 /// reliable for correctness.
579 unsigned isStoreToStackSlotPostFE(const MachineInstr *MI,
580 int &FrameIndex) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000581
David Greeneb87bc952009-11-12 20:55:29 +0000582 /// hasStoreToStackSlot - If the specified machine instruction has a
583 /// store to a stack slot, return true along with the FrameIndex of
David Greene29dbf502009-12-04 22:38:46 +0000584 /// the loaded stack slot and the machine mem operand containing the
585 /// reference. If not, return false. Unlike isStoreToStackSlot,
586 /// this returns true for any instructions that loads from the
587 /// stack. This is a hint only and may not catch all cases.
588 bool hasStoreToStackSlot(const MachineInstr *MI,
589 const MachineMemOperand *&MMO,
590 int &FrameIndex) const;
David Greeneb87bc952009-11-12 20:55:29 +0000591
Dan Gohman3731bc02009-10-10 00:34:18 +0000592 bool isReallyTriviallyReMaterializable(const MachineInstr *MI,
593 AliasAnalysis *AA) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000594 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Evan Cheng37844532009-07-16 09:20:10 +0000595 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000596 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000597 const TargetRegisterInfo &TRI) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000598
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000599 /// convertToThreeAddress - This method must be implemented by targets that
600 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
601 /// may be able to convert a two-address instruction into a true
602 /// three-address instruction on demand. This allows the X86 target (for
603 /// example) to convert ADD and SHL instructions into LEA instructions if they
604 /// would require register copies due to two-addressness.
605 ///
606 /// This method returns a null pointer if the transformation cannot be
607 /// performed, otherwise it returns the new instruction.
608 ///
Evan Chengba59a1e2006-12-01 21:52:58 +0000609 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
610 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000611 LiveVariables *LV) const;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000612
Chris Lattner41e431b2005-01-19 07:11:01 +0000613 /// commuteInstruction - We have a few instructions that must be hacked on to
614 /// commute them.
615 ///
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000616 virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const;
Chris Lattner41e431b2005-01-19 07:11:01 +0000617
Chris Lattner7fbe9722006-10-20 17:42:20 +0000618 // Branch analysis.
Dale Johannesen318093b2007-06-14 22:03:45 +0000619 virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000620 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
621 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000622 SmallVectorImpl<MachineOperand> &Cond,
623 bool AllowModify) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000624 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
625 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
626 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000627 const SmallVectorImpl<MachineOperand> &Cond,
628 DebugLoc DL) const;
Owen Anderson940f83e2008-08-26 18:03:31 +0000629 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000630 MachineBasicBlock::iterator MI,
631 unsigned DestReg, unsigned SrcReg,
632 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000633 const TargetRegisterClass *SrcRC,
634 DebugLoc DL) const;
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +0000635 virtual void copyPhysReg(MachineBasicBlock &MBB,
636 MachineBasicBlock::iterator MI, DebugLoc DL,
637 unsigned DestReg, unsigned SrcReg,
638 bool KillSrc) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000639 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
640 MachineBasicBlock::iterator MI,
641 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000642 const TargetRegisterClass *RC,
643 const TargetRegisterInfo *TRI) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000644
645 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
646 SmallVectorImpl<MachineOperand> &Addr,
647 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +0000648 MachineInstr::mmo_iterator MMOBegin,
649 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +0000650 SmallVectorImpl<MachineInstr*> &NewMIs) const;
651
652 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
653 MachineBasicBlock::iterator MI,
654 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000655 const TargetRegisterClass *RC,
656 const TargetRegisterInfo *TRI) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000657
658 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
659 SmallVectorImpl<MachineOperand> &Addr,
660 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +0000661 MachineInstr::mmo_iterator MMOBegin,
662 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +0000663 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000664
665 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
666 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +0000667 const std::vector<CalleeSavedInfo> &CSI,
668 const TargetRegisterInfo *TRI) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000669
670 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
671 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +0000672 const std::vector<CalleeSavedInfo> &CSI,
673 const TargetRegisterInfo *TRI) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000674
Evan Cheng962021b2010-04-26 07:38:55 +0000675 virtual
676 MachineInstr *emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000677 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +0000678 const MDNode *MDPtr,
679 DebugLoc DL) const;
680
Owen Anderson43dbe052008-01-07 01:35:02 +0000681 /// foldMemoryOperand - If this target supports it, fold a load or store of
682 /// the specified stack slot into the specified machine instruction for the
683 /// specified operand(s). If this is possible, the target should perform the
684 /// folding and return true, otherwise it should return false. If it folds
685 /// the instruction, it is likely that the MachineInstruction the iterator
686 /// references has been changed.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000687 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
688 MachineInstr* MI,
689 const SmallVectorImpl<unsigned> &Ops,
690 int FrameIndex) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000691
692 /// foldMemoryOperand - Same as the previous version except it allows folding
693 /// of any load and store from / to any address, not just from a specific
694 /// stack slot.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000695 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
696 MachineInstr* MI,
697 const SmallVectorImpl<unsigned> &Ops,
698 MachineInstr* LoadMI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000699
700 /// canFoldMemoryOperand - Returns true if the specified load / store is
701 /// folding is possible.
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000702 virtual bool canFoldMemoryOperand(const MachineInstr*,
703 const SmallVectorImpl<unsigned> &) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000704
705 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
706 /// a store or a load and a store into two or more instruction. If this is
707 /// possible, returns true as well as the new instructions by reference.
708 virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
709 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
710 SmallVectorImpl<MachineInstr*> &NewMIs) const;
711
712 virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
713 SmallVectorImpl<SDNode*> &NewNodes) const;
714
715 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
716 /// instruction after load / store are unfolded from an instruction of the
717 /// specified opcode. It returns zero if the specified unfolding is not
Dan Gohman0115e162009-10-30 22:18:41 +0000718 /// possible. If LoadRegIndex is non-null, it is filled in with the operand
719 /// index of the operand which will hold the register holding the loaded
720 /// value.
Owen Anderson43dbe052008-01-07 01:35:02 +0000721 virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +0000722 bool UnfoldLoad, bool UnfoldStore,
723 unsigned *LoadRegIndex = 0) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000724
Evan Cheng96dc1152010-01-22 03:34:51 +0000725 /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler
726 /// to determine if two loads are loading from the same base address. It
727 /// should only return true if the base pointers are the same and the
728 /// only differences between the two addresses are the offset. It also returns
729 /// the offsets by reference.
730 virtual bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
731 int64_t &Offset1, int64_t &Offset2) const;
732
733 /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
734 /// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should
735 /// be scheduled togther. On some targets if two loads are loading from
736 /// addresses in the same cache line, it's better if they are scheduled
737 /// together. This function takes two integers that represent the load offsets
738 /// from the common base address. It returns true if it decides it's desirable
739 /// to schedule the two loads together. "NumLoads" is the number of loads that
740 /// have already been scheduled after Load1.
741 virtual bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
742 int64_t Offset1, int64_t Offset2,
743 unsigned NumLoads) const;
744
Chris Lattneree9eb412010-04-26 23:37:21 +0000745 virtual void getNoopForMachoTarget(MCInst &NopInst) const;
746
Owen Anderson44eb65c2008-08-14 22:49:33 +0000747 virtual
748 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Chris Lattner41e431b2005-01-19 07:11:01 +0000749
Evan Cheng4350eb82009-02-06 17:17:30 +0000750 /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine
751 /// instruction that defines the specified register class.
752 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const;
Evan Cheng23066282008-10-27 07:14:50 +0000753
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000754 static bool isX86_64NonExtLowByteReg(unsigned reg) {
755 return (reg == X86::SPL || reg == X86::BPL ||
756 reg == X86::SIL || reg == X86::DIL);
757 }
758
Chris Lattner39a612e2010-02-05 22:10:22 +0000759 static bool isX86_64ExtendedReg(const MachineOperand &MO) {
760 if (!MO.isReg()) return false;
761 return isX86_64ExtendedReg(MO.getReg());
762 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000763 static unsigned determineREX(const MachineInstr &MI);
764
Chris Lattner39a612e2010-02-05 22:10:22 +0000765 /// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or
766 /// higher) register? e.g. r8, xmm8, xmm13, etc.
767 static bool isX86_64ExtendedReg(unsigned RegNo);
768
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000769 /// GetInstSize - Returns the size of the specified MachineInstr.
770 ///
771 virtual unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000772
Dan Gohman57c3dac2008-09-30 00:58:23 +0000773 /// getGlobalBaseReg - Return a virtual register initialized with the
774 /// the global base register value. Output instructions required to
775 /// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +0000776 ///
Dan Gohman57c3dac2008-09-30 00:58:23 +0000777 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Dan Gohman8b746962008-09-23 18:22:58 +0000778
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +0000779 /// GetSSEDomain - Return the SSE execution domain of MI as the first element,
780 /// and a bitmask of possible arguments to SetSSEDomain ase the second.
781 std::pair<uint16_t, uint16_t> GetSSEDomain(const MachineInstr *MI) const;
782
783 /// SetSSEDomain - Set the SSEDomain of MI.
784 void SetSSEDomain(MachineInstr *MI, unsigned Domain) const;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000785
Owen Anderson43dbe052008-01-07 01:35:02 +0000786private:
Evan Cheng656e5142009-12-11 06:01:48 +0000787 MachineInstr * convertToThreeAddressWithLEA(unsigned MIOpc,
788 MachineFunction::iterator &MFI,
789 MachineBasicBlock::iterator &MBBI,
790 LiveVariables *LV) const;
791
Dan Gohmanc54baa22008-12-03 18:43:12 +0000792 MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
Evan Chengf9b36f02009-07-15 06:10:07 +0000793 MachineInstr* MI,
794 unsigned OpNum,
795 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +0000796 unsigned Size, unsigned Alignment) const;
David Greeneb87bc952009-11-12 20:55:29 +0000797
798 /// isFrameOperand - Return true and the FrameIndex if the specified
799 /// operand and follow operands form a reference to the stack frame.
800 bool isFrameOperand(const MachineInstr *MI, unsigned int Op,
801 int &FrameIndex) const;
Chris Lattner72614082002-10-25 22:55:53 +0000802};
803
Brian Gaeked0fde302003-11-11 22:41:34 +0000804} // End llvm namespace
805
Chris Lattner72614082002-10-25 22:55:53 +0000806#endif