blob: 444e30e8e1b2400821d196291a84e2f9f37d402d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Evan Chenga8e29892007-01-19 07:51:42 +0000533 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000534
Evan Chengf7d87ee2010-05-21 00:43:17 +0000535 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
536 setSchedulingPreference(Sched::RegPressure);
537 else
538 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000539
540 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000541
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000542 // On ARM arguments smaller than 4 bytes are extended, so all arguments
543 // are at least 4 bytes aligned.
544 setMinStackArgumentAlignment(4);
545
Evan Chengf6799392010-06-26 01:52:05 +0000546 if (EnableARMCodePlacement)
547 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
551 switch (Opcode) {
552 default: return 0;
553 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000554 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
555 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000556 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
558 case ARMISD::tCALL: return "ARMISD::tCALL";
559 case ARMISD::BRCOND: return "ARMISD::BRCOND";
560 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000561 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
563 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
564 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000565 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000566 case ARMISD::CMPFP: return "ARMISD::CMPFP";
567 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000568 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000569 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
570 case ARMISD::CMOV: return "ARMISD::CMOV";
571 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000572
Jim Grosbach3482c802010-01-18 19:58:49 +0000573 case ARMISD::RBIT: return "ARMISD::RBIT";
574
Bob Wilson76a312b2010-03-19 22:51:32 +0000575 case ARMISD::FTOSI: return "ARMISD::FTOSI";
576 case ARMISD::FTOUI: return "ARMISD::FTOUI";
577 case ARMISD::SITOF: return "ARMISD::SITOF";
578 case ARMISD::UITOF: return "ARMISD::UITOF";
579
Evan Chenga8e29892007-01-19 07:51:42 +0000580 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
581 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
582 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000583
Jim Grosbache5165492009-11-09 00:11:35 +0000584 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
585 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000586
Evan Chengc5942082009-10-28 06:55:03 +0000587 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
588 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
589
Dale Johannesen51e28e62010-06-03 21:09:53 +0000590 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
591
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000592 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000593
Evan Cheng86198642009-08-07 00:34:42 +0000594 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
595
Jim Grosbach3728e962009-12-10 00:11:09 +0000596 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
597 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
598
Bob Wilson5bafff32009-06-22 23:27:02 +0000599 case ARMISD::VCEQ: return "ARMISD::VCEQ";
600 case ARMISD::VCGE: return "ARMISD::VCGE";
601 case ARMISD::VCGEU: return "ARMISD::VCGEU";
602 case ARMISD::VCGT: return "ARMISD::VCGT";
603 case ARMISD::VCGTU: return "ARMISD::VCGTU";
604 case ARMISD::VTST: return "ARMISD::VTST";
605
606 case ARMISD::VSHL: return "ARMISD::VSHL";
607 case ARMISD::VSHRs: return "ARMISD::VSHRs";
608 case ARMISD::VSHRu: return "ARMISD::VSHRu";
609 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
610 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
611 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
612 case ARMISD::VSHRN: return "ARMISD::VSHRN";
613 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
614 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
615 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
616 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
617 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
618 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
619 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
620 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
621 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
622 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
623 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
624 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
625 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
626 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000627 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000628 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000629 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000630 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000631 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000632 case ARMISD::VREV64: return "ARMISD::VREV64";
633 case ARMISD::VREV32: return "ARMISD::VREV32";
634 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000635 case ARMISD::VZIP: return "ARMISD::VZIP";
636 case ARMISD::VUZP: return "ARMISD::VUZP";
637 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000638 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000639 case ARMISD::FMAX: return "ARMISD::FMAX";
640 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000641 }
642}
643
Evan Cheng06b666c2010-05-15 02:18:07 +0000644/// getRegClassFor - Return the register class that should be used for the
645/// specified value type.
646TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
647 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
648 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
649 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000650 if (Subtarget->hasNEON()) {
651 if (VT == MVT::v4i64)
652 return ARM::QQPRRegisterClass;
653 else if (VT == MVT::v8i64)
654 return ARM::QQQQPRRegisterClass;
655 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000656 return TargetLowering::getRegClassFor(VT);
657}
658
Bill Wendlingb4202b82009-07-01 18:50:55 +0000659/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000660unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000661 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000662}
663
Evan Cheng1cc39842010-05-20 23:26:43 +0000664Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000665 unsigned NumVals = N->getNumValues();
666 if (!NumVals)
667 return Sched::RegPressure;
668
669 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000670 EVT VT = N->getValueType(i);
671 if (VT.isFloatingPoint() || VT.isVector())
672 return Sched::Latency;
673 }
Evan Chengc10f5432010-05-28 23:25:23 +0000674
675 if (!N->isMachineOpcode())
676 return Sched::RegPressure;
677
678 // Load are scheduled for latency even if there instruction itinerary
679 // is not available.
680 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
681 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
682 if (TID.mayLoad())
683 return Sched::Latency;
684
685 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
686 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
687 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000688 return Sched::RegPressure;
689}
690
Evan Chenga8e29892007-01-19 07:51:42 +0000691//===----------------------------------------------------------------------===//
692// Lowering Code
693//===----------------------------------------------------------------------===//
694
Evan Chenga8e29892007-01-19 07:51:42 +0000695/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
696static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
697 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000698 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000699 case ISD::SETNE: return ARMCC::NE;
700 case ISD::SETEQ: return ARMCC::EQ;
701 case ISD::SETGT: return ARMCC::GT;
702 case ISD::SETGE: return ARMCC::GE;
703 case ISD::SETLT: return ARMCC::LT;
704 case ISD::SETLE: return ARMCC::LE;
705 case ISD::SETUGT: return ARMCC::HI;
706 case ISD::SETUGE: return ARMCC::HS;
707 case ISD::SETULT: return ARMCC::LO;
708 case ISD::SETULE: return ARMCC::LS;
709 }
710}
711
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000712/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
713static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000714 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000715 CondCode2 = ARMCC::AL;
716 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000717 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000718 case ISD::SETEQ:
719 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
720 case ISD::SETGT:
721 case ISD::SETOGT: CondCode = ARMCC::GT; break;
722 case ISD::SETGE:
723 case ISD::SETOGE: CondCode = ARMCC::GE; break;
724 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000725 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000726 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
727 case ISD::SETO: CondCode = ARMCC::VC; break;
728 case ISD::SETUO: CondCode = ARMCC::VS; break;
729 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
730 case ISD::SETUGT: CondCode = ARMCC::HI; break;
731 case ISD::SETUGE: CondCode = ARMCC::PL; break;
732 case ISD::SETLT:
733 case ISD::SETULT: CondCode = ARMCC::LT; break;
734 case ISD::SETLE:
735 case ISD::SETULE: CondCode = ARMCC::LE; break;
736 case ISD::SETNE:
737 case ISD::SETUNE: CondCode = ARMCC::NE; break;
738 }
Evan Chenga8e29892007-01-19 07:51:42 +0000739}
740
Bob Wilson1f595bb2009-04-17 19:07:39 +0000741//===----------------------------------------------------------------------===//
742// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000743//===----------------------------------------------------------------------===//
744
745#include "ARMGenCallingConv.inc"
746
747// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000748static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000749 CCValAssign::LocInfo &LocInfo,
750 CCState &State, bool CanFail) {
751 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
752
753 // Try to get the first register.
754 if (unsigned Reg = State.AllocateReg(RegList, 4))
755 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
756 else {
757 // For the 2nd half of a v2f64, do not fail.
758 if (CanFail)
759 return false;
760
761 // Put the whole thing on the stack.
762 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
763 State.AllocateStack(8, 4),
764 LocVT, LocInfo));
765 return true;
766 }
767
768 // Try to get the second register.
769 if (unsigned Reg = State.AllocateReg(RegList, 4))
770 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
771 else
772 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
773 State.AllocateStack(4, 4),
774 LocVT, LocInfo));
775 return true;
776}
777
Owen Andersone50ed302009-08-10 22:56:29 +0000778static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779 CCValAssign::LocInfo &LocInfo,
780 ISD::ArgFlagsTy &ArgFlags,
781 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000782 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
783 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000785 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
786 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000787 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788}
789
790// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000791static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000792 CCValAssign::LocInfo &LocInfo,
793 CCState &State, bool CanFail) {
794 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
795 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
796
797 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
798 if (Reg == 0) {
799 // For the 2nd half of a v2f64, do not just fail.
800 if (CanFail)
801 return false;
802
803 // Put the whole thing on the stack.
804 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
805 State.AllocateStack(8, 8),
806 LocVT, LocInfo));
807 return true;
808 }
809
810 unsigned i;
811 for (i = 0; i < 2; ++i)
812 if (HiRegList[i] == Reg)
813 break;
814
815 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
816 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
817 LocVT, LocInfo));
818 return true;
819}
820
Owen Andersone50ed302009-08-10 22:56:29 +0000821static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000822 CCValAssign::LocInfo &LocInfo,
823 ISD::ArgFlagsTy &ArgFlags,
824 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
826 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000828 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
829 return false;
830 return true; // we handled it
831}
832
Owen Andersone50ed302009-08-10 22:56:29 +0000833static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000834 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000835 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
836 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
837
Bob Wilsone65586b2009-04-17 20:40:45 +0000838 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
839 if (Reg == 0)
840 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000841
Bob Wilsone65586b2009-04-17 20:40:45 +0000842 unsigned i;
843 for (i = 0; i < 2; ++i)
844 if (HiRegList[i] == Reg)
845 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000846
Bob Wilson5bafff32009-06-22 23:27:02 +0000847 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000848 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000849 LocVT, LocInfo));
850 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851}
852
Owen Andersone50ed302009-08-10 22:56:29 +0000853static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854 CCValAssign::LocInfo &LocInfo,
855 ISD::ArgFlagsTy &ArgFlags,
856 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000857 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
858 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000861 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862}
863
Owen Andersone50ed302009-08-10 22:56:29 +0000864static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865 CCValAssign::LocInfo &LocInfo,
866 ISD::ArgFlagsTy &ArgFlags,
867 CCState &State) {
868 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
869 State);
870}
871
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000872/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
873/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000874CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000875 bool Return,
876 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000877 switch (CC) {
878 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000879 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000880 case CallingConv::C:
881 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000882 // Use target triple & subtarget features to do actual dispatch.
883 if (Subtarget->isAAPCS_ABI()) {
884 if (Subtarget->hasVFP2() &&
885 FloatABIType == FloatABI::Hard && !isVarArg)
886 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
887 else
888 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
889 } else
890 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000891 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000892 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000893 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000894 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000895 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000896 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000897 }
898}
899
Dan Gohman98ca4f22009-08-05 01:29:28 +0000900/// LowerCallResult - Lower the result values of a call into the
901/// appropriate copies out of appropriate physical registers.
902SDValue
903ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000904 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 const SmallVectorImpl<ISD::InputArg> &Ins,
906 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000907 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908
Bob Wilson1f595bb2009-04-17 19:07:39 +0000909 // Assign locations to each value returned by this call.
910 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000911 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000912 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000914 CCAssignFnForNode(CallConv, /* Return*/ true,
915 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916
917 // Copy all of the result registers out of their specified physreg.
918 for (unsigned i = 0; i != RVLocs.size(); ++i) {
919 CCValAssign VA = RVLocs[i];
920
Bob Wilson80915242009-04-25 00:33:20 +0000921 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000923 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000926 Chain = Lo.getValue(1);
927 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000930 InFlag);
931 Chain = Hi.getValue(1);
932 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000933 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 if (VA.getLocVT() == MVT::v2f64) {
936 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
937 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
938 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000939
940 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000942 Chain = Lo.getValue(1);
943 InFlag = Lo.getValue(2);
944 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000946 Chain = Hi.getValue(1);
947 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000948 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
950 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000951 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000953 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
954 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000955 Chain = Val.getValue(1);
956 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 }
Bob Wilson80915242009-04-25 00:33:20 +0000958
959 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000960 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000961 case CCValAssign::Full: break;
962 case CCValAssign::BCvt:
963 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
964 break;
965 }
966
Dan Gohman98ca4f22009-08-05 01:29:28 +0000967 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000968 }
969
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000971}
972
973/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
974/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000975/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000976/// a byval function parameter.
977/// Sometimes what we are copying is the end of a larger object, the part that
978/// does not fit in registers.
979static SDValue
980CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
981 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
982 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000984 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000985 /*isVolatile=*/false, /*AlwaysInline=*/false,
986 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000987}
988
Bob Wilsondee46d72009-04-17 20:35:10 +0000989/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000990SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000991ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
992 SDValue StackPtr, SDValue Arg,
993 DebugLoc dl, SelectionDAG &DAG,
994 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000995 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000996 unsigned LocMemOffset = VA.getLocMemOffset();
997 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
998 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
999 if (Flags.isByVal()) {
1000 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1001 }
1002 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001003 PseudoSourceValue::getStack(), LocMemOffset,
1004 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001005}
1006
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001008 SDValue Chain, SDValue &Arg,
1009 RegsToPassVector &RegsToPass,
1010 CCValAssign &VA, CCValAssign &NextVA,
1011 SDValue &StackPtr,
1012 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001013 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001014
Jim Grosbache5165492009-11-09 00:11:35 +00001015 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001017 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1018
1019 if (NextVA.isRegLoc())
1020 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1021 else {
1022 assert(NextVA.isMemLoc());
1023 if (StackPtr.getNode() == 0)
1024 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1025
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1027 dl, DAG, NextVA,
1028 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001029 }
1030}
1031
Dan Gohman98ca4f22009-08-05 01:29:28 +00001032/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001033/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1034/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001035SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001036ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001037 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001038 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001039 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001040 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001041 const SmallVectorImpl<ISD::InputArg> &Ins,
1042 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001043 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001044 MachineFunction &MF = DAG.getMachineFunction();
1045 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1046 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001047 // Temporarily disable tail calls so things don't break.
1048 if (!EnableARMTailCalls)
1049 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001050 if (isTailCall) {
1051 // Check if it's really possible to do a tail call.
1052 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1053 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001054 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001055 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1056 // detected sibcalls.
1057 if (isTailCall) {
1058 ++NumTailCalls;
1059 IsSibCall = true;
1060 }
1061 }
Evan Chenga8e29892007-01-19 07:51:42 +00001062
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063 // Analyze operands of the call, assigning locations to each operand.
1064 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1066 *DAG.getContext());
1067 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001068 CCAssignFnForNode(CallConv, /* Return*/ false,
1069 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001070
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071 // Get a count of how many bytes are to be pushed on the stack.
1072 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Dale Johannesen51e28e62010-06-03 21:09:53 +00001074 // For tail calls, memory operands are available in our caller's stack.
1075 if (IsSibCall)
1076 NumBytes = 0;
1077
Evan Chenga8e29892007-01-19 07:51:42 +00001078 // Adjust the stack pointer for the new arguments...
1079 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001080 if (!IsSibCall)
1081 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001083 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001084
Bob Wilson5bafff32009-06-22 23:27:02 +00001085 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001087
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001089 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1091 i != e;
1092 ++i, ++realArgIdx) {
1093 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001094 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001096
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 // Promote the value if needed.
1098 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001099 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100 case CCValAssign::Full: break;
1101 case CCValAssign::SExt:
1102 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1103 break;
1104 case CCValAssign::ZExt:
1105 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1106 break;
1107 case CCValAssign::AExt:
1108 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1109 break;
1110 case CCValAssign::BCvt:
1111 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1112 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001113 }
1114
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001115 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 if (VA.getLocVT() == MVT::v2f64) {
1118 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1119 DAG.getConstant(0, MVT::i32));
1120 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1121 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001124 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1125
1126 VA = ArgLocs[++i]; // skip ahead to next loc
1127 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001129 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1130 } else {
1131 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1134 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001135 }
1136 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001138 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139 }
1140 } else if (VA.isRegLoc()) {
1141 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001142 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001143 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1146 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 }
Evan Chenga8e29892007-01-19 07:51:42 +00001148 }
1149
1150 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001152 &MemOpChains[0], MemOpChains.size());
1153
1154 // Build a sequence of copy-to-reg nodes chained together with token chain
1155 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001156 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001157 // Tail call byval lowering might overwrite argument registers so in case of
1158 // tail call optimization the copies to registers are lowered later.
1159 if (!isTailCall)
1160 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1161 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1162 RegsToPass[i].second, InFlag);
1163 InFlag = Chain.getValue(1);
1164 }
Evan Chenga8e29892007-01-19 07:51:42 +00001165
Dale Johannesen51e28e62010-06-03 21:09:53 +00001166 // For tail calls lower the arguments to the 'real' stack slot.
1167 if (isTailCall) {
1168 // Force all the incoming stack arguments to be loaded from the stack
1169 // before any new outgoing arguments are stored to the stack, because the
1170 // outgoing stack slots may alias the incoming argument stack slots, and
1171 // the alias isn't otherwise explicit. This is slightly more conservative
1172 // than necessary, because it means that each store effectively depends
1173 // on every argument instead of just those arguments it would clobber.
1174
1175 // Do not flag preceeding copytoreg stuff together with the following stuff.
1176 InFlag = SDValue();
1177 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1178 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1179 RegsToPass[i].second, InFlag);
1180 InFlag = Chain.getValue(1);
1181 }
1182 InFlag =SDValue();
1183 }
1184
Bill Wendling056292f2008-09-16 21:48:12 +00001185 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1186 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1187 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001188 bool isDirect = false;
1189 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001190 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001191 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001192
1193 if (EnableARMLongCalls) {
1194 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1195 && "long-calls with non-static relocation model!");
1196 // Handle a global address or an external symbol. If it's not one of
1197 // those, the target's already in a register, so we don't need to do
1198 // anything extra.
1199 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001200 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001201 // Create a constant pool entry for the callee address
1202 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1203 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1204 ARMPCLabelIndex,
1205 ARMCP::CPValue, 0);
1206 // Get the address of the callee into a register
1207 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1208 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1209 Callee = DAG.getLoad(getPointerTy(), dl,
1210 DAG.getEntryNode(), CPAddr,
1211 PseudoSourceValue::getConstantPool(), 0,
1212 false, false, 0);
1213 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1214 const char *Sym = S->getSymbol();
1215
1216 // Create a constant pool entry for the callee address
1217 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1218 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1219 Sym, ARMPCLabelIndex, 0);
1220 // Get the address of the callee into a register
1221 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1222 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1223 Callee = DAG.getLoad(getPointerTy(), dl,
1224 DAG.getEntryNode(), CPAddr,
1225 PseudoSourceValue::getConstantPool(), 0,
1226 false, false, 0);
1227 }
1228 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001229 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001230 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001231 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001232 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001233 getTargetMachine().getRelocationModel() != Reloc::Static;
1234 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001235 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001236 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001237 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001238 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001239 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001240 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001241 ARMPCLabelIndex,
1242 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001243 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001244 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001245 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001246 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001247 PseudoSourceValue::getConstantPool(), 0,
1248 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001249 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001250 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001251 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001252 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001253 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001254 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001255 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001256 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001257 getTargetMachine().getRelocationModel() != Reloc::Static;
1258 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001259 // tBX takes a register source operand.
1260 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001261 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001262 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001263 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001264 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001265 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001266 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001267 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001268 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001269 PseudoSourceValue::getConstantPool(), 0,
1270 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001271 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001272 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001273 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001274 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001275 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001276 }
1277
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001278 // FIXME: handle tail calls differently.
1279 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001280 if (Subtarget->isThumb()) {
1281 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001282 CallOpc = ARMISD::CALL_NOLINK;
1283 else
1284 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1285 } else {
1286 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001287 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1288 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001289 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001290
Dan Gohman475871a2008-07-27 21:46:04 +00001291 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001292 Ops.push_back(Chain);
1293 Ops.push_back(Callee);
1294
1295 // Add argument registers to the end of the list so that they are known live
1296 // into the call.
1297 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1298 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1299 RegsToPass[i].second.getValueType()));
1300
Gabor Greifba36cb52008-08-28 21:40:38 +00001301 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001302 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001303
1304 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001305 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Duncan Sands4bdcb612008-07-02 17:40:58 +00001308 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001310 InFlag = Chain.getValue(1);
1311
Chris Lattnere563bbc2008-10-11 22:08:30 +00001312 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1313 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001315 InFlag = Chain.getValue(1);
1316
Bob Wilson1f595bb2009-04-17 19:07:39 +00001317 // Handle result values, copying them out of physregs into vregs that we
1318 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1320 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001321}
1322
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323/// MatchingStackOffset - Return true if the given stack call argument is
1324/// already available in the same position (relatively) of the caller's
1325/// incoming argument stack.
1326static
1327bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1328 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1329 const ARMInstrInfo *TII) {
1330 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1331 int FI = INT_MAX;
1332 if (Arg.getOpcode() == ISD::CopyFromReg) {
1333 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1334 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1335 return false;
1336 MachineInstr *Def = MRI->getVRegDef(VR);
1337 if (!Def)
1338 return false;
1339 if (!Flags.isByVal()) {
1340 if (!TII->isLoadFromStackSlot(Def, FI))
1341 return false;
1342 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001343 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001344 }
1345 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1346 if (Flags.isByVal())
1347 // ByVal argument is passed in as a pointer but it's now being
1348 // dereferenced. e.g.
1349 // define @foo(%struct.X* %A) {
1350 // tail call @bar(%struct.X* byval %A)
1351 // }
1352 return false;
1353 SDValue Ptr = Ld->getBasePtr();
1354 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1355 if (!FINode)
1356 return false;
1357 FI = FINode->getIndex();
1358 } else
1359 return false;
1360
1361 assert(FI != INT_MAX);
1362 if (!MFI->isFixedObjectIndex(FI))
1363 return false;
1364 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1365}
1366
1367/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1368/// for tail call optimization. Targets which want to do tail call
1369/// optimization should implement this function.
1370bool
1371ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1372 CallingConv::ID CalleeCC,
1373 bool isVarArg,
1374 bool isCalleeStructRet,
1375 bool isCallerStructRet,
1376 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001377 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378 const SmallVectorImpl<ISD::InputArg> &Ins,
1379 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001380 const Function *CallerF = DAG.getMachineFunction().getFunction();
1381 CallingConv::ID CallerCC = CallerF->getCallingConv();
1382 bool CCMatch = CallerCC == CalleeCC;
1383
1384 // Look for obvious safe cases to perform tail call optimization that do not
1385 // require ABI changes. This is what gcc calls sibcall.
1386
Jim Grosbach7616b642010-06-16 23:45:49 +00001387 // Do not sibcall optimize vararg calls unless the call site is not passing
1388 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001389 if (isVarArg && !Outs.empty())
1390 return false;
1391
1392 // Also avoid sibcall optimization if either caller or callee uses struct
1393 // return semantics.
1394 if (isCalleeStructRet || isCallerStructRet)
1395 return false;
1396
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001397 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001398 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001399 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1400 // LR. This means if we need to reload LR, it takes an extra instructions,
1401 // which outweighs the value of the tail call; but here we don't know yet
1402 // whether LR is going to be used. Probably the right approach is to
1403 // generate the tail call here and turn it back into CALL/RET in
1404 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001405 if (Subtarget->isThumb1Only())
1406 return false;
1407
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001408 // For the moment, we can only do this to functions defined in this
1409 // compilation, or to indirect calls. A Thumb B to an ARM function,
1410 // or vice versa, is not easily fixed up in the linker unlike BL.
1411 // (We could do this by loading the address of the callee into a register;
1412 // that is an extra instruction over the direct call and burns a register
1413 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001414
1415 // It might be safe to remove this restriction on non-Darwin.
1416
1417 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1418 // but we need to make sure there are enough registers; the only valid
1419 // registers are the 4 used for parameters. We don't currently do this
1420 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001421 if (isa<ExternalSymbolSDNode>(Callee))
1422 return false;
1423
1424 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001425 const GlobalValue *GV = G->getGlobal();
1426 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001427 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001428 }
1429
Dale Johannesen51e28e62010-06-03 21:09:53 +00001430 // If the calling conventions do not match, then we'd better make sure the
1431 // results are returned in the same way as what the caller expects.
1432 if (!CCMatch) {
1433 SmallVector<CCValAssign, 16> RVLocs1;
1434 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1435 RVLocs1, *DAG.getContext());
1436 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1437
1438 SmallVector<CCValAssign, 16> RVLocs2;
1439 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1440 RVLocs2, *DAG.getContext());
1441 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1442
1443 if (RVLocs1.size() != RVLocs2.size())
1444 return false;
1445 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1446 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1447 return false;
1448 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1449 return false;
1450 if (RVLocs1[i].isRegLoc()) {
1451 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1452 return false;
1453 } else {
1454 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1455 return false;
1456 }
1457 }
1458 }
1459
1460 // If the callee takes no arguments then go on to check the results of the
1461 // call.
1462 if (!Outs.empty()) {
1463 // Check if stack adjustment is needed. For now, do not do this if any
1464 // argument is passed on the stack.
1465 SmallVector<CCValAssign, 16> ArgLocs;
1466 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1467 ArgLocs, *DAG.getContext());
1468 CCInfo.AnalyzeCallOperands(Outs,
1469 CCAssignFnForNode(CalleeCC, false, isVarArg));
1470 if (CCInfo.getNextStackOffset()) {
1471 MachineFunction &MF = DAG.getMachineFunction();
1472
1473 // Check if the arguments are already laid out in the right way as
1474 // the caller's fixed stack objects.
1475 MachineFrameInfo *MFI = MF.getFrameInfo();
1476 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1477 const ARMInstrInfo *TII =
1478 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001479 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1480 i != e;
1481 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001482 CCValAssign &VA = ArgLocs[i];
1483 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001484 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001485 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001486 if (VA.getLocInfo() == CCValAssign::Indirect)
1487 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001488 if (VA.needsCustom()) {
1489 // f64 and vector types are split into multiple registers or
1490 // register/stack-slot combinations. The types will not match
1491 // the registers; give up on memory f64 refs until we figure
1492 // out what to do about this.
1493 if (!VA.isRegLoc())
1494 return false;
1495 if (!ArgLocs[++i].isRegLoc())
1496 return false;
1497 if (RegVT == MVT::v2f64) {
1498 if (!ArgLocs[++i].isRegLoc())
1499 return false;
1500 if (!ArgLocs[++i].isRegLoc())
1501 return false;
1502 }
1503 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001504 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1505 MFI, MRI, TII))
1506 return false;
1507 }
1508 }
1509 }
1510 }
1511
1512 return true;
1513}
1514
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515SDValue
1516ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001517 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001519 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001520 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001521
Bob Wilsondee46d72009-04-17 20:35:10 +00001522 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001523 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001524
Bob Wilsondee46d72009-04-17 20:35:10 +00001525 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001526 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1527 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001528
Dan Gohman98ca4f22009-08-05 01:29:28 +00001529 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001530 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1531 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532
1533 // If this is the first return lowered for this function, add
1534 // the regs to the liveout set for the function.
1535 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1536 for (unsigned i = 0; i != RVLocs.size(); ++i)
1537 if (RVLocs[i].isRegLoc())
1538 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001539 }
1540
Bob Wilson1f595bb2009-04-17 19:07:39 +00001541 SDValue Flag;
1542
1543 // Copy the result values into the output registers.
1544 for (unsigned i = 0, realRVLocIdx = 0;
1545 i != RVLocs.size();
1546 ++i, ++realRVLocIdx) {
1547 CCValAssign &VA = RVLocs[i];
1548 assert(VA.isRegLoc() && "Can only return in registers!");
1549
Dan Gohmanc9403652010-07-07 15:54:55 +00001550 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001551
1552 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001553 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001554 case CCValAssign::Full: break;
1555 case CCValAssign::BCvt:
1556 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1557 break;
1558 }
1559
Bob Wilson1f595bb2009-04-17 19:07:39 +00001560 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001562 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1564 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001565 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001567
1568 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1569 Flag = Chain.getValue(1);
1570 VA = RVLocs[++i]; // skip ahead to next loc
1571 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1572 HalfGPRs.getValue(1), Flag);
1573 Flag = Chain.getValue(1);
1574 VA = RVLocs[++i]; // skip ahead to next loc
1575
1576 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1578 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 }
1580 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1581 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001582 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001584 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001585 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001586 VA = RVLocs[++i]; // skip ahead to next loc
1587 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1588 Flag);
1589 } else
1590 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1591
Bob Wilsondee46d72009-04-17 20:35:10 +00001592 // Guarantee that all emitted copies are
1593 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001594 Flag = Chain.getValue(1);
1595 }
1596
1597 SDValue result;
1598 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001600 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602
1603 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001604}
1605
Bob Wilsonb62d2572009-11-03 00:02:05 +00001606// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1607// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1608// one of the above mentioned nodes. It has to be wrapped because otherwise
1609// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1610// be used to form addressing mode. These wrapped nodes will be selected
1611// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001612static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001613 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001614 // FIXME there is no actual debug info here
1615 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001616 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001618 if (CP->isMachineConstantPoolEntry())
1619 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1620 CP->getAlignment());
1621 else
1622 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1623 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001625}
1626
Dan Gohmand858e902010-04-17 15:26:15 +00001627SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1628 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001629 MachineFunction &MF = DAG.getMachineFunction();
1630 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1631 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001632 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001633 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001634 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001635 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1636 SDValue CPAddr;
1637 if (RelocM == Reloc::Static) {
1638 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1639 } else {
1640 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001641 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001642 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1643 ARMCP::CPBlockAddress,
1644 PCAdj);
1645 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1646 }
1647 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1648 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001649 PseudoSourceValue::getConstantPool(), 0,
1650 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001651 if (RelocM == Reloc::Static)
1652 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001653 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001654 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001655}
1656
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001657// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001658SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001659ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001660 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001661 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001662 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001663 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001664 MachineFunction &MF = DAG.getMachineFunction();
1665 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1666 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001667 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001668 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001669 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001670 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001672 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001673 PseudoSourceValue::getConstantPool(), 0,
1674 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001676
Evan Chenge7e0d622009-11-06 22:24:13 +00001677 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001678 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001679
1680 // call __tls_get_addr.
1681 ArgListTy Args;
1682 ArgListEntry Entry;
1683 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001684 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001685 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001686 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001687 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001688 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1689 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001691 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001692 return CallResult.first;
1693}
1694
1695// Lower ISD::GlobalTLSAddress using the "initial exec" or
1696// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001697SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001698ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001699 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001700 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001701 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001702 SDValue Offset;
1703 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001704 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001705 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001706 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001707
Chris Lattner4fb63d02009-07-15 04:12:33 +00001708 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001709 MachineFunction &MF = DAG.getMachineFunction();
1710 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1711 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1712 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001713 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1714 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001715 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001716 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001717 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001719 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001720 PseudoSourceValue::getConstantPool(), 0,
1721 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001722 Chain = Offset.getValue(1);
1723
Evan Chenge7e0d622009-11-06 22:24:13 +00001724 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001725 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001726
Evan Cheng9eda6892009-10-31 03:39:36 +00001727 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001728 PseudoSourceValue::getConstantPool(), 0,
1729 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001730 } else {
1731 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001732 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001733 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001735 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001736 PseudoSourceValue::getConstantPool(), 0,
1737 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001738 }
1739
1740 // The address of the thread local variable is the add of the thread
1741 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001742 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001743}
1744
Dan Gohman475871a2008-07-27 21:46:04 +00001745SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001746ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001747 // TODO: implement the "local dynamic" model
1748 assert(Subtarget->isTargetELF() &&
1749 "TLS not implemented for non-ELF targets");
1750 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1751 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1752 // otherwise use the "Local Exec" TLS Model
1753 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1754 return LowerToTLSGeneralDynamicModel(GA, DAG);
1755 else
1756 return LowerToTLSExecModels(GA, DAG);
1757}
1758
Dan Gohman475871a2008-07-27 21:46:04 +00001759SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001761 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001762 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001763 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001764 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1765 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001766 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001767 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001768 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001769 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001771 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001772 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001773 PseudoSourceValue::getConstantPool(), 0,
1774 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001776 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001777 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001778 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001779 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001780 PseudoSourceValue::getGOT(), 0,
1781 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001782 return Result;
1783 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001784 // If we have T2 ops, we can materialize the address directly via movt/movw
1785 // pair. This is always cheaper.
1786 if (Subtarget->useMovt()) {
1787 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001788 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001789 } else {
1790 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1791 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1792 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001793 PseudoSourceValue::getConstantPool(), 0,
1794 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001795 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001796 }
1797}
1798
Dan Gohman475871a2008-07-27 21:46:04 +00001799SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001800 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001801 MachineFunction &MF = DAG.getMachineFunction();
1802 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1803 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001804 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001805 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001806 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001807 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001809 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001810 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001811 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001812 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001813 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1814 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001815 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001816 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001817 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Evan Cheng9eda6892009-10-31 03:39:36 +00001820 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001821 PseudoSourceValue::getConstantPool(), 0,
1822 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001824
1825 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001826 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001827 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001828 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001829
Evan Cheng63476a82009-09-03 07:04:02 +00001830 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001831 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001832 PseudoSourceValue::getGOT(), 0,
1833 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001834
1835 return Result;
1836}
1837
Dan Gohman475871a2008-07-27 21:46:04 +00001838SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001840 assert(Subtarget->isTargetELF() &&
1841 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001842 MachineFunction &MF = DAG.getMachineFunction();
1843 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1844 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001846 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001847 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001848 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1849 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001850 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001851 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001853 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001854 PseudoSourceValue::getConstantPool(), 0,
1855 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001856 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001857 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001858}
1859
Jim Grosbach0e0da732009-05-12 23:59:14 +00001860SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001861ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1862 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001863 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001864 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1865 Op.getOperand(1), Val);
1866}
1867
1868SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001869ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1870 DebugLoc dl = Op.getDebugLoc();
1871 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1872 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1873}
1874
1875SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001876ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001877 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001878 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001879 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001880 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001881 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001882 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001883 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001884 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1885 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001886 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001887 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001888 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1889 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001890 EVT PtrVT = getPointerTy();
1891 DebugLoc dl = Op.getDebugLoc();
1892 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1893 SDValue CPAddr;
1894 unsigned PCAdj = (RelocM != Reloc::PIC_)
1895 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001896 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001897 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1898 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001899 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001901 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001902 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001903 PseudoSourceValue::getConstantPool(), 0,
1904 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001905
1906 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001907 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001908 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1909 }
1910 return Result;
1911 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001912 }
1913}
1914
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001915static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001916 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001917 DebugLoc dl = Op.getDebugLoc();
1918 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001919 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001920 // v6 and v7 can both handle barriers directly, but need handled a bit
1921 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1922 // never get here.
1923 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1924 if (Subtarget->hasV7Ops())
1925 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1926 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1927 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1928 DAG.getConstant(0, MVT::i32));
1929 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1930 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001931}
1932
Dan Gohman1e93df62010-04-17 14:41:14 +00001933static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1934 MachineFunction &MF = DAG.getMachineFunction();
1935 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1936
Evan Chenga8e29892007-01-19 07:51:42 +00001937 // vastart just stores the address of the VarArgsFrameIndex slot into the
1938 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001939 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001940 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001941 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001942 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001943 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1944 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001945}
1946
Dan Gohman475871a2008-07-27 21:46:04 +00001947SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001948ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1949 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001950 SDNode *Node = Op.getNode();
1951 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001952 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001953 SDValue Chain = Op.getOperand(0);
1954 SDValue Size = Op.getOperand(1);
1955 SDValue Align = Op.getOperand(2);
1956
1957 // Chain the dynamic stack allocation so that it doesn't modify the stack
1958 // pointer when other instructions are using the stack.
1959 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1960
1961 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1962 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1963 if (AlignVal > StackAlign)
1964 // Do this now since selection pass cannot introduce new target
1965 // independent node.
1966 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1967
1968 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1969 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1970 // do even more horrible hack later.
1971 MachineFunction &MF = DAG.getMachineFunction();
1972 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1973 if (AFI->isThumb1OnlyFunction()) {
1974 bool Negate = true;
1975 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1976 if (C) {
1977 uint32_t Val = C->getZExtValue();
1978 if (Val <= 508 && ((Val & 3) == 0))
1979 Negate = false;
1980 }
1981 if (Negate)
1982 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1983 }
1984
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001986 SDValue Ops1[] = { Chain, Size, Align };
1987 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1988 Chain = Res.getValue(1);
1989 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1990 DAG.getIntPtrConstant(0, true), SDValue());
1991 SDValue Ops2[] = { Res, Chain };
1992 return DAG.getMergeValues(Ops2, 2, dl);
1993}
1994
1995SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001996ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1997 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001998 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 MachineFunction &MF = DAG.getMachineFunction();
2000 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2001
2002 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002003 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002004 RC = ARM::tGPRRegisterClass;
2005 else
2006 RC = ARM::GPRRegisterClass;
2007
2008 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002009 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002011
2012 SDValue ArgValue2;
2013 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002014 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002015 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002016
2017 // Create load node to retrieve arguments from the stack.
2018 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002019 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002020 PseudoSourceValue::getFixedStack(FI), 0,
2021 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002022 } else {
2023 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 }
2026
Jim Grosbache5165492009-11-09 00:11:35 +00002027 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002028}
2029
2030SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002032 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 const SmallVectorImpl<ISD::InputArg>
2034 &Ins,
2035 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002036 SmallVectorImpl<SDValue> &InVals)
2037 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038
Bob Wilson1f595bb2009-04-17 19:07:39 +00002039 MachineFunction &MF = DAG.getMachineFunction();
2040 MachineFrameInfo *MFI = MF.getFrameInfo();
2041
Bob Wilson1f595bb2009-04-17 19:07:39 +00002042 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2043
2044 // Assign locations to all of the incoming arguments.
2045 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2047 *DAG.getContext());
2048 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002049 CCAssignFnForNode(CallConv, /* Return*/ false,
2050 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002051
2052 SmallVector<SDValue, 16> ArgValues;
2053
2054 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2055 CCValAssign &VA = ArgLocs[i];
2056
Bob Wilsondee46d72009-04-17 20:35:10 +00002057 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002058 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002059 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002060
Bob Wilson5bafff32009-06-22 23:27:02 +00002061 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002062 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 // f64 and vector types are split up into multiple registers or
2064 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002067 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002069 SDValue ArgValue2;
2070 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002071 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002072 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2073 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2074 PseudoSourceValue::getFixedStack(FI), 0,
2075 false, false, 0);
2076 } else {
2077 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2078 Chain, DAG, dl);
2079 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2081 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002082 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002084 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2085 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002087
Bob Wilson5bafff32009-06-22 23:27:02 +00002088 } else {
2089 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002090
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002096 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002098 RC = (AFI->isThumb1OnlyFunction() ?
2099 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002100 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002101 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002102
2103 // Transform the arguments in physical registers into virtual ones.
2104 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002106 }
2107
2108 // If this is an 8 or 16-bit value, it is really passed promoted
2109 // to 32 bits. Insert an assert[sz]ext to capture this, then
2110 // truncate to the right size.
2111 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002112 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002113 case CCValAssign::Full: break;
2114 case CCValAssign::BCvt:
2115 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2116 break;
2117 case CCValAssign::SExt:
2118 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2119 DAG.getValueType(VA.getValVT()));
2120 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2121 break;
2122 case CCValAssign::ZExt:
2123 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2124 DAG.getValueType(VA.getValVT()));
2125 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2126 break;
2127 }
2128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002130
2131 } else { // VA.isRegLoc()
2132
2133 // sanity check
2134 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002136
2137 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002138 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139
Bob Wilsondee46d72009-04-17 20:35:10 +00002140 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002141 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002142 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002143 PseudoSourceValue::getFixedStack(FI), 0,
2144 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002145 }
2146 }
2147
2148 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002149 if (isVarArg) {
2150 static const unsigned GPRArgRegs[] = {
2151 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2152 };
2153
Bob Wilsondee46d72009-04-17 20:35:10 +00002154 unsigned NumGPRs = CCInfo.getFirstUnallocated
2155 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002156
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002157 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2158 unsigned VARegSize = (4 - NumGPRs) * 4;
2159 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002160 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002161 if (VARegSaveSize) {
2162 // If this function is vararg, store any remaining integer argument regs
2163 // to their spots on the stack so that they may be loaded by deferencing
2164 // the result of va_next.
2165 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002166 AFI->setVarArgsFrameIndex(
2167 MFI->CreateFixedObject(VARegSaveSize,
2168 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002169 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002170 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2171 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002172
Dan Gohman475871a2008-07-27 21:46:04 +00002173 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002174 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002175 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002176 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002177 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002178 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002179 RC = ARM::GPRRegisterClass;
2180
Bob Wilson998e1252009-04-20 18:36:57 +00002181 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002183 SDValue Store =
2184 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002185 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2186 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002187 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002188 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002189 DAG.getConstant(4, getPointerTy()));
2190 }
2191 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002194 } else
2195 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002196 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002197 }
2198
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002200}
2201
2202/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002203static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002204 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002205 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002206 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002207 // Maybe this has already been legalized into the constant pool?
2208 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002210 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002211 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002212 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002213 }
2214 }
2215 return false;
2216}
2217
Evan Chenga8e29892007-01-19 07:51:42 +00002218/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2219/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002220SDValue
2221ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002222 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002223 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002224 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002225 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002226 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002227 // Constant does not fit, try adjusting it by one?
2228 switch (CC) {
2229 default: break;
2230 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002231 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002232 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002233 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002235 }
2236 break;
2237 case ISD::SETULT:
2238 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002239 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002240 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002242 }
2243 break;
2244 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002245 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002246 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002247 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002249 }
2250 break;
2251 case ISD::SETULE:
2252 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002253 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002254 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002256 }
2257 break;
2258 }
2259 }
2260 }
2261
2262 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002263 ARMISD::NodeType CompareType;
2264 switch (CondCode) {
2265 default:
2266 CompareType = ARMISD::CMP;
2267 break;
2268 case ARMCC::EQ:
2269 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002270 // Uses only Z Flag
2271 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002272 break;
2273 }
Evan Cheng218977b2010-07-13 19:27:42 +00002274 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002276}
2277
2278/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002279SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002280ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002281 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002283 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002285 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2287 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002288}
2289
Dan Gohmand858e902010-04-17 15:26:15 +00002290SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002291 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002292 SDValue LHS = Op.getOperand(0);
2293 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002294 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002295 SDValue TrueVal = Op.getOperand(2);
2296 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002297 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002298
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002300 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002302 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2303 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002304 }
2305
2306 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002307 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002308
Evan Cheng218977b2010-07-13 19:27:42 +00002309 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2310 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002312 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002313 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002314 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002315 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002316 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002317 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002318 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002319 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002320 }
2321 return Result;
2322}
2323
Evan Cheng218977b2010-07-13 19:27:42 +00002324/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2325/// to morph to an integer compare sequence.
2326static bool canChangeToInt(SDValue Op, bool &SeenZero,
2327 const ARMSubtarget *Subtarget) {
2328 SDNode *N = Op.getNode();
2329 if (!N->hasOneUse())
2330 // Otherwise it requires moving the value from fp to integer registers.
2331 return false;
2332 if (!N->getNumValues())
2333 return false;
2334 EVT VT = Op.getValueType();
2335 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2336 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2337 // vmrs are very slow, e.g. cortex-a8.
2338 return false;
2339
2340 if (isFloatingPointZero(Op)) {
2341 SeenZero = true;
2342 return true;
2343 }
2344 return ISD::isNormalLoad(N);
2345}
2346
2347static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2348 if (isFloatingPointZero(Op))
2349 return DAG.getConstant(0, MVT::i32);
2350
2351 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2352 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2353 Ld->getChain(), Ld->getBasePtr(),
2354 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2355 Ld->isVolatile(), Ld->isNonTemporal(),
2356 Ld->getAlignment());
2357
2358 llvm_unreachable("Unknown VFP cmp argument!");
2359}
2360
2361static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2362 SDValue &RetVal1, SDValue &RetVal2) {
2363 if (isFloatingPointZero(Op)) {
2364 RetVal1 = DAG.getConstant(0, MVT::i32);
2365 RetVal2 = DAG.getConstant(0, MVT::i32);
2366 return;
2367 }
2368
2369 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2370 SDValue Ptr = Ld->getBasePtr();
2371 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2372 Ld->getChain(), Ptr,
2373 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2374 Ld->isVolatile(), Ld->isNonTemporal(),
2375 Ld->getAlignment());
2376
2377 EVT PtrType = Ptr.getValueType();
2378 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2379 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2380 PtrType, Ptr, DAG.getConstant(4, PtrType));
2381 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2382 Ld->getChain(), NewPtr,
2383 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2384 Ld->isVolatile(), Ld->isNonTemporal(),
2385 NewAlign);
2386 return;
2387 }
2388
2389 llvm_unreachable("Unknown VFP cmp argument!");
2390}
2391
2392/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2393/// f32 and even f64 comparisons to integer ones.
2394SDValue
2395ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2396 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002397 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002398 SDValue LHS = Op.getOperand(2);
2399 SDValue RHS = Op.getOperand(3);
2400 SDValue Dest = Op.getOperand(4);
2401 DebugLoc dl = Op.getDebugLoc();
2402
2403 bool SeenZero = false;
2404 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2405 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002406 // If one of the operand is zero, it's safe to ignore the NaN case since
2407 // we only care about equality comparisons.
2408 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002409 // If unsafe fp math optimization is enabled and there are no othter uses of
2410 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2411 // to an integer comparison.
2412 if (CC == ISD::SETOEQ)
2413 CC = ISD::SETEQ;
2414 else if (CC == ISD::SETUNE)
2415 CC = ISD::SETNE;
2416
2417 SDValue ARMcc;
2418 if (LHS.getValueType() == MVT::f32) {
2419 LHS = bitcastf32Toi32(LHS, DAG);
2420 RHS = bitcastf32Toi32(RHS, DAG);
2421 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2422 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2423 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2424 Chain, Dest, ARMcc, CCR, Cmp);
2425 }
2426
2427 SDValue LHS1, LHS2;
2428 SDValue RHS1, RHS2;
2429 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2430 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2431 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2432 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2433 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2434 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2435 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2436 }
2437
2438 return SDValue();
2439}
2440
2441SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2442 SDValue Chain = Op.getOperand(0);
2443 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2444 SDValue LHS = Op.getOperand(2);
2445 SDValue RHS = Op.getOperand(3);
2446 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002447 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002448
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002450 SDValue ARMcc;
2451 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002454 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002455 }
2456
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002458
2459 if (UnsafeFPMath &&
2460 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2461 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2462 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2463 if (Result.getNode())
2464 return Result;
2465 }
2466
Evan Chenga8e29892007-01-19 07:51:42 +00002467 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002468 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002469
Evan Cheng218977b2010-07-13 19:27:42 +00002470 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2471 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2473 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002474 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002475 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002476 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002477 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2478 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002479 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002480 }
2481 return Res;
2482}
2483
Dan Gohmand858e902010-04-17 15:26:15 +00002484SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002485 SDValue Chain = Op.getOperand(0);
2486 SDValue Table = Op.getOperand(1);
2487 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002488 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002489
Owen Andersone50ed302009-08-10 22:56:29 +00002490 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002491 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2492 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002493 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002494 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002496 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2497 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002498 if (Subtarget->isThumb2()) {
2499 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2500 // which does another jump to the destination. This also makes it easier
2501 // to translate it to TBB / TBH later.
2502 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002504 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002505 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002506 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002507 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002508 PseudoSourceValue::getJumpTable(), 0,
2509 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002510 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002511 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002513 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002514 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002515 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002516 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002518 }
Evan Chenga8e29892007-01-19 07:51:42 +00002519}
2520
Bob Wilson76a312b2010-03-19 22:51:32 +00002521static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2522 DebugLoc dl = Op.getDebugLoc();
2523 unsigned Opc;
2524
2525 switch (Op.getOpcode()) {
2526 default:
2527 assert(0 && "Invalid opcode!");
2528 case ISD::FP_TO_SINT:
2529 Opc = ARMISD::FTOSI;
2530 break;
2531 case ISD::FP_TO_UINT:
2532 Opc = ARMISD::FTOUI;
2533 break;
2534 }
2535 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2536 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2537}
2538
2539static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2540 EVT VT = Op.getValueType();
2541 DebugLoc dl = Op.getDebugLoc();
2542 unsigned Opc;
2543
2544 switch (Op.getOpcode()) {
2545 default:
2546 assert(0 && "Invalid opcode!");
2547 case ISD::SINT_TO_FP:
2548 Opc = ARMISD::SITOF;
2549 break;
2550 case ISD::UINT_TO_FP:
2551 Opc = ARMISD::UITOF;
2552 break;
2553 }
2554
2555 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2556 return DAG.getNode(Opc, dl, VT, Op);
2557}
2558
Evan Cheng515fe3a2010-07-08 02:08:50 +00002559SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002560 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002561 SDValue Tmp0 = Op.getOperand(0);
2562 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002563 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002564 EVT VT = Op.getValueType();
2565 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002566 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002567 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002568 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002569 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002571 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002572}
2573
Evan Cheng2457f2c2010-05-22 01:47:14 +00002574SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2575 MachineFunction &MF = DAG.getMachineFunction();
2576 MachineFrameInfo *MFI = MF.getFrameInfo();
2577 MFI->setReturnAddressIsTaken(true);
2578
2579 EVT VT = Op.getValueType();
2580 DebugLoc dl = Op.getDebugLoc();
2581 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2582 if (Depth) {
2583 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2584 SDValue Offset = DAG.getConstant(4, MVT::i32);
2585 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2586 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2587 NULL, 0, false, false, 0);
2588 }
2589
2590 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002591 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002592 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2593}
2594
Dan Gohmand858e902010-04-17 15:26:15 +00002595SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002596 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2597 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002598
Owen Andersone50ed302009-08-10 22:56:29 +00002599 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002600 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2601 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002602 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002603 ? ARM::R7 : ARM::R11;
2604 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2605 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002606 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2607 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002608 return FrameAddr;
2609}
2610
Bob Wilson9f3f0612010-04-17 05:30:19 +00002611/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2612/// expand a bit convert where either the source or destination type is i64 to
2613/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2614/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2615/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002616static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002617 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2618 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002619 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002620
Bob Wilson9f3f0612010-04-17 05:30:19 +00002621 // This function is only supposed to be called for i64 types, either as the
2622 // source or destination of the bit convert.
2623 EVT SrcVT = Op.getValueType();
2624 EVT DstVT = N->getValueType(0);
2625 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2626 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002627
Bob Wilson9f3f0612010-04-17 05:30:19 +00002628 // Turn i64->f64 into VMOVDRR.
2629 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2631 DAG.getConstant(0, MVT::i32));
2632 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2633 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002634 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2635 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002636 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002637
Jim Grosbache5165492009-11-09 00:11:35 +00002638 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002639 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2640 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2641 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2642 // Merge the pieces into a single i64 value.
2643 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2644 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002645
Bob Wilson9f3f0612010-04-17 05:30:19 +00002646 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002647}
2648
Bob Wilson5bafff32009-06-22 23:27:02 +00002649/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002650/// Zero vectors are used to represent vector negation and in those cases
2651/// will be implemented with the NEON VNEG instruction. However, VNEG does
2652/// not support i64 elements, so sometimes the zero vectors will need to be
2653/// explicitly constructed. Regardless, use a canonical VMOV to create the
2654/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002655static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002656 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002657 // The canonical modified immediate encoding of a zero vector is....0!
2658 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2659 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2660 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2661 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002662}
2663
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002664/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2665/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002666SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2667 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002668 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2669 EVT VT = Op.getValueType();
2670 unsigned VTBits = VT.getSizeInBits();
2671 DebugLoc dl = Op.getDebugLoc();
2672 SDValue ShOpLo = Op.getOperand(0);
2673 SDValue ShOpHi = Op.getOperand(1);
2674 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002675 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002676 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002677
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002678 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2679
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002680 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2681 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2682 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2683 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2684 DAG.getConstant(VTBits, MVT::i32));
2685 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2686 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002687 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002688
2689 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2690 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002691 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002692 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002693 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002694 CCR, Cmp);
2695
2696 SDValue Ops[2] = { Lo, Hi };
2697 return DAG.getMergeValues(Ops, 2, dl);
2698}
2699
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002700/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2701/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002702SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2703 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002704 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2705 EVT VT = Op.getValueType();
2706 unsigned VTBits = VT.getSizeInBits();
2707 DebugLoc dl = Op.getDebugLoc();
2708 SDValue ShOpLo = Op.getOperand(0);
2709 SDValue ShOpHi = Op.getOperand(1);
2710 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002711 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002712
2713 assert(Op.getOpcode() == ISD::SHL_PARTS);
2714 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2715 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2716 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2717 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2718 DAG.getConstant(VTBits, MVT::i32));
2719 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2720 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2721
2722 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2723 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2724 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002725 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002726 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002727 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002728 CCR, Cmp);
2729
2730 SDValue Ops[2] = { Lo, Hi };
2731 return DAG.getMergeValues(Ops, 2, dl);
2732}
2733
Jim Grosbach3482c802010-01-18 19:58:49 +00002734static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2735 const ARMSubtarget *ST) {
2736 EVT VT = N->getValueType(0);
2737 DebugLoc dl = N->getDebugLoc();
2738
2739 if (!ST->hasV6T2Ops())
2740 return SDValue();
2741
2742 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2743 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2744}
2745
Bob Wilson5bafff32009-06-22 23:27:02 +00002746static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2747 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002748 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 DebugLoc dl = N->getDebugLoc();
2750
2751 // Lower vector shifts on NEON to use VSHL.
2752 if (VT.isVector()) {
2753 assert(ST->hasNEON() && "unexpected vector shift");
2754
2755 // Left shifts translate directly to the vshiftu intrinsic.
2756 if (N->getOpcode() == ISD::SHL)
2757 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002758 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 N->getOperand(0), N->getOperand(1));
2760
2761 assert((N->getOpcode() == ISD::SRA ||
2762 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2763
2764 // NEON uses the same intrinsics for both left and right shifts. For
2765 // right shifts, the shift amounts are negative, so negate the vector of
2766 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2769 getZeroVector(ShiftVT, DAG, dl),
2770 N->getOperand(1));
2771 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2772 Intrinsic::arm_neon_vshifts :
2773 Intrinsic::arm_neon_vshiftu);
2774 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002776 N->getOperand(0), NegatedCount);
2777 }
2778
Eli Friedmance392eb2009-08-22 03:13:10 +00002779 // We can get here for a node like i32 = ISD::SHL i32, i64
2780 if (VT != MVT::i64)
2781 return SDValue();
2782
2783 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002784 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002785
Chris Lattner27a6c732007-11-24 07:07:01 +00002786 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2787 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002788 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002789 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002790
Chris Lattner27a6c732007-11-24 07:07:01 +00002791 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002792 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002793
Chris Lattner27a6c732007-11-24 07:07:01 +00002794 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002795 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002796 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002797 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002798 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002799
Chris Lattner27a6c732007-11-24 07:07:01 +00002800 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2801 // captures the result into a carry flag.
2802 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002803 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002804
Chris Lattner27a6c732007-11-24 07:07:01 +00002805 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002806 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002807
Chris Lattner27a6c732007-11-24 07:07:01 +00002808 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002809 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002810}
2811
Bob Wilson5bafff32009-06-22 23:27:02 +00002812static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2813 SDValue TmpOp0, TmpOp1;
2814 bool Invert = false;
2815 bool Swap = false;
2816 unsigned Opc = 0;
2817
2818 SDValue Op0 = Op.getOperand(0);
2819 SDValue Op1 = Op.getOperand(1);
2820 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002821 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2823 DebugLoc dl = Op.getDebugLoc();
2824
2825 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2826 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002827 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002828 case ISD::SETUNE:
2829 case ISD::SETNE: Invert = true; // Fallthrough
2830 case ISD::SETOEQ:
2831 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2832 case ISD::SETOLT:
2833 case ISD::SETLT: Swap = true; // Fallthrough
2834 case ISD::SETOGT:
2835 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2836 case ISD::SETOLE:
2837 case ISD::SETLE: Swap = true; // Fallthrough
2838 case ISD::SETOGE:
2839 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2840 case ISD::SETUGE: Swap = true; // Fallthrough
2841 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2842 case ISD::SETUGT: Swap = true; // Fallthrough
2843 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2844 case ISD::SETUEQ: Invert = true; // Fallthrough
2845 case ISD::SETONE:
2846 // Expand this to (OLT | OGT).
2847 TmpOp0 = Op0;
2848 TmpOp1 = Op1;
2849 Opc = ISD::OR;
2850 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2851 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2852 break;
2853 case ISD::SETUO: Invert = true; // Fallthrough
2854 case ISD::SETO:
2855 // Expand this to (OLT | OGE).
2856 TmpOp0 = Op0;
2857 TmpOp1 = Op1;
2858 Opc = ISD::OR;
2859 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2860 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2861 break;
2862 }
2863 } else {
2864 // Integer comparisons.
2865 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002866 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 case ISD::SETNE: Invert = true;
2868 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2869 case ISD::SETLT: Swap = true;
2870 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2871 case ISD::SETLE: Swap = true;
2872 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2873 case ISD::SETULT: Swap = true;
2874 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2875 case ISD::SETULE: Swap = true;
2876 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2877 }
2878
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002879 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 if (Opc == ARMISD::VCEQ) {
2881
2882 SDValue AndOp;
2883 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2884 AndOp = Op0;
2885 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2886 AndOp = Op1;
2887
2888 // Ignore bitconvert.
2889 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2890 AndOp = AndOp.getOperand(0);
2891
2892 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2893 Opc = ARMISD::VTST;
2894 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2895 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2896 Invert = !Invert;
2897 }
2898 }
2899 }
2900
2901 if (Swap)
2902 std::swap(Op0, Op1);
2903
2904 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2905
2906 if (Invert)
2907 Result = DAG.getNOT(dl, Result, VT);
2908
2909 return Result;
2910}
2911
Bob Wilsond3c42842010-06-14 22:19:57 +00002912/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2913/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002914/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002915static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2916 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002917 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002918 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002919
Bob Wilson827b2102010-06-15 19:05:35 +00002920 // SplatBitSize is set to the smallest size that splats the vector, so a
2921 // zero vector will always have SplatBitSize == 8. However, NEON modified
2922 // immediate instructions others than VMOV do not support the 8-bit encoding
2923 // of a zero vector, and the default encoding of zero is supposed to be the
2924 // 32-bit version.
2925 if (SplatBits == 0)
2926 SplatBitSize = 32;
2927
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 switch (SplatBitSize) {
2929 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002930 if (!isVMOV)
2931 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002932 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002933 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002934 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002935 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002936 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002937 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002938
2939 case 16:
2940 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002941 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002942 if ((SplatBits & ~0xff) == 0) {
2943 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002944 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002945 Imm = SplatBits;
2946 break;
2947 }
2948 if ((SplatBits & ~0xff00) == 0) {
2949 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002950 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002951 Imm = SplatBits >> 8;
2952 break;
2953 }
2954 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002955
2956 case 32:
2957 // NEON's 32-bit VMOV supports splat values where:
2958 // * only one byte is nonzero, or
2959 // * the least significant byte is 0xff and the second byte is nonzero, or
2960 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002961 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002962 if ((SplatBits & ~0xff) == 0) {
2963 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002964 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002965 Imm = SplatBits;
2966 break;
2967 }
2968 if ((SplatBits & ~0xff00) == 0) {
2969 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002970 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002971 Imm = SplatBits >> 8;
2972 break;
2973 }
2974 if ((SplatBits & ~0xff0000) == 0) {
2975 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002976 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002977 Imm = SplatBits >> 16;
2978 break;
2979 }
2980 if ((SplatBits & ~0xff000000) == 0) {
2981 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002982 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002983 Imm = SplatBits >> 24;
2984 break;
2985 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002986
2987 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002988 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2989 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002990 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002991 Imm = SplatBits >> 8;
2992 SplatBits |= 0xff;
2993 break;
2994 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002995
2996 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002997 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2998 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002999 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003000 Imm = SplatBits >> 16;
3001 SplatBits |= 0xffff;
3002 break;
3003 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003004
3005 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3006 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3007 // VMOV.I32. A (very) minor optimization would be to replicate the value
3008 // and fall through here to test for a valid 64-bit splat. But, then the
3009 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003010 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
3012 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003013 if (!isVMOV)
3014 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003015 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003016 uint64_t BitMask = 0xff;
3017 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003018 unsigned ImmMask = 1;
3019 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003021 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003022 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003023 Imm |= ImmMask;
3024 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003026 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003027 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003028 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003029 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003030 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003031 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003032 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003033 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003034 break;
3035 }
3036
Bob Wilson1a913ed2010-06-11 21:34:50 +00003037 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003038 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003039 return SDValue();
3040 }
3041
Bob Wilsoncba270d2010-07-13 21:16:48 +00003042 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3043 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003044}
3045
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003046static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3047 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003048 unsigned NumElts = VT.getVectorNumElements();
3049 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003050 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003051
3052 // If this is a VEXT shuffle, the immediate value is the index of the first
3053 // element. The other shuffle indices must be the successive elements after
3054 // the first one.
3055 unsigned ExpectedElt = Imm;
3056 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003057 // Increment the expected index. If it wraps around, it may still be
3058 // a VEXT but the source vectors must be swapped.
3059 ExpectedElt += 1;
3060 if (ExpectedElt == NumElts * 2) {
3061 ExpectedElt = 0;
3062 ReverseVEXT = true;
3063 }
3064
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003065 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003066 return false;
3067 }
3068
3069 // Adjust the index value if the source operands will be swapped.
3070 if (ReverseVEXT)
3071 Imm -= NumElts;
3072
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003073 return true;
3074}
3075
Bob Wilson8bb9e482009-07-26 00:39:34 +00003076/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3077/// instruction with the specified blocksize. (The order of the elements
3078/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003079static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3080 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003081 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3082 "Only possible block sizes for VREV are: 16, 32, 64");
3083
Bob Wilson8bb9e482009-07-26 00:39:34 +00003084 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003085 if (EltSz == 64)
3086 return false;
3087
3088 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003089 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003090
3091 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3092 return false;
3093
3094 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003095 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003096 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3097 return false;
3098 }
3099
3100 return true;
3101}
3102
Bob Wilsonc692cb72009-08-21 20:54:19 +00003103static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3104 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003105 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3106 if (EltSz == 64)
3107 return false;
3108
Bob Wilsonc692cb72009-08-21 20:54:19 +00003109 unsigned NumElts = VT.getVectorNumElements();
3110 WhichResult = (M[0] == 0 ? 0 : 1);
3111 for (unsigned i = 0; i < NumElts; i += 2) {
3112 if ((unsigned) M[i] != i + WhichResult ||
3113 (unsigned) M[i+1] != i + NumElts + WhichResult)
3114 return false;
3115 }
3116 return true;
3117}
3118
Bob Wilson324f4f12009-12-03 06:40:55 +00003119/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3120/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3121/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3122static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3123 unsigned &WhichResult) {
3124 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3125 if (EltSz == 64)
3126 return false;
3127
3128 unsigned NumElts = VT.getVectorNumElements();
3129 WhichResult = (M[0] == 0 ? 0 : 1);
3130 for (unsigned i = 0; i < NumElts; i += 2) {
3131 if ((unsigned) M[i] != i + WhichResult ||
3132 (unsigned) M[i+1] != i + WhichResult)
3133 return false;
3134 }
3135 return true;
3136}
3137
Bob Wilsonc692cb72009-08-21 20:54:19 +00003138static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3139 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003140 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3141 if (EltSz == 64)
3142 return false;
3143
Bob Wilsonc692cb72009-08-21 20:54:19 +00003144 unsigned NumElts = VT.getVectorNumElements();
3145 WhichResult = (M[0] == 0 ? 0 : 1);
3146 for (unsigned i = 0; i != NumElts; ++i) {
3147 if ((unsigned) M[i] != 2 * i + WhichResult)
3148 return false;
3149 }
3150
3151 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003152 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003153 return false;
3154
3155 return true;
3156}
3157
Bob Wilson324f4f12009-12-03 06:40:55 +00003158/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3159/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3160/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3161static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3162 unsigned &WhichResult) {
3163 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3164 if (EltSz == 64)
3165 return false;
3166
3167 unsigned Half = VT.getVectorNumElements() / 2;
3168 WhichResult = (M[0] == 0 ? 0 : 1);
3169 for (unsigned j = 0; j != 2; ++j) {
3170 unsigned Idx = WhichResult;
3171 for (unsigned i = 0; i != Half; ++i) {
3172 if ((unsigned) M[i + j * Half] != Idx)
3173 return false;
3174 Idx += 2;
3175 }
3176 }
3177
3178 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3179 if (VT.is64BitVector() && EltSz == 32)
3180 return false;
3181
3182 return true;
3183}
3184
Bob Wilsonc692cb72009-08-21 20:54:19 +00003185static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3186 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003187 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3188 if (EltSz == 64)
3189 return false;
3190
Bob Wilsonc692cb72009-08-21 20:54:19 +00003191 unsigned NumElts = VT.getVectorNumElements();
3192 WhichResult = (M[0] == 0 ? 0 : 1);
3193 unsigned Idx = WhichResult * NumElts / 2;
3194 for (unsigned i = 0; i != NumElts; i += 2) {
3195 if ((unsigned) M[i] != Idx ||
3196 (unsigned) M[i+1] != Idx + NumElts)
3197 return false;
3198 Idx += 1;
3199 }
3200
3201 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003202 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003203 return false;
3204
3205 return true;
3206}
3207
Bob Wilson324f4f12009-12-03 06:40:55 +00003208/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3209/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3210/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3211static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3212 unsigned &WhichResult) {
3213 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3214 if (EltSz == 64)
3215 return false;
3216
3217 unsigned NumElts = VT.getVectorNumElements();
3218 WhichResult = (M[0] == 0 ? 0 : 1);
3219 unsigned Idx = WhichResult * NumElts / 2;
3220 for (unsigned i = 0; i != NumElts; i += 2) {
3221 if ((unsigned) M[i] != Idx ||
3222 (unsigned) M[i+1] != Idx)
3223 return false;
3224 Idx += 1;
3225 }
3226
3227 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3228 if (VT.is64BitVector() && EltSz == 32)
3229 return false;
3230
3231 return true;
3232}
3233
Bob Wilson5bafff32009-06-22 23:27:02 +00003234// If this is a case we can't handle, return null and let the default
3235// expansion code take care of it.
3236static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003237 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003238 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003239 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003240
3241 APInt SplatBits, SplatUndef;
3242 unsigned SplatBitSize;
3243 bool HasAnyUndefs;
3244 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003245 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003246 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003247 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003248 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003249 SplatUndef.getZExtValue(), SplatBitSize,
3250 DAG, VmovVT, VT.is128BitVector(), true);
3251 if (Val.getNode()) {
3252 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3253 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3254 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003255
3256 // Try an immediate VMVN.
3257 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3258 ((1LL << SplatBitSize) - 1));
3259 Val = isNEONModifiedImm(NegatedImm,
3260 SplatUndef.getZExtValue(), SplatBitSize,
3261 DAG, VmovVT, VT.is128BitVector(), false);
3262 if (Val.getNode()) {
3263 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3264 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3265 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003266 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003267 }
3268
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003269 // Scan through the operands to see if only one value is used.
3270 unsigned NumElts = VT.getVectorNumElements();
3271 bool isOnlyLowElement = true;
3272 bool usesOnlyOneValue = true;
3273 bool isConstant = true;
3274 SDValue Value;
3275 for (unsigned i = 0; i < NumElts; ++i) {
3276 SDValue V = Op.getOperand(i);
3277 if (V.getOpcode() == ISD::UNDEF)
3278 continue;
3279 if (i > 0)
3280 isOnlyLowElement = false;
3281 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3282 isConstant = false;
3283
3284 if (!Value.getNode())
3285 Value = V;
3286 else if (V != Value)
3287 usesOnlyOneValue = false;
3288 }
3289
3290 if (!Value.getNode())
3291 return DAG.getUNDEF(VT);
3292
3293 if (isOnlyLowElement)
3294 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3295
3296 // If all elements are constants, fall back to the default expansion, which
3297 // will generate a load from the constant pool.
3298 if (isConstant)
3299 return SDValue();
3300
3301 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003302 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3303 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003304 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3305
3306 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003307 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3308 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003309 if (EltSize >= 32) {
3310 // Do the expansion with floating-point types, since that is what the VFP
3311 // registers are defined to use, and since i64 is not legal.
3312 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3313 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003314 SmallVector<SDValue, 8> Ops;
3315 for (unsigned i = 0; i < NumElts; ++i)
3316 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3317 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003318 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003319 }
3320
3321 return SDValue();
3322}
3323
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003324/// isShuffleMaskLegal - Targets can use this to indicate that they only
3325/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3326/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3327/// are assumed to be legal.
3328bool
3329ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3330 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003331 if (VT.getVectorNumElements() == 4 &&
3332 (VT.is128BitVector() || VT.is64BitVector())) {
3333 unsigned PFIndexes[4];
3334 for (unsigned i = 0; i != 4; ++i) {
3335 if (M[i] < 0)
3336 PFIndexes[i] = 8;
3337 else
3338 PFIndexes[i] = M[i];
3339 }
3340
3341 // Compute the index in the perfect shuffle table.
3342 unsigned PFTableIndex =
3343 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3344 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3345 unsigned Cost = (PFEntry >> 30);
3346
3347 if (Cost <= 4)
3348 return true;
3349 }
3350
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003351 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003352 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003353
Bob Wilson53dd2452010-06-07 23:53:38 +00003354 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3355 return (EltSize >= 32 ||
3356 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003357 isVREVMask(M, VT, 64) ||
3358 isVREVMask(M, VT, 32) ||
3359 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003360 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3361 isVTRNMask(M, VT, WhichResult) ||
3362 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003363 isVZIPMask(M, VT, WhichResult) ||
3364 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3365 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3366 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003367}
3368
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003369/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3370/// the specified operations to build the shuffle.
3371static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3372 SDValue RHS, SelectionDAG &DAG,
3373 DebugLoc dl) {
3374 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3375 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3376 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3377
3378 enum {
3379 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3380 OP_VREV,
3381 OP_VDUP0,
3382 OP_VDUP1,
3383 OP_VDUP2,
3384 OP_VDUP3,
3385 OP_VEXT1,
3386 OP_VEXT2,
3387 OP_VEXT3,
3388 OP_VUZPL, // VUZP, left result
3389 OP_VUZPR, // VUZP, right result
3390 OP_VZIPL, // VZIP, left result
3391 OP_VZIPR, // VZIP, right result
3392 OP_VTRNL, // VTRN, left result
3393 OP_VTRNR // VTRN, right result
3394 };
3395
3396 if (OpNum == OP_COPY) {
3397 if (LHSID == (1*9+2)*9+3) return LHS;
3398 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3399 return RHS;
3400 }
3401
3402 SDValue OpLHS, OpRHS;
3403 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3404 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3405 EVT VT = OpLHS.getValueType();
3406
3407 switch (OpNum) {
3408 default: llvm_unreachable("Unknown shuffle opcode!");
3409 case OP_VREV:
3410 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3411 case OP_VDUP0:
3412 case OP_VDUP1:
3413 case OP_VDUP2:
3414 case OP_VDUP3:
3415 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003416 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003417 case OP_VEXT1:
3418 case OP_VEXT2:
3419 case OP_VEXT3:
3420 return DAG.getNode(ARMISD::VEXT, dl, VT,
3421 OpLHS, OpRHS,
3422 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3423 case OP_VUZPL:
3424 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003425 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003426 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3427 case OP_VZIPL:
3428 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003429 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003430 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3431 case OP_VTRNL:
3432 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003433 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3434 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003435 }
3436}
3437
Bob Wilson5bafff32009-06-22 23:27:02 +00003438static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003439 SDValue V1 = Op.getOperand(0);
3440 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003441 DebugLoc dl = Op.getDebugLoc();
3442 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003443 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003444 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003445
Bob Wilson28865062009-08-13 02:13:04 +00003446 // Convert shuffles that are directly supported on NEON to target-specific
3447 // DAG nodes, instead of keeping them as shuffles and matching them again
3448 // during code selection. This is more efficient and avoids the possibility
3449 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003450 // FIXME: floating-point vectors should be canonicalized to integer vectors
3451 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003452 SVN->getMask(ShuffleMask);
3453
Bob Wilson53dd2452010-06-07 23:53:38 +00003454 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3455 if (EltSize <= 32) {
3456 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3457 int Lane = SVN->getSplatIndex();
3458 // If this is undef splat, generate it via "just" vdup, if possible.
3459 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003460
Bob Wilson53dd2452010-06-07 23:53:38 +00003461 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3462 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3463 }
3464 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3465 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003466 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003467
3468 bool ReverseVEXT;
3469 unsigned Imm;
3470 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3471 if (ReverseVEXT)
3472 std::swap(V1, V2);
3473 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3474 DAG.getConstant(Imm, MVT::i32));
3475 }
3476
3477 if (isVREVMask(ShuffleMask, VT, 64))
3478 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3479 if (isVREVMask(ShuffleMask, VT, 32))
3480 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3481 if (isVREVMask(ShuffleMask, VT, 16))
3482 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3483
3484 // Check for Neon shuffles that modify both input vectors in place.
3485 // If both results are used, i.e., if there are two shuffles with the same
3486 // source operands and with masks corresponding to both results of one of
3487 // these operations, DAG memoization will ensure that a single node is
3488 // used for both shuffles.
3489 unsigned WhichResult;
3490 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3491 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3492 V1, V2).getValue(WhichResult);
3493 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3494 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3495 V1, V2).getValue(WhichResult);
3496 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3497 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3498 V1, V2).getValue(WhichResult);
3499
3500 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3501 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3502 V1, V1).getValue(WhichResult);
3503 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3504 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3505 V1, V1).getValue(WhichResult);
3506 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3507 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3508 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003509 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003510
Bob Wilsonc692cb72009-08-21 20:54:19 +00003511 // If the shuffle is not directly supported and it has 4 elements, use
3512 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003513 unsigned NumElts = VT.getVectorNumElements();
3514 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003515 unsigned PFIndexes[4];
3516 for (unsigned i = 0; i != 4; ++i) {
3517 if (ShuffleMask[i] < 0)
3518 PFIndexes[i] = 8;
3519 else
3520 PFIndexes[i] = ShuffleMask[i];
3521 }
3522
3523 // Compute the index in the perfect shuffle table.
3524 unsigned PFTableIndex =
3525 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003526 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3527 unsigned Cost = (PFEntry >> 30);
3528
3529 if (Cost <= 4)
3530 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3531 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003532
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003533 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003534 if (EltSize >= 32) {
3535 // Do the expansion with floating-point types, since that is what the VFP
3536 // registers are defined to use, and since i64 is not legal.
3537 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3538 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3539 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3540 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003541 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003542 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003543 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003544 Ops.push_back(DAG.getUNDEF(EltVT));
3545 else
3546 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3547 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3548 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3549 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003550 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003551 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003552 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3553 }
3554
Bob Wilson22cac0d2009-08-14 05:16:33 +00003555 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003556}
3557
Bob Wilson5bafff32009-06-22 23:27:02 +00003558static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003559 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003560 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003561 SDValue Vec = Op.getOperand(0);
3562 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003563 assert(VT == MVT::i32 &&
3564 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3565 "unexpected type for custom-lowering vector extract");
3566 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003567}
3568
Bob Wilsona6d65862009-08-03 20:36:38 +00003569static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3570 // The only time a CONCAT_VECTORS operation can have legal types is when
3571 // two 64-bit vectors are concatenated to a 128-bit vector.
3572 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3573 "unexpected CONCAT_VECTORS");
3574 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003576 SDValue Op0 = Op.getOperand(0);
3577 SDValue Op1 = Op.getOperand(1);
3578 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3580 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003581 DAG.getIntPtrConstant(0));
3582 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3584 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003585 DAG.getIntPtrConstant(1));
3586 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003587}
3588
Dan Gohmand858e902010-04-17 15:26:15 +00003589SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003590 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003591 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003592 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003593 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003594 case ISD::GlobalAddress:
3595 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3596 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003597 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003598 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3599 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003600 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003601 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003602 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003603 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003604 case ISD::SINT_TO_FP:
3605 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3606 case ISD::FP_TO_SINT:
3607 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003608 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003609 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003610 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003611 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003612 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003613 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003614 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3615 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003616 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003617 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003618 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003619 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003620 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003621 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003622 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003623 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003624 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3625 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3626 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003628 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003629 }
Dan Gohman475871a2008-07-27 21:46:04 +00003630 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003631}
3632
Duncan Sands1607f052008-12-01 11:39:25 +00003633/// ReplaceNodeResults - Replace the results of node with an illegal result
3634/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003635void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3636 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003637 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003638 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003639 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003640 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003641 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003642 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003643 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003644 Res = ExpandBIT_CONVERT(N, DAG);
3645 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003646 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003647 case ISD::SRA:
3648 Res = LowerShift(N, DAG, Subtarget);
3649 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003650 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003651 if (Res.getNode())
3652 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003653}
Chris Lattner27a6c732007-11-24 07:07:01 +00003654
Evan Chenga8e29892007-01-19 07:51:42 +00003655//===----------------------------------------------------------------------===//
3656// ARM Scheduler Hooks
3657//===----------------------------------------------------------------------===//
3658
3659MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003660ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3661 MachineBasicBlock *BB,
3662 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003663 unsigned dest = MI->getOperand(0).getReg();
3664 unsigned ptr = MI->getOperand(1).getReg();
3665 unsigned oldval = MI->getOperand(2).getReg();
3666 unsigned newval = MI->getOperand(3).getReg();
3667 unsigned scratch = BB->getParent()->getRegInfo()
3668 .createVirtualRegister(ARM::GPRRegisterClass);
3669 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3670 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003671 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003672
3673 unsigned ldrOpc, strOpc;
3674 switch (Size) {
3675 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003676 case 1:
3677 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3678 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3679 break;
3680 case 2:
3681 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3682 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3683 break;
3684 case 4:
3685 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3686 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3687 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003688 }
3689
3690 MachineFunction *MF = BB->getParent();
3691 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3692 MachineFunction::iterator It = BB;
3693 ++It; // insert the new blocks after the current block
3694
3695 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3696 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3697 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3698 MF->insert(It, loop1MBB);
3699 MF->insert(It, loop2MBB);
3700 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003701
3702 // Transfer the remainder of BB and its successor edges to exitMBB.
3703 exitMBB->splice(exitMBB->begin(), BB,
3704 llvm::next(MachineBasicBlock::iterator(MI)),
3705 BB->end());
3706 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003707
3708 // thisMBB:
3709 // ...
3710 // fallthrough --> loop1MBB
3711 BB->addSuccessor(loop1MBB);
3712
3713 // loop1MBB:
3714 // ldrex dest, [ptr]
3715 // cmp dest, oldval
3716 // bne exitMBB
3717 BB = loop1MBB;
3718 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003719 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003720 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003721 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3722 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003723 BB->addSuccessor(loop2MBB);
3724 BB->addSuccessor(exitMBB);
3725
3726 // loop2MBB:
3727 // strex scratch, newval, [ptr]
3728 // cmp scratch, #0
3729 // bne loop1MBB
3730 BB = loop2MBB;
3731 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3732 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003733 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003734 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003735 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3736 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003737 BB->addSuccessor(loop1MBB);
3738 BB->addSuccessor(exitMBB);
3739
3740 // exitMBB:
3741 // ...
3742 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003743
Dan Gohman14152b42010-07-06 20:24:04 +00003744 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003745
Jim Grosbach5278eb82009-12-11 01:42:04 +00003746 return BB;
3747}
3748
3749MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003750ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3751 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003752 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3753 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3754
3755 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003756 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003757 MachineFunction::iterator It = BB;
3758 ++It;
3759
3760 unsigned dest = MI->getOperand(0).getReg();
3761 unsigned ptr = MI->getOperand(1).getReg();
3762 unsigned incr = MI->getOperand(2).getReg();
3763 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003764
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003765 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003766 unsigned ldrOpc, strOpc;
3767 switch (Size) {
3768 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003769 case 1:
3770 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003771 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003772 break;
3773 case 2:
3774 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3775 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3776 break;
3777 case 4:
3778 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3779 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3780 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003781 }
3782
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003783 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3784 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3785 MF->insert(It, loopMBB);
3786 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003787
3788 // Transfer the remainder of BB and its successor edges to exitMBB.
3789 exitMBB->splice(exitMBB->begin(), BB,
3790 llvm::next(MachineBasicBlock::iterator(MI)),
3791 BB->end());
3792 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003793
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003794 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003795 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3796 unsigned scratch2 = (!BinOpcode) ? incr :
3797 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3798
3799 // thisMBB:
3800 // ...
3801 // fallthrough --> loopMBB
3802 BB->addSuccessor(loopMBB);
3803
3804 // loopMBB:
3805 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003806 // <binop> scratch2, dest, incr
3807 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003808 // cmp scratch, #0
3809 // bne- loopMBB
3810 // fallthrough --> exitMBB
3811 BB = loopMBB;
3812 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003813 if (BinOpcode) {
3814 // operand order needs to go the other way for NAND
3815 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3816 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3817 addReg(incr).addReg(dest)).addReg(0);
3818 else
3819 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3820 addReg(dest).addReg(incr)).addReg(0);
3821 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003822
3823 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3824 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003825 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003826 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003827 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3828 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003829
3830 BB->addSuccessor(loopMBB);
3831 BB->addSuccessor(exitMBB);
3832
3833 // exitMBB:
3834 // ...
3835 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003836
Dan Gohman14152b42010-07-06 20:24:04 +00003837 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003838
Jim Grosbachc3c23542009-12-14 04:22:04 +00003839 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003840}
3841
Evan Cheng218977b2010-07-13 19:27:42 +00003842static
3843MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3844 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3845 E = MBB->succ_end(); I != E; ++I)
3846 if (*I != Succ)
3847 return *I;
3848 llvm_unreachable("Expecting a BB with two successors!");
3849}
3850
Jim Grosbache801dc42009-12-12 01:40:06 +00003851MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003852ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003853 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003854 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003855 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003856 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003857 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003858 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003859 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003860 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003861
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003862 case ARM::ATOMIC_LOAD_ADD_I8:
3863 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3864 case ARM::ATOMIC_LOAD_ADD_I16:
3865 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3866 case ARM::ATOMIC_LOAD_ADD_I32:
3867 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003868
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003869 case ARM::ATOMIC_LOAD_AND_I8:
3870 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3871 case ARM::ATOMIC_LOAD_AND_I16:
3872 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3873 case ARM::ATOMIC_LOAD_AND_I32:
3874 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003875
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003876 case ARM::ATOMIC_LOAD_OR_I8:
3877 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3878 case ARM::ATOMIC_LOAD_OR_I16:
3879 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3880 case ARM::ATOMIC_LOAD_OR_I32:
3881 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003882
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003883 case ARM::ATOMIC_LOAD_XOR_I8:
3884 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3885 case ARM::ATOMIC_LOAD_XOR_I16:
3886 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3887 case ARM::ATOMIC_LOAD_XOR_I32:
3888 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003889
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003890 case ARM::ATOMIC_LOAD_NAND_I8:
3891 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3892 case ARM::ATOMIC_LOAD_NAND_I16:
3893 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3894 case ARM::ATOMIC_LOAD_NAND_I32:
3895 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003896
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003897 case ARM::ATOMIC_LOAD_SUB_I8:
3898 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3899 case ARM::ATOMIC_LOAD_SUB_I16:
3900 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3901 case ARM::ATOMIC_LOAD_SUB_I32:
3902 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003903
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003904 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3905 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3906 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003907
3908 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3909 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3910 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003911
Evan Cheng007ea272009-08-12 05:17:19 +00003912 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003913 // To "insert" a SELECT_CC instruction, we actually have to insert the
3914 // diamond control-flow pattern. The incoming instruction knows the
3915 // destination vreg to set, the condition code register to branch on, the
3916 // true/false values to select between, and a branch opcode to use.
3917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003918 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003919 ++It;
3920
3921 // thisMBB:
3922 // ...
3923 // TrueVal = ...
3924 // cmpTY ccX, r1, r2
3925 // bCC copy1MBB
3926 // fallthrough --> copy0MBB
3927 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003928 MachineFunction *F = BB->getParent();
3929 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3930 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003931 F->insert(It, copy0MBB);
3932 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003933
3934 // Transfer the remainder of BB and its successor edges to sinkMBB.
3935 sinkMBB->splice(sinkMBB->begin(), BB,
3936 llvm::next(MachineBasicBlock::iterator(MI)),
3937 BB->end());
3938 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3939
Dan Gohman258c58c2010-07-06 15:49:48 +00003940 BB->addSuccessor(copy0MBB);
3941 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003942
Dan Gohman14152b42010-07-06 20:24:04 +00003943 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3944 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3945
Evan Chenga8e29892007-01-19 07:51:42 +00003946 // copy0MBB:
3947 // %FalseValue = ...
3948 // # fallthrough to sinkMBB
3949 BB = copy0MBB;
3950
3951 // Update machine-CFG edges
3952 BB->addSuccessor(sinkMBB);
3953
3954 // sinkMBB:
3955 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3956 // ...
3957 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003958 BuildMI(*BB, BB->begin(), dl,
3959 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003960 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3961 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3962
Dan Gohman14152b42010-07-06 20:24:04 +00003963 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003964 return BB;
3965 }
Evan Cheng86198642009-08-07 00:34:42 +00003966
Evan Cheng218977b2010-07-13 19:27:42 +00003967 case ARM::BCCi64:
3968 case ARM::BCCZi64: {
3969 // Compare both parts that make up the double comparison separately for
3970 // equality.
3971 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
3972
3973 unsigned LHS1 = MI->getOperand(1).getReg();
3974 unsigned LHS2 = MI->getOperand(2).getReg();
3975 if (RHSisZero) {
3976 AddDefaultPred(BuildMI(BB, dl,
3977 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3978 .addReg(LHS1).addImm(0));
3979 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3980 .addReg(LHS2).addImm(0)
3981 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3982 } else {
3983 unsigned RHS1 = MI->getOperand(3).getReg();
3984 unsigned RHS2 = MI->getOperand(4).getReg();
3985 AddDefaultPred(BuildMI(BB, dl,
3986 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3987 .addReg(LHS1).addReg(RHS1));
3988 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3989 .addReg(LHS2).addReg(RHS2)
3990 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3991 }
3992
3993 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
3994 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
3995 if (MI->getOperand(0).getImm() == ARMCC::NE)
3996 std::swap(destMBB, exitMBB);
3997
3998 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3999 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4000 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4001 .addMBB(exitMBB);
4002
4003 MI->eraseFromParent(); // The pseudo instruction is gone now.
4004 return BB;
4005 }
4006
Evan Cheng86198642009-08-07 00:34:42 +00004007 case ARM::tANDsp:
4008 case ARM::tADDspr_:
4009 case ARM::tSUBspi_:
4010 case ARM::t2SUBrSPi_:
4011 case ARM::t2SUBrSPi12_:
4012 case ARM::t2SUBrSPs_: {
4013 MachineFunction *MF = BB->getParent();
4014 unsigned DstReg = MI->getOperand(0).getReg();
4015 unsigned SrcReg = MI->getOperand(1).getReg();
4016 bool DstIsDead = MI->getOperand(0).isDead();
4017 bool SrcIsKill = MI->getOperand(1).isKill();
4018
4019 if (SrcReg != ARM::SP) {
4020 // Copy the source to SP from virtual register.
4021 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4022 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4023 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004024 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004025 .addReg(SrcReg, getKillRegState(SrcIsKill));
4026 }
4027
4028 unsigned OpOpc = 0;
4029 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4030 switch (MI->getOpcode()) {
4031 default:
4032 llvm_unreachable("Unexpected pseudo instruction!");
4033 case ARM::tANDsp:
4034 OpOpc = ARM::tAND;
4035 NeedPred = true;
4036 break;
4037 case ARM::tADDspr_:
4038 OpOpc = ARM::tADDspr;
4039 break;
4040 case ARM::tSUBspi_:
4041 OpOpc = ARM::tSUBspi;
4042 break;
4043 case ARM::t2SUBrSPi_:
4044 OpOpc = ARM::t2SUBrSPi;
4045 NeedPred = true; NeedCC = true;
4046 break;
4047 case ARM::t2SUBrSPi12_:
4048 OpOpc = ARM::t2SUBrSPi12;
4049 NeedPred = true;
4050 break;
4051 case ARM::t2SUBrSPs_:
4052 OpOpc = ARM::t2SUBrSPs;
4053 NeedPred = true; NeedCC = true; NeedOp3 = true;
4054 break;
4055 }
Dan Gohman14152b42010-07-06 20:24:04 +00004056 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004057 if (OpOpc == ARM::tAND)
4058 AddDefaultT1CC(MIB);
4059 MIB.addReg(ARM::SP);
4060 MIB.addOperand(MI->getOperand(2));
4061 if (NeedOp3)
4062 MIB.addOperand(MI->getOperand(3));
4063 if (NeedPred)
4064 AddDefaultPred(MIB);
4065 if (NeedCC)
4066 AddDefaultCC(MIB);
4067
4068 // Copy the result from SP to virtual register.
4069 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4070 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4071 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004072 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004073 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4074 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004075 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004076 return BB;
4077 }
Evan Chenga8e29892007-01-19 07:51:42 +00004078 }
4079}
4080
4081//===----------------------------------------------------------------------===//
4082// ARM Optimization Hooks
4083//===----------------------------------------------------------------------===//
4084
Chris Lattnerd1980a52009-03-12 06:52:53 +00004085static
4086SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4087 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088 SelectionDAG &DAG = DCI.DAG;
4089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004090 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004091 unsigned Opc = N->getOpcode();
4092 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4093 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4094 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4095 ISD::CondCode CC = ISD::SETCC_INVALID;
4096
4097 if (isSlctCC) {
4098 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4099 } else {
4100 SDValue CCOp = Slct.getOperand(0);
4101 if (CCOp.getOpcode() == ISD::SETCC)
4102 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4103 }
4104
4105 bool DoXform = false;
4106 bool InvCC = false;
4107 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4108 "Bad input!");
4109
4110 if (LHS.getOpcode() == ISD::Constant &&
4111 cast<ConstantSDNode>(LHS)->isNullValue()) {
4112 DoXform = true;
4113 } else if (CC != ISD::SETCC_INVALID &&
4114 RHS.getOpcode() == ISD::Constant &&
4115 cast<ConstantSDNode>(RHS)->isNullValue()) {
4116 std::swap(LHS, RHS);
4117 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004118 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004119 Op0.getOperand(0).getValueType();
4120 bool isInt = OpVT.isInteger();
4121 CC = ISD::getSetCCInverse(CC, isInt);
4122
4123 if (!TLI.isCondCodeLegal(CC, OpVT))
4124 return SDValue(); // Inverse operator isn't legal.
4125
4126 DoXform = true;
4127 InvCC = true;
4128 }
4129
4130 if (DoXform) {
4131 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4132 if (isSlctCC)
4133 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4134 Slct.getOperand(0), Slct.getOperand(1), CC);
4135 SDValue CCOp = Slct.getOperand(0);
4136 if (InvCC)
4137 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4138 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4139 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4140 CCOp, OtherOp, Result);
4141 }
4142 return SDValue();
4143}
4144
4145/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4146static SDValue PerformADDCombine(SDNode *N,
4147 TargetLowering::DAGCombinerInfo &DCI) {
4148 // added by evan in r37685 with no testcase.
4149 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004150
Chris Lattnerd1980a52009-03-12 06:52:53 +00004151 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4152 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4153 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4154 if (Result.getNode()) return Result;
4155 }
4156 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4157 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4158 if (Result.getNode()) return Result;
4159 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004160
Chris Lattnerd1980a52009-03-12 06:52:53 +00004161 return SDValue();
4162}
4163
4164/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4165static SDValue PerformSUBCombine(SDNode *N,
4166 TargetLowering::DAGCombinerInfo &DCI) {
4167 // added by evan in r37685 with no testcase.
4168 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004169
Chris Lattnerd1980a52009-03-12 06:52:53 +00004170 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4171 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4172 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4173 if (Result.getNode()) return Result;
4174 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004175
Chris Lattnerd1980a52009-03-12 06:52:53 +00004176 return SDValue();
4177}
4178
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004179static SDValue PerformMULCombine(SDNode *N,
4180 TargetLowering::DAGCombinerInfo &DCI,
4181 const ARMSubtarget *Subtarget) {
4182 SelectionDAG &DAG = DCI.DAG;
4183
4184 if (Subtarget->isThumb1Only())
4185 return SDValue();
4186
4187 if (DAG.getMachineFunction().
4188 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4189 return SDValue();
4190
4191 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4192 return SDValue();
4193
4194 EVT VT = N->getValueType(0);
4195 if (VT != MVT::i32)
4196 return SDValue();
4197
4198 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4199 if (!C)
4200 return SDValue();
4201
4202 uint64_t MulAmt = C->getZExtValue();
4203 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4204 ShiftAmt = ShiftAmt & (32 - 1);
4205 SDValue V = N->getOperand(0);
4206 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004207
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004208 SDValue Res;
4209 MulAmt >>= ShiftAmt;
4210 if (isPowerOf2_32(MulAmt - 1)) {
4211 // (mul x, 2^N + 1) => (add (shl x, N), x)
4212 Res = DAG.getNode(ISD::ADD, DL, VT,
4213 V, DAG.getNode(ISD::SHL, DL, VT,
4214 V, DAG.getConstant(Log2_32(MulAmt-1),
4215 MVT::i32)));
4216 } else if (isPowerOf2_32(MulAmt + 1)) {
4217 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4218 Res = DAG.getNode(ISD::SUB, DL, VT,
4219 DAG.getNode(ISD::SHL, DL, VT,
4220 V, DAG.getConstant(Log2_32(MulAmt+1),
4221 MVT::i32)),
4222 V);
4223 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004224 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004225
4226 if (ShiftAmt != 0)
4227 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4228 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004229
4230 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004231 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004232 return SDValue();
4233}
4234
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004235/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4236/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004237static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004238 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004239 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004240 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004241 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004242 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004243 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004244}
4245
Bob Wilson9e82bf12010-07-14 01:22:12 +00004246/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4247/// ARMISD::VDUPLANE.
4248static SDValue PerformVDUPLANECombine(SDNode *N,
4249 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004250 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4251 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004252 SDValue Op = N->getOperand(0);
4253 EVT VT = N->getValueType(0);
4254
4255 // Ignore bit_converts.
4256 while (Op.getOpcode() == ISD::BIT_CONVERT)
4257 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004258 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004259 return SDValue();
4260
4261 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4262 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4263 // The canonical VMOV for a zero vector uses a 32-bit element size.
4264 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4265 unsigned EltBits;
4266 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4267 EltSize = 8;
4268 if (EltSize > VT.getVectorElementType().getSizeInBits())
4269 return SDValue();
4270
4271 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4272 return DCI.CombineTo(N, Res, false);
4273}
4274
Bob Wilson5bafff32009-06-22 23:27:02 +00004275/// getVShiftImm - Check if this is a valid build_vector for the immediate
4276/// operand of a vector shift operation, where all the elements of the
4277/// build_vector must have the same constant integer value.
4278static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4279 // Ignore bit_converts.
4280 while (Op.getOpcode() == ISD::BIT_CONVERT)
4281 Op = Op.getOperand(0);
4282 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4283 APInt SplatBits, SplatUndef;
4284 unsigned SplatBitSize;
4285 bool HasAnyUndefs;
4286 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4287 HasAnyUndefs, ElementBits) ||
4288 SplatBitSize > ElementBits)
4289 return false;
4290 Cnt = SplatBits.getSExtValue();
4291 return true;
4292}
4293
4294/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4295/// operand of a vector shift left operation. That value must be in the range:
4296/// 0 <= Value < ElementBits for a left shift; or
4297/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004298static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004299 assert(VT.isVector() && "vector shift count is not a vector type");
4300 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4301 if (! getVShiftImm(Op, ElementBits, Cnt))
4302 return false;
4303 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4304}
4305
4306/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4307/// operand of a vector shift right operation. For a shift opcode, the value
4308/// is positive, but for an intrinsic the value count must be negative. The
4309/// absolute value must be in the range:
4310/// 1 <= |Value| <= ElementBits for a right shift; or
4311/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004312static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004313 int64_t &Cnt) {
4314 assert(VT.isVector() && "vector shift count is not a vector type");
4315 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4316 if (! getVShiftImm(Op, ElementBits, Cnt))
4317 return false;
4318 if (isIntrinsic)
4319 Cnt = -Cnt;
4320 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4321}
4322
4323/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4324static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4325 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4326 switch (IntNo) {
4327 default:
4328 // Don't do anything for most intrinsics.
4329 break;
4330
4331 // Vector shifts: check for immediate versions and lower them.
4332 // Note: This is done during DAG combining instead of DAG legalizing because
4333 // the build_vectors for 64-bit vector element shift counts are generally
4334 // not legal, and it is hard to see their values after they get legalized to
4335 // loads from a constant pool.
4336 case Intrinsic::arm_neon_vshifts:
4337 case Intrinsic::arm_neon_vshiftu:
4338 case Intrinsic::arm_neon_vshiftls:
4339 case Intrinsic::arm_neon_vshiftlu:
4340 case Intrinsic::arm_neon_vshiftn:
4341 case Intrinsic::arm_neon_vrshifts:
4342 case Intrinsic::arm_neon_vrshiftu:
4343 case Intrinsic::arm_neon_vrshiftn:
4344 case Intrinsic::arm_neon_vqshifts:
4345 case Intrinsic::arm_neon_vqshiftu:
4346 case Intrinsic::arm_neon_vqshiftsu:
4347 case Intrinsic::arm_neon_vqshiftns:
4348 case Intrinsic::arm_neon_vqshiftnu:
4349 case Intrinsic::arm_neon_vqshiftnsu:
4350 case Intrinsic::arm_neon_vqrshiftns:
4351 case Intrinsic::arm_neon_vqrshiftnu:
4352 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004353 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004354 int64_t Cnt;
4355 unsigned VShiftOpc = 0;
4356
4357 switch (IntNo) {
4358 case Intrinsic::arm_neon_vshifts:
4359 case Intrinsic::arm_neon_vshiftu:
4360 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4361 VShiftOpc = ARMISD::VSHL;
4362 break;
4363 }
4364 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4365 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4366 ARMISD::VSHRs : ARMISD::VSHRu);
4367 break;
4368 }
4369 return SDValue();
4370
4371 case Intrinsic::arm_neon_vshiftls:
4372 case Intrinsic::arm_neon_vshiftlu:
4373 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4374 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004375 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004376
4377 case Intrinsic::arm_neon_vrshifts:
4378 case Intrinsic::arm_neon_vrshiftu:
4379 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4380 break;
4381 return SDValue();
4382
4383 case Intrinsic::arm_neon_vqshifts:
4384 case Intrinsic::arm_neon_vqshiftu:
4385 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4386 break;
4387 return SDValue();
4388
4389 case Intrinsic::arm_neon_vqshiftsu:
4390 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4391 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004392 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004393
4394 case Intrinsic::arm_neon_vshiftn:
4395 case Intrinsic::arm_neon_vrshiftn:
4396 case Intrinsic::arm_neon_vqshiftns:
4397 case Intrinsic::arm_neon_vqshiftnu:
4398 case Intrinsic::arm_neon_vqshiftnsu:
4399 case Intrinsic::arm_neon_vqrshiftns:
4400 case Intrinsic::arm_neon_vqrshiftnu:
4401 case Intrinsic::arm_neon_vqrshiftnsu:
4402 // Narrowing shifts require an immediate right shift.
4403 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4404 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004405 llvm_unreachable("invalid shift count for narrowing vector shift "
4406 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004407
4408 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004409 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004410 }
4411
4412 switch (IntNo) {
4413 case Intrinsic::arm_neon_vshifts:
4414 case Intrinsic::arm_neon_vshiftu:
4415 // Opcode already set above.
4416 break;
4417 case Intrinsic::arm_neon_vshiftls:
4418 case Intrinsic::arm_neon_vshiftlu:
4419 if (Cnt == VT.getVectorElementType().getSizeInBits())
4420 VShiftOpc = ARMISD::VSHLLi;
4421 else
4422 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4423 ARMISD::VSHLLs : ARMISD::VSHLLu);
4424 break;
4425 case Intrinsic::arm_neon_vshiftn:
4426 VShiftOpc = ARMISD::VSHRN; break;
4427 case Intrinsic::arm_neon_vrshifts:
4428 VShiftOpc = ARMISD::VRSHRs; break;
4429 case Intrinsic::arm_neon_vrshiftu:
4430 VShiftOpc = ARMISD::VRSHRu; break;
4431 case Intrinsic::arm_neon_vrshiftn:
4432 VShiftOpc = ARMISD::VRSHRN; break;
4433 case Intrinsic::arm_neon_vqshifts:
4434 VShiftOpc = ARMISD::VQSHLs; break;
4435 case Intrinsic::arm_neon_vqshiftu:
4436 VShiftOpc = ARMISD::VQSHLu; break;
4437 case Intrinsic::arm_neon_vqshiftsu:
4438 VShiftOpc = ARMISD::VQSHLsu; break;
4439 case Intrinsic::arm_neon_vqshiftns:
4440 VShiftOpc = ARMISD::VQSHRNs; break;
4441 case Intrinsic::arm_neon_vqshiftnu:
4442 VShiftOpc = ARMISD::VQSHRNu; break;
4443 case Intrinsic::arm_neon_vqshiftnsu:
4444 VShiftOpc = ARMISD::VQSHRNsu; break;
4445 case Intrinsic::arm_neon_vqrshiftns:
4446 VShiftOpc = ARMISD::VQRSHRNs; break;
4447 case Intrinsic::arm_neon_vqrshiftnu:
4448 VShiftOpc = ARMISD::VQRSHRNu; break;
4449 case Intrinsic::arm_neon_vqrshiftnsu:
4450 VShiftOpc = ARMISD::VQRSHRNsu; break;
4451 }
4452
4453 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004455 }
4456
4457 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004458 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004459 int64_t Cnt;
4460 unsigned VShiftOpc = 0;
4461
4462 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4463 VShiftOpc = ARMISD::VSLI;
4464 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4465 VShiftOpc = ARMISD::VSRI;
4466 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004467 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004468 }
4469
4470 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4471 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 }
4474
4475 case Intrinsic::arm_neon_vqrshifts:
4476 case Intrinsic::arm_neon_vqrshiftu:
4477 // No immediate versions of these to check for.
4478 break;
4479 }
4480
4481 return SDValue();
4482}
4483
4484/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4485/// lowers them. As with the vector shift intrinsics, this is done during DAG
4486/// combining instead of DAG legalizing because the build_vectors for 64-bit
4487/// vector element shift counts are generally not legal, and it is hard to see
4488/// their values after they get legalized to loads from a constant pool.
4489static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4490 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004492
4493 // Nothing to be done for scalar shifts.
4494 if (! VT.isVector())
4495 return SDValue();
4496
4497 assert(ST->hasNEON() && "unexpected vector shift");
4498 int64_t Cnt;
4499
4500 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004501 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004502
4503 case ISD::SHL:
4504 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4505 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004507 break;
4508
4509 case ISD::SRA:
4510 case ISD::SRL:
4511 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4512 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4513 ARMISD::VSHRs : ARMISD::VSHRu);
4514 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004516 }
4517 }
4518 return SDValue();
4519}
4520
4521/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4522/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4523static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4524 const ARMSubtarget *ST) {
4525 SDValue N0 = N->getOperand(0);
4526
4527 // Check for sign- and zero-extensions of vector extract operations of 8-
4528 // and 16-bit vector elements. NEON supports these directly. They are
4529 // handled during DAG combining because type legalization will promote them
4530 // to 32-bit types and it is messy to recognize the operations after that.
4531 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4532 SDValue Vec = N0.getOperand(0);
4533 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004534 EVT VT = N->getValueType(0);
4535 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004536 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4537
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 if (VT == MVT::i32 &&
4539 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004540 TLI.isTypeLegal(Vec.getValueType())) {
4541
4542 unsigned Opc = 0;
4543 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004544 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004545 case ISD::SIGN_EXTEND:
4546 Opc = ARMISD::VGETLANEs;
4547 break;
4548 case ISD::ZERO_EXTEND:
4549 case ISD::ANY_EXTEND:
4550 Opc = ARMISD::VGETLANEu;
4551 break;
4552 }
4553 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4554 }
4555 }
4556
4557 return SDValue();
4558}
4559
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004560/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4561/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4562static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4563 const ARMSubtarget *ST) {
4564 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004565 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004566 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4567 // a NaN; only do the transformation when it matches that behavior.
4568
4569 // For now only do this when using NEON for FP operations; if using VFP, it
4570 // is not obvious that the benefit outweighs the cost of switching to the
4571 // NEON pipeline.
4572 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4573 N->getValueType(0) != MVT::f32)
4574 return SDValue();
4575
4576 SDValue CondLHS = N->getOperand(0);
4577 SDValue CondRHS = N->getOperand(1);
4578 SDValue LHS = N->getOperand(2);
4579 SDValue RHS = N->getOperand(3);
4580 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4581
4582 unsigned Opcode = 0;
4583 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004584 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004585 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004586 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004587 IsReversed = true ; // x CC y ? y : x
4588 } else {
4589 return SDValue();
4590 }
4591
Bob Wilsone742bb52010-02-24 22:15:53 +00004592 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004593 switch (CC) {
4594 default: break;
4595 case ISD::SETOLT:
4596 case ISD::SETOLE:
4597 case ISD::SETLT:
4598 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004599 case ISD::SETULT:
4600 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004601 // If LHS is NaN, an ordered comparison will be false and the result will
4602 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4603 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4604 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4605 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4606 break;
4607 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4608 // will return -0, so vmin can only be used for unsafe math or if one of
4609 // the operands is known to be nonzero.
4610 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4611 !UnsafeFPMath &&
4612 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4613 break;
4614 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004615 break;
4616
4617 case ISD::SETOGT:
4618 case ISD::SETOGE:
4619 case ISD::SETGT:
4620 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004621 case ISD::SETUGT:
4622 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004623 // If LHS is NaN, an ordered comparison will be false and the result will
4624 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4625 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4626 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4627 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4628 break;
4629 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4630 // will return +0, so vmax can only be used for unsafe math or if one of
4631 // the operands is known to be nonzero.
4632 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4633 !UnsafeFPMath &&
4634 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4635 break;
4636 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004637 break;
4638 }
4639
4640 if (!Opcode)
4641 return SDValue();
4642 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4643}
4644
Dan Gohman475871a2008-07-27 21:46:04 +00004645SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004646 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004647 switch (N->getOpcode()) {
4648 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004649 case ISD::ADD: return PerformADDCombine(N, DCI);
4650 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004651 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004652 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004653 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004654 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004655 case ISD::SHL:
4656 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004657 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004658 case ISD::SIGN_EXTEND:
4659 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004660 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4661 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004662 }
Dan Gohman475871a2008-07-27 21:46:04 +00004663 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004664}
4665
Bill Wendlingaf566342009-08-15 21:21:19 +00004666bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4667 if (!Subtarget->hasV6Ops())
4668 // Pre-v6 does not support unaligned mem access.
4669 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004670
4671 // v6+ may or may not support unaligned mem access depending on the system
4672 // configuration.
4673 // FIXME: This is pretty conservative. Should we provide cmdline option to
4674 // control the behaviour?
4675 if (!Subtarget->isTargetDarwin())
4676 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004677
4678 switch (VT.getSimpleVT().SimpleTy) {
4679 default:
4680 return false;
4681 case MVT::i8:
4682 case MVT::i16:
4683 case MVT::i32:
4684 return true;
4685 // FIXME: VLD1 etc with standard alignment is legal.
4686 }
4687}
4688
Evan Chenge6c835f2009-08-14 20:09:37 +00004689static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4690 if (V < 0)
4691 return false;
4692
4693 unsigned Scale = 1;
4694 switch (VT.getSimpleVT().SimpleTy) {
4695 default: return false;
4696 case MVT::i1:
4697 case MVT::i8:
4698 // Scale == 1;
4699 break;
4700 case MVT::i16:
4701 // Scale == 2;
4702 Scale = 2;
4703 break;
4704 case MVT::i32:
4705 // Scale == 4;
4706 Scale = 4;
4707 break;
4708 }
4709
4710 if ((V & (Scale - 1)) != 0)
4711 return false;
4712 V /= Scale;
4713 return V == (V & ((1LL << 5) - 1));
4714}
4715
4716static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4717 const ARMSubtarget *Subtarget) {
4718 bool isNeg = false;
4719 if (V < 0) {
4720 isNeg = true;
4721 V = - V;
4722 }
4723
4724 switch (VT.getSimpleVT().SimpleTy) {
4725 default: return false;
4726 case MVT::i1:
4727 case MVT::i8:
4728 case MVT::i16:
4729 case MVT::i32:
4730 // + imm12 or - imm8
4731 if (isNeg)
4732 return V == (V & ((1LL << 8) - 1));
4733 return V == (V & ((1LL << 12) - 1));
4734 case MVT::f32:
4735 case MVT::f64:
4736 // Same as ARM mode. FIXME: NEON?
4737 if (!Subtarget->hasVFP2())
4738 return false;
4739 if ((V & 3) != 0)
4740 return false;
4741 V >>= 2;
4742 return V == (V & ((1LL << 8) - 1));
4743 }
4744}
4745
Evan Chengb01fad62007-03-12 23:30:29 +00004746/// isLegalAddressImmediate - Return true if the integer value can be used
4747/// as the offset of the target addressing mode for load / store of the
4748/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004749static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004750 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004751 if (V == 0)
4752 return true;
4753
Evan Cheng65011532009-03-09 19:15:00 +00004754 if (!VT.isSimple())
4755 return false;
4756
Evan Chenge6c835f2009-08-14 20:09:37 +00004757 if (Subtarget->isThumb1Only())
4758 return isLegalT1AddressImmediate(V, VT);
4759 else if (Subtarget->isThumb2())
4760 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004761
Evan Chenge6c835f2009-08-14 20:09:37 +00004762 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004763 if (V < 0)
4764 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004766 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 case MVT::i1:
4768 case MVT::i8:
4769 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004770 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004771 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004773 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004774 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 case MVT::f32:
4776 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004777 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004778 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004779 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004780 return false;
4781 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004782 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004783 }
Evan Chenga8e29892007-01-19 07:51:42 +00004784}
4785
Evan Chenge6c835f2009-08-14 20:09:37 +00004786bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4787 EVT VT) const {
4788 int Scale = AM.Scale;
4789 if (Scale < 0)
4790 return false;
4791
4792 switch (VT.getSimpleVT().SimpleTy) {
4793 default: return false;
4794 case MVT::i1:
4795 case MVT::i8:
4796 case MVT::i16:
4797 case MVT::i32:
4798 if (Scale == 1)
4799 return true;
4800 // r + r << imm
4801 Scale = Scale & ~1;
4802 return Scale == 2 || Scale == 4 || Scale == 8;
4803 case MVT::i64:
4804 // r + r
4805 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4806 return true;
4807 return false;
4808 case MVT::isVoid:
4809 // Note, we allow "void" uses (basically, uses that aren't loads or
4810 // stores), because arm allows folding a scale into many arithmetic
4811 // operations. This should be made more precise and revisited later.
4812
4813 // Allow r << imm, but the imm has to be a multiple of two.
4814 if (Scale & 1) return false;
4815 return isPowerOf2_32(Scale);
4816 }
4817}
4818
Chris Lattner37caf8c2007-04-09 23:33:39 +00004819/// isLegalAddressingMode - Return true if the addressing mode represented
4820/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004821bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004822 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004823 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004824 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004825 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004826
Chris Lattner37caf8c2007-04-09 23:33:39 +00004827 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004828 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004829 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004830
Chris Lattner37caf8c2007-04-09 23:33:39 +00004831 switch (AM.Scale) {
4832 case 0: // no scale reg, must be "r+i" or "r", or "i".
4833 break;
4834 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004835 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004836 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004837 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004838 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004839 // ARM doesn't support any R+R*scale+imm addr modes.
4840 if (AM.BaseOffs)
4841 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004842
Bob Wilson2c7dab12009-04-08 17:55:28 +00004843 if (!VT.isSimple())
4844 return false;
4845
Evan Chenge6c835f2009-08-14 20:09:37 +00004846 if (Subtarget->isThumb2())
4847 return isLegalT2ScaledAddressingMode(AM, VT);
4848
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004849 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004851 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 case MVT::i1:
4853 case MVT::i8:
4854 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004855 if (Scale < 0) Scale = -Scale;
4856 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004857 return true;
4858 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004859 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004861 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004862 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004863 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004864 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004865 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004866
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004868 // Note, we allow "void" uses (basically, uses that aren't loads or
4869 // stores), because arm allows folding a scale into many arithmetic
4870 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004871
Chris Lattner37caf8c2007-04-09 23:33:39 +00004872 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004873 if (Scale & 1) return false;
4874 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004875 }
4876 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004877 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004878 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004879}
4880
Evan Cheng77e47512009-11-11 19:05:52 +00004881/// isLegalICmpImmediate - Return true if the specified immediate is legal
4882/// icmp immediate, that is the target has icmp instructions which can compare
4883/// a register against the immediate without having to materialize the
4884/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004885bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004886 if (!Subtarget->isThumb())
4887 return ARM_AM::getSOImmVal(Imm) != -1;
4888 if (Subtarget->isThumb2())
4889 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004890 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004891}
4892
Owen Andersone50ed302009-08-10 22:56:29 +00004893static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004894 bool isSEXTLoad, SDValue &Base,
4895 SDValue &Offset, bool &isInc,
4896 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004897 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4898 return false;
4899
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004901 // AddressingMode 3
4902 Base = Ptr->getOperand(0);
4903 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004904 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004905 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004906 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004907 isInc = false;
4908 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4909 return true;
4910 }
4911 }
4912 isInc = (Ptr->getOpcode() == ISD::ADD);
4913 Offset = Ptr->getOperand(1);
4914 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004916 // AddressingMode 2
4917 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004918 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004919 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004920 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004921 isInc = false;
4922 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4923 Base = Ptr->getOperand(0);
4924 return true;
4925 }
4926 }
4927
4928 if (Ptr->getOpcode() == ISD::ADD) {
4929 isInc = true;
4930 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4931 if (ShOpcVal != ARM_AM::no_shift) {
4932 Base = Ptr->getOperand(1);
4933 Offset = Ptr->getOperand(0);
4934 } else {
4935 Base = Ptr->getOperand(0);
4936 Offset = Ptr->getOperand(1);
4937 }
4938 return true;
4939 }
4940
4941 isInc = (Ptr->getOpcode() == ISD::ADD);
4942 Base = Ptr->getOperand(0);
4943 Offset = Ptr->getOperand(1);
4944 return true;
4945 }
4946
Jim Grosbache5165492009-11-09 00:11:35 +00004947 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004948 return false;
4949}
4950
Owen Andersone50ed302009-08-10 22:56:29 +00004951static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004952 bool isSEXTLoad, SDValue &Base,
4953 SDValue &Offset, bool &isInc,
4954 SelectionDAG &DAG) {
4955 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4956 return false;
4957
4958 Base = Ptr->getOperand(0);
4959 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4960 int RHSC = (int)RHS->getZExtValue();
4961 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4962 assert(Ptr->getOpcode() == ISD::ADD);
4963 isInc = false;
4964 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4965 return true;
4966 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4967 isInc = Ptr->getOpcode() == ISD::ADD;
4968 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4969 return true;
4970 }
4971 }
4972
4973 return false;
4974}
4975
Evan Chenga8e29892007-01-19 07:51:42 +00004976/// getPreIndexedAddressParts - returns true by value, base pointer and
4977/// offset pointer and addressing mode by reference if the node's address
4978/// can be legally represented as pre-indexed load / store address.
4979bool
Dan Gohman475871a2008-07-27 21:46:04 +00004980ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4981 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004982 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004983 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004984 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004985 return false;
4986
Owen Andersone50ed302009-08-10 22:56:29 +00004987 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004988 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004989 bool isSEXTLoad = false;
4990 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4991 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004992 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004993 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4994 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4995 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004996 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004997 } else
4998 return false;
4999
5000 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005001 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005002 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005003 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5004 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005005 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005006 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005007 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005008 if (!isLegal)
5009 return false;
5010
5011 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5012 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005013}
5014
5015/// getPostIndexedAddressParts - returns true by value, base pointer and
5016/// offset pointer and addressing mode by reference if this node can be
5017/// combined with a load / store to form a post-indexed load / store.
5018bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005019 SDValue &Base,
5020 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005021 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005022 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005023 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005024 return false;
5025
Owen Andersone50ed302009-08-10 22:56:29 +00005026 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005027 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005028 bool isSEXTLoad = false;
5029 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005030 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005031 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005032 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5033 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005034 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005035 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005036 } else
5037 return false;
5038
5039 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005040 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005041 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005042 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005043 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005044 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005045 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5046 isInc, DAG);
5047 if (!isLegal)
5048 return false;
5049
Evan Cheng28dad2a2010-05-18 21:31:17 +00005050 if (Ptr != Base) {
5051 // Swap base ptr and offset to catch more post-index load / store when
5052 // it's legal. In Thumb2 mode, offset must be an immediate.
5053 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5054 !Subtarget->isThumb2())
5055 std::swap(Base, Offset);
5056
5057 // Post-indexed load / store update the base pointer.
5058 if (Ptr != Base)
5059 return false;
5060 }
5061
Evan Chenge88d5ce2009-07-02 07:28:31 +00005062 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5063 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005064}
5065
Dan Gohman475871a2008-07-27 21:46:04 +00005066void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005067 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005068 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005069 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005070 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005071 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005072 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005073 switch (Op.getOpcode()) {
5074 default: break;
5075 case ARMISD::CMOV: {
5076 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005077 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005078 if (KnownZero == 0 && KnownOne == 0) return;
5079
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005080 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005081 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5082 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005083 KnownZero &= KnownZeroRHS;
5084 KnownOne &= KnownOneRHS;
5085 return;
5086 }
5087 }
5088}
5089
5090//===----------------------------------------------------------------------===//
5091// ARM Inline Assembly Support
5092//===----------------------------------------------------------------------===//
5093
5094/// getConstraintType - Given a constraint letter, return the type of
5095/// constraint it is for this target.
5096ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005097ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5098 if (Constraint.size() == 1) {
5099 switch (Constraint[0]) {
5100 default: break;
5101 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005102 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005103 }
Evan Chenga8e29892007-01-19 07:51:42 +00005104 }
Chris Lattner4234f572007-03-25 02:14:49 +00005105 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005106}
5107
Bob Wilson2dc4f542009-03-20 22:42:55 +00005108std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005109ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005110 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005111 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005112 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005113 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005114 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005115 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005116 return std::make_pair(0U, ARM::tGPRRegisterClass);
5117 else
5118 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005119 case 'r':
5120 return std::make_pair(0U, ARM::GPRRegisterClass);
5121 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005123 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005124 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005125 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005126 if (VT.getSizeInBits() == 128)
5127 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005128 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005129 }
5130 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005131 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005132 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005133
Evan Chenga8e29892007-01-19 07:51:42 +00005134 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5135}
5136
5137std::vector<unsigned> ARMTargetLowering::
5138getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005139 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005140 if (Constraint.size() != 1)
5141 return std::vector<unsigned>();
5142
5143 switch (Constraint[0]) { // GCC ARM Constraint Letters
5144 default: break;
5145 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005146 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5147 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5148 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005149 case 'r':
5150 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5151 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5152 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5153 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005154 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005156 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5157 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5158 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5159 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5160 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5161 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5162 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5163 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005164 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005165 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5166 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5167 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5168 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005169 if (VT.getSizeInBits() == 128)
5170 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5171 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005172 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005173 }
5174
5175 return std::vector<unsigned>();
5176}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005177
5178/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5179/// vector. If it is invalid, don't add anything to Ops.
5180void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5181 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005182 std::vector<SDValue>&Ops,
5183 SelectionDAG &DAG) const {
5184 SDValue Result(0, 0);
5185
5186 switch (Constraint) {
5187 default: break;
5188 case 'I': case 'J': case 'K': case 'L':
5189 case 'M': case 'N': case 'O':
5190 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5191 if (!C)
5192 return;
5193
5194 int64_t CVal64 = C->getSExtValue();
5195 int CVal = (int) CVal64;
5196 // None of these constraints allow values larger than 32 bits. Check
5197 // that the value fits in an int.
5198 if (CVal != CVal64)
5199 return;
5200
5201 switch (Constraint) {
5202 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005203 if (Subtarget->isThumb1Only()) {
5204 // This must be a constant between 0 and 255, for ADD
5205 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005206 if (CVal >= 0 && CVal <= 255)
5207 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005208 } else if (Subtarget->isThumb2()) {
5209 // A constant that can be used as an immediate value in a
5210 // data-processing instruction.
5211 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5212 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005213 } else {
5214 // A constant that can be used as an immediate value in a
5215 // data-processing instruction.
5216 if (ARM_AM::getSOImmVal(CVal) != -1)
5217 break;
5218 }
5219 return;
5220
5221 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005222 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005223 // This must be a constant between -255 and -1, for negated ADD
5224 // immediates. This can be used in GCC with an "n" modifier that
5225 // prints the negated value, for use with SUB instructions. It is
5226 // not useful otherwise but is implemented for compatibility.
5227 if (CVal >= -255 && CVal <= -1)
5228 break;
5229 } else {
5230 // This must be a constant between -4095 and 4095. It is not clear
5231 // what this constraint is intended for. Implemented for
5232 // compatibility with GCC.
5233 if (CVal >= -4095 && CVal <= 4095)
5234 break;
5235 }
5236 return;
5237
5238 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005239 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005240 // A 32-bit value where only one byte has a nonzero value. Exclude
5241 // zero to match GCC. This constraint is used by GCC internally for
5242 // constants that can be loaded with a move/shift combination.
5243 // It is not useful otherwise but is implemented for compatibility.
5244 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5245 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005246 } else if (Subtarget->isThumb2()) {
5247 // A constant whose bitwise inverse can be used as an immediate
5248 // value in a data-processing instruction. This can be used in GCC
5249 // with a "B" modifier that prints the inverted value, for use with
5250 // BIC and MVN instructions. It is not useful otherwise but is
5251 // implemented for compatibility.
5252 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5253 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005254 } else {
5255 // A constant whose bitwise inverse can be used as an immediate
5256 // value in a data-processing instruction. This can be used in GCC
5257 // with a "B" modifier that prints the inverted value, for use with
5258 // BIC and MVN instructions. It is not useful otherwise but is
5259 // implemented for compatibility.
5260 if (ARM_AM::getSOImmVal(~CVal) != -1)
5261 break;
5262 }
5263 return;
5264
5265 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005266 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005267 // This must be a constant between -7 and 7,
5268 // for 3-operand ADD/SUB immediate instructions.
5269 if (CVal >= -7 && CVal < 7)
5270 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005271 } else if (Subtarget->isThumb2()) {
5272 // A constant whose negation can be used as an immediate value in a
5273 // data-processing instruction. This can be used in GCC with an "n"
5274 // modifier that prints the negated value, for use with SUB
5275 // instructions. It is not useful otherwise but is implemented for
5276 // compatibility.
5277 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5278 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005279 } else {
5280 // A constant whose negation can be used as an immediate value in a
5281 // data-processing instruction. This can be used in GCC with an "n"
5282 // modifier that prints the negated value, for use with SUB
5283 // instructions. It is not useful otherwise but is implemented for
5284 // compatibility.
5285 if (ARM_AM::getSOImmVal(-CVal) != -1)
5286 break;
5287 }
5288 return;
5289
5290 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005291 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005292 // This must be a multiple of 4 between 0 and 1020, for
5293 // ADD sp + immediate.
5294 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5295 break;
5296 } else {
5297 // A power of two or a constant between 0 and 32. This is used in
5298 // GCC for the shift amount on shifted register operands, but it is
5299 // useful in general for any shift amounts.
5300 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5301 break;
5302 }
5303 return;
5304
5305 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005306 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005307 // This must be a constant between 0 and 31, for shift amounts.
5308 if (CVal >= 0 && CVal <= 31)
5309 break;
5310 }
5311 return;
5312
5313 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005314 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005315 // This must be a multiple of 4 between -508 and 508, for
5316 // ADD/SUB sp = sp + immediate.
5317 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5318 break;
5319 }
5320 return;
5321 }
5322 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5323 break;
5324 }
5325
5326 if (Result.getNode()) {
5327 Ops.push_back(Result);
5328 return;
5329 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005330 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005331}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005332
5333bool
5334ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5335 // The ARM target isn't yet aware of offsets.
5336 return false;
5337}
Evan Cheng39382422009-10-28 01:44:26 +00005338
5339int ARM::getVFPf32Imm(const APFloat &FPImm) {
5340 APInt Imm = FPImm.bitcastToAPInt();
5341 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5342 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5343 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5344
5345 // We can handle 4 bits of mantissa.
5346 // mantissa = (16+UInt(e:f:g:h))/16.
5347 if (Mantissa & 0x7ffff)
5348 return -1;
5349 Mantissa >>= 19;
5350 if ((Mantissa & 0xf) != Mantissa)
5351 return -1;
5352
5353 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5354 if (Exp < -3 || Exp > 4)
5355 return -1;
5356 Exp = ((Exp+3) & 0x7) ^ 4;
5357
5358 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5359}
5360
5361int ARM::getVFPf64Imm(const APFloat &FPImm) {
5362 APInt Imm = FPImm.bitcastToAPInt();
5363 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5364 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5365 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5366
5367 // We can handle 4 bits of mantissa.
5368 // mantissa = (16+UInt(e:f:g:h))/16.
5369 if (Mantissa & 0xffffffffffffLL)
5370 return -1;
5371 Mantissa >>= 48;
5372 if ((Mantissa & 0xf) != Mantissa)
5373 return -1;
5374
5375 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5376 if (Exp < -3 || Exp > 4)
5377 return -1;
5378 Exp = ((Exp+3) & 0x7) ^ 4;
5379
5380 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5381}
5382
5383/// isFPImmLegal - Returns true if the target can instruction select the
5384/// specified FP immediate natively. If false, the legalizer will
5385/// materialize the FP immediate as a load from a constant pool.
5386bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5387 if (!Subtarget->hasVFP3())
5388 return false;
5389 if (VT == MVT::f32)
5390 return ARM::getVFPf32Imm(Imm) != -1;
5391 if (VT == MVT::f64)
5392 return ARM::getVFPf64Imm(Imm) != -1;
5393 return false;
5394}