blob: d7648b3ad26c1751b536eabbfd23ef79d6c40b8c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
62 cl::desc("Generate calls via indirect call instructions."),
63 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
72 cl::desc("Enable code placement pass for ARM."),
73 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000462 // If the subtarget does not have extract instructions, sign_extend_inreg
463 // needs to be expanded. Extract is available in ARM mode on v6 and up,
464 // and on most Thumb2 implementations.
Bob Wilson56a1a692010-06-21 21:27:34 +0000465 if (!Subtarget->hasV6Ops()
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000466 || (Subtarget->isThumb2() && !Subtarget->hasT2ExtractPack())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
468 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000469 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000471
David Goodwinf1daf7d2009-07-08 23:10:31 +0000472 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000473 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
474 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000476
477 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000479
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::SETCC, MVT::i32, Expand);
481 setOperationAction(ISD::SETCC, MVT::f32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f64, Expand);
483 setOperationAction(ISD::SELECT, MVT::i32, Expand);
484 setOperationAction(ISD::SELECT, MVT::f32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f64, Expand);
486 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
487 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
491 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
492 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
494 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FSIN, MVT::f64, Expand);
498 setOperationAction(ISD::FSIN, MVT::f32, Expand);
499 setOperationAction(ISD::FCOS, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f64, Expand);
501 setOperationAction(ISD::FREM, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000503 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
505 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000506 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::FPOW, MVT::f64, Expand);
508 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000509
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000510 // Various VFP goodness
511 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000512 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
513 if (Subtarget->hasVFP2()) {
514 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
515 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
518 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000519 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000520 if (!Subtarget->hasFP16()) {
521 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
522 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000523 }
Evan Cheng110cf482008-04-01 01:50:16 +0000524 }
Evan Chenga8e29892007-01-19 07:51:42 +0000525
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000526 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000527 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000528 setTargetDAGCombine(ISD::ADD);
529 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000530 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000531
Evan Chenga8e29892007-01-19 07:51:42 +0000532 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000533
Evan Chengf7d87ee2010-05-21 00:43:17 +0000534 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
535 setSchedulingPreference(Sched::RegPressure);
536 else
537 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000538
539 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000540
541 if (EnableARMCodePlacement)
542 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
546 switch (Opcode) {
547 default: return 0;
548 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000549 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
550 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000551 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000552 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
553 case ARMISD::tCALL: return "ARMISD::tCALL";
554 case ARMISD::BRCOND: return "ARMISD::BRCOND";
555 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000556 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
558 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
559 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000560 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000561 case ARMISD::CMPFP: return "ARMISD::CMPFP";
562 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
563 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
564 case ARMISD::CMOV: return "ARMISD::CMOV";
565 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000566
Jim Grosbach3482c802010-01-18 19:58:49 +0000567 case ARMISD::RBIT: return "ARMISD::RBIT";
568
Bob Wilson76a312b2010-03-19 22:51:32 +0000569 case ARMISD::FTOSI: return "ARMISD::FTOSI";
570 case ARMISD::FTOUI: return "ARMISD::FTOUI";
571 case ARMISD::SITOF: return "ARMISD::SITOF";
572 case ARMISD::UITOF: return "ARMISD::UITOF";
573
Evan Chenga8e29892007-01-19 07:51:42 +0000574 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
575 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
576 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000577
Jim Grosbache5165492009-11-09 00:11:35 +0000578 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
579 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000580
Evan Chengc5942082009-10-28 06:55:03 +0000581 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
582 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
583
Dale Johannesen51e28e62010-06-03 21:09:53 +0000584 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
585
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000586 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000587
Evan Cheng86198642009-08-07 00:34:42 +0000588 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
589
Jim Grosbach3728e962009-12-10 00:11:09 +0000590 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
591 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
592
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 case ARMISD::VCEQ: return "ARMISD::VCEQ";
594 case ARMISD::VCGE: return "ARMISD::VCGE";
595 case ARMISD::VCGEU: return "ARMISD::VCGEU";
596 case ARMISD::VCGT: return "ARMISD::VCGT";
597 case ARMISD::VCGTU: return "ARMISD::VCGTU";
598 case ARMISD::VTST: return "ARMISD::VTST";
599
600 case ARMISD::VSHL: return "ARMISD::VSHL";
601 case ARMISD::VSHRs: return "ARMISD::VSHRs";
602 case ARMISD::VSHRu: return "ARMISD::VSHRu";
603 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
604 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
605 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
606 case ARMISD::VSHRN: return "ARMISD::VSHRN";
607 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
608 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
609 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
610 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
611 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
612 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
613 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
614 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
615 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
616 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
617 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
618 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
619 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
620 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000621 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000622 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000623 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000624 case ARMISD::VREV64: return "ARMISD::VREV64";
625 case ARMISD::VREV32: return "ARMISD::VREV32";
626 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000627 case ARMISD::VZIP: return "ARMISD::VZIP";
628 case ARMISD::VUZP: return "ARMISD::VUZP";
629 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000630 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000631 case ARMISD::FMAX: return "ARMISD::FMAX";
632 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000633 }
634}
635
Evan Cheng06b666c2010-05-15 02:18:07 +0000636/// getRegClassFor - Return the register class that should be used for the
637/// specified value type.
638TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
639 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
640 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
641 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000642 if (Subtarget->hasNEON()) {
643 if (VT == MVT::v4i64)
644 return ARM::QQPRRegisterClass;
645 else if (VT == MVT::v8i64)
646 return ARM::QQQQPRRegisterClass;
647 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000648 return TargetLowering::getRegClassFor(VT);
649}
650
Bill Wendlingb4202b82009-07-01 18:50:55 +0000651/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000652unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000653 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000654}
655
Evan Cheng1cc39842010-05-20 23:26:43 +0000656Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000657 unsigned NumVals = N->getNumValues();
658 if (!NumVals)
659 return Sched::RegPressure;
660
661 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000662 EVT VT = N->getValueType(i);
663 if (VT.isFloatingPoint() || VT.isVector())
664 return Sched::Latency;
665 }
Evan Chengc10f5432010-05-28 23:25:23 +0000666
667 if (!N->isMachineOpcode())
668 return Sched::RegPressure;
669
670 // Load are scheduled for latency even if there instruction itinerary
671 // is not available.
672 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
673 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
674 if (TID.mayLoad())
675 return Sched::Latency;
676
677 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
678 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
679 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000680 return Sched::RegPressure;
681}
682
Evan Chenga8e29892007-01-19 07:51:42 +0000683//===----------------------------------------------------------------------===//
684// Lowering Code
685//===----------------------------------------------------------------------===//
686
Evan Chenga8e29892007-01-19 07:51:42 +0000687/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
688static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
689 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000690 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000691 case ISD::SETNE: return ARMCC::NE;
692 case ISD::SETEQ: return ARMCC::EQ;
693 case ISD::SETGT: return ARMCC::GT;
694 case ISD::SETGE: return ARMCC::GE;
695 case ISD::SETLT: return ARMCC::LT;
696 case ISD::SETLE: return ARMCC::LE;
697 case ISD::SETUGT: return ARMCC::HI;
698 case ISD::SETUGE: return ARMCC::HS;
699 case ISD::SETULT: return ARMCC::LO;
700 case ISD::SETULE: return ARMCC::LS;
701 }
702}
703
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000704/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
705static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000706 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000707 CondCode2 = ARMCC::AL;
708 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000709 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000710 case ISD::SETEQ:
711 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
712 case ISD::SETGT:
713 case ISD::SETOGT: CondCode = ARMCC::GT; break;
714 case ISD::SETGE:
715 case ISD::SETOGE: CondCode = ARMCC::GE; break;
716 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000717 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000718 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
719 case ISD::SETO: CondCode = ARMCC::VC; break;
720 case ISD::SETUO: CondCode = ARMCC::VS; break;
721 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
722 case ISD::SETUGT: CondCode = ARMCC::HI; break;
723 case ISD::SETUGE: CondCode = ARMCC::PL; break;
724 case ISD::SETLT:
725 case ISD::SETULT: CondCode = ARMCC::LT; break;
726 case ISD::SETLE:
727 case ISD::SETULE: CondCode = ARMCC::LE; break;
728 case ISD::SETNE:
729 case ISD::SETUNE: CondCode = ARMCC::NE; break;
730 }
Evan Chenga8e29892007-01-19 07:51:42 +0000731}
732
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733//===----------------------------------------------------------------------===//
734// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735//===----------------------------------------------------------------------===//
736
737#include "ARMGenCallingConv.inc"
738
739// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000740static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 CCValAssign::LocInfo &LocInfo,
742 CCState &State, bool CanFail) {
743 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
744
745 // Try to get the first register.
746 if (unsigned Reg = State.AllocateReg(RegList, 4))
747 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
748 else {
749 // For the 2nd half of a v2f64, do not fail.
750 if (CanFail)
751 return false;
752
753 // Put the whole thing on the stack.
754 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
755 State.AllocateStack(8, 4),
756 LocVT, LocInfo));
757 return true;
758 }
759
760 // Try to get the second register.
761 if (unsigned Reg = State.AllocateReg(RegList, 4))
762 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
763 else
764 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
765 State.AllocateStack(4, 4),
766 LocVT, LocInfo));
767 return true;
768}
769
Owen Andersone50ed302009-08-10 22:56:29 +0000770static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000771 CCValAssign::LocInfo &LocInfo,
772 ISD::ArgFlagsTy &ArgFlags,
773 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000774 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
775 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000777 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
778 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000779 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000780}
781
782// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000783static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000784 CCValAssign::LocInfo &LocInfo,
785 CCState &State, bool CanFail) {
786 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
787 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
788
789 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
790 if (Reg == 0) {
791 // For the 2nd half of a v2f64, do not just fail.
792 if (CanFail)
793 return false;
794
795 // Put the whole thing on the stack.
796 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
797 State.AllocateStack(8, 8),
798 LocVT, LocInfo));
799 return true;
800 }
801
802 unsigned i;
803 for (i = 0; i < 2; ++i)
804 if (HiRegList[i] == Reg)
805 break;
806
807 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
808 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
809 LocVT, LocInfo));
810 return true;
811}
812
Owen Andersone50ed302009-08-10 22:56:29 +0000813static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000814 CCValAssign::LocInfo &LocInfo,
815 ISD::ArgFlagsTy &ArgFlags,
816 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
818 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000820 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
821 return false;
822 return true; // we handled it
823}
824
Owen Andersone50ed302009-08-10 22:56:29 +0000825static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000827 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
828 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
829
Bob Wilsone65586b2009-04-17 20:40:45 +0000830 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
831 if (Reg == 0)
832 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000833
Bob Wilsone65586b2009-04-17 20:40:45 +0000834 unsigned i;
835 for (i = 0; i < 2; ++i)
836 if (HiRegList[i] == Reg)
837 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000838
Bob Wilson5bafff32009-06-22 23:27:02 +0000839 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000840 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 LocVT, LocInfo));
842 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000843}
844
Owen Andersone50ed302009-08-10 22:56:29 +0000845static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000846 CCValAssign::LocInfo &LocInfo,
847 ISD::ArgFlagsTy &ArgFlags,
848 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000849 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
850 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000852 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000853 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854}
855
Owen Andersone50ed302009-08-10 22:56:29 +0000856static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000857 CCValAssign::LocInfo &LocInfo,
858 ISD::ArgFlagsTy &ArgFlags,
859 CCState &State) {
860 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
861 State);
862}
863
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000864/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
865/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000866CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000867 bool Return,
868 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000869 switch (CC) {
870 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000871 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000872 case CallingConv::C:
873 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000874 // Use target triple & subtarget features to do actual dispatch.
875 if (Subtarget->isAAPCS_ABI()) {
876 if (Subtarget->hasVFP2() &&
877 FloatABIType == FloatABI::Hard && !isVarArg)
878 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
879 else
880 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
881 } else
882 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000883 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000884 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000885 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000886 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000887 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000888 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000889 }
890}
891
Dan Gohman98ca4f22009-08-05 01:29:28 +0000892/// LowerCallResult - Lower the result values of a call into the
893/// appropriate copies out of appropriate physical registers.
894SDValue
895ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000896 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897 const SmallVectorImpl<ISD::InputArg> &Ins,
898 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000899 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000900
Bob Wilson1f595bb2009-04-17 19:07:39 +0000901 // Assign locations to each value returned by this call.
902 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000903 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000904 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000906 CCAssignFnForNode(CallConv, /* Return*/ true,
907 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908
909 // Copy all of the result registers out of their specified physreg.
910 for (unsigned i = 0; i != RVLocs.size(); ++i) {
911 CCValAssign VA = RVLocs[i];
912
Bob Wilson80915242009-04-25 00:33:20 +0000913 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000915 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000918 Chain = Lo.getValue(1);
919 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000920 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000922 InFlag);
923 Chain = Hi.getValue(1);
924 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000925 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 if (VA.getLocVT() == MVT::v2f64) {
928 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
929 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
930 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000931
932 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000934 Chain = Lo.getValue(1);
935 InFlag = Lo.getValue(2);
936 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000938 Chain = Hi.getValue(1);
939 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000940 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
942 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000943 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000944 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000945 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
946 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000947 Chain = Val.getValue(1);
948 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000949 }
Bob Wilson80915242009-04-25 00:33:20 +0000950
951 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000952 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000953 case CCValAssign::Full: break;
954 case CCValAssign::BCvt:
955 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
956 break;
957 }
958
Dan Gohman98ca4f22009-08-05 01:29:28 +0000959 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960 }
961
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000963}
964
965/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
966/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000967/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000968/// a byval function parameter.
969/// Sometimes what we are copying is the end of a larger object, the part that
970/// does not fit in registers.
971static SDValue
972CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
973 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
974 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000976 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000977 /*isVolatile=*/false, /*AlwaysInline=*/false,
978 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000979}
980
Bob Wilsondee46d72009-04-17 20:35:10 +0000981/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000982SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
984 SDValue StackPtr, SDValue Arg,
985 DebugLoc dl, SelectionDAG &DAG,
986 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000987 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000988 unsigned LocMemOffset = VA.getLocMemOffset();
989 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
990 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
991 if (Flags.isByVal()) {
992 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
993 }
994 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000995 PseudoSourceValue::getStack(), LocMemOffset,
996 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000997}
998
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 SDValue Chain, SDValue &Arg,
1001 RegsToPassVector &RegsToPass,
1002 CCValAssign &VA, CCValAssign &NextVA,
1003 SDValue &StackPtr,
1004 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001005 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001006
Jim Grosbache5165492009-11-09 00:11:35 +00001007 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001009 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1010
1011 if (NextVA.isRegLoc())
1012 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1013 else {
1014 assert(NextVA.isMemLoc());
1015 if (StackPtr.getNode() == 0)
1016 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1017
Dan Gohman98ca4f22009-08-05 01:29:28 +00001018 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1019 dl, DAG, NextVA,
1020 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001021 }
1022}
1023
Dan Gohman98ca4f22009-08-05 01:29:28 +00001024/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001025/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1026/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001027SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001028ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001029 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001030 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001031 const SmallVectorImpl<ISD::OutputArg> &Outs,
1032 const SmallVectorImpl<ISD::InputArg> &Ins,
1033 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001034 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001035 MachineFunction &MF = DAG.getMachineFunction();
1036 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1037 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001038 // Temporarily disable tail calls so things don't break.
1039 if (!EnableARMTailCalls)
1040 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001041 if (isTailCall) {
1042 // Check if it's really possible to do a tail call.
1043 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1044 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1045 Outs, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001046 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1047 // detected sibcalls.
1048 if (isTailCall) {
1049 ++NumTailCalls;
1050 IsSibCall = true;
1051 }
1052 }
Evan Chenga8e29892007-01-19 07:51:42 +00001053
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054 // Analyze operands of the call, assigning locations to each operand.
1055 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001056 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1057 *DAG.getContext());
1058 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001059 CCAssignFnForNode(CallConv, /* Return*/ false,
1060 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001061
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 // Get a count of how many bytes are to be pushed on the stack.
1063 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001064
Dale Johannesen51e28e62010-06-03 21:09:53 +00001065 // For tail calls, memory operands are available in our caller's stack.
1066 if (IsSibCall)
1067 NumBytes = 0;
1068
Evan Chenga8e29892007-01-19 07:51:42 +00001069 // Adjust the stack pointer for the new arguments...
1070 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001071 if (!IsSibCall)
1072 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001074 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001075
Bob Wilson5bafff32009-06-22 23:27:02 +00001076 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001078
Bob Wilson1f595bb2009-04-17 19:07:39 +00001079 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001080 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1082 i != e;
1083 ++i, ++realArgIdx) {
1084 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 SDValue Arg = Outs[realArgIdx].Val;
1086 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001087
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 // Promote the value if needed.
1089 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001090 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 case CCValAssign::Full: break;
1092 case CCValAssign::SExt:
1093 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1094 break;
1095 case CCValAssign::ZExt:
1096 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1097 break;
1098 case CCValAssign::AExt:
1099 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1100 break;
1101 case CCValAssign::BCvt:
1102 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1103 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001104 }
1105
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001106 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001107 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 if (VA.getLocVT() == MVT::v2f64) {
1109 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1110 DAG.getConstant(0, MVT::i32));
1111 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1112 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001115 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1116
1117 VA = ArgLocs[++i]; // skip ahead to next loc
1118 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001120 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1121 } else {
1122 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1125 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 }
1127 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001129 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130 }
1131 } else if (VA.isRegLoc()) {
1132 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001133 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1137 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138 }
Evan Chenga8e29892007-01-19 07:51:42 +00001139 }
1140
1141 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001143 &MemOpChains[0], MemOpChains.size());
1144
1145 // Build a sequence of copy-to-reg nodes chained together with token chain
1146 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001147 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001148 // Tail call byval lowering might overwrite argument registers so in case of
1149 // tail call optimization the copies to registers are lowered later.
1150 if (!isTailCall)
1151 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1152 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1153 RegsToPass[i].second, InFlag);
1154 InFlag = Chain.getValue(1);
1155 }
Evan Chenga8e29892007-01-19 07:51:42 +00001156
Dale Johannesen51e28e62010-06-03 21:09:53 +00001157 // For tail calls lower the arguments to the 'real' stack slot.
1158 if (isTailCall) {
1159 // Force all the incoming stack arguments to be loaded from the stack
1160 // before any new outgoing arguments are stored to the stack, because the
1161 // outgoing stack slots may alias the incoming argument stack slots, and
1162 // the alias isn't otherwise explicit. This is slightly more conservative
1163 // than necessary, because it means that each store effectively depends
1164 // on every argument instead of just those arguments it would clobber.
1165
1166 // Do not flag preceeding copytoreg stuff together with the following stuff.
1167 InFlag = SDValue();
1168 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1169 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1170 RegsToPass[i].second, InFlag);
1171 InFlag = Chain.getValue(1);
1172 }
1173 InFlag =SDValue();
1174 }
1175
Bill Wendling056292f2008-09-16 21:48:12 +00001176 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1177 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1178 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001179 bool isDirect = false;
1180 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001181 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001182 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001183
1184 if (EnableARMLongCalls) {
1185 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1186 && "long-calls with non-static relocation model!");
1187 // Handle a global address or an external symbol. If it's not one of
1188 // those, the target's already in a register, so we don't need to do
1189 // anything extra.
1190 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001191 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001192 // Create a constant pool entry for the callee address
1193 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1194 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1195 ARMPCLabelIndex,
1196 ARMCP::CPValue, 0);
1197 // Get the address of the callee into a register
1198 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1199 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1200 Callee = DAG.getLoad(getPointerTy(), dl,
1201 DAG.getEntryNode(), CPAddr,
1202 PseudoSourceValue::getConstantPool(), 0,
1203 false, false, 0);
1204 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1205 const char *Sym = S->getSymbol();
1206
1207 // Create a constant pool entry for the callee address
1208 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1209 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1210 Sym, ARMPCLabelIndex, 0);
1211 // Get the address of the callee into a register
1212 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1213 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1214 Callee = DAG.getLoad(getPointerTy(), dl,
1215 DAG.getEntryNode(), CPAddr,
1216 PseudoSourceValue::getConstantPool(), 0,
1217 false, false, 0);
1218 }
1219 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001220 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001221 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001222 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001223 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001224 getTargetMachine().getRelocationModel() != Reloc::Static;
1225 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001226 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001227 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001228 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001229 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001230 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001231 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001232 ARMPCLabelIndex,
1233 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001234 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001236 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001237 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001238 PseudoSourceValue::getConstantPool(), 0,
1239 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001240 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001241 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001242 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001243 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001244 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001245 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001246 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001247 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001248 getTargetMachine().getRelocationModel() != Reloc::Static;
1249 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001250 // tBX takes a register source operand.
1251 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001252 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001253 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001254 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001255 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001256 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001258 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001259 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001260 PseudoSourceValue::getConstantPool(), 0,
1261 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001262 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001263 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001265 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001266 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001267 }
1268
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001269 // FIXME: handle tail calls differently.
1270 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001271 if (Subtarget->isThumb()) {
1272 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001273 CallOpc = ARMISD::CALL_NOLINK;
1274 else
1275 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1276 } else {
1277 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001278 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1279 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001280 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001281 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001282 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001284 InFlag = Chain.getValue(1);
1285 }
1286
Dan Gohman475871a2008-07-27 21:46:04 +00001287 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001288 Ops.push_back(Chain);
1289 Ops.push_back(Callee);
1290
1291 // Add argument registers to the end of the list so that they are known live
1292 // into the call.
1293 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1294 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1295 RegsToPass[i].second.getValueType()));
1296
Gabor Greifba36cb52008-08-28 21:40:38 +00001297 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001298 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001299
1300 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001301 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001302 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001303
Duncan Sands4bdcb612008-07-02 17:40:58 +00001304 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001305 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001306 InFlag = Chain.getValue(1);
1307
Chris Lattnere563bbc2008-10-11 22:08:30 +00001308 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1309 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001311 InFlag = Chain.getValue(1);
1312
Bob Wilson1f595bb2009-04-17 19:07:39 +00001313 // Handle result values, copying them out of physregs into vregs that we
1314 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1316 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001317}
1318
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319/// MatchingStackOffset - Return true if the given stack call argument is
1320/// already available in the same position (relatively) of the caller's
1321/// incoming argument stack.
1322static
1323bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1324 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1325 const ARMInstrInfo *TII) {
1326 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1327 int FI = INT_MAX;
1328 if (Arg.getOpcode() == ISD::CopyFromReg) {
1329 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1330 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1331 return false;
1332 MachineInstr *Def = MRI->getVRegDef(VR);
1333 if (!Def)
1334 return false;
1335 if (!Flags.isByVal()) {
1336 if (!TII->isLoadFromStackSlot(Def, FI))
1337 return false;
1338 } else {
1339// unsigned Opcode = Def->getOpcode();
1340// if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
1341// Def->getOperand(1).isFI()) {
1342// FI = Def->getOperand(1).getIndex();
1343// Bytes = Flags.getByValSize();
1344// } else
1345 return false;
1346 }
1347 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1348 if (Flags.isByVal())
1349 // ByVal argument is passed in as a pointer but it's now being
1350 // dereferenced. e.g.
1351 // define @foo(%struct.X* %A) {
1352 // tail call @bar(%struct.X* byval %A)
1353 // }
1354 return false;
1355 SDValue Ptr = Ld->getBasePtr();
1356 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1357 if (!FINode)
1358 return false;
1359 FI = FINode->getIndex();
1360 } else
1361 return false;
1362
1363 assert(FI != INT_MAX);
1364 if (!MFI->isFixedObjectIndex(FI))
1365 return false;
1366 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1367}
1368
1369/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1370/// for tail call optimization. Targets which want to do tail call
1371/// optimization should implement this function.
1372bool
1373ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1374 CallingConv::ID CalleeCC,
1375 bool isVarArg,
1376 bool isCalleeStructRet,
1377 bool isCallerStructRet,
1378 const SmallVectorImpl<ISD::OutputArg> &Outs,
1379 const SmallVectorImpl<ISD::InputArg> &Ins,
1380 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001381 const Function *CallerF = DAG.getMachineFunction().getFunction();
1382 CallingConv::ID CallerCC = CallerF->getCallingConv();
1383 bool CCMatch = CallerCC == CalleeCC;
1384
1385 // Look for obvious safe cases to perform tail call optimization that do not
1386 // require ABI changes. This is what gcc calls sibcall.
1387
Jim Grosbach7616b642010-06-16 23:45:49 +00001388 // Do not sibcall optimize vararg calls unless the call site is not passing
1389 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001390 if (isVarArg && !Outs.empty())
1391 return false;
1392
1393 // Also avoid sibcall optimization if either caller or callee uses struct
1394 // return semantics.
1395 if (isCalleeStructRet || isCallerStructRet)
1396 return false;
1397
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001398 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001399 // emitEpilogue is not ready for them.
1400 if (Subtarget->isThumb1Only())
1401 return false;
1402
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001403 // For the moment, we can only do this to functions defined in this
1404 // compilation, or to indirect calls. A Thumb B to an ARM function,
1405 // or vice versa, is not easily fixed up in the linker unlike BL.
1406 // (We could do this by loading the address of the callee into a register;
1407 // that is an extra instruction over the direct call and burns a register
1408 // as well, so is not likely to be a win.)
Evan Cheng0110ac62010-06-19 01:01:32 +00001409 if (isa<ExternalSymbolSDNode>(Callee))
1410 return false;
1411
1412 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001413 const GlobalValue *GV = G->getGlobal();
1414 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001415 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001416 }
1417
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418 // If the calling conventions do not match, then we'd better make sure the
1419 // results are returned in the same way as what the caller expects.
1420 if (!CCMatch) {
1421 SmallVector<CCValAssign, 16> RVLocs1;
1422 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1423 RVLocs1, *DAG.getContext());
1424 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1425
1426 SmallVector<CCValAssign, 16> RVLocs2;
1427 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1428 RVLocs2, *DAG.getContext());
1429 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1430
1431 if (RVLocs1.size() != RVLocs2.size())
1432 return false;
1433 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1434 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1435 return false;
1436 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1437 return false;
1438 if (RVLocs1[i].isRegLoc()) {
1439 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1440 return false;
1441 } else {
1442 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1443 return false;
1444 }
1445 }
1446 }
1447
1448 // If the callee takes no arguments then go on to check the results of the
1449 // call.
1450 if (!Outs.empty()) {
1451 // Check if stack adjustment is needed. For now, do not do this if any
1452 // argument is passed on the stack.
1453 SmallVector<CCValAssign, 16> ArgLocs;
1454 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1455 ArgLocs, *DAG.getContext());
1456 CCInfo.AnalyzeCallOperands(Outs,
1457 CCAssignFnForNode(CalleeCC, false, isVarArg));
1458 if (CCInfo.getNextStackOffset()) {
1459 MachineFunction &MF = DAG.getMachineFunction();
1460
1461 // Check if the arguments are already laid out in the right way as
1462 // the caller's fixed stack objects.
1463 MachineFrameInfo *MFI = MF.getFrameInfo();
1464 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1465 const ARMInstrInfo *TII =
1466 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001467 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1468 i != e;
1469 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001470 CCValAssign &VA = ArgLocs[i];
1471 EVT RegVT = VA.getLocVT();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001472 SDValue Arg = Outs[realArgIdx].Val;
1473 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474 if (VA.getLocInfo() == CCValAssign::Indirect)
1475 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001476 if (VA.needsCustom()) {
1477 // f64 and vector types are split into multiple registers or
1478 // register/stack-slot combinations. The types will not match
1479 // the registers; give up on memory f64 refs until we figure
1480 // out what to do about this.
1481 if (!VA.isRegLoc())
1482 return false;
1483 if (!ArgLocs[++i].isRegLoc())
1484 return false;
1485 if (RegVT == MVT::v2f64) {
1486 if (!ArgLocs[++i].isRegLoc())
1487 return false;
1488 if (!ArgLocs[++i].isRegLoc())
1489 return false;
1490 }
1491 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001492 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1493 MFI, MRI, TII))
1494 return false;
1495 }
1496 }
1497 }
1498 }
1499
1500 return true;
1501}
1502
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503SDValue
1504ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001505 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001507 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001508
Bob Wilsondee46d72009-04-17 20:35:10 +00001509 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001510 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001511
Bob Wilsondee46d72009-04-17 20:35:10 +00001512 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1514 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001515
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001517 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1518 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001519
1520 // If this is the first return lowered for this function, add
1521 // the regs to the liveout set for the function.
1522 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1523 for (unsigned i = 0; i != RVLocs.size(); ++i)
1524 if (RVLocs[i].isRegLoc())
1525 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001526 }
1527
Bob Wilson1f595bb2009-04-17 19:07:39 +00001528 SDValue Flag;
1529
1530 // Copy the result values into the output registers.
1531 for (unsigned i = 0, realRVLocIdx = 0;
1532 i != RVLocs.size();
1533 ++i, ++realRVLocIdx) {
1534 CCValAssign &VA = RVLocs[i];
1535 assert(VA.isRegLoc() && "Can only return in registers!");
1536
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538
1539 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001540 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001541 case CCValAssign::Full: break;
1542 case CCValAssign::BCvt:
1543 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1544 break;
1545 }
1546
Bob Wilson1f595bb2009-04-17 19:07:39 +00001547 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001549 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1551 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001552 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001554
1555 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1556 Flag = Chain.getValue(1);
1557 VA = RVLocs[++i]; // skip ahead to next loc
1558 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1559 HalfGPRs.getValue(1), Flag);
1560 Flag = Chain.getValue(1);
1561 VA = RVLocs[++i]; // skip ahead to next loc
1562
1563 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1565 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001566 }
1567 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1568 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001569 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001571 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001572 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001573 VA = RVLocs[++i]; // skip ahead to next loc
1574 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1575 Flag);
1576 } else
1577 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1578
Bob Wilsondee46d72009-04-17 20:35:10 +00001579 // Guarantee that all emitted copies are
1580 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001581 Flag = Chain.getValue(1);
1582 }
1583
1584 SDValue result;
1585 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001587 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001589
1590 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001591}
1592
Bob Wilsonb62d2572009-11-03 00:02:05 +00001593// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1594// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1595// one of the above mentioned nodes. It has to be wrapped because otherwise
1596// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1597// be used to form addressing mode. These wrapped nodes will be selected
1598// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001599static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001601 // FIXME there is no actual debug info here
1602 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001603 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001604 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001605 if (CP->isMachineConstantPoolEntry())
1606 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1607 CP->getAlignment());
1608 else
1609 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1610 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001612}
1613
Dan Gohmand858e902010-04-17 15:26:15 +00001614SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1615 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001616 MachineFunction &MF = DAG.getMachineFunction();
1617 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1618 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001619 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001620 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001621 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001622 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1623 SDValue CPAddr;
1624 if (RelocM == Reloc::Static) {
1625 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1626 } else {
1627 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001628 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001629 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1630 ARMCP::CPBlockAddress,
1631 PCAdj);
1632 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1633 }
1634 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1635 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001636 PseudoSourceValue::getConstantPool(), 0,
1637 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001638 if (RelocM == Reloc::Static)
1639 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001640 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001641 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001642}
1643
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001644// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001645SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001646ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001647 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001648 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001650 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001651 MachineFunction &MF = DAG.getMachineFunction();
1652 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1653 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001654 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001655 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001656 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001657 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001659 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001660 PseudoSourceValue::getConstantPool(), 0,
1661 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001663
Evan Chenge7e0d622009-11-06 22:24:13 +00001664 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001665 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001666
1667 // call __tls_get_addr.
1668 ArgListTy Args;
1669 ArgListEntry Entry;
1670 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001671 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001672 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001673 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001674 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001675 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1676 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001678 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001679 return CallResult.first;
1680}
1681
1682// Lower ISD::GlobalTLSAddress using the "initial exec" or
1683// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001684SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001685ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001686 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001687 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001688 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue Offset;
1690 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001691 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001692 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001693 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001694
Chris Lattner4fb63d02009-07-15 04:12:33 +00001695 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001696 MachineFunction &MF = DAG.getMachineFunction();
1697 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1698 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1699 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001700 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1701 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001702 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001703 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001704 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001706 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001707 PseudoSourceValue::getConstantPool(), 0,
1708 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001709 Chain = Offset.getValue(1);
1710
Evan Chenge7e0d622009-11-06 22:24:13 +00001711 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001712 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001713
Evan Cheng9eda6892009-10-31 03:39:36 +00001714 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001715 PseudoSourceValue::getConstantPool(), 0,
1716 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001717 } else {
1718 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001719 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001720 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001722 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001723 PseudoSourceValue::getConstantPool(), 0,
1724 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001725 }
1726
1727 // The address of the thread local variable is the add of the thread
1728 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001729 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001730}
1731
Dan Gohman475871a2008-07-27 21:46:04 +00001732SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001733ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001734 // TODO: implement the "local dynamic" model
1735 assert(Subtarget->isTargetELF() &&
1736 "TLS not implemented for non-ELF targets");
1737 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1738 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1739 // otherwise use the "Local Exec" TLS Model
1740 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1741 return LowerToTLSGeneralDynamicModel(GA, DAG);
1742 else
1743 return LowerToTLSExecModels(GA, DAG);
1744}
1745
Dan Gohman475871a2008-07-27 21:46:04 +00001746SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001747 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001748 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001749 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001750 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001751 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1752 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001753 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001754 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001755 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001756 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001758 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001759 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001760 PseudoSourceValue::getConstantPool(), 0,
1761 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001763 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001764 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001765 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001766 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001767 PseudoSourceValue::getGOT(), 0,
1768 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001769 return Result;
1770 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001771 // If we have T2 ops, we can materialize the address directly via movt/movw
1772 // pair. This is always cheaper.
1773 if (Subtarget->useMovt()) {
1774 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1775 DAG.getTargetGlobalAddress(GV, PtrVT));
1776 } else {
1777 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1778 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1779 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001780 PseudoSourceValue::getConstantPool(), 0,
1781 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001782 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001783 }
1784}
1785
Dan Gohman475871a2008-07-27 21:46:04 +00001786SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001787 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1790 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001791 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001792 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001793 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001794 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001796 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001797 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001798 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001799 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001800 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1801 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001802 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001803 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001804 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001806
Evan Cheng9eda6892009-10-31 03:39:36 +00001807 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001808 PseudoSourceValue::getConstantPool(), 0,
1809 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001811
1812 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001813 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001814 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001815 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001816
Evan Cheng63476a82009-09-03 07:04:02 +00001817 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001818 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001819 PseudoSourceValue::getGOT(), 0,
1820 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001821
1822 return Result;
1823}
1824
Dan Gohman475871a2008-07-27 21:46:04 +00001825SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001826 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001827 assert(Subtarget->isTargetELF() &&
1828 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001829 MachineFunction &MF = DAG.getMachineFunction();
1830 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1831 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001832 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001833 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001834 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001835 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1836 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001837 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001838 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001840 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001841 PseudoSourceValue::getConstantPool(), 0,
1842 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001843 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001844 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001845}
1846
Jim Grosbach0e0da732009-05-12 23:59:14 +00001847SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001848ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1849 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001850 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001851 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1852 Op.getOperand(1), Val);
1853}
1854
1855SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001856ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1857 DebugLoc dl = Op.getDebugLoc();
1858 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1859 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1860}
1861
1862SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001863ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001864 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001865 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001866 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001867 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001868 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001869 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001871 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1872 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001873 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001874 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001875 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1876 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001877 EVT PtrVT = getPointerTy();
1878 DebugLoc dl = Op.getDebugLoc();
1879 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1880 SDValue CPAddr;
1881 unsigned PCAdj = (RelocM != Reloc::PIC_)
1882 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001883 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001884 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1885 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001886 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001888 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001889 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001890 PseudoSourceValue::getConstantPool(), 0,
1891 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001892 SDValue Chain = Result.getValue(1);
1893
1894 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001895 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001896 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1897 }
1898 return Result;
1899 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001900 }
1901}
1902
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001903static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001904 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001905 DebugLoc dl = Op.getDebugLoc();
1906 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001907 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001908 // v6 and v7 can both handle barriers directly, but need handled a bit
1909 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1910 // never get here.
1911 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1912 if (Subtarget->hasV7Ops())
1913 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1914 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1915 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1916 DAG.getConstant(0, MVT::i32));
1917 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1918 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001919}
1920
Dan Gohman1e93df62010-04-17 14:41:14 +00001921static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1922 MachineFunction &MF = DAG.getMachineFunction();
1923 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1924
Evan Chenga8e29892007-01-19 07:51:42 +00001925 // vastart just stores the address of the VarArgsFrameIndex slot into the
1926 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001927 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001928 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001929 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001930 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001931 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1932 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001933}
1934
Dan Gohman475871a2008-07-27 21:46:04 +00001935SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001936ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1937 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001938 SDNode *Node = Op.getNode();
1939 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001940 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001941 SDValue Chain = Op.getOperand(0);
1942 SDValue Size = Op.getOperand(1);
1943 SDValue Align = Op.getOperand(2);
1944
1945 // Chain the dynamic stack allocation so that it doesn't modify the stack
1946 // pointer when other instructions are using the stack.
1947 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1948
1949 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1950 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1951 if (AlignVal > StackAlign)
1952 // Do this now since selection pass cannot introduce new target
1953 // independent node.
1954 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1955
1956 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1957 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1958 // do even more horrible hack later.
1959 MachineFunction &MF = DAG.getMachineFunction();
1960 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1961 if (AFI->isThumb1OnlyFunction()) {
1962 bool Negate = true;
1963 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1964 if (C) {
1965 uint32_t Val = C->getZExtValue();
1966 if (Val <= 508 && ((Val & 3) == 0))
1967 Negate = false;
1968 }
1969 if (Negate)
1970 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1971 }
1972
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001974 SDValue Ops1[] = { Chain, Size, Align };
1975 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1976 Chain = Res.getValue(1);
1977 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1978 DAG.getIntPtrConstant(0, true), SDValue());
1979 SDValue Ops2[] = { Res, Chain };
1980 return DAG.getMergeValues(Ops2, 2, dl);
1981}
1982
1983SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001984ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1985 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001986 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001987 MachineFunction &MF = DAG.getMachineFunction();
1988 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1989
1990 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001991 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 RC = ARM::tGPRRegisterClass;
1993 else
1994 RC = ARM::GPRRegisterClass;
1995
1996 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00001997 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001999
2000 SDValue ArgValue2;
2001 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00002003 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00002004
2005 // Create load node to retrieve arguments from the stack.
2006 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002007 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002008 PseudoSourceValue::getFixedStack(FI), 0,
2009 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002010 } else {
2011 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 }
2014
Jim Grosbache5165492009-11-09 00:11:35 +00002015 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002016}
2017
2018SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002020 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 const SmallVectorImpl<ISD::InputArg>
2022 &Ins,
2023 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002024 SmallVectorImpl<SDValue> &InVals)
2025 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026
Bob Wilson1f595bb2009-04-17 19:07:39 +00002027 MachineFunction &MF = DAG.getMachineFunction();
2028 MachineFrameInfo *MFI = MF.getFrameInfo();
2029
Bob Wilson1f595bb2009-04-17 19:07:39 +00002030 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2031
2032 // Assign locations to all of the incoming arguments.
2033 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2035 *DAG.getContext());
2036 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002037 CCAssignFnForNode(CallConv, /* Return*/ false,
2038 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002039
2040 SmallVector<SDValue, 16> ArgValues;
2041
2042 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2043 CCValAssign &VA = ArgLocs[i];
2044
Bob Wilsondee46d72009-04-17 20:35:10 +00002045 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002047 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002048
Bob Wilson5bafff32009-06-22 23:27:02 +00002049 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002050 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 // f64 and vector types are split up into multiple registers or
2052 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002054 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002057 SDValue ArgValue2;
2058 if (VA.isMemLoc()) {
2059 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
2060 true, false);
2061 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2062 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2063 PseudoSourceValue::getFixedStack(FI), 0,
2064 false, false, 0);
2065 } else {
2066 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2067 Chain, DAG, dl);
2068 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2070 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002073 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2074 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002076
Bob Wilson5bafff32009-06-22 23:27:02 +00002077 } else {
2078 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002079
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002085 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002087 RC = (AFI->isThumb1OnlyFunction() ?
2088 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002090 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
2092 // Transform the arguments in physical registers into virtual ones.
2093 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002095 }
2096
2097 // If this is an 8 or 16-bit value, it is really passed promoted
2098 // to 32 bits. Insert an assert[sz]ext to capture this, then
2099 // truncate to the right size.
2100 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002101 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002102 case CCValAssign::Full: break;
2103 case CCValAssign::BCvt:
2104 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2105 break;
2106 case CCValAssign::SExt:
2107 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2108 DAG.getValueType(VA.getValVT()));
2109 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2110 break;
2111 case CCValAssign::ZExt:
2112 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2113 DAG.getValueType(VA.getValVT()));
2114 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2115 break;
2116 }
2117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002119
2120 } else { // VA.isRegLoc()
2121
2122 // sanity check
2123 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002125
2126 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00002127 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
2128 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002129
Bob Wilsondee46d72009-04-17 20:35:10 +00002130 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002131 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002132 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002133 PseudoSourceValue::getFixedStack(FI), 0,
2134 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002135 }
2136 }
2137
2138 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002139 if (isVarArg) {
2140 static const unsigned GPRArgRegs[] = {
2141 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2142 };
2143
Bob Wilsondee46d72009-04-17 20:35:10 +00002144 unsigned NumGPRs = CCInfo.getFirstUnallocated
2145 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002146
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002147 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2148 unsigned VARegSize = (4 - NumGPRs) * 4;
2149 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002150 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002151 if (VARegSaveSize) {
2152 // If this function is vararg, store any remaining integer argument regs
2153 // to their spots on the stack so that they may be loaded by deferencing
2154 // the result of va_next.
2155 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002156 AFI->setVarArgsFrameIndex(
2157 MFI->CreateFixedObject(VARegSaveSize,
2158 ArgOffset + VARegSaveSize - VARegSize,
2159 true, false));
2160 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2161 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002162
Dan Gohman475871a2008-07-27 21:46:04 +00002163 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002164 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002166 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002168 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169 RC = ARM::GPRRegisterClass;
2170
Bob Wilson998e1252009-04-20 18:36:57 +00002171 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002173 SDValue Store =
2174 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002175 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2176 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002177 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002178 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002179 DAG.getConstant(4, getPointerTy()));
2180 }
2181 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002184 } else
2185 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00002186 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
2187 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00002188 }
2189
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002191}
2192
2193/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002194static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002195 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002196 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002197 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002198 // Maybe this has already been legalized into the constant pool?
2199 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002200 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002201 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002202 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002203 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002204 }
2205 }
2206 return false;
2207}
2208
Evan Chenga8e29892007-01-19 07:51:42 +00002209/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2210/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002211SDValue
2212ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002213 SDValue &ARMCC, SelectionDAG &DAG,
2214 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002215 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002216 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002217 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002218 // Constant does not fit, try adjusting it by one?
2219 switch (CC) {
2220 default: break;
2221 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002222 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002223 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002224 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002226 }
2227 break;
2228 case ISD::SETULT:
2229 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002230 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002231 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002233 }
2234 break;
2235 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002236 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002237 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002238 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002240 }
2241 break;
2242 case ISD::SETULE:
2243 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002244 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002245 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002247 }
2248 break;
2249 }
2250 }
2251 }
2252
2253 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002254 ARMISD::NodeType CompareType;
2255 switch (CondCode) {
2256 default:
2257 CompareType = ARMISD::CMP;
2258 break;
2259 case ARMCC::EQ:
2260 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002261 // Uses only Z Flag
2262 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002263 break;
2264 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2266 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002267}
2268
2269/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002270static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00002271 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002273 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002275 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2277 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002278}
2279
Dan Gohmand858e902010-04-17 15:26:15 +00002280SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002281 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue LHS = Op.getOperand(0);
2283 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002284 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue TrueVal = Op.getOperand(2);
2286 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002287 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002288
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002292 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002293 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002294 }
2295
2296 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002297 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002298
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2300 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002301 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
2302 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00002303 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002304 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002306 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00002307 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002308 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002309 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002310 }
2311 return Result;
2312}
2313
Dan Gohmand858e902010-04-17 15:26:15 +00002314SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002315 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002316 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002317 SDValue LHS = Op.getOperand(2);
2318 SDValue RHS = Op.getOperand(3);
2319 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002320 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002321
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002323 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002325 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002327 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002328 }
2329
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002331 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002332 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002333
Dale Johannesende064702009-02-06 21:50:26 +00002334 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2336 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2337 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002338 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002339 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002340 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002343 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002344 }
2345 return Res;
2346}
2347
Dan Gohmand858e902010-04-17 15:26:15 +00002348SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SDValue Chain = Op.getOperand(0);
2350 SDValue Table = Op.getOperand(1);
2351 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002352 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002353
Owen Andersone50ed302009-08-10 22:56:29 +00002354 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002355 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2356 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002357 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002360 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2361 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002362 if (Subtarget->isThumb2()) {
2363 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2364 // which does another jump to the destination. This also makes it easier
2365 // to translate it to TBB / TBH later.
2366 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002368 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002369 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002370 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002371 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002372 PseudoSourceValue::getJumpTable(), 0,
2373 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002374 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002375 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002377 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002378 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002379 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002380 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002382 }
Evan Chenga8e29892007-01-19 07:51:42 +00002383}
2384
Bob Wilson76a312b2010-03-19 22:51:32 +00002385static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2386 DebugLoc dl = Op.getDebugLoc();
2387 unsigned Opc;
2388
2389 switch (Op.getOpcode()) {
2390 default:
2391 assert(0 && "Invalid opcode!");
2392 case ISD::FP_TO_SINT:
2393 Opc = ARMISD::FTOSI;
2394 break;
2395 case ISD::FP_TO_UINT:
2396 Opc = ARMISD::FTOUI;
2397 break;
2398 }
2399 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2400 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2401}
2402
2403static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2404 EVT VT = Op.getValueType();
2405 DebugLoc dl = Op.getDebugLoc();
2406 unsigned Opc;
2407
2408 switch (Op.getOpcode()) {
2409 default:
2410 assert(0 && "Invalid opcode!");
2411 case ISD::SINT_TO_FP:
2412 Opc = ARMISD::SITOF;
2413 break;
2414 case ISD::UINT_TO_FP:
2415 Opc = ARMISD::UITOF;
2416 break;
2417 }
2418
2419 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2420 return DAG.getNode(Opc, dl, VT, Op);
2421}
2422
Dan Gohman475871a2008-07-27 21:46:04 +00002423static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002424 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue Tmp0 = Op.getOperand(0);
2426 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002427 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT VT = Op.getValueType();
2429 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002430 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2431 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2433 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002434 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002435}
2436
Evan Cheng2457f2c2010-05-22 01:47:14 +00002437SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2438 MachineFunction &MF = DAG.getMachineFunction();
2439 MachineFrameInfo *MFI = MF.getFrameInfo();
2440 MFI->setReturnAddressIsTaken(true);
2441
2442 EVT VT = Op.getValueType();
2443 DebugLoc dl = Op.getDebugLoc();
2444 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2445 if (Depth) {
2446 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2447 SDValue Offset = DAG.getConstant(4, MVT::i32);
2448 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2449 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2450 NULL, 0, false, false, 0);
2451 }
2452
2453 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002454 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002455 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2456}
2457
Dan Gohmand858e902010-04-17 15:26:15 +00002458SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002459 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2460 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002461
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002463 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2464 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002465 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002466 ? ARM::R7 : ARM::R11;
2467 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2468 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002469 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2470 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002471 return FrameAddr;
2472}
2473
Bob Wilson9f3f0612010-04-17 05:30:19 +00002474/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2475/// expand a bit convert where either the source or destination type is i64 to
2476/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2477/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2478/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002479static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002480 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2481 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002483
Bob Wilson9f3f0612010-04-17 05:30:19 +00002484 // This function is only supposed to be called for i64 types, either as the
2485 // source or destination of the bit convert.
2486 EVT SrcVT = Op.getValueType();
2487 EVT DstVT = N->getValueType(0);
2488 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2489 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002490
Bob Wilson9f3f0612010-04-17 05:30:19 +00002491 // Turn i64->f64 into VMOVDRR.
2492 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2494 DAG.getConstant(0, MVT::i32));
2495 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2496 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002497 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2498 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002499 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002500
Jim Grosbache5165492009-11-09 00:11:35 +00002501 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002502 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2503 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2504 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2505 // Merge the pieces into a single i64 value.
2506 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2507 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002508
Bob Wilson9f3f0612010-04-17 05:30:19 +00002509 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002510}
2511
Bob Wilson5bafff32009-06-22 23:27:02 +00002512/// getZeroVector - Returns a vector of specified type with all zero elements.
2513///
Owen Andersone50ed302009-08-10 22:56:29 +00002514static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 assert(VT.isVector() && "Expected a vector type");
2516
2517 // Zero vectors are used to represent vector negation and in those cases
2518 // will be implemented with the NEON VNEG instruction. However, VNEG does
2519 // not support i64 elements, so sometimes the zero vectors will need to be
2520 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002521 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002522 // to their dest type. This ensures they get CSE'd.
2523 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002524 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2525 SmallVector<SDValue, 8> Ops;
2526 MVT TVT;
2527
2528 if (VT.getSizeInBits() == 64) {
2529 Ops.assign(8, Cst); TVT = MVT::v8i8;
2530 } else {
2531 Ops.assign(16, Cst); TVT = MVT::v16i8;
2532 }
2533 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002534
2535 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2536}
2537
2538/// getOnesVector - Returns a vector of specified type with all bits set.
2539///
Owen Andersone50ed302009-08-10 22:56:29 +00002540static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 assert(VT.isVector() && "Expected a vector type");
2542
Bob Wilson929ffa22009-10-30 20:13:25 +00002543 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002544 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002546 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2547 SmallVector<SDValue, 8> Ops;
2548 MVT TVT;
2549
2550 if (VT.getSizeInBits() == 64) {
2551 Ops.assign(8, Cst); TVT = MVT::v8i8;
2552 } else {
2553 Ops.assign(16, Cst); TVT = MVT::v16i8;
2554 }
2555 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002556
2557 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2558}
2559
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002560/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2561/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002562SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2563 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002564 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2565 EVT VT = Op.getValueType();
2566 unsigned VTBits = VT.getSizeInBits();
2567 DebugLoc dl = Op.getDebugLoc();
2568 SDValue ShOpLo = Op.getOperand(0);
2569 SDValue ShOpHi = Op.getOperand(1);
2570 SDValue ShAmt = Op.getOperand(2);
2571 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002572 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002573
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002574 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2575
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002576 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2577 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2578 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2579 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2580 DAG.getConstant(VTBits, MVT::i32));
2581 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2582 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002583 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002584
2585 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2586 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002587 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002588 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002589 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2590 CCR, Cmp);
2591
2592 SDValue Ops[2] = { Lo, Hi };
2593 return DAG.getMergeValues(Ops, 2, dl);
2594}
2595
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002596/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2597/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002598SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2599 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002600 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2601 EVT VT = Op.getValueType();
2602 unsigned VTBits = VT.getSizeInBits();
2603 DebugLoc dl = Op.getDebugLoc();
2604 SDValue ShOpLo = Op.getOperand(0);
2605 SDValue ShOpHi = Op.getOperand(1);
2606 SDValue ShAmt = Op.getOperand(2);
2607 SDValue ARMCC;
2608
2609 assert(Op.getOpcode() == ISD::SHL_PARTS);
2610 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2611 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2612 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2613 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2614 DAG.getConstant(VTBits, MVT::i32));
2615 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2616 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2617
2618 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2619 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2620 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002621 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002622 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2623 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2624 CCR, Cmp);
2625
2626 SDValue Ops[2] = { Lo, Hi };
2627 return DAG.getMergeValues(Ops, 2, dl);
2628}
2629
Jim Grosbach3482c802010-01-18 19:58:49 +00002630static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2631 const ARMSubtarget *ST) {
2632 EVT VT = N->getValueType(0);
2633 DebugLoc dl = N->getDebugLoc();
2634
2635 if (!ST->hasV6T2Ops())
2636 return SDValue();
2637
2638 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2639 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2640}
2641
Bob Wilson5bafff32009-06-22 23:27:02 +00002642static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2643 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002644 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 DebugLoc dl = N->getDebugLoc();
2646
2647 // Lower vector shifts on NEON to use VSHL.
2648 if (VT.isVector()) {
2649 assert(ST->hasNEON() && "unexpected vector shift");
2650
2651 // Left shifts translate directly to the vshiftu intrinsic.
2652 if (N->getOpcode() == ISD::SHL)
2653 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002654 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 N->getOperand(0), N->getOperand(1));
2656
2657 assert((N->getOpcode() == ISD::SRA ||
2658 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2659
2660 // NEON uses the same intrinsics for both left and right shifts. For
2661 // right shifts, the shift amounts are negative, so negate the vector of
2662 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002664 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2665 getZeroVector(ShiftVT, DAG, dl),
2666 N->getOperand(1));
2667 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2668 Intrinsic::arm_neon_vshifts :
2669 Intrinsic::arm_neon_vshiftu);
2670 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002671 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002672 N->getOperand(0), NegatedCount);
2673 }
2674
Eli Friedmance392eb2009-08-22 03:13:10 +00002675 // We can get here for a node like i32 = ISD::SHL i32, i64
2676 if (VT != MVT::i64)
2677 return SDValue();
2678
2679 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002680 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002681
Chris Lattner27a6c732007-11-24 07:07:01 +00002682 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2683 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002684 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002685 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002686
Chris Lattner27a6c732007-11-24 07:07:01 +00002687 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002688 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002689
Chris Lattner27a6c732007-11-24 07:07:01 +00002690 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002691 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002692 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002694 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002695
Chris Lattner27a6c732007-11-24 07:07:01 +00002696 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2697 // captures the result into a carry flag.
2698 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002700
Chris Lattner27a6c732007-11-24 07:07:01 +00002701 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002702 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002703
Chris Lattner27a6c732007-11-24 07:07:01 +00002704 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002705 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002706}
2707
Bob Wilson5bafff32009-06-22 23:27:02 +00002708static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2709 SDValue TmpOp0, TmpOp1;
2710 bool Invert = false;
2711 bool Swap = false;
2712 unsigned Opc = 0;
2713
2714 SDValue Op0 = Op.getOperand(0);
2715 SDValue Op1 = Op.getOperand(1);
2716 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002717 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002718 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2719 DebugLoc dl = Op.getDebugLoc();
2720
2721 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2722 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002723 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002724 case ISD::SETUNE:
2725 case ISD::SETNE: Invert = true; // Fallthrough
2726 case ISD::SETOEQ:
2727 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2728 case ISD::SETOLT:
2729 case ISD::SETLT: Swap = true; // Fallthrough
2730 case ISD::SETOGT:
2731 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2732 case ISD::SETOLE:
2733 case ISD::SETLE: Swap = true; // Fallthrough
2734 case ISD::SETOGE:
2735 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2736 case ISD::SETUGE: Swap = true; // Fallthrough
2737 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2738 case ISD::SETUGT: Swap = true; // Fallthrough
2739 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2740 case ISD::SETUEQ: Invert = true; // Fallthrough
2741 case ISD::SETONE:
2742 // Expand this to (OLT | OGT).
2743 TmpOp0 = Op0;
2744 TmpOp1 = Op1;
2745 Opc = ISD::OR;
2746 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2747 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2748 break;
2749 case ISD::SETUO: Invert = true; // Fallthrough
2750 case ISD::SETO:
2751 // Expand this to (OLT | OGE).
2752 TmpOp0 = Op0;
2753 TmpOp1 = Op1;
2754 Opc = ISD::OR;
2755 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2756 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2757 break;
2758 }
2759 } else {
2760 // Integer comparisons.
2761 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002762 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 case ISD::SETNE: Invert = true;
2764 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2765 case ISD::SETLT: Swap = true;
2766 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2767 case ISD::SETLE: Swap = true;
2768 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2769 case ISD::SETULT: Swap = true;
2770 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2771 case ISD::SETULE: Swap = true;
2772 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2773 }
2774
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002775 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002776 if (Opc == ARMISD::VCEQ) {
2777
2778 SDValue AndOp;
2779 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2780 AndOp = Op0;
2781 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2782 AndOp = Op1;
2783
2784 // Ignore bitconvert.
2785 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2786 AndOp = AndOp.getOperand(0);
2787
2788 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2789 Opc = ARMISD::VTST;
2790 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2791 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2792 Invert = !Invert;
2793 }
2794 }
2795 }
2796
2797 if (Swap)
2798 std::swap(Op0, Op1);
2799
2800 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2801
2802 if (Invert)
2803 Result = DAG.getNOT(dl, Result, VT);
2804
2805 return Result;
2806}
2807
Bob Wilsond3c42842010-06-14 22:19:57 +00002808/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2809/// valid vector constant for a NEON instruction with a "modified immediate"
2810/// operand (e.g., VMOV). If so, return either the constant being
2811/// splatted or the encoded value, depending on the DoEncode parameter. The
2812/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2813/// bits7-0=Immediate.
2814static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2815 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002816 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002817 unsigned Op, Cmode, Imm;
2818 EVT VT;
2819
Bob Wilson827b2102010-06-15 19:05:35 +00002820 // SplatBitSize is set to the smallest size that splats the vector, so a
2821 // zero vector will always have SplatBitSize == 8. However, NEON modified
2822 // immediate instructions others than VMOV do not support the 8-bit encoding
2823 // of a zero vector, and the default encoding of zero is supposed to be the
2824 // 32-bit version.
2825 if (SplatBits == 0)
2826 SplatBitSize = 32;
2827
Bob Wilson1a913ed2010-06-11 21:34:50 +00002828 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 switch (SplatBitSize) {
2830 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002831 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002833 Cmode = 0xe;
2834 Imm = SplatBits;
2835 VT = MVT::i8;
2836 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837
2838 case 16:
2839 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002840 VT = MVT::i16;
2841 if ((SplatBits & ~0xff) == 0) {
2842 // Value = 0x00nn: Op=x, Cmode=100x.
2843 Cmode = 0x8;
2844 Imm = SplatBits;
2845 break;
2846 }
2847 if ((SplatBits & ~0xff00) == 0) {
2848 // Value = 0xnn00: Op=x, Cmode=101x.
2849 Cmode = 0xa;
2850 Imm = SplatBits >> 8;
2851 break;
2852 }
2853 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002854
2855 case 32:
2856 // NEON's 32-bit VMOV supports splat values where:
2857 // * only one byte is nonzero, or
2858 // * the least significant byte is 0xff and the second byte is nonzero, or
2859 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002860 VT = MVT::i32;
2861 if ((SplatBits & ~0xff) == 0) {
2862 // Value = 0x000000nn: Op=x, Cmode=000x.
2863 Cmode = 0;
2864 Imm = SplatBits;
2865 break;
2866 }
2867 if ((SplatBits & ~0xff00) == 0) {
2868 // Value = 0x0000nn00: Op=x, Cmode=001x.
2869 Cmode = 0x2;
2870 Imm = SplatBits >> 8;
2871 break;
2872 }
2873 if ((SplatBits & ~0xff0000) == 0) {
2874 // Value = 0x00nn0000: Op=x, Cmode=010x.
2875 Cmode = 0x4;
2876 Imm = SplatBits >> 16;
2877 break;
2878 }
2879 if ((SplatBits & ~0xff000000) == 0) {
2880 // Value = 0xnn000000: Op=x, Cmode=011x.
2881 Cmode = 0x6;
2882 Imm = SplatBits >> 24;
2883 break;
2884 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002885
2886 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002887 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2888 // Value = 0x0000nnff: Op=x, Cmode=1100.
2889 Cmode = 0xc;
2890 Imm = SplatBits >> 8;
2891 SplatBits |= 0xff;
2892 break;
2893 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002894
2895 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002896 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2897 // Value = 0x00nnffff: Op=x, Cmode=1101.
2898 Cmode = 0xd;
2899 Imm = SplatBits >> 16;
2900 SplatBits |= 0xffff;
2901 break;
2902 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002903
2904 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2905 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2906 // VMOV.I32. A (very) minor optimization would be to replicate the value
2907 // and fall through here to test for a valid 64-bit splat. But, then the
2908 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002909 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002910
2911 case 64: {
2912 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002913 if (!isVMOV)
2914 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 uint64_t BitMask = 0xff;
2916 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917 unsigned ImmMask = 1;
2918 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002920 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002921 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002922 Imm |= ImmMask;
2923 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002925 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002926 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002927 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002929 // Op=1, Cmode=1110.
2930 Op = 1;
2931 Cmode = 0xe;
2932 SplatBits = Val;
2933 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 break;
2935 }
2936
Bob Wilson1a913ed2010-06-11 21:34:50 +00002937 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002938 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002939 return SDValue();
2940 }
2941
2942 if (DoEncode)
2943 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2944 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002945}
2946
Bob Wilsond3c42842010-06-14 22:19:57 +00002947
2948/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2949/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2950/// size, return the encoded value for that immediate. The ByteSize field
2951/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002952SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2953 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002954 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2955 APInt SplatBits, SplatUndef;
2956 unsigned SplatBitSize;
2957 bool HasAnyUndefs;
2958 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2959 HasAnyUndefs, ByteSize * 8))
2960 return SDValue();
2961
2962 if (SplatBitSize > ByteSize * 8)
2963 return SDValue();
2964
Bob Wilsond3c42842010-06-14 22:19:57 +00002965 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00002966 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002967}
2968
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002969static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2970 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002971 unsigned NumElts = VT.getVectorNumElements();
2972 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002973 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002974
2975 // If this is a VEXT shuffle, the immediate value is the index of the first
2976 // element. The other shuffle indices must be the successive elements after
2977 // the first one.
2978 unsigned ExpectedElt = Imm;
2979 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002980 // Increment the expected index. If it wraps around, it may still be
2981 // a VEXT but the source vectors must be swapped.
2982 ExpectedElt += 1;
2983 if (ExpectedElt == NumElts * 2) {
2984 ExpectedElt = 0;
2985 ReverseVEXT = true;
2986 }
2987
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002988 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002989 return false;
2990 }
2991
2992 // Adjust the index value if the source operands will be swapped.
2993 if (ReverseVEXT)
2994 Imm -= NumElts;
2995
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002996 return true;
2997}
2998
Bob Wilson8bb9e482009-07-26 00:39:34 +00002999/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3000/// instruction with the specified blocksize. (The order of the elements
3001/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003002static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3003 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003004 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3005 "Only possible block sizes for VREV are: 16, 32, 64");
3006
Bob Wilson8bb9e482009-07-26 00:39:34 +00003007 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003008 if (EltSz == 64)
3009 return false;
3010
3011 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003012 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003013
3014 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3015 return false;
3016
3017 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003018 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003019 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3020 return false;
3021 }
3022
3023 return true;
3024}
3025
Bob Wilsonc692cb72009-08-21 20:54:19 +00003026static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3027 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003028 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3029 if (EltSz == 64)
3030 return false;
3031
Bob Wilsonc692cb72009-08-21 20:54:19 +00003032 unsigned NumElts = VT.getVectorNumElements();
3033 WhichResult = (M[0] == 0 ? 0 : 1);
3034 for (unsigned i = 0; i < NumElts; i += 2) {
3035 if ((unsigned) M[i] != i + WhichResult ||
3036 (unsigned) M[i+1] != i + NumElts + WhichResult)
3037 return false;
3038 }
3039 return true;
3040}
3041
Bob Wilson324f4f12009-12-03 06:40:55 +00003042/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3043/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3044/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3045static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3046 unsigned &WhichResult) {
3047 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3048 if (EltSz == 64)
3049 return false;
3050
3051 unsigned NumElts = VT.getVectorNumElements();
3052 WhichResult = (M[0] == 0 ? 0 : 1);
3053 for (unsigned i = 0; i < NumElts; i += 2) {
3054 if ((unsigned) M[i] != i + WhichResult ||
3055 (unsigned) M[i+1] != i + WhichResult)
3056 return false;
3057 }
3058 return true;
3059}
3060
Bob Wilsonc692cb72009-08-21 20:54:19 +00003061static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3062 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003063 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3064 if (EltSz == 64)
3065 return false;
3066
Bob Wilsonc692cb72009-08-21 20:54:19 +00003067 unsigned NumElts = VT.getVectorNumElements();
3068 WhichResult = (M[0] == 0 ? 0 : 1);
3069 for (unsigned i = 0; i != NumElts; ++i) {
3070 if ((unsigned) M[i] != 2 * i + WhichResult)
3071 return false;
3072 }
3073
3074 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003075 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003076 return false;
3077
3078 return true;
3079}
3080
Bob Wilson324f4f12009-12-03 06:40:55 +00003081/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3082/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3083/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3084static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3085 unsigned &WhichResult) {
3086 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3087 if (EltSz == 64)
3088 return false;
3089
3090 unsigned Half = VT.getVectorNumElements() / 2;
3091 WhichResult = (M[0] == 0 ? 0 : 1);
3092 for (unsigned j = 0; j != 2; ++j) {
3093 unsigned Idx = WhichResult;
3094 for (unsigned i = 0; i != Half; ++i) {
3095 if ((unsigned) M[i + j * Half] != Idx)
3096 return false;
3097 Idx += 2;
3098 }
3099 }
3100
3101 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3102 if (VT.is64BitVector() && EltSz == 32)
3103 return false;
3104
3105 return true;
3106}
3107
Bob Wilsonc692cb72009-08-21 20:54:19 +00003108static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3109 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003110 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3111 if (EltSz == 64)
3112 return false;
3113
Bob Wilsonc692cb72009-08-21 20:54:19 +00003114 unsigned NumElts = VT.getVectorNumElements();
3115 WhichResult = (M[0] == 0 ? 0 : 1);
3116 unsigned Idx = WhichResult * NumElts / 2;
3117 for (unsigned i = 0; i != NumElts; i += 2) {
3118 if ((unsigned) M[i] != Idx ||
3119 (unsigned) M[i+1] != Idx + NumElts)
3120 return false;
3121 Idx += 1;
3122 }
3123
3124 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003125 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003126 return false;
3127
3128 return true;
3129}
3130
Bob Wilson324f4f12009-12-03 06:40:55 +00003131/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3132/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3133/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3134static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3135 unsigned &WhichResult) {
3136 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3137 if (EltSz == 64)
3138 return false;
3139
3140 unsigned NumElts = VT.getVectorNumElements();
3141 WhichResult = (M[0] == 0 ? 0 : 1);
3142 unsigned Idx = WhichResult * NumElts / 2;
3143 for (unsigned i = 0; i != NumElts; i += 2) {
3144 if ((unsigned) M[i] != Idx ||
3145 (unsigned) M[i+1] != Idx)
3146 return false;
3147 Idx += 1;
3148 }
3149
3150 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3151 if (VT.is64BitVector() && EltSz == 32)
3152 return false;
3153
3154 return true;
3155}
3156
3157
Owen Andersone50ed302009-08-10 22:56:29 +00003158static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003160 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003161 if (ConstVal->isNullValue())
3162 return getZeroVector(VT, DAG, dl);
3163 if (ConstVal->isAllOnesValue())
3164 return getOnesVector(VT, DAG, dl);
3165
Owen Andersone50ed302009-08-10 22:56:29 +00003166 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 if (VT.is64BitVector()) {
3168 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 case 8: CanonicalVT = MVT::v8i8; break;
3170 case 16: CanonicalVT = MVT::v4i16; break;
3171 case 32: CanonicalVT = MVT::v2i32; break;
3172 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003173 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 }
3175 } else {
3176 assert(VT.is128BitVector() && "unknown splat vector size");
3177 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 case 8: CanonicalVT = MVT::v16i8; break;
3179 case 16: CanonicalVT = MVT::v8i16; break;
3180 case 32: CanonicalVT = MVT::v4i32; break;
3181 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003182 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 }
3184 }
3185
3186 // Build a canonical splat for this value.
3187 SmallVector<SDValue, 8> Ops;
3188 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3189 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3190 Ops.size());
3191 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3192}
3193
3194// If this is a case we can't handle, return null and let the default
3195// expansion code take care of it.
3196static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003197 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003199 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003200
3201 APInt SplatBits, SplatUndef;
3202 unsigned SplatBitSize;
3203 bool HasAnyUndefs;
3204 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003205 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003206 // Check if an immediate VMOV works.
3207 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3208 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003209 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003210 if (Val.getNode())
3211 return BuildSplat(Val, VT, DAG, dl);
3212 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003213 }
3214
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003215 // Scan through the operands to see if only one value is used.
3216 unsigned NumElts = VT.getVectorNumElements();
3217 bool isOnlyLowElement = true;
3218 bool usesOnlyOneValue = true;
3219 bool isConstant = true;
3220 SDValue Value;
3221 for (unsigned i = 0; i < NumElts; ++i) {
3222 SDValue V = Op.getOperand(i);
3223 if (V.getOpcode() == ISD::UNDEF)
3224 continue;
3225 if (i > 0)
3226 isOnlyLowElement = false;
3227 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3228 isConstant = false;
3229
3230 if (!Value.getNode())
3231 Value = V;
3232 else if (V != Value)
3233 usesOnlyOneValue = false;
3234 }
3235
3236 if (!Value.getNode())
3237 return DAG.getUNDEF(VT);
3238
3239 if (isOnlyLowElement)
3240 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3241
3242 // If all elements are constants, fall back to the default expansion, which
3243 // will generate a load from the constant pool.
3244 if (isConstant)
3245 return SDValue();
3246
3247 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003248 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3249 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003250 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3251
3252 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003253 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3254 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003255 if (EltSize >= 32) {
3256 // Do the expansion with floating-point types, since that is what the VFP
3257 // registers are defined to use, and since i64 is not legal.
3258 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3259 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003260 SmallVector<SDValue, 8> Ops;
3261 for (unsigned i = 0; i < NumElts; ++i)
3262 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3263 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003264 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 }
3266
3267 return SDValue();
3268}
3269
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003270/// isShuffleMaskLegal - Targets can use this to indicate that they only
3271/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3272/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3273/// are assumed to be legal.
3274bool
3275ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3276 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003277 if (VT.getVectorNumElements() == 4 &&
3278 (VT.is128BitVector() || VT.is64BitVector())) {
3279 unsigned PFIndexes[4];
3280 for (unsigned i = 0; i != 4; ++i) {
3281 if (M[i] < 0)
3282 PFIndexes[i] = 8;
3283 else
3284 PFIndexes[i] = M[i];
3285 }
3286
3287 // Compute the index in the perfect shuffle table.
3288 unsigned PFTableIndex =
3289 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3290 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3291 unsigned Cost = (PFEntry >> 30);
3292
3293 if (Cost <= 4)
3294 return true;
3295 }
3296
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003297 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003298 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003299
Bob Wilson53dd2452010-06-07 23:53:38 +00003300 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3301 return (EltSize >= 32 ||
3302 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003303 isVREVMask(M, VT, 64) ||
3304 isVREVMask(M, VT, 32) ||
3305 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003306 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3307 isVTRNMask(M, VT, WhichResult) ||
3308 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003309 isVZIPMask(M, VT, WhichResult) ||
3310 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3311 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3312 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003313}
3314
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003315/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3316/// the specified operations to build the shuffle.
3317static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3318 SDValue RHS, SelectionDAG &DAG,
3319 DebugLoc dl) {
3320 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3321 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3322 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3323
3324 enum {
3325 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3326 OP_VREV,
3327 OP_VDUP0,
3328 OP_VDUP1,
3329 OP_VDUP2,
3330 OP_VDUP3,
3331 OP_VEXT1,
3332 OP_VEXT2,
3333 OP_VEXT3,
3334 OP_VUZPL, // VUZP, left result
3335 OP_VUZPR, // VUZP, right result
3336 OP_VZIPL, // VZIP, left result
3337 OP_VZIPR, // VZIP, right result
3338 OP_VTRNL, // VTRN, left result
3339 OP_VTRNR // VTRN, right result
3340 };
3341
3342 if (OpNum == OP_COPY) {
3343 if (LHSID == (1*9+2)*9+3) return LHS;
3344 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3345 return RHS;
3346 }
3347
3348 SDValue OpLHS, OpRHS;
3349 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3350 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3351 EVT VT = OpLHS.getValueType();
3352
3353 switch (OpNum) {
3354 default: llvm_unreachable("Unknown shuffle opcode!");
3355 case OP_VREV:
3356 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3357 case OP_VDUP0:
3358 case OP_VDUP1:
3359 case OP_VDUP2:
3360 case OP_VDUP3:
3361 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003362 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003363 case OP_VEXT1:
3364 case OP_VEXT2:
3365 case OP_VEXT3:
3366 return DAG.getNode(ARMISD::VEXT, dl, VT,
3367 OpLHS, OpRHS,
3368 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3369 case OP_VUZPL:
3370 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003371 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003372 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3373 case OP_VZIPL:
3374 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003375 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003376 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3377 case OP_VTRNL:
3378 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003379 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3380 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003381 }
3382}
3383
Bob Wilson5bafff32009-06-22 23:27:02 +00003384static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003385 SDValue V1 = Op.getOperand(0);
3386 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003387 DebugLoc dl = Op.getDebugLoc();
3388 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003389 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003390 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003391
Bob Wilson28865062009-08-13 02:13:04 +00003392 // Convert shuffles that are directly supported on NEON to target-specific
3393 // DAG nodes, instead of keeping them as shuffles and matching them again
3394 // during code selection. This is more efficient and avoids the possibility
3395 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003396 // FIXME: floating-point vectors should be canonicalized to integer vectors
3397 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003398 SVN->getMask(ShuffleMask);
3399
Bob Wilson53dd2452010-06-07 23:53:38 +00003400 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3401 if (EltSize <= 32) {
3402 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3403 int Lane = SVN->getSplatIndex();
3404 // If this is undef splat, generate it via "just" vdup, if possible.
3405 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003406
Bob Wilson53dd2452010-06-07 23:53:38 +00003407 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3408 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3409 }
3410 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3411 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003412 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003413
3414 bool ReverseVEXT;
3415 unsigned Imm;
3416 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3417 if (ReverseVEXT)
3418 std::swap(V1, V2);
3419 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3420 DAG.getConstant(Imm, MVT::i32));
3421 }
3422
3423 if (isVREVMask(ShuffleMask, VT, 64))
3424 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3425 if (isVREVMask(ShuffleMask, VT, 32))
3426 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3427 if (isVREVMask(ShuffleMask, VT, 16))
3428 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3429
3430 // Check for Neon shuffles that modify both input vectors in place.
3431 // If both results are used, i.e., if there are two shuffles with the same
3432 // source operands and with masks corresponding to both results of one of
3433 // these operations, DAG memoization will ensure that a single node is
3434 // used for both shuffles.
3435 unsigned WhichResult;
3436 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3437 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3438 V1, V2).getValue(WhichResult);
3439 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3440 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3441 V1, V2).getValue(WhichResult);
3442 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3443 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3444 V1, V2).getValue(WhichResult);
3445
3446 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3447 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3448 V1, V1).getValue(WhichResult);
3449 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3450 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3451 V1, V1).getValue(WhichResult);
3452 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3453 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3454 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003455 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003456
Bob Wilsonc692cb72009-08-21 20:54:19 +00003457 // If the shuffle is not directly supported and it has 4 elements, use
3458 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003459 unsigned NumElts = VT.getVectorNumElements();
3460 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003461 unsigned PFIndexes[4];
3462 for (unsigned i = 0; i != 4; ++i) {
3463 if (ShuffleMask[i] < 0)
3464 PFIndexes[i] = 8;
3465 else
3466 PFIndexes[i] = ShuffleMask[i];
3467 }
3468
3469 // Compute the index in the perfect shuffle table.
3470 unsigned PFTableIndex =
3471 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003472 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3473 unsigned Cost = (PFEntry >> 30);
3474
3475 if (Cost <= 4)
3476 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3477 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003478
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003479 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003480 if (EltSize >= 32) {
3481 // Do the expansion with floating-point types, since that is what the VFP
3482 // registers are defined to use, and since i64 is not legal.
3483 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3484 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3485 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3486 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003487 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003488 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003489 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003490 Ops.push_back(DAG.getUNDEF(EltVT));
3491 else
3492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3493 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3494 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3495 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003496 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003497 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003498 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3499 }
3500
Bob Wilson22cac0d2009-08-14 05:16:33 +00003501 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003502}
3503
Bob Wilson5bafff32009-06-22 23:27:02 +00003504static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003505 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003506 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003507 SDValue Vec = Op.getOperand(0);
3508 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003509 assert(VT == MVT::i32 &&
3510 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3511 "unexpected type for custom-lowering vector extract");
3512 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003513}
3514
Bob Wilsona6d65862009-08-03 20:36:38 +00003515static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3516 // The only time a CONCAT_VECTORS operation can have legal types is when
3517 // two 64-bit vectors are concatenated to a 128-bit vector.
3518 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3519 "unexpected CONCAT_VECTORS");
3520 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003522 SDValue Op0 = Op.getOperand(0);
3523 SDValue Op1 = Op.getOperand(1);
3524 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3526 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003527 DAG.getIntPtrConstant(0));
3528 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3530 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003531 DAG.getIntPtrConstant(1));
3532 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003533}
3534
Dan Gohmand858e902010-04-17 15:26:15 +00003535SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003536 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003537 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003538 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003539 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003540 case ISD::GlobalAddress:
3541 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3542 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003543 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003544 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3545 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003546 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003547 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003548 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003549 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003550 case ISD::SINT_TO_FP:
3551 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3552 case ISD::FP_TO_SINT:
3553 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003554 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003555 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003556 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003557 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003558 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003559 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003560 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3561 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003562 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003563 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003564 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003565 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003566 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003567 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003568 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003569 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003570 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3571 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3572 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003573 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003574 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003575 }
Dan Gohman475871a2008-07-27 21:46:04 +00003576 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003577}
3578
Duncan Sands1607f052008-12-01 11:39:25 +00003579/// ReplaceNodeResults - Replace the results of node with an illegal result
3580/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003581void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3582 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003583 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003584 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003585 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003586 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003587 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003588 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003589 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003590 Res = ExpandBIT_CONVERT(N, DAG);
3591 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003592 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003593 case ISD::SRA:
3594 Res = LowerShift(N, DAG, Subtarget);
3595 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003596 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003597 if (Res.getNode())
3598 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003599}
Chris Lattner27a6c732007-11-24 07:07:01 +00003600
Evan Chenga8e29892007-01-19 07:51:42 +00003601//===----------------------------------------------------------------------===//
3602// ARM Scheduler Hooks
3603//===----------------------------------------------------------------------===//
3604
3605MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003606ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3607 MachineBasicBlock *BB,
3608 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003609 unsigned dest = MI->getOperand(0).getReg();
3610 unsigned ptr = MI->getOperand(1).getReg();
3611 unsigned oldval = MI->getOperand(2).getReg();
3612 unsigned newval = MI->getOperand(3).getReg();
3613 unsigned scratch = BB->getParent()->getRegInfo()
3614 .createVirtualRegister(ARM::GPRRegisterClass);
3615 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3616 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003617 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003618
3619 unsigned ldrOpc, strOpc;
3620 switch (Size) {
3621 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003622 case 1:
3623 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3624 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3625 break;
3626 case 2:
3627 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3628 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3629 break;
3630 case 4:
3631 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3632 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3633 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003634 }
3635
3636 MachineFunction *MF = BB->getParent();
3637 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3638 MachineFunction::iterator It = BB;
3639 ++It; // insert the new blocks after the current block
3640
3641 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3642 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3643 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3644 MF->insert(It, loop1MBB);
3645 MF->insert(It, loop2MBB);
3646 MF->insert(It, exitMBB);
3647 exitMBB->transferSuccessors(BB);
3648
3649 // thisMBB:
3650 // ...
3651 // fallthrough --> loop1MBB
3652 BB->addSuccessor(loop1MBB);
3653
3654 // loop1MBB:
3655 // ldrex dest, [ptr]
3656 // cmp dest, oldval
3657 // bne exitMBB
3658 BB = loop1MBB;
3659 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003660 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003661 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003662 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3663 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003664 BB->addSuccessor(loop2MBB);
3665 BB->addSuccessor(exitMBB);
3666
3667 // loop2MBB:
3668 // strex scratch, newval, [ptr]
3669 // cmp scratch, #0
3670 // bne loop1MBB
3671 BB = loop2MBB;
3672 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3673 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003674 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003675 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003676 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3677 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003678 BB->addSuccessor(loop1MBB);
3679 BB->addSuccessor(exitMBB);
3680
3681 // exitMBB:
3682 // ...
3683 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003684
3685 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3686
Jim Grosbach5278eb82009-12-11 01:42:04 +00003687 return BB;
3688}
3689
3690MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003691ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3692 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003693 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3695
3696 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003697 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003698 MachineFunction::iterator It = BB;
3699 ++It;
3700
3701 unsigned dest = MI->getOperand(0).getReg();
3702 unsigned ptr = MI->getOperand(1).getReg();
3703 unsigned incr = MI->getOperand(2).getReg();
3704 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003705
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003706 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003707 unsigned ldrOpc, strOpc;
3708 switch (Size) {
3709 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003710 case 1:
3711 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003712 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003713 break;
3714 case 2:
3715 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3716 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3717 break;
3718 case 4:
3719 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3720 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3721 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003722 }
3723
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003724 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3725 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3726 MF->insert(It, loopMBB);
3727 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003728 exitMBB->transferSuccessors(BB);
3729
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003730 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003731 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3732 unsigned scratch2 = (!BinOpcode) ? incr :
3733 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3734
3735 // thisMBB:
3736 // ...
3737 // fallthrough --> loopMBB
3738 BB->addSuccessor(loopMBB);
3739
3740 // loopMBB:
3741 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003742 // <binop> scratch2, dest, incr
3743 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003744 // cmp scratch, #0
3745 // bne- loopMBB
3746 // fallthrough --> exitMBB
3747 BB = loopMBB;
3748 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003749 if (BinOpcode) {
3750 // operand order needs to go the other way for NAND
3751 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3752 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3753 addReg(incr).addReg(dest)).addReg(0);
3754 else
3755 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3756 addReg(dest).addReg(incr)).addReg(0);
3757 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003758
3759 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3760 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003761 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003762 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003763 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3764 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003765
3766 BB->addSuccessor(loopMBB);
3767 BB->addSuccessor(exitMBB);
3768
3769 // exitMBB:
3770 // ...
3771 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003772
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003773 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003774
Jim Grosbachc3c23542009-12-14 04:22:04 +00003775 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003776}
3777
3778MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003779ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003780 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003781 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003782 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003783 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003784 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003785 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003786 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003787 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003788
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003789 case ARM::ATOMIC_LOAD_ADD_I8:
3790 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3791 case ARM::ATOMIC_LOAD_ADD_I16:
3792 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3793 case ARM::ATOMIC_LOAD_ADD_I32:
3794 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003795
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003796 case ARM::ATOMIC_LOAD_AND_I8:
3797 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3798 case ARM::ATOMIC_LOAD_AND_I16:
3799 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3800 case ARM::ATOMIC_LOAD_AND_I32:
3801 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003802
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003803 case ARM::ATOMIC_LOAD_OR_I8:
3804 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3805 case ARM::ATOMIC_LOAD_OR_I16:
3806 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3807 case ARM::ATOMIC_LOAD_OR_I32:
3808 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003809
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003810 case ARM::ATOMIC_LOAD_XOR_I8:
3811 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3812 case ARM::ATOMIC_LOAD_XOR_I16:
3813 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3814 case ARM::ATOMIC_LOAD_XOR_I32:
3815 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003816
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003817 case ARM::ATOMIC_LOAD_NAND_I8:
3818 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3819 case ARM::ATOMIC_LOAD_NAND_I16:
3820 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3821 case ARM::ATOMIC_LOAD_NAND_I32:
3822 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003823
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003824 case ARM::ATOMIC_LOAD_SUB_I8:
3825 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3826 case ARM::ATOMIC_LOAD_SUB_I16:
3827 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3828 case ARM::ATOMIC_LOAD_SUB_I32:
3829 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003830
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003831 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3832 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3833 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003834
3835 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3836 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3837 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003838
Evan Cheng007ea272009-08-12 05:17:19 +00003839 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003840 // To "insert" a SELECT_CC instruction, we actually have to insert the
3841 // diamond control-flow pattern. The incoming instruction knows the
3842 // destination vreg to set, the condition code register to branch on, the
3843 // true/false values to select between, and a branch opcode to use.
3844 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003845 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003846 ++It;
3847
3848 // thisMBB:
3849 // ...
3850 // TrueVal = ...
3851 // cmpTY ccX, r1, r2
3852 // bCC copy1MBB
3853 // fallthrough --> copy0MBB
3854 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003855 MachineFunction *F = BB->getParent();
3856 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3857 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003858 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003859 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003860 F->insert(It, copy0MBB);
3861 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003862 // Update machine-CFG edges by first adding all successors of the current
3863 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003864 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003865 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003866 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003867 // Next, remove all successors of the current block, and add the true
3868 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003869 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003870 BB->removeSuccessor(BB->succ_begin());
3871 BB->addSuccessor(copy0MBB);
3872 BB->addSuccessor(sinkMBB);
3873
3874 // copy0MBB:
3875 // %FalseValue = ...
3876 // # fallthrough to sinkMBB
3877 BB = copy0MBB;
3878
3879 // Update machine-CFG edges
3880 BB->addSuccessor(sinkMBB);
3881
3882 // sinkMBB:
3883 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3884 // ...
3885 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003886 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003887 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3888 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3889
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003890 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003891 return BB;
3892 }
Evan Cheng86198642009-08-07 00:34:42 +00003893
3894 case ARM::tANDsp:
3895 case ARM::tADDspr_:
3896 case ARM::tSUBspi_:
3897 case ARM::t2SUBrSPi_:
3898 case ARM::t2SUBrSPi12_:
3899 case ARM::t2SUBrSPs_: {
3900 MachineFunction *MF = BB->getParent();
3901 unsigned DstReg = MI->getOperand(0).getReg();
3902 unsigned SrcReg = MI->getOperand(1).getReg();
3903 bool DstIsDead = MI->getOperand(0).isDead();
3904 bool SrcIsKill = MI->getOperand(1).isKill();
3905
3906 if (SrcReg != ARM::SP) {
3907 // Copy the source to SP from virtual register.
3908 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3909 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3910 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3911 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3912 .addReg(SrcReg, getKillRegState(SrcIsKill));
3913 }
3914
3915 unsigned OpOpc = 0;
3916 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3917 switch (MI->getOpcode()) {
3918 default:
3919 llvm_unreachable("Unexpected pseudo instruction!");
3920 case ARM::tANDsp:
3921 OpOpc = ARM::tAND;
3922 NeedPred = true;
3923 break;
3924 case ARM::tADDspr_:
3925 OpOpc = ARM::tADDspr;
3926 break;
3927 case ARM::tSUBspi_:
3928 OpOpc = ARM::tSUBspi;
3929 break;
3930 case ARM::t2SUBrSPi_:
3931 OpOpc = ARM::t2SUBrSPi;
3932 NeedPred = true; NeedCC = true;
3933 break;
3934 case ARM::t2SUBrSPi12_:
3935 OpOpc = ARM::t2SUBrSPi12;
3936 NeedPred = true;
3937 break;
3938 case ARM::t2SUBrSPs_:
3939 OpOpc = ARM::t2SUBrSPs;
3940 NeedPred = true; NeedCC = true; NeedOp3 = true;
3941 break;
3942 }
3943 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3944 if (OpOpc == ARM::tAND)
3945 AddDefaultT1CC(MIB);
3946 MIB.addReg(ARM::SP);
3947 MIB.addOperand(MI->getOperand(2));
3948 if (NeedOp3)
3949 MIB.addOperand(MI->getOperand(3));
3950 if (NeedPred)
3951 AddDefaultPred(MIB);
3952 if (NeedCC)
3953 AddDefaultCC(MIB);
3954
3955 // Copy the result from SP to virtual register.
3956 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3957 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3958 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3959 BuildMI(BB, dl, TII->get(CopyOpc))
3960 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3961 .addReg(ARM::SP);
3962 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3963 return BB;
3964 }
Evan Chenga8e29892007-01-19 07:51:42 +00003965 }
3966}
3967
3968//===----------------------------------------------------------------------===//
3969// ARM Optimization Hooks
3970//===----------------------------------------------------------------------===//
3971
Chris Lattnerd1980a52009-03-12 06:52:53 +00003972static
3973SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3974 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003975 SelectionDAG &DAG = DCI.DAG;
3976 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003977 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003978 unsigned Opc = N->getOpcode();
3979 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3980 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3981 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3982 ISD::CondCode CC = ISD::SETCC_INVALID;
3983
3984 if (isSlctCC) {
3985 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3986 } else {
3987 SDValue CCOp = Slct.getOperand(0);
3988 if (CCOp.getOpcode() == ISD::SETCC)
3989 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3990 }
3991
3992 bool DoXform = false;
3993 bool InvCC = false;
3994 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3995 "Bad input!");
3996
3997 if (LHS.getOpcode() == ISD::Constant &&
3998 cast<ConstantSDNode>(LHS)->isNullValue()) {
3999 DoXform = true;
4000 } else if (CC != ISD::SETCC_INVALID &&
4001 RHS.getOpcode() == ISD::Constant &&
4002 cast<ConstantSDNode>(RHS)->isNullValue()) {
4003 std::swap(LHS, RHS);
4004 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004005 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004006 Op0.getOperand(0).getValueType();
4007 bool isInt = OpVT.isInteger();
4008 CC = ISD::getSetCCInverse(CC, isInt);
4009
4010 if (!TLI.isCondCodeLegal(CC, OpVT))
4011 return SDValue(); // Inverse operator isn't legal.
4012
4013 DoXform = true;
4014 InvCC = true;
4015 }
4016
4017 if (DoXform) {
4018 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4019 if (isSlctCC)
4020 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4021 Slct.getOperand(0), Slct.getOperand(1), CC);
4022 SDValue CCOp = Slct.getOperand(0);
4023 if (InvCC)
4024 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4025 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4026 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4027 CCOp, OtherOp, Result);
4028 }
4029 return SDValue();
4030}
4031
4032/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4033static SDValue PerformADDCombine(SDNode *N,
4034 TargetLowering::DAGCombinerInfo &DCI) {
4035 // added by evan in r37685 with no testcase.
4036 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004037
Chris Lattnerd1980a52009-03-12 06:52:53 +00004038 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4039 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4040 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4041 if (Result.getNode()) return Result;
4042 }
4043 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4044 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4045 if (Result.getNode()) return Result;
4046 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004047
Chris Lattnerd1980a52009-03-12 06:52:53 +00004048 return SDValue();
4049}
4050
4051/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4052static SDValue PerformSUBCombine(SDNode *N,
4053 TargetLowering::DAGCombinerInfo &DCI) {
4054 // added by evan in r37685 with no testcase.
4055 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004056
Chris Lattnerd1980a52009-03-12 06:52:53 +00004057 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4058 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4059 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4060 if (Result.getNode()) return Result;
4061 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004062
Chris Lattnerd1980a52009-03-12 06:52:53 +00004063 return SDValue();
4064}
4065
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004066static SDValue PerformMULCombine(SDNode *N,
4067 TargetLowering::DAGCombinerInfo &DCI,
4068 const ARMSubtarget *Subtarget) {
4069 SelectionDAG &DAG = DCI.DAG;
4070
4071 if (Subtarget->isThumb1Only())
4072 return SDValue();
4073
4074 if (DAG.getMachineFunction().
4075 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4076 return SDValue();
4077
4078 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4079 return SDValue();
4080
4081 EVT VT = N->getValueType(0);
4082 if (VT != MVT::i32)
4083 return SDValue();
4084
4085 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4086 if (!C)
4087 return SDValue();
4088
4089 uint64_t MulAmt = C->getZExtValue();
4090 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4091 ShiftAmt = ShiftAmt & (32 - 1);
4092 SDValue V = N->getOperand(0);
4093 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004094
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004095 SDValue Res;
4096 MulAmt >>= ShiftAmt;
4097 if (isPowerOf2_32(MulAmt - 1)) {
4098 // (mul x, 2^N + 1) => (add (shl x, N), x)
4099 Res = DAG.getNode(ISD::ADD, DL, VT,
4100 V, DAG.getNode(ISD::SHL, DL, VT,
4101 V, DAG.getConstant(Log2_32(MulAmt-1),
4102 MVT::i32)));
4103 } else if (isPowerOf2_32(MulAmt + 1)) {
4104 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4105 Res = DAG.getNode(ISD::SUB, DL, VT,
4106 DAG.getNode(ISD::SHL, DL, VT,
4107 V, DAG.getConstant(Log2_32(MulAmt+1),
4108 MVT::i32)),
4109 V);
4110 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004111 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004112
4113 if (ShiftAmt != 0)
4114 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4115 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004116
4117 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004118 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004119 return SDValue();
4120}
4121
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004122/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4123/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004124static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004125 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004126 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004127 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004128 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004129 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004130 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004131}
4132
Bob Wilson5bafff32009-06-22 23:27:02 +00004133/// getVShiftImm - Check if this is a valid build_vector for the immediate
4134/// operand of a vector shift operation, where all the elements of the
4135/// build_vector must have the same constant integer value.
4136static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4137 // Ignore bit_converts.
4138 while (Op.getOpcode() == ISD::BIT_CONVERT)
4139 Op = Op.getOperand(0);
4140 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4141 APInt SplatBits, SplatUndef;
4142 unsigned SplatBitSize;
4143 bool HasAnyUndefs;
4144 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4145 HasAnyUndefs, ElementBits) ||
4146 SplatBitSize > ElementBits)
4147 return false;
4148 Cnt = SplatBits.getSExtValue();
4149 return true;
4150}
4151
4152/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4153/// operand of a vector shift left operation. That value must be in the range:
4154/// 0 <= Value < ElementBits for a left shift; or
4155/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004156static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004157 assert(VT.isVector() && "vector shift count is not a vector type");
4158 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4159 if (! getVShiftImm(Op, ElementBits, Cnt))
4160 return false;
4161 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4162}
4163
4164/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4165/// operand of a vector shift right operation. For a shift opcode, the value
4166/// is positive, but for an intrinsic the value count must be negative. The
4167/// absolute value must be in the range:
4168/// 1 <= |Value| <= ElementBits for a right shift; or
4169/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004170static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004171 int64_t &Cnt) {
4172 assert(VT.isVector() && "vector shift count is not a vector type");
4173 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4174 if (! getVShiftImm(Op, ElementBits, Cnt))
4175 return false;
4176 if (isIntrinsic)
4177 Cnt = -Cnt;
4178 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4179}
4180
4181/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4182static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4183 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4184 switch (IntNo) {
4185 default:
4186 // Don't do anything for most intrinsics.
4187 break;
4188
4189 // Vector shifts: check for immediate versions and lower them.
4190 // Note: This is done during DAG combining instead of DAG legalizing because
4191 // the build_vectors for 64-bit vector element shift counts are generally
4192 // not legal, and it is hard to see their values after they get legalized to
4193 // loads from a constant pool.
4194 case Intrinsic::arm_neon_vshifts:
4195 case Intrinsic::arm_neon_vshiftu:
4196 case Intrinsic::arm_neon_vshiftls:
4197 case Intrinsic::arm_neon_vshiftlu:
4198 case Intrinsic::arm_neon_vshiftn:
4199 case Intrinsic::arm_neon_vrshifts:
4200 case Intrinsic::arm_neon_vrshiftu:
4201 case Intrinsic::arm_neon_vrshiftn:
4202 case Intrinsic::arm_neon_vqshifts:
4203 case Intrinsic::arm_neon_vqshiftu:
4204 case Intrinsic::arm_neon_vqshiftsu:
4205 case Intrinsic::arm_neon_vqshiftns:
4206 case Intrinsic::arm_neon_vqshiftnu:
4207 case Intrinsic::arm_neon_vqshiftnsu:
4208 case Intrinsic::arm_neon_vqrshiftns:
4209 case Intrinsic::arm_neon_vqrshiftnu:
4210 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004211 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004212 int64_t Cnt;
4213 unsigned VShiftOpc = 0;
4214
4215 switch (IntNo) {
4216 case Intrinsic::arm_neon_vshifts:
4217 case Intrinsic::arm_neon_vshiftu:
4218 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4219 VShiftOpc = ARMISD::VSHL;
4220 break;
4221 }
4222 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4223 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4224 ARMISD::VSHRs : ARMISD::VSHRu);
4225 break;
4226 }
4227 return SDValue();
4228
4229 case Intrinsic::arm_neon_vshiftls:
4230 case Intrinsic::arm_neon_vshiftlu:
4231 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4232 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004233 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004234
4235 case Intrinsic::arm_neon_vrshifts:
4236 case Intrinsic::arm_neon_vrshiftu:
4237 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4238 break;
4239 return SDValue();
4240
4241 case Intrinsic::arm_neon_vqshifts:
4242 case Intrinsic::arm_neon_vqshiftu:
4243 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4244 break;
4245 return SDValue();
4246
4247 case Intrinsic::arm_neon_vqshiftsu:
4248 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4249 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004250 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004251
4252 case Intrinsic::arm_neon_vshiftn:
4253 case Intrinsic::arm_neon_vrshiftn:
4254 case Intrinsic::arm_neon_vqshiftns:
4255 case Intrinsic::arm_neon_vqshiftnu:
4256 case Intrinsic::arm_neon_vqshiftnsu:
4257 case Intrinsic::arm_neon_vqrshiftns:
4258 case Intrinsic::arm_neon_vqrshiftnu:
4259 case Intrinsic::arm_neon_vqrshiftnsu:
4260 // Narrowing shifts require an immediate right shift.
4261 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4262 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004263 llvm_unreachable("invalid shift count for narrowing vector shift "
4264 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004265
4266 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004267 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004268 }
4269
4270 switch (IntNo) {
4271 case Intrinsic::arm_neon_vshifts:
4272 case Intrinsic::arm_neon_vshiftu:
4273 // Opcode already set above.
4274 break;
4275 case Intrinsic::arm_neon_vshiftls:
4276 case Intrinsic::arm_neon_vshiftlu:
4277 if (Cnt == VT.getVectorElementType().getSizeInBits())
4278 VShiftOpc = ARMISD::VSHLLi;
4279 else
4280 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4281 ARMISD::VSHLLs : ARMISD::VSHLLu);
4282 break;
4283 case Intrinsic::arm_neon_vshiftn:
4284 VShiftOpc = ARMISD::VSHRN; break;
4285 case Intrinsic::arm_neon_vrshifts:
4286 VShiftOpc = ARMISD::VRSHRs; break;
4287 case Intrinsic::arm_neon_vrshiftu:
4288 VShiftOpc = ARMISD::VRSHRu; break;
4289 case Intrinsic::arm_neon_vrshiftn:
4290 VShiftOpc = ARMISD::VRSHRN; break;
4291 case Intrinsic::arm_neon_vqshifts:
4292 VShiftOpc = ARMISD::VQSHLs; break;
4293 case Intrinsic::arm_neon_vqshiftu:
4294 VShiftOpc = ARMISD::VQSHLu; break;
4295 case Intrinsic::arm_neon_vqshiftsu:
4296 VShiftOpc = ARMISD::VQSHLsu; break;
4297 case Intrinsic::arm_neon_vqshiftns:
4298 VShiftOpc = ARMISD::VQSHRNs; break;
4299 case Intrinsic::arm_neon_vqshiftnu:
4300 VShiftOpc = ARMISD::VQSHRNu; break;
4301 case Intrinsic::arm_neon_vqshiftnsu:
4302 VShiftOpc = ARMISD::VQSHRNsu; break;
4303 case Intrinsic::arm_neon_vqrshiftns:
4304 VShiftOpc = ARMISD::VQRSHRNs; break;
4305 case Intrinsic::arm_neon_vqrshiftnu:
4306 VShiftOpc = ARMISD::VQRSHRNu; break;
4307 case Intrinsic::arm_neon_vqrshiftnsu:
4308 VShiftOpc = ARMISD::VQRSHRNsu; break;
4309 }
4310
4311 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004313 }
4314
4315 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004316 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004317 int64_t Cnt;
4318 unsigned VShiftOpc = 0;
4319
4320 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4321 VShiftOpc = ARMISD::VSLI;
4322 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4323 VShiftOpc = ARMISD::VSRI;
4324 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004325 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004326 }
4327
4328 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4329 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004331 }
4332
4333 case Intrinsic::arm_neon_vqrshifts:
4334 case Intrinsic::arm_neon_vqrshiftu:
4335 // No immediate versions of these to check for.
4336 break;
4337 }
4338
4339 return SDValue();
4340}
4341
4342/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4343/// lowers them. As with the vector shift intrinsics, this is done during DAG
4344/// combining instead of DAG legalizing because the build_vectors for 64-bit
4345/// vector element shift counts are generally not legal, and it is hard to see
4346/// their values after they get legalized to loads from a constant pool.
4347static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4348 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004349 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004350
4351 // Nothing to be done for scalar shifts.
4352 if (! VT.isVector())
4353 return SDValue();
4354
4355 assert(ST->hasNEON() && "unexpected vector shift");
4356 int64_t Cnt;
4357
4358 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004359 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004360
4361 case ISD::SHL:
4362 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4363 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004365 break;
4366
4367 case ISD::SRA:
4368 case ISD::SRL:
4369 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4370 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4371 ARMISD::VSHRs : ARMISD::VSHRu);
4372 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004374 }
4375 }
4376 return SDValue();
4377}
4378
4379/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4380/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4381static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4382 const ARMSubtarget *ST) {
4383 SDValue N0 = N->getOperand(0);
4384
4385 // Check for sign- and zero-extensions of vector extract operations of 8-
4386 // and 16-bit vector elements. NEON supports these directly. They are
4387 // handled during DAG combining because type legalization will promote them
4388 // to 32-bit types and it is messy to recognize the operations after that.
4389 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4390 SDValue Vec = N0.getOperand(0);
4391 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004392 EVT VT = N->getValueType(0);
4393 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004394 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4395
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 if (VT == MVT::i32 &&
4397 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004398 TLI.isTypeLegal(Vec.getValueType())) {
4399
4400 unsigned Opc = 0;
4401 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004402 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004403 case ISD::SIGN_EXTEND:
4404 Opc = ARMISD::VGETLANEs;
4405 break;
4406 case ISD::ZERO_EXTEND:
4407 case ISD::ANY_EXTEND:
4408 Opc = ARMISD::VGETLANEu;
4409 break;
4410 }
4411 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4412 }
4413 }
4414
4415 return SDValue();
4416}
4417
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004418/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4419/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4420static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4421 const ARMSubtarget *ST) {
4422 // If the target supports NEON, try to use vmax/vmin instructions for f32
4423 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4424 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4425 // a NaN; only do the transformation when it matches that behavior.
4426
4427 // For now only do this when using NEON for FP operations; if using VFP, it
4428 // is not obvious that the benefit outweighs the cost of switching to the
4429 // NEON pipeline.
4430 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4431 N->getValueType(0) != MVT::f32)
4432 return SDValue();
4433
4434 SDValue CondLHS = N->getOperand(0);
4435 SDValue CondRHS = N->getOperand(1);
4436 SDValue LHS = N->getOperand(2);
4437 SDValue RHS = N->getOperand(3);
4438 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4439
4440 unsigned Opcode = 0;
4441 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004442 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004443 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004444 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004445 IsReversed = true ; // x CC y ? y : x
4446 } else {
4447 return SDValue();
4448 }
4449
Bob Wilsone742bb52010-02-24 22:15:53 +00004450 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004451 switch (CC) {
4452 default: break;
4453 case ISD::SETOLT:
4454 case ISD::SETOLE:
4455 case ISD::SETLT:
4456 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004457 case ISD::SETULT:
4458 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004459 // If LHS is NaN, an ordered comparison will be false and the result will
4460 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4461 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4462 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4463 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4464 break;
4465 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4466 // will return -0, so vmin can only be used for unsafe math or if one of
4467 // the operands is known to be nonzero.
4468 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4469 !UnsafeFPMath &&
4470 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4471 break;
4472 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004473 break;
4474
4475 case ISD::SETOGT:
4476 case ISD::SETOGE:
4477 case ISD::SETGT:
4478 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004479 case ISD::SETUGT:
4480 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004481 // If LHS is NaN, an ordered comparison will be false and the result will
4482 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4483 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4484 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4485 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4486 break;
4487 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4488 // will return +0, so vmax can only be used for unsafe math or if one of
4489 // the operands is known to be nonzero.
4490 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4491 !UnsafeFPMath &&
4492 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4493 break;
4494 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004495 break;
4496 }
4497
4498 if (!Opcode)
4499 return SDValue();
4500 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4501}
4502
Dan Gohman475871a2008-07-27 21:46:04 +00004503SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004504 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004505 switch (N->getOpcode()) {
4506 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004507 case ISD::ADD: return PerformADDCombine(N, DCI);
4508 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004509 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004510 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004511 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004512 case ISD::SHL:
4513 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004514 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004515 case ISD::SIGN_EXTEND:
4516 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004517 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4518 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004519 }
Dan Gohman475871a2008-07-27 21:46:04 +00004520 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004521}
4522
Bill Wendlingaf566342009-08-15 21:21:19 +00004523bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4524 if (!Subtarget->hasV6Ops())
4525 // Pre-v6 does not support unaligned mem access.
4526 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004527
4528 // v6+ may or may not support unaligned mem access depending on the system
4529 // configuration.
4530 // FIXME: This is pretty conservative. Should we provide cmdline option to
4531 // control the behaviour?
4532 if (!Subtarget->isTargetDarwin())
4533 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004534
4535 switch (VT.getSimpleVT().SimpleTy) {
4536 default:
4537 return false;
4538 case MVT::i8:
4539 case MVT::i16:
4540 case MVT::i32:
4541 return true;
4542 // FIXME: VLD1 etc with standard alignment is legal.
4543 }
4544}
4545
Evan Chenge6c835f2009-08-14 20:09:37 +00004546static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4547 if (V < 0)
4548 return false;
4549
4550 unsigned Scale = 1;
4551 switch (VT.getSimpleVT().SimpleTy) {
4552 default: return false;
4553 case MVT::i1:
4554 case MVT::i8:
4555 // Scale == 1;
4556 break;
4557 case MVT::i16:
4558 // Scale == 2;
4559 Scale = 2;
4560 break;
4561 case MVT::i32:
4562 // Scale == 4;
4563 Scale = 4;
4564 break;
4565 }
4566
4567 if ((V & (Scale - 1)) != 0)
4568 return false;
4569 V /= Scale;
4570 return V == (V & ((1LL << 5) - 1));
4571}
4572
4573static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4574 const ARMSubtarget *Subtarget) {
4575 bool isNeg = false;
4576 if (V < 0) {
4577 isNeg = true;
4578 V = - V;
4579 }
4580
4581 switch (VT.getSimpleVT().SimpleTy) {
4582 default: return false;
4583 case MVT::i1:
4584 case MVT::i8:
4585 case MVT::i16:
4586 case MVT::i32:
4587 // + imm12 or - imm8
4588 if (isNeg)
4589 return V == (V & ((1LL << 8) - 1));
4590 return V == (V & ((1LL << 12) - 1));
4591 case MVT::f32:
4592 case MVT::f64:
4593 // Same as ARM mode. FIXME: NEON?
4594 if (!Subtarget->hasVFP2())
4595 return false;
4596 if ((V & 3) != 0)
4597 return false;
4598 V >>= 2;
4599 return V == (V & ((1LL << 8) - 1));
4600 }
4601}
4602
Evan Chengb01fad62007-03-12 23:30:29 +00004603/// isLegalAddressImmediate - Return true if the integer value can be used
4604/// as the offset of the target addressing mode for load / store of the
4605/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004606static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004607 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004608 if (V == 0)
4609 return true;
4610
Evan Cheng65011532009-03-09 19:15:00 +00004611 if (!VT.isSimple())
4612 return false;
4613
Evan Chenge6c835f2009-08-14 20:09:37 +00004614 if (Subtarget->isThumb1Only())
4615 return isLegalT1AddressImmediate(V, VT);
4616 else if (Subtarget->isThumb2())
4617 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004618
Evan Chenge6c835f2009-08-14 20:09:37 +00004619 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004620 if (V < 0)
4621 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004623 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 case MVT::i1:
4625 case MVT::i8:
4626 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004627 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004628 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004630 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004631 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 case MVT::f32:
4633 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004634 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004635 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004636 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004637 return false;
4638 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004639 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004640 }
Evan Chenga8e29892007-01-19 07:51:42 +00004641}
4642
Evan Chenge6c835f2009-08-14 20:09:37 +00004643bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4644 EVT VT) const {
4645 int Scale = AM.Scale;
4646 if (Scale < 0)
4647 return false;
4648
4649 switch (VT.getSimpleVT().SimpleTy) {
4650 default: return false;
4651 case MVT::i1:
4652 case MVT::i8:
4653 case MVT::i16:
4654 case MVT::i32:
4655 if (Scale == 1)
4656 return true;
4657 // r + r << imm
4658 Scale = Scale & ~1;
4659 return Scale == 2 || Scale == 4 || Scale == 8;
4660 case MVT::i64:
4661 // r + r
4662 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4663 return true;
4664 return false;
4665 case MVT::isVoid:
4666 // Note, we allow "void" uses (basically, uses that aren't loads or
4667 // stores), because arm allows folding a scale into many arithmetic
4668 // operations. This should be made more precise and revisited later.
4669
4670 // Allow r << imm, but the imm has to be a multiple of two.
4671 if (Scale & 1) return false;
4672 return isPowerOf2_32(Scale);
4673 }
4674}
4675
Chris Lattner37caf8c2007-04-09 23:33:39 +00004676/// isLegalAddressingMode - Return true if the addressing mode represented
4677/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004678bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004679 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004680 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004681 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004682 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004683
Chris Lattner37caf8c2007-04-09 23:33:39 +00004684 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004685 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004686 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004687
Chris Lattner37caf8c2007-04-09 23:33:39 +00004688 switch (AM.Scale) {
4689 case 0: // no scale reg, must be "r+i" or "r", or "i".
4690 break;
4691 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004692 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004693 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004694 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004695 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004696 // ARM doesn't support any R+R*scale+imm addr modes.
4697 if (AM.BaseOffs)
4698 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004699
Bob Wilson2c7dab12009-04-08 17:55:28 +00004700 if (!VT.isSimple())
4701 return false;
4702
Evan Chenge6c835f2009-08-14 20:09:37 +00004703 if (Subtarget->isThumb2())
4704 return isLegalT2ScaledAddressingMode(AM, VT);
4705
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004706 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004708 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 case MVT::i1:
4710 case MVT::i8:
4711 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004712 if (Scale < 0) Scale = -Scale;
4713 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004714 return true;
4715 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004716 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004718 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004719 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004720 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004721 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004722 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004723
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004725 // Note, we allow "void" uses (basically, uses that aren't loads or
4726 // stores), because arm allows folding a scale into many arithmetic
4727 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004728
Chris Lattner37caf8c2007-04-09 23:33:39 +00004729 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004730 if (Scale & 1) return false;
4731 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004732 }
4733 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004734 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004735 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004736}
4737
Evan Cheng77e47512009-11-11 19:05:52 +00004738/// isLegalICmpImmediate - Return true if the specified immediate is legal
4739/// icmp immediate, that is the target has icmp instructions which can compare
4740/// a register against the immediate without having to materialize the
4741/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004742bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004743 if (!Subtarget->isThumb())
4744 return ARM_AM::getSOImmVal(Imm) != -1;
4745 if (Subtarget->isThumb2())
4746 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004747 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004748}
4749
Owen Andersone50ed302009-08-10 22:56:29 +00004750static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004751 bool isSEXTLoad, SDValue &Base,
4752 SDValue &Offset, bool &isInc,
4753 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004754 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4755 return false;
4756
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004758 // AddressingMode 3
4759 Base = Ptr->getOperand(0);
4760 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004761 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004762 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004763 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004764 isInc = false;
4765 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4766 return true;
4767 }
4768 }
4769 isInc = (Ptr->getOpcode() == ISD::ADD);
4770 Offset = Ptr->getOperand(1);
4771 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004773 // AddressingMode 2
4774 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004775 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004776 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004777 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004778 isInc = false;
4779 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4780 Base = Ptr->getOperand(0);
4781 return true;
4782 }
4783 }
4784
4785 if (Ptr->getOpcode() == ISD::ADD) {
4786 isInc = true;
4787 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4788 if (ShOpcVal != ARM_AM::no_shift) {
4789 Base = Ptr->getOperand(1);
4790 Offset = Ptr->getOperand(0);
4791 } else {
4792 Base = Ptr->getOperand(0);
4793 Offset = Ptr->getOperand(1);
4794 }
4795 return true;
4796 }
4797
4798 isInc = (Ptr->getOpcode() == ISD::ADD);
4799 Base = Ptr->getOperand(0);
4800 Offset = Ptr->getOperand(1);
4801 return true;
4802 }
4803
Jim Grosbache5165492009-11-09 00:11:35 +00004804 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004805 return false;
4806}
4807
Owen Andersone50ed302009-08-10 22:56:29 +00004808static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004809 bool isSEXTLoad, SDValue &Base,
4810 SDValue &Offset, bool &isInc,
4811 SelectionDAG &DAG) {
4812 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4813 return false;
4814
4815 Base = Ptr->getOperand(0);
4816 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4817 int RHSC = (int)RHS->getZExtValue();
4818 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4819 assert(Ptr->getOpcode() == ISD::ADD);
4820 isInc = false;
4821 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4822 return true;
4823 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4824 isInc = Ptr->getOpcode() == ISD::ADD;
4825 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4826 return true;
4827 }
4828 }
4829
4830 return false;
4831}
4832
Evan Chenga8e29892007-01-19 07:51:42 +00004833/// getPreIndexedAddressParts - returns true by value, base pointer and
4834/// offset pointer and addressing mode by reference if the node's address
4835/// can be legally represented as pre-indexed load / store address.
4836bool
Dan Gohman475871a2008-07-27 21:46:04 +00004837ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4838 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004839 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004840 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004841 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004842 return false;
4843
Owen Andersone50ed302009-08-10 22:56:29 +00004844 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004845 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004846 bool isSEXTLoad = false;
4847 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4848 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004849 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004850 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4851 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4852 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004853 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004854 } else
4855 return false;
4856
4857 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004858 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004859 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004860 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4861 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004862 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004863 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004864 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004865 if (!isLegal)
4866 return false;
4867
4868 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4869 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004870}
4871
4872/// getPostIndexedAddressParts - returns true by value, base pointer and
4873/// offset pointer and addressing mode by reference if this node can be
4874/// combined with a load / store to form a post-indexed load / store.
4875bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004876 SDValue &Base,
4877 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004878 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004879 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004880 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004881 return false;
4882
Owen Andersone50ed302009-08-10 22:56:29 +00004883 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004884 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004885 bool isSEXTLoad = false;
4886 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004887 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004888 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004889 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4890 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004891 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004892 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004893 } else
4894 return false;
4895
4896 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004897 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004898 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004899 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004900 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004901 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004902 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4903 isInc, DAG);
4904 if (!isLegal)
4905 return false;
4906
Evan Cheng28dad2a2010-05-18 21:31:17 +00004907 if (Ptr != Base) {
4908 // Swap base ptr and offset to catch more post-index load / store when
4909 // it's legal. In Thumb2 mode, offset must be an immediate.
4910 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4911 !Subtarget->isThumb2())
4912 std::swap(Base, Offset);
4913
4914 // Post-indexed load / store update the base pointer.
4915 if (Ptr != Base)
4916 return false;
4917 }
4918
Evan Chenge88d5ce2009-07-02 07:28:31 +00004919 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4920 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004921}
4922
Dan Gohman475871a2008-07-27 21:46:04 +00004923void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004924 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004925 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004926 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004927 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004928 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004929 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004930 switch (Op.getOpcode()) {
4931 default: break;
4932 case ARMISD::CMOV: {
4933 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004934 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004935 if (KnownZero == 0 && KnownOne == 0) return;
4936
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004937 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004938 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4939 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004940 KnownZero &= KnownZeroRHS;
4941 KnownOne &= KnownOneRHS;
4942 return;
4943 }
4944 }
4945}
4946
4947//===----------------------------------------------------------------------===//
4948// ARM Inline Assembly Support
4949//===----------------------------------------------------------------------===//
4950
4951/// getConstraintType - Given a constraint letter, return the type of
4952/// constraint it is for this target.
4953ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004954ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4955 if (Constraint.size() == 1) {
4956 switch (Constraint[0]) {
4957 default: break;
4958 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004959 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004960 }
Evan Chenga8e29892007-01-19 07:51:42 +00004961 }
Chris Lattner4234f572007-03-25 02:14:49 +00004962 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004963}
4964
Bob Wilson2dc4f542009-03-20 22:42:55 +00004965std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004966ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004968 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004969 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004970 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004971 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004972 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004973 return std::make_pair(0U, ARM::tGPRRegisterClass);
4974 else
4975 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004976 case 'r':
4977 return std::make_pair(0U, ARM::GPRRegisterClass);
4978 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004979 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004980 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004981 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004982 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004983 if (VT.getSizeInBits() == 128)
4984 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004985 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004986 }
4987 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004988 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00004989 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004990
Evan Chenga8e29892007-01-19 07:51:42 +00004991 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4992}
4993
4994std::vector<unsigned> ARMTargetLowering::
4995getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004996 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004997 if (Constraint.size() != 1)
4998 return std::vector<unsigned>();
4999
5000 switch (Constraint[0]) { // GCC ARM Constraint Letters
5001 default: break;
5002 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005003 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5004 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5005 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005006 case 'r':
5007 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5008 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5009 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5010 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005011 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005013 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5014 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5015 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5016 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5017 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5018 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5019 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5020 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005021 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005022 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5023 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5024 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5025 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005026 if (VT.getSizeInBits() == 128)
5027 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5028 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005029 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005030 }
5031
5032 return std::vector<unsigned>();
5033}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005034
5035/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5036/// vector. If it is invalid, don't add anything to Ops.
5037void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5038 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005039 std::vector<SDValue>&Ops,
5040 SelectionDAG &DAG) const {
5041 SDValue Result(0, 0);
5042
5043 switch (Constraint) {
5044 default: break;
5045 case 'I': case 'J': case 'K': case 'L':
5046 case 'M': case 'N': case 'O':
5047 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5048 if (!C)
5049 return;
5050
5051 int64_t CVal64 = C->getSExtValue();
5052 int CVal = (int) CVal64;
5053 // None of these constraints allow values larger than 32 bits. Check
5054 // that the value fits in an int.
5055 if (CVal != CVal64)
5056 return;
5057
5058 switch (Constraint) {
5059 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005060 if (Subtarget->isThumb1Only()) {
5061 // This must be a constant between 0 and 255, for ADD
5062 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005063 if (CVal >= 0 && CVal <= 255)
5064 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005065 } else if (Subtarget->isThumb2()) {
5066 // A constant that can be used as an immediate value in a
5067 // data-processing instruction.
5068 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5069 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005070 } else {
5071 // A constant that can be used as an immediate value in a
5072 // data-processing instruction.
5073 if (ARM_AM::getSOImmVal(CVal) != -1)
5074 break;
5075 }
5076 return;
5077
5078 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005079 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005080 // This must be a constant between -255 and -1, for negated ADD
5081 // immediates. This can be used in GCC with an "n" modifier that
5082 // prints the negated value, for use with SUB instructions. It is
5083 // not useful otherwise but is implemented for compatibility.
5084 if (CVal >= -255 && CVal <= -1)
5085 break;
5086 } else {
5087 // This must be a constant between -4095 and 4095. It is not clear
5088 // what this constraint is intended for. Implemented for
5089 // compatibility with GCC.
5090 if (CVal >= -4095 && CVal <= 4095)
5091 break;
5092 }
5093 return;
5094
5095 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005096 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005097 // A 32-bit value where only one byte has a nonzero value. Exclude
5098 // zero to match GCC. This constraint is used by GCC internally for
5099 // constants that can be loaded with a move/shift combination.
5100 // It is not useful otherwise but is implemented for compatibility.
5101 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5102 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005103 } else if (Subtarget->isThumb2()) {
5104 // A constant whose bitwise inverse can be used as an immediate
5105 // value in a data-processing instruction. This can be used in GCC
5106 // with a "B" modifier that prints the inverted value, for use with
5107 // BIC and MVN instructions. It is not useful otherwise but is
5108 // implemented for compatibility.
5109 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5110 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005111 } else {
5112 // A constant whose bitwise inverse can be used as an immediate
5113 // value in a data-processing instruction. This can be used in GCC
5114 // with a "B" modifier that prints the inverted value, for use with
5115 // BIC and MVN instructions. It is not useful otherwise but is
5116 // implemented for compatibility.
5117 if (ARM_AM::getSOImmVal(~CVal) != -1)
5118 break;
5119 }
5120 return;
5121
5122 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005123 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005124 // This must be a constant between -7 and 7,
5125 // for 3-operand ADD/SUB immediate instructions.
5126 if (CVal >= -7 && CVal < 7)
5127 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005128 } else if (Subtarget->isThumb2()) {
5129 // A constant whose negation can be used as an immediate value in a
5130 // data-processing instruction. This can be used in GCC with an "n"
5131 // modifier that prints the negated value, for use with SUB
5132 // instructions. It is not useful otherwise but is implemented for
5133 // compatibility.
5134 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5135 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005136 } else {
5137 // A constant whose negation can be used as an immediate value in a
5138 // data-processing instruction. This can be used in GCC with an "n"
5139 // modifier that prints the negated value, for use with SUB
5140 // instructions. It is not useful otherwise but is implemented for
5141 // compatibility.
5142 if (ARM_AM::getSOImmVal(-CVal) != -1)
5143 break;
5144 }
5145 return;
5146
5147 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005148 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005149 // This must be a multiple of 4 between 0 and 1020, for
5150 // ADD sp + immediate.
5151 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5152 break;
5153 } else {
5154 // A power of two or a constant between 0 and 32. This is used in
5155 // GCC for the shift amount on shifted register operands, but it is
5156 // useful in general for any shift amounts.
5157 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5158 break;
5159 }
5160 return;
5161
5162 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005163 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005164 // This must be a constant between 0 and 31, for shift amounts.
5165 if (CVal >= 0 && CVal <= 31)
5166 break;
5167 }
5168 return;
5169
5170 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005171 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005172 // This must be a multiple of 4 between -508 and 508, for
5173 // ADD/SUB sp = sp + immediate.
5174 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5175 break;
5176 }
5177 return;
5178 }
5179 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5180 break;
5181 }
5182
5183 if (Result.getNode()) {
5184 Ops.push_back(Result);
5185 return;
5186 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005187 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005188}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005189
5190bool
5191ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5192 // The ARM target isn't yet aware of offsets.
5193 return false;
5194}
Evan Cheng39382422009-10-28 01:44:26 +00005195
5196int ARM::getVFPf32Imm(const APFloat &FPImm) {
5197 APInt Imm = FPImm.bitcastToAPInt();
5198 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5199 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5200 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5201
5202 // We can handle 4 bits of mantissa.
5203 // mantissa = (16+UInt(e:f:g:h))/16.
5204 if (Mantissa & 0x7ffff)
5205 return -1;
5206 Mantissa >>= 19;
5207 if ((Mantissa & 0xf) != Mantissa)
5208 return -1;
5209
5210 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5211 if (Exp < -3 || Exp > 4)
5212 return -1;
5213 Exp = ((Exp+3) & 0x7) ^ 4;
5214
5215 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5216}
5217
5218int ARM::getVFPf64Imm(const APFloat &FPImm) {
5219 APInt Imm = FPImm.bitcastToAPInt();
5220 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5221 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5222 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5223
5224 // We can handle 4 bits of mantissa.
5225 // mantissa = (16+UInt(e:f:g:h))/16.
5226 if (Mantissa & 0xffffffffffffLL)
5227 return -1;
5228 Mantissa >>= 48;
5229 if ((Mantissa & 0xf) != Mantissa)
5230 return -1;
5231
5232 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5233 if (Exp < -3 || Exp > 4)
5234 return -1;
5235 Exp = ((Exp+3) & 0x7) ^ 4;
5236
5237 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5238}
5239
5240/// isFPImmLegal - Returns true if the target can instruction select the
5241/// specified FP immediate natively. If false, the legalizer will
5242/// materialize the FP immediate as a load from a constant pool.
5243bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5244 if (!Subtarget->hasVFP3())
5245 return false;
5246 if (VT == MVT::f32)
5247 return ARM::getVFPf32Imm(Imm) != -1;
5248 if (VT == MVT::f64)
5249 return ARM::getVFPf64Imm(Imm) != -1;
5250 return false;
5251}