blob: 1a35f6f78a8230cede40d61137d46e3e61076d2e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
58 cl::init(false));
59
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
62 cl::desc("Generate calls via indirect call instructions."),
63 cl::init(false));
64
Owen Andersone50ed302009-08-10 22:56:29 +000065static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000066 CCValAssign::LocInfo &LocInfo,
67 ISD::ArgFlagsTy &ArgFlags,
68 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000069static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000070 CCValAssign::LocInfo &LocInfo,
71 ISD::ArgFlagsTy &ArgFlags,
72 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000073static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000074 CCValAssign::LocInfo &LocInfo,
75 ISD::ArgFlagsTy &ArgFlags,
76 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000077static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000078 CCValAssign::LocInfo &LocInfo,
79 ISD::ArgFlagsTy &ArgFlags,
80 CCState &State);
81
Owen Andersone50ed302009-08-10 22:56:29 +000082void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
83 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000084 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000085 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000086 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
87 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000088
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000090 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000091 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000092 }
93
Owen Andersone50ed302009-08-10 22:56:29 +000094 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000095 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000097 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000099 if (ElemTy != MVT::i32) {
100 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
101 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
104 }
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Evan Chengde8aa4e2010-05-05 18:28:36 +0000107 if (llvm::ModelWithRegSequence())
108 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
109 else
110 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000111 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000112 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000114 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
117 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
119
120 // Promote all bit-wise operations.
121 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
124 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000126 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000127 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000128 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000129 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000131 }
Bob Wilson16330762009-09-16 00:17:28 +0000132
133 // Neon does not support vector divide/remainder operations.
134 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Owen Andersone50ed302009-08-10 22:56:29 +0000142void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000143 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000145}
146
Owen Andersone50ed302009-08-10 22:56:29 +0000147void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000148 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
153 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000154 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000155
Chris Lattner80ec2792009-08-02 00:34:36 +0000156 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000157}
158
Evan Chenga8e29892007-01-19 07:51:42 +0000159ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000160 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000161 Subtarget = &TM.getSubtarget<ARMSubtarget>();
162
Evan Chengb1df8f22007-04-27 08:15:43 +0000163 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000164 // Uses VFP for Thumb libfuncs if available.
165 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
166 // Single-precision floating-point arithmetic.
167 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
168 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
169 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
170 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Evan Chengb1df8f22007-04-27 08:15:43 +0000172 // Double-precision floating-point arithmetic.
173 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
174 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
175 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
176 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Single-precision comparisons.
179 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
180 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
181 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
182 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
183 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
184 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
185 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
186 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Evan Chengb1df8f22007-04-27 08:15:43 +0000188 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 // Double-precision comparisons.
198 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
199 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
200 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
201 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
202 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
203 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
204 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
205 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000206
Evan Chengb1df8f22007-04-27 08:15:43 +0000207 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Chengb1df8f22007-04-27 08:15:43 +0000216 // Floating-point to integer conversions.
217 // i64 conversions are done via library routines even when generating VFP
218 // instructions, so use the same ones.
219 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
221 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
222 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000223
Evan Chengb1df8f22007-04-27 08:15:43 +0000224 // Conversions between floating types.
225 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
226 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
227
228 // Integer to floating-point conversions.
229 // i64 conversions are done via library routines even when generating VFP
230 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000231 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
232 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000233 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
235 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
236 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
237 }
Evan Chenga8e29892007-01-19 07:51:42 +0000238 }
239
Bob Wilson2f954612009-05-22 17:38:41 +0000240 // These libcalls are not available in 32-bit.
241 setLibcallName(RTLIB::SHL_I128, 0);
242 setLibcallName(RTLIB::SRL_I128, 0);
243 setLibcallName(RTLIB::SRA_I128, 0);
244
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000245 // Libcalls should use the AAPCS base standard ABI, even if hard float
246 // is in effect, as per the ARM RTABI specification, section 4.1.2.
247 if (Subtarget->isAAPCS_ABI()) {
248 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
249 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
250 CallingConv::ARM_AAPCS);
251 }
252 }
253
David Goodwinf1daf7d2009-07-08 23:10:31 +0000254 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000256 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000258 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
260 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000264
265 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addDRTypeForNEON(MVT::v2f32);
267 addDRTypeForNEON(MVT::v8i8);
268 addDRTypeForNEON(MVT::v4i16);
269 addDRTypeForNEON(MVT::v2i32);
270 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 addQRTypeForNEON(MVT::v4f32);
273 addQRTypeForNEON(MVT::v2f64);
274 addQRTypeForNEON(MVT::v16i8);
275 addQRTypeForNEON(MVT::v8i16);
276 addQRTypeForNEON(MVT::v4i32);
277 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Bob Wilson74dc72e2009-09-15 23:55:57 +0000279 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
280 // neither Neon nor VFP support any arithmetic operations on it.
281 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
282 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
283 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
284 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
285 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
286 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
288 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
289 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
290 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
291 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
292 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
293 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
294 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
295 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
297 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
298 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
299 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
300 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
301 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
302 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
303 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
304 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
305
Bob Wilson642b3292009-09-16 00:32:15 +0000306 // Neon does not support some operations on v1i64 and v2i64 types.
307 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
308 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
309 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
310 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
311
Bob Wilson5bafff32009-06-22 23:27:02 +0000312 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
313 setTargetDAGCombine(ISD::SHL);
314 setTargetDAGCombine(ISD::SRL);
315 setTargetDAGCombine(ISD::SRA);
316 setTargetDAGCombine(ISD::SIGN_EXTEND);
317 setTargetDAGCombine(ISD::ZERO_EXTEND);
318 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000319 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000320 }
321
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000322 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000323
324 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000326
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000327 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000329
Evan Chenga8e29892007-01-19 07:51:42 +0000330 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000331 if (!Subtarget->isThumb1Only()) {
332 for (unsigned im = (unsigned)ISD::PRE_INC;
333 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setIndexedLoadAction(im, MVT::i1, Legal);
335 setIndexedLoadAction(im, MVT::i8, Legal);
336 setIndexedLoadAction(im, MVT::i16, Legal);
337 setIndexedLoadAction(im, MVT::i32, Legal);
338 setIndexedStoreAction(im, MVT::i1, Legal);
339 setIndexedStoreAction(im, MVT::i8, Legal);
340 setIndexedStoreAction(im, MVT::i16, Legal);
341 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000342 }
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
344
345 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000346 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MUL, MVT::i64, Expand);
348 setOperationAction(ISD::MULHU, MVT::i32, Expand);
349 setOperationAction(ISD::MULHS, MVT::i32, Expand);
350 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
351 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MUL, MVT::i64, Expand);
354 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000355 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000357 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000358 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000359 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000360 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::SRL, MVT::i64, Custom);
362 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000363
364 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000366 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000368 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000371 // Only ARMv6 has BSWAP.
372 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000374
Evan Chenga8e29892007-01-19 07:51:42 +0000375 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000376 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000377 // v7M has a hardware divider
378 setOperationAction(ISD::SDIV, MVT::i32, Expand);
379 setOperationAction(ISD::UDIV, MVT::i32, Expand);
380 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::SREM, MVT::i32, Expand);
382 setOperationAction(ISD::UREM, MVT::i32, Expand);
383 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
384 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
387 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
388 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
389 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000390 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Evan Chengfb3611d2010-05-11 07:26:32 +0000392 setOperationAction(ISD::TRAP, MVT::Other, Legal);
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::VASTART, MVT::Other, Custom);
396 setOperationAction(ISD::VAARG, MVT::Other, Expand);
397 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
398 setOperationAction(ISD::VAEND, MVT::Other, Expand);
399 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
400 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000401 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
402 // FIXME: Shouldn't need this, since no register is used, but the legalizer
403 // doesn't yet know how to not do that for SjLj.
404 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000405 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000406 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000408 // If the subtarget does not have extract instructions, sign_extend_inreg
409 // needs to be expanded. Extract is available in ARM mode on v6 and up,
410 // and on most Thumb2 implementations.
411 if ((!Subtarget->isThumb() && !Subtarget->hasV6Ops())
412 || (Subtarget->isThumb2() && !Subtarget->hasT2ExtractPack())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
414 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000415 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000417
David Goodwinf1daf7d2009-07-08 23:10:31 +0000418 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000419 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
420 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000422
423 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000425
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::SETCC, MVT::i32, Expand);
427 setOperationAction(ISD::SETCC, MVT::f32, Expand);
428 setOperationAction(ISD::SETCC, MVT::f64, Expand);
429 setOperationAction(ISD::SELECT, MVT::i32, Expand);
430 setOperationAction(ISD::SELECT, MVT::f32, Expand);
431 setOperationAction(ISD::SELECT, MVT::f64, Expand);
432 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
433 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
434 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
437 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
438 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
439 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
440 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000442 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FSIN, MVT::f64, Expand);
444 setOperationAction(ISD::FSIN, MVT::f32, Expand);
445 setOperationAction(ISD::FCOS, MVT::f32, Expand);
446 setOperationAction(ISD::FCOS, MVT::f64, Expand);
447 setOperationAction(ISD::FREM, MVT::f64, Expand);
448 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000449 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
451 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::FPOW, MVT::f64, Expand);
454 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000455
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000456 // Various VFP goodness
457 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000458 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
459 if (Subtarget->hasVFP2()) {
460 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
461 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
462 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
463 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
464 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000465 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000466 if (!Subtarget->hasFP16()) {
467 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
468 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000469 }
Evan Cheng110cf482008-04-01 01:50:16 +0000470 }
Evan Chenga8e29892007-01-19 07:51:42 +0000471
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000472 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000473 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000474 setTargetDAGCombine(ISD::ADD);
475 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000476 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000479
Evan Chengf7d87ee2010-05-21 00:43:17 +0000480 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
481 setSchedulingPreference(Sched::RegPressure);
482 else
483 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000484
Evan Chengbc9b7542009-08-15 07:59:10 +0000485 // FIXME: If-converter should use instruction latency to determine
486 // profitability rather than relying on fixed limits.
487 if (Subtarget->getCPUString() == "generic") {
488 // Generic (and overly aggressive) if-conversion limits.
489 setIfCvtBlockSizeLimit(10);
490 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000491 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000492 setIfCvtBlockSizeLimit(3);
493 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000494 } else if (Subtarget->hasV6Ops()) {
495 setIfCvtBlockSizeLimit(2);
496 setIfCvtDupBlockSizeLimit(1);
497 } else {
498 setIfCvtBlockSizeLimit(3);
499 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000500 }
501
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000502 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000503 // Do not enable CodePlacementOpt for now: it currently runs after the
504 // ARMConstantIslandPass and messes up branch relaxation and placement
505 // of constant islands.
506 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000507}
508
Evan Chenga8e29892007-01-19 07:51:42 +0000509const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
510 switch (Opcode) {
511 default: return 0;
512 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000513 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
514 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000515 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000516 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
517 case ARMISD::tCALL: return "ARMISD::tCALL";
518 case ARMISD::BRCOND: return "ARMISD::BRCOND";
519 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000520 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000521 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
522 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
523 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000524 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000525 case ARMISD::CMPFP: return "ARMISD::CMPFP";
526 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
527 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
528 case ARMISD::CMOV: return "ARMISD::CMOV";
529 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000530
Jim Grosbach3482c802010-01-18 19:58:49 +0000531 case ARMISD::RBIT: return "ARMISD::RBIT";
532
Bob Wilson76a312b2010-03-19 22:51:32 +0000533 case ARMISD::FTOSI: return "ARMISD::FTOSI";
534 case ARMISD::FTOUI: return "ARMISD::FTOUI";
535 case ARMISD::SITOF: return "ARMISD::SITOF";
536 case ARMISD::UITOF: return "ARMISD::UITOF";
537
Evan Chenga8e29892007-01-19 07:51:42 +0000538 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
539 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
540 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000541
Jim Grosbache5165492009-11-09 00:11:35 +0000542 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
543 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000544
Evan Chengc5942082009-10-28 06:55:03 +0000545 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
546 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
547
Dale Johannesen51e28e62010-06-03 21:09:53 +0000548 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
549
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000550 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000551
Evan Cheng86198642009-08-07 00:34:42 +0000552 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
553
Jim Grosbach3728e962009-12-10 00:11:09 +0000554 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
555 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
556
Bob Wilson5bafff32009-06-22 23:27:02 +0000557 case ARMISD::VCEQ: return "ARMISD::VCEQ";
558 case ARMISD::VCGE: return "ARMISD::VCGE";
559 case ARMISD::VCGEU: return "ARMISD::VCGEU";
560 case ARMISD::VCGT: return "ARMISD::VCGT";
561 case ARMISD::VCGTU: return "ARMISD::VCGTU";
562 case ARMISD::VTST: return "ARMISD::VTST";
563
564 case ARMISD::VSHL: return "ARMISD::VSHL";
565 case ARMISD::VSHRs: return "ARMISD::VSHRs";
566 case ARMISD::VSHRu: return "ARMISD::VSHRu";
567 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
568 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
569 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
570 case ARMISD::VSHRN: return "ARMISD::VSHRN";
571 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
572 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
573 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
574 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
575 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
576 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
577 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
578 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
579 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
580 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
581 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
582 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
583 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
584 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000585 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000586 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000587 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000588 case ARMISD::VREV64: return "ARMISD::VREV64";
589 case ARMISD::VREV32: return "ARMISD::VREV32";
590 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000591 case ARMISD::VZIP: return "ARMISD::VZIP";
592 case ARMISD::VUZP: return "ARMISD::VUZP";
593 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000594 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000595 case ARMISD::FMAX: return "ARMISD::FMAX";
596 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000597 }
598}
599
Evan Cheng06b666c2010-05-15 02:18:07 +0000600/// getRegClassFor - Return the register class that should be used for the
601/// specified value type.
602TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
603 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
604 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
605 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000606 if (Subtarget->hasNEON()) {
607 if (VT == MVT::v4i64)
608 return ARM::QQPRRegisterClass;
609 else if (VT == MVT::v8i64)
610 return ARM::QQQQPRRegisterClass;
611 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000612 return TargetLowering::getRegClassFor(VT);
613}
614
Bill Wendlingb4202b82009-07-01 18:50:55 +0000615/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000616unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000617 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000618}
619
Evan Cheng1cc39842010-05-20 23:26:43 +0000620Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000621 unsigned NumVals = N->getNumValues();
622 if (!NumVals)
623 return Sched::RegPressure;
624
625 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000626 EVT VT = N->getValueType(i);
627 if (VT.isFloatingPoint() || VT.isVector())
628 return Sched::Latency;
629 }
Evan Chengc10f5432010-05-28 23:25:23 +0000630
631 if (!N->isMachineOpcode())
632 return Sched::RegPressure;
633
634 // Load are scheduled for latency even if there instruction itinerary
635 // is not available.
636 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
637 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
638 if (TID.mayLoad())
639 return Sched::Latency;
640
641 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
642 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
643 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000644 return Sched::RegPressure;
645}
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
648// Lowering Code
649//===----------------------------------------------------------------------===//
650
Evan Chenga8e29892007-01-19 07:51:42 +0000651/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
652static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
653 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000654 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000655 case ISD::SETNE: return ARMCC::NE;
656 case ISD::SETEQ: return ARMCC::EQ;
657 case ISD::SETGT: return ARMCC::GT;
658 case ISD::SETGE: return ARMCC::GE;
659 case ISD::SETLT: return ARMCC::LT;
660 case ISD::SETLE: return ARMCC::LE;
661 case ISD::SETUGT: return ARMCC::HI;
662 case ISD::SETUGE: return ARMCC::HS;
663 case ISD::SETULT: return ARMCC::LO;
664 case ISD::SETULE: return ARMCC::LS;
665 }
666}
667
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000668/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
669static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000670 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000671 CondCode2 = ARMCC::AL;
672 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000673 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000674 case ISD::SETEQ:
675 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
676 case ISD::SETGT:
677 case ISD::SETOGT: CondCode = ARMCC::GT; break;
678 case ISD::SETGE:
679 case ISD::SETOGE: CondCode = ARMCC::GE; break;
680 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000681 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000682 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
683 case ISD::SETO: CondCode = ARMCC::VC; break;
684 case ISD::SETUO: CondCode = ARMCC::VS; break;
685 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
686 case ISD::SETUGT: CondCode = ARMCC::HI; break;
687 case ISD::SETUGE: CondCode = ARMCC::PL; break;
688 case ISD::SETLT:
689 case ISD::SETULT: CondCode = ARMCC::LT; break;
690 case ISD::SETLE:
691 case ISD::SETULE: CondCode = ARMCC::LE; break;
692 case ISD::SETNE:
693 case ISD::SETUNE: CondCode = ARMCC::NE; break;
694 }
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
Bob Wilson1f595bb2009-04-17 19:07:39 +0000697//===----------------------------------------------------------------------===//
698// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000699//===----------------------------------------------------------------------===//
700
701#include "ARMGenCallingConv.inc"
702
703// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000704static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000705 CCValAssign::LocInfo &LocInfo,
706 CCState &State, bool CanFail) {
707 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
708
709 // Try to get the first register.
710 if (unsigned Reg = State.AllocateReg(RegList, 4))
711 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
712 else {
713 // For the 2nd half of a v2f64, do not fail.
714 if (CanFail)
715 return false;
716
717 // Put the whole thing on the stack.
718 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
719 State.AllocateStack(8, 4),
720 LocVT, LocInfo));
721 return true;
722 }
723
724 // Try to get the second register.
725 if (unsigned Reg = State.AllocateReg(RegList, 4))
726 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
727 else
728 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
729 State.AllocateStack(4, 4),
730 LocVT, LocInfo));
731 return true;
732}
733
Owen Andersone50ed302009-08-10 22:56:29 +0000734static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735 CCValAssign::LocInfo &LocInfo,
736 ISD::ArgFlagsTy &ArgFlags,
737 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
739 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
742 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000743 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000744}
745
746// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000747static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000748 CCValAssign::LocInfo &LocInfo,
749 CCState &State, bool CanFail) {
750 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
751 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
752
753 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
754 if (Reg == 0) {
755 // For the 2nd half of a v2f64, do not just fail.
756 if (CanFail)
757 return false;
758
759 // Put the whole thing on the stack.
760 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
761 State.AllocateStack(8, 8),
762 LocVT, LocInfo));
763 return true;
764 }
765
766 unsigned i;
767 for (i = 0; i < 2; ++i)
768 if (HiRegList[i] == Reg)
769 break;
770
771 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
772 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
773 LocVT, LocInfo));
774 return true;
775}
776
Owen Andersone50ed302009-08-10 22:56:29 +0000777static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000778 CCValAssign::LocInfo &LocInfo,
779 ISD::ArgFlagsTy &ArgFlags,
780 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000781 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
782 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000784 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
785 return false;
786 return true; // we handled it
787}
788
Owen Andersone50ed302009-08-10 22:56:29 +0000789static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000790 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000791 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
792 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
793
Bob Wilsone65586b2009-04-17 20:40:45 +0000794 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
795 if (Reg == 0)
796 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000797
Bob Wilsone65586b2009-04-17 20:40:45 +0000798 unsigned i;
799 for (i = 0; i < 2; ++i)
800 if (HiRegList[i] == Reg)
801 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000802
Bob Wilson5bafff32009-06-22 23:27:02 +0000803 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000804 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000805 LocVT, LocInfo));
806 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807}
808
Owen Andersone50ed302009-08-10 22:56:29 +0000809static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000810 CCValAssign::LocInfo &LocInfo,
811 ISD::ArgFlagsTy &ArgFlags,
812 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
814 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000817 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000818}
819
Owen Andersone50ed302009-08-10 22:56:29 +0000820static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000821 CCValAssign::LocInfo &LocInfo,
822 ISD::ArgFlagsTy &ArgFlags,
823 CCState &State) {
824 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
825 State);
826}
827
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000828/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
829/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000830CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000831 bool Return,
832 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000833 switch (CC) {
834 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000835 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000836 case CallingConv::C:
837 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000838 // Use target triple & subtarget features to do actual dispatch.
839 if (Subtarget->isAAPCS_ABI()) {
840 if (Subtarget->hasVFP2() &&
841 FloatABIType == FloatABI::Hard && !isVarArg)
842 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
843 else
844 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
845 } else
846 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000847 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000848 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000849 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000850 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000851 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000852 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000853 }
854}
855
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856/// LowerCallResult - Lower the result values of a call into the
857/// appropriate copies out of appropriate physical registers.
858SDValue
859ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000860 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000861 const SmallVectorImpl<ISD::InputArg> &Ins,
862 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000863 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000864
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865 // Assign locations to each value returned by this call.
866 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000867 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000868 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000870 CCAssignFnForNode(CallConv, /* Return*/ true,
871 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000872
873 // Copy all of the result registers out of their specified physreg.
874 for (unsigned i = 0; i != RVLocs.size(); ++i) {
875 CCValAssign VA = RVLocs[i];
876
Bob Wilson80915242009-04-25 00:33:20 +0000877 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000878 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000879 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000881 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000882 Chain = Lo.getValue(1);
883 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000884 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000886 InFlag);
887 Chain = Hi.getValue(1);
888 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000889 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000890
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 if (VA.getLocVT() == MVT::v2f64) {
892 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
893 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
894 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000895
896 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 Chain = Lo.getValue(1);
899 InFlag = Lo.getValue(2);
900 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000902 Chain = Hi.getValue(1);
903 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000904 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
906 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000909 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
910 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000911 Chain = Val.getValue(1);
912 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913 }
Bob Wilson80915242009-04-25 00:33:20 +0000914
915 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000916 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000917 case CCValAssign::Full: break;
918 case CCValAssign::BCvt:
919 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
920 break;
921 }
922
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 }
925
Dan Gohman98ca4f22009-08-05 01:29:28 +0000926 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927}
928
929/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
930/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000931/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932/// a byval function parameter.
933/// Sometimes what we are copying is the end of a larger object, the part that
934/// does not fit in registers.
935static SDValue
936CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
937 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
938 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000940 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000941 /*isVolatile=*/false, /*AlwaysInline=*/false,
942 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000943}
944
Bob Wilsondee46d72009-04-17 20:35:10 +0000945/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000947ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
948 SDValue StackPtr, SDValue Arg,
949 DebugLoc dl, SelectionDAG &DAG,
950 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000951 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952 unsigned LocMemOffset = VA.getLocMemOffset();
953 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
954 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
955 if (Flags.isByVal()) {
956 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
957 }
958 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000959 PseudoSourceValue::getStack(), LocMemOffset,
960 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000961}
962
Dan Gohman98ca4f22009-08-05 01:29:28 +0000963void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000964 SDValue Chain, SDValue &Arg,
965 RegsToPassVector &RegsToPass,
966 CCValAssign &VA, CCValAssign &NextVA,
967 SDValue &StackPtr,
968 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000969 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000970
Jim Grosbache5165492009-11-09 00:11:35 +0000971 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000973 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
974
975 if (NextVA.isRegLoc())
976 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
977 else {
978 assert(NextVA.isMemLoc());
979 if (StackPtr.getNode() == 0)
980 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
981
Dan Gohman98ca4f22009-08-05 01:29:28 +0000982 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
983 dl, DAG, NextVA,
984 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000985 }
986}
987
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000989/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
990/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000991SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000992ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000993 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000994 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 const SmallVectorImpl<ISD::OutputArg> &Outs,
996 const SmallVectorImpl<ISD::InputArg> &Ins,
997 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000998 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000999 MachineFunction &MF = DAG.getMachineFunction();
1000 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1001 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001002 // Temporarily disable tail calls so things don't break.
1003 if (!EnableARMTailCalls)
1004 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001005 if (isTailCall) {
1006 // Check if it's really possible to do a tail call.
1007 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1008 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1009 Outs, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001010 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1011 // detected sibcalls.
1012 if (isTailCall) {
1013 ++NumTailCalls;
1014 IsSibCall = true;
1015 }
1016 }
Evan Chenga8e29892007-01-19 07:51:42 +00001017
Bob Wilson1f595bb2009-04-17 19:07:39 +00001018 // Analyze operands of the call, assigning locations to each operand.
1019 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001020 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1021 *DAG.getContext());
1022 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001023 CCAssignFnForNode(CallConv, /* Return*/ false,
1024 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001025
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026 // Get a count of how many bytes are to be pushed on the stack.
1027 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001028
Dale Johannesen51e28e62010-06-03 21:09:53 +00001029 // For tail calls, memory operands are available in our caller's stack.
1030 if (IsSibCall)
1031 NumBytes = 0;
1032
Evan Chenga8e29892007-01-19 07:51:42 +00001033 // Adjust the stack pointer for the new arguments...
1034 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001035 if (!IsSibCall)
1036 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001037
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001038 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001039
Bob Wilson5bafff32009-06-22 23:27:02 +00001040 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001042
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001044 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1046 i != e;
1047 ++i, ++realArgIdx) {
1048 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001049 SDValue Arg = Outs[realArgIdx].Val;
1050 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001051
Bob Wilson1f595bb2009-04-17 19:07:39 +00001052 // Promote the value if needed.
1053 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001054 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055 case CCValAssign::Full: break;
1056 case CCValAssign::SExt:
1057 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1058 break;
1059 case CCValAssign::ZExt:
1060 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1061 break;
1062 case CCValAssign::AExt:
1063 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1064 break;
1065 case CCValAssign::BCvt:
1066 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1067 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001068 }
1069
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001070 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 if (VA.getLocVT() == MVT::v2f64) {
1073 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1074 DAG.getConstant(0, MVT::i32));
1075 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1076 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077
Dan Gohman98ca4f22009-08-05 01:29:28 +00001078 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001079 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1080
1081 VA = ArgLocs[++i]; // skip ahead to next loc
1082 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001084 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1085 } else {
1086 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001087
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1089 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001090 }
1091 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001092 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 }
1095 } else if (VA.isRegLoc()) {
1096 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1097 } else {
1098 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099
Dan Gohman98ca4f22009-08-05 01:29:28 +00001100 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1101 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102 }
Evan Chenga8e29892007-01-19 07:51:42 +00001103 }
1104
1105 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001107 &MemOpChains[0], MemOpChains.size());
1108
1109 // Build a sequence of copy-to-reg nodes chained together with token chain
1110 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001111 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001112 // Tail call byval lowering might overwrite argument registers so in case of
1113 // tail call optimization the copies to registers are lowered later.
1114 if (!isTailCall)
1115 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1116 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1117 RegsToPass[i].second, InFlag);
1118 InFlag = Chain.getValue(1);
1119 }
Evan Chenga8e29892007-01-19 07:51:42 +00001120
Dale Johannesen51e28e62010-06-03 21:09:53 +00001121 // For tail calls lower the arguments to the 'real' stack slot.
1122 if (isTailCall) {
1123 // Force all the incoming stack arguments to be loaded from the stack
1124 // before any new outgoing arguments are stored to the stack, because the
1125 // outgoing stack slots may alias the incoming argument stack slots, and
1126 // the alias isn't otherwise explicit. This is slightly more conservative
1127 // than necessary, because it means that each store effectively depends
1128 // on every argument instead of just those arguments it would clobber.
1129
1130 // Do not flag preceeding copytoreg stuff together with the following stuff.
1131 InFlag = SDValue();
1132 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1133 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1134 RegsToPass[i].second, InFlag);
1135 InFlag = Chain.getValue(1);
1136 }
1137 InFlag =SDValue();
1138 }
1139
Bill Wendling056292f2008-09-16 21:48:12 +00001140 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1141 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1142 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001143 bool isDirect = false;
1144 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001145 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001146 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001147
1148 if (EnableARMLongCalls) {
1149 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1150 && "long-calls with non-static relocation model!");
1151 // Handle a global address or an external symbol. If it's not one of
1152 // those, the target's already in a register, so we don't need to do
1153 // anything extra.
1154 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001155 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001156 // Create a constant pool entry for the callee address
1157 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1158 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1159 ARMPCLabelIndex,
1160 ARMCP::CPValue, 0);
1161 // Get the address of the callee into a register
1162 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1163 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1164 Callee = DAG.getLoad(getPointerTy(), dl,
1165 DAG.getEntryNode(), CPAddr,
1166 PseudoSourceValue::getConstantPool(), 0,
1167 false, false, 0);
1168 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1169 const char *Sym = S->getSymbol();
1170
1171 // Create a constant pool entry for the callee address
1172 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1173 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1174 Sym, ARMPCLabelIndex, 0);
1175 // Get the address of the callee into a register
1176 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1177 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1178 Callee = DAG.getLoad(getPointerTy(), dl,
1179 DAG.getEntryNode(), CPAddr,
1180 PseudoSourceValue::getConstantPool(), 0,
1181 false, false, 0);
1182 }
1183 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001184 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001185 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001186 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001187 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001188 getTargetMachine().getRelocationModel() != Reloc::Static;
1189 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001190 // ARM call to a local ARM function is predicable.
1191 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001192 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001193 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001194 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001195 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001196 ARMPCLabelIndex,
1197 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001198 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001200 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001201 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001202 PseudoSourceValue::getConstantPool(), 0,
1203 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001204 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001205 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001207 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001208 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001209 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001210 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001211 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001212 getTargetMachine().getRelocationModel() != Reloc::Static;
1213 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001214 // tBX takes a register source operand.
1215 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001216 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001217 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001218 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001219 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001220 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001222 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001223 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001224 PseudoSourceValue::getConstantPool(), 0,
1225 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001226 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001227 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001228 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001229 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001230 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001231 }
1232
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001233 // FIXME: handle tail calls differently.
1234 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001235 if (Subtarget->isThumb()) {
1236 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001237 CallOpc = ARMISD::CALL_NOLINK;
1238 else
1239 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1240 } else {
1241 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001242 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1243 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001244 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001245 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001246 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001248 InFlag = Chain.getValue(1);
1249 }
1250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001252 Ops.push_back(Chain);
1253 Ops.push_back(Callee);
1254
1255 // Add argument registers to the end of the list so that they are known live
1256 // into the call.
1257 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1258 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1259 RegsToPass[i].second.getValueType()));
1260
Gabor Greifba36cb52008-08-28 21:40:38 +00001261 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001262 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001263
1264 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001265 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001266 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001267
Duncan Sands4bdcb612008-07-02 17:40:58 +00001268 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001269 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001270 InFlag = Chain.getValue(1);
1271
Chris Lattnere563bbc2008-10-11 22:08:30 +00001272 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1273 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001275 InFlag = Chain.getValue(1);
1276
Bob Wilson1f595bb2009-04-17 19:07:39 +00001277 // Handle result values, copying them out of physregs into vregs that we
1278 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1280 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001281}
1282
Dale Johannesen51e28e62010-06-03 21:09:53 +00001283/// MatchingStackOffset - Return true if the given stack call argument is
1284/// already available in the same position (relatively) of the caller's
1285/// incoming argument stack.
1286static
1287bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1288 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1289 const ARMInstrInfo *TII) {
1290 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1291 int FI = INT_MAX;
1292 if (Arg.getOpcode() == ISD::CopyFromReg) {
1293 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1294 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1295 return false;
1296 MachineInstr *Def = MRI->getVRegDef(VR);
1297 if (!Def)
1298 return false;
1299 if (!Flags.isByVal()) {
1300 if (!TII->isLoadFromStackSlot(Def, FI))
1301 return false;
1302 } else {
1303// unsigned Opcode = Def->getOpcode();
1304// if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
1305// Def->getOperand(1).isFI()) {
1306// FI = Def->getOperand(1).getIndex();
1307// Bytes = Flags.getByValSize();
1308// } else
1309 return false;
1310 }
1311 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1312 if (Flags.isByVal())
1313 // ByVal argument is passed in as a pointer but it's now being
1314 // dereferenced. e.g.
1315 // define @foo(%struct.X* %A) {
1316 // tail call @bar(%struct.X* byval %A)
1317 // }
1318 return false;
1319 SDValue Ptr = Ld->getBasePtr();
1320 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1321 if (!FINode)
1322 return false;
1323 FI = FINode->getIndex();
1324 } else
1325 return false;
1326
1327 assert(FI != INT_MAX);
1328 if (!MFI->isFixedObjectIndex(FI))
1329 return false;
1330 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1331}
1332
1333/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1334/// for tail call optimization. Targets which want to do tail call
1335/// optimization should implement this function.
1336bool
1337ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1338 CallingConv::ID CalleeCC,
1339 bool isVarArg,
1340 bool isCalleeStructRet,
1341 bool isCallerStructRet,
1342 const SmallVectorImpl<ISD::OutputArg> &Outs,
1343 const SmallVectorImpl<ISD::InputArg> &Ins,
1344 SelectionDAG& DAG) const {
1345
Dale Johannesen51e28e62010-06-03 21:09:53 +00001346 const Function *CallerF = DAG.getMachineFunction().getFunction();
1347 CallingConv::ID CallerCC = CallerF->getCallingConv();
1348 bool CCMatch = CallerCC == CalleeCC;
1349
1350 // Look for obvious safe cases to perform tail call optimization that do not
1351 // require ABI changes. This is what gcc calls sibcall.
1352
1353 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
1354 // emit a special epilogue.
1355 // Not sure yet if this is true on ARM.
1356//?? if (RegInfo->needsStackRealignment(MF))
1357//?? return false;
1358
1359 // Do not sibcall optimize vararg calls unless the call site is not passing any
1360 // arguments.
1361 if (isVarArg && !Outs.empty())
1362 return false;
1363
1364 // Also avoid sibcall optimization if either caller or callee uses struct
1365 // return semantics.
1366 if (isCalleeStructRet || isCallerStructRet)
1367 return false;
1368
1369 // If the calling conventions do not match, then we'd better make sure the
1370 // results are returned in the same way as what the caller expects.
1371 if (!CCMatch) {
1372 SmallVector<CCValAssign, 16> RVLocs1;
1373 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1374 RVLocs1, *DAG.getContext());
1375 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1376
1377 SmallVector<CCValAssign, 16> RVLocs2;
1378 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1379 RVLocs2, *DAG.getContext());
1380 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1381
1382 if (RVLocs1.size() != RVLocs2.size())
1383 return false;
1384 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1385 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1386 return false;
1387 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1388 return false;
1389 if (RVLocs1[i].isRegLoc()) {
1390 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1391 return false;
1392 } else {
1393 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1394 return false;
1395 }
1396 }
1397 }
1398
1399 // If the callee takes no arguments then go on to check the results of the
1400 // call.
1401 if (!Outs.empty()) {
1402 // Check if stack adjustment is needed. For now, do not do this if any
1403 // argument is passed on the stack.
1404 SmallVector<CCValAssign, 16> ArgLocs;
1405 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1406 ArgLocs, *DAG.getContext());
1407 CCInfo.AnalyzeCallOperands(Outs,
1408 CCAssignFnForNode(CalleeCC, false, isVarArg));
1409 if (CCInfo.getNextStackOffset()) {
1410 MachineFunction &MF = DAG.getMachineFunction();
1411
1412 // Check if the arguments are already laid out in the right way as
1413 // the caller's fixed stack objects.
1414 MachineFrameInfo *MFI = MF.getFrameInfo();
1415 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1416 const ARMInstrInfo *TII =
1417 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001418 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1419 i != e;
1420 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001421 CCValAssign &VA = ArgLocs[i];
1422 EVT RegVT = VA.getLocVT();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001423 SDValue Arg = Outs[realArgIdx].Val;
1424 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001425 if (VA.getLocInfo() == CCValAssign::Indirect)
1426 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001427 if (VA.needsCustom()) {
1428 // f64 and vector types are split into multiple registers or
1429 // register/stack-slot combinations. The types will not match
1430 // the registers; give up on memory f64 refs until we figure
1431 // out what to do about this.
1432 if (!VA.isRegLoc())
1433 return false;
1434 if (!ArgLocs[++i].isRegLoc())
1435 return false;
1436 if (RegVT == MVT::v2f64) {
1437 if (!ArgLocs[++i].isRegLoc())
1438 return false;
1439 if (!ArgLocs[++i].isRegLoc())
1440 return false;
1441 }
1442 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001443 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1444 MFI, MRI, TII))
1445 return false;
1446 }
1447 }
1448 }
1449 }
1450
1451 return true;
1452}
1453
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454SDValue
1455ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001456 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001458 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001459
Bob Wilsondee46d72009-04-17 20:35:10 +00001460 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001462
Bob Wilsondee46d72009-04-17 20:35:10 +00001463 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1465 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001468 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1469 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001470
1471 // If this is the first return lowered for this function, add
1472 // the regs to the liveout set for the function.
1473 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1474 for (unsigned i = 0; i != RVLocs.size(); ++i)
1475 if (RVLocs[i].isRegLoc())
1476 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001477 }
1478
Bob Wilson1f595bb2009-04-17 19:07:39 +00001479 SDValue Flag;
1480
1481 // Copy the result values into the output registers.
1482 for (unsigned i = 0, realRVLocIdx = 0;
1483 i != RVLocs.size();
1484 ++i, ++realRVLocIdx) {
1485 CCValAssign &VA = RVLocs[i];
1486 assert(VA.isRegLoc() && "Can only return in registers!");
1487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001489
1490 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001491 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001492 case CCValAssign::Full: break;
1493 case CCValAssign::BCvt:
1494 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1495 break;
1496 }
1497
Bob Wilson1f595bb2009-04-17 19:07:39 +00001498 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1502 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001503 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001505
1506 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1507 Flag = Chain.getValue(1);
1508 VA = RVLocs[++i]; // skip ahead to next loc
1509 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1510 HalfGPRs.getValue(1), Flag);
1511 Flag = Chain.getValue(1);
1512 VA = RVLocs[++i]; // skip ahead to next loc
1513
1514 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1516 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001517 }
1518 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1519 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001520 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001522 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001523 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001524 VA = RVLocs[++i]; // skip ahead to next loc
1525 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1526 Flag);
1527 } else
1528 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1529
Bob Wilsondee46d72009-04-17 20:35:10 +00001530 // Guarantee that all emitted copies are
1531 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532 Flag = Chain.getValue(1);
1533 }
1534
1535 SDValue result;
1536 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001540
1541 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001542}
1543
Bob Wilsonb62d2572009-11-03 00:02:05 +00001544// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1545// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1546// one of the above mentioned nodes. It has to be wrapped because otherwise
1547// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1548// be used to form addressing mode. These wrapped nodes will be selected
1549// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001550static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001551 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001552 // FIXME there is no actual debug info here
1553 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001554 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001555 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001556 if (CP->isMachineConstantPoolEntry())
1557 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1558 CP->getAlignment());
1559 else
1560 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1561 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001563}
1564
Dan Gohmand858e902010-04-17 15:26:15 +00001565SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1566 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001567 MachineFunction &MF = DAG.getMachineFunction();
1568 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1569 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001570 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001571 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001572 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001573 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1574 SDValue CPAddr;
1575 if (RelocM == Reloc::Static) {
1576 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1577 } else {
1578 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001579 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001580 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1581 ARMCP::CPBlockAddress,
1582 PCAdj);
1583 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1584 }
1585 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1586 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001587 PseudoSourceValue::getConstantPool(), 0,
1588 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001589 if (RelocM == Reloc::Static)
1590 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001591 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001592 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001593}
1594
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001595// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001596SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001597ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001598 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001599 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001601 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001602 MachineFunction &MF = DAG.getMachineFunction();
1603 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1604 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001605 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001606 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001607 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001608 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001610 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001611 PseudoSourceValue::getConstantPool(), 0,
1612 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001613 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001614
Evan Chenge7e0d622009-11-06 22:24:13 +00001615 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001616 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001617
1618 // call __tls_get_addr.
1619 ArgListTy Args;
1620 ArgListEntry Entry;
1621 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001622 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001623 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001624 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001625 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001626 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1627 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001629 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001630 return CallResult.first;
1631}
1632
1633// Lower ISD::GlobalTLSAddress using the "initial exec" or
1634// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001635SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001636ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001637 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001638 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001639 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001640 SDValue Offset;
1641 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001642 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001643 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001644 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001645
Chris Lattner4fb63d02009-07-15 04:12:33 +00001646 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001647 MachineFunction &MF = DAG.getMachineFunction();
1648 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1649 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1650 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001651 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1652 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001653 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001654 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001655 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001657 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001658 PseudoSourceValue::getConstantPool(), 0,
1659 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001660 Chain = Offset.getValue(1);
1661
Evan Chenge7e0d622009-11-06 22:24:13 +00001662 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001663 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001664
Evan Cheng9eda6892009-10-31 03:39:36 +00001665 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001666 PseudoSourceValue::getConstantPool(), 0,
1667 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001668 } else {
1669 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001670 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001671 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001673 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001674 PseudoSourceValue::getConstantPool(), 0,
1675 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001676 }
1677
1678 // The address of the thread local variable is the add of the thread
1679 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001680 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001681}
1682
Dan Gohman475871a2008-07-27 21:46:04 +00001683SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001684ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001685 // TODO: implement the "local dynamic" model
1686 assert(Subtarget->isTargetELF() &&
1687 "TLS not implemented for non-ELF targets");
1688 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1689 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1690 // otherwise use the "Local Exec" TLS Model
1691 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1692 return LowerToTLSGeneralDynamicModel(GA, DAG);
1693 else
1694 return LowerToTLSExecModels(GA, DAG);
1695}
1696
Dan Gohman475871a2008-07-27 21:46:04 +00001697SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001698 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001699 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001700 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001701 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001702 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1703 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001704 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001705 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001706 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001707 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001709 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001710 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001711 PseudoSourceValue::getConstantPool(), 0,
1712 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001713 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001714 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001715 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001716 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001717 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001718 PseudoSourceValue::getGOT(), 0,
1719 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001720 return Result;
1721 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001722 // If we have T2 ops, we can materialize the address directly via movt/movw
1723 // pair. This is always cheaper.
1724 if (Subtarget->useMovt()) {
1725 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1726 DAG.getTargetGlobalAddress(GV, PtrVT));
1727 } else {
1728 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1729 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1730 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001731 PseudoSourceValue::getConstantPool(), 0,
1732 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001733 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001734 }
1735}
1736
Dan Gohman475871a2008-07-27 21:46:04 +00001737SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001738 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001739 MachineFunction &MF = DAG.getMachineFunction();
1740 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1741 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001742 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001743 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001744 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001745 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001746 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001747 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001748 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001749 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001750 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001751 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1752 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001753 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001754 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001755 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001757
Evan Cheng9eda6892009-10-31 03:39:36 +00001758 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001759 PseudoSourceValue::getConstantPool(), 0,
1760 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001762
1763 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001764 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001765 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001766 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001767
Evan Cheng63476a82009-09-03 07:04:02 +00001768 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001769 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001770 PseudoSourceValue::getGOT(), 0,
1771 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001772
1773 return Result;
1774}
1775
Dan Gohman475871a2008-07-27 21:46:04 +00001776SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001777 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001778 assert(Subtarget->isTargetELF() &&
1779 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001780 MachineFunction &MF = DAG.getMachineFunction();
1781 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1782 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001783 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001784 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001785 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001786 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1787 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001788 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001789 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001790 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001791 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001792 PseudoSourceValue::getConstantPool(), 0,
1793 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001794 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001796}
1797
Jim Grosbach0e0da732009-05-12 23:59:14 +00001798SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001799ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1800 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001801 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001802 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1803 Op.getOperand(1), Val);
1804}
1805
1806SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001807ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1808 DebugLoc dl = Op.getDebugLoc();
1809 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1810 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1811}
1812
1813SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001814ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001815 const ARMSubtarget *Subtarget)
1816 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001817 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001818 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001819 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001820 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001821 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001822 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001823 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1824 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001825 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001826 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001827 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1828 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001829 EVT PtrVT = getPointerTy();
1830 DebugLoc dl = Op.getDebugLoc();
1831 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1832 SDValue CPAddr;
1833 unsigned PCAdj = (RelocM != Reloc::PIC_)
1834 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001835 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001836 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1837 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001838 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001840 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001841 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001842 PseudoSourceValue::getConstantPool(), 0,
1843 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001844 SDValue Chain = Result.getValue(1);
1845
1846 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001847 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001848 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1849 }
1850 return Result;
1851 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001852 }
1853}
1854
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001855static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1856 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001857 DebugLoc dl = Op.getDebugLoc();
1858 SDValue Op5 = Op.getOperand(5);
1859 SDValue Res;
1860 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1861 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001862 if (Subtarget->hasV7Ops())
1863 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1864 else
1865 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1866 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001867 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001868 if (Subtarget->hasV7Ops())
1869 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1870 else
1871 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1872 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001873 }
1874 return Res;
1875}
1876
Dan Gohman1e93df62010-04-17 14:41:14 +00001877static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1878 MachineFunction &MF = DAG.getMachineFunction();
1879 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1880
Evan Chenga8e29892007-01-19 07:51:42 +00001881 // vastart just stores the address of the VarArgsFrameIndex slot into the
1882 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001883 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001885 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001886 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001887 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1888 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001889}
1890
Dan Gohman475871a2008-07-27 21:46:04 +00001891SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001892ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1893 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001894 SDNode *Node = Op.getNode();
1895 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001896 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001897 SDValue Chain = Op.getOperand(0);
1898 SDValue Size = Op.getOperand(1);
1899 SDValue Align = Op.getOperand(2);
1900
1901 // Chain the dynamic stack allocation so that it doesn't modify the stack
1902 // pointer when other instructions are using the stack.
1903 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1904
1905 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1906 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1907 if (AlignVal > StackAlign)
1908 // Do this now since selection pass cannot introduce new target
1909 // independent node.
1910 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1911
1912 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1913 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1914 // do even more horrible hack later.
1915 MachineFunction &MF = DAG.getMachineFunction();
1916 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1917 if (AFI->isThumb1OnlyFunction()) {
1918 bool Negate = true;
1919 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1920 if (C) {
1921 uint32_t Val = C->getZExtValue();
1922 if (Val <= 508 && ((Val & 3) == 0))
1923 Negate = false;
1924 }
1925 if (Negate)
1926 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1927 }
1928
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001930 SDValue Ops1[] = { Chain, Size, Align };
1931 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1932 Chain = Res.getValue(1);
1933 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1934 DAG.getIntPtrConstant(0, true), SDValue());
1935 SDValue Ops2[] = { Res, Chain };
1936 return DAG.getMergeValues(Ops2, 2, dl);
1937}
1938
1939SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001940ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1941 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001942 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001943 MachineFunction &MF = DAG.getMachineFunction();
1944 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1945
1946 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001947 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 RC = ARM::tGPRRegisterClass;
1949 else
1950 RC = ARM::GPRRegisterClass;
1951
1952 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00001953 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001955
1956 SDValue ArgValue2;
1957 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001958 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001959 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001960
1961 // Create load node to retrieve arguments from the stack.
1962 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001963 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001964 PseudoSourceValue::getFixedStack(FI), 0,
1965 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001966 } else {
1967 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001969 }
1970
Jim Grosbache5165492009-11-09 00:11:35 +00001971 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001972}
1973
1974SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001976 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 const SmallVectorImpl<ISD::InputArg>
1978 &Ins,
1979 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001980 SmallVectorImpl<SDValue> &InVals)
1981 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982
Bob Wilson1f595bb2009-04-17 19:07:39 +00001983 MachineFunction &MF = DAG.getMachineFunction();
1984 MachineFrameInfo *MFI = MF.getFrameInfo();
1985
Bob Wilson1f595bb2009-04-17 19:07:39 +00001986 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1987
1988 // Assign locations to all of the incoming arguments.
1989 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1991 *DAG.getContext());
1992 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001993 CCAssignFnForNode(CallConv, /* Return*/ false,
1994 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001995
1996 SmallVector<SDValue, 16> ArgValues;
1997
1998 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1999 CCValAssign &VA = ArgLocs[i];
2000
Bob Wilsondee46d72009-04-17 20:35:10 +00002001 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002002 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002003 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002004
Bob Wilson5bafff32009-06-22 23:27:02 +00002005 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002006 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002007 // f64 and vector types are split up into multiple registers or
2008 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002010 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002012 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002013 SDValue ArgValue2;
2014 if (VA.isMemLoc()) {
2015 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
2016 true, false);
2017 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2018 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2019 PseudoSourceValue::getFixedStack(FI), 0,
2020 false, false, 0);
2021 } else {
2022 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2023 Chain, DAG, dl);
2024 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2026 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002027 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002029 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2030 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002032
Bob Wilson5bafff32009-06-22 23:27:02 +00002033 } else {
2034 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002035
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002037 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002039 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002041 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002043 RC = (AFI->isThumb1OnlyFunction() ?
2044 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002045 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002046 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002047
2048 // Transform the arguments in physical registers into virtual ones.
2049 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002051 }
2052
2053 // If this is an 8 or 16-bit value, it is really passed promoted
2054 // to 32 bits. Insert an assert[sz]ext to capture this, then
2055 // truncate to the right size.
2056 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002057 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002058 case CCValAssign::Full: break;
2059 case CCValAssign::BCvt:
2060 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2061 break;
2062 case CCValAssign::SExt:
2063 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2064 DAG.getValueType(VA.getValVT()));
2065 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2066 break;
2067 case CCValAssign::ZExt:
2068 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2069 DAG.getValueType(VA.getValVT()));
2070 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2071 break;
2072 }
2073
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002075
2076 } else { // VA.isRegLoc()
2077
2078 // sanity check
2079 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002081
2082 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00002083 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
2084 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002085
Bob Wilsondee46d72009-04-17 20:35:10 +00002086 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002087 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002088 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002089 PseudoSourceValue::getFixedStack(FI), 0,
2090 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002091 }
2092 }
2093
2094 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002095 if (isVarArg) {
2096 static const unsigned GPRArgRegs[] = {
2097 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2098 };
2099
Bob Wilsondee46d72009-04-17 20:35:10 +00002100 unsigned NumGPRs = CCInfo.getFirstUnallocated
2101 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002102
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002103 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2104 unsigned VARegSize = (4 - NumGPRs) * 4;
2105 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002106 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002107 if (VARegSaveSize) {
2108 // If this function is vararg, store any remaining integer argument regs
2109 // to their spots on the stack so that they may be loaded by deferencing
2110 // the result of va_next.
2111 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002112 AFI->setVarArgsFrameIndex(
2113 MFI->CreateFixedObject(VARegSaveSize,
2114 ArgOffset + VARegSaveSize - VARegSize,
2115 true, false));
2116 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2117 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002118
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002120 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002121 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002122 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002123 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002124 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002125 RC = ARM::GPRRegisterClass;
2126
Bob Wilson998e1252009-04-20 18:36:57 +00002127 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002129 SDValue Store =
2130 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002131 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2132 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002133 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002134 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002135 DAG.getConstant(4, getPointerTy()));
2136 }
2137 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002140 } else
2141 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00002142 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
2143 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00002144 }
2145
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002147}
2148
2149/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002150static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002151 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002152 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002153 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002154 // Maybe this has already been legalized into the constant pool?
2155 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002156 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002157 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002158 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002159 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002160 }
2161 }
2162 return false;
2163}
2164
Evan Chenga8e29892007-01-19 07:51:42 +00002165/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2166/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002167SDValue
2168ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002169 SDValue &ARMCC, SelectionDAG &DAG,
2170 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002171 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002172 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002173 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002174 // Constant does not fit, try adjusting it by one?
2175 switch (CC) {
2176 default: break;
2177 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002178 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002179 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002180 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002182 }
2183 break;
2184 case ISD::SETULT:
2185 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002186 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002187 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002189 }
2190 break;
2191 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002192 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002193 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002194 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002196 }
2197 break;
2198 case ISD::SETULE:
2199 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002200 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002201 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002203 }
2204 break;
2205 }
2206 }
2207 }
2208
2209 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002210 ARMISD::NodeType CompareType;
2211 switch (CondCode) {
2212 default:
2213 CompareType = ARMISD::CMP;
2214 break;
2215 case ARMCC::EQ:
2216 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002217 // Uses only Z Flag
2218 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002219 break;
2220 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2222 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002223}
2224
2225/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002226static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00002227 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002228 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002229 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002231 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2233 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002234}
2235
Dan Gohmand858e902010-04-17 15:26:15 +00002236SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002237 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue LHS = Op.getOperand(0);
2239 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002240 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002241 SDValue TrueVal = Op.getOperand(2);
2242 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002243 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002244
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002246 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002248 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002249 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002250 }
2251
2252 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002253 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002254
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2256 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002257 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
2258 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00002259 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002260 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002262 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00002263 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002264 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002265 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002266 }
2267 return Result;
2268}
2269
Dan Gohmand858e902010-04-17 15:26:15 +00002270SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002272 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002273 SDValue LHS = Op.getOperand(2);
2274 SDValue RHS = Op.getOperand(3);
2275 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002276 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002277
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002281 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002283 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002284 }
2285
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002287 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002288 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002289
Dale Johannesende064702009-02-06 21:50:26 +00002290 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2292 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2293 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002295 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002296 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002299 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002300 }
2301 return Res;
2302}
2303
Dan Gohmand858e902010-04-17 15:26:15 +00002304SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SDValue Chain = Op.getOperand(0);
2306 SDValue Table = Op.getOperand(1);
2307 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002308 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002309
Owen Andersone50ed302009-08-10 22:56:29 +00002310 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002311 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2312 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002313 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002314 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002316 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2317 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002318 if (Subtarget->isThumb2()) {
2319 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2320 // which does another jump to the destination. This also makes it easier
2321 // to translate it to TBB / TBH later.
2322 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002324 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002325 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002326 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002327 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002328 PseudoSourceValue::getJumpTable(), 0,
2329 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002330 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002331 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002333 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002334 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002335 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002336 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002338 }
Evan Chenga8e29892007-01-19 07:51:42 +00002339}
2340
Bob Wilson76a312b2010-03-19 22:51:32 +00002341static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2342 DebugLoc dl = Op.getDebugLoc();
2343 unsigned Opc;
2344
2345 switch (Op.getOpcode()) {
2346 default:
2347 assert(0 && "Invalid opcode!");
2348 case ISD::FP_TO_SINT:
2349 Opc = ARMISD::FTOSI;
2350 break;
2351 case ISD::FP_TO_UINT:
2352 Opc = ARMISD::FTOUI;
2353 break;
2354 }
2355 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2356 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2357}
2358
2359static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2360 EVT VT = Op.getValueType();
2361 DebugLoc dl = Op.getDebugLoc();
2362 unsigned Opc;
2363
2364 switch (Op.getOpcode()) {
2365 default:
2366 assert(0 && "Invalid opcode!");
2367 case ISD::SINT_TO_FP:
2368 Opc = ARMISD::SITOF;
2369 break;
2370 case ISD::UINT_TO_FP:
2371 Opc = ARMISD::UITOF;
2372 break;
2373 }
2374
2375 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2376 return DAG.getNode(Opc, dl, VT, Op);
2377}
2378
Dan Gohman475871a2008-07-27 21:46:04 +00002379static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002380 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue Tmp0 = Op.getOperand(0);
2382 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002383 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT VT = Op.getValueType();
2385 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002386 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2387 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2389 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002390 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002391}
2392
Evan Cheng2457f2c2010-05-22 01:47:14 +00002393SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2394 MachineFunction &MF = DAG.getMachineFunction();
2395 MachineFrameInfo *MFI = MF.getFrameInfo();
2396 MFI->setReturnAddressIsTaken(true);
2397
2398 EVT VT = Op.getValueType();
2399 DebugLoc dl = Op.getDebugLoc();
2400 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2401 if (Depth) {
2402 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2403 SDValue Offset = DAG.getConstant(4, MVT::i32);
2404 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2405 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2406 NULL, 0, false, false, 0);
2407 }
2408
2409 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002410 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002411 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2412}
2413
Dan Gohmand858e902010-04-17 15:26:15 +00002414SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002415 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2416 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002417
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002419 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2420 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002421 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002422 ? ARM::R7 : ARM::R11;
2423 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2424 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002425 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2426 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002427 return FrameAddr;
2428}
2429
Bob Wilson9f3f0612010-04-17 05:30:19 +00002430/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2431/// expand a bit convert where either the source or destination type is i64 to
2432/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2433/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2434/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002435static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002436 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2437 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002439
Bob Wilson9f3f0612010-04-17 05:30:19 +00002440 // This function is only supposed to be called for i64 types, either as the
2441 // source or destination of the bit convert.
2442 EVT SrcVT = Op.getValueType();
2443 EVT DstVT = N->getValueType(0);
2444 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2445 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002446
Bob Wilson9f3f0612010-04-17 05:30:19 +00002447 // Turn i64->f64 into VMOVDRR.
2448 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2450 DAG.getConstant(0, MVT::i32));
2451 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2452 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002453 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2454 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002455 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002456
Jim Grosbache5165492009-11-09 00:11:35 +00002457 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002458 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2459 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2460 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2461 // Merge the pieces into a single i64 value.
2462 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2463 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002464
Bob Wilson9f3f0612010-04-17 05:30:19 +00002465 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002466}
2467
Bob Wilson5bafff32009-06-22 23:27:02 +00002468/// getZeroVector - Returns a vector of specified type with all zero elements.
2469///
Owen Andersone50ed302009-08-10 22:56:29 +00002470static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 assert(VT.isVector() && "Expected a vector type");
2472
2473 // Zero vectors are used to represent vector negation and in those cases
2474 // will be implemented with the NEON VNEG instruction. However, VNEG does
2475 // not support i64 elements, so sometimes the zero vectors will need to be
2476 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002477 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 // to their dest type. This ensures they get CSE'd.
2479 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002480 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2481 SmallVector<SDValue, 8> Ops;
2482 MVT TVT;
2483
2484 if (VT.getSizeInBits() == 64) {
2485 Ops.assign(8, Cst); TVT = MVT::v8i8;
2486 } else {
2487 Ops.assign(16, Cst); TVT = MVT::v16i8;
2488 }
2489 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002490
2491 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2492}
2493
2494/// getOnesVector - Returns a vector of specified type with all bits set.
2495///
Owen Andersone50ed302009-08-10 22:56:29 +00002496static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002497 assert(VT.isVector() && "Expected a vector type");
2498
Bob Wilson929ffa22009-10-30 20:13:25 +00002499 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002500 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002502 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2503 SmallVector<SDValue, 8> Ops;
2504 MVT TVT;
2505
2506 if (VT.getSizeInBits() == 64) {
2507 Ops.assign(8, Cst); TVT = MVT::v8i8;
2508 } else {
2509 Ops.assign(16, Cst); TVT = MVT::v16i8;
2510 }
2511 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002512
2513 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2514}
2515
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002516/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2517/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002518SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2519 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002520 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2521 EVT VT = Op.getValueType();
2522 unsigned VTBits = VT.getSizeInBits();
2523 DebugLoc dl = Op.getDebugLoc();
2524 SDValue ShOpLo = Op.getOperand(0);
2525 SDValue ShOpHi = Op.getOperand(1);
2526 SDValue ShAmt = Op.getOperand(2);
2527 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002528 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002529
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002530 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2531
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002532 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2533 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2534 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2535 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2536 DAG.getConstant(VTBits, MVT::i32));
2537 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2538 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002539 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002540
2541 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2542 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002543 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002544 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002545 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2546 CCR, Cmp);
2547
2548 SDValue Ops[2] = { Lo, Hi };
2549 return DAG.getMergeValues(Ops, 2, dl);
2550}
2551
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002552/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2553/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002554SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2555 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002556 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2557 EVT VT = Op.getValueType();
2558 unsigned VTBits = VT.getSizeInBits();
2559 DebugLoc dl = Op.getDebugLoc();
2560 SDValue ShOpLo = Op.getOperand(0);
2561 SDValue ShOpHi = Op.getOperand(1);
2562 SDValue ShAmt = Op.getOperand(2);
2563 SDValue ARMCC;
2564
2565 assert(Op.getOpcode() == ISD::SHL_PARTS);
2566 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2567 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2568 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2569 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2570 DAG.getConstant(VTBits, MVT::i32));
2571 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2572 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2573
2574 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2575 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2576 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002577 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002578 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2579 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2580 CCR, Cmp);
2581
2582 SDValue Ops[2] = { Lo, Hi };
2583 return DAG.getMergeValues(Ops, 2, dl);
2584}
2585
Jim Grosbach3482c802010-01-18 19:58:49 +00002586static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2587 const ARMSubtarget *ST) {
2588 EVT VT = N->getValueType(0);
2589 DebugLoc dl = N->getDebugLoc();
2590
2591 if (!ST->hasV6T2Ops())
2592 return SDValue();
2593
2594 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2595 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2596}
2597
Bob Wilson5bafff32009-06-22 23:27:02 +00002598static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2599 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002600 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002601 DebugLoc dl = N->getDebugLoc();
2602
2603 // Lower vector shifts on NEON to use VSHL.
2604 if (VT.isVector()) {
2605 assert(ST->hasNEON() && "unexpected vector shift");
2606
2607 // Left shifts translate directly to the vshiftu intrinsic.
2608 if (N->getOpcode() == ISD::SHL)
2609 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 N->getOperand(0), N->getOperand(1));
2612
2613 assert((N->getOpcode() == ISD::SRA ||
2614 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2615
2616 // NEON uses the same intrinsics for both left and right shifts. For
2617 // right shifts, the shift amounts are negative, so negate the vector of
2618 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002619 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002620 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2621 getZeroVector(ShiftVT, DAG, dl),
2622 N->getOperand(1));
2623 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2624 Intrinsic::arm_neon_vshifts :
2625 Intrinsic::arm_neon_vshiftu);
2626 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002627 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002628 N->getOperand(0), NegatedCount);
2629 }
2630
Eli Friedmance392eb2009-08-22 03:13:10 +00002631 // We can get here for a node like i32 = ISD::SHL i32, i64
2632 if (VT != MVT::i64)
2633 return SDValue();
2634
2635 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002636 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002637
Chris Lattner27a6c732007-11-24 07:07:01 +00002638 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2639 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002640 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002641 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002642
Chris Lattner27a6c732007-11-24 07:07:01 +00002643 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002644 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002645
Chris Lattner27a6c732007-11-24 07:07:01 +00002646 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002648 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002649 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002650 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002651
Chris Lattner27a6c732007-11-24 07:07:01 +00002652 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2653 // captures the result into a carry flag.
2654 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002656
Chris Lattner27a6c732007-11-24 07:07:01 +00002657 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002659
Chris Lattner27a6c732007-11-24 07:07:01 +00002660 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002661 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002662}
2663
Bob Wilson5bafff32009-06-22 23:27:02 +00002664static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2665 SDValue TmpOp0, TmpOp1;
2666 bool Invert = false;
2667 bool Swap = false;
2668 unsigned Opc = 0;
2669
2670 SDValue Op0 = Op.getOperand(0);
2671 SDValue Op1 = Op.getOperand(1);
2672 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002674 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2675 DebugLoc dl = Op.getDebugLoc();
2676
2677 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2678 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002679 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002680 case ISD::SETUNE:
2681 case ISD::SETNE: Invert = true; // Fallthrough
2682 case ISD::SETOEQ:
2683 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2684 case ISD::SETOLT:
2685 case ISD::SETLT: Swap = true; // Fallthrough
2686 case ISD::SETOGT:
2687 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2688 case ISD::SETOLE:
2689 case ISD::SETLE: Swap = true; // Fallthrough
2690 case ISD::SETOGE:
2691 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2692 case ISD::SETUGE: Swap = true; // Fallthrough
2693 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2694 case ISD::SETUGT: Swap = true; // Fallthrough
2695 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2696 case ISD::SETUEQ: Invert = true; // Fallthrough
2697 case ISD::SETONE:
2698 // Expand this to (OLT | OGT).
2699 TmpOp0 = Op0;
2700 TmpOp1 = Op1;
2701 Opc = ISD::OR;
2702 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2703 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2704 break;
2705 case ISD::SETUO: Invert = true; // Fallthrough
2706 case ISD::SETO:
2707 // Expand this to (OLT | OGE).
2708 TmpOp0 = Op0;
2709 TmpOp1 = Op1;
2710 Opc = ISD::OR;
2711 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2712 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2713 break;
2714 }
2715 } else {
2716 // Integer comparisons.
2717 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002718 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002719 case ISD::SETNE: Invert = true;
2720 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2721 case ISD::SETLT: Swap = true;
2722 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2723 case ISD::SETLE: Swap = true;
2724 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2725 case ISD::SETULT: Swap = true;
2726 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2727 case ISD::SETULE: Swap = true;
2728 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2729 }
2730
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002731 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002732 if (Opc == ARMISD::VCEQ) {
2733
2734 SDValue AndOp;
2735 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2736 AndOp = Op0;
2737 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2738 AndOp = Op1;
2739
2740 // Ignore bitconvert.
2741 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2742 AndOp = AndOp.getOperand(0);
2743
2744 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2745 Opc = ARMISD::VTST;
2746 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2747 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2748 Invert = !Invert;
2749 }
2750 }
2751 }
2752
2753 if (Swap)
2754 std::swap(Op0, Op1);
2755
2756 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2757
2758 if (Invert)
2759 Result = DAG.getNOT(dl, Result, VT);
2760
2761 return Result;
2762}
2763
Bob Wilsond3c42842010-06-14 22:19:57 +00002764/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2765/// valid vector constant for a NEON instruction with a "modified immediate"
2766/// operand (e.g., VMOV). If so, return either the constant being
2767/// splatted or the encoded value, depending on the DoEncode parameter. The
2768/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2769/// bits7-0=Immediate.
2770static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2771 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002772 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002773 unsigned Op, Cmode, Imm;
2774 EVT VT;
2775
Bob Wilson827b2102010-06-15 19:05:35 +00002776 // SplatBitSize is set to the smallest size that splats the vector, so a
2777 // zero vector will always have SplatBitSize == 8. However, NEON modified
2778 // immediate instructions others than VMOV do not support the 8-bit encoding
2779 // of a zero vector, and the default encoding of zero is supposed to be the
2780 // 32-bit version.
2781 if (SplatBits == 0)
2782 SplatBitSize = 32;
2783
Bob Wilson1a913ed2010-06-11 21:34:50 +00002784 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002785 switch (SplatBitSize) {
2786 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002787 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002789 Cmode = 0xe;
2790 Imm = SplatBits;
2791 VT = MVT::i8;
2792 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002793
2794 case 16:
2795 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002796 VT = MVT::i16;
2797 if ((SplatBits & ~0xff) == 0) {
2798 // Value = 0x00nn: Op=x, Cmode=100x.
2799 Cmode = 0x8;
2800 Imm = SplatBits;
2801 break;
2802 }
2803 if ((SplatBits & ~0xff00) == 0) {
2804 // Value = 0xnn00: Op=x, Cmode=101x.
2805 Cmode = 0xa;
2806 Imm = SplatBits >> 8;
2807 break;
2808 }
2809 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002810
2811 case 32:
2812 // NEON's 32-bit VMOV supports splat values where:
2813 // * only one byte is nonzero, or
2814 // * the least significant byte is 0xff and the second byte is nonzero, or
2815 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002816 VT = MVT::i32;
2817 if ((SplatBits & ~0xff) == 0) {
2818 // Value = 0x000000nn: Op=x, Cmode=000x.
2819 Cmode = 0;
2820 Imm = SplatBits;
2821 break;
2822 }
2823 if ((SplatBits & ~0xff00) == 0) {
2824 // Value = 0x0000nn00: Op=x, Cmode=001x.
2825 Cmode = 0x2;
2826 Imm = SplatBits >> 8;
2827 break;
2828 }
2829 if ((SplatBits & ~0xff0000) == 0) {
2830 // Value = 0x00nn0000: Op=x, Cmode=010x.
2831 Cmode = 0x4;
2832 Imm = SplatBits >> 16;
2833 break;
2834 }
2835 if ((SplatBits & ~0xff000000) == 0) {
2836 // Value = 0xnn000000: Op=x, Cmode=011x.
2837 Cmode = 0x6;
2838 Imm = SplatBits >> 24;
2839 break;
2840 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002841
2842 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002843 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2844 // Value = 0x0000nnff: Op=x, Cmode=1100.
2845 Cmode = 0xc;
2846 Imm = SplatBits >> 8;
2847 SplatBits |= 0xff;
2848 break;
2849 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002850
2851 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002852 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2853 // Value = 0x00nnffff: Op=x, Cmode=1101.
2854 Cmode = 0xd;
2855 Imm = SplatBits >> 16;
2856 SplatBits |= 0xffff;
2857 break;
2858 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002859
2860 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2861 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2862 // VMOV.I32. A (very) minor optimization would be to replicate the value
2863 // and fall through here to test for a valid 64-bit splat. But, then the
2864 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002865 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002866
2867 case 64: {
2868 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002869 if (!isVMOV)
2870 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 uint64_t BitMask = 0xff;
2872 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002873 unsigned ImmMask = 1;
2874 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002875 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002876 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002878 Imm |= ImmMask;
2879 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002881 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002883 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002885 // Op=1, Cmode=1110.
2886 Op = 1;
2887 Cmode = 0xe;
2888 SplatBits = Val;
2889 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 break;
2891 }
2892
Bob Wilson1a913ed2010-06-11 21:34:50 +00002893 default:
2894 llvm_unreachable("unexpected size for EncodeNEONModImm");
2895 return SDValue();
2896 }
2897
2898 if (DoEncode)
2899 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2900 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002901}
2902
Bob Wilsond3c42842010-06-14 22:19:57 +00002903
2904/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2905/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2906/// size, return the encoded value for that immediate. The ByteSize field
2907/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002908SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2909 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2911 APInt SplatBits, SplatUndef;
2912 unsigned SplatBitSize;
2913 bool HasAnyUndefs;
2914 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2915 HasAnyUndefs, ByteSize * 8))
2916 return SDValue();
2917
2918 if (SplatBitSize > ByteSize * 8)
2919 return SDValue();
2920
Bob Wilsond3c42842010-06-14 22:19:57 +00002921 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00002922 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002923}
2924
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002925static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2926 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002927 unsigned NumElts = VT.getVectorNumElements();
2928 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002929 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002930
2931 // If this is a VEXT shuffle, the immediate value is the index of the first
2932 // element. The other shuffle indices must be the successive elements after
2933 // the first one.
2934 unsigned ExpectedElt = Imm;
2935 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002936 // Increment the expected index. If it wraps around, it may still be
2937 // a VEXT but the source vectors must be swapped.
2938 ExpectedElt += 1;
2939 if (ExpectedElt == NumElts * 2) {
2940 ExpectedElt = 0;
2941 ReverseVEXT = true;
2942 }
2943
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002944 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002945 return false;
2946 }
2947
2948 // Adjust the index value if the source operands will be swapped.
2949 if (ReverseVEXT)
2950 Imm -= NumElts;
2951
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002952 return true;
2953}
2954
Bob Wilson8bb9e482009-07-26 00:39:34 +00002955/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2956/// instruction with the specified blocksize. (The order of the elements
2957/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002958static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2959 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002960 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2961 "Only possible block sizes for VREV are: 16, 32, 64");
2962
Bob Wilson8bb9e482009-07-26 00:39:34 +00002963 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002964 if (EltSz == 64)
2965 return false;
2966
2967 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002968 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002969
2970 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2971 return false;
2972
2973 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002974 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002975 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2976 return false;
2977 }
2978
2979 return true;
2980}
2981
Bob Wilsonc692cb72009-08-21 20:54:19 +00002982static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2983 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002984 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2985 if (EltSz == 64)
2986 return false;
2987
Bob Wilsonc692cb72009-08-21 20:54:19 +00002988 unsigned NumElts = VT.getVectorNumElements();
2989 WhichResult = (M[0] == 0 ? 0 : 1);
2990 for (unsigned i = 0; i < NumElts; i += 2) {
2991 if ((unsigned) M[i] != i + WhichResult ||
2992 (unsigned) M[i+1] != i + NumElts + WhichResult)
2993 return false;
2994 }
2995 return true;
2996}
2997
Bob Wilson324f4f12009-12-03 06:40:55 +00002998/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2999/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3000/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3001static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3002 unsigned &WhichResult) {
3003 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3004 if (EltSz == 64)
3005 return false;
3006
3007 unsigned NumElts = VT.getVectorNumElements();
3008 WhichResult = (M[0] == 0 ? 0 : 1);
3009 for (unsigned i = 0; i < NumElts; i += 2) {
3010 if ((unsigned) M[i] != i + WhichResult ||
3011 (unsigned) M[i+1] != i + WhichResult)
3012 return false;
3013 }
3014 return true;
3015}
3016
Bob Wilsonc692cb72009-08-21 20:54:19 +00003017static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3018 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003019 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3020 if (EltSz == 64)
3021 return false;
3022
Bob Wilsonc692cb72009-08-21 20:54:19 +00003023 unsigned NumElts = VT.getVectorNumElements();
3024 WhichResult = (M[0] == 0 ? 0 : 1);
3025 for (unsigned i = 0; i != NumElts; ++i) {
3026 if ((unsigned) M[i] != 2 * i + WhichResult)
3027 return false;
3028 }
3029
3030 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003031 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003032 return false;
3033
3034 return true;
3035}
3036
Bob Wilson324f4f12009-12-03 06:40:55 +00003037/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3038/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3039/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3040static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3041 unsigned &WhichResult) {
3042 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3043 if (EltSz == 64)
3044 return false;
3045
3046 unsigned Half = VT.getVectorNumElements() / 2;
3047 WhichResult = (M[0] == 0 ? 0 : 1);
3048 for (unsigned j = 0; j != 2; ++j) {
3049 unsigned Idx = WhichResult;
3050 for (unsigned i = 0; i != Half; ++i) {
3051 if ((unsigned) M[i + j * Half] != Idx)
3052 return false;
3053 Idx += 2;
3054 }
3055 }
3056
3057 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3058 if (VT.is64BitVector() && EltSz == 32)
3059 return false;
3060
3061 return true;
3062}
3063
Bob Wilsonc692cb72009-08-21 20:54:19 +00003064static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3065 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003066 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3067 if (EltSz == 64)
3068 return false;
3069
Bob Wilsonc692cb72009-08-21 20:54:19 +00003070 unsigned NumElts = VT.getVectorNumElements();
3071 WhichResult = (M[0] == 0 ? 0 : 1);
3072 unsigned Idx = WhichResult * NumElts / 2;
3073 for (unsigned i = 0; i != NumElts; i += 2) {
3074 if ((unsigned) M[i] != Idx ||
3075 (unsigned) M[i+1] != Idx + NumElts)
3076 return false;
3077 Idx += 1;
3078 }
3079
3080 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003081 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003082 return false;
3083
3084 return true;
3085}
3086
Bob Wilson324f4f12009-12-03 06:40:55 +00003087/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3088/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3089/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3090static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3091 unsigned &WhichResult) {
3092 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3093 if (EltSz == 64)
3094 return false;
3095
3096 unsigned NumElts = VT.getVectorNumElements();
3097 WhichResult = (M[0] == 0 ? 0 : 1);
3098 unsigned Idx = WhichResult * NumElts / 2;
3099 for (unsigned i = 0; i != NumElts; i += 2) {
3100 if ((unsigned) M[i] != Idx ||
3101 (unsigned) M[i+1] != Idx)
3102 return false;
3103 Idx += 1;
3104 }
3105
3106 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3107 if (VT.is64BitVector() && EltSz == 32)
3108 return false;
3109
3110 return true;
3111}
3112
3113
Owen Andersone50ed302009-08-10 22:56:29 +00003114static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003116 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003117 if (ConstVal->isNullValue())
3118 return getZeroVector(VT, DAG, dl);
3119 if (ConstVal->isAllOnesValue())
3120 return getOnesVector(VT, DAG, dl);
3121
Owen Andersone50ed302009-08-10 22:56:29 +00003122 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123 if (VT.is64BitVector()) {
3124 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003125 case 8: CanonicalVT = MVT::v8i8; break;
3126 case 16: CanonicalVT = MVT::v4i16; break;
3127 case 32: CanonicalVT = MVT::v2i32; break;
3128 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003129 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130 }
3131 } else {
3132 assert(VT.is128BitVector() && "unknown splat vector size");
3133 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 case 8: CanonicalVT = MVT::v16i8; break;
3135 case 16: CanonicalVT = MVT::v8i16; break;
3136 case 32: CanonicalVT = MVT::v4i32; break;
3137 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003138 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003139 }
3140 }
3141
3142 // Build a canonical splat for this value.
3143 SmallVector<SDValue, 8> Ops;
3144 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3145 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3146 Ops.size());
3147 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3148}
3149
3150// If this is a case we can't handle, return null and let the default
3151// expansion code take care of it.
3152static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003153 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003155 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003156
3157 APInt SplatBits, SplatUndef;
3158 unsigned SplatBitSize;
3159 bool HasAnyUndefs;
3160 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003161 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003162 // Check if an immediate VMOV works.
3163 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3164 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003165 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003166 if (Val.getNode())
3167 return BuildSplat(Val, VT, DAG, dl);
3168 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003169 }
3170
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003171 // Scan through the operands to see if only one value is used.
3172 unsigned NumElts = VT.getVectorNumElements();
3173 bool isOnlyLowElement = true;
3174 bool usesOnlyOneValue = true;
3175 bool isConstant = true;
3176 SDValue Value;
3177 for (unsigned i = 0; i < NumElts; ++i) {
3178 SDValue V = Op.getOperand(i);
3179 if (V.getOpcode() == ISD::UNDEF)
3180 continue;
3181 if (i > 0)
3182 isOnlyLowElement = false;
3183 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3184 isConstant = false;
3185
3186 if (!Value.getNode())
3187 Value = V;
3188 else if (V != Value)
3189 usesOnlyOneValue = false;
3190 }
3191
3192 if (!Value.getNode())
3193 return DAG.getUNDEF(VT);
3194
3195 if (isOnlyLowElement)
3196 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3197
3198 // If all elements are constants, fall back to the default expansion, which
3199 // will generate a load from the constant pool.
3200 if (isConstant)
3201 return SDValue();
3202
3203 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003204 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3205 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003206 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3207
3208 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003209 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3210 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003211 if (EltSize >= 32) {
3212 // Do the expansion with floating-point types, since that is what the VFP
3213 // registers are defined to use, and since i64 is not legal.
3214 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3215 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003216 SmallVector<SDValue, 8> Ops;
3217 for (unsigned i = 0; i < NumElts; ++i)
3218 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3219 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003220 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003221 }
3222
3223 return SDValue();
3224}
3225
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003226/// isShuffleMaskLegal - Targets can use this to indicate that they only
3227/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3228/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3229/// are assumed to be legal.
3230bool
3231ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3232 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003233 if (VT.getVectorNumElements() == 4 &&
3234 (VT.is128BitVector() || VT.is64BitVector())) {
3235 unsigned PFIndexes[4];
3236 for (unsigned i = 0; i != 4; ++i) {
3237 if (M[i] < 0)
3238 PFIndexes[i] = 8;
3239 else
3240 PFIndexes[i] = M[i];
3241 }
3242
3243 // Compute the index in the perfect shuffle table.
3244 unsigned PFTableIndex =
3245 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3246 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3247 unsigned Cost = (PFEntry >> 30);
3248
3249 if (Cost <= 4)
3250 return true;
3251 }
3252
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003253 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003254 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003255
Bob Wilson53dd2452010-06-07 23:53:38 +00003256 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3257 return (EltSize >= 32 ||
3258 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003259 isVREVMask(M, VT, 64) ||
3260 isVREVMask(M, VT, 32) ||
3261 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003262 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3263 isVTRNMask(M, VT, WhichResult) ||
3264 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003265 isVZIPMask(M, VT, WhichResult) ||
3266 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3267 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3268 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003269}
3270
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003271/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3272/// the specified operations to build the shuffle.
3273static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3274 SDValue RHS, SelectionDAG &DAG,
3275 DebugLoc dl) {
3276 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3277 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3278 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3279
3280 enum {
3281 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3282 OP_VREV,
3283 OP_VDUP0,
3284 OP_VDUP1,
3285 OP_VDUP2,
3286 OP_VDUP3,
3287 OP_VEXT1,
3288 OP_VEXT2,
3289 OP_VEXT3,
3290 OP_VUZPL, // VUZP, left result
3291 OP_VUZPR, // VUZP, right result
3292 OP_VZIPL, // VZIP, left result
3293 OP_VZIPR, // VZIP, right result
3294 OP_VTRNL, // VTRN, left result
3295 OP_VTRNR // VTRN, right result
3296 };
3297
3298 if (OpNum == OP_COPY) {
3299 if (LHSID == (1*9+2)*9+3) return LHS;
3300 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3301 return RHS;
3302 }
3303
3304 SDValue OpLHS, OpRHS;
3305 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3306 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3307 EVT VT = OpLHS.getValueType();
3308
3309 switch (OpNum) {
3310 default: llvm_unreachable("Unknown shuffle opcode!");
3311 case OP_VREV:
3312 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3313 case OP_VDUP0:
3314 case OP_VDUP1:
3315 case OP_VDUP2:
3316 case OP_VDUP3:
3317 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003318 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003319 case OP_VEXT1:
3320 case OP_VEXT2:
3321 case OP_VEXT3:
3322 return DAG.getNode(ARMISD::VEXT, dl, VT,
3323 OpLHS, OpRHS,
3324 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3325 case OP_VUZPL:
3326 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003327 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003328 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3329 case OP_VZIPL:
3330 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003331 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003332 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3333 case OP_VTRNL:
3334 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003335 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3336 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003337 }
3338}
3339
Bob Wilson5bafff32009-06-22 23:27:02 +00003340static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003341 SDValue V1 = Op.getOperand(0);
3342 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003343 DebugLoc dl = Op.getDebugLoc();
3344 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003345 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003346 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003347
Bob Wilson28865062009-08-13 02:13:04 +00003348 // Convert shuffles that are directly supported on NEON to target-specific
3349 // DAG nodes, instead of keeping them as shuffles and matching them again
3350 // during code selection. This is more efficient and avoids the possibility
3351 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003352 // FIXME: floating-point vectors should be canonicalized to integer vectors
3353 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003354 SVN->getMask(ShuffleMask);
3355
Bob Wilson53dd2452010-06-07 23:53:38 +00003356 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3357 if (EltSize <= 32) {
3358 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3359 int Lane = SVN->getSplatIndex();
3360 // If this is undef splat, generate it via "just" vdup, if possible.
3361 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003362
Bob Wilson53dd2452010-06-07 23:53:38 +00003363 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3364 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3365 }
3366 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3367 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003368 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003369
3370 bool ReverseVEXT;
3371 unsigned Imm;
3372 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3373 if (ReverseVEXT)
3374 std::swap(V1, V2);
3375 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3376 DAG.getConstant(Imm, MVT::i32));
3377 }
3378
3379 if (isVREVMask(ShuffleMask, VT, 64))
3380 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3381 if (isVREVMask(ShuffleMask, VT, 32))
3382 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3383 if (isVREVMask(ShuffleMask, VT, 16))
3384 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3385
3386 // Check for Neon shuffles that modify both input vectors in place.
3387 // If both results are used, i.e., if there are two shuffles with the same
3388 // source operands and with masks corresponding to both results of one of
3389 // these operations, DAG memoization will ensure that a single node is
3390 // used for both shuffles.
3391 unsigned WhichResult;
3392 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3393 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3394 V1, V2).getValue(WhichResult);
3395 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3396 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3397 V1, V2).getValue(WhichResult);
3398 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3399 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3400 V1, V2).getValue(WhichResult);
3401
3402 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3403 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3404 V1, V1).getValue(WhichResult);
3405 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3406 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3407 V1, V1).getValue(WhichResult);
3408 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3409 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3410 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003411 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003412
Bob Wilsonc692cb72009-08-21 20:54:19 +00003413 // If the shuffle is not directly supported and it has 4 elements, use
3414 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003415 unsigned NumElts = VT.getVectorNumElements();
3416 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003417 unsigned PFIndexes[4];
3418 for (unsigned i = 0; i != 4; ++i) {
3419 if (ShuffleMask[i] < 0)
3420 PFIndexes[i] = 8;
3421 else
3422 PFIndexes[i] = ShuffleMask[i];
3423 }
3424
3425 // Compute the index in the perfect shuffle table.
3426 unsigned PFTableIndex =
3427 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003428 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3429 unsigned Cost = (PFEntry >> 30);
3430
3431 if (Cost <= 4)
3432 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3433 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003434
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003435 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003436 if (EltSize >= 32) {
3437 // Do the expansion with floating-point types, since that is what the VFP
3438 // registers are defined to use, and since i64 is not legal.
3439 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3440 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3441 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3442 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003443 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003444 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003445 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003446 Ops.push_back(DAG.getUNDEF(EltVT));
3447 else
3448 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3449 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3450 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3451 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003452 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003453 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003454 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3455 }
3456
Bob Wilson22cac0d2009-08-14 05:16:33 +00003457 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003458}
3459
Bob Wilson5bafff32009-06-22 23:27:02 +00003460static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003461 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003462 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 SDValue Vec = Op.getOperand(0);
3464 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003465 assert(VT == MVT::i32 &&
3466 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3467 "unexpected type for custom-lowering vector extract");
3468 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003469}
3470
Bob Wilsona6d65862009-08-03 20:36:38 +00003471static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3472 // The only time a CONCAT_VECTORS operation can have legal types is when
3473 // two 64-bit vectors are concatenated to a 128-bit vector.
3474 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3475 "unexpected CONCAT_VECTORS");
3476 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003478 SDValue Op0 = Op.getOperand(0);
3479 SDValue Op1 = Op.getOperand(1);
3480 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3482 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003483 DAG.getIntPtrConstant(0));
3484 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3486 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003487 DAG.getIntPtrConstant(1));
3488 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003489}
3490
Dan Gohmand858e902010-04-17 15:26:15 +00003491SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003492 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003493 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003494 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003495 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003496 case ISD::GlobalAddress:
3497 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3498 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003499 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003500 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3501 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003502 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003503 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003504 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003505 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003506 case ISD::SINT_TO_FP:
3507 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3508 case ISD::FP_TO_SINT:
3509 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003510 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003511 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003512 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003513 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003514 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003515 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003516 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3517 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003518 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003519 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003520 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003521 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003522 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003523 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003524 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003525 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003526 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3527 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3528 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003529 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003530 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003531 }
Dan Gohman475871a2008-07-27 21:46:04 +00003532 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003533}
3534
Duncan Sands1607f052008-12-01 11:39:25 +00003535/// ReplaceNodeResults - Replace the results of node with an illegal result
3536/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003537void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3538 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003539 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003540 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003541 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003542 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003543 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003544 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003545 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003546 Res = ExpandBIT_CONVERT(N, DAG);
3547 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003548 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003549 case ISD::SRA:
3550 Res = LowerShift(N, DAG, Subtarget);
3551 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003552 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003553 if (Res.getNode())
3554 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003555}
Chris Lattner27a6c732007-11-24 07:07:01 +00003556
Evan Chenga8e29892007-01-19 07:51:42 +00003557//===----------------------------------------------------------------------===//
3558// ARM Scheduler Hooks
3559//===----------------------------------------------------------------------===//
3560
3561MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003562ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3563 MachineBasicBlock *BB,
3564 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003565 unsigned dest = MI->getOperand(0).getReg();
3566 unsigned ptr = MI->getOperand(1).getReg();
3567 unsigned oldval = MI->getOperand(2).getReg();
3568 unsigned newval = MI->getOperand(3).getReg();
3569 unsigned scratch = BB->getParent()->getRegInfo()
3570 .createVirtualRegister(ARM::GPRRegisterClass);
3571 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3572 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003573 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003574
3575 unsigned ldrOpc, strOpc;
3576 switch (Size) {
3577 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003578 case 1:
3579 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3580 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3581 break;
3582 case 2:
3583 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3584 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3585 break;
3586 case 4:
3587 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3588 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3589 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003590 }
3591
3592 MachineFunction *MF = BB->getParent();
3593 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3594 MachineFunction::iterator It = BB;
3595 ++It; // insert the new blocks after the current block
3596
3597 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3598 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3599 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3600 MF->insert(It, loop1MBB);
3601 MF->insert(It, loop2MBB);
3602 MF->insert(It, exitMBB);
3603 exitMBB->transferSuccessors(BB);
3604
3605 // thisMBB:
3606 // ...
3607 // fallthrough --> loop1MBB
3608 BB->addSuccessor(loop1MBB);
3609
3610 // loop1MBB:
3611 // ldrex dest, [ptr]
3612 // cmp dest, oldval
3613 // bne exitMBB
3614 BB = loop1MBB;
3615 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003616 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003617 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003618 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3619 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003620 BB->addSuccessor(loop2MBB);
3621 BB->addSuccessor(exitMBB);
3622
3623 // loop2MBB:
3624 // strex scratch, newval, [ptr]
3625 // cmp scratch, #0
3626 // bne loop1MBB
3627 BB = loop2MBB;
3628 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3629 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003630 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003631 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003632 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3633 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003634 BB->addSuccessor(loop1MBB);
3635 BB->addSuccessor(exitMBB);
3636
3637 // exitMBB:
3638 // ...
3639 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003640
3641 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3642
Jim Grosbach5278eb82009-12-11 01:42:04 +00003643 return BB;
3644}
3645
3646MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003647ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3648 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003649 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3650 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3651
3652 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003653 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003654 MachineFunction::iterator It = BB;
3655 ++It;
3656
3657 unsigned dest = MI->getOperand(0).getReg();
3658 unsigned ptr = MI->getOperand(1).getReg();
3659 unsigned incr = MI->getOperand(2).getReg();
3660 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003661
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003662 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003663 unsigned ldrOpc, strOpc;
3664 switch (Size) {
3665 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003666 case 1:
3667 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003668 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003669 break;
3670 case 2:
3671 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3672 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3673 break;
3674 case 4:
3675 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3676 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3677 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003678 }
3679
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003680 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3681 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3682 MF->insert(It, loopMBB);
3683 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003684 exitMBB->transferSuccessors(BB);
3685
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003686 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003687 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3688 unsigned scratch2 = (!BinOpcode) ? incr :
3689 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3690
3691 // thisMBB:
3692 // ...
3693 // fallthrough --> loopMBB
3694 BB->addSuccessor(loopMBB);
3695
3696 // loopMBB:
3697 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003698 // <binop> scratch2, dest, incr
3699 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003700 // cmp scratch, #0
3701 // bne- loopMBB
3702 // fallthrough --> exitMBB
3703 BB = loopMBB;
3704 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003705 if (BinOpcode) {
3706 // operand order needs to go the other way for NAND
3707 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3708 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3709 addReg(incr).addReg(dest)).addReg(0);
3710 else
3711 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3712 addReg(dest).addReg(incr)).addReg(0);
3713 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003714
3715 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3716 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003717 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003718 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003719 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3720 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003721
3722 BB->addSuccessor(loopMBB);
3723 BB->addSuccessor(exitMBB);
3724
3725 // exitMBB:
3726 // ...
3727 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003728
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003729 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003730
Jim Grosbachc3c23542009-12-14 04:22:04 +00003731 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003732}
3733
3734MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003735ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003736 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003737 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003738 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003739 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003740 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003741 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003742 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003743 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003744
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003745 case ARM::ATOMIC_LOAD_ADD_I8:
3746 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3747 case ARM::ATOMIC_LOAD_ADD_I16:
3748 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3749 case ARM::ATOMIC_LOAD_ADD_I32:
3750 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003751
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003752 case ARM::ATOMIC_LOAD_AND_I8:
3753 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3754 case ARM::ATOMIC_LOAD_AND_I16:
3755 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3756 case ARM::ATOMIC_LOAD_AND_I32:
3757 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003758
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003759 case ARM::ATOMIC_LOAD_OR_I8:
3760 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3761 case ARM::ATOMIC_LOAD_OR_I16:
3762 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3763 case ARM::ATOMIC_LOAD_OR_I32:
3764 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003765
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003766 case ARM::ATOMIC_LOAD_XOR_I8:
3767 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3768 case ARM::ATOMIC_LOAD_XOR_I16:
3769 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3770 case ARM::ATOMIC_LOAD_XOR_I32:
3771 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003772
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003773 case ARM::ATOMIC_LOAD_NAND_I8:
3774 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3775 case ARM::ATOMIC_LOAD_NAND_I16:
3776 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3777 case ARM::ATOMIC_LOAD_NAND_I32:
3778 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003779
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003780 case ARM::ATOMIC_LOAD_SUB_I8:
3781 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3782 case ARM::ATOMIC_LOAD_SUB_I16:
3783 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3784 case ARM::ATOMIC_LOAD_SUB_I32:
3785 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003786
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003787 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3788 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3789 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003790
3791 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3792 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3793 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003794
Evan Cheng007ea272009-08-12 05:17:19 +00003795 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003796 // To "insert" a SELECT_CC instruction, we actually have to insert the
3797 // diamond control-flow pattern. The incoming instruction knows the
3798 // destination vreg to set, the condition code register to branch on, the
3799 // true/false values to select between, and a branch opcode to use.
3800 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003801 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003802 ++It;
3803
3804 // thisMBB:
3805 // ...
3806 // TrueVal = ...
3807 // cmpTY ccX, r1, r2
3808 // bCC copy1MBB
3809 // fallthrough --> copy0MBB
3810 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003811 MachineFunction *F = BB->getParent();
3812 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3813 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003814 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003815 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003816 F->insert(It, copy0MBB);
3817 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003818 // Update machine-CFG edges by first adding all successors of the current
3819 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003820 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003821 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003822 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003823 // Next, remove all successors of the current block, and add the true
3824 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003825 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003826 BB->removeSuccessor(BB->succ_begin());
3827 BB->addSuccessor(copy0MBB);
3828 BB->addSuccessor(sinkMBB);
3829
3830 // copy0MBB:
3831 // %FalseValue = ...
3832 // # fallthrough to sinkMBB
3833 BB = copy0MBB;
3834
3835 // Update machine-CFG edges
3836 BB->addSuccessor(sinkMBB);
3837
3838 // sinkMBB:
3839 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3840 // ...
3841 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003842 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003843 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3844 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3845
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003846 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003847 return BB;
3848 }
Evan Cheng86198642009-08-07 00:34:42 +00003849
3850 case ARM::tANDsp:
3851 case ARM::tADDspr_:
3852 case ARM::tSUBspi_:
3853 case ARM::t2SUBrSPi_:
3854 case ARM::t2SUBrSPi12_:
3855 case ARM::t2SUBrSPs_: {
3856 MachineFunction *MF = BB->getParent();
3857 unsigned DstReg = MI->getOperand(0).getReg();
3858 unsigned SrcReg = MI->getOperand(1).getReg();
3859 bool DstIsDead = MI->getOperand(0).isDead();
3860 bool SrcIsKill = MI->getOperand(1).isKill();
3861
3862 if (SrcReg != ARM::SP) {
3863 // Copy the source to SP from virtual register.
3864 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3865 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3866 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3867 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3868 .addReg(SrcReg, getKillRegState(SrcIsKill));
3869 }
3870
3871 unsigned OpOpc = 0;
3872 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3873 switch (MI->getOpcode()) {
3874 default:
3875 llvm_unreachable("Unexpected pseudo instruction!");
3876 case ARM::tANDsp:
3877 OpOpc = ARM::tAND;
3878 NeedPred = true;
3879 break;
3880 case ARM::tADDspr_:
3881 OpOpc = ARM::tADDspr;
3882 break;
3883 case ARM::tSUBspi_:
3884 OpOpc = ARM::tSUBspi;
3885 break;
3886 case ARM::t2SUBrSPi_:
3887 OpOpc = ARM::t2SUBrSPi;
3888 NeedPred = true; NeedCC = true;
3889 break;
3890 case ARM::t2SUBrSPi12_:
3891 OpOpc = ARM::t2SUBrSPi12;
3892 NeedPred = true;
3893 break;
3894 case ARM::t2SUBrSPs_:
3895 OpOpc = ARM::t2SUBrSPs;
3896 NeedPred = true; NeedCC = true; NeedOp3 = true;
3897 break;
3898 }
3899 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3900 if (OpOpc == ARM::tAND)
3901 AddDefaultT1CC(MIB);
3902 MIB.addReg(ARM::SP);
3903 MIB.addOperand(MI->getOperand(2));
3904 if (NeedOp3)
3905 MIB.addOperand(MI->getOperand(3));
3906 if (NeedPred)
3907 AddDefaultPred(MIB);
3908 if (NeedCC)
3909 AddDefaultCC(MIB);
3910
3911 // Copy the result from SP to virtual register.
3912 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3913 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3914 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3915 BuildMI(BB, dl, TII->get(CopyOpc))
3916 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3917 .addReg(ARM::SP);
3918 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3919 return BB;
3920 }
Evan Chenga8e29892007-01-19 07:51:42 +00003921 }
3922}
3923
3924//===----------------------------------------------------------------------===//
3925// ARM Optimization Hooks
3926//===----------------------------------------------------------------------===//
3927
Chris Lattnerd1980a52009-03-12 06:52:53 +00003928static
3929SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3930 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003931 SelectionDAG &DAG = DCI.DAG;
3932 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003933 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003934 unsigned Opc = N->getOpcode();
3935 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3936 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3937 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3938 ISD::CondCode CC = ISD::SETCC_INVALID;
3939
3940 if (isSlctCC) {
3941 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3942 } else {
3943 SDValue CCOp = Slct.getOperand(0);
3944 if (CCOp.getOpcode() == ISD::SETCC)
3945 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3946 }
3947
3948 bool DoXform = false;
3949 bool InvCC = false;
3950 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3951 "Bad input!");
3952
3953 if (LHS.getOpcode() == ISD::Constant &&
3954 cast<ConstantSDNode>(LHS)->isNullValue()) {
3955 DoXform = true;
3956 } else if (CC != ISD::SETCC_INVALID &&
3957 RHS.getOpcode() == ISD::Constant &&
3958 cast<ConstantSDNode>(RHS)->isNullValue()) {
3959 std::swap(LHS, RHS);
3960 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003961 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003962 Op0.getOperand(0).getValueType();
3963 bool isInt = OpVT.isInteger();
3964 CC = ISD::getSetCCInverse(CC, isInt);
3965
3966 if (!TLI.isCondCodeLegal(CC, OpVT))
3967 return SDValue(); // Inverse operator isn't legal.
3968
3969 DoXform = true;
3970 InvCC = true;
3971 }
3972
3973 if (DoXform) {
3974 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3975 if (isSlctCC)
3976 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3977 Slct.getOperand(0), Slct.getOperand(1), CC);
3978 SDValue CCOp = Slct.getOperand(0);
3979 if (InvCC)
3980 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3981 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3982 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3983 CCOp, OtherOp, Result);
3984 }
3985 return SDValue();
3986}
3987
3988/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3989static SDValue PerformADDCombine(SDNode *N,
3990 TargetLowering::DAGCombinerInfo &DCI) {
3991 // added by evan in r37685 with no testcase.
3992 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003993
Chris Lattnerd1980a52009-03-12 06:52:53 +00003994 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3995 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3996 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3997 if (Result.getNode()) return Result;
3998 }
3999 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4000 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4001 if (Result.getNode()) return Result;
4002 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004003
Chris Lattnerd1980a52009-03-12 06:52:53 +00004004 return SDValue();
4005}
4006
4007/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4008static SDValue PerformSUBCombine(SDNode *N,
4009 TargetLowering::DAGCombinerInfo &DCI) {
4010 // added by evan in r37685 with no testcase.
4011 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004012
Chris Lattnerd1980a52009-03-12 06:52:53 +00004013 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4014 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4015 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4016 if (Result.getNode()) return Result;
4017 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004018
Chris Lattnerd1980a52009-03-12 06:52:53 +00004019 return SDValue();
4020}
4021
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004022static SDValue PerformMULCombine(SDNode *N,
4023 TargetLowering::DAGCombinerInfo &DCI,
4024 const ARMSubtarget *Subtarget) {
4025 SelectionDAG &DAG = DCI.DAG;
4026
4027 if (Subtarget->isThumb1Only())
4028 return SDValue();
4029
4030 if (DAG.getMachineFunction().
4031 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4032 return SDValue();
4033
4034 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4035 return SDValue();
4036
4037 EVT VT = N->getValueType(0);
4038 if (VT != MVT::i32)
4039 return SDValue();
4040
4041 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4042 if (!C)
4043 return SDValue();
4044
4045 uint64_t MulAmt = C->getZExtValue();
4046 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4047 ShiftAmt = ShiftAmt & (32 - 1);
4048 SDValue V = N->getOperand(0);
4049 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004050
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004051 SDValue Res;
4052 MulAmt >>= ShiftAmt;
4053 if (isPowerOf2_32(MulAmt - 1)) {
4054 // (mul x, 2^N + 1) => (add (shl x, N), x)
4055 Res = DAG.getNode(ISD::ADD, DL, VT,
4056 V, DAG.getNode(ISD::SHL, DL, VT,
4057 V, DAG.getConstant(Log2_32(MulAmt-1),
4058 MVT::i32)));
4059 } else if (isPowerOf2_32(MulAmt + 1)) {
4060 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4061 Res = DAG.getNode(ISD::SUB, DL, VT,
4062 DAG.getNode(ISD::SHL, DL, VT,
4063 V, DAG.getConstant(Log2_32(MulAmt+1),
4064 MVT::i32)),
4065 V);
4066 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004067 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004068
4069 if (ShiftAmt != 0)
4070 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4071 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004072
4073 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004074 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004075 return SDValue();
4076}
4077
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004078/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4079/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004080static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004081 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004082 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004083 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004084 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004085 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004086 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004087}
4088
Bob Wilson5bafff32009-06-22 23:27:02 +00004089/// getVShiftImm - Check if this is a valid build_vector for the immediate
4090/// operand of a vector shift operation, where all the elements of the
4091/// build_vector must have the same constant integer value.
4092static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4093 // Ignore bit_converts.
4094 while (Op.getOpcode() == ISD::BIT_CONVERT)
4095 Op = Op.getOperand(0);
4096 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4097 APInt SplatBits, SplatUndef;
4098 unsigned SplatBitSize;
4099 bool HasAnyUndefs;
4100 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4101 HasAnyUndefs, ElementBits) ||
4102 SplatBitSize > ElementBits)
4103 return false;
4104 Cnt = SplatBits.getSExtValue();
4105 return true;
4106}
4107
4108/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4109/// operand of a vector shift left operation. That value must be in the range:
4110/// 0 <= Value < ElementBits for a left shift; or
4111/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004112static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004113 assert(VT.isVector() && "vector shift count is not a vector type");
4114 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4115 if (! getVShiftImm(Op, ElementBits, Cnt))
4116 return false;
4117 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4118}
4119
4120/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4121/// operand of a vector shift right operation. For a shift opcode, the value
4122/// is positive, but for an intrinsic the value count must be negative. The
4123/// absolute value must be in the range:
4124/// 1 <= |Value| <= ElementBits for a right shift; or
4125/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004126static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004127 int64_t &Cnt) {
4128 assert(VT.isVector() && "vector shift count is not a vector type");
4129 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4130 if (! getVShiftImm(Op, ElementBits, Cnt))
4131 return false;
4132 if (isIntrinsic)
4133 Cnt = -Cnt;
4134 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4135}
4136
4137/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4138static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4139 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4140 switch (IntNo) {
4141 default:
4142 // Don't do anything for most intrinsics.
4143 break;
4144
4145 // Vector shifts: check for immediate versions and lower them.
4146 // Note: This is done during DAG combining instead of DAG legalizing because
4147 // the build_vectors for 64-bit vector element shift counts are generally
4148 // not legal, and it is hard to see their values after they get legalized to
4149 // loads from a constant pool.
4150 case Intrinsic::arm_neon_vshifts:
4151 case Intrinsic::arm_neon_vshiftu:
4152 case Intrinsic::arm_neon_vshiftls:
4153 case Intrinsic::arm_neon_vshiftlu:
4154 case Intrinsic::arm_neon_vshiftn:
4155 case Intrinsic::arm_neon_vrshifts:
4156 case Intrinsic::arm_neon_vrshiftu:
4157 case Intrinsic::arm_neon_vrshiftn:
4158 case Intrinsic::arm_neon_vqshifts:
4159 case Intrinsic::arm_neon_vqshiftu:
4160 case Intrinsic::arm_neon_vqshiftsu:
4161 case Intrinsic::arm_neon_vqshiftns:
4162 case Intrinsic::arm_neon_vqshiftnu:
4163 case Intrinsic::arm_neon_vqshiftnsu:
4164 case Intrinsic::arm_neon_vqrshiftns:
4165 case Intrinsic::arm_neon_vqrshiftnu:
4166 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004167 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004168 int64_t Cnt;
4169 unsigned VShiftOpc = 0;
4170
4171 switch (IntNo) {
4172 case Intrinsic::arm_neon_vshifts:
4173 case Intrinsic::arm_neon_vshiftu:
4174 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4175 VShiftOpc = ARMISD::VSHL;
4176 break;
4177 }
4178 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4179 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4180 ARMISD::VSHRs : ARMISD::VSHRu);
4181 break;
4182 }
4183 return SDValue();
4184
4185 case Intrinsic::arm_neon_vshiftls:
4186 case Intrinsic::arm_neon_vshiftlu:
4187 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4188 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004189 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004190
4191 case Intrinsic::arm_neon_vrshifts:
4192 case Intrinsic::arm_neon_vrshiftu:
4193 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4194 break;
4195 return SDValue();
4196
4197 case Intrinsic::arm_neon_vqshifts:
4198 case Intrinsic::arm_neon_vqshiftu:
4199 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4200 break;
4201 return SDValue();
4202
4203 case Intrinsic::arm_neon_vqshiftsu:
4204 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4205 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004206 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004207
4208 case Intrinsic::arm_neon_vshiftn:
4209 case Intrinsic::arm_neon_vrshiftn:
4210 case Intrinsic::arm_neon_vqshiftns:
4211 case Intrinsic::arm_neon_vqshiftnu:
4212 case Intrinsic::arm_neon_vqshiftnsu:
4213 case Intrinsic::arm_neon_vqrshiftns:
4214 case Intrinsic::arm_neon_vqrshiftnu:
4215 case Intrinsic::arm_neon_vqrshiftnsu:
4216 // Narrowing shifts require an immediate right shift.
4217 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4218 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004219 llvm_unreachable("invalid shift count for narrowing vector shift "
4220 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004221
4222 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004223 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004224 }
4225
4226 switch (IntNo) {
4227 case Intrinsic::arm_neon_vshifts:
4228 case Intrinsic::arm_neon_vshiftu:
4229 // Opcode already set above.
4230 break;
4231 case Intrinsic::arm_neon_vshiftls:
4232 case Intrinsic::arm_neon_vshiftlu:
4233 if (Cnt == VT.getVectorElementType().getSizeInBits())
4234 VShiftOpc = ARMISD::VSHLLi;
4235 else
4236 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4237 ARMISD::VSHLLs : ARMISD::VSHLLu);
4238 break;
4239 case Intrinsic::arm_neon_vshiftn:
4240 VShiftOpc = ARMISD::VSHRN; break;
4241 case Intrinsic::arm_neon_vrshifts:
4242 VShiftOpc = ARMISD::VRSHRs; break;
4243 case Intrinsic::arm_neon_vrshiftu:
4244 VShiftOpc = ARMISD::VRSHRu; break;
4245 case Intrinsic::arm_neon_vrshiftn:
4246 VShiftOpc = ARMISD::VRSHRN; break;
4247 case Intrinsic::arm_neon_vqshifts:
4248 VShiftOpc = ARMISD::VQSHLs; break;
4249 case Intrinsic::arm_neon_vqshiftu:
4250 VShiftOpc = ARMISD::VQSHLu; break;
4251 case Intrinsic::arm_neon_vqshiftsu:
4252 VShiftOpc = ARMISD::VQSHLsu; break;
4253 case Intrinsic::arm_neon_vqshiftns:
4254 VShiftOpc = ARMISD::VQSHRNs; break;
4255 case Intrinsic::arm_neon_vqshiftnu:
4256 VShiftOpc = ARMISD::VQSHRNu; break;
4257 case Intrinsic::arm_neon_vqshiftnsu:
4258 VShiftOpc = ARMISD::VQSHRNsu; break;
4259 case Intrinsic::arm_neon_vqrshiftns:
4260 VShiftOpc = ARMISD::VQRSHRNs; break;
4261 case Intrinsic::arm_neon_vqrshiftnu:
4262 VShiftOpc = ARMISD::VQRSHRNu; break;
4263 case Intrinsic::arm_neon_vqrshiftnsu:
4264 VShiftOpc = ARMISD::VQRSHRNsu; break;
4265 }
4266
4267 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004269 }
4270
4271 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004272 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004273 int64_t Cnt;
4274 unsigned VShiftOpc = 0;
4275
4276 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4277 VShiftOpc = ARMISD::VSLI;
4278 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4279 VShiftOpc = ARMISD::VSRI;
4280 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004281 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004282 }
4283
4284 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4285 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004287 }
4288
4289 case Intrinsic::arm_neon_vqrshifts:
4290 case Intrinsic::arm_neon_vqrshiftu:
4291 // No immediate versions of these to check for.
4292 break;
4293 }
4294
4295 return SDValue();
4296}
4297
4298/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4299/// lowers them. As with the vector shift intrinsics, this is done during DAG
4300/// combining instead of DAG legalizing because the build_vectors for 64-bit
4301/// vector element shift counts are generally not legal, and it is hard to see
4302/// their values after they get legalized to loads from a constant pool.
4303static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4304 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004305 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004306
4307 // Nothing to be done for scalar shifts.
4308 if (! VT.isVector())
4309 return SDValue();
4310
4311 assert(ST->hasNEON() && "unexpected vector shift");
4312 int64_t Cnt;
4313
4314 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004315 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004316
4317 case ISD::SHL:
4318 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4319 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004321 break;
4322
4323 case ISD::SRA:
4324 case ISD::SRL:
4325 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4326 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4327 ARMISD::VSHRs : ARMISD::VSHRu);
4328 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004330 }
4331 }
4332 return SDValue();
4333}
4334
4335/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4336/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4337static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4338 const ARMSubtarget *ST) {
4339 SDValue N0 = N->getOperand(0);
4340
4341 // Check for sign- and zero-extensions of vector extract operations of 8-
4342 // and 16-bit vector elements. NEON supports these directly. They are
4343 // handled during DAG combining because type legalization will promote them
4344 // to 32-bit types and it is messy to recognize the operations after that.
4345 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4346 SDValue Vec = N0.getOperand(0);
4347 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004348 EVT VT = N->getValueType(0);
4349 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004350 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4351
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 if (VT == MVT::i32 &&
4353 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004354 TLI.isTypeLegal(Vec.getValueType())) {
4355
4356 unsigned Opc = 0;
4357 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004358 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004359 case ISD::SIGN_EXTEND:
4360 Opc = ARMISD::VGETLANEs;
4361 break;
4362 case ISD::ZERO_EXTEND:
4363 case ISD::ANY_EXTEND:
4364 Opc = ARMISD::VGETLANEu;
4365 break;
4366 }
4367 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4368 }
4369 }
4370
4371 return SDValue();
4372}
4373
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004374/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4375/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4376static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4377 const ARMSubtarget *ST) {
4378 // If the target supports NEON, try to use vmax/vmin instructions for f32
4379 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4380 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4381 // a NaN; only do the transformation when it matches that behavior.
4382
4383 // For now only do this when using NEON for FP operations; if using VFP, it
4384 // is not obvious that the benefit outweighs the cost of switching to the
4385 // NEON pipeline.
4386 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4387 N->getValueType(0) != MVT::f32)
4388 return SDValue();
4389
4390 SDValue CondLHS = N->getOperand(0);
4391 SDValue CondRHS = N->getOperand(1);
4392 SDValue LHS = N->getOperand(2);
4393 SDValue RHS = N->getOperand(3);
4394 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4395
4396 unsigned Opcode = 0;
4397 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004398 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004399 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004400 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004401 IsReversed = true ; // x CC y ? y : x
4402 } else {
4403 return SDValue();
4404 }
4405
Bob Wilsone742bb52010-02-24 22:15:53 +00004406 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004407 switch (CC) {
4408 default: break;
4409 case ISD::SETOLT:
4410 case ISD::SETOLE:
4411 case ISD::SETLT:
4412 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004413 case ISD::SETULT:
4414 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004415 // If LHS is NaN, an ordered comparison will be false and the result will
4416 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4417 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4418 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4419 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4420 break;
4421 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4422 // will return -0, so vmin can only be used for unsafe math or if one of
4423 // the operands is known to be nonzero.
4424 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4425 !UnsafeFPMath &&
4426 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4427 break;
4428 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004429 break;
4430
4431 case ISD::SETOGT:
4432 case ISD::SETOGE:
4433 case ISD::SETGT:
4434 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004435 case ISD::SETUGT:
4436 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004437 // If LHS is NaN, an ordered comparison will be false and the result will
4438 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4439 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4440 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4441 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4442 break;
4443 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4444 // will return +0, so vmax can only be used for unsafe math or if one of
4445 // the operands is known to be nonzero.
4446 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4447 !UnsafeFPMath &&
4448 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4449 break;
4450 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004451 break;
4452 }
4453
4454 if (!Opcode)
4455 return SDValue();
4456 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4457}
4458
Dan Gohman475871a2008-07-27 21:46:04 +00004459SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004460 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004461 switch (N->getOpcode()) {
4462 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004463 case ISD::ADD: return PerformADDCombine(N, DCI);
4464 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004465 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004466 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004467 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004468 case ISD::SHL:
4469 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004470 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004471 case ISD::SIGN_EXTEND:
4472 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004473 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4474 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004475 }
Dan Gohman475871a2008-07-27 21:46:04 +00004476 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004477}
4478
Bill Wendlingaf566342009-08-15 21:21:19 +00004479bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4480 if (!Subtarget->hasV6Ops())
4481 // Pre-v6 does not support unaligned mem access.
4482 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004483 else {
4484 // v6+ may or may not support unaligned mem access depending on the system
4485 // configuration.
4486 // FIXME: This is pretty conservative. Should we provide cmdline option to
4487 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004488 if (!Subtarget->isTargetDarwin())
4489 return false;
4490 }
4491
4492 switch (VT.getSimpleVT().SimpleTy) {
4493 default:
4494 return false;
4495 case MVT::i8:
4496 case MVT::i16:
4497 case MVT::i32:
4498 return true;
4499 // FIXME: VLD1 etc with standard alignment is legal.
4500 }
4501}
4502
Evan Chenge6c835f2009-08-14 20:09:37 +00004503static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4504 if (V < 0)
4505 return false;
4506
4507 unsigned Scale = 1;
4508 switch (VT.getSimpleVT().SimpleTy) {
4509 default: return false;
4510 case MVT::i1:
4511 case MVT::i8:
4512 // Scale == 1;
4513 break;
4514 case MVT::i16:
4515 // Scale == 2;
4516 Scale = 2;
4517 break;
4518 case MVT::i32:
4519 // Scale == 4;
4520 Scale = 4;
4521 break;
4522 }
4523
4524 if ((V & (Scale - 1)) != 0)
4525 return false;
4526 V /= Scale;
4527 return V == (V & ((1LL << 5) - 1));
4528}
4529
4530static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4531 const ARMSubtarget *Subtarget) {
4532 bool isNeg = false;
4533 if (V < 0) {
4534 isNeg = true;
4535 V = - V;
4536 }
4537
4538 switch (VT.getSimpleVT().SimpleTy) {
4539 default: return false;
4540 case MVT::i1:
4541 case MVT::i8:
4542 case MVT::i16:
4543 case MVT::i32:
4544 // + imm12 or - imm8
4545 if (isNeg)
4546 return V == (V & ((1LL << 8) - 1));
4547 return V == (V & ((1LL << 12) - 1));
4548 case MVT::f32:
4549 case MVT::f64:
4550 // Same as ARM mode. FIXME: NEON?
4551 if (!Subtarget->hasVFP2())
4552 return false;
4553 if ((V & 3) != 0)
4554 return false;
4555 V >>= 2;
4556 return V == (V & ((1LL << 8) - 1));
4557 }
4558}
4559
Evan Chengb01fad62007-03-12 23:30:29 +00004560/// isLegalAddressImmediate - Return true if the integer value can be used
4561/// as the offset of the target addressing mode for load / store of the
4562/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004563static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004564 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004565 if (V == 0)
4566 return true;
4567
Evan Cheng65011532009-03-09 19:15:00 +00004568 if (!VT.isSimple())
4569 return false;
4570
Evan Chenge6c835f2009-08-14 20:09:37 +00004571 if (Subtarget->isThumb1Only())
4572 return isLegalT1AddressImmediate(V, VT);
4573 else if (Subtarget->isThumb2())
4574 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004575
Evan Chenge6c835f2009-08-14 20:09:37 +00004576 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004577 if (V < 0)
4578 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004580 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 case MVT::i1:
4582 case MVT::i8:
4583 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004584 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004585 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004587 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004588 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 case MVT::f32:
4590 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004591 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004592 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004593 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004594 return false;
4595 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004596 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004597 }
Evan Chenga8e29892007-01-19 07:51:42 +00004598}
4599
Evan Chenge6c835f2009-08-14 20:09:37 +00004600bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4601 EVT VT) const {
4602 int Scale = AM.Scale;
4603 if (Scale < 0)
4604 return false;
4605
4606 switch (VT.getSimpleVT().SimpleTy) {
4607 default: return false;
4608 case MVT::i1:
4609 case MVT::i8:
4610 case MVT::i16:
4611 case MVT::i32:
4612 if (Scale == 1)
4613 return true;
4614 // r + r << imm
4615 Scale = Scale & ~1;
4616 return Scale == 2 || Scale == 4 || Scale == 8;
4617 case MVT::i64:
4618 // r + r
4619 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4620 return true;
4621 return false;
4622 case MVT::isVoid:
4623 // Note, we allow "void" uses (basically, uses that aren't loads or
4624 // stores), because arm allows folding a scale into many arithmetic
4625 // operations. This should be made more precise and revisited later.
4626
4627 // Allow r << imm, but the imm has to be a multiple of two.
4628 if (Scale & 1) return false;
4629 return isPowerOf2_32(Scale);
4630 }
4631}
4632
Chris Lattner37caf8c2007-04-09 23:33:39 +00004633/// isLegalAddressingMode - Return true if the addressing mode represented
4634/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004635bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004636 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004637 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004638 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004639 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004640
Chris Lattner37caf8c2007-04-09 23:33:39 +00004641 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004642 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004643 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004644
Chris Lattner37caf8c2007-04-09 23:33:39 +00004645 switch (AM.Scale) {
4646 case 0: // no scale reg, must be "r+i" or "r", or "i".
4647 break;
4648 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004649 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004650 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004651 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004652 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004653 // ARM doesn't support any R+R*scale+imm addr modes.
4654 if (AM.BaseOffs)
4655 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004656
Bob Wilson2c7dab12009-04-08 17:55:28 +00004657 if (!VT.isSimple())
4658 return false;
4659
Evan Chenge6c835f2009-08-14 20:09:37 +00004660 if (Subtarget->isThumb2())
4661 return isLegalT2ScaledAddressingMode(AM, VT);
4662
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004663 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004665 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004666 case MVT::i1:
4667 case MVT::i8:
4668 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004669 if (Scale < 0) Scale = -Scale;
4670 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004671 return true;
4672 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004673 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004675 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004676 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004677 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004678 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004679 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004680
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004682 // Note, we allow "void" uses (basically, uses that aren't loads or
4683 // stores), because arm allows folding a scale into many arithmetic
4684 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004685
Chris Lattner37caf8c2007-04-09 23:33:39 +00004686 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004687 if (Scale & 1) return false;
4688 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004689 }
4690 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004691 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004692 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004693}
4694
Evan Cheng77e47512009-11-11 19:05:52 +00004695/// isLegalICmpImmediate - Return true if the specified immediate is legal
4696/// icmp immediate, that is the target has icmp instructions which can compare
4697/// a register against the immediate without having to materialize the
4698/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004699bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004700 if (!Subtarget->isThumb())
4701 return ARM_AM::getSOImmVal(Imm) != -1;
4702 if (Subtarget->isThumb2())
4703 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004704 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004705}
4706
Owen Andersone50ed302009-08-10 22:56:29 +00004707static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004708 bool isSEXTLoad, SDValue &Base,
4709 SDValue &Offset, bool &isInc,
4710 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004711 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4712 return false;
4713
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004715 // AddressingMode 3
4716 Base = Ptr->getOperand(0);
4717 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004718 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004719 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004720 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004721 isInc = false;
4722 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4723 return true;
4724 }
4725 }
4726 isInc = (Ptr->getOpcode() == ISD::ADD);
4727 Offset = Ptr->getOperand(1);
4728 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004730 // AddressingMode 2
4731 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004732 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004733 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004734 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004735 isInc = false;
4736 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4737 Base = Ptr->getOperand(0);
4738 return true;
4739 }
4740 }
4741
4742 if (Ptr->getOpcode() == ISD::ADD) {
4743 isInc = true;
4744 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4745 if (ShOpcVal != ARM_AM::no_shift) {
4746 Base = Ptr->getOperand(1);
4747 Offset = Ptr->getOperand(0);
4748 } else {
4749 Base = Ptr->getOperand(0);
4750 Offset = Ptr->getOperand(1);
4751 }
4752 return true;
4753 }
4754
4755 isInc = (Ptr->getOpcode() == ISD::ADD);
4756 Base = Ptr->getOperand(0);
4757 Offset = Ptr->getOperand(1);
4758 return true;
4759 }
4760
Jim Grosbache5165492009-11-09 00:11:35 +00004761 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004762 return false;
4763}
4764
Owen Andersone50ed302009-08-10 22:56:29 +00004765static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004766 bool isSEXTLoad, SDValue &Base,
4767 SDValue &Offset, bool &isInc,
4768 SelectionDAG &DAG) {
4769 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4770 return false;
4771
4772 Base = Ptr->getOperand(0);
4773 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4774 int RHSC = (int)RHS->getZExtValue();
4775 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4776 assert(Ptr->getOpcode() == ISD::ADD);
4777 isInc = false;
4778 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4779 return true;
4780 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4781 isInc = Ptr->getOpcode() == ISD::ADD;
4782 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4783 return true;
4784 }
4785 }
4786
4787 return false;
4788}
4789
Evan Chenga8e29892007-01-19 07:51:42 +00004790/// getPreIndexedAddressParts - returns true by value, base pointer and
4791/// offset pointer and addressing mode by reference if the node's address
4792/// can be legally represented as pre-indexed load / store address.
4793bool
Dan Gohman475871a2008-07-27 21:46:04 +00004794ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4795 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004796 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004797 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004798 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004799 return false;
4800
Owen Andersone50ed302009-08-10 22:56:29 +00004801 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004802 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004803 bool isSEXTLoad = false;
4804 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4805 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004806 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004807 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4808 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4809 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004810 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004811 } else
4812 return false;
4813
4814 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004815 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004816 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004817 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4818 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004819 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004820 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004821 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004822 if (!isLegal)
4823 return false;
4824
4825 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4826 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004827}
4828
4829/// getPostIndexedAddressParts - returns true by value, base pointer and
4830/// offset pointer and addressing mode by reference if this node can be
4831/// combined with a load / store to form a post-indexed load / store.
4832bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004833 SDValue &Base,
4834 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004835 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004836 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004837 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004838 return false;
4839
Owen Andersone50ed302009-08-10 22:56:29 +00004840 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004842 bool isSEXTLoad = false;
4843 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004844 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004845 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004846 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4847 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004848 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004849 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004850 } else
4851 return false;
4852
4853 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004854 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004855 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004856 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004857 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004858 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004859 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4860 isInc, DAG);
4861 if (!isLegal)
4862 return false;
4863
Evan Cheng28dad2a2010-05-18 21:31:17 +00004864 if (Ptr != Base) {
4865 // Swap base ptr and offset to catch more post-index load / store when
4866 // it's legal. In Thumb2 mode, offset must be an immediate.
4867 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4868 !Subtarget->isThumb2())
4869 std::swap(Base, Offset);
4870
4871 // Post-indexed load / store update the base pointer.
4872 if (Ptr != Base)
4873 return false;
4874 }
4875
Evan Chenge88d5ce2009-07-02 07:28:31 +00004876 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4877 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004878}
4879
Dan Gohman475871a2008-07-27 21:46:04 +00004880void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004881 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004882 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004883 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004884 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004885 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004886 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004887 switch (Op.getOpcode()) {
4888 default: break;
4889 case ARMISD::CMOV: {
4890 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004891 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004892 if (KnownZero == 0 && KnownOne == 0) return;
4893
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004894 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004895 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4896 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004897 KnownZero &= KnownZeroRHS;
4898 KnownOne &= KnownOneRHS;
4899 return;
4900 }
4901 }
4902}
4903
4904//===----------------------------------------------------------------------===//
4905// ARM Inline Assembly Support
4906//===----------------------------------------------------------------------===//
4907
4908/// getConstraintType - Given a constraint letter, return the type of
4909/// constraint it is for this target.
4910ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004911ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4912 if (Constraint.size() == 1) {
4913 switch (Constraint[0]) {
4914 default: break;
4915 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004916 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004917 }
Evan Chenga8e29892007-01-19 07:51:42 +00004918 }
Chris Lattner4234f572007-03-25 02:14:49 +00004919 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004920}
4921
Bob Wilson2dc4f542009-03-20 22:42:55 +00004922std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004923ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004924 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004925 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004926 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004927 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004928 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004929 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004930 return std::make_pair(0U, ARM::tGPRRegisterClass);
4931 else
4932 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004933 case 'r':
4934 return std::make_pair(0U, ARM::GPRRegisterClass);
4935 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004937 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004938 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004939 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004940 if (VT.getSizeInBits() == 128)
4941 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004942 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004943 }
4944 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004945 if (StringRef("{cc}").equals_lower(Constraint))
4946 return std::make_pair(0U, ARM::CCRRegisterClass);
4947
Evan Chenga8e29892007-01-19 07:51:42 +00004948 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4949}
4950
4951std::vector<unsigned> ARMTargetLowering::
4952getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004953 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004954 if (Constraint.size() != 1)
4955 return std::vector<unsigned>();
4956
4957 switch (Constraint[0]) { // GCC ARM Constraint Letters
4958 default: break;
4959 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004960 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4961 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4962 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004963 case 'r':
4964 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4965 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4966 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4967 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004968 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004970 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4971 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4972 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4973 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4974 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4975 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4976 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4977 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004978 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004979 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4980 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4981 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4982 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004983 if (VT.getSizeInBits() == 128)
4984 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4985 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004986 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004987 }
4988
4989 return std::vector<unsigned>();
4990}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004991
4992/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4993/// vector. If it is invalid, don't add anything to Ops.
4994void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4995 char Constraint,
4996 bool hasMemory,
4997 std::vector<SDValue>&Ops,
4998 SelectionDAG &DAG) const {
4999 SDValue Result(0, 0);
5000
5001 switch (Constraint) {
5002 default: break;
5003 case 'I': case 'J': case 'K': case 'L':
5004 case 'M': case 'N': case 'O':
5005 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5006 if (!C)
5007 return;
5008
5009 int64_t CVal64 = C->getSExtValue();
5010 int CVal = (int) CVal64;
5011 // None of these constraints allow values larger than 32 bits. Check
5012 // that the value fits in an int.
5013 if (CVal != CVal64)
5014 return;
5015
5016 switch (Constraint) {
5017 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005018 if (Subtarget->isThumb1Only()) {
5019 // This must be a constant between 0 and 255, for ADD
5020 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005021 if (CVal >= 0 && CVal <= 255)
5022 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005023 } else if (Subtarget->isThumb2()) {
5024 // A constant that can be used as an immediate value in a
5025 // data-processing instruction.
5026 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5027 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005028 } else {
5029 // A constant that can be used as an immediate value in a
5030 // data-processing instruction.
5031 if (ARM_AM::getSOImmVal(CVal) != -1)
5032 break;
5033 }
5034 return;
5035
5036 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005037 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005038 // This must be a constant between -255 and -1, for negated ADD
5039 // immediates. This can be used in GCC with an "n" modifier that
5040 // prints the negated value, for use with SUB instructions. It is
5041 // not useful otherwise but is implemented for compatibility.
5042 if (CVal >= -255 && CVal <= -1)
5043 break;
5044 } else {
5045 // This must be a constant between -4095 and 4095. It is not clear
5046 // what this constraint is intended for. Implemented for
5047 // compatibility with GCC.
5048 if (CVal >= -4095 && CVal <= 4095)
5049 break;
5050 }
5051 return;
5052
5053 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005054 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005055 // A 32-bit value where only one byte has a nonzero value. Exclude
5056 // zero to match GCC. This constraint is used by GCC internally for
5057 // constants that can be loaded with a move/shift combination.
5058 // It is not useful otherwise but is implemented for compatibility.
5059 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5060 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005061 } else if (Subtarget->isThumb2()) {
5062 // A constant whose bitwise inverse can be used as an immediate
5063 // value in a data-processing instruction. This can be used in GCC
5064 // with a "B" modifier that prints the inverted value, for use with
5065 // BIC and MVN instructions. It is not useful otherwise but is
5066 // implemented for compatibility.
5067 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5068 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005069 } else {
5070 // A constant whose bitwise inverse can be used as an immediate
5071 // value in a data-processing instruction. This can be used in GCC
5072 // with a "B" modifier that prints the inverted value, for use with
5073 // BIC and MVN instructions. It is not useful otherwise but is
5074 // implemented for compatibility.
5075 if (ARM_AM::getSOImmVal(~CVal) != -1)
5076 break;
5077 }
5078 return;
5079
5080 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005081 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005082 // This must be a constant between -7 and 7,
5083 // for 3-operand ADD/SUB immediate instructions.
5084 if (CVal >= -7 && CVal < 7)
5085 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005086 } else if (Subtarget->isThumb2()) {
5087 // A constant whose negation can be used as an immediate value in a
5088 // data-processing instruction. This can be used in GCC with an "n"
5089 // modifier that prints the negated value, for use with SUB
5090 // instructions. It is not useful otherwise but is implemented for
5091 // compatibility.
5092 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5093 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005094 } else {
5095 // A constant whose negation can be used as an immediate value in a
5096 // data-processing instruction. This can be used in GCC with an "n"
5097 // modifier that prints the negated value, for use with SUB
5098 // instructions. It is not useful otherwise but is implemented for
5099 // compatibility.
5100 if (ARM_AM::getSOImmVal(-CVal) != -1)
5101 break;
5102 }
5103 return;
5104
5105 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005106 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005107 // This must be a multiple of 4 between 0 and 1020, for
5108 // ADD sp + immediate.
5109 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5110 break;
5111 } else {
5112 // A power of two or a constant between 0 and 32. This is used in
5113 // GCC for the shift amount on shifted register operands, but it is
5114 // useful in general for any shift amounts.
5115 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5116 break;
5117 }
5118 return;
5119
5120 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005121 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005122 // This must be a constant between 0 and 31, for shift amounts.
5123 if (CVal >= 0 && CVal <= 31)
5124 break;
5125 }
5126 return;
5127
5128 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005129 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005130 // This must be a multiple of 4 between -508 and 508, for
5131 // ADD/SUB sp = sp + immediate.
5132 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5133 break;
5134 }
5135 return;
5136 }
5137 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5138 break;
5139 }
5140
5141 if (Result.getNode()) {
5142 Ops.push_back(Result);
5143 return;
5144 }
5145 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
5146 Ops, DAG);
5147}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005148
5149bool
5150ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5151 // The ARM target isn't yet aware of offsets.
5152 return false;
5153}
Evan Cheng39382422009-10-28 01:44:26 +00005154
5155int ARM::getVFPf32Imm(const APFloat &FPImm) {
5156 APInt Imm = FPImm.bitcastToAPInt();
5157 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5158 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5159 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5160
5161 // We can handle 4 bits of mantissa.
5162 // mantissa = (16+UInt(e:f:g:h))/16.
5163 if (Mantissa & 0x7ffff)
5164 return -1;
5165 Mantissa >>= 19;
5166 if ((Mantissa & 0xf) != Mantissa)
5167 return -1;
5168
5169 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5170 if (Exp < -3 || Exp > 4)
5171 return -1;
5172 Exp = ((Exp+3) & 0x7) ^ 4;
5173
5174 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5175}
5176
5177int ARM::getVFPf64Imm(const APFloat &FPImm) {
5178 APInt Imm = FPImm.bitcastToAPInt();
5179 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5180 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5181 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5182
5183 // We can handle 4 bits of mantissa.
5184 // mantissa = (16+UInt(e:f:g:h))/16.
5185 if (Mantissa & 0xffffffffffffLL)
5186 return -1;
5187 Mantissa >>= 48;
5188 if ((Mantissa & 0xf) != Mantissa)
5189 return -1;
5190
5191 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5192 if (Exp < -3 || Exp > 4)
5193 return -1;
5194 Exp = ((Exp+3) & 0x7) ^ 4;
5195
5196 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5197}
5198
5199/// isFPImmLegal - Returns true if the target can instruction select the
5200/// specified FP immediate natively. If false, the legalizer will
5201/// materialize the FP immediate as a load from a constant pool.
5202bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5203 if (!Subtarget->hasVFP3())
5204 return false;
5205 if (VT == MVT::f32)
5206 return ARM::getVFPf32Imm(Imm) != -1;
5207 if (VT == MVT::f64)
5208 return ARM::getVFPf64Imm(Imm) != -1;
5209 return false;
5210}