blob: 4a63eadba030d50f2b16c00e12a24ae186f7eb93 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000176 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000178 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000180 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
182 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000184 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000186 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000188 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000190 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000192 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000194 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000196 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000198 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000199 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000200 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
201 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000202 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
203 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000204 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
205 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000206
207 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
208 const {
209 // {17-13} = reg
210 // {12} = (U)nsigned (add == '1', sub == '0')
211 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000212 const MachineOperand &MO = MI.getOperand(Op);
213 const MachineOperand &MO1 = MI.getOperand(Op + 1);
214 if (!MO.isReg()) {
215 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
216 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000217 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000218 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000219 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000220 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000221 Binary = Imm12 & 0xfff;
222 if (Imm12 >= 0)
223 Binary |= (1 << 12);
224 Binary |= (Reg << 13);
225 return Binary;
226 }
Jason W Kim837caa92010-11-18 23:37:15 +0000227
228 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
229 return 0;
230 }
231
Jim Grosbach99f53d12010-11-15 20:47:07 +0000232 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
233 const { return 0;}
234 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
235 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000236 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
237 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000238 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
239 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000240 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000241 // {17-13} = reg
242 // {12} = (U)nsigned (add == '1', sub == '0')
243 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000244 const MachineOperand &MO = MI.getOperand(Op);
245 const MachineOperand &MO1 = MI.getOperand(Op + 1);
246 if (!MO.isReg()) {
247 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
248 return 0;
249 }
250 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000251 int32_t Imm12 = MO1.getImm();
252
253 // Special value for #-0
254 if (Imm12 == INT32_MIN)
255 Imm12 = 0;
256
257 // Immediate is always encoded as positive. The 'U' bit controls add vs
258 // sub.
259 bool isAdd = true;
260 if (Imm12 < 0) {
261 Imm12 = -Imm12;
262 isAdd = false;
263 }
264
265 uint32_t Binary = Imm12 & 0xfff;
266 if (isAdd)
267 Binary |= (1 << 12);
268 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000269 return Binary;
270 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000271 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
272 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000273
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000274 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
275 const { return 0; }
276
Shih-wei Liao5170b712010-05-26 00:02:28 +0000277 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000278 /// machine operand requires relocation, record the relocation and return
279 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000280 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000281 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000282
Evan Cheng83b5cf02008-11-05 23:22:34 +0000283 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000284 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000285 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000286
287 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000288 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000289 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000290 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000291 intptr_t ACPV = 0) const;
292 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
293 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
294 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000295 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000296 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000297 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000298}
299
Chris Lattner33fabd72010-02-02 21:48:51 +0000300char ARMCodeEmitter::ID = 0;
301
Bob Wilson87949d42010-03-17 21:16:45 +0000302/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000303/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000304FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
305 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000306 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000307}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000308
Chris Lattner33fabd72010-02-02 21:48:51 +0000309bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000310 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
311 MF.getTarget().getRelocationModel() != Reloc::Static) &&
312 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000313 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
314 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
315 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000316 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000317 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000318 MJTEs = 0;
319 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000320 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000321 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000322 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000323 MMI = &getAnalysis<MachineModuleInfo>();
324 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000325
326 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000327 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000328 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000329 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000330 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000331 MBB != E; ++MBB) {
332 MCE.StartMachineBasicBlock(MBB);
333 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
334 I != E; ++I)
335 emitInstruction(*I);
336 }
337 } while (MCE.finishFunction(MF));
338
339 return false;
340}
341
Evan Cheng83b5cf02008-11-05 23:22:34 +0000342/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000343///
Chris Lattner33fabd72010-02-02 21:48:51 +0000344unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000345 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000346 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000347 case ARM_AM::asr: return 2;
348 case ARM_AM::lsl: return 0;
349 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000350 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000351 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000352 }
Evan Cheng7602e112008-09-02 06:52:38 +0000353 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000354}
355
Shih-wei Liao5170b712010-05-26 00:02:28 +0000356/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000357/// machine operand requires relocation, record the relocation and return zero.
358unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000359 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000360 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000361 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000362 && "Relocation to this function should be for movt or movw");
363
364 if (MO.isImm())
365 return static_cast<unsigned>(MO.getImm());
366 else if (MO.isGlobal())
367 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
368 else if (MO.isSymbol())
369 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
370 else if (MO.isMBB())
371 emitMachineBasicBlock(MO.getMBB(), Reloc);
372 else {
373#ifndef NDEBUG
374 errs() << MO;
375#endif
376 llvm_unreachable("Unsupported operand type for movw/movt");
377 }
378 return 0;
379}
380
Evan Cheng7602e112008-09-02 06:52:38 +0000381/// getMachineOpValue - Return binary encoding of operand. If the machine
382/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000383unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000384 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000385 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000386 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000387 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000388 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000389 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000390 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000391 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000392 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000393 else if (MO.isCPI()) {
394 const TargetInstrDesc &TID = MI.getDesc();
395 // For VFP load, the immediate offset is multiplied by 4.
396 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
397 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
398 emitConstPoolAddress(MO.getIndex(), Reloc);
399 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000400 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000401 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000402 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000403 else
404 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000405 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000406}
407
Evan Cheng057d0c32008-09-18 07:28:19 +0000408/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000409///
Dan Gohman46510a72010-04-15 01:51:59 +0000410void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000411 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000412 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000413 MachineRelocation MR = Indirect
414 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000415 const_cast<GlobalValue *>(GV),
416 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000417 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000418 const_cast<GlobalValue *>(GV), ACPV,
419 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000420 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000421}
422
423/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
424/// be emitted to the current location in the function, and allow it to be PC
425/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000426void ARMCodeEmitter::
427emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000428 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
429 Reloc, ES));
430}
431
432/// emitConstPoolAddress - Arrange for the address of an constant pool
433/// to be emitted to the current location in the function, and allow it to be PC
434/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000435void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000436 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000437 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000438 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439}
440
441/// emitJumpTableAddress - Arrange for the address of a jump table to
442/// be emitted to the current location in the function, and allow it to be PC
443/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000444void ARMCodeEmitter::
445emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000447 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000448}
449
Raul Herbster9c1a3822007-08-30 23:29:26 +0000450/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000451void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000452 unsigned Reloc,
453 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000454 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000455 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000456}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000457
Chris Lattner33fabd72010-02-02 21:48:51 +0000458void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000459 DEBUG(errs() << " 0x";
460 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000461 MCE.emitWordLE(Binary);
462}
463
Chris Lattner33fabd72010-02-02 21:48:51 +0000464void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000465 DEBUG(errs() << " 0x";
466 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000467 MCE.emitDWordLE(Binary);
468}
469
Chris Lattner33fabd72010-02-02 21:48:51 +0000470void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000471 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000472
Devang Patelaf0e2722009-10-06 02:19:11 +0000473 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000474
Dan Gohmanfe601042010-06-22 15:08:57 +0000475 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000476 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000477 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000478 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000479 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000480 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000481 case ARMII::MiscFrm:
482 if (MI.getOpcode() == ARM::LEApcrelJT) {
483 // Materialize jumptable address.
484 emitLEApcrelJTInstruction(MI);
485 break;
486 }
487 llvm_unreachable("Unhandled instruction encoding!");
488 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000489 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000490 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000491 break;
492 case ARMII::DPFrm:
493 case ARMII::DPSoRegFrm:
494 emitDataProcessingInstruction(MI);
495 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000496 case ARMII::LdFrm:
497 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000498 emitLoadStoreInstruction(MI);
499 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000500 case ARMII::LdMiscFrm:
501 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000502 emitMiscLoadStoreInstruction(MI);
503 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000504 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000505 emitLoadStoreMultipleInstruction(MI);
506 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000507 case ARMII::MulFrm:
508 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000509 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000510 case ARMII::ExtFrm:
511 emitExtendInstruction(MI);
512 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000513 case ARMII::ArithMiscFrm:
514 emitMiscArithInstruction(MI);
515 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000516 case ARMII::SatFrm:
517 emitSaturateInstruction(MI);
518 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000519 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000520 emitBranchInstruction(MI);
521 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000522 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000523 emitMiscBranchInstruction(MI);
524 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000525 // VFP instructions.
526 case ARMII::VFPUnaryFrm:
527 case ARMII::VFPBinaryFrm:
528 emitVFPArithInstruction(MI);
529 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000530 case ARMII::VFPConv1Frm:
531 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000532 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000533 case ARMII::VFPConv4Frm:
534 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000535 emitVFPConversionInstruction(MI);
536 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000537 case ARMII::VFPLdStFrm:
538 emitVFPLoadStoreInstruction(MI);
539 break;
540 case ARMII::VFPLdStMulFrm:
541 emitVFPLoadStoreMultipleInstruction(MI);
542 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000543
Bob Wilson1a913ed2010-06-11 21:34:50 +0000544 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000545 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000546 case ARMII::NSetLnFrm:
547 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000548 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000549 case ARMII::NDupFrm:
550 emitNEONDupInstruction(MI);
551 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000552 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000553 emitNEON1RegModImmInstruction(MI);
554 break;
555 case ARMII::N2RegFrm:
556 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000557 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000558 case ARMII::N3RegFrm:
559 emitNEON3RegInstruction(MI);
560 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000561 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000562 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000563}
564
Chris Lattner33fabd72010-02-02 21:48:51 +0000565void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000566 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
567 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000568 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000569
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000570 // Remember the CONSTPOOL_ENTRY address for later relocation.
571 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
572
573 // Emit constpool island entry. In most cases, the actual values will be
574 // resolved and relocated after code emission.
575 if (MCPE.isMachineConstantPoolEntry()) {
576 ARMConstantPoolValue *ACPV =
577 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
578
Chris Lattner705e07f2009-08-23 03:41:05 +0000579 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
580 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000581
Bob Wilson28989a82009-11-02 16:59:06 +0000582 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000583 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000584 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000585 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000586 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000587 isa<Function>(GV),
588 Subtarget->GVIsIndirectSymbol(GV, RelocM),
589 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000590 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000591 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
592 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000593 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000594 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000595 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000596
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000597 DEBUG({
598 errs() << " ** Constant pool #" << CPI << " @ "
599 << (void*)MCE.getCurrentPCValue() << " ";
600 if (const Function *F = dyn_cast<Function>(CV))
601 errs() << F->getName();
602 else
603 errs() << *CV;
604 errs() << '\n';
605 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000606
Dan Gohman46510a72010-04-15 01:51:59 +0000607 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000608 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000609 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000610 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000611 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000612 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000613 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000614 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000615 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000616 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000617 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
618 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000619 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000620 }
621 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000622 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000623 }
624 }
625}
626
Zonr Changf86399b2010-05-25 08:42:45 +0000627void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
628 const MachineOperand &MO0 = MI.getOperand(0);
629 const MachineOperand &MO1 = MI.getOperand(1);
630
631 // Emit the 'movw' instruction.
632 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
633
634 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
635
636 // Set the conditional execution predicate.
637 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
638
639 // Encode Rd.
640 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
641
642 // Encode imm16 as imm4:imm12
643 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
644 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
645 emitWordLE(Binary);
646
647 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
648 // Emit the 'movt' instruction.
649 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
650
651 // Set the conditional execution predicate.
652 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
653
654 // Encode Rd.
655 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
656
657 // Encode imm16 as imm4:imm1, same as movw above.
658 Binary |= Hi16 & 0xFFF;
659 Binary |= ((Hi16 >> 12) & 0xF) << 16;
660 emitWordLE(Binary);
661}
662
Chris Lattner33fabd72010-02-02 21:48:51 +0000663void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000664 const MachineOperand &MO0 = MI.getOperand(0);
665 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000666 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
667 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000668 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
669 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
670
671 // Emit the 'mov' instruction.
672 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
673
674 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000675 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000676
677 // Encode Rd.
678 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
679
680 // Encode so_imm.
681 // Set bit I(25) to identify this is the immediate form of <shifter_op>
682 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000683 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000684 emitWordLE(Binary);
685
686 // Now the 'orr' instruction.
687 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
688
689 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000690 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000691
692 // Encode Rd.
693 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
694
695 // Encode Rn.
696 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
697
698 // Encode so_imm.
699 // Set bit I(25) to identify this is the immediate form of <shifter_op>
700 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000701 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000702 emitWordLE(Binary);
703}
704
Chris Lattner33fabd72010-02-02 21:48:51 +0000705void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000706 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000707
Evan Cheng4df60f52008-11-07 09:06:08 +0000708 const TargetInstrDesc &TID = MI.getDesc();
709
710 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000711 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000712
713 // Set the conditional execution predicate
714 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
715
716 // Encode S bit if MI modifies CPSR.
717 Binary |= getAddrModeSBit(MI, TID);
718
719 // Encode Rd.
720 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
721
722 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000723 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000724
725 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000726 Binary |= 1 << ARMII::I_BitShift;
727 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
728
729 emitWordLE(Binary);
730}
731
Chris Lattner33fabd72010-02-02 21:48:51 +0000732void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000733 unsigned Opcode = MI.getDesc().Opcode;
734
735 // Part of binary is determined by TableGn.
736 unsigned Binary = getBinaryCodeForInstr(MI);
737
738 // Set the conditional execution predicate
739 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
740
741 // Encode S bit if MI modifies CPSR.
742 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
743 Binary |= 1 << ARMII::S_BitShift;
744
745 // Encode register def if there is one.
746 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
747
748 // Encode the shift operation.
749 switch (Opcode) {
750 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000751 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000752 // rrx
753 Binary |= 0x6 << 4;
754 break;
755 case ARM::MOVsrl_flag:
756 // lsr #1
757 Binary |= (0x2 << 4) | (1 << 7);
758 break;
759 case ARM::MOVsra_flag:
760 // asr #1
761 Binary |= (0x4 << 4) | (1 << 7);
762 break;
763 }
764
765 // Encode register Rm.
766 Binary |= getMachineOpValue(MI, 1);
767
768 emitWordLE(Binary);
769}
770
Chris Lattner33fabd72010-02-02 21:48:51 +0000771void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000772 DEBUG(errs() << " ** LPC" << LabelID << " @ "
773 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000774 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
775}
776
Chris Lattner33fabd72010-02-02 21:48:51 +0000777void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000778 unsigned Opcode = MI.getDesc().Opcode;
779 switch (Opcode) {
780 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000781 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000782 case ARM::BX:
783 case ARM::BMOVPCRX:
784 case ARM::BXr9:
785 case ARM::BMOVPCRXr9: {
786 // First emit mov lr, pc
787 unsigned Binary = 0x01a0e00f;
788 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
789 emitWordLE(Binary);
790
791 // and then emit the branch.
792 emitMiscBranchInstruction(MI);
793 break;
794 }
Chris Lattner518bb532010-02-09 19:54:29 +0000795 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000796 // We allow inline assembler nodes with empty bodies - they can
797 // implicitly define registers, which is ok for JIT.
798 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000799 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000800 }
Evan Chengffa6d962008-11-13 23:36:57 +0000801 break;
802 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000803 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000804 case TargetOpcode::EH_LABEL:
805 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
806 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000807 case TargetOpcode::IMPLICIT_DEF:
808 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000809 // Do nothing.
810 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000811 case ARM::CONSTPOOL_ENTRY:
812 emitConstPoolInstruction(MI);
813 break;
814 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000815 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000816 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000817 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000818 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000819 break;
820 }
821 case ARM::PICLDR:
822 case ARM::PICLDRB:
823 case ARM::PICSTR:
824 case ARM::PICSTRB: {
825 // Remember of the address of the PC label for relocation later.
826 addPCLabel(MI.getOperand(2).getImm());
827 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000828 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000829 break;
830 }
831 case ARM::PICLDRH:
832 case ARM::PICLDRSH:
833 case ARM::PICLDRSB:
834 case ARM::PICSTRH: {
835 // Remember of the address of the PC label for relocation later.
836 addPCLabel(MI.getOperand(2).getImm());
837 // These are just load / store instructions that implicitly read pc.
838 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000839 break;
840 }
Zonr Changf86399b2010-05-25 08:42:45 +0000841
842 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000843 // Two instructions to materialize a constant.
844 if (Subtarget->hasV6T2Ops())
845 emitMOVi32immInstruction(MI);
846 else
847 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000848 break;
849
Evan Cheng4df60f52008-11-07 09:06:08 +0000850 case ARM::LEApcrelJT:
851 // Materialize jumptable address.
852 emitLEApcrelJTInstruction(MI);
853 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000854 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000855 case ARM::MOVsrl_flag:
856 case ARM::MOVsra_flag:
857 emitPseudoMoveInstruction(MI);
858 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000859 }
860}
861
Bob Wilson87949d42010-03-17 21:16:45 +0000862unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000863 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000864 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000865 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000866 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000867
868 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
869 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
870 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
871
872 // Encode the shift opcode.
873 unsigned SBits = 0;
874 unsigned Rs = MO1.getReg();
875 if (Rs) {
876 // Set shift operand (bit[7:4]).
877 // LSL - 0001
878 // LSR - 0011
879 // ASR - 0101
880 // ROR - 0111
881 // RRX - 0110 and bit[11:8] clear.
882 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000883 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000884 case ARM_AM::lsl: SBits = 0x1; break;
885 case ARM_AM::lsr: SBits = 0x3; break;
886 case ARM_AM::asr: SBits = 0x5; break;
887 case ARM_AM::ror: SBits = 0x7; break;
888 case ARM_AM::rrx: SBits = 0x6; break;
889 }
890 } else {
891 // Set shift operand (bit[6:4]).
892 // LSL - 000
893 // LSR - 010
894 // ASR - 100
895 // ROR - 110
896 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000897 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000898 case ARM_AM::lsl: SBits = 0x0; break;
899 case ARM_AM::lsr: SBits = 0x2; break;
900 case ARM_AM::asr: SBits = 0x4; break;
901 case ARM_AM::ror: SBits = 0x6; break;
902 }
903 }
904 Binary |= SBits << 4;
905 if (SOpc == ARM_AM::rrx)
906 return Binary;
907
908 // Encode the shift operation Rs or shift_imm (except rrx).
909 if (Rs) {
910 // Encode Rs bit[11:8].
911 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000912 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000913 }
914
915 // Encode shift_imm bit[11:7].
916 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
917}
918
Chris Lattner33fabd72010-02-02 21:48:51 +0000919unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000920 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
921 assert(SoImmVal != -1 && "Not a valid so_imm value!");
922
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000923 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000924 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000925 << ARMII::SoRotImmShift;
926
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000927 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000928 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000929 return Binary;
930}
931
Chris Lattner33fabd72010-02-02 21:48:51 +0000932unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000933 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000934 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000935 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000936 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000937 return 1 << ARMII::S_BitShift;
938 }
939 return 0;
940}
941
Bob Wilson87949d42010-03-17 21:16:45 +0000942void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000943 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000944 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000945 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000946
947 // Part of binary is determined by TableGn.
948 unsigned Binary = getBinaryCodeForInstr(MI);
949
Jim Grosbach33412622008-10-07 19:05:35 +0000950 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000951 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000952
Evan Cheng49a9f292008-09-12 22:45:55 +0000953 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000954 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000955
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000956 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000957 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000958 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000959 if (NumDefs)
960 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
961 else if (ImplicitRd)
962 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000963 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000964
Zonr Changf86399b2010-05-25 08:42:45 +0000965 if (TID.Opcode == ARM::MOVi16) {
966 // Get immediate from MI.
967 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
968 ARM::reloc_arm_movw);
969 // Encode imm which is the same as in emitMOVi32immInstruction().
970 Binary |= Lo16 & 0xFFF;
971 Binary |= ((Lo16 >> 12) & 0xF) << 16;
972 emitWordLE(Binary);
973 return;
974 } else if(TID.Opcode == ARM::MOVTi16) {
975 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
976 ARM::reloc_arm_movt) >> 16);
977 Binary |= Hi16 & 0xFFF;
978 Binary |= ((Hi16 >> 12) & 0xF) << 16;
979 emitWordLE(Binary);
980 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000981 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000982 uint32_t v = ~MI.getOperand(2).getImm();
983 int32_t lsb = CountTrailingZeros_32(v);
984 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000985 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000986 Binary |= (msb & 0x1F) << 16;
987 Binary |= (lsb & 0x1F) << 7;
988 emitWordLE(Binary);
989 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000990 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
991 // Encode Rn in Instr{0-3}
992 Binary |= getMachineOpValue(MI, OpIdx++);
993
994 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
995 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
996
997 // Instr{20-16} = widthm1, Instr{11-7} = lsb
998 Binary |= (widthm1 & 0x1F) << 16;
999 Binary |= (lsb & 0x1F) << 7;
1000 emitWordLE(Binary);
1001 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001002 }
1003
Evan Chengd87293c2008-11-06 08:47:38 +00001004 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1005 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1006 ++OpIdx;
1007
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001008 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001009 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1010 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001011 if (ImplicitRn)
1012 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001013 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001014 else {
1015 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1016 ++OpIdx;
1017 }
Evan Cheng7602e112008-09-02 06:52:38 +00001018 }
1019
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001020 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001021 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001022 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001023 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001024 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001025 return;
1026 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001027
Evan Chengedda31c2008-11-05 18:35:52 +00001028 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001029 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001030 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001031 return;
1032 }
Evan Cheng7602e112008-09-02 06:52:38 +00001033
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001034 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001035 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001036
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001038}
1039
Bob Wilson87949d42010-03-17 21:16:45 +00001040void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001041 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001042 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001043 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001044 unsigned Form = TID.TSFlags & ARMII::FormMask;
1045 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001046
Evan Chengedda31c2008-11-05 18:35:52 +00001047 // Part of binary is determined by TableGn.
1048 unsigned Binary = getBinaryCodeForInstr(MI);
1049
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001050 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1051 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1052 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001053 emitWordLE(Binary);
1054 return;
1055 }
1056
Jim Grosbach33412622008-10-07 19:05:35 +00001057 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001058 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001059
Evan Cheng4df60f52008-11-07 09:06:08 +00001060 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001061
1062 // Operand 0 of a pre- and post-indexed store is the address base
1063 // writeback. Skip it.
1064 bool Skipped = false;
1065 if (IsPrePost && Form == ARMII::StFrm) {
1066 ++OpIdx;
1067 Skipped = true;
1068 }
1069
1070 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001071 if (ImplicitRd)
1072 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001073 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001074 else
1075 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001076
1077 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001078 if (ImplicitRn)
1079 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001080 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001081 else
1082 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001083
Evan Cheng05c356e2008-11-08 01:44:13 +00001084 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001085 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001086 ++OpIdx;
1087
Evan Cheng83b5cf02008-11-05 23:22:34 +00001088 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001089 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001090 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001091
Evan Chenge7de7e32008-09-13 01:44:01 +00001092 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001093 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001094 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001095 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001096 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001097 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001098 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1099 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001100 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001101 }
1102
Bill Wendling7d31a162010-10-20 22:44:54 +00001103 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001104 Binary |= 1 << ARMII::I_BitShift;
1105 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1106 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001107 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001108
Evan Cheng70632912008-11-12 07:34:37 +00001109 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001110 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001111 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001112 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1113 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001114 }
1115
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001117}
1118
Chris Lattner33fabd72010-02-02 21:48:51 +00001119void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001120 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001121 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001122 unsigned Form = TID.TSFlags & ARMII::FormMask;
1123 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001124
Evan Chengedda31c2008-11-05 18:35:52 +00001125 // Part of binary is determined by TableGn.
1126 unsigned Binary = getBinaryCodeForInstr(MI);
1127
Jim Grosbach33412622008-10-07 19:05:35 +00001128 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001129 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001130
Evan Cheng148cad82008-11-13 07:34:59 +00001131 unsigned OpIdx = 0;
1132
1133 // Operand 0 of a pre- and post-indexed store is the address base
1134 // writeback. Skip it.
1135 bool Skipped = false;
1136 if (IsPrePost && Form == ARMII::StMiscFrm) {
1137 ++OpIdx;
1138 Skipped = true;
1139 }
1140
Evan Cheng7602e112008-09-02 06:52:38 +00001141 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001142 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001143
Evan Cheng358dec52009-06-15 08:28:29 +00001144 // Skip LDRD and STRD's second operand.
1145 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1146 ++OpIdx;
1147
Evan Cheng7602e112008-09-02 06:52:38 +00001148 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001149 if (ImplicitRn)
1150 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001151 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001152 else
1153 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001154
Evan Cheng05c356e2008-11-08 01:44:13 +00001155 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001156 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001157 ++OpIdx;
1158
Evan Cheng83b5cf02008-11-05 23:22:34 +00001159 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001160 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001161 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001162
Evan Chenge7de7e32008-09-13 01:44:01 +00001163 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001164 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001165 ARMII::U_BitShift);
1166
1167 // If this instr is in register offset/index encoding, set bit[3:0]
1168 // to the corresponding Rm register.
1169 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001170 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001171 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001172 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001173 }
1174
Evan Chengd87293c2008-11-06 08:47:38 +00001175 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001176 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001177 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001178 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001179 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1180 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001181 }
1182
Evan Cheng83b5cf02008-11-05 23:22:34 +00001183 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001184}
1185
Evan Chengcd8e66a2008-11-11 21:48:44 +00001186static unsigned getAddrModeUPBits(unsigned Mode) {
1187 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001188
1189 // Set addressing mode by modifying bits U(23) and P(24)
1190 // IA - Increment after - bit U = 1 and bit P = 0
1191 // IB - Increment before - bit U = 1 and bit P = 1
1192 // DA - Decrement after - bit U = 0 and bit P = 0
1193 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001194 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001195 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001196 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001197 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1198 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1199 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001200 }
1201
Evan Chengcd8e66a2008-11-11 21:48:44 +00001202 return Binary;
1203}
1204
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001205void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1206 const TargetInstrDesc &TID = MI.getDesc();
1207 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1208
Evan Chengcd8e66a2008-11-11 21:48:44 +00001209 // Part of binary is determined by TableGn.
1210 unsigned Binary = getBinaryCodeForInstr(MI);
1211
1212 // Set the conditional execution predicate
1213 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1214
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001215 // Skip operand 0 of an instruction with base register update.
1216 unsigned OpIdx = 0;
1217 if (IsUpdating)
1218 ++OpIdx;
1219
Evan Chengcd8e66a2008-11-11 21:48:44 +00001220 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001221 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001222
1223 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001224 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1225 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001226
Evan Cheng7602e112008-09-02 06:52:38 +00001227 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001228 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001229 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001230
1231 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001232 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001233 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001234 if (!MO.isReg() || MO.isImplicit())
1235 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001236 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001237 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1238 RegNum < 16);
1239 Binary |= 0x1 << RegNum;
1240 }
1241
Evan Cheng83b5cf02008-11-05 23:22:34 +00001242 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001243}
1244
Chris Lattner33fabd72010-02-02 21:48:51 +00001245void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001246 const TargetInstrDesc &TID = MI.getDesc();
1247
1248 // Part of binary is determined by TableGn.
1249 unsigned Binary = getBinaryCodeForInstr(MI);
1250
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001251 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001252 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001253
1254 // Encode S bit if MI modifies CPSR.
1255 Binary |= getAddrModeSBit(MI, TID);
1256
1257 // 32x32->64bit operations have two destination registers. The number
1258 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001259 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001260 if (TID.getNumDefs() == 2)
1261 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1262
1263 // Encode Rd
1264 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1265
1266 // Encode Rm
1267 Binary |= getMachineOpValue(MI, OpIdx++);
1268
1269 // Encode Rs
1270 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1271
Evan Chengfbc9d412008-11-06 01:21:28 +00001272 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1273 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001274 if (TID.getNumOperands() > OpIdx &&
1275 !TID.OpInfo[OpIdx].isPredicate() &&
1276 !TID.OpInfo[OpIdx].isOptionalDef())
1277 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1278
1279 emitWordLE(Binary);
1280}
1281
Chris Lattner33fabd72010-02-02 21:48:51 +00001282void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001283 const TargetInstrDesc &TID = MI.getDesc();
1284
1285 // Part of binary is determined by TableGn.
1286 unsigned Binary = getBinaryCodeForInstr(MI);
1287
1288 // Set the conditional execution predicate
1289 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1290
1291 unsigned OpIdx = 0;
1292
1293 // Encode Rd
1294 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1295
1296 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1297 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1298 if (MO2.isReg()) {
1299 // Two register operand form.
1300 // Encode Rn.
1301 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1302
1303 // Encode Rm.
1304 Binary |= getMachineOpValue(MI, MO2);
1305 ++OpIdx;
1306 } else {
1307 Binary |= getMachineOpValue(MI, MO1);
1308 }
1309
1310 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1311 if (MI.getOperand(OpIdx).isImm() &&
1312 !TID.OpInfo[OpIdx].isPredicate() &&
1313 !TID.OpInfo[OpIdx].isOptionalDef())
1314 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001315
Evan Cheng83b5cf02008-11-05 23:22:34 +00001316 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001317}
1318
Chris Lattner33fabd72010-02-02 21:48:51 +00001319void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001320 const TargetInstrDesc &TID = MI.getDesc();
1321
1322 // Part of binary is determined by TableGn.
1323 unsigned Binary = getBinaryCodeForInstr(MI);
1324
1325 // Set the conditional execution predicate
1326 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1327
1328 unsigned OpIdx = 0;
1329
1330 // Encode Rd
1331 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1332
1333 const MachineOperand &MO = MI.getOperand(OpIdx++);
1334 if (OpIdx == TID.getNumOperands() ||
1335 TID.OpInfo[OpIdx].isPredicate() ||
1336 TID.OpInfo[OpIdx].isOptionalDef()) {
1337 // Encode Rm and it's done.
1338 Binary |= getMachineOpValue(MI, MO);
1339 emitWordLE(Binary);
1340 return;
1341 }
1342
1343 // Encode Rn.
1344 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1345
1346 // Encode Rm.
1347 Binary |= getMachineOpValue(MI, OpIdx++);
1348
1349 // Encode shift_imm.
1350 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001351 if (TID.Opcode == ARM::PKHTB) {
1352 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1353 if (ShiftAmt == 32)
1354 ShiftAmt = 0;
1355 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001356 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1357 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001358
Evan Cheng8b59db32008-11-07 01:41:35 +00001359 emitWordLE(Binary);
1360}
1361
Bob Wilson9a1c1892010-08-11 00:01:18 +00001362void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1363 const TargetInstrDesc &TID = MI.getDesc();
1364
1365 // Part of binary is determined by TableGen.
1366 unsigned Binary = getBinaryCodeForInstr(MI);
1367
1368 // Set the conditional execution predicate
1369 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1370
1371 // Encode Rd
1372 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1373
1374 // Encode saturate bit position.
1375 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001376 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001377 Pos -= 1;
1378 assert((Pos < 16 || (Pos < 32 &&
1379 TID.Opcode != ARM::SSAT16 &&
1380 TID.Opcode != ARM::USAT16)) &&
1381 "saturate bit position out of range");
1382 Binary |= Pos << 16;
1383
1384 // Encode Rm
1385 Binary |= getMachineOpValue(MI, 2);
1386
1387 // Encode shift_imm.
1388 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001389 unsigned ShiftOp = MI.getOperand(3).getImm();
1390 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1391 if (Opc == ARM_AM::asr)
1392 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001393 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001394 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001395 ShiftAmt = 0;
1396 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1397 Binary |= ShiftAmt << ARMII::ShiftShift;
1398 }
1399
1400 emitWordLE(Binary);
1401}
1402
Chris Lattner33fabd72010-02-02 21:48:51 +00001403void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001404 const TargetInstrDesc &TID = MI.getDesc();
1405
Torok Edwindac237e2009-07-08 20:53:28 +00001406 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001407 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001408 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001409
Evan Cheng7602e112008-09-02 06:52:38 +00001410 // Part of binary is determined by TableGn.
1411 unsigned Binary = getBinaryCodeForInstr(MI);
1412
Evan Chengedda31c2008-11-05 18:35:52 +00001413 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001414 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001415
1416 // Set signed_immed_24 field
1417 Binary |= getMachineOpValue(MI, 0);
1418
Evan Cheng83b5cf02008-11-05 23:22:34 +00001419 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001420}
1421
Chris Lattner33fabd72010-02-02 21:48:51 +00001422void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001423 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001424 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001425 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001426 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1427 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001428
1429 // Now emit the jump table entries.
1430 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1431 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1432 if (IsPIC)
1433 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001434 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001435 else
1436 // Absolute DestBB address.
1437 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1438 emitWordLE(0);
1439 }
1440}
1441
Chris Lattner33fabd72010-02-02 21:48:51 +00001442void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001443 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001444
Evan Cheng437c1732008-11-07 22:30:53 +00001445 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001446 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001447 // First emit a ldr pc, [] instruction.
1448 emitDataProcessingInstruction(MI, ARM::PC);
1449
1450 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001451 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001452 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001453 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1454 emitInlineJumpTable(JTIndex);
1455 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001456 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001457 // First emit a ldr pc, [] instruction.
1458 emitLoadStoreInstruction(MI, ARM::PC);
1459
1460 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001461 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001462 return;
1463 }
1464
Evan Chengedda31c2008-11-05 18:35:52 +00001465 // Part of binary is determined by TableGn.
1466 unsigned Binary = getBinaryCodeForInstr(MI);
1467
1468 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001469 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001470
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001471 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001472 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001473 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001474 else
Evan Chengedda31c2008-11-05 18:35:52 +00001475 // otherwise, set the return register
1476 Binary |= getMachineOpValue(MI, 0);
1477
Evan Cheng83b5cf02008-11-05 23:22:34 +00001478 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001479}
Evan Cheng7602e112008-09-02 06:52:38 +00001480
Evan Cheng80a11982008-11-12 06:41:41 +00001481static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001482 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001483 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001484 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001485 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001486 if (!isSPVFP)
1487 Binary |= RegD << ARMII::RegRdShift;
1488 else {
1489 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1490 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1491 }
Evan Cheng80a11982008-11-12 06:41:41 +00001492 return Binary;
1493}
Evan Cheng78be83d2008-11-11 19:40:26 +00001494
Evan Cheng80a11982008-11-12 06:41:41 +00001495static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001496 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001497 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001498 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001499 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001500 if (!isSPVFP)
1501 Binary |= RegN << ARMII::RegRnShift;
1502 else {
1503 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1504 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1505 }
Evan Cheng80a11982008-11-12 06:41:41 +00001506 return Binary;
1507}
Evan Chengd06d48d2008-11-12 02:19:38 +00001508
Evan Cheng80a11982008-11-12 06:41:41 +00001509static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1510 unsigned RegM = MI.getOperand(OpIdx).getReg();
1511 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001512 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001513 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001514 if (!isSPVFP)
1515 Binary |= RegM;
1516 else {
1517 Binary |= ((RegM & 0x1E) >> 1);
1518 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001519 }
Evan Cheng80a11982008-11-12 06:41:41 +00001520 return Binary;
1521}
1522
Chris Lattner33fabd72010-02-02 21:48:51 +00001523void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001524 const TargetInstrDesc &TID = MI.getDesc();
1525
1526 // Part of binary is determined by TableGn.
1527 unsigned Binary = getBinaryCodeForInstr(MI);
1528
1529 // Set the conditional execution predicate
1530 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1531
1532 unsigned OpIdx = 0;
1533 assert((Binary & ARMII::D_BitShift) == 0 &&
1534 (Binary & ARMII::N_BitShift) == 0 &&
1535 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1536
1537 // Encode Dd / Sd.
1538 Binary |= encodeVFPRd(MI, OpIdx++);
1539
1540 // If this is a two-address operand, skip it, e.g. FMACD.
1541 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1542 ++OpIdx;
1543
1544 // Encode Dn / Sn.
1545 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001546 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001547
1548 if (OpIdx == TID.getNumOperands() ||
1549 TID.OpInfo[OpIdx].isPredicate() ||
1550 TID.OpInfo[OpIdx].isOptionalDef()) {
1551 // FCMPEZD etc. has only one operand.
1552 emitWordLE(Binary);
1553 return;
1554 }
1555
1556 // Encode Dm / Sm.
1557 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001558
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001559 emitWordLE(Binary);
1560}
1561
Bob Wilson87949d42010-03-17 21:16:45 +00001562void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001563 const TargetInstrDesc &TID = MI.getDesc();
1564 unsigned Form = TID.TSFlags & ARMII::FormMask;
1565
1566 // Part of binary is determined by TableGn.
1567 unsigned Binary = getBinaryCodeForInstr(MI);
1568
1569 // Set the conditional execution predicate
1570 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1571
1572 switch (Form) {
1573 default: break;
1574 case ARMII::VFPConv1Frm:
1575 case ARMII::VFPConv2Frm:
1576 case ARMII::VFPConv3Frm:
1577 // Encode Dd / Sd.
1578 Binary |= encodeVFPRd(MI, 0);
1579 break;
1580 case ARMII::VFPConv4Frm:
1581 // Encode Dn / Sn.
1582 Binary |= encodeVFPRn(MI, 0);
1583 break;
1584 case ARMII::VFPConv5Frm:
1585 // Encode Dm / Sm.
1586 Binary |= encodeVFPRm(MI, 0);
1587 break;
1588 }
1589
1590 switch (Form) {
1591 default: break;
1592 case ARMII::VFPConv1Frm:
1593 // Encode Dm / Sm.
1594 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001595 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001596 case ARMII::VFPConv2Frm:
1597 case ARMII::VFPConv3Frm:
1598 // Encode Dn / Sn.
1599 Binary |= encodeVFPRn(MI, 1);
1600 break;
1601 case ARMII::VFPConv4Frm:
1602 case ARMII::VFPConv5Frm:
1603 // Encode Dd / Sd.
1604 Binary |= encodeVFPRd(MI, 1);
1605 break;
1606 }
1607
1608 if (Form == ARMII::VFPConv5Frm)
1609 // Encode Dn / Sn.
1610 Binary |= encodeVFPRn(MI, 2);
1611 else if (Form == ARMII::VFPConv3Frm)
1612 // Encode Dm / Sm.
1613 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001614
1615 emitWordLE(Binary);
1616}
1617
Chris Lattner33fabd72010-02-02 21:48:51 +00001618void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001619 // Part of binary is determined by TableGn.
1620 unsigned Binary = getBinaryCodeForInstr(MI);
1621
1622 // Set the conditional execution predicate
1623 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1624
1625 unsigned OpIdx = 0;
1626
1627 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001628 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001629
1630 // Encode address base.
1631 const MachineOperand &Base = MI.getOperand(OpIdx++);
1632 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1633
1634 // If there is a non-zero immediate offset, encode it.
1635 if (Base.isReg()) {
1636 const MachineOperand &Offset = MI.getOperand(OpIdx);
1637 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1638 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1639 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001640 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001641 emitWordLE(Binary);
1642 return;
1643 }
1644 }
1645
1646 // If immediate offset is omitted, default to +0.
1647 Binary |= 1 << ARMII::U_BitShift;
1648
1649 emitWordLE(Binary);
1650}
1651
Bob Wilson87949d42010-03-17 21:16:45 +00001652void
1653ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001654 const TargetInstrDesc &TID = MI.getDesc();
1655 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1656
Evan Chengcd8e66a2008-11-11 21:48:44 +00001657 // Part of binary is determined by TableGn.
1658 unsigned Binary = getBinaryCodeForInstr(MI);
1659
1660 // Set the conditional execution predicate
1661 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1662
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001663 // Skip operand 0 of an instruction with base register update.
1664 unsigned OpIdx = 0;
1665 if (IsUpdating)
1666 ++OpIdx;
1667
Evan Chengcd8e66a2008-11-11 21:48:44 +00001668 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001669 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001670
1671 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001672 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1673 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001674
1675 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001676 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001677 Binary |= 0x1 << ARMII::W_BitShift;
1678
1679 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001680 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001681
Bob Wilsond4bfd542010-08-27 23:18:17 +00001682 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001683 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001684 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001685 const MachineOperand &MO = MI.getOperand(i);
1686 if (!MO.isReg() || MO.isImplicit())
1687 break;
1688 ++NumRegs;
1689 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001690 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1691 // Otherwise, it will be 0, in the case of 32-bit registers.
1692 if(Binary & 0x100)
1693 Binary |= NumRegs * 2;
1694 else
1695 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001696
1697 emitWordLE(Binary);
1698}
1699
Bob Wilson1a913ed2010-06-11 21:34:50 +00001700static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1701 unsigned RegD = MI.getOperand(OpIdx).getReg();
1702 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001703 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001704 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1705 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1706 return Binary;
1707}
1708
Bob Wilson5e7b6072010-06-25 22:40:46 +00001709static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1710 unsigned RegN = MI.getOperand(OpIdx).getReg();
1711 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001712 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001713 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1714 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1715 return Binary;
1716}
1717
Bob Wilson583a2a02010-06-25 21:17:19 +00001718static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1719 unsigned RegM = MI.getOperand(OpIdx).getReg();
1720 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001721 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001722 Binary |= (RegM & 0xf);
1723 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1724 return Binary;
1725}
1726
Bob Wilsond896a972010-06-28 21:12:19 +00001727/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1728/// data-processing instruction to the corresponding Thumb encoding.
1729static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1730 assert((Binary & 0xfe000000) == 0xf2000000 &&
1731 "not an ARM NEON data-processing instruction");
1732 unsigned UBit = (Binary >> 24) & 1;
1733 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1734}
1735
Bob Wilsond5a563d2010-06-29 17:34:07 +00001736void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001737 unsigned Binary = getBinaryCodeForInstr(MI);
1738
Bob Wilsond5a563d2010-06-29 17:34:07 +00001739 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1740 const TargetInstrDesc &TID = MI.getDesc();
1741 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1742 RegTOpIdx = 0;
1743 RegNOpIdx = 1;
1744 LnOpIdx = 2;
1745 } else { // ARMII::NSetLnFrm
1746 RegTOpIdx = 2;
1747 RegNOpIdx = 0;
1748 LnOpIdx = 3;
1749 }
1750
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001751 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001752 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001753
Bob Wilsond5a563d2010-06-29 17:34:07 +00001754 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001755 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001756 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001757 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001758
1759 unsigned LaneShift;
1760 if ((Binary & (1 << 22)) != 0)
1761 LaneShift = 0; // 8-bit elements
1762 else if ((Binary & (1 << 5)) != 0)
1763 LaneShift = 1; // 16-bit elements
1764 else
1765 LaneShift = 2; // 32-bit elements
1766
Bob Wilsond5a563d2010-06-29 17:34:07 +00001767 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001768 unsigned Opc1 = Lane >> 2;
1769 unsigned Opc2 = Lane & 3;
1770 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1771 Binary |= (Opc1 << 21);
1772 Binary |= (Opc2 << 5);
1773
1774 emitWordLE(Binary);
1775}
1776
Bob Wilson21773e72010-06-29 20:13:29 +00001777void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1778 unsigned Binary = getBinaryCodeForInstr(MI);
1779
1780 // Set the conditional execution predicate
1781 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1782
1783 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001784 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001785 Binary |= (RegT << ARMII::RegRdShift);
1786 Binary |= encodeNEONRn(MI, 0);
1787 emitWordLE(Binary);
1788}
1789
Bob Wilson583a2a02010-06-25 21:17:19 +00001790void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001791 unsigned Binary = getBinaryCodeForInstr(MI);
1792 // Destination register is encoded in Dd.
1793 Binary |= encodeNEONRd(MI, 0);
1794 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1795 unsigned Imm = MI.getOperand(1).getImm();
1796 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001797 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001798 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001799 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001800 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001801 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001802 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001803 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001804 emitWordLE(Binary);
1805}
1806
Bob Wilson583a2a02010-06-25 21:17:19 +00001807void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001808 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001809 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001810 // Destination register is encoded in Dd; source register in Dm.
1811 unsigned OpIdx = 0;
1812 Binary |= encodeNEONRd(MI, OpIdx++);
1813 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1814 ++OpIdx;
1815 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001816 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001817 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001818 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1819 emitWordLE(Binary);
1820}
1821
Bob Wilson5e7b6072010-06-25 22:40:46 +00001822void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1823 const TargetInstrDesc &TID = MI.getDesc();
1824 unsigned Binary = getBinaryCodeForInstr(MI);
1825 // Destination register is encoded in Dd; source registers in Dn and Dm.
1826 unsigned OpIdx = 0;
1827 Binary |= encodeNEONRd(MI, OpIdx++);
1828 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1829 ++OpIdx;
1830 Binary |= encodeNEONRn(MI, OpIdx++);
1831 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1832 ++OpIdx;
1833 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001834 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001835 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001836 // FIXME: This does not handle VMOVDneon or VMOVQ.
1837 emitWordLE(Binary);
1838}
1839
Evan Cheng7602e112008-09-02 06:52:38 +00001840#include "ARMGenCodeEmitter.inc"