blob: f51158d3b1a80a4c47bb4ab271411f92af3f005a [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Chris Lattnerd9989382006-07-10 20:56:58 +000038def SDT_PPClbrx : SDTypeProfile<1, 3, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
40]>;
41def SDT_PPCstbrx : SDTypeProfile<0, 4, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44
Chris Lattner51269842006-03-01 05:50:56 +000045//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000046// PowerPC specific DAG Nodes.
47//
48
49def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
50def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
51def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000052def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
53 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000054
Dale Johannesen6eaeff22007-10-10 01:01:31 +000055// This sequence is used for long double->int conversions. It changes the
56// bits in the FPSCR which is not modelled.
57def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
58 [SDNPOutFlag]>;
59def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
60 [SDNPInFlag, SDNPOutFlag]>;
61def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
62 [SDNPInFlag, SDNPOutFlag]>;
63def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
64 [SDNPInFlag, SDNPOutFlag]>;
65def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
66 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
67 SDTCisVT<3, f64>]>,
68 [SDNPInFlag]>;
69
Chris Lattner9c73f092005-10-25 20:55:47 +000070def PPCfsel : SDNode<"PPCISD::FSEL",
71 // Type constraint for fsel.
72 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
73 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000074
Nate Begeman993aeb22005-12-13 22:55:22 +000075def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
76def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
77def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
78def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000079
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000080def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000081
Chris Lattner4172b102005-12-06 02:10:38 +000082// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
83// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000084def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
85def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
86def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +000087
Chris Lattnerecfe55e2006-03-22 05:30:33 +000088def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000089def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
90 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +000091
Chris Lattner937a79d2005-12-04 19:01:59 +000092// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +000094 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000095def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +000096 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000097
Chris Lattner2e6b77d2006-06-27 18:36:44 +000098def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +000099def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000100 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000101def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +0000102 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000103def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
104 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner48be23c2008-01-15 22:02:54 +0000105def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000106 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000107
Chris Lattner48be23c2008-01-15 22:02:54 +0000108def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000109 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000110
Chris Lattner48be23c2008-01-15 22:02:54 +0000111def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000112 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000113
Chris Lattnera17b1552006-03-31 05:13:27 +0000114def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
115def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000116
Chris Lattner90564f22006-04-18 17:59:36 +0000117def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
118 [SDNPHasChain, SDNPOptInFlag]>;
119
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000120def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
121 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000122def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
123 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000124
Jim Laskey2f616bf2006-11-16 22:43:37 +0000125// Instructions to support dynamic alloca.
126def SDTDynOp : SDTypeProfile<1, 2, []>;
127def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
128
Chris Lattner47f01f12005-09-08 19:50:41 +0000129//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000130// PowerPC specific transformation functions and pattern fragments.
131//
Nate Begeman8d948322005-10-19 01:12:32 +0000132
Nate Begeman2d5aff72005-10-19 18:42:01 +0000133def SHL32 : SDNodeXForm<imm, [{
134 // Transformation function: 31 - imm
135 return getI32Imm(31 - N->getValue());
136}]>;
137
Nate Begeman2d5aff72005-10-19 18:42:01 +0000138def SRL32 : SDNodeXForm<imm, [{
139 // Transformation function: 32 - imm
140 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
141}]>;
142
Chris Lattner2eb25172005-09-09 00:39:56 +0000143def LO16 : SDNodeXForm<imm, [{
144 // Transformation function: get the low 16 bits.
145 return getI32Imm((unsigned short)N->getValue());
146}]>;
147
148def HI16 : SDNodeXForm<imm, [{
149 // Transformation function: shift the immediate value down into the low bits.
150 return getI32Imm((unsigned)N->getValue() >> 16);
151}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000152
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000153def HA16 : SDNodeXForm<imm, [{
154 // Transformation function: shift the immediate value down into the low bits.
155 signed int Val = N->getValue();
156 return getI32Imm((Val - (signed short)Val) >> 16);
157}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000158def MB : SDNodeXForm<imm, [{
159 // Transformation function: get the start bit of a mask
160 unsigned mb, me;
161 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
162 return getI32Imm(mb);
163}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000164
Nate Begemanf42f1332006-09-22 05:01:56 +0000165def ME : SDNodeXForm<imm, [{
166 // Transformation function: get the end bit of a mask
167 unsigned mb, me;
168 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
169 return getI32Imm(me);
170}]>;
171def maskimm32 : PatLeaf<(imm), [{
172 // maskImm predicate - True if immediate is a run of ones.
173 unsigned mb, me;
174 if (N->getValueType(0) == MVT::i32)
175 return isRunOfOnes((unsigned)N->getValue(), mb, me);
176 else
177 return false;
178}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000179
Chris Lattner3e63ead2005-09-08 17:33:10 +0000180def immSExt16 : PatLeaf<(imm), [{
181 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
182 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000183 if (N->getValueType(0) == MVT::i32)
184 return (int32_t)N->getValue() == (short)N->getValue();
185 else
186 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000187}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000188def immZExt16 : PatLeaf<(imm), [{
189 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
190 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000191 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000192}], LO16>;
193
Chris Lattner0ea70b22006-06-20 22:34:10 +0000194// imm16Shifted* - These match immediates where the low 16-bits are zero. There
195// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
196// identical in 32-bit mode, but in 64-bit mode, they return true if the
197// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
198// clear).
199def imm16ShiftedZExt : PatLeaf<(imm), [{
200 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
201 // immediate are set. Used by instructions like 'xoris'.
202 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
203}], HI16>;
204
205def imm16ShiftedSExt : PatLeaf<(imm), [{
206 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
207 // immediate are set. Used by instructions like 'addis'. Identical to
208 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000209 if (N->getValue() & 0xFFFF) return false;
210 if (N->getValueType(0) == MVT::i32)
211 return true;
212 // For 64-bit, make sure it is sext right.
213 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000214}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000215
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000216
Chris Lattner47f01f12005-09-08 19:50:41 +0000217//===----------------------------------------------------------------------===//
218// PowerPC Flag Definitions.
219
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000220class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000221class isDOT {
222 list<Register> Defs = [CR0];
223 bit RC = 1;
224}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000225
Chris Lattner302bf9c2006-11-08 02:13:12 +0000226class RegConstraint<string C> {
227 string Constraints = C;
228}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000229class NoEncode<string E> {
230 string DisableEncoding = E;
231}
Chris Lattner47f01f12005-09-08 19:50:41 +0000232
233
234//===----------------------------------------------------------------------===//
235// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000236
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000237def s5imm : Operand<i32> {
238 let PrintMethod = "printS5ImmOperand";
239}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000240def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000241 let PrintMethod = "printU5ImmOperand";
242}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000243def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000244 let PrintMethod = "printU6ImmOperand";
245}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000246def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000247 let PrintMethod = "printS16ImmOperand";
248}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000249def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000250 let PrintMethod = "printU16ImmOperand";
251}
Chris Lattner841d12d2005-10-18 16:51:22 +0000252def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
253 let PrintMethod = "printS16X4ImmOperand";
254}
Chris Lattner1e484782005-12-04 18:42:54 +0000255def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000256 let PrintMethod = "printBranchOperand";
257}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000258def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000259 let PrintMethod = "printCallOperand";
260}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000261def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000262 let PrintMethod = "printAbsAddrOperand";
263}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000264def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000265 let PrintMethod = "printPICLabel";
266}
Nate Begemaned428532004-09-04 05:00:00 +0000267def symbolHi: Operand<i32> {
268 let PrintMethod = "printSymbolHi";
269}
270def symbolLo: Operand<i32> {
271 let PrintMethod = "printSymbolLo";
272}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000273def crbitm: Operand<i8> {
274 let PrintMethod = "printcrbitm";
275}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000276// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000277def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000278 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000279 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000280}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000281def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000282 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000283 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000284}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000285def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000286 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000287 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000288}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000289
Chris Lattner6fc40072006-11-04 05:42:48 +0000290// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000291// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000292def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000293 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000294 let PrintMethod = "printPredicateOperand";
295}
Chris Lattner0638b262006-11-03 23:53:25 +0000296
Chris Lattnera613d262006-01-12 02:05:36 +0000297// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000298def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
299def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
300def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
301def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000302
Chris Lattner74531e42006-11-16 00:41:37 +0000303/// This is just the offset part of iaddr, used for preinc.
304def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000305
Evan Cheng8c75ef92005-12-14 22:07:12 +0000306//===----------------------------------------------------------------------===//
307// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000308def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000309def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
310def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000311
Chris Lattner6a5339b2006-11-14 18:44:47 +0000312
Chris Lattner47f01f12005-09-08 19:50:41 +0000313//===----------------------------------------------------------------------===//
314// PowerPC Instruction Definitions.
315
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000316// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000317
Chris Lattner88d211f2006-03-12 09:13:49 +0000318let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000319let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000320def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000321 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng071a2792007-09-11 19:55:27 +0000322 [(callseq_start imm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000323def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000324 "${:comment} ADJCALLSTACKUP",
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000325 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000326}
Chris Lattner1877ec92006-03-13 21:52:10 +0000327
Evan Cheng64d80e32007-07-19 01:14:50 +0000328def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000329 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000330}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000331
Evan Cheng071a2792007-09-11 19:55:27 +0000332let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000333def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000334 "${:comment} DYNALLOC $result, $negsize, $fpsi",
335 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000336 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000337
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000338// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
339// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000340let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
341 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000342 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000343 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
344 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000345 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000346 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
347 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000348 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000349 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
350 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000352 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
353 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000354 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000355 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
356 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000357}
358
Bill Wendling7194aaf2008-03-03 22:19:16 +0000359// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
360// scavenge a register for it.
361def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
362 "${:comment} SPILL_CR $cond $F", []>;
363
Evan Chengffbacca2007-07-21 00:34:19 +0000364let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000365 let isReturn = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000366 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000367 "b${p:cc}lr ${p:reg}", BrB,
368 [(retflag)]>;
Owen Anderson20ab2902007-11-12 07:39:39 +0000369 let isBranch = 1, isIndirectBranch = 1 in
370 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000371}
372
Chris Lattner7a823bd2005-02-15 20:26:49 +0000373let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000374 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000375 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000376
Evan Chengffbacca2007-07-21 00:34:19 +0000377let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000378 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000379 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000380 "b $dst", BrB,
381 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000382 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000383
Chris Lattner18258c62006-11-17 22:37:34 +0000384 // BCC represents an arbitrary conditional branch on a predicate.
385 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
386 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000387 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000388 "b${cond:cc} ${cond:reg}, $dst"
389 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000390}
391
Chris Lattner9f0bc652007-02-25 05:34:32 +0000392// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000393let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000394 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000395 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
396 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000397 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000398 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000399 CR0,CR1,CR5,CR6,CR7,
400 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
401 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000402 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +0000403 def BL_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000404 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000405 "bl $func", BrB, []>; // See Pat patterns below.
406 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000407 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000408 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
409 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000410 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000411 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000412 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000413}
414
415// ELF ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000416let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000417 // All calls clobber the non-callee saved registers...
418 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +0000419 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000420 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
421 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000422 CR0,CR1,CR5,CR6,CR7,
423 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
424 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000425 // Convenient aliases for call instructions
426 def BL_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000427 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000428 "bl $func", BrB, []>; // See Pat patterns below.
429 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000430 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000431 "bla $func", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000432 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000433 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000434 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000435 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000436 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000437}
438
Chris Lattner001db452006-06-06 21:29:23 +0000439// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000441 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
442 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000443def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000444 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
445 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000447 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
448 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000449def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000450 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
451 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000453 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
454 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000456 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
457 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000458def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000459 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
460 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000461def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000462 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
463 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000464
465//===----------------------------------------------------------------------===//
466// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000467//
Chris Lattner26e552b2006-11-14 19:19:53 +0000468
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000469// Unindexed (r+i) Loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000470let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000471def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000472 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000473 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000474def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000475 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000476 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000477 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000478def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000479 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000480 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000482 "lwz $rD, $src", LdStGeneral,
483 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000484
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000486 "lfs $rD, $src", LdStLFDU,
487 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000488def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000489 "lfd $rD, $src", LdStLFD,
490 [(set F8RC:$rD, (load iaddr:$src))]>;
491
Chris Lattner4eab7142006-11-10 02:08:47 +0000492
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000493// Unindexed (r+i) Loads with Update (preinc).
Evan Chengcaf778a2007-08-01 23:07:38 +0000494def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000495 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000496 []>, RegConstraint<"$addr.reg = $ea_result">,
497 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000498
Evan Chengcaf778a2007-08-01 23:07:38 +0000499def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000500 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000501 []>, RegConstraint<"$addr.reg = $ea_result">,
502 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000503
Evan Chengcaf778a2007-08-01 23:07:38 +0000504def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000505 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000506 []>, RegConstraint<"$addr.reg = $ea_result">,
507 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000508
Evan Chengcaf778a2007-08-01 23:07:38 +0000509def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000510 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000511 []>, RegConstraint<"$addr.reg = $ea_result">,
512 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000513
Evan Chengcaf778a2007-08-01 23:07:38 +0000514def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000515 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000516 []>, RegConstraint<"$addr.reg = $ea_result">,
517 NoEncode<"$ea_result">;
518
Evan Chengcaf778a2007-08-01 23:07:38 +0000519def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000520 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000521 []>, RegConstraint<"$addr.reg = $ea_result">,
522 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000523}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000524
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000525// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000526//
Chris Lattner834f1ce2008-01-06 23:38:27 +0000527let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000528def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000529 "lbzx $rD, $src", LdStGeneral,
530 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000532 "lhax $rD, $src", LdStLHA,
533 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
534 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000536 "lhzx $rD, $src", LdStGeneral,
537 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000538def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000539 "lwzx $rD, $src", LdStGeneral,
540 [(set GPRC:$rD, (load xaddr:$src))]>;
541
542
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000544 "lhbrx $rD, $src", LdStGeneral,
545 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000546def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000547 "lwbrx $rD, $src", LdStGeneral,
548 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
549
Evan Cheng64d80e32007-07-19 01:14:50 +0000550def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000551 "lfsx $frD, $src", LdStLFDU,
552 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000553def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000554 "lfdx $frD, $src", LdStLFDU,
555 [(set F8RC:$frD, (load xaddr:$src))]>;
556}
557
558//===----------------------------------------------------------------------===//
559// PPC32 Store Instructions.
560//
561
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000562// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000563let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000564def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000565 "stb $rS, $src", LdStGeneral,
566 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000567def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000568 "sth $rS, $src", LdStGeneral,
569 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000570def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000571 "stw $rS, $src", LdStGeneral,
572 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000573def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000574 "stfs $rS, $dst", LdStUX,
575 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000576def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000577 "stfd $rS, $dst", LdStUX,
578 [(store F8RC:$rS, iaddr:$dst)]>;
579}
580
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000581// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000582let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000583def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000584 symbolLo:$ptroff, ptr_rc:$ptrreg),
585 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000586 [(set ptr_rc:$ea_res,
587 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
588 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000589 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000590def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000591 symbolLo:$ptroff, ptr_rc:$ptrreg),
592 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000593 [(set ptr_rc:$ea_res,
594 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
595 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000596 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000597def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000598 symbolLo:$ptroff, ptr_rc:$ptrreg),
599 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000600 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
601 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000602 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000603def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000604 symbolLo:$ptroff, ptr_rc:$ptrreg),
605 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000606 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
607 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000608 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000609def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000610 symbolLo:$ptroff, ptr_rc:$ptrreg),
611 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000612 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
613 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000614 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000615}
616
617
Chris Lattner26e552b2006-11-14 19:19:53 +0000618// Indexed (r+r) Stores.
619//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000620let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000621def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000622 "stbx $rS, $dst", LdStGeneral,
623 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
624 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000625def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000626 "sthx $rS, $dst", LdStGeneral,
627 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
628 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000629def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000630 "stwx $rS, $dst", LdStGeneral,
631 [(store GPRC:$rS, xaddr:$dst)]>,
632 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000633
Chris Lattner2e48a702008-01-06 08:36:04 +0000634let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000635def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000636 "stwux $rS, $rA, $rB", LdStGeneral,
637 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000638}
Evan Cheng64d80e32007-07-19 01:14:50 +0000639def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000640 "sthbrx $rS, $dst", LdStGeneral,
641 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
642 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000643def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000644 "stwbrx $rS, $dst", LdStGeneral,
645 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
646 PPC970_DGroup_Cracked;
647
Evan Cheng64d80e32007-07-19 01:14:50 +0000648def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000649 "stfiwx $frS, $dst", LdStUX,
650 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000651
Evan Cheng64d80e32007-07-19 01:14:50 +0000652def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000653 "stfsx $frS, $dst", LdStUX,
654 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000655def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000656 "stfdx $frS, $dst", LdStUX,
657 [(store F8RC:$frS, xaddr:$dst)]>;
658}
659
660
661//===----------------------------------------------------------------------===//
662// PPC32 Arithmetic Instructions.
663//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000664
Chris Lattner88d211f2006-03-12 09:13:49 +0000665let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000666def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000667 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000668 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000669def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000670 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000671 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
672 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000673def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000674 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000675 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000676def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000677 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000678 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000679def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000681 [(set GPRC:$rD, (add GPRC:$rA,
682 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000683def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000684 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000685 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000686def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000687 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000688 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendling0f940c92007-12-07 21:42:31 +0000689
Chris Lattnerdd415272008-01-10 05:45:39 +0000690let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000691 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
692 "li $rD, $imm", IntGeneral,
693 [(set GPRC:$rD, immSExt16:$imm)]>;
694 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
695 "lis $rD, $imm", IntGeneral,
696 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
697}
Chris Lattner88d211f2006-03-12 09:13:49 +0000698}
Chris Lattner26e552b2006-11-14 19:19:53 +0000699
Chris Lattner88d211f2006-03-12 09:13:49 +0000700let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000701def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000702 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000703 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
704 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000705def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000706 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000707 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000708 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000709def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000711 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000712def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000713 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000714 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000715def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000716 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000717 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000718def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000719 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000720 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000721def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000722 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000723def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000724 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000725def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000726 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000727}
Nate Begemaned428532004-09-04 05:00:00 +0000728
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000729
Chris Lattner88d211f2006-03-12 09:13:49 +0000730let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000731def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000732 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000733 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000736 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000739 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000740def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000741 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000742 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000743def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000744 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000745 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000746def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000748 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000750 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000751 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000752def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000754 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000755def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000756 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000757 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000759 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000760 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000761def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000763 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000764}
Chris Lattner26e552b2006-11-14 19:19:53 +0000765
Chris Lattner88d211f2006-03-12 09:13:49 +0000766let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000767def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000769 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000770def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000772 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000773def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000775 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000776def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000777 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000778 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000779
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000781 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000782def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000784}
785let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000786//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000787// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000788def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000790def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000791 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000792
Evan Cheng64d80e32007-07-19 01:14:50 +0000793def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000795 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000796def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000797 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000798 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000799def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000801 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000802def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000804 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000805}
Chris Lattner919c0322005-10-01 01:35:02 +0000806
807/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000808///
809/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000810/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000811/// that they will fill slots (which could cause the load of a LSU reject to
812/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +0000813def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000814 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000815 []>, // (set F4RC:$frD, F4RC:$frB)
816 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000817def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000818 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000819 []>, // (set F8RC:$frD, F8RC:$frB)
820 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000821def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000822 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000823 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
824 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000825
Chris Lattner88d211f2006-03-12 09:13:49 +0000826let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000827// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000829 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000830 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000831def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000832 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000833 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000836 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000837def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000838 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000839 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000840def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000841 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000842 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000843def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000844 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000845 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000846}
Chris Lattner919c0322005-10-01 01:35:02 +0000847
Nate Begeman6b3dc552004-08-29 22:45:13 +0000848
Nate Begeman07aada82004-08-30 02:28:06 +0000849// XL-Form instructions. condition register logical ops.
850//
Evan Cheng64d80e32007-07-19 01:14:50 +0000851def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000852 "mcrf $BF, $BFA", BrMCR>,
853 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000854
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000855def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
856 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000857 "creqv $CRD, $CRA, $CRB", BrCR,
858 []>;
859
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000860def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
861 (ins CRBITRC:$CRA, CRBITRC:$CRB),
862 "cror $CRD, $CRA, $CRB", BrCR,
863 []>;
864
865def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000866 "creqv $dst, $dst, $dst", BrCR,
867 []>;
868
Chris Lattner88d211f2006-03-12 09:13:49 +0000869// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000870//
Evan Cheng64d80e32007-07-19 01:14:50 +0000871def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
872 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000873 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000874let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000875def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
876 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000877 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000878}
Chris Lattner1877ec92006-03-13 21:52:10 +0000879
Evan Cheng64d80e32007-07-19 01:14:50 +0000880def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
881 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000882 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000883def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
884 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000885 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000886
887// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
888// a GPR on the PPC970. As such, copies in and out have the same performance
889// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +0000890def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000891 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000892 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000893def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +0000894 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000895 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000896
Evan Cheng64d80e32007-07-19 01:14:50 +0000897def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000898 "mtcrf $FXM, $rS", BrMCRX>,
899 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000900def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000901 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000902def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000903 "mfcr $rT, $FXM", SprMFCR>,
904 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000905
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000906// Instructions to manipulate FPSCR. Only long double handling uses these.
907// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
908
909def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
910 "mffs $rT", IntMFFS,
911 [(set F8RC:$rT, (PPCmffs))]>,
912 PPC970_DGroup_Single, PPC970_Unit_FPU;
913def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
914 "mtfsb0 $FM", IntMTFSB0,
915 [(PPCmtfsb0 (i32 imm:$FM))]>,
916 PPC970_DGroup_Single, PPC970_Unit_FPU;
917def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
918 "mtfsb1 $FM", IntMTFSB0,
919 [(PPCmtfsb1 (i32 imm:$FM))]>,
920 PPC970_DGroup_Single, PPC970_Unit_FPU;
921def FADDrtz: AForm_2<63, 21,
922 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
923 "fadd $FRT, $FRA, $FRB", FPGeneral,
924 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
925 PPC970_DGroup_Single, PPC970_Unit_FPU;
926// MTFSF does not actually produce an FP result. We pretend it copies
927// input reg B to the output. If we didn't do this it would look like the
928// instruction had no outputs (because we aren't modelling the FPSCR) and
929// it would be deleted.
930def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
931 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
932 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
933 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
934 F8RC:$rT, F8RC:$FRB))]>,
935 PPC970_DGroup_Single, PPC970_Unit_FPU;
936
Chris Lattner88d211f2006-03-12 09:13:49 +0000937let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000938
939// XO-Form instructions. Arithmetic instructions that can set overflow bit
940//
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000943 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000944def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000946 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
947 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000948def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000949 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000950 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000951def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000952 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000953 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000954 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000955def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000956 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000957 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000958 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000959def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000960 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000961 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000962def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000963 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000964 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000965def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000966 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000967 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000968def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000969 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000970 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000971def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000972 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000973 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
974 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000975def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000976 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000977 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000978def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000979 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000980 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000981def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000982 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000983 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000984def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000985 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000986 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000987def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000988 "subfme $rT, $rA", IntGeneral,
989 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000990def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000991 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000992 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000993}
Nate Begeman07aada82004-08-30 02:28:06 +0000994
995// A-Form instructions. Most of the instructions executed in the FPU are of
996// this type.
997//
Chris Lattner88d211f2006-03-12 09:13:49 +0000998let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000999def FMADD : AForm_1<63, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +00001000 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001001 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001002 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001003 F8RC:$FRB))]>,
1004 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001005def FMADDS : AForm_1<59, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +00001006 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001007 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001008 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001009 F4RC:$FRB))]>,
1010 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001011def FMSUB : AForm_1<63, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001012 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001013 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001014 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001015 F8RC:$FRB))]>,
1016 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001017def FMSUBS : AForm_1<59, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001018 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001019 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001020 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001021 F4RC:$FRB))]>,
1022 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001023def FNMADD : AForm_1<63, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001024 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001025 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001026 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001027 F8RC:$FRB)))]>,
1028 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001029def FNMADDS : AForm_1<59, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001030 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001031 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001032 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001033 F4RC:$FRB)))]>,
1034 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001035def FNMSUB : AForm_1<63, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001036 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001037 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001038 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001039 F8RC:$FRB)))]>,
1040 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001041def FNMSUBS : AForm_1<59, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001042 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001043 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001044 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001045 F4RC:$FRB)))]>,
1046 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001047// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1048// having 4 of these, force the comparison to always be an 8-byte double (code
1049// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001050// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001051def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001052 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001053 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001054 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001055def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001056 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001057 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001058 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001059def FADD : AForm_2<63, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001060 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001061 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001062 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001063def FADDS : AForm_2<59, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001064 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001065 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001066 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001067def FDIV : AForm_2<63, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001068 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001069 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +00001070 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001071def FDIVS : AForm_2<59, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001072 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001073 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001074 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001075def FMUL : AForm_3<63, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001076 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001077 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001078 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001079def FMULS : AForm_3<59, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001080 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001081 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001082 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001083def FSUB : AForm_2<63, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001084 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001085 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001086 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001087def FSUBS : AForm_2<59, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001088 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001089 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001090 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001091}
Nate Begeman07aada82004-08-30 02:28:06 +00001092
Chris Lattner88d211f2006-03-12 09:13:49 +00001093let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001094// M-Form instructions. rotate and mask instructions.
1095//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001096let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001097// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001098def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001099 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001100 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001101 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1102 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001103}
Chris Lattner14522e32005-04-19 05:21:30 +00001104def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001105 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001106 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001107 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001108def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001109 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001110 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001111 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001112def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001113 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001114 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001115 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001116}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001117
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001118
Chris Lattner2eb25172005-09-09 00:39:56 +00001119//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001120// DWARF Pseudo Instructions
1121//
1122
Evan Cheng64d80e32007-07-19 01:14:50 +00001123def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001124 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001125 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001126 (i32 imm:$file))]>;
1127
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001128//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001129// PowerPC Instruction Patterns
1130//
1131
Chris Lattner30e21a42005-09-26 22:20:16 +00001132// Arbitrary immediate support. Implement in terms of LIS/ORI.
1133def : Pat<(i32 imm:$imm),
1134 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001135
1136// Implement the 'not' operation with the NOR instruction.
1137def NOT : Pat<(not GPRC:$in),
1138 (NOR GPRC:$in, GPRC:$in)>;
1139
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001140// ADD an arbitrary immediate.
1141def : Pat<(add GPRC:$in, imm:$imm),
1142 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1143// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001144def : Pat<(or GPRC:$in, imm:$imm),
1145 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001146// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001147def : Pat<(xor GPRC:$in, imm:$imm),
1148 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001149// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001150def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001151 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001152
Chris Lattner956f43c2006-06-16 20:22:01 +00001153// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001154def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001155 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001156def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001157 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001158
Nate Begeman35ef9132006-01-11 21:21:00 +00001159// ROTL
1160def : Pat<(rotl GPRC:$in, GPRC:$sh),
1161 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1162def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1163 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001164
Nate Begemanf42f1332006-09-22 05:01:56 +00001165// RLWNM
1166def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1167 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1168
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001169// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +00001170def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1171 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001172def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1173 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001174def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001175 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001176def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001177 (BL_ELF texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001178
Chris Lattner860e8862005-11-17 07:30:41 +00001179// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001180def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1181def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1182def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1183def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001184def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1185def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001186def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1187 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001188def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1189 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001190def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1191 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001192
Nate Begemana07da922005-12-14 22:54:33 +00001193// Fused negative multiply subtract, alternate pattern
1194def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1195 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1196 Requires<[FPContractions]>;
1197def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1198 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1199 Requires<[FPContractions]>;
1200
Chris Lattner4172b102005-12-06 02:10:38 +00001201// Standard shifts. These are represented separately from the real shifts above
1202// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1203// amounts.
1204def : Pat<(sra GPRC:$rS, GPRC:$rB),
1205 (SRAW GPRC:$rS, GPRC:$rB)>;
1206def : Pat<(srl GPRC:$rS, GPRC:$rB),
1207 (SRW GPRC:$rS, GPRC:$rB)>;
1208def : Pat<(shl GPRC:$rS, GPRC:$rB),
1209 (SLW GPRC:$rS, GPRC:$rB)>;
1210
Evan Cheng466685d2006-10-09 20:57:25 +00001211def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001212 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001213def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001214 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001215def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001216 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001217def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001218 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001219def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001220 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001221def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001222 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001223def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001224 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001225def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001226 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001227def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001228 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001229def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001230 (FMRSD (LFSX xaddr:$src))>;
1231
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001232include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001233include "PPCInstr64Bit.td"