blob: cfe4e39c6416e2858d9705b0e2874273678ef586 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Jim Grosbach662a8162010-12-06 23:57:07 +000077def t_bltarget : Operand<i32> {
78 let EncoderMethod = "getThumbBLTargetOpValue";
79}
80
Bill Wendlingef4a68b2010-11-30 07:44:32 +000081def MemModeThumbAsmOperand : AsmOperandClass {
82 let Name = "MemModeThumb";
83 let SuperClasses = [];
84}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// t_addrmode_rr := reg + reg
87//
88def t_addrmode_rr : Operand<i32>,
89 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
90 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
93
Evan Chengc38f2bc2007-01-23 22:59:13 +000094// t_addrmode_s4 := reg + reg
95// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000096//
Evan Chengc38f2bc2007-01-23 22:59:13 +000097def t_addrmode_s4 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +000099 let EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000100 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000101 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000102 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000103}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000104
105// t_addrmode_s2 := reg + reg
106// reg + imm5 * 2
107//
108def t_addrmode_s2 : Operand<i32>,
109 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000110 let EncoderMethod = "getAddrModeS2OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000111 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000112 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000113 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000114}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000115
116// t_addrmode_s1 := reg + reg
117// reg + imm5
118//
119def t_addrmode_s1 : Operand<i32>,
120 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000121 let EncoderMethod = "getAddrModeS1OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000122 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000124 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000125}
126
127// t_addrmode_sp := sp + imm8 * 4
128//
129def t_addrmode_sp : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000131 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000132 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000134 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000135}
136
Bill Wendlingb8958b02010-12-08 01:57:09 +0000137// t_addrmode_pc := <label> => pc + imm8 * 4
138//
139def t_addrmode_pc : Operand<i32> {
140 let EncoderMethod = "getAddrModePCOpValue";
141 let ParserMatchClass = MemModeThumbAsmOperand;
142}
143
Evan Chenga8e29892007-01-19 07:51:42 +0000144//===----------------------------------------------------------------------===//
145// Miscellaneous Instructions.
146//
147
Jim Grosbach4642ad32010-02-22 23:10:38 +0000148// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
149// from removing one half of the matched pairs. That breaks PEI, which assumes
150// these will always be in pairs, and asserts if it finds otherwise. Better way?
151let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000152def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000153 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
154 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
155 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000156
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000157def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000158 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
159 [(ARMcallseq_start imm:$amt)]>,
160 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000161}
Evan Cheng44bec522007-05-15 01:29:07 +0000162
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000163// T1Disassembly - A simple class to make encoding some disassembly patterns
164// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000165class T1Disassembly<bits<2> op1, bits<8> op2>
166 : T1Encoding<0b101111> {
167 let Inst{9-8} = op1;
168 let Inst{7-0} = op2;
169}
170
Johnny Chenbd2c6232010-02-25 03:28:51 +0000171def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
172 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000173 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000174
Johnny Chend86d2692010-02-25 17:51:03 +0000175def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
176 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000177 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000178
179def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
180 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000181 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000182
183def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
184 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000185 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000186
187def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
188 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000189 T1Disassembly<0b11, 0x40>; // A8.6.157
190
191// The i32imm operand $val can be used by a debugger to store more information
192// about the breakpoint.
193def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
194 [/* For disassembly only; pattern left blank */]>,
195 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
196 // A8.6.22
197 bits<8> val;
198 let Inst{7-0} = val;
199}
Johnny Chend86d2692010-02-25 17:51:03 +0000200
201def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
202 [/* For disassembly only; pattern left blank */]>,
203 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000204 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000205 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000206 let Inst{4} = 1;
207 let Inst{3} = 1; // Big-Endian
208 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000209}
210
211def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
212 [/* For disassembly only; pattern left blank */]>,
213 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000214 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000215 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000216 let Inst{4} = 1;
217 let Inst{3} = 0; // Little-Endian
218 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000219}
220
Johnny Chen93042d12010-03-02 18:14:57 +0000221// Change Processor State is a system instruction -- for disassembly only.
222// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000223//
224// opt{4-0} = mode ==> don't care
225// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
226// opt{8-6} = AIF from Inst{2-0}
227// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000228//
229// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
230// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000231def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000232 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000233 T1Misc<0b0110011> {
234 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000235 let Inst{3} = 0;
236 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000237}
Johnny Chen93042d12010-03-02 18:14:57 +0000238
Evan Cheng35d6c412009-08-04 23:47:55 +0000239// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000240let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000241def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000242 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000243 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000244 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000245 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000246 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000247 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000248}
Evan Chenga8e29892007-01-19 07:51:42 +0000249
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000250// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000251def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000252 "add\t$dst, pc, $rhs", []>,
253 T1Encoding<{1,0,1,0,0,?}> {
254 // A6.2 & A8.6.10
255 bits<3> dst;
256 bits<8> rhs;
257 let Inst{10-8} = dst;
258 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000259}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000260
Bill Wendling0ae28e42010-11-19 22:37:33 +0000261// ADD <Rd>, sp, #<imm8>
262// This is rematerializable, which is particularly useful for taking the
263// address of locals.
264let isReMaterializable = 1 in
265def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
266 "add\t$dst, $sp, $rhs", []>,
267 T1Encoding<{1,0,1,0,1,?}> {
268 // A6.2 & A8.6.8
269 bits<3> dst;
270 bits<8> rhs;
271 let Inst{10-8} = dst;
272 let Inst{7-0} = rhs;
273}
274
275// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000276def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000277 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000278 T1Misc<{0,0,0,0,0,?,?}> {
279 // A6.2.5 & A8.6.8
280 bits<7> rhs;
281 let Inst{6-0} = rhs;
282}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000283
Bill Wendling0ae28e42010-11-19 22:37:33 +0000284// SUB sp, sp, #<imm7>
285// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000286def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 T1Misc<{0,0,0,0,1,?,?}> {
289 // A6.2.5 & A8.6.214
290 bits<7> rhs;
291 let Inst{6-0} = rhs;
292}
Evan Cheng86198642009-08-07 00:34:42 +0000293
Bill Wendling0ae28e42010-11-19 22:37:33 +0000294// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000295def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000296 "add\t$dst, $rhs", []>,
297 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000298 // A8.6.9 Encoding T1
299 bits<4> dst;
300 let Inst{7} = dst{3};
301 let Inst{6-3} = 0b1101;
302 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000303}
Evan Cheng86198642009-08-07 00:34:42 +0000304
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000306def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000307 "add\t$dst, $rhs", []>,
308 T1Special<{0,0,?,?}> {
309 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000310 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000311 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000312 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000313 let Inst{2-0} = 0b101;
314}
Evan Cheng86198642009-08-07 00:34:42 +0000315
Evan Chenga8e29892007-01-19 07:51:42 +0000316//===----------------------------------------------------------------------===//
317// Control Flow Instructions.
318//
319
Jim Grosbachc732adf2009-09-30 01:35:11 +0000320let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000321 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
322 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000323 T1Special<{1,1,0,?}> {
324 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000325 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000326 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000327 }
Bill Wendling602890d2010-11-19 01:33:10 +0000328
Evan Cheng9d945f72007-02-01 01:49:46 +0000329 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000330 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
331 IIC_Br, "bx\t$Rm",
332 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000333 T1Special<{1,1,0,?}> {
334 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000335 bits<4> Rm;
336 let Inst{6-3} = Rm;
337 let Inst{2-0} = 0b000;
338 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000341// Indirect branches
342let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000343 def tBRIND : TI<(outs), (ins GPR:$Rm),
344 IIC_Br,
345 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000346 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000347 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000348 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000349 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000350 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000351 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000352 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000353 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000354}
355
Evan Chenga8e29892007-01-19 07:51:42 +0000356// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000357let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
358 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000359def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000360 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000361 "pop${p}\t$regs", []>,
362 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000363 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000364 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000365 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000366 let Inst{7-0} = regs{7-0};
367}
Evan Chenga8e29892007-01-19 07:51:42 +0000368
Bill Wendling0480e282010-12-01 02:36:55 +0000369// All calls clobber the non-callee saved registers. SP is marked as a use to
370// prevent stack-pointer assignments that appear immediately before calls from
371// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000372let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000373 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000374 Defs = [R0, R1, R2, R3, R12, LR,
375 D0, D1, D2, D3, D4, D5, D6, D7,
376 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000377 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
378 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000379 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000380 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000381 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000382 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000383 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000384 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000385 bits<21> func;
386 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000387 let Inst{13} = 1;
388 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000389 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000390 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000391
Evan Chengb6207242009-08-01 00:16:10 +0000392 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000393 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach662a8162010-12-06 23:57:07 +0000394 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000395 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000396 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000397 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000398 bits<21> func;
399 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000400 let Inst{13} = 1;
401 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000402 let Inst{10-1} = func{10-1};
403 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000404 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000405
Evan Chengb6207242009-08-01 00:16:10 +0000406 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000407 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000408 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000409 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000410 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
411 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000412
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000413 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000414 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000415 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000416 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000417 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000418 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000419 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000420 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000421}
422
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000423let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000424 // On Darwin R9 is call-clobbered.
425 // R7 is marked as a use to prevent frame-pointer assignments from being
426 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000427 Defs = [R0, R1, R2, R3, R9, R12, LR,
428 D0, D1, D2, D3, D4, D5, D6, D7,
429 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000430 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
431 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000432 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000433 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000434 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
435 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000437 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000438 bits<21> func;
439 let Inst{25-16} = func{20-11};
440 let Inst{13} = 1;
441 let Inst{11} = 1;
442 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000443 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000444
Evan Chengb6207242009-08-01 00:16:10 +0000445 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000446 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach662a8162010-12-06 23:57:07 +0000447 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
448 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000449 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000450 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000451 bits<21> func;
452 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000453 let Inst{13} = 1;
454 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000455 let Inst{10-1} = func{10-1};
456 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000457 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000458
Evan Chengb6207242009-08-01 00:16:10 +0000459 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000460 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
461 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000462 [(ARMtcall GPR:$func)]>,
463 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000464 T1Special<{1,1,1,?}> {
465 // A6.2.3 & A8.6.24
466 bits<4> func;
467 let Inst{6-3} = func;
468 let Inst{2-0} = 0b000;
469 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000470
471 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000472 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000473 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000474 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000475 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000476 "mov\tlr, pc\n\tbx\t$func",
477 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000478 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000479}
480
Bill Wendling0480e282010-12-01 02:36:55 +0000481let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
482 let isPredicable = 1 in
483 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
484 "b\t$target", [(br bb:$target)]>,
485 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Evan Cheng225dfe92007-01-30 01:13:37 +0000487 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000488 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000489 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000490 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000491
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000492 def tBR_JTr : tPseudoInst<(outs),
493 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
494 Size2Bytes, IIC_Br,
495 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
496 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000497 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000498}
499
Evan Chengc85e8322007-07-05 07:13:32 +0000500// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000501// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000502let isBranch = 1, isTerminator = 1 in
Jim Grosbachceab5012010-12-04 00:20:40 +0000503 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$p), IIC_Br,
504 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000505 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000506 T1Encoding<{1,1,0,1,?,?}> {
507 bits<4> p;
508 let Inst{11-8} = p;
509}
Evan Chenga8e29892007-01-19 07:51:42 +0000510
Evan Chengde17fb62009-10-31 23:46:45 +0000511// Compare and branch on zero / non-zero
512let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000513 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
514 "cbz\t$Rn, $target", []>,
515 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000516 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000517 bits<6> target;
518 bits<3> Rn;
519 let Inst{9} = target{5};
520 let Inst{7-3} = target{4-0};
521 let Inst{2-0} = Rn;
522 }
Evan Chengde17fb62009-10-31 23:46:45 +0000523
524 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000525 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000526 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000527 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000528 bits<6> target;
529 bits<3> Rn;
530 let Inst{9} = target{5};
531 let Inst{7-3} = target{4-0};
532 let Inst{2-0} = Rn;
533 }
Evan Chengde17fb62009-10-31 23:46:45 +0000534}
535
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000536// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
537// A8.6.16 B: Encoding T1
538// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000539let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000540def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
541 "svc", "\t$imm", []>, Encoding16 {
542 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000543 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000544 let Inst{11-8} = 0b1111;
545 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000546}
547
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000548// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000549let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000550def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000551 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000552 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
556// Load Store Instructions.
557//
558
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000559let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000560def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000561 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
562 AddrModeT1_4, IIC_iLoad_r,
563 "ldr", "\t$Rt, $addr",
564 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000565
Bill Wendling1fd374e2010-11-30 22:57:21 +0000566def tLDRi: // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000567 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
568 AddrModeT1_4, IIC_iLoad_r,
569 "ldr", "\t$Rt, $addr",
570 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000571
Bill Wendling1fd374e2010-11-30 22:57:21 +0000572def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000573 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
574 AddrModeT1_1, IIC_iLoad_bh_r,
575 "ldrb", "\t$Rt, $addr",
576 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000577
578def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000579 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000580 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000581 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000582 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000583
Bill Wendling1fd374e2010-11-30 22:57:21 +0000584def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000585 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
586 AddrModeT1_2, IIC_iLoad_bh_r,
587 "ldrh", "\t$dst, $addr",
588 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000589
590def tLDRHi: // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000591 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000592 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000593 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000594 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000595
Evan Cheng2f297df2009-07-11 07:08:13 +0000596let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000597def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000598 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
599 AddrModeT1_1, IIC_iLoad_bh_r,
600 "ldrsb", "\t$dst, $addr",
601 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000602
Evan Cheng2f297df2009-07-11 07:08:13 +0000603let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000604def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000605 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
606 AddrModeT1_2, IIC_iLoad_bh_r,
607 "ldrsh", "\t$dst, $addr",
608 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000609
Dan Gohman15511cf2008-12-03 18:15:48 +0000610let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000611def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
612 "ldr", "\t$Rt, $addr",
613 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
614 T1LdStSP<{1,?,?}> {
615 bits<3> Rt;
616 bits<8> addr;
617 let Inst{10-8} = Rt;
618 let Inst{7-0} = addr;
619}
Evan Cheng012f2d92007-01-24 08:53:17 +0000620
Evan Cheng8e59ea92007-02-07 00:06:56 +0000621// Special instruction for restore. It cannot clobber condition register
622// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000623let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000624// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000625def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000626 "ldr", "\t$dst, $addr", []>,
627 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000628
Evan Cheng012f2d92007-01-24 08:53:17 +0000629// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000630// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000631let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000632def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000633 "ldr", ".n\t$Rt, $addr",
634 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
635 T1Encoding<{0,1,0,0,1,?}> {
636 // A6.2 & A8.6.59
637 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000638 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000639 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000640 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000641}
Evan Chengfa775d02007-03-19 07:20:03 +0000642
643// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000644let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
645 isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000646def tLDRcp : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
647 "ldr", "\t$Rt, $addr", []>,
648 T1LdStSP<{1,?,?}> {
649 // A6.2 & A8.6.57 T2
650 bits<3> Rt;
651 bits<8> addr;
652 let Inst{10-8} = Rt;
653 let Inst{7-0} = addr;
654}
Evan Chenga8e29892007-01-19 07:51:42 +0000655
Bill Wendling1fd374e2010-11-30 22:57:21 +0000656def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000657 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
658 AddrModeT1_4, IIC_iStore_r,
659 "str", "\t$src, $addr",
660 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000661
Bill Wendling1fd374e2010-11-30 22:57:21 +0000662def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000663 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000664 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000665 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000666 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000667
Bill Wendling1fd374e2010-11-30 22:57:21 +0000668def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000669 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
670 AddrModeT1_1, IIC_iStore_bh_r,
671 "strb", "\t$src, $addr",
672 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000673
674def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000675 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000676 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000677 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000678 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000679
680def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000681 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
682 AddrModeT1_2, IIC_iStore_bh_r,
683 "strh", "\t$src, $addr",
684 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000685
686def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000687 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000688 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000689 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000690 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000691
Jim Grosbachd967cd02010-12-07 21:50:47 +0000692def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
693 "str", "\t$Rt, $addr",
694 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
695 T1LdStSP<{0,?,?}> {
696 bits<3> Rt;
697 bits<8> addr;
698 let Inst{10-8} = Rt;
699 let Inst{7-0} = addr;
700}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000701
Bill Wendling3f8c1102010-11-30 23:54:45 +0000702let mayStore = 1, neverHasSideEffects = 1 in
703// Special instruction for spill. It cannot clobber condition register when it's
704// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000705// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000706def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000707 "str", "\t$src, $addr", []>,
708 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000709
710//===----------------------------------------------------------------------===//
711// Load / store multiple Instructions.
712//
713
Bill Wendling6c470b82010-11-13 09:09:38 +0000714multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
715 InstrItinClass itin_upd, bits<6> T1Enc,
716 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000717 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000718 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000719 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000720 T1Encoding<T1Enc> {
721 bits<3> Rn;
722 bits<8> regs;
723 let Inst{10-8} = Rn;
724 let Inst{7-0} = regs;
725 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000726 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000727 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000728 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000729 T1Encoding<T1Enc> {
730 bits<3> Rn;
731 bits<8> regs;
732 let Inst{10-8} = Rn;
733 let Inst{7-0} = regs;
734 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000735}
736
Bill Wendling73fe34a2010-11-16 01:16:36 +0000737// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000738let neverHasSideEffects = 1 in {
739
740let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
741defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
742 {1,1,0,0,1,?}, 1>;
743
744let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
745defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
746 {1,1,0,0,0,?}, 0>;
747
748} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000749
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000750let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000751def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000752 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000753 "pop${p}\t$regs", []>,
754 T1Misc<{1,1,0,?,?,?,?}> {
755 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000756 let Inst{8} = regs{15};
757 let Inst{7-0} = regs{7-0};
758}
Evan Cheng4b322e52009-08-11 21:11:32 +0000759
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000760let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000761def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000762 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000763 "push${p}\t$regs", []>,
764 T1Misc<{0,1,0,?,?,?,?}> {
765 bits<16> regs;
766 let Inst{8} = regs{14};
767 let Inst{7-0} = regs{7-0};
768}
Evan Chenga8e29892007-01-19 07:51:42 +0000769
770//===----------------------------------------------------------------------===//
771// Arithmetic Instructions.
772//
773
Bill Wendling1d045ee2010-12-01 02:28:08 +0000774// Helper classes for encoding T1pI patterns:
775class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
776 string opc, string asm, list<dag> pattern>
777 : T1pI<oops, iops, itin, opc, asm, pattern>,
778 T1DataProcessing<opA> {
779 bits<3> Rm;
780 bits<3> Rn;
781 let Inst{5-3} = Rm;
782 let Inst{2-0} = Rn;
783}
784class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
785 string opc, string asm, list<dag> pattern>
786 : T1pI<oops, iops, itin, opc, asm, pattern>,
787 T1Misc<opA> {
788 bits<3> Rm;
789 bits<3> Rd;
790 let Inst{5-3} = Rm;
791 let Inst{2-0} = Rd;
792}
793
Bill Wendling76f4e102010-12-01 01:20:15 +0000794// Helper classes for encoding T1sI patterns:
795class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
796 string opc, string asm, list<dag> pattern>
797 : T1sI<oops, iops, itin, opc, asm, pattern>,
798 T1DataProcessing<opA> {
799 bits<3> Rd;
800 bits<3> Rn;
801 let Inst{5-3} = Rn;
802 let Inst{2-0} = Rd;
803}
804class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
805 string opc, string asm, list<dag> pattern>
806 : T1sI<oops, iops, itin, opc, asm, pattern>,
807 T1General<opA> {
808 bits<3> Rm;
809 bits<3> Rn;
810 bits<3> Rd;
811 let Inst{8-6} = Rm;
812 let Inst{5-3} = Rn;
813 let Inst{2-0} = Rd;
814}
815class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
816 string opc, string asm, list<dag> pattern>
817 : T1sI<oops, iops, itin, opc, asm, pattern>,
818 T1General<opA> {
819 bits<3> Rd;
820 bits<3> Rm;
821 let Inst{5-3} = Rm;
822 let Inst{2-0} = Rd;
823}
824
825// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000826class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
827 string opc, string asm, list<dag> pattern>
828 : T1sIt<oops, iops, itin, opc, asm, pattern>,
829 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000830 bits<3> Rdn;
831 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000832 let Inst{5-3} = Rm;
833 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000834}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000835class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
836 string opc, string asm, list<dag> pattern>
837 : T1sIt<oops, iops, itin, opc, asm, pattern>,
838 T1General<opA> {
839 bits<3> Rdn;
840 bits<8> imm8;
841 let Inst{10-8} = Rdn;
842 let Inst{7-0} = imm8;
843}
844
845// Add with carry register
846let isCommutable = 1, Uses = [CPSR] in
847def tADC : // A8.6.2
848 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
849 "adc", "\t$Rdn, $Rm",
850 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000851
David Goodwinc9ee1182009-06-25 22:49:55 +0000852// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000853def tADDi3 : // A8.6.4 T1
854 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
855 "add", "\t$Rd, $Rm, $imm3",
856 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000857 bits<3> imm3;
858 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000859}
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000861def tADDi8 : // A8.6.4 T2
862 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
863 IIC_iALUi,
864 "add", "\t$Rdn, $imm8",
865 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000866
David Goodwinc9ee1182009-06-25 22:49:55 +0000867// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000868let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000869def tADDrr : // A8.6.6 T1
870 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
871 IIC_iALUr,
872 "add", "\t$Rd, $Rn, $Rm",
873 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000874
Evan Chengcd799b92009-06-12 20:46:18 +0000875let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000876def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
877 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000878 T1Special<{0,0,?,?}> {
879 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000880 bits<4> Rdn;
881 bits<4> Rm;
882 let Inst{7} = Rdn{3};
883 let Inst{6-3} = Rm;
884 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000885}
Evan Chenga8e29892007-01-19 07:51:42 +0000886
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000887// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000888let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000889def tAND : // A8.6.12
890 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
891 IIC_iBITr,
892 "and", "\t$Rdn, $Rm",
893 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000894
David Goodwinc9ee1182009-06-25 22:49:55 +0000895// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000896def tASRri : // A8.6.14
897 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
898 IIC_iMOVsi,
899 "asr", "\t$Rd, $Rm, $imm5",
900 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000901 bits<5> imm5;
902 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000903}
Evan Chenga8e29892007-01-19 07:51:42 +0000904
David Goodwinc9ee1182009-06-25 22:49:55 +0000905// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000906def tASRrr : // A8.6.15
907 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
908 IIC_iMOVsr,
909 "asr", "\t$Rdn, $Rm",
910 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000911
David Goodwinc9ee1182009-06-25 22:49:55 +0000912// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000913def tBIC : // A8.6.20
914 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
915 IIC_iBITr,
916 "bic", "\t$Rdn, $Rm",
917 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000918
David Goodwinc9ee1182009-06-25 22:49:55 +0000919// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000920let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000921//FIXME: Disable CMN, as CCodes are backwards from compare expectations
922// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000923//def tCMN : // A8.6.33
924// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
925// IIC_iCMPr,
926// "cmn", "\t$lhs, $rhs",
927// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000928
929def tCMNz : // A8.6.33
930 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
931 IIC_iCMPr,
932 "cmn", "\t$Rn, $Rm",
933 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
934
935} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000936
David Goodwinc9ee1182009-06-25 22:49:55 +0000937// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000938let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000939def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
940 "cmp", "\t$Rn, $imm8",
941 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
942 T1General<{1,0,1,?,?}> {
943 // A8.6.35
944 bits<3> Rn;
945 bits<8> imm8;
946 let Inst{10-8} = Rn;
947 let Inst{7-0} = imm8;
948}
949
David Goodwinc9ee1182009-06-25 22:49:55 +0000950// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000951def tCMPr : // A8.6.36 T1
952 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
953 IIC_iCMPr,
954 "cmp", "\t$Rn, $Rm",
955 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
956
Bill Wendling849f2e32010-11-29 00:18:15 +0000957def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
958 "cmp", "\t$Rn, $Rm", []>,
959 T1Special<{0,1,?,?}> {
960 // A8.6.36 T2
961 bits<4> Rm;
962 bits<4> Rn;
963 let Inst{7} = Rn{3};
964 let Inst{6-3} = Rm;
965 let Inst{2-0} = Rn{2-0};
966}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000967} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000968
Evan Chenga8e29892007-01-19 07:51:42 +0000969
David Goodwinc9ee1182009-06-25 22:49:55 +0000970// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000971let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000972def tEOR : // A8.6.45
973 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
974 IIC_iBITr,
975 "eor", "\t$Rdn, $Rm",
976 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000977
David Goodwinc9ee1182009-06-25 22:49:55 +0000978// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000979def tLSLri : // A8.6.88
980 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
981 IIC_iMOVsi,
982 "lsl", "\t$Rd, $Rm, $imm5",
983 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000984 bits<5> imm5;
985 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000986}
Evan Chenga8e29892007-01-19 07:51:42 +0000987
David Goodwinc9ee1182009-06-25 22:49:55 +0000988// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000989def tLSLrr : // A8.6.89
990 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
991 IIC_iMOVsr,
992 "lsl", "\t$Rdn, $Rm",
993 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000994
David Goodwinc9ee1182009-06-25 22:49:55 +0000995// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000996def tLSRri : // A8.6.90
997 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
998 IIC_iMOVsi,
999 "lsr", "\t$Rd, $Rm, $imm5",
1000 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001001 bits<5> imm5;
1002 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001003}
Evan Chenga8e29892007-01-19 07:51:42 +00001004
David Goodwinc9ee1182009-06-25 22:49:55 +00001005// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001006def tLSRrr : // A8.6.91
1007 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1008 IIC_iMOVsr,
1009 "lsr", "\t$Rdn, $Rm",
1010 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001011
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001012// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001013let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001014def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1015 "mov", "\t$Rd, $imm8",
1016 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1017 T1General<{1,0,0,?,?}> {
1018 // A8.6.96
1019 bits<3> Rd;
1020 bits<8> imm8;
1021 let Inst{10-8} = Rd;
1022 let Inst{7-0} = imm8;
1023}
Evan Chenga8e29892007-01-19 07:51:42 +00001024
1025// TODO: A7-73: MOV(2) - mov setting flag.
1026
Evan Chengcd799b92009-06-12 20:46:18 +00001027let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001028// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001029def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1030 "mov\t$Rd, $Rm", []>,
1031 T1Special<0b1000> {
1032 // A8.6.97
1033 bits<4> Rd;
1034 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001035 // Bits {7-6} are encoded by the T1Special value.
1036 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001037 let Inst{2-0} = Rd{2-0};
1038}
Evan Cheng446c4282009-07-11 06:43:01 +00001039let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001040def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1041 "movs\t$Rd, $Rm", []>, Encoding16 {
1042 // A8.6.97
1043 bits<3> Rd;
1044 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001045 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001046 let Inst{5-3} = Rm;
1047 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001048}
Evan Cheng446c4282009-07-11 06:43:01 +00001049
1050// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001051def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1052 "mov\t$Rd, $Rm", []>,
1053 T1Special<{1,0,0,?}> {
1054 // A8.6.97
1055 bits<4> Rd;
1056 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001057 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001058 let Inst{6-3} = Rm;
1059 let Inst{2-0} = Rd{2-0};
1060}
1061def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1062 "mov\t$Rd, $Rm", []>,
1063 T1Special<{1,0,?,0}> {
1064 // A8.6.97
1065 bits<4> Rd;
1066 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001067 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001068 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001069 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001070 let Inst{2-0} = Rd{2-0};
1071}
1072def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1073 "mov\t$Rd, $Rm", []>,
1074 T1Special<{1,0,?,?}> {
1075 // A8.6.97
1076 bits<4> Rd;
1077 bits<4> Rm;
1078 let Inst{7} = Rd{3};
1079 let Inst{6-3} = Rm;
1080 let Inst{2-0} = Rd{2-0};
1081}
Evan Chengcd799b92009-06-12 20:46:18 +00001082} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001083
Bill Wendling0480e282010-12-01 02:36:55 +00001084// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001085let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001086def tMUL : // A8.6.105 T1
1087 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1088 IIC_iMUL32,
1089 "mul", "\t$Rdn, $Rm, $Rdn",
1090 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Bill Wendling76f4e102010-12-01 01:20:15 +00001092// Move inverse register
1093def tMVN : // A8.6.107
1094 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1095 "mvn", "\t$Rd, $Rn",
1096 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001097
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001098// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001099let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001100def tORR : // A8.6.114
1101 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1102 IIC_iBITr,
1103 "orr", "\t$Rdn, $Rm",
1104 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001105
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001106// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001107def tREV : // A8.6.134
1108 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1109 IIC_iUNAr,
1110 "rev", "\t$Rd, $Rm",
1111 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1112 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001113
Bill Wendling1d045ee2010-12-01 02:28:08 +00001114def tREV16 : // A8.6.135
1115 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1116 IIC_iUNAr,
1117 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001118 [(set tGPR:$Rd,
1119 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1120 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1121 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1122 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001123 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001124
Bill Wendling1d045ee2010-12-01 02:28:08 +00001125def tREVSH : // A8.6.136
1126 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1127 IIC_iUNAr,
1128 "revsh", "\t$Rd, $Rm",
1129 [(set tGPR:$Rd,
1130 (sext_inreg
1131 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1132 (shl tGPR:$Rm, (i32 8))), i16))]>,
1133 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001134
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001135// Rotate right register
1136def tROR : // A8.6.139
1137 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1138 IIC_iMOVsr,
1139 "ror", "\t$Rdn, $Rm",
1140 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001141
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001142// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001143def tRSB : // A8.6.141
1144 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1145 IIC_iALUi,
1146 "rsb", "\t$Rd, $Rn, #0",
1147 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001148
David Goodwinc9ee1182009-06-25 22:49:55 +00001149// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001150let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001151def tSBC : // A8.6.151
1152 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1153 IIC_iALUr,
1154 "sbc", "\t$Rdn, $Rm",
1155 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001156
David Goodwinc9ee1182009-06-25 22:49:55 +00001157// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001158def tSUBi3 : // A8.6.210 T1
1159 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1160 IIC_iALUi,
1161 "sub", "\t$Rd, $Rm, $imm3",
1162 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001163 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001164 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001165}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001166
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001167def tSUBi8 : // A8.6.210 T2
1168 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1169 IIC_iALUi,
1170 "sub", "\t$Rdn, $imm8",
1171 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001172
Bill Wendling76f4e102010-12-01 01:20:15 +00001173// Subtract register
1174def tSUBrr : // A8.6.212
1175 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1176 IIC_iALUr,
1177 "sub", "\t$Rd, $Rn, $Rm",
1178 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001179
1180// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Bill Wendling76f4e102010-12-01 01:20:15 +00001182// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183def tSXTB : // A8.6.222
1184 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1185 IIC_iUNAr,
1186 "sxtb", "\t$Rd, $Rm",
1187 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1188 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001189
Bill Wendling1d045ee2010-12-01 02:28:08 +00001190// Sign-extend short
1191def tSXTH : // A8.6.224
1192 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1193 IIC_iUNAr,
1194 "sxth", "\t$Rd, $Rm",
1195 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1196 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Bill Wendling1d045ee2010-12-01 02:28:08 +00001198// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001199let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001200def tTST : // A8.6.230
1201 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1202 "tst", "\t$Rn, $Rm",
1203 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Bill Wendling1d045ee2010-12-01 02:28:08 +00001205// Zero-extend byte
1206def tUXTB : // A8.6.262
1207 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1208 IIC_iUNAr,
1209 "uxtb", "\t$Rd, $Rm",
1210 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1211 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001212
Bill Wendling1d045ee2010-12-01 02:28:08 +00001213// Zero-extend short
1214def tUXTH : // A8.6.264
1215 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1216 IIC_iUNAr,
1217 "uxth", "\t$Rd, $Rm",
1218 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1219 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001220
Jim Grosbach80dc1162010-02-16 21:23:02 +00001221// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001222// Expanded after instruction selection into a branch sequence.
1223let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001224 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001225 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001226 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001227 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001228
Evan Cheng007ea272009-08-12 05:17:19 +00001229
1230// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001231let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001232def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1233 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001234 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001235 bits<4> Rdn;
1236 bits<4> Rm;
1237 let Inst{7} = Rdn{3};
1238 let Inst{6-3} = Rm;
1239 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001240}
Evan Cheng007ea272009-08-12 05:17:19 +00001241
Evan Chengc4af4632010-11-17 20:13:28 +00001242let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001243def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1244 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001245 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001246 bits<3> Rdn;
1247 bits<8> Rm;
1248 let Inst{10-8} = Rdn;
1249 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001250}
1251
Owen Andersonf523e472010-09-23 23:45:25 +00001252} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001253
Evan Chenga8e29892007-01-19 07:51:42 +00001254// tLEApcrel - Load a pc-relative address into a register without offending the
1255// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001256let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001257def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1258 "adr${p}\t$Rd, #$label", []>,
1259 T1Encoding<{1,0,1,0,0,?}> {
1260 // A6.2 & A8.6.10
1261 bits<3> Rd;
1262 let Inst{10-8} = Rd;
1263 // FIXME: Add label encoding/fixup
1264}
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Bill Wendling67077412010-11-30 00:18:30 +00001266def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001267 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001268 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1269 T1Encoding<{1,0,1,0,0,?}> {
1270 // A6.2 & A8.6.10
1271 bits<3> Rd;
1272 let Inst{10-8} = Rd;
1273 // FIXME: Add label encoding/fixup
1274}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001275
Evan Chenga8e29892007-01-19 07:51:42 +00001276//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001277// TLS Instructions
1278//
1279
1280// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001281let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1282def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1283 "bl\t__aeabi_read_tp",
1284 [(set R0, ARMthread_pointer)]> {
1285 // Encoding is 0xf7fffffe.
1286 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001287}
1288
Bill Wendling0480e282010-12-01 02:36:55 +00001289//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001290// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001291//
1292
1293// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1294// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1295// from some other function to get here, and we're using the stack frame for the
1296// containing function to save/restore registers, we can't keep anything live in
1297// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1298// tromped upon when we get here from a longjmp(). We force everthing out of
1299// registers except for our own input by listing the relevant registers in
1300// Defs. By doing so, we also cause the prologue/epilogue code to actively
1301// preserve all of the callee-saved resgisters, which is exactly what we want.
1302// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001303let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1304 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1305def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1306 AddrModeNone, SizeSpecial, NoItinerary, "","",
1307 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001308
1309// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001310let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001311 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001312def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001313 AddrModeNone, SizeSpecial, IndexModeNone,
1314 Pseudo, NoItinerary, "", "",
1315 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1316 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001317
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001318//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001319// Non-Instruction Patterns
1320//
1321
Jim Grosbach97a884d2010-12-07 20:41:06 +00001322// Comparisons
1323def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1324 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1325def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1326 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1327
Evan Cheng892837a2009-07-10 02:09:04 +00001328// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001329def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1330 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1331def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001332 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001333def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1334 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001335
1336// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001337def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1338 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1339def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1340 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1341def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1342 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001343
Evan Chenga8e29892007-01-19 07:51:42 +00001344// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001345def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1346def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001347
Evan Chengd85ac4d2007-01-27 02:29:45 +00001348// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001349def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1350 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001351
Evan Chenga8e29892007-01-19 07:51:42 +00001352// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001353def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001354 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001355def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001356 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001357
1358def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001359 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001360def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001361 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001362
1363// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001364def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1365 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1366def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1367 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001368
1369// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001370def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1371 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001372
Evan Chengb60c02e2007-01-26 19:13:16 +00001373// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001374def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1375def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1376def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001377
Evan Cheng0e87e232009-08-28 00:31:43 +00001378// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001379// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001380def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001381 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001382 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001383def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001384 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001385 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001386
Evan Cheng0e87e232009-08-28 00:31:43 +00001387def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1388 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1389def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1390 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001391
Evan Chenga8e29892007-01-19 07:51:42 +00001392// Large immediate handling.
1393
1394// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001395def : T1Pat<(i32 thumb_immshifted:$src),
1396 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1397 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001398
Evan Cheng9cb9e672009-06-27 02:26:13 +00001399def : T1Pat<(i32 imm0_255_comp:$src),
1400 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001401
1402// Pseudo instruction that combines ldr from constpool and add pc. This should
1403// be expanded into two instructions late to allow if-conversion and
1404// scheduling.
1405let isReMaterializable = 1 in
1406def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001407 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001408 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1409 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001410 Requires<[IsThumb, IsThumb1Only]>;