blob: 48ded47bbf19d6ecb16799eb88840ebe59c606f7 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson99493b22010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Owen Andersone85bd772010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000216
Owen Andersone85bd772010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000221
Evan Chengd2ca8132010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000226
Bob Wilson052ba452010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson99493b22010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilson052ba452010-03-22 18:22:06 +0000241
Owen Andersone85bd772010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
Owen Andersone85bd772010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000251
Evan Chengd2ca8132010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000254
Bob Wilson052ba452010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson99493b22010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Owen Andersone85bd772010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000288 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000289 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
290class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000291 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000292 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000293 (ins addrmode6:$addr), IIC_VLD2x2,
Bob Wilson95808322010-03-18 20:18:39 +0000294 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
297def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
298def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000299
Bob Wilson95808322010-03-18 20:18:39 +0000300def VLD2q8 : VLD2Q<0b0000, "8">;
301def VLD2q16 : VLD2Q<0b0100, "16">;
302def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000303
Bob Wilson9d84fb32010-09-14 20:59:49 +0000304def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
305def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
306def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000307
Evan Chengd2ca8132010-10-09 01:03:04 +0000308def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
309def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
310def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000311
Bob Wilson92cb9322010-03-20 20:10:51 +0000312// ...with address register writeback:
313class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
314 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000315 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000316 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000317 "$addr.addr = $wb", []>;
318class VLD2QWB<bits<4> op7_4, string Dt>
319 : NLdSt<0, 0b10, 0b0011, op7_4,
320 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000321 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2x2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000322 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000323 "$addr.addr = $wb", []>;
324
325def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
326def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
327def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000328
329def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
330def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
331def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
332
Evan Chengd2ca8132010-10-09 01:03:04 +0000333def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
334def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
335def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000336
Evan Chengd2ca8132010-10-09 01:03:04 +0000337def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
338def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
339def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341// ...with double-spaced registers (for disassembly only):
342def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
343def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
344def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000345def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
346def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
347def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000348
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000349// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000350class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
351 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000352 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000353 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000354
Bob Wilson00bf1d92010-03-20 18:14:26 +0000355def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
356def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
357def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000358
Bob Wilson9d84fb32010-09-14 20:59:49 +0000359def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
360def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
361def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000362
Bob Wilson92cb9322010-03-20 20:10:51 +0000363// ...with address register writeback:
364class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
365 : NLdSt<0, 0b10, op11_8, op7_4,
366 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Cheng84f69e82010-10-09 01:45:34 +0000367 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000368 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000369 "$addr.addr = $wb", []>;
370
371def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
372def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
373def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000374
Evan Cheng84f69e82010-10-09 01:45:34 +0000375def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
376def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
377def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000378
Bob Wilson92cb9322010-03-20 20:10:51 +0000379// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000380def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
381def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
382def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000383def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
384def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
385def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000386
Evan Cheng84f69e82010-10-09 01:45:34 +0000387def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
388def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
389def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000390
Bob Wilson92cb9322010-03-20 20:10:51 +0000391// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000392def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
393def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
394def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000395
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000396// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000397class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
398 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000399 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000400 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000401 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000402
Bob Wilson00bf1d92010-03-20 18:14:26 +0000403def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
404def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
405def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000406
Bob Wilson9d84fb32010-09-14 20:59:49 +0000407def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
408def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
409def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000410
Bob Wilson92cb9322010-03-20 20:10:51 +0000411// ...with address register writeback:
412class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
414 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000415 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
416 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000417 "$addr.addr = $wb", []>;
418
419def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
420def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
421def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000422
Bob Wilson9d84fb32010-09-14 20:59:49 +0000423def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
424def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
425def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000428def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
429def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
430def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000431def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
432def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
433def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000434
Bob Wilson9d84fb32010-09-14 20:59:49 +0000435def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
436def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
437def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000438
Bob Wilson92cb9322010-03-20 20:10:51 +0000439// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000440def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
441def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
442def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000443
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000444} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
445
Bob Wilson8466fa12010-09-13 23:01:35 +0000446// Classes for VLD*LN pseudo-instructions with multi-register operands.
447// These are expanded to real instructions after register allocation.
448class VLDQLNPseudo<InstrItinClass itin>
449 : PseudoNLdSt<(outs QPR:$dst),
450 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
451 itin, "$src = $dst">;
452class VLDQLNWBPseudo<InstrItinClass itin>
453 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
454 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
455 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
456class VLDQQLNPseudo<InstrItinClass itin>
457 : PseudoNLdSt<(outs QQPR:$dst),
458 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
459 itin, "$src = $dst">;
460class VLDQQLNWBPseudo<InstrItinClass itin>
461 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
462 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
463 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
464class VLDQQQQLNPseudo<InstrItinClass itin>
465 : PseudoNLdSt<(outs QQQQPR:$dst),
466 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
467 itin, "$src = $dst">;
468class VLDQQQQLNWBPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
470 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
471 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
472
Bob Wilsonb07c1712009-10-07 21:53:04 +0000473// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000474class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
475 PatFrag LoadOp>
476 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst),
477 (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane),
478 IIC_VLD1ln, "vld1", Dt, "\\{$dst[$lane]\\}, $addr",
479 "$src = $dst",
480 [(set DPR:$dst, (vector_insert (Ty DPR:$src),
481 (i32 (LoadOp addrmode6:$addr)),
482 imm:$lane))]>;
483class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
484 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
485 (i32 (LoadOp addrmode6:$addr)),
486 imm:$lane))];
487}
488
489def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8>;
490def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16>;
491def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load>;
492
493def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
494def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
495def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
496
497let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
498
499// ...with address register writeback:
500class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
501 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst, GPR:$wb),
502 (ins addrmode6:$addr, am6offset:$offset,
503 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
504 "\\{$dst[$lane]\\}, $addr$offset",
505 "$src = $dst, $addr.addr = $wb", []>;
506
507def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8">;
508def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16">;
509def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32">;
510
511def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
512def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
513def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000514
Bob Wilson243fcc52009-09-01 04:26:28 +0000515// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000516class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
517 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000518 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Chengd2ca8132010-10-09 01:03:04 +0000519 IIC_VLD2ln, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000520 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000521
Bob Wilson39842552010-03-22 16:43:10 +0000522def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
523def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
524def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000525
Evan Chengd2ca8132010-10-09 01:03:04 +0000526def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
527def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
528def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000529
Bob Wilson41315282010-03-20 20:39:53 +0000530// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000531def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
532def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000533
Evan Chengd2ca8132010-10-09 01:03:04 +0000534def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
535def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000536
Bob Wilsona1023642010-03-20 20:47:18 +0000537// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000538class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
539 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000540 (ins addrmode6:$addr, am6offset:$offset,
Evan Chengd2ca8132010-10-09 01:03:04 +0000541 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000542 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000543 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
544
Bob Wilson39842552010-03-22 16:43:10 +0000545def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
546def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
547def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000548
Evan Chengd2ca8132010-10-09 01:03:04 +0000549def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
550def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
551def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000552
Bob Wilson39842552010-03-22 16:43:10 +0000553def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
554def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000555
Evan Chengd2ca8132010-10-09 01:03:04 +0000556def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
557def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000558
Bob Wilson243fcc52009-09-01 04:26:28 +0000559// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000560class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
561 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000562 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000563 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Bob Wilson41315282010-03-20 20:39:53 +0000564 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
565 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000566
Bob Wilson39842552010-03-22 16:43:10 +0000567def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
568def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
569def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000570
Evan Cheng84f69e82010-10-09 01:45:34 +0000571def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
572def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
573def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000574
Bob Wilson41315282010-03-20 20:39:53 +0000575// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000576def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
577def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000578
Evan Cheng84f69e82010-10-09 01:45:34 +0000579def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
580def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000581
Bob Wilsona1023642010-03-20 20:47:18 +0000582// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000583class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
584 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000585 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000586 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000587 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000588 IIC_VLD3lnu, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000589 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000590 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
591 []>;
592
Bob Wilson39842552010-03-22 16:43:10 +0000593def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
594def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
595def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000596
Evan Cheng84f69e82010-10-09 01:45:34 +0000597def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
598def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
599def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000600
Bob Wilson39842552010-03-22 16:43:10 +0000601def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
602def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000603
Evan Cheng84f69e82010-10-09 01:45:34 +0000604def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
605def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000606
Bob Wilson243fcc52009-09-01 04:26:28 +0000607// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000608class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
609 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000610 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
611 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000612 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000613 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000614 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000615
Bob Wilson39842552010-03-22 16:43:10 +0000616def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
617def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
618def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000619
Evan Cheng10dc63f2010-10-09 04:07:58 +0000620def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
621def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
622def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000623
Bob Wilson41315282010-03-20 20:39:53 +0000624// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000625def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
626def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000627
Evan Cheng10dc63f2010-10-09 04:07:58 +0000628def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
629def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000630
Bob Wilsona1023642010-03-20 20:47:18 +0000631// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000632class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
633 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000634 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000635 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000636 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000637 IIC_VLD4ln, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000638"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000639"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
640 []>;
641
Bob Wilson39842552010-03-22 16:43:10 +0000642def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
643def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
644def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000645
Evan Cheng10dc63f2010-10-09 04:07:58 +0000646def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
647def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
648def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000649
Bob Wilson39842552010-03-22 16:43:10 +0000650def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
651def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000652
Evan Cheng10dc63f2010-10-09 04:07:58 +0000653def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
654def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000655
Bob Wilsonb07c1712009-10-07 21:53:04 +0000656// VLD1DUP : Vector Load (single element to all lanes)
657// VLD2DUP : Vector Load (single 2-element structure to all lanes)
658// VLD3DUP : Vector Load (single 3-element structure to all lanes)
659// VLD4DUP : Vector Load (single 4-element structure to all lanes)
660// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000661} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000662
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000663let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000664
Bob Wilson709d5922010-08-25 23:27:42 +0000665// Classes for VST* pseudo-instructions with multi-register operands.
666// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000667class VSTQPseudo<InstrItinClass itin>
668 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
669class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000670 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000671 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000672 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000673class VSTQQPseudo<InstrItinClass itin>
674 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
675class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000676 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000677 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000678 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000679class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000680 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000681 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000682 "$addr.addr = $wb">;
683
Bob Wilson11d98992010-03-23 06:20:33 +0000684// VST1 : Vector Store (multiple single elements)
685class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach95369592010-10-13 23:34:31 +0000686 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src),
687 IIC_VST1, "vst1", Dt, "\\{$src\\}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000688class VST1Q<bits<4> op7_4, string Dt>
689 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000690 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST1x2,
Bob Wilson11d98992010-03-23 06:20:33 +0000691 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
692
693def VST1d8 : VST1D<0b0000, "8">;
694def VST1d16 : VST1D<0b0100, "16">;
695def VST1d32 : VST1D<0b1000, "32">;
696def VST1d64 : VST1D<0b1100, "64">;
697
698def VST1q8 : VST1Q<0b0000, "8">;
699def VST1q16 : VST1Q<0b0100, "16">;
700def VST1q32 : VST1Q<0b1000, "32">;
701def VST1q64 : VST1Q<0b1100, "64">;
702
Evan Cheng60ff8792010-10-11 22:03:18 +0000703def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
704def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
705def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
706def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000707
Bob Wilson25eb5012010-03-20 20:54:36 +0000708// ...with address register writeback:
709class VST1DWB<bits<4> op7_4, string Dt>
710 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000711 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000712 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000713class VST1QWB<bits<4> op7_4, string Dt>
714 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000715 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000716 IIC_VST1x2u, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000717 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000718
719def VST1d8_UPD : VST1DWB<0b0000, "8">;
720def VST1d16_UPD : VST1DWB<0b0100, "16">;
721def VST1d32_UPD : VST1DWB<0b1000, "32">;
722def VST1d64_UPD : VST1DWB<0b1100, "64">;
723
724def VST1q8_UPD : VST1QWB<0b0000, "8">;
725def VST1q16_UPD : VST1QWB<0b0100, "16">;
726def VST1q32_UPD : VST1QWB<0b1000, "32">;
727def VST1q64_UPD : VST1QWB<0b1100, "64">;
728
Evan Cheng60ff8792010-10-11 22:03:18 +0000729def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
730def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
731def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
732def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000733
Bob Wilson052ba452010-03-22 18:22:06 +0000734// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000735class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000736 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000737 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000738 IIC_VST1x3, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000739class VST1D3WB<bits<4> op7_4, string Dt>
740 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000741 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000742 DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000743 IIC_VST1x3u, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000744 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000745
746def VST1d8T : VST1D3<0b0000, "8">;
747def VST1d16T : VST1D3<0b0100, "16">;
748def VST1d32T : VST1D3<0b1000, "32">;
749def VST1d64T : VST1D3<0b1100, "64">;
750
751def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
752def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
753def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
754def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
755
Evan Cheng60ff8792010-10-11 22:03:18 +0000756def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
757def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000758
Bob Wilson052ba452010-03-22 18:22:06 +0000759// ...with 4 registers (some of these are only for the disassembler):
760class VST1D4<bits<4> op7_4, string Dt>
761 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
762 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000763 IIC_VST1x4, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Bob Wilson052ba452010-03-22 18:22:06 +0000764 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000765class VST1D4WB<bits<4> op7_4, string Dt>
766 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000767 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000768 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
769 "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000770 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000771
Bob Wilson052ba452010-03-22 18:22:06 +0000772def VST1d8Q : VST1D4<0b0000, "8">;
773def VST1d16Q : VST1D4<0b0100, "16">;
774def VST1d32Q : VST1D4<0b1000, "32">;
775def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000776
777def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
778def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
779def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000780def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000781
Evan Cheng60ff8792010-10-11 22:03:18 +0000782def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
783def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000784
Bob Wilsonb36ec862009-08-06 18:47:44 +0000785// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000786class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
787 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
788 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000789 IIC_VST2, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000790class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000791 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000792 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000793 IIC_VST2x2, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000794 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000795
Bob Wilson068b18b2010-03-20 21:15:48 +0000796def VST2d8 : VST2D<0b1000, 0b0000, "8">;
797def VST2d16 : VST2D<0b1000, 0b0100, "16">;
798def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000799
Bob Wilson95808322010-03-18 20:18:39 +0000800def VST2q8 : VST2Q<0b0000, "8">;
801def VST2q16 : VST2Q<0b0100, "16">;
802def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000803
Evan Cheng60ff8792010-10-11 22:03:18 +0000804def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
805def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
806def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000807
Evan Cheng60ff8792010-10-11 22:03:18 +0000808def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
809def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
810def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000811
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000812// ...with address register writeback:
813class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
814 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000815 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000816 IIC_VST2u, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000817 "$addr.addr = $wb", []>;
818class VST2QWB<bits<4> op7_4, string Dt>
819 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000820 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000821 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
822 "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000823 "$addr.addr = $wb", []>;
824
825def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
826def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
827def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000828
829def VST2q8_UPD : VST2QWB<0b0000, "8">;
830def VST2q16_UPD : VST2QWB<0b0100, "16">;
831def VST2q32_UPD : VST2QWB<0b1000, "32">;
832
Evan Cheng60ff8792010-10-11 22:03:18 +0000833def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
834def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
835def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000836
Evan Cheng60ff8792010-10-11 22:03:18 +0000837def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
838def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
839def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000840
Bob Wilson068b18b2010-03-20 21:15:48 +0000841// ...with double-spaced registers (for disassembly only):
842def VST2b8 : VST2D<0b1001, 0b0000, "8">;
843def VST2b16 : VST2D<0b1001, 0b0100, "16">;
844def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000845def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
846def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
847def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000848
Bob Wilsonb36ec862009-08-06 18:47:44 +0000849// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000850class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
851 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000852 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000853 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000854
Bob Wilson068b18b2010-03-20 21:15:48 +0000855def VST3d8 : VST3D<0b0100, 0b0000, "8">;
856def VST3d16 : VST3D<0b0100, 0b0100, "16">;
857def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000858
Evan Cheng60ff8792010-10-11 22:03:18 +0000859def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
860def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
861def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000862
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000863// ...with address register writeback:
864class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
865 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000866 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000867 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000868 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000869 "$addr.addr = $wb", []>;
870
871def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
872def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
873def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000874
Evan Cheng60ff8792010-10-11 22:03:18 +0000875def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
876def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
877def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000878
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000879// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000880def VST3q8 : VST3D<0b0101, 0b0000, "8">;
881def VST3q16 : VST3D<0b0101, 0b0100, "16">;
882def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000883def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
884def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
885def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000886
Evan Cheng60ff8792010-10-11 22:03:18 +0000887def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
888def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
889def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000890
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000891// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000892def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
893def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
894def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +0000895
Bob Wilsonb36ec862009-08-06 18:47:44 +0000896// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000897class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
898 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000899 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000900 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000901 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000902
Bob Wilson068b18b2010-03-20 21:15:48 +0000903def VST4d8 : VST4D<0b0000, 0b0000, "8">;
904def VST4d16 : VST4D<0b0000, 0b0100, "16">;
905def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000906
Evan Cheng60ff8792010-10-11 22:03:18 +0000907def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
908def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
909def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +0000910
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000911// ...with address register writeback:
912class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
913 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000914 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000915 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +0000916 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000917 "$addr.addr = $wb", []>;
918
919def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
920def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
921def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000922
Evan Cheng60ff8792010-10-11 22:03:18 +0000923def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
924def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
925def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000926
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000927// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000928def VST4q8 : VST4D<0b0001, 0b0000, "8">;
929def VST4q16 : VST4D<0b0001, 0b0100, "16">;
930def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000931def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
932def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
933def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000934
Evan Cheng60ff8792010-10-11 22:03:18 +0000935def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
936def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
937def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000938
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000939// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000940def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
941def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
942def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000943
Bob Wilson8466fa12010-09-13 23:01:35 +0000944// Classes for VST*LN pseudo-instructions with multi-register operands.
945// These are expanded to real instructions after register allocation.
946class VSTQLNPseudo<InstrItinClass itin>
947 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
948 itin, "">;
949class VSTQLNWBPseudo<InstrItinClass itin>
950 : PseudoNLdSt<(outs GPR:$wb),
951 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
952 nohash_imm:$lane), itin, "$addr.addr = $wb">;
953class VSTQQLNPseudo<InstrItinClass itin>
954 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
955 itin, "">;
956class VSTQQLNWBPseudo<InstrItinClass itin>
957 : PseudoNLdSt<(outs GPR:$wb),
958 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
959 nohash_imm:$lane), itin, "$addr.addr = $wb">;
960class VSTQQQQLNPseudo<InstrItinClass itin>
961 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
962 itin, "">;
963class VSTQQQQLNWBPseudo<InstrItinClass itin>
964 : PseudoNLdSt<(outs GPR:$wb),
965 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
966 nohash_imm:$lane), itin, "$addr.addr = $wb">;
967
Bob Wilsonb07c1712009-10-07 21:53:04 +0000968// VST1LN : Vector Store (single element from one lane)
969// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000970
Bob Wilson8a3198b2009-09-01 18:51:56 +0000971// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000972class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
973 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000974 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000975 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000976 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000977
Bob Wilson39842552010-03-22 16:43:10 +0000978def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
979def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
980def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000981
Evan Cheng60ff8792010-10-11 22:03:18 +0000982def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
983def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
984def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000985
Bob Wilson41315282010-03-20 20:39:53 +0000986// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000987def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
988def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000989
Evan Cheng60ff8792010-10-11 22:03:18 +0000990def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
991def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000992
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000993// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000994class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
995 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000996 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000997 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000998 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000999 "$addr.addr = $wb", []>;
1000
Bob Wilson39842552010-03-22 16:43:10 +00001001def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
1002def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
1003def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001004
Evan Cheng60ff8792010-10-11 22:03:18 +00001005def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1006def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1007def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001008
Bob Wilson39842552010-03-22 16:43:10 +00001009def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
1010def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001011
Evan Cheng60ff8792010-10-11 22:03:18 +00001012def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1013def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001014
Bob Wilson8a3198b2009-09-01 18:51:56 +00001015// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001016class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1017 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001018 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001019 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001020 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001021
Bob Wilson39842552010-03-22 16:43:10 +00001022def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1023def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1024def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001025
Evan Cheng60ff8792010-10-11 22:03:18 +00001026def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1027def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1028def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001029
Bob Wilson41315282010-03-20 20:39:53 +00001030// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001031def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1032def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001033
Evan Cheng60ff8792010-10-11 22:03:18 +00001034def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1035def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001036
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001037// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001038class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1039 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001040 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001041 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001042 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001043 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001044 "$addr.addr = $wb", []>;
1045
Bob Wilson39842552010-03-22 16:43:10 +00001046def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1047def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1048def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001049
Evan Cheng60ff8792010-10-11 22:03:18 +00001050def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1051def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1052def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001053
Bob Wilson39842552010-03-22 16:43:10 +00001054def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1055def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001056
Evan Cheng60ff8792010-10-11 22:03:18 +00001057def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1058def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001059
Bob Wilson8a3198b2009-09-01 18:51:56 +00001060// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001061class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1062 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001063 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001064 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001065 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001066 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001067
Bob Wilson39842552010-03-22 16:43:10 +00001068def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1069def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1070def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001071
Evan Cheng60ff8792010-10-11 22:03:18 +00001072def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1073def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1074def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001075
Bob Wilson41315282010-03-20 20:39:53 +00001076// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001077def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1078def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001079
Evan Cheng60ff8792010-10-11 22:03:18 +00001080def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1081def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001082
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001083// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001084class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1085 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001086 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001087 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001088 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001089 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001090 "$addr.addr = $wb", []>;
1091
Bob Wilson39842552010-03-22 16:43:10 +00001092def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1093def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1094def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001095
Evan Cheng60ff8792010-10-11 22:03:18 +00001096def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1097def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1098def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001099
Bob Wilson39842552010-03-22 16:43:10 +00001100def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1101def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001102
Evan Cheng60ff8792010-10-11 22:03:18 +00001103def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1104def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001105
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001106} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001107
Bob Wilson205a5ca2009-07-08 18:11:30 +00001108
Bob Wilson5bafff32009-06-22 23:27:02 +00001109//===----------------------------------------------------------------------===//
1110// NEON pattern fragments
1111//===----------------------------------------------------------------------===//
1112
1113// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001114def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001115 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1116 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001117}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001118def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001119 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1120 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001121}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001122def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001123 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1124 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001125}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001126def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001127 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1128 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001129}]>;
1130
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001131// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001132def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001133 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1134 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001135}]>;
1136
Bob Wilson5bafff32009-06-22 23:27:02 +00001137// Translate lane numbers from Q registers to D subregs.
1138def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001140}]>;
1141def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001143}]>;
1144def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001145 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001146}]>;
1147
1148//===----------------------------------------------------------------------===//
1149// Instruction Classes
1150//===----------------------------------------------------------------------===//
1151
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001152// Basic 2-register operations: single-, double- and quad-register.
1153class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1154 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1155 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001156 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1157 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1158 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001159class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001160 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1161 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001162 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1163 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1164 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001165class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001166 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1167 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001168 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1169 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1170 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001171
Bob Wilson69bfbd62010-02-17 22:42:54 +00001172// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001173class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001174 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001175 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001176 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1177 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001178 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1180class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001181 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001182 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001183 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1184 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001185 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1187
Bob Wilson973a0742010-08-30 20:02:30 +00001188// Narrow 2-register operations.
1189class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1190 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1191 InstrItinClass itin, string OpcodeStr, string Dt,
1192 ValueType TyD, ValueType TyQ, SDNode OpNode>
1193 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1194 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1195 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1196
Bob Wilson5bafff32009-06-22 23:27:02 +00001197// Narrow 2-register intrinsics.
1198class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1199 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001200 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001201 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001202 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001203 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001204 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1205
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001206// Long 2-register operations (currently only used for VMOVL).
1207class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1208 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1209 InstrItinClass itin, string OpcodeStr, string Dt,
1210 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001211 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001212 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001213 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001214
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001215// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001216class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001217 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001218 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001219 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001220 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001221class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001222 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001223 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001224 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001225 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001226
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001227// Basic 3-register operations: single-, double- and quad-register.
1228class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1229 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1230 SDNode OpNode, bit Commutable>
1231 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001232 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1233 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001234 let isCommutable = Commutable;
1235}
1236
Bob Wilson5bafff32009-06-22 23:27:02 +00001237class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001238 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001239 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001240 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001241 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1242 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1243 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001244 let isCommutable = Commutable;
1245}
1246// Same as N3VD but no data type.
1247class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1248 InstrItinClass itin, string OpcodeStr,
1249 ValueType ResTy, ValueType OpTy,
1250 SDNode OpNode, bit Commutable>
1251 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001252 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001253 OpcodeStr, "$dst, $src1, $src2", "",
1254 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 let isCommutable = Commutable;
1256}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001257
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001258class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001259 InstrItinClass itin, string OpcodeStr, string Dt,
1260 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001261 : N3V<0, 1, op21_20, op11_8, 1, 0,
1262 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1263 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1264 [(set (Ty DPR:$dst),
1265 (Ty (ShOp (Ty DPR:$src1),
1266 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001267 let isCommutable = 0;
1268}
1269class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001270 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001271 : N3V<0, 1, op21_20, op11_8, 1, 0,
1272 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1273 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1274 [(set (Ty DPR:$dst),
1275 (Ty (ShOp (Ty DPR:$src1),
1276 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001277 let isCommutable = 0;
1278}
1279
Bob Wilson5bafff32009-06-22 23:27:02 +00001280class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001281 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001282 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001284 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1285 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1286 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001287 let isCommutable = Commutable;
1288}
1289class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1290 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001291 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001292 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001293 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001294 OpcodeStr, "$dst, $src1, $src2", "",
1295 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 let isCommutable = Commutable;
1297}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001298class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001299 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001300 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001301 : N3V<1, 1, op21_20, op11_8, 1, 0,
1302 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1303 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1304 [(set (ResTy QPR:$dst),
1305 (ResTy (ShOp (ResTy QPR:$src1),
1306 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1307 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001308 let isCommutable = 0;
1309}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001310class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001311 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001312 : N3V<1, 1, op21_20, op11_8, 1, 0,
1313 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1314 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1315 [(set (ResTy QPR:$dst),
1316 (ResTy (ShOp (ResTy QPR:$src1),
1317 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1318 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001319 let isCommutable = 0;
1320}
Bob Wilson5bafff32009-06-22 23:27:02 +00001321
1322// Basic 3-register intrinsics, both double- and quad-register.
1323class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001324 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001325 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001326 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001327 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1328 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1329 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001330 let isCommutable = Commutable;
1331}
David Goodwin658ea602009-09-25 18:38:29 +00001332class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001334 : N3V<0, 1, op21_20, op11_8, 1, 0,
1335 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1336 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1337 [(set (Ty DPR:$dst),
1338 (Ty (IntOp (Ty DPR:$src1),
1339 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1340 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001341 let isCommutable = 0;
1342}
David Goodwin658ea602009-09-25 18:38:29 +00001343class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001344 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001345 : N3V<0, 1, op21_20, op11_8, 1, 0,
1346 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1347 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1348 [(set (Ty DPR:$dst),
1349 (Ty (IntOp (Ty DPR:$src1),
1350 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001351 let isCommutable = 0;
1352}
Owen Anderson3557d002010-10-26 20:56:57 +00001353class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1354 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001355 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001356 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1357 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1358 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1359 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001360 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001361}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001362
Bob Wilson5bafff32009-06-22 23:27:02 +00001363class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001364 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001365 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001366 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001367 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1368 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1369 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001370 let isCommutable = Commutable;
1371}
David Goodwin658ea602009-09-25 18:38:29 +00001372class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001373 string OpcodeStr, string Dt,
1374 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001375 : N3V<1, 1, op21_20, op11_8, 1, 0,
1376 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1377 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1378 [(set (ResTy QPR:$dst),
1379 (ResTy (IntOp (ResTy QPR:$src1),
1380 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1381 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001382 let isCommutable = 0;
1383}
David Goodwin658ea602009-09-25 18:38:29 +00001384class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001385 string OpcodeStr, string Dt,
1386 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001387 : N3V<1, 1, op21_20, op11_8, 1, 0,
1388 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1389 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1390 [(set (ResTy QPR:$dst),
1391 (ResTy (IntOp (ResTy QPR:$src1),
1392 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1393 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001394 let isCommutable = 0;
1395}
Owen Anderson3557d002010-10-26 20:56:57 +00001396class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1397 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001398 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001399 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1400 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1401 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1402 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001403 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001404}
Bob Wilson5bafff32009-06-22 23:27:02 +00001405
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001406// Multiply-Add/Sub operations: single-, double- and quad-register.
1407class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1408 InstrItinClass itin, string OpcodeStr, string Dt,
1409 ValueType Ty, SDNode MulOp, SDNode OpNode>
1410 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1411 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001412 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001413 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1414
Bob Wilson5bafff32009-06-22 23:27:02 +00001415class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001417 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001418 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001419 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1420 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1421 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1422 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1423
David Goodwin658ea602009-09-25 18:38:29 +00001424class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001425 string OpcodeStr, string Dt,
1426 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001427 : N3V<0, 1, op21_20, op11_8, 1, 0,
1428 (outs DPR:$dst),
1429 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1430 NVMulSLFrm, itin,
1431 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1432 [(set (Ty DPR:$dst),
1433 (Ty (ShOp (Ty DPR:$src1),
1434 (Ty (MulOp DPR:$src2,
1435 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1436 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001437class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 string OpcodeStr, string Dt,
1439 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001440 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001441 (outs DPR:$Vd),
1442 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001443 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001444 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1445 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001446 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001447 (Ty (MulOp DPR:$Vn,
1448 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001449 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001450
Bob Wilson5bafff32009-06-22 23:27:02 +00001451class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001452 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001453 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001454 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001455 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1456 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1457 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1458 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001459class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001461 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001462 : N3V<1, 1, op21_20, op11_8, 1, 0,
1463 (outs QPR:$dst),
1464 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1465 NVMulSLFrm, itin,
1466 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1467 [(set (ResTy QPR:$dst),
1468 (ResTy (ShOp (ResTy QPR:$src1),
1469 (ResTy (MulOp QPR:$src2,
1470 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1471 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001472class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001473 string OpcodeStr, string Dt,
1474 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001475 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001476 : N3V<1, 1, op21_20, op11_8, 1, 0,
1477 (outs QPR:$dst),
1478 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1479 NVMulSLFrm, itin,
1480 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1481 [(set (ResTy QPR:$dst),
1482 (ResTy (ShOp (ResTy QPR:$src1),
1483 (ResTy (MulOp QPR:$src2,
1484 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1485 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001486
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001487// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1488class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1489 InstrItinClass itin, string OpcodeStr, string Dt,
1490 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1491 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001492 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1493 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1494 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1495 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001496class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1497 InstrItinClass itin, string OpcodeStr, string Dt,
1498 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1499 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001500 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1501 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1502 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1503 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001504
Bob Wilson5bafff32009-06-22 23:27:02 +00001505// Neon 3-argument intrinsics, both double- and quad-register.
1506// The destination register is also used as the first source operand register.
1507class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001509 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001510 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001511 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001512 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1514 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1515class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001517 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001518 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001519 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001521 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1522 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1523
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001524// Long Multiply-Add/Sub operations.
1525class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1526 InstrItinClass itin, string OpcodeStr, string Dt,
1527 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1528 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001529 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1530 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1531 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1532 (TyQ (MulOp (TyD DPR:$Vn),
1533 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001534class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1535 InstrItinClass itin, string OpcodeStr, string Dt,
1536 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1537 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1538 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1539 NVMulSLFrm, itin,
1540 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1541 [(set QPR:$dst,
1542 (OpNode (TyQ QPR:$src1),
1543 (TyQ (MulOp (TyD DPR:$src2),
1544 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1545 imm:$lane))))))]>;
1546class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1547 InstrItinClass itin, string OpcodeStr, string Dt,
1548 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1549 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1550 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1551 NVMulSLFrm, itin,
1552 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1553 [(set QPR:$dst,
1554 (OpNode (TyQ QPR:$src1),
1555 (TyQ (MulOp (TyD DPR:$src2),
1556 (TyD (NEONvduplane (TyD DPR_8:$src3),
1557 imm:$lane))))))]>;
1558
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001559// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1560class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1561 InstrItinClass itin, string OpcodeStr, string Dt,
1562 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1563 SDNode OpNode>
1564 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001565 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1566 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1567 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1568 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1569 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001570
Bob Wilson5bafff32009-06-22 23:27:02 +00001571// Neon Long 3-argument intrinsic. The destination register is
1572// a quad-register and is also used as the first source operand register.
1573class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001574 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001575 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001577 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1578 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1579 [(set QPR:$Vd,
1580 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001581class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001582 string OpcodeStr, string Dt,
1583 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001584 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1585 (outs QPR:$dst),
1586 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1587 NVMulSLFrm, itin,
1588 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1589 [(set (ResTy QPR:$dst),
1590 (ResTy (IntOp (ResTy QPR:$src1),
1591 (OpTy DPR:$src2),
1592 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1593 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001594class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1595 InstrItinClass itin, string OpcodeStr, string Dt,
1596 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001597 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1598 (outs QPR:$dst),
1599 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1600 NVMulSLFrm, itin,
1601 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1602 [(set (ResTy QPR:$dst),
1603 (ResTy (IntOp (ResTy QPR:$src1),
1604 (OpTy DPR:$src2),
1605 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1606 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001607
Bob Wilson5bafff32009-06-22 23:27:02 +00001608// Narrowing 3-register intrinsics.
1609class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001610 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001611 Intrinsic IntOp, bit Commutable>
1612 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001613 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001614 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001615 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1616 let isCommutable = Commutable;
1617}
1618
Bob Wilson04d6c282010-08-29 05:57:34 +00001619// Long 3-register operations.
1620class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1621 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001622 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1623 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1624 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1625 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1626 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1627 let isCommutable = Commutable;
1628}
1629class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1630 InstrItinClass itin, string OpcodeStr, string Dt,
1631 ValueType TyQ, ValueType TyD, SDNode OpNode>
1632 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1633 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1634 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1635 [(set QPR:$dst,
1636 (TyQ (OpNode (TyD DPR:$src1),
1637 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1638class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1639 InstrItinClass itin, string OpcodeStr, string Dt,
1640 ValueType TyQ, ValueType TyD, SDNode OpNode>
1641 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1642 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1643 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1644 [(set QPR:$dst,
1645 (TyQ (OpNode (TyD DPR:$src1),
1646 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1647
1648// Long 3-register operations with explicitly extended operands.
1649class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1650 InstrItinClass itin, string OpcodeStr, string Dt,
1651 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1652 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001653 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001654 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1655 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1656 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1657 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1658 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001659}
1660
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001661// Long 3-register intrinsics with explicit extend (VABDL).
1662class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1663 InstrItinClass itin, string OpcodeStr, string Dt,
1664 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1665 bit Commutable>
1666 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1667 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1668 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1669 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1670 (TyD DPR:$src2))))))]> {
1671 let isCommutable = Commutable;
1672}
1673
Bob Wilson5bafff32009-06-22 23:27:02 +00001674// Long 3-register intrinsics.
1675class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 InstrItinClass itin, string OpcodeStr, string Dt,
1677 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001679 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001681 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1682 let isCommutable = Commutable;
1683}
David Goodwin658ea602009-09-25 18:38:29 +00001684class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 string OpcodeStr, string Dt,
1686 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001687 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1688 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1689 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1690 [(set (ResTy QPR:$dst),
1691 (ResTy (IntOp (OpTy DPR:$src1),
1692 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1693 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001694class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1695 InstrItinClass itin, string OpcodeStr, string Dt,
1696 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001697 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1698 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1699 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1700 [(set (ResTy QPR:$dst),
1701 (ResTy (IntOp (OpTy DPR:$src1),
1702 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1703 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001704
Bob Wilson04d6c282010-08-29 05:57:34 +00001705// Wide 3-register operations.
1706class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1707 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1708 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001709 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001710 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1711 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1712 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1713 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 let isCommutable = Commutable;
1715}
1716
1717// Pairwise long 2-register intrinsics, both double- and quad-register.
1718class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 bits<2> op17_16, bits<5> op11_7, bit op4,
1720 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001721 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1722 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001723 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001724 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1725class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 bits<2> op17_16, bits<5> op11_7, bit op4,
1727 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001728 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1729 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001730 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001731 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1732
1733// Pairwise long 2-register accumulate intrinsics,
1734// both double- and quad-register.
1735// The destination register is also used as the first source operand register.
1736class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 bits<2> op17_16, bits<5> op11_7, bit op4,
1738 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1740 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001741 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1742 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1743 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001744class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 bits<2> op17_16, bits<5> op11_7, bit op4,
1746 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1748 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001749 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1750 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1751 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001752
1753// Shift by immediate,
1754// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001755class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001756 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001757 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001758 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001759 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001761 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001762class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001763 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001765 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001766 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001767 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001768 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1769
Johnny Chen6c8648b2010-03-17 23:26:50 +00001770// Long shift by immediate.
1771class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1772 string OpcodeStr, string Dt,
1773 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1774 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001775 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001776 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001777 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1778 (i32 imm:$SIMM))))]>;
1779
Bob Wilson5bafff32009-06-22 23:27:02 +00001780// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001781class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001783 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001784 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001785 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001787 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1788 (i32 imm:$SIMM))))]>;
1789
1790// Shift right by immediate and accumulate,
1791// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001792class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001793 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001794 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1795 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1796 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1797 [(set DPR:$Vd, (Ty (add DPR:$src1,
1798 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001799class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001801 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1802 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1803 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1804 [(set QPR:$Vd, (Ty (add QPR:$src1,
1805 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001806
1807// Shift by immediate and insert,
1808// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001809class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001810 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001811 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1812 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1813 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1814 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001815class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001816 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001817 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1818 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1819 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1820 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001821
1822// Convert, with fractional bits immediate,
1823// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001824class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001826 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001827 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001828 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1829 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1830 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001831class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001833 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001834 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001835 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1836 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1837 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001838
1839//===----------------------------------------------------------------------===//
1840// Multiclasses
1841//===----------------------------------------------------------------------===//
1842
Bob Wilson916ac5b2009-10-03 04:44:16 +00001843// Abbreviations used in multiclass suffixes:
1844// Q = quarter int (8 bit) elements
1845// H = half int (16 bit) elements
1846// S = single int (32 bit) elements
1847// D = double int (64 bit) elements
1848
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001849// Neon 2-register vector operations -- for disassembly only.
1850
1851// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001852multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1853 bits<5> op11_7, bit op4, string opc, string Dt,
1854 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001855 // 64-bit vector types.
1856 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1857 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001858 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001859 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1860 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001861 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001862 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1863 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001864 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001865 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1866 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1867 opc, "f32", asm, "", []> {
1868 let Inst{10} = 1; // overwrite F = 1
1869 }
1870
1871 // 128-bit vector types.
1872 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1873 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001874 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001875 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1876 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001877 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001878 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1879 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001880 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001881 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1882 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1883 opc, "f32", asm, "", []> {
1884 let Inst{10} = 1; // overwrite F = 1
1885 }
1886}
1887
Bob Wilson5bafff32009-06-22 23:27:02 +00001888// Neon 3-register vector operations.
1889
1890// First with only element sizes of 8, 16 and 32 bits:
1891multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001892 InstrItinClass itinD16, InstrItinClass itinD32,
1893 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 string OpcodeStr, string Dt,
1895 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001896 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001897 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001898 OpcodeStr, !strconcat(Dt, "8"),
1899 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001900 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001901 OpcodeStr, !strconcat(Dt, "16"),
1902 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001903 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001904 OpcodeStr, !strconcat(Dt, "32"),
1905 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001906
1907 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001908 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001909 OpcodeStr, !strconcat(Dt, "8"),
1910 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001911 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001912 OpcodeStr, !strconcat(Dt, "16"),
1913 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001914 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001915 OpcodeStr, !strconcat(Dt, "32"),
1916 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001917}
1918
Evan Chengf81bf152009-11-23 21:57:23 +00001919multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1920 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1921 v4i16, ShOp>;
1922 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001923 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001924 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001925 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001926 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001927 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001928}
1929
Bob Wilson5bafff32009-06-22 23:27:02 +00001930// ....then also with element size 64 bits:
1931multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001932 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 string OpcodeStr, string Dt,
1934 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001935 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001937 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 OpcodeStr, !strconcat(Dt, "64"),
1939 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001940 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001941 OpcodeStr, !strconcat(Dt, "64"),
1942 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001943}
1944
1945
Bob Wilson973a0742010-08-30 20:02:30 +00001946// Neon Narrowing 2-register vector operations,
1947// source operand element sizes of 16, 32 and 64 bits:
1948multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1949 bits<5> op11_7, bit op6, bit op4,
1950 InstrItinClass itin, string OpcodeStr, string Dt,
1951 SDNode OpNode> {
1952 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1953 itin, OpcodeStr, !strconcat(Dt, "16"),
1954 v8i8, v8i16, OpNode>;
1955 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1956 itin, OpcodeStr, !strconcat(Dt, "32"),
1957 v4i16, v4i32, OpNode>;
1958 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1959 itin, OpcodeStr, !strconcat(Dt, "64"),
1960 v2i32, v2i64, OpNode>;
1961}
1962
Bob Wilson5bafff32009-06-22 23:27:02 +00001963// Neon Narrowing 2-register vector intrinsics,
1964// source operand element sizes of 16, 32 and 64 bits:
1965multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001966 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001968 Intrinsic IntOp> {
1969 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 itin, OpcodeStr, !strconcat(Dt, "16"),
1971 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 itin, OpcodeStr, !strconcat(Dt, "32"),
1974 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001975 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 itin, OpcodeStr, !strconcat(Dt, "64"),
1977 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001978}
1979
1980
1981// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1982// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001983multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1984 string OpcodeStr, string Dt, SDNode OpNode> {
1985 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1986 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1987 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1988 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1989 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1990 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001991}
1992
1993
1994// Neon 3-register vector intrinsics.
1995
1996// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001997multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001998 InstrItinClass itinD16, InstrItinClass itinD32,
1999 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002000 string OpcodeStr, string Dt,
2001 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002003 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002005 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002006 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002007 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 v2i32, v2i32, IntOp, Commutable>;
2009
2010 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002011 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002014 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002016 v4i32, v4i32, IntOp, Commutable>;
2017}
Owen Anderson3557d002010-10-26 20:56:57 +00002018multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2019 InstrItinClass itinD16, InstrItinClass itinD32,
2020 InstrItinClass itinQ16, InstrItinClass itinQ32,
2021 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002022 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002023 // 64-bit vector types.
2024 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2025 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002026 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002027 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2028 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002029 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002030
2031 // 128-bit vector types.
2032 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2033 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002034 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002035 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2036 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002037 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002038}
Bob Wilson5bafff32009-06-22 23:27:02 +00002039
David Goodwin658ea602009-09-25 18:38:29 +00002040multiclass N3VIntSL_HS<bits<4> op11_8,
2041 InstrItinClass itinD16, InstrItinClass itinD32,
2042 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002043 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002044 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002045 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002046 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002048 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002049 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002050 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002052}
2053
Bob Wilson5bafff32009-06-22 23:27:02 +00002054// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002055multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002056 InstrItinClass itinD16, InstrItinClass itinD32,
2057 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 string OpcodeStr, string Dt,
2059 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002060 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002061 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002062 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002063 OpcodeStr, !strconcat(Dt, "8"),
2064 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002065 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002066 OpcodeStr, !strconcat(Dt, "8"),
2067 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002068}
Owen Anderson3557d002010-10-26 20:56:57 +00002069multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2070 InstrItinClass itinD16, InstrItinClass itinD32,
2071 InstrItinClass itinQ16, InstrItinClass itinQ32,
2072 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002073 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002074 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002075 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002076 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2077 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002078 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002079 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2080 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002081 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002082}
2083
Bob Wilson5bafff32009-06-22 23:27:02 +00002084
2085// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002086multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002087 InstrItinClass itinD16, InstrItinClass itinD32,
2088 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 string OpcodeStr, string Dt,
2090 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002091 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002093 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002094 OpcodeStr, !strconcat(Dt, "64"),
2095 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002096 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002097 OpcodeStr, !strconcat(Dt, "64"),
2098 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002099}
Owen Anderson3557d002010-10-26 20:56:57 +00002100multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2101 InstrItinClass itinD16, InstrItinClass itinD32,
2102 InstrItinClass itinQ16, InstrItinClass itinQ32,
2103 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002104 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002105 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002106 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002107 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2108 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002109 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002110 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2111 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002112 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002113}
Bob Wilson5bafff32009-06-22 23:27:02 +00002114
Bob Wilson5bafff32009-06-22 23:27:02 +00002115// Neon Narrowing 3-register vector intrinsics,
2116// source operand element sizes of 16, 32 and 64 bits:
2117multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 string OpcodeStr, string Dt,
2119 Intrinsic IntOp, bit Commutable = 0> {
2120 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2121 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002123 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2124 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002126 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2127 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002128 v2i32, v2i64, IntOp, Commutable>;
2129}
2130
2131
Bob Wilson04d6c282010-08-29 05:57:34 +00002132// Neon Long 3-register vector operations.
2133
2134multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2135 InstrItinClass itin16, InstrItinClass itin32,
2136 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002137 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002138 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2139 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002140 v8i16, v8i8, OpNode, Commutable>;
2141 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2142 OpcodeStr, !strconcat(Dt, "16"),
2143 v4i32, v4i16, OpNode, Commutable>;
2144 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2145 OpcodeStr, !strconcat(Dt, "32"),
2146 v2i64, v2i32, OpNode, Commutable>;
2147}
2148
2149multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2150 InstrItinClass itin, string OpcodeStr, string Dt,
2151 SDNode OpNode> {
2152 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2153 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2154 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2155 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2156}
2157
2158multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2159 InstrItinClass itin16, InstrItinClass itin32,
2160 string OpcodeStr, string Dt,
2161 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2162 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2163 OpcodeStr, !strconcat(Dt, "8"),
2164 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2165 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2166 OpcodeStr, !strconcat(Dt, "16"),
2167 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2168 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2169 OpcodeStr, !strconcat(Dt, "32"),
2170 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002171}
2172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173// Neon Long 3-register vector intrinsics.
2174
2175// First with only element sizes of 16 and 32 bits:
2176multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002177 InstrItinClass itin16, InstrItinClass itin32,
2178 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002179 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002180 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 OpcodeStr, !strconcat(Dt, "16"),
2182 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002183 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 OpcodeStr, !strconcat(Dt, "32"),
2185 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002186}
2187
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002188multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 InstrItinClass itin, string OpcodeStr, string Dt,
2190 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002191 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002193 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002194 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002195}
2196
Bob Wilson5bafff32009-06-22 23:27:02 +00002197// ....then also with element size of 8 bits:
2198multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002199 InstrItinClass itin16, InstrItinClass itin32,
2200 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002201 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002202 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002204 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002205 OpcodeStr, !strconcat(Dt, "8"),
2206 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002207}
2208
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002209// ....with explicit extend (VABDL).
2210multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2211 InstrItinClass itin, string OpcodeStr, string Dt,
2212 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2213 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2214 OpcodeStr, !strconcat(Dt, "8"),
2215 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2216 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2217 OpcodeStr, !strconcat(Dt, "16"),
2218 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2219 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2220 OpcodeStr, !strconcat(Dt, "32"),
2221 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2222}
2223
Bob Wilson5bafff32009-06-22 23:27:02 +00002224
2225// Neon Wide 3-register vector intrinsics,
2226// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002227multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2228 string OpcodeStr, string Dt,
2229 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2230 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2231 OpcodeStr, !strconcat(Dt, "8"),
2232 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2233 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2234 OpcodeStr, !strconcat(Dt, "16"),
2235 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2236 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2237 OpcodeStr, !strconcat(Dt, "32"),
2238 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002239}
2240
2241
2242// Neon Multiply-Op vector operations,
2243// element sizes of 8, 16 and 32 bits:
2244multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002245 InstrItinClass itinD16, InstrItinClass itinD32,
2246 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002248 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002249 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002251 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002253 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255
2256 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002257 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002259 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002260 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002261 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002262 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002263}
2264
David Goodwin658ea602009-09-25 18:38:29 +00002265multiclass N3VMulOpSL_HS<bits<4> op11_8,
2266 InstrItinClass itinD16, InstrItinClass itinD32,
2267 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002268 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002269 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002271 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002272 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002273 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002274 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2275 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002276 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002277 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2278 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002279}
Bob Wilson5bafff32009-06-22 23:27:02 +00002280
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002281// Neon Intrinsic-Op vector operations,
2282// element sizes of 8, 16 and 32 bits:
2283multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2284 InstrItinClass itinD, InstrItinClass itinQ,
2285 string OpcodeStr, string Dt, Intrinsic IntOp,
2286 SDNode OpNode> {
2287 // 64-bit vector types.
2288 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2289 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2290 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2291 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2292 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2293 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2294
2295 // 128-bit vector types.
2296 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2297 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2298 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2299 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2300 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2301 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2302}
2303
Bob Wilson5bafff32009-06-22 23:27:02 +00002304// Neon 3-argument intrinsics,
2305// element sizes of 8, 16 and 32 bits:
2306multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002307 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002308 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002310 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002311 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002312 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002313 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002314 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002315 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002316
2317 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002318 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002319 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002320 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002321 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002322 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002323 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324}
2325
2326
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002327// Neon Long Multiply-Op vector operations,
2328// element sizes of 8, 16 and 32 bits:
2329multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2330 InstrItinClass itin16, InstrItinClass itin32,
2331 string OpcodeStr, string Dt, SDNode MulOp,
2332 SDNode OpNode> {
2333 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2334 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2335 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2336 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2337 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2338 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2339}
2340
2341multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2342 string Dt, SDNode MulOp, SDNode OpNode> {
2343 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2344 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2345 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2346 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2347}
2348
2349
Bob Wilson5bafff32009-06-22 23:27:02 +00002350// Neon Long 3-argument intrinsics.
2351
2352// First with only element sizes of 16 and 32 bits:
2353multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002354 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002356 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002358 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360}
2361
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002362multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002363 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002364 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002366 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002367 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002368}
2369
Bob Wilson5bafff32009-06-22 23:27:02 +00002370// ....then also with element size of 8 bits:
2371multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002372 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002374 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2375 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002377}
2378
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002379// ....with explicit extend (VABAL).
2380multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2381 InstrItinClass itin, string OpcodeStr, string Dt,
2382 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2383 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2384 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2385 IntOp, ExtOp, OpNode>;
2386 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2387 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2388 IntOp, ExtOp, OpNode>;
2389 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2390 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2391 IntOp, ExtOp, OpNode>;
2392}
2393
Bob Wilson5bafff32009-06-22 23:27:02 +00002394
2395// Neon 2-register vector intrinsics,
2396// element sizes of 8, 16 and 32 bits:
2397multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002398 bits<5> op11_7, bit op4,
2399 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002401 // 64-bit vector types.
2402 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002404 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002405 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002406 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002407 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002408
2409 // 128-bit vector types.
2410 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002411 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002412 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002413 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002415 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002416}
2417
2418
2419// Neon Pairwise long 2-register intrinsics,
2420// element sizes of 8, 16 and 32 bits:
2421multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2422 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002423 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 // 64-bit vector types.
2425 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002427 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002431
2432 // 128-bit vector types.
2433 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002437 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002439}
2440
2441
2442// Neon Pairwise long 2-register accumulate intrinsics,
2443// element sizes of 8, 16 and 32 bits:
2444multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2445 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 // 64-bit vector types.
2448 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002449 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002450 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002453 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002454
2455 // 128-bit vector types.
2456 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002458 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002460 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462}
2463
2464
2465// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002466// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002467// element sizes of 8, 16, 32 and 64 bits:
2468multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002469 InstrItinClass itin, string OpcodeStr, string Dt,
2470 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002472 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002474 let Inst{21-19} = 0b001; // imm6 = 001xxx
2475 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002476 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002478 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2479 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002480 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002482 let Inst{21} = 0b1; // imm6 = 1xxxxx
2483 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002484 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002486 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002487
2488 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002489 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002491 let Inst{21-19} = 0b001; // imm6 = 001xxx
2492 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002493 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002494 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002495 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2496 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002497 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002498 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002499 let Inst{21} = 0b1; // imm6 = 1xxxxx
2500 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002501 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002503 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002504}
2505
Bob Wilson5bafff32009-06-22 23:27:02 +00002506// Neon Shift-Accumulate vector operations,
2507// element sizes of 8, 16, 32 and 64 bits:
2508multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002510 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002511 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002513 let Inst{21-19} = 0b001; // imm6 = 001xxx
2514 }
2515 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002516 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002517 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2518 }
2519 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002521 let Inst{21} = 0b1; // imm6 = 1xxxxx
2522 }
2523 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002524 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002525 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002526
2527 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002528 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002530 let Inst{21-19} = 0b001; // imm6 = 001xxx
2531 }
2532 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002534 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2535 }
2536 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002538 let Inst{21} = 0b1; // imm6 = 1xxxxx
2539 }
2540 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002541 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002542 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002543}
2544
2545
2546// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002547// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002548// element sizes of 8, 16, 32 and 64 bits:
2549multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002550 string OpcodeStr, SDNode ShOp,
2551 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002552 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002553 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002554 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002555 let Inst{21-19} = 0b001; // imm6 = 001xxx
2556 }
2557 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002558 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002559 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2560 }
2561 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002562 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002563 let Inst{21} = 0b1; // imm6 = 1xxxxx
2564 }
2565 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002566 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002567 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002568
2569 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002570 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002571 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002572 let Inst{21-19} = 0b001; // imm6 = 001xxx
2573 }
2574 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002575 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002576 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2577 }
2578 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002579 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002580 let Inst{21} = 0b1; // imm6 = 1xxxxx
2581 }
2582 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002583 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002584 // imm6 = xxxxxx
2585}
2586
2587// Neon Shift Long operations,
2588// element sizes of 8, 16, 32 bits:
2589multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002590 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002591 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002593 let Inst{21-19} = 0b001; // imm6 = 001xxx
2594 }
2595 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002596 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002597 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2598 }
2599 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002600 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002601 let Inst{21} = 0b1; // imm6 = 1xxxxx
2602 }
2603}
2604
2605// Neon Shift Narrow operations,
2606// element sizes of 16, 32, 64 bits:
2607multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002608 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002609 SDNode OpNode> {
2610 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002611 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002612 let Inst{21-19} = 0b001; // imm6 = 001xxx
2613 }
2614 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002615 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002616 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2617 }
2618 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002619 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002620 let Inst{21} = 0b1; // imm6 = 1xxxxx
2621 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002622}
2623
2624//===----------------------------------------------------------------------===//
2625// Instruction Definitions.
2626//===----------------------------------------------------------------------===//
2627
2628// Vector Add Operations.
2629
2630// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002631defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002632 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002633def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002634 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002635def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002636 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002637// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002638defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2639 "vaddl", "s", add, sext, 1>;
2640defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2641 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002642// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002643defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2644defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002646defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2647 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2648 "vhadd", "s", int_arm_neon_vhadds, 1>;
2649defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2650 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2651 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002653defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2654 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2655 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2656defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2657 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2658 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002659// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002660defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2661 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2662 "vqadd", "s", int_arm_neon_vqadds, 1>;
2663defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2664 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2665 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002666// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002667defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2668 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002670defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2671 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672
2673// Vector Multiply Operations.
2674
2675// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002676defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002677 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002678def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2679 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2680def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2681 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002682def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002683 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002684def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002685 v4f32, v4f32, fmul, 1>;
2686defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2687def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2688def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2689 v2f32, fmul>;
2690
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002691def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2692 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2693 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2694 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002695 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002696 (SubReg_i16_lane imm:$lane)))>;
2697def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2698 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2699 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2700 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002701 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002702 (SubReg_i32_lane imm:$lane)))>;
2703def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2704 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2705 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2706 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002707 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002708 (SubReg_i32_lane imm:$lane)))>;
2709
Bob Wilson5bafff32009-06-22 23:27:02 +00002710// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002711defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002712 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002713 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002714defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2715 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002717def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002718 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2719 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002720 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2721 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002722 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002723 (SubReg_i16_lane imm:$lane)))>;
2724def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002725 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2726 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002727 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2728 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002729 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002730 (SubReg_i32_lane imm:$lane)))>;
2731
Bob Wilson5bafff32009-06-22 23:27:02 +00002732// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002733defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2734 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002736defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2737 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002739def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002740 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2741 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002742 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2743 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002744 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002745 (SubReg_i16_lane imm:$lane)))>;
2746def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002747 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2748 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002749 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2750 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002751 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002752 (SubReg_i32_lane imm:$lane)))>;
2753
Bob Wilson5bafff32009-06-22 23:27:02 +00002754// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002755defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2756 "vmull", "s", NEONvmulls, 1>;
2757defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2758 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002759def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002760 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002761defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2762defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002763
Bob Wilson5bafff32009-06-22 23:27:02 +00002764// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002765defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2766 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2767defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2768 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002769
2770// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2771
2772// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002773defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2775def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002776 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002777def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002778 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002779defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2781def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002782 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002783def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002784 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002785
2786def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002787 (mul (v8i16 QPR:$src2),
2788 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2789 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002790 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002791 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002792 (SubReg_i16_lane imm:$lane)))>;
2793
2794def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002795 (mul (v4i32 QPR:$src2),
2796 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2797 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002798 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002799 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002800 (SubReg_i32_lane imm:$lane)))>;
2801
2802def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002803 (fmul (v4f32 QPR:$src2),
2804 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002805 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2806 (v4f32 QPR:$src2),
2807 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002808 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002809 (SubReg_i32_lane imm:$lane)))>;
2810
Bob Wilson5bafff32009-06-22 23:27:02 +00002811// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002812defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2813 "vmlal", "s", NEONvmulls, add>;
2814defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2815 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002816
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002817defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2818defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002819
Bob Wilson5bafff32009-06-22 23:27:02 +00002820// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002821defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002822 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002823defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002824
Bob Wilson5bafff32009-06-22 23:27:02 +00002825// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002826defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2828def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002829 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002830def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002831 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002832defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2834def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002835 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002836def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002837 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002838
2839def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002840 (mul (v8i16 QPR:$src2),
2841 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2842 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002843 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002844 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002845 (SubReg_i16_lane imm:$lane)))>;
2846
2847def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002848 (mul (v4i32 QPR:$src2),
2849 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2850 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002851 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002852 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002853 (SubReg_i32_lane imm:$lane)))>;
2854
2855def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002856 (fmul (v4f32 QPR:$src2),
2857 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2858 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002859 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002860 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002861 (SubReg_i32_lane imm:$lane)))>;
2862
Bob Wilson5bafff32009-06-22 23:27:02 +00002863// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002864defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2865 "vmlsl", "s", NEONvmulls, sub>;
2866defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2867 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002868
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002869defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2870defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002871
Bob Wilson5bafff32009-06-22 23:27:02 +00002872// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002873defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002874 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002875defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002876
2877// Vector Subtract Operations.
2878
2879// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002880defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 "vsub", "i", sub, 0>;
2882def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002883 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002884def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002885 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002886// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002887defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2888 "vsubl", "s", sub, sext, 0>;
2889defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2890 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002891// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002892defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2893defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002894// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002895defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002896 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002897 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002898defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002899 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002901// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002902defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002903 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002905defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002906 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002908// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002909defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2910 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002911// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002912defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2913 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002914
2915// Vector Comparisons.
2916
2917// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002918defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2919 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002920def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002921 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002922def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002923 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002924// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002925defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002926 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002927
Bob Wilson5bafff32009-06-22 23:27:02 +00002928// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002929defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2930 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2931defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2932 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002933def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2934 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002935def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002936 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002937// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00002938// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002939defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2940 "$dst, $src, #0">;
2941// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00002942// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002943defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2944 "$dst, $src, #0">;
2945
Bob Wilson5bafff32009-06-22 23:27:02 +00002946// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002947defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2948 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2949defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2950 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002951def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002952 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002953def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002954 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002955// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002956// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002957defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2958 "$dst, $src, #0">;
2959// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002960// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002961defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2962 "$dst, $src, #0">;
2963
Bob Wilson5bafff32009-06-22 23:27:02 +00002964// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002965def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2966 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2967def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2968 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002970def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2971 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2972def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2973 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002974// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002975defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002976 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002977
2978// Vector Bitwise Operations.
2979
Bob Wilsoncba270d2010-07-13 21:16:48 +00002980def vnotd : PatFrag<(ops node:$in),
2981 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2982def vnotq : PatFrag<(ops node:$in),
2983 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002984
2985
Bob Wilson5bafff32009-06-22 23:27:02 +00002986// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002987def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2988 v2i32, v2i32, and, 1>;
2989def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2990 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002991
2992// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002993def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2994 v2i32, v2i32, xor, 1>;
2995def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2996 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997
2998// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002999def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3000 v2i32, v2i32, or, 1>;
3001def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3002 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003005def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003006 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3007 "vbic", "$dst, $src1, $src2", "",
3008 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003009 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003010def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003011 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3012 "vbic", "$dst, $src1, $src2", "",
3013 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003014 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003015
3016// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003017def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003018 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3019 "vorn", "$dst, $src1, $src2", "",
3020 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003021 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003022def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003023 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3024 "vorn", "$dst, $src1, $src2", "",
3025 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003026 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003027
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003028// VMVN : Vector Bitwise NOT (Immediate)
3029
3030let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003031
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003032def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3033 (ins nModImm:$SIMM), IIC_VMOVImm,
3034 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003035 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3036 let Inst{9} = SIMM{9};
3037}
3038
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003039def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3040 (ins nModImm:$SIMM), IIC_VMOVImm,
3041 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003042 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3043 let Inst{9} = SIMM{9};
3044}
3045
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003046def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3047 (ins nModImm:$SIMM), IIC_VMOVImm,
3048 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003049 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3050 let Inst{11-8} = SIMM{11-8};
3051}
3052
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003053def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3054 (ins nModImm:$SIMM), IIC_VMOVImm,
3055 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003056 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3057 let Inst{11-8} = SIMM{11-8};
3058}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003059}
3060
Bob Wilson5bafff32009-06-22 23:27:02 +00003061// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003062def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003063 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003064 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003065 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003066def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003067 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003068 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003069 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3070def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3071def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003072
3073// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003074def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3075 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003076 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003077 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3078 [(set DPR:$Vd,
3079 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3080 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3081def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3082 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003083 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003084 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3085 [(set QPR:$Vd,
3086 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3087 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003088
3089// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003090// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003091// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003092def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003093 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003094 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003095 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003096 [/* For disassembly only; pattern left blank */]>;
3097def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003098 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003099 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003100 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003101 [/* For disassembly only; pattern left blank */]>;
3102
Bob Wilson5bafff32009-06-22 23:27:02 +00003103// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003104// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003105// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003106def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003107 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003108 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003109 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003110 [/* For disassembly only; pattern left blank */]>;
3111def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003112 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003113 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003114 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003115 [/* For disassembly only; pattern left blank */]>;
3116
3117// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003118// for equivalent operations with different register constraints; it just
3119// inserts copies.
3120
3121// Vector Absolute Differences.
3122
3123// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003124defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003125 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003126 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003127defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003128 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003129 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003130def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003131 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003132def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003133 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003134
3135// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003136defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3137 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3138defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3139 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003140
3141// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003142defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3143 "vaba", "s", int_arm_neon_vabds, add>;
3144defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3145 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003146
3147// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003148defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3149 "vabal", "s", int_arm_neon_vabds, zext, add>;
3150defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3151 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153// Vector Maximum and Minimum.
3154
3155// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003156defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003157 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003158 "vmax", "s", int_arm_neon_vmaxs, 1>;
3159defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003160 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003161 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003162def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3163 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003164 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003165def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3166 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003167 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3168
3169// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003170defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3171 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3172 "vmin", "s", int_arm_neon_vmins, 1>;
3173defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3174 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3175 "vmin", "u", int_arm_neon_vminu, 1>;
3176def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3177 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003178 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003179def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3180 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003181 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183// Vector Pairwise Operations.
3184
3185// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003186def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3187 "vpadd", "i8",
3188 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3189def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3190 "vpadd", "i16",
3191 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3192def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3193 "vpadd", "i32",
3194 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003195def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003196 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003197 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003198
3199// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003200defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003202defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003203 int_arm_neon_vpaddlu>;
3204
3205// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003206defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003207 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003208defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003209 int_arm_neon_vpadalu>;
3210
3211// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003212def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003213 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003214def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003215 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003216def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003217 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003218def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003219 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003220def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003221 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003222def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003223 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003224def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003225 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003226
3227// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003228def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003229 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003230def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003231 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003232def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003233 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003234def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003235 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003236def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003237 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003238def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003239 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003240def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003241 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003242
3243// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3244
3245// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003246def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003248 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003249def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003251 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003252def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003254 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003255def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003257 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003258
3259// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003260def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 IIC_VRECSD, "vrecps", "f32",
3262 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003263def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 IIC_VRECSQ, "vrecps", "f32",
3265 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003268def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003270 v2i32, v2i32, int_arm_neon_vrsqrte>;
3271def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003273 v4i32, v4i32, int_arm_neon_vrsqrte>;
3274def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003276 v2f32, v2f32, int_arm_neon_vrsqrte>;
3277def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003279 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280
3281// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003282def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003283 IIC_VRECSD, "vrsqrts", "f32",
3284 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003285def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003286 IIC_VRECSQ, "vrsqrts", "f32",
3287 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003288
3289// Vector Shifts.
3290
3291// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003292defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003293 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003294 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003295defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003296 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003297 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003298// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003299defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3300 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003302defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3303 N2RegVShRFrm>;
3304defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3305 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003306
3307// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003308defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3309defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003310
3311// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003312class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003313 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003314 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003315 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3316 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003317 let Inst{21-16} = op21_16;
3318}
Evan Chengf81bf152009-11-23 21:57:23 +00003319def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003320 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003321def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003322 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003323def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003324 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003325
3326// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003327defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003328 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003329
3330// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003331defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003332 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003333 "vrshl", "s", int_arm_neon_vrshifts>;
3334defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003335 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003336 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003337// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003338defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3339 N2RegVShRFrm>;
3340defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3341 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003342
3343// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003344defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003345 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003346
3347// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003348defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003349 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003350 "vqshl", "s", int_arm_neon_vqshifts>;
3351defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003352 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003353 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003354// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003355defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3356 N2RegVShLFrm>;
3357defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3358 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003359// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003360defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3361 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003362
3363// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003364defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003365 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003366defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003367 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003368
3369// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003370defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003371 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372
3373// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003374defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003375 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003376 "vqrshl", "s", int_arm_neon_vqrshifts>;
3377defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003378 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003379 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380
3381// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003382defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003383 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003384defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003385 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003386
3387// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003388defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003389 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003390
3391// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003392defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3393defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003395defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3396defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003397
3398// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003399defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003400// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003401defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003402
3403// Vector Absolute and Saturating Absolute.
3404
3405// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003406defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003408 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003409def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003411 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003412def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003413 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003414 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003415
3416// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003417defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003419 int_arm_neon_vqabs>;
3420
3421// Vector Negate.
3422
Bob Wilsoncba270d2010-07-13 21:16:48 +00003423def vnegd : PatFrag<(ops node:$in),
3424 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3425def vnegq : PatFrag<(ops node:$in),
3426 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003427
Evan Chengf81bf152009-11-23 21:57:23 +00003428class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003429 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003430 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003431 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003432class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003433 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003434 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003435 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003436
Chris Lattner0a00ed92010-03-28 08:39:10 +00003437// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003438def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3439def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3440def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3441def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3442def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3443def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003444
3445// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003446def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003447 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003449 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3450def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003451 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3454
Bob Wilsoncba270d2010-07-13 21:16:48 +00003455def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3456def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3457def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3458def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3459def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3460def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003461
3462// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003463defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003464 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003465 int_arm_neon_vqneg>;
3466
3467// Vector Bit Counting Operations.
3468
3469// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003470defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003471 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003472 int_arm_neon_vcls>;
3473// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003474defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003475 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003476 int_arm_neon_vclz>;
3477// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003478def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003479 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003480 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003481def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003482 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003483 v16i8, v16i8, int_arm_neon_vcnt>;
3484
Johnny Chend8836042010-02-24 20:06:07 +00003485// Vector Swap -- for disassembly only.
3486def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3487 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3488 "vswp", "$dst, $src", "", []>;
3489def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3490 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3491 "vswp", "$dst, $src", "", []>;
3492
Bob Wilson5bafff32009-06-22 23:27:02 +00003493// Vector Move Operations.
3494
3495// VMOV : Vector Move (Register)
3496
Evan Cheng020cc1b2010-05-13 00:16:46 +00003497let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003498def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003499 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003500def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003501 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003502
Evan Cheng22c687b2010-05-14 02:13:41 +00003503// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003504// be expanded after register allocation is completed.
3505def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003506 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003507
3508def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003509 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003510} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003511
Bob Wilson5bafff32009-06-22 23:27:02 +00003512// VMOV : Vector Move (Immediate)
3513
Evan Cheng47006be2010-05-17 21:54:50 +00003514let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003515def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003516 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003518 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003519def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003520 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003521 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003522 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003523
Bob Wilson1a913ed2010-06-11 21:34:50 +00003524def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3525 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003526 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003527 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3528 let Inst{9} = SIMM{9};
3529}
3530
Bob Wilson1a913ed2010-06-11 21:34:50 +00003531def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3532 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003533 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003534 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3535 let Inst{9} = SIMM{9};
3536}
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
Bob Wilson046afdb2010-07-14 06:30:44 +00003538def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003539 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003540 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003541 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3542 let Inst{11-8} = SIMM{11-8};
3543}
3544
Bob Wilson046afdb2010-07-14 06:30:44 +00003545def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003546 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003548 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3549 let Inst{11-8} = SIMM{11-8};
3550}
Bob Wilson5bafff32009-06-22 23:27:02 +00003551
3552def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003553 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003554 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003555 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003556def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003557 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003558 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003559 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003560} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003561
3562// VMOV : Vector Get Lane (move scalar to ARM core register)
3563
Johnny Chen131c4a52009-11-23 17:48:17 +00003564def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003565 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3566 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3567 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3568 imm:$lane))]> {
3569 let Inst{21} = lane{2};
3570 let Inst{6-5} = lane{1-0};
3571}
Johnny Chen131c4a52009-11-23 17:48:17 +00003572def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003573 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3574 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3575 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3576 imm:$lane))]> {
3577 let Inst{21} = lane{1};
3578 let Inst{6} = lane{0};
3579}
Johnny Chen131c4a52009-11-23 17:48:17 +00003580def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003581 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3582 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3583 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3584 imm:$lane))]> {
3585 let Inst{21} = lane{2};
3586 let Inst{6-5} = lane{1-0};
3587}
Johnny Chen131c4a52009-11-23 17:48:17 +00003588def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003589 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3590 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3591 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3592 imm:$lane))]> {
3593 let Inst{21} = lane{1};
3594 let Inst{6} = lane{0};
3595}
Johnny Chen131c4a52009-11-23 17:48:17 +00003596def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003597 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3598 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3599 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3600 imm:$lane))]> {
3601 let Inst{21} = lane{0};
3602}
Bob Wilson5bafff32009-06-22 23:27:02 +00003603// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3604def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3605 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003606 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003607 (SubReg_i8_lane imm:$lane))>;
3608def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3609 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003610 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003611 (SubReg_i16_lane imm:$lane))>;
3612def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3613 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003614 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003615 (SubReg_i8_lane imm:$lane))>;
3616def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3617 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003618 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003619 (SubReg_i16_lane imm:$lane))>;
3620def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3621 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003622 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003623 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003624def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003625 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003626 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003627def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003628 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003629 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003631// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003633 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003634
3635
3636// VMOV : Vector Set Lane (move ARM core register to scalar)
3637
Owen Andersond2fbdb72010-10-27 21:28:09 +00003638let Constraints = "$src1 = $V" in {
3639def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3640 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3641 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3642 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3643 GPR:$R, imm:$lane))]> {
3644 let Inst{21} = lane{2};
3645 let Inst{6-5} = lane{1-0};
3646}
3647def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3648 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3649 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3650 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3651 GPR:$R, imm:$lane))]> {
3652 let Inst{21} = lane{1};
3653 let Inst{6} = lane{0};
3654}
3655def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3656 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3657 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3658 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3659 GPR:$R, imm:$lane))]> {
3660 let Inst{21} = lane{0};
3661}
Bob Wilson5bafff32009-06-22 23:27:02 +00003662}
3663def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3664 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003665 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003666 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003667 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003668 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003669def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3670 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003671 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003672 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003673 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003674 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003675def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3676 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003677 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003678 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003679 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003680 (DSubReg_i32_reg imm:$lane)))>;
3681
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003682def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003683 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3684 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003685def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003686 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3687 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003688
3689//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003690// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003691def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003692 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003693
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003694def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003695 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003696def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003697 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003698def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003699 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003700
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003701def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3702 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3703def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3704 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3705def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3706 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3707
3708def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3709 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3710 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003711 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003712def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3713 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3714 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003715 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003716def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3717 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3718 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003719 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003720
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// VDUP : Vector Duplicate (from ARM core register to all elements)
3722
Evan Chengf81bf152009-11-23 21:57:23 +00003723class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003724 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003725 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003726 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003727class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003728 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003729 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003730 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003731
Evan Chengf81bf152009-11-23 21:57:23 +00003732def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3733def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3734def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3735def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3736def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3737def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
3739def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003740 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003741 [(set DPR:$dst, (v2f32 (NEONvdup
3742 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003744 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003745 [(set QPR:$dst, (v4f32 (NEONvdup
3746 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003747
3748// VDUP : Vector Duplicate Lane (from scalar to all elements)
3749
Johnny Chene4614f72010-03-25 17:01:27 +00003750class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3751 ValueType Ty>
3752 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3753 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3754 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003755
Johnny Chene4614f72010-03-25 17:01:27 +00003756class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003757 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003758 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003759 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003760 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3761 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
Bob Wilson507df402009-10-21 02:15:46 +00003763// Inst{19-16} is partially specified depending on the element size.
3764
Owen Andersonf587a932010-10-27 19:25:54 +00003765def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3766 let Inst{19-17} = lane{2-0};
3767}
3768def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3769 let Inst{19-18} = lane{1-0};
3770}
3771def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3772 let Inst{19} = lane{0};
3773}
3774def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3775 let Inst{19} = lane{0};
3776}
3777def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3778 let Inst{19-17} = lane{2-0};
3779}
3780def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3781 let Inst{19-18} = lane{1-0};
3782}
3783def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3784 let Inst{19} = lane{0};
3785}
3786def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3787 let Inst{19} = lane{0};
3788}
Bob Wilson5bafff32009-06-22 23:27:02 +00003789
Bob Wilson0ce37102009-08-14 05:08:32 +00003790def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3791 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3792 (DSubReg_i8_reg imm:$lane))),
3793 (SubReg_i8_lane imm:$lane)))>;
3794def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3795 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3796 (DSubReg_i16_reg imm:$lane))),
3797 (SubReg_i16_lane imm:$lane)))>;
3798def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3799 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3800 (DSubReg_i32_reg imm:$lane))),
3801 (SubReg_i32_lane imm:$lane)))>;
3802def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3803 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3804 (DSubReg_i32_reg imm:$lane))),
3805 (SubReg_i32_lane imm:$lane)))>;
3806
Jim Grosbach65dc3032010-10-06 21:16:16 +00003807def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003808 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003809def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003810 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003811
Bob Wilson5bafff32009-06-22 23:27:02 +00003812// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003813defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003814 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003815// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003816defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3817 "vqmovn", "s", int_arm_neon_vqmovns>;
3818defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3819 "vqmovn", "u", int_arm_neon_vqmovnu>;
3820defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3821 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003822// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003823defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3824defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003825
3826// Vector Conversions.
3827
Johnny Chen9e088762010-03-17 17:52:21 +00003828// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003829def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3830 v2i32, v2f32, fp_to_sint>;
3831def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3832 v2i32, v2f32, fp_to_uint>;
3833def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3834 v2f32, v2i32, sint_to_fp>;
3835def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3836 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003837
Johnny Chen6c8648b2010-03-17 23:26:50 +00003838def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3839 v4i32, v4f32, fp_to_sint>;
3840def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3841 v4i32, v4f32, fp_to_uint>;
3842def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3843 v4f32, v4i32, sint_to_fp>;
3844def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3845 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846
3847// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003848def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003849 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003850def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003851 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003852def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003853 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003854def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003855 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3856
Evan Chengf81bf152009-11-23 21:57:23 +00003857def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003858 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003859def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003860 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003861def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003862 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003863def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003864 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3865
Bob Wilsond8e17572009-08-12 22:31:50 +00003866// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003867
3868// VREV64 : Vector Reverse elements within 64-bit doublewords
3869
Evan Chengf81bf152009-11-23 21:57:23 +00003870class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003871 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003872 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003873 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003874 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003875class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003876 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003877 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003878 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003879 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003880
Evan Chengf81bf152009-11-23 21:57:23 +00003881def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3882def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3883def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3884def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003885
Evan Chengf81bf152009-11-23 21:57:23 +00003886def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3887def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3888def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3889def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003890
3891// VREV32 : Vector Reverse elements within 32-bit words
3892
Evan Chengf81bf152009-11-23 21:57:23 +00003893class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003894 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003895 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003896 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003897 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003898class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003899 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003900 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003901 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003902 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003903
Evan Chengf81bf152009-11-23 21:57:23 +00003904def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3905def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003906
Evan Chengf81bf152009-11-23 21:57:23 +00003907def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3908def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003909
3910// VREV16 : Vector Reverse elements within 16-bit halfwords
3911
Evan Chengf81bf152009-11-23 21:57:23 +00003912class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003913 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003914 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003915 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003916 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003917class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003918 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003919 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003920 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003921 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003922
Evan Chengf81bf152009-11-23 21:57:23 +00003923def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3924def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003925
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003926// Other Vector Shuffles.
3927
3928// VEXT : Vector Extract
3929
Evan Chengf81bf152009-11-23 21:57:23 +00003930class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003931 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3932 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3933 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3934 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003935 (Ty DPR:$rhs), imm:$index)))]> {
3936 bits<4> index;
3937 let Inst{11-8} = index{3-0};
3938}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003939
Evan Chengf81bf152009-11-23 21:57:23 +00003940class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003941 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3942 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3943 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3944 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003945 (Ty QPR:$rhs), imm:$index)))]> {
3946 bits<4> index;
3947 let Inst{11-8} = index{3-0};
3948}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003949
Evan Chengf81bf152009-11-23 21:57:23 +00003950def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3951def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3952def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3953def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003954
Evan Chengf81bf152009-11-23 21:57:23 +00003955def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3956def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3957def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3958def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003959
Bob Wilson64efd902009-08-08 05:53:00 +00003960// VTRN : Vector Transpose
3961
Evan Chengf81bf152009-11-23 21:57:23 +00003962def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3963def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3964def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003965
Evan Chengf81bf152009-11-23 21:57:23 +00003966def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3967def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3968def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003969
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003970// VUZP : Vector Unzip (Deinterleave)
3971
Evan Chengf81bf152009-11-23 21:57:23 +00003972def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3973def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3974def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003975
Evan Chengf81bf152009-11-23 21:57:23 +00003976def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3977def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3978def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003979
3980// VZIP : Vector Zip (Interleave)
3981
Evan Chengf81bf152009-11-23 21:57:23 +00003982def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3983def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3984def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003985
Evan Chengf81bf152009-11-23 21:57:23 +00003986def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3987def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3988def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003989
Bob Wilson114a2662009-08-12 20:51:55 +00003990// Vector Table Lookup and Table Extension.
3991
3992// VTBL : Vector Table Lookup
3993def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003994 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
3995 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
3996 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
3997 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003998let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003999def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004000 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4001 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4002 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004003def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004004 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4005 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4006 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004007def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004008 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4009 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004010 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004011 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004012} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004013
Bob Wilsonbd916c52010-09-13 23:55:10 +00004014def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004015 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004016def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004017 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004018def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004019 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004020
Bob Wilson114a2662009-08-12 20:51:55 +00004021// VTBX : Vector Table Extension
4022def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004023 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4024 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4025 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4026 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4027 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004028let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004029def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004030 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4031 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4032 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004033def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004034 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4035 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004036 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004037 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4038 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004039def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004040 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4041 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4042 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4043 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004044} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004045
Bob Wilsonbd916c52010-09-13 23:55:10 +00004046def VTBX2Pseudo
4047 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004048 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004049def VTBX3Pseudo
4050 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004051 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004052def VTBX4Pseudo
4053 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004054 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004055
Bob Wilson5bafff32009-06-22 23:27:02 +00004056//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004057// NEON instructions for single-precision FP math
4058//===----------------------------------------------------------------------===//
4059
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004060class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4061 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004062 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004063 SPR:$a, ssub_0))),
4064 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004065
4066class N3VSPat<SDNode OpNode, NeonI Inst>
4067 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004068 (EXTRACT_SUBREG (v2f32
4069 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004070 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004071 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004072 SPR:$b, ssub_0))),
4073 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004074
4075class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4076 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4077 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004078 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004079 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004080 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004081 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004082 SPR:$b, ssub_0)),
4083 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004084
Evan Cheng1d2426c2009-08-07 19:30:41 +00004085// These need separate instructions because they must use DPR_VFP2 register
4086// class which have SPR sub-registers.
4087
4088// Vector Add Operations used for single-precision FP
4089let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004090def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4091def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004092
David Goodwin338268c2009-08-10 22:17:39 +00004093// Vector Sub Operations used for single-precision FP
4094let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004095def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4096def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004097
Evan Cheng1d2426c2009-08-07 19:30:41 +00004098// Vector Multiply Operations used for single-precision FP
4099let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004100def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4101def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004102
4103// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004104// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4105// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004106
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004107//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004108//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004109// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004110//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004111
4112//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004113//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004114// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004115//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004116
David Goodwin338268c2009-08-10 22:17:39 +00004117// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004118let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004119def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4120 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4121 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004122def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004123
David Goodwin338268c2009-08-10 22:17:39 +00004124// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004125let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004126def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4127 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4128 "vneg", "f32", "$dst, $src", "", []>;
4129def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004130
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004131// Vector Maximum used for single-precision FP
4132let neverHasSideEffects = 1 in
4133def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004134 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004135 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4136def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4137
4138// Vector Minimum used for single-precision FP
4139let neverHasSideEffects = 1 in
4140def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004141 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004142 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4143def : N3VSPat<NEONfmin, VMINfd_sfp>;
4144
David Goodwin338268c2009-08-10 22:17:39 +00004145// Vector Convert between single-precision FP and integer
4146let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004147def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4148 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004149def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004150
4151let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004152def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4153 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004154def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004155
4156let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004157def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4158 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004159def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004160
4161let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004162def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4163 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004164def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004165
Evan Cheng1d2426c2009-08-07 19:30:41 +00004166//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004167// Non-Instruction Patterns
4168//===----------------------------------------------------------------------===//
4169
4170// bit_convert
4171def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4172def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4173def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4174def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4175def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4176def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4177def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4178def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4179def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4180def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4181def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4182def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4183def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4184def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4185def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4186def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4187def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4188def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4189def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4190def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4191def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4192def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4193def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4194def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4195def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4196def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4197def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4198def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4199def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4200def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4201
4202def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4203def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4204def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4205def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4206def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4207def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4208def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4209def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4210def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4211def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4212def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4213def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4214def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4215def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4216def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4217def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4218def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4219def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4220def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4221def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4222def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4223def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4224def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4225def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4226def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4227def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4228def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4229def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4230def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4231def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;