blob: b3843456bf5c6a5fb7eb12d01894a8f3a70ec134 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
79// the safe approach, and will be especially important with global DAGs. See
80// 2010-11-11-ReturnBigBuffer.ll.
81//
82// MaxParallelChains default is arbitrarily high to avoid affecting
83// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
84// sequence over this should have been converted to llvm.memcpy by the fronend.
85static cl::opt<unsigned>
86MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
87 cl::init(64), cl::Hidden);
88
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000164 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000201 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000207 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 return SDValue();
211}
212
Chris Lattner3ac18842010-08-24 23:20:40 +0000213/// getCopyFromParts - Create a value that contains the specified legal parts
214/// combined into the value they represent. If the parts combine to a type
215/// larger then ValueVT then AssertOp can be used to specify whether the extra
216/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
217/// (ISD::AssertSext).
218static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
219 const SDValue *Parts, unsigned NumParts,
220 EVT PartVT, EVT ValueVT) {
221 assert(ValueVT.isVector() && "Not a vector value");
222 assert(NumParts > 0 && "No parts to assemble!");
223 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
224 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000225
Chris Lattner3ac18842010-08-24 23:20:40 +0000226 // Handle a multi-element vector.
227 if (NumParts > 1) {
228 EVT IntermediateVT, RegisterVT;
229 unsigned NumIntermediates;
230 unsigned NumRegs =
231 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
232 NumIntermediates, RegisterVT);
233 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
234 NumParts = NumRegs; // Silence a compiler warning.
235 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
236 assert(RegisterVT == Parts[0].getValueType() &&
237 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000238
Chris Lattner3ac18842010-08-24 23:20:40 +0000239 // Assemble the parts into intermediate operands.
240 SmallVector<SDValue, 8> Ops(NumIntermediates);
241 if (NumIntermediates == NumParts) {
242 // If the register was not expanded, truncate or copy the value,
243 // as appropriate.
244 for (unsigned i = 0; i != NumParts; ++i)
245 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
246 PartVT, IntermediateVT);
247 } else if (NumParts > 0) {
248 // If the intermediate type was expanded, build the intermediate
249 // operands from the parts.
250 assert(NumParts % NumIntermediates == 0 &&
251 "Must expand into a divisible number of parts!");
252 unsigned Factor = NumParts / NumIntermediates;
253 for (unsigned i = 0; i != NumIntermediates; ++i)
254 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
255 PartVT, IntermediateVT);
256 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000257
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
259 // intermediate operands.
260 Val = DAG.getNode(IntermediateVT.isVector() ?
261 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
262 ValueVT, &Ops[0], NumIntermediates);
263 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000264
Chris Lattner3ac18842010-08-24 23:20:40 +0000265 // There is now one part, held in Val. Correct it to match ValueVT.
266 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 if (PartVT == ValueVT)
269 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattnere6f7c262010-08-25 22:49:25 +0000271 if (PartVT.isVector()) {
272 // If the element type of the source/dest vectors are the same, but the
273 // parts vector has more elements than the value vector, then we have a
274 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
275 // elements we want.
276 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
277 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
278 "Cannot narrow, it would be a lossy transformation");
279 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
280 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000281 }
282
Chris Lattnere6f7c262010-08-25 22:49:25 +0000283 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000284 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000286
Chris Lattner3ac18842010-08-24 23:20:40 +0000287 assert(ValueVT.getVectorElementType() == PartVT &&
288 ValueVT.getVectorNumElements() == 1 &&
289 "Only trivial scalar-to-vector conversions should get here!");
290 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
291}
292
293
294
Chris Lattnera13b8602010-08-24 23:10:06 +0000295
296static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
297 SDValue Val, SDValue *Parts, unsigned NumParts,
298 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300/// getCopyToParts - Create a series of nodes that contain the specified value
301/// split into legal parts. If the parts contain more bits than Val, then, for
302/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000303static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000304 SDValue Val, SDValue *Parts, unsigned NumParts,
305 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000306 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000307 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000308
Chris Lattnera13b8602010-08-24 23:10:06 +0000309 // Handle the vector case separately.
310 if (ValueVT.isVector())
311 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000312
Chris Lattnera13b8602010-08-24 23:10:06 +0000313 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000314 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000315 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
317
Chris Lattnera13b8602010-08-24 23:10:06 +0000318 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 return;
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
322 if (PartVT == ValueVT) {
323 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000324 Parts[0] = Val;
325 return;
326 }
327
Chris Lattnera13b8602010-08-24 23:10:06 +0000328 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
329 // If the parts cover more bits than the value has, promote the value.
330 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
331 assert(NumParts == 1 && "Do not know what to promote to!");
332 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
333 } else {
334 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000335 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000336 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
337 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
338 }
339 } else if (PartBits == ValueVT.getSizeInBits()) {
340 // Different types of the same size.
341 assert(NumParts == 1 && PartVT != ValueVT);
342 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
343 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
344 // If the parts cover less bits than value has, truncate the value.
345 assert(PartVT.isInteger() && ValueVT.isInteger() &&
346 "Unknown mismatch!");
347 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
348 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
349 }
350
351 // The value may have changed - recompute ValueVT.
352 ValueVT = Val.getValueType();
353 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
354 "Failed to tile the value with PartVT!");
355
356 if (NumParts == 1) {
357 assert(PartVT == ValueVT && "Type conversion failed!");
358 Parts[0] = Val;
359 return;
360 }
361
362 // Expand the value into multiple parts.
363 if (NumParts & (NumParts - 1)) {
364 // The number of parts is not a power of 2. Split off and copy the tail.
365 assert(PartVT.isInteger() && ValueVT.isInteger() &&
366 "Do not know what to expand to!");
367 unsigned RoundParts = 1 << Log2_32(NumParts);
368 unsigned RoundBits = RoundParts * PartBits;
369 unsigned OddParts = NumParts - RoundParts;
370 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
371 DAG.getIntPtrConstant(RoundBits));
372 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
373
374 if (TLI.isBigEndian())
375 // The odd parts were reversed by getCopyToParts - unreverse them.
376 std::reverse(Parts + RoundParts, Parts + NumParts);
377
378 NumParts = RoundParts;
379 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
380 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
381 }
382
383 // The number of parts is a power of 2. Repeatedly bisect the value using
384 // EXTRACT_ELEMENT.
385 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
386 EVT::getIntegerVT(*DAG.getContext(),
387 ValueVT.getSizeInBits()),
388 Val);
389
390 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
391 for (unsigned i = 0; i < NumParts; i += StepSize) {
392 unsigned ThisBits = StepSize * PartBits / 2;
393 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
394 SDValue &Part0 = Parts[i];
395 SDValue &Part1 = Parts[i+StepSize/2];
396
397 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
398 ThisVT, Part0, DAG.getIntPtrConstant(1));
399 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(0));
401
402 if (ThisBits == PartBits && ThisVT != PartVT) {
403 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
404 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
405 }
406 }
407 }
408
409 if (TLI.isBigEndian())
410 std::reverse(Parts, Parts + OrigNumParts);
411}
412
413
414/// getCopyToPartsVector - Create a series of nodes that contain the specified
415/// value split into legal parts.
416static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
417 SDValue Val, SDValue *Parts, unsigned NumParts,
418 EVT PartVT) {
419 EVT ValueVT = Val.getValueType();
420 assert(ValueVT.isVector() && "Not a vector");
421 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000422
Chris Lattnera13b8602010-08-24 23:10:06 +0000423 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000424 if (PartVT == ValueVT) {
425 // Nothing to do.
426 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
427 // Bitconvert vector->vector case.
428 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
429 } else if (PartVT.isVector() &&
430 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
431 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
432 EVT ElementVT = PartVT.getVectorElementType();
433 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
434 // undef elements.
435 SmallVector<SDValue, 16> Ops;
436 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
437 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
438 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000439
Chris Lattnere6f7c262010-08-25 22:49:25 +0000440 for (unsigned i = ValueVT.getVectorNumElements(),
441 e = PartVT.getVectorNumElements(); i != e; ++i)
442 Ops.push_back(DAG.getUNDEF(ElementVT));
443
444 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
445
446 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000447
Chris Lattnere6f7c262010-08-25 22:49:25 +0000448 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
449 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
450 } else {
451 // Vector -> scalar conversion.
452 assert(ValueVT.getVectorElementType() == PartVT &&
453 ValueVT.getVectorNumElements() == 1 &&
454 "Only trivial vector-to-scalar conversions should get here!");
455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
456 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000457 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000458
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 Parts[0] = Val;
460 return;
461 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000464 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000466 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000467 IntermediateVT,
468 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000469 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
472 NumParts = NumRegs; // Silence a compiler warning.
473 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000475 // Split the vector into intermediate operands.
476 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000477 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000479 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000485 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000487 // Split the intermediate operands into legal parts.
488 if (NumParts == NumIntermediates) {
489 // If the register was not expanded, promote or copy the value,
490 // as appropriate.
491 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000493 } else if (NumParts > 0) {
494 // If the intermediate type was expanded, split each the value into
495 // legal parts.
496 assert(NumParts % NumIntermediates == 0 &&
497 "Must expand into a divisible number of parts!");
498 unsigned Factor = NumParts / NumIntermediates;
499 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000500 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 }
502}
503
Chris Lattnera13b8602010-08-24 23:10:06 +0000504
505
506
Dan Gohman462f6b52010-05-29 17:53:24 +0000507namespace {
508 /// RegsForValue - This struct represents the registers (physical or virtual)
509 /// that a particular set of values is assigned, and the type information
510 /// about the value. The most common situation is to represent one value at a
511 /// time, but struct or array values are handled element-wise as multiple
512 /// values. The splitting of aggregates is performed recursively, so that we
513 /// never have aggregate-typed registers. The values at this point do not
514 /// necessarily have legal types, so each value may require one or more
515 /// registers of some legal type.
516 ///
517 struct RegsForValue {
518 /// ValueVTs - The value types of the values, which may not be legal, and
519 /// may need be promoted or synthesized from one or more registers.
520 ///
521 SmallVector<EVT, 4> ValueVTs;
522
523 /// RegVTs - The value types of the registers. This is the same size as
524 /// ValueVTs and it records, for each value, what the type of the assigned
525 /// register or registers are. (Individual values are never synthesized
526 /// from more than one type of register.)
527 ///
528 /// With virtual registers, the contents of RegVTs is redundant with TLI's
529 /// getRegisterType member function, however when with physical registers
530 /// it is necessary to have a separate record of the types.
531 ///
532 SmallVector<EVT, 4> RegVTs;
533
534 /// Regs - This list holds the registers assigned to the values.
535 /// Each legal or promoted value requires one register, and each
536 /// expanded value requires multiple registers.
537 ///
538 SmallVector<unsigned, 4> Regs;
539
540 RegsForValue() {}
541
542 RegsForValue(const SmallVector<unsigned, 4> &regs,
543 EVT regvt, EVT valuevt)
544 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
545
Dan Gohman462f6b52010-05-29 17:53:24 +0000546 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
547 unsigned Reg, const Type *Ty) {
548 ComputeValueVTs(tli, Ty, ValueVTs);
549
550 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
551 EVT ValueVT = ValueVTs[Value];
552 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
553 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
554 for (unsigned i = 0; i != NumRegs; ++i)
555 Regs.push_back(Reg + i);
556 RegVTs.push_back(RegisterVT);
557 Reg += NumRegs;
558 }
559 }
560
561 /// areValueTypesLegal - Return true if types of all the values are legal.
562 bool areValueTypesLegal(const TargetLowering &TLI) {
563 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
564 EVT RegisterVT = RegVTs[Value];
565 if (!TLI.isTypeLegal(RegisterVT))
566 return false;
567 }
568 return true;
569 }
570
571 /// append - Add the specified values to this one.
572 void append(const RegsForValue &RHS) {
573 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
574 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
575 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
576 }
577
578 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
579 /// this value and returns the result as a ValueVTs value. This uses
580 /// Chain/Flag as the input and updates them for the output Chain/Flag.
581 /// If the Flag pointer is NULL, no flag is used.
582 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
583 DebugLoc dl,
584 SDValue &Chain, SDValue *Flag) const;
585
586 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
587 /// specified value into the registers specified by this object. This uses
588 /// Chain/Flag as the input and updates them for the output Chain/Flag.
589 /// If the Flag pointer is NULL, no flag is used.
590 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
591 SDValue &Chain, SDValue *Flag) const;
592
593 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
594 /// operand list. This adds the code marker, matching input operand index
595 /// (if applicable), and includes the number of values added into it.
596 void AddInlineAsmOperands(unsigned Kind,
597 bool HasMatching, unsigned MatchingIdx,
598 SelectionDAG &DAG,
599 std::vector<SDValue> &Ops) const;
600 };
601}
602
603/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
604/// this value and returns the result as a ValueVT value. This uses
605/// Chain/Flag as the input and updates them for the output Chain/Flag.
606/// If the Flag pointer is NULL, no flag is used.
607SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
608 FunctionLoweringInfo &FuncInfo,
609 DebugLoc dl,
610 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000611 // A Value with type {} or [0 x %t] needs no registers.
612 if (ValueVTs.empty())
613 return SDValue();
614
Dan Gohman462f6b52010-05-29 17:53:24 +0000615 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
616
617 // Assemble the legal parts into the final values.
618 SmallVector<SDValue, 4> Values(ValueVTs.size());
619 SmallVector<SDValue, 8> Parts;
620 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
621 // Copy the legal parts from the registers.
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 Parts.resize(NumRegs);
627 for (unsigned i = 0; i != NumRegs; ++i) {
628 SDValue P;
629 if (Flag == 0) {
630 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
631 } else {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
633 *Flag = P.getValue(2);
634 }
635
636 Chain = P.getValue(1);
637
638 // If the source register was virtual and if we know something about it,
639 // add an assert node.
640 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
641 RegisterVT.isInteger() && !RegisterVT.isVector()) {
642 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
643 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
644 const FunctionLoweringInfo::LiveOutInfo &LOI =
645 FuncInfo.LiveOutRegInfo[SlotNo];
646
647 unsigned RegSize = RegisterVT.getSizeInBits();
648 unsigned NumSignBits = LOI.NumSignBits;
649 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
650
651 // FIXME: We capture more information than the dag can represent. For
652 // now, just use the tightest assertzext/assertsext possible.
653 bool isSExt = true;
654 EVT FromVT(MVT::Other);
655 if (NumSignBits == RegSize)
656 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
657 else if (NumZeroBits >= RegSize-1)
658 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
659 else if (NumSignBits > RegSize-8)
660 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
661 else if (NumZeroBits >= RegSize-8)
662 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
663 else if (NumSignBits > RegSize-16)
664 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
665 else if (NumZeroBits >= RegSize-16)
666 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
667 else if (NumSignBits > RegSize-32)
668 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
669 else if (NumZeroBits >= RegSize-32)
670 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
671
672 if (FromVT != MVT::Other)
673 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
674 RegisterVT, P, DAG.getValueType(FromVT));
675 }
676 }
677
678 Parts[i] = P;
679 }
680
681 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
682 NumRegs, RegisterVT, ValueVT);
683 Part += NumRegs;
684 Parts.clear();
685 }
686
687 return DAG.getNode(ISD::MERGE_VALUES, dl,
688 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
689 &Values[0], ValueVTs.size());
690}
691
692/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
693/// specified value into the registers specified by this object. This uses
694/// Chain/Flag as the input and updates them for the output Chain/Flag.
695/// If the Flag pointer is NULL, no flag is used.
696void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
697 SDValue &Chain, SDValue *Flag) const {
698 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
699
700 // Get the list of the values's legal parts.
701 unsigned NumRegs = Regs.size();
702 SmallVector<SDValue, 8> Parts(NumRegs);
703 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
704 EVT ValueVT = ValueVTs[Value];
705 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
706 EVT RegisterVT = RegVTs[Value];
707
Chris Lattner3ac18842010-08-24 23:20:40 +0000708 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000709 &Parts[Part], NumParts, RegisterVT);
710 Part += NumParts;
711 }
712
713 // Copy the parts into the registers.
714 SmallVector<SDValue, 8> Chains(NumRegs);
715 for (unsigned i = 0; i != NumRegs; ++i) {
716 SDValue Part;
717 if (Flag == 0) {
718 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
719 } else {
720 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
721 *Flag = Part.getValue(1);
722 }
723
724 Chains[i] = Part.getValue(0);
725 }
726
727 if (NumRegs == 1 || Flag)
728 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
729 // flagged to it. That is the CopyToReg nodes and the user are considered
730 // a single scheduling unit. If we create a TokenFactor and return it as
731 // chain, then the TokenFactor is both a predecessor (operand) of the
732 // user as well as a successor (the TF operands are flagged to the user).
733 // c1, f1 = CopyToReg
734 // c2, f2 = CopyToReg
735 // c3 = TokenFactor c1, c2
736 // ...
737 // = op c3, ..., f2
738 Chain = Chains[NumRegs-1];
739 else
740 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
741}
742
743/// AddInlineAsmOperands - Add this value to the specified inlineasm node
744/// operand list. This adds the code marker and includes the number of
745/// values added into it.
746void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
747 unsigned MatchingIdx,
748 SelectionDAG &DAG,
749 std::vector<SDValue> &Ops) const {
750 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
751
752 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
753 if (HasMatching)
754 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
755 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
756 Ops.push_back(Res);
757
758 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
759 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
760 EVT RegisterVT = RegVTs[Value];
761 for (unsigned i = 0; i != NumRegs; ++i) {
762 assert(Reg < Regs.size() && "Mismatch in # registers expected");
763 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
764 }
765 }
766}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000767
Dan Gohman2048b852009-11-23 18:04:58 +0000768void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000769 AA = &aa;
770 GFI = gfi;
771 TD = DAG.getTarget().getTargetData();
772}
773
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000774/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000775/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000776/// for a new block. This doesn't clear out information about
777/// additional blocks that are needed to complete switch lowering
778/// or PHI node updating; that information is cleared out as it is
779/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000780void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000781 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000782 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000783 PendingLoads.clear();
784 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000785 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000786 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000787 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000788}
789
790/// getRoot - Return the current virtual root of the Selection DAG,
791/// flushing any PendingLoad items. This must be done before emitting
792/// a store or any other node that may need to be ordered after any
793/// prior load instructions.
794///
Dan Gohman2048b852009-11-23 18:04:58 +0000795SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000796 if (PendingLoads.empty())
797 return DAG.getRoot();
798
799 if (PendingLoads.size() == 1) {
800 SDValue Root = PendingLoads[0];
801 DAG.setRoot(Root);
802 PendingLoads.clear();
803 return Root;
804 }
805
806 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000808 &PendingLoads[0], PendingLoads.size());
809 PendingLoads.clear();
810 DAG.setRoot(Root);
811 return Root;
812}
813
814/// getControlRoot - Similar to getRoot, but instead of flushing all the
815/// PendingLoad items, flush all the PendingExports items. It is necessary
816/// to do this before emitting a terminator instruction.
817///
Dan Gohman2048b852009-11-23 18:04:58 +0000818SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 SDValue Root = DAG.getRoot();
820
821 if (PendingExports.empty())
822 return Root;
823
824 // Turn all of the CopyToReg chains into one factored node.
825 if (Root.getOpcode() != ISD::EntryToken) {
826 unsigned i = 0, e = PendingExports.size();
827 for (; i != e; ++i) {
828 assert(PendingExports[i].getNode()->getNumOperands() > 1);
829 if (PendingExports[i].getNode()->getOperand(0) == Root)
830 break; // Don't add the root if we already indirectly depend on it.
831 }
832
833 if (i == e)
834 PendingExports.push_back(Root);
835 }
836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 &PendingExports[0],
839 PendingExports.size());
840 PendingExports.clear();
841 DAG.setRoot(Root);
842 return Root;
843}
844
Bill Wendling4533cac2010-01-28 21:51:40 +0000845void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
846 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
847 DAG.AssignOrdering(Node, SDNodeOrder);
848
849 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
850 AssignOrderingToNode(Node->getOperand(I).getNode());
851}
852
Dan Gohman46510a72010-04-15 01:51:59 +0000853void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000854 // Set up outgoing PHI node register values before emitting the terminator.
855 if (isa<TerminatorInst>(&I))
856 HandlePHINodesInSuccessorBlocks(I.getParent());
857
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000858 CurDebugLoc = I.getDebugLoc();
859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861
Dan Gohman92884f72010-04-20 15:03:56 +0000862 if (!isa<TerminatorInst>(&I) && !HasTailCall)
863 CopyToExportRegsIfNeeded(&I);
864
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000865 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866}
867
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000868void SelectionDAGBuilder::visitPHI(const PHINode &) {
869 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
870}
871
Dan Gohman46510a72010-04-15 01:51:59 +0000872void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873 // Note: this doesn't use InstVisitor, because it has to work with
874 // ConstantExpr's in addition to instructions.
875 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000876 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000877 // Build the switch statement using the Instruction.def file.
878#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000879 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880#include "llvm/Instruction.def"
881 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000882
883 // Assign the ordering to the freshly created DAG nodes.
884 if (NodeMap.count(&I)) {
885 ++SDNodeOrder;
886 AssignOrderingToNode(getValue(&I).getNode());
887 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000888}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000889
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000890// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
891// generate the debug data structures now that we've seen its definition.
892void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
893 SDValue Val) {
894 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000895 if (DDI.getDI()) {
896 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000897 DebugLoc dl = DDI.getdl();
898 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000899 MDNode *Variable = DI->getVariable();
900 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000901 SDDbgValue *SDV;
902 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000903 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDV = DAG.getDbgValue(Variable, Val.getNode(),
905 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
906 DAG.AddDbgValue(SDV, Val.getNode(), false);
907 }
908 } else {
909 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
910 Offset, dl, SDNodeOrder);
911 DAG.AddDbgValue(SDV, 0, false);
912 }
913 DanglingDebugInfoMap[V] = DanglingDebugInfo();
914 }
915}
916
Dan Gohman28a17352010-07-01 01:59:43 +0000917// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000918SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000919 // If we already have an SDValue for this value, use it. It's important
920 // to do this first, so that we don't create a CopyFromReg if we already
921 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 SDValue &N = NodeMap[V];
923 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000924
Dan Gohman28a17352010-07-01 01:59:43 +0000925 // If there's a virtual register allocated and initialized for this
926 // value, use it.
927 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
928 if (It != FuncInfo.ValueMap.end()) {
929 unsigned InReg = It->second;
930 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
931 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000932 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000933 }
934
935 // Otherwise create a new SDValue and remember it.
936 SDValue Val = getValueImpl(V);
937 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000938 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000939 return Val;
940}
941
942/// getNonRegisterValue - Return an SDValue for the given Value, but
943/// don't look in FuncInfo.ValueMap for a virtual register.
944SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
945 // If we already have an SDValue for this value, use it.
946 SDValue &N = NodeMap[V];
947 if (N.getNode()) return N;
948
949 // Otherwise create a new SDValue and remember it.
950 SDValue Val = getValueImpl(V);
951 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000952 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return Val;
954}
955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000957/// Create an SDValue for the given value.
958SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000959 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000960 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000963 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000966 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000969 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohman383b5f62010-04-17 15:32:28 +0000971 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Nate Begeman9008ca62009-04-27 18:41:29 +0000974 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976
Dan Gohman383b5f62010-04-17 15:32:28 +0000977 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 visit(CE->getOpcode(), *CE);
979 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000980 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 return N1;
982 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
985 SmallVector<SDValue, 4> Constants;
986 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
987 OI != OE; ++OI) {
988 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000989 // If the operand is an empty aggregate, there are no values.
990 if (!Val) continue;
991 // Add each leaf value from the operand to the Constants list
992 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
994 Constants.push_back(SDValue(Val, i));
995 }
Bill Wendling87710f02009-12-21 23:47:40 +0000996
Bill Wendling4533cac2010-01-28 21:51:40 +0000997 return DAG.getMergeValues(&Constants[0], Constants.size(),
998 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 }
1000
Duncan Sands1df98592010-02-16 11:11:14 +00001001 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1003 "Unknown struct or array constant!");
1004
Owen Andersone50ed302009-08-10 22:56:29 +00001005 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001006 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1007 unsigned NumElts = ValueVTs.size();
1008 if (NumElts == 0)
1009 return SDValue(); // empty struct
1010 SmallVector<SDValue, 4> Constants(NumElts);
1011 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001013 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001014 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 else if (EltVT.isFloatingPoint())
1016 Constants[i] = DAG.getConstantFP(0, EltVT);
1017 else
1018 Constants[i] = DAG.getConstant(0, EltVT);
1019 }
Bill Wendling87710f02009-12-21 23:47:40 +00001020
Bill Wendling4533cac2010-01-28 21:51:40 +00001021 return DAG.getMergeValues(&Constants[0], NumElts,
1022 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 }
1024
Dan Gohman383b5f62010-04-17 15:32:28 +00001025 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001026 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 const VectorType *VecTy = cast<VectorType>(V->getType());
1029 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 // Now that we know the number and type of the elements, get that number of
1032 // elements into the Ops array based on what kind of constant it is.
1033 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 for (unsigned i = 0; i != NumElements; ++i)
1036 Ops.push_back(getValue(CP->getOperand(i)));
1037 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
1041 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001042 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 Op = DAG.getConstantFP(0, EltVT);
1044 else
1045 Op = DAG.getConstant(0, EltVT);
1046 Ops.assign(NumElements, Op);
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001050 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1051 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 // If this is a static alloca, generate it as the frameindex instead of
1055 // computation.
1056 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1057 DenseMap<const AllocaInst*, int>::iterator SI =
1058 FuncInfo.StaticAllocaMap.find(AI);
1059 if (SI != FuncInfo.StaticAllocaMap.end())
1060 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohman28a17352010-07-01 01:59:43 +00001063 // If this is an instruction which fast-isel has deferred, select it now.
1064 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001065 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1066 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1067 SDValue Chain = DAG.getEntryNode();
1068 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Dan Gohman28a17352010-07-01 01:59:43 +00001071 llvm_unreachable("Can't get register for value!");
1072 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073}
1074
Dan Gohman46510a72010-04-15 01:51:59 +00001075void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 SDValue Chain = getControlRoot();
1077 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001078 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001079
Dan Gohman7451d3e2010-05-29 17:03:36 +00001080 if (!FuncInfo.CanLowerReturn) {
1081 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001082 const Function *F = I.getParent()->getParent();
1083
1084 // Emit a store of the return value through the virtual register.
1085 // Leave Outs empty so that LowerReturn won't try to load return
1086 // registers the usual way.
1087 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001088 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001089 PtrValueVTs);
1090
1091 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1092 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001093
Owen Andersone50ed302009-08-10 22:56:29 +00001094 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 SmallVector<uint64_t, 4> Offsets;
1096 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001097 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001099 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001100 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001101 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1102 RetPtr.getValueType(), RetPtr,
1103 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001104 Chains[i] =
1105 DAG.getStore(Chain, getCurDebugLoc(),
1106 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001107 // FIXME: better loc info would be nice.
1108 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001109 }
1110
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001111 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1112 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001113 } else if (I.getNumOperands() != 0) {
1114 SmallVector<EVT, 4> ValueVTs;
1115 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1116 unsigned NumValues = ValueVTs.size();
1117 if (NumValues) {
1118 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001119 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1120 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001124 const Function *F = I.getParent()->getParent();
1125 if (F->paramHasAttr(0, Attribute::SExt))
1126 ExtendKind = ISD::SIGN_EXTEND;
1127 else if (F->paramHasAttr(0, Attribute::ZExt))
1128 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001130 // FIXME: C calling convention requires the return type to be promoted
1131 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001132 // conventions. The frontend should mark functions whose return values
1133 // require promoting with signext or zeroext attributes.
1134 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1135 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1136 if (VT.bitsLT(MinVT))
1137 VT = MinVT;
1138 }
1139
1140 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1141 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1142 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001143 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001144 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1145 &Parts[0], NumParts, PartVT, ExtendKind);
1146
1147 // 'inreg' on function refers to return value
1148 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1149 if (F->paramHasAttr(0, Attribute::InReg))
1150 Flags.setInReg();
1151
1152 // Propagate extension type if any
1153 if (F->paramHasAttr(0, Attribute::SExt))
1154 Flags.setSExt();
1155 else if (F->paramHasAttr(0, Attribute::ZExt))
1156 Flags.setZExt();
1157
Dan Gohmanc9403652010-07-07 15:54:55 +00001158 for (unsigned i = 0; i < NumParts; ++i) {
1159 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1160 /*isfixed=*/true));
1161 OutVals.push_back(Parts[i]);
1162 }
Evan Cheng3927f432009-03-25 20:20:11 +00001163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
1165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166
1167 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001168 CallingConv::ID CallConv =
1169 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001170 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001171 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001172
1173 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001175 "LowerReturn didn't return a valid chain!");
1176
1177 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001179}
1180
Dan Gohmanad62f532009-04-23 23:13:24 +00001181/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1182/// created for it, emit nodes to copy the value into the virtual
1183/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001184void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001185 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1186 if (VMI != FuncInfo.ValueMap.end()) {
1187 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1188 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001189 }
1190}
1191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1193/// the current basic block, add it to ValueMap now so that we'll get a
1194/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001195void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // No need to export constants.
1197 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // Already exported?
1200 if (FuncInfo.isExportedInst(V)) return;
1201
1202 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1203 CopyValueToVirtualRegister(V, Reg);
1204}
1205
Dan Gohman46510a72010-04-15 01:51:59 +00001206bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001207 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 // The operands of the setcc have to be in this block. We don't know
1209 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001210 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // Can export from current BB.
1212 if (VI->getParent() == FromBB)
1213 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001215 // Is already exported, noop.
1216 return FuncInfo.isExportedInst(V);
1217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 // If this is an argument, we can export it if the BB is the entry block or
1220 // if it is already exported.
1221 if (isa<Argument>(V)) {
1222 if (FromBB == &FromBB->getParent()->getEntryBlock())
1223 return true;
1224
1225 // Otherwise, can only export this if it is already exported.
1226 return FuncInfo.isExportedInst(V);
1227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229 // Otherwise, constants can always be exported.
1230 return true;
1231}
1232
1233static bool InBlock(const Value *V, const BasicBlock *BB) {
1234 if (const Instruction *I = dyn_cast<Instruction>(V))
1235 return I->getParent() == BB;
1236 return true;
1237}
1238
Dan Gohmanc2277342008-10-17 21:16:08 +00001239/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1240/// This function emits a branch and is used at the leaves of an OR or an
1241/// AND operator tree.
1242///
1243void
Dan Gohman46510a72010-04-15 01:51:59 +00001244SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001245 MachineBasicBlock *TBB,
1246 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001247 MachineBasicBlock *CurBB,
1248 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001249 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250
Dan Gohmanc2277342008-10-17 21:16:08 +00001251 // If the leaf of the tree is a comparison, merge the condition into
1252 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001253 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // The operands of the cmp have to be in this block. We don't know
1255 // how to export them from some other block. If this is the first block
1256 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001257 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001258 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1259 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001261 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001262 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001263 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001264 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 } else {
1266 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001267 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001269
1270 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1272 SwitchCases.push_back(CB);
1273 return;
1274 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001275 }
1276
1277 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001278 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001279 NULL, TBB, FBB, CurBB);
1280 SwitchCases.push_back(CB);
1281}
1282
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001283/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001284void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 MachineBasicBlock *TBB,
1286 MachineBasicBlock *FBB,
1287 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001288 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001289 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001290 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001291 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1294 BOp->getParent() != CurBB->getBasicBlock() ||
1295 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1296 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001297 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 return;
1299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Create TmpBB after CurBB.
1302 MachineFunction::iterator BBI = CurBB;
1303 MachineFunction &MF = DAG.getMachineFunction();
1304 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1305 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 if (Opc == Instruction::Or) {
1308 // Codegen X | Y as:
1309 // jmp_if_X TBB
1310 // jmp TmpBB
1311 // TmpBB:
1312 // jmp_if_Y TBB
1313 // jmp FBB
1314 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001317 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 } else {
1322 assert(Opc == Instruction::And && "Unknown merge op!");
1323 // Codegen X & Y as:
1324 // jmp_if_X TmpBB
1325 // jmp FBB
1326 // TmpBB:
1327 // jmp_if_Y TBB
1328 // jmp FBB
1329 //
1330 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001333 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337 }
1338}
1339
1340/// If the set of cases should be emitted as a series of branches, return true.
1341/// If we should emit this as a bunch of and/or'd together conditions, return
1342/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001343bool
Dan Gohman2048b852009-11-23 18:04:58 +00001344SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347 // If this is two comparisons of the same values or'd or and'd together, they
1348 // will get folded into a single comparison, so don't emit two blocks.
1349 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1350 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1351 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1352 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1353 return false;
1354 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001355
Chris Lattner133ce872010-01-02 00:00:03 +00001356 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1357 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1358 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1359 Cases[0].CC == Cases[1].CC &&
1360 isa<Constant>(Cases[0].CmpRHS) &&
1361 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1362 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1363 return false;
1364 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1365 return false;
1366 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 return true;
1369}
1370
Dan Gohman46510a72010-04-15 01:51:59 +00001371void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001372 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // Update machine-CFG edges.
1375 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1376
1377 // Figure out which block is immediately after the current one.
1378 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001380 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 NextBlock = BBI;
1382
1383 if (I.isUnconditional()) {
1384 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001385 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001388 if (Succ0MBB != NextBlock)
1389 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001390 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 return;
1394 }
1395
1396 // If this condition is one of the special cases we handle, do special stuff
1397 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001398 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1400
1401 // If this is a series of conditions that are or'd or and'd together, emit
1402 // this as a sequence of branches instead of setcc's with and/or operations.
1403 // For example, instead of something like:
1404 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // or C, F
1409 // jnz foo
1410 // Emit:
1411 // cmp A, B
1412 // je foo
1413 // cmp D, E
1414 // jle foo
1415 //
Dan Gohman46510a72010-04-15 01:51:59 +00001416 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 (BOp->getOpcode() == Instruction::And ||
1419 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1421 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // If the compares in later blocks need to use values not currently
1423 // exported from this block, export them now. This block should always
1424 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001425 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // Allow some cases to be rejected.
1428 if (ShouldEmitAsBranches(SwitchCases)) {
1429 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1430 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1431 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 SwitchCases.erase(SwitchCases.begin());
1437 return;
1438 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 // Okay, we decided not to do this, remove any inserted MBB's and clear
1441 // SwitchCases.
1442 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001443 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 SwitchCases.clear();
1446 }
1447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001450 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001453 // Use visitSwitchCase to actually insert the fast branch sequence for this
1454 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001455 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456}
1457
1458/// visitSwitchCase - Emits the necessary code to represent a single node in
1459/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1461 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 SDValue Cond;
1463 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001464 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001465
1466 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 if (CB.CmpMHS == NULL) {
1468 // Fold "(X == true)" to X and "(X == false)" to !X to
1469 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001470 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001471 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001473 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001474 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001476 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 } else {
1480 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1481
Anton Korobeynikov23218582008-12-23 22:25:27 +00001482 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1483 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484
1485 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
1488 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001490 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001492 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001493 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 DAG.getConstant(High-Low, VT), ISD::SETULE);
1496 }
1497 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 SwitchBB->addSuccessor(CB.TrueBB);
1501 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Set NextBlock to be the MBB immediately after the current one, if any.
1504 // This is used to avoid emitting unnecessary branches to the next block.
1505 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001506 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001507 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // If the lhs block is the next block, invert the condition so that we can
1511 // fall through to the lhs instead of the rhs block.
1512 if (CB.TrueBB == NextBlock) {
1513 std::swap(CB.TrueBB, CB.FalseBB);
1514 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001515 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001517
Dale Johannesenf5d97892009-02-04 01:48:28 +00001518 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001520 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001521
Evan Cheng266a99d2010-09-23 06:51:55 +00001522 // Insert the false branch. Do this even if it's a fall through branch,
1523 // this makes it easier to do DAG optimizations which require inverting
1524 // the branch condition.
1525 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1526 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001527
1528 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529}
1530
1531/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001532void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // Emit the code for the jump table
1534 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001535 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001536 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1537 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001539 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1540 MVT::Other, Index.getValue(1),
1541 Table, Index);
1542 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543}
1544
1545/// visitJumpTableHeader - This function emits necessary code to produce index
1546/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001547void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001548 JumpTableHeader &JTH,
1549 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001550 // Subtract the lowest switch case value from the value being switched on and
1551 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 // difference between smallest and largest cases.
1553 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001555 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001556 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001557
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001558 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001559 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001560 // can be used as an index into the jump table in a subsequent basic block.
1561 // This value may be smaller or larger than the target's pointer type, and
1562 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001563 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001564
Dan Gohman89496d02010-07-02 00:10:16 +00001565 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001566 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1567 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 JT.Reg = JumpTableReg;
1569
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001570 // Emit the range check for the jump table, and branch to the default block
1571 // for the switch statement if the value being switched on exceeds the largest
1572 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001573 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001574 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 DAG.getConstant(JTH.Last-JTH.First,VT),
1576 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577
1578 // Set NextBlock to be the MBB immediately after the current one, if any.
1579 // This is used to avoid emitting unnecessary branches to the next block.
1580 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001581 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001582
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001583 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 NextBlock = BBI;
1585
Dale Johannesen66978ee2009-01-31 02:22:37 +00001586 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001588 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589
Bill Wendling4533cac2010-01-28 21:51:40 +00001590 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001591 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1592 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001593
Bill Wendling87710f02009-12-21 23:47:40 +00001594 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595}
1596
1597/// visitBitTestHeader - This function emits necessary code to produce value
1598/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001599void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1600 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 // Subtract the minimum value
1602 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001603 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001604 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001605 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606
1607 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001608 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001609 TLI.getSetCCResultType(Sub.getValueType()),
1610 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001611 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612
Bill Wendling87710f02009-12-21 23:47:40 +00001613 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1614 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Dan Gohman89496d02010-07-02 00:10:16 +00001616 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001617 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1618 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619
1620 // Set NextBlock to be the MBB immediately after the current one, if any.
1621 // This is used to avoid emitting unnecessary branches to the next block.
1622 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001623 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001624 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625 NextBlock = BBI;
1626
1627 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1628
Dan Gohman99be8ae2010-04-19 22:41:47 +00001629 SwitchBB->addSuccessor(B.Default);
1630 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631
Dale Johannesen66978ee2009-01-31 02:22:37 +00001632 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001634 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001635
Evan Cheng8c1f4322010-09-23 18:32:19 +00001636 if (MBB != NextBlock)
1637 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1638 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001639
Bill Wendling87710f02009-12-21 23:47:40 +00001640 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001641}
1642
1643/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001644void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1645 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001646 BitTestCase &B,
1647 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001648 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001649 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001650 SDValue Cmp;
1651 if (CountPopulation_64(B.Mask) == 1) {
1652 // Testing for a single bit; just compare the shift count with what it
1653 // would need to be to shift a 1 bit in that position.
1654 Cmp = DAG.getSetCC(getCurDebugLoc(),
1655 TLI.getSetCCResultType(ShiftOp.getValueType()),
1656 ShiftOp,
1657 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1658 TLI.getPointerTy()),
1659 ISD::SETEQ);
1660 } else {
1661 // Make desired shift
1662 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1663 TLI.getPointerTy(),
1664 DAG.getConstant(1, TLI.getPointerTy()),
1665 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001666
Dan Gohman8e0163a2010-06-24 02:06:24 +00001667 // Emit bit tests and jumps
1668 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1669 TLI.getPointerTy(), SwitchVal,
1670 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1671 Cmp = DAG.getSetCC(getCurDebugLoc(),
1672 TLI.getSetCCResultType(AndOp.getValueType()),
1673 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1674 ISD::SETNE);
1675 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676
Dan Gohman99be8ae2010-04-19 22:41:47 +00001677 SwitchBB->addSuccessor(B.TargetBB);
1678 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001679
Dale Johannesen66978ee2009-01-31 02:22:37 +00001680 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001681 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001682 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683
1684 // Set NextBlock to be the MBB immediately after the current one, if any.
1685 // This is used to avoid emitting unnecessary branches to the next block.
1686 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001687 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001688 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689 NextBlock = BBI;
1690
Evan Cheng8c1f4322010-09-23 18:32:19 +00001691 if (NextMBB != NextBlock)
1692 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1693 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001694
Bill Wendling87710f02009-12-21 23:47:40 +00001695 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696}
1697
Dan Gohman46510a72010-04-15 01:51:59 +00001698void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001699 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701 // Retrieve successors.
1702 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1703 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1704
Gabor Greifb67e6b32009-01-15 11:10:44 +00001705 const Value *Callee(I.getCalledValue());
1706 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 visitInlineAsm(&I);
1708 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001709 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
1711 // If the value of the invoke is used outside of its defining block, make it
1712 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001713 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001714
1715 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001716 InvokeMBB->addSuccessor(Return);
1717 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718
1719 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001720 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1721 MVT::Other, getControlRoot(),
1722 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723}
1724
Dan Gohman46510a72010-04-15 01:51:59 +00001725void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726}
1727
1728/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1729/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001730bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1731 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001732 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001733 MachineBasicBlock *Default,
1734 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001738 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001740 return false;
1741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 // Get the MachineFunction which holds the current MBB. This is used when
1743 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001744 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745
1746 // Figure out which block is immediately after the current one.
1747 MachineBasicBlock *NextBlock = 0;
1748 MachineFunction::iterator BBI = CR.CaseBB;
1749
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001750 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 NextBlock = BBI;
1752
1753 // TODO: If any two of the cases has the same destination, and if one value
1754 // is the same as the other, but has one bit unset that the other has set,
1755 // use bit manipulation to do two compares at once. For example:
1756 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 // Rearrange the case blocks so that the last one falls through if possible.
1759 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1760 // The last case block won't fall through into 'NextBlock' if we emit the
1761 // branches in this order. See if rearranging a case value would help.
1762 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1763 if (I->BB == NextBlock) {
1764 std::swap(*I, BackCase);
1765 break;
1766 }
1767 }
1768 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 // Create a CaseBlock record representing a conditional branch to
1771 // the Case's target mbb if the value being switched on SV is equal
1772 // to C.
1773 MachineBasicBlock *CurBlock = CR.CaseBB;
1774 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1775 MachineBasicBlock *FallThrough;
1776 if (I != E-1) {
1777 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1778 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001779
1780 // Put SV in a virtual register to make it available from the new blocks.
1781 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001782 } else {
1783 // If the last case doesn't match, go to the default block.
1784 FallThrough = Default;
1785 }
1786
Dan Gohman46510a72010-04-15 01:51:59 +00001787 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788 ISD::CondCode CC;
1789 if (I->High == I->Low) {
1790 // This is just small small case range :) containing exactly 1 case
1791 CC = ISD::SETEQ;
1792 LHS = SV; RHS = I->High; MHS = NULL;
1793 } else {
1794 CC = ISD::SETLE;
1795 LHS = I->Low; MHS = SV; RHS = I->High;
1796 }
1797 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 // If emitting the first comparison, just call visitSwitchCase to emit the
1800 // code into the current block. Otherwise, push the CaseBlock onto the
1801 // vector to be later processed by SDISel, and insert the node's MBB
1802 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001803 if (CurBlock == SwitchBB)
1804 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 else
1806 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808 CurBlock = FallThrough;
1809 }
1810
1811 return true;
1812}
1813
1814static inline bool areJTsAllowed(const TargetLowering &TLI) {
1815 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1817 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001819
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001820static APInt ComputeRange(const APInt &First, const APInt &Last) {
1821 APInt LastExt(Last), FirstExt(First);
1822 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1823 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1824 return (LastExt - FirstExt + 1ULL);
1825}
1826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001828bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1829 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001830 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001831 MachineBasicBlock* Default,
1832 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 Case& FrontCase = *CR.Range.first;
1834 Case& BackCase = *(CR.Range.second-1);
1835
Chris Lattnere880efe2009-11-07 07:50:34 +00001836 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1837 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
Chris Lattnere880efe2009-11-07 07:50:34 +00001839 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1841 I!=E; ++I)
1842 TSize += I->size();
1843
Dan Gohmane0567812010-04-08 23:03:40 +00001844 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001846
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001847 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001848 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849 if (Density < 0.4)
1850 return false;
1851
David Greene4b69d992010-01-05 01:24:57 +00001852 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001853 << "First entry: " << First << ". Last entry: " << Last << '\n'
1854 << "Range: " << Range
1855 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856
1857 // Get the MachineFunction which holds the current MBB. This is used when
1858 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001859 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860
1861 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001863 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864
1865 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1866
1867 // Create a new basic block to hold the code for loading the address
1868 // of the jump table, and jumping to it. Update successor information;
1869 // we will either branch to the default case for the switch, or the jump
1870 // table.
1871 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1872 CurMF->insert(BBI, JumpTableBB);
1873 CR.CaseBB->addSuccessor(Default);
1874 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876 // Build a vector of destination BBs, corresponding to each target
1877 // of the jump table. If the value of the jump table slot corresponds to
1878 // a case statement, push the case's BB onto the vector, otherwise, push
1879 // the default BB.
1880 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001883 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1884 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001885
1886 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 DestBBs.push_back(I->BB);
1888 if (TEI==High)
1889 ++I;
1890 } else {
1891 DestBBs.push_back(Default);
1892 }
1893 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001896 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1897 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898 E = DestBBs.end(); I != E; ++I) {
1899 if (!SuccsHandled[(*I)->getNumber()]) {
1900 SuccsHandled[(*I)->getNumber()] = true;
1901 JumpTableBB->addSuccessor(*I);
1902 }
1903 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001904
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001905 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001906 unsigned JTEncoding = TLI.getJumpTableEncoding();
1907 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001908 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001909
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 // Set the jump table information so that we can codegen it as a second
1911 // MachineBasicBlock
1912 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001913 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1914 if (CR.CaseBB == SwitchBB)
1915 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 JTCases.push_back(JumpTableBlock(JTH, JT));
1918
1919 return true;
1920}
1921
1922/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1923/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001924bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1925 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001926 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001927 MachineBasicBlock *Default,
1928 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929 // Get the MachineFunction which holds the current MBB. This is used when
1930 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001931 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932
1933 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001935 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936
1937 Case& FrontCase = *CR.Range.first;
1938 Case& BackCase = *(CR.Range.second-1);
1939 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1940
1941 // Size is the number of Cases represented by this range.
1942 unsigned Size = CR.Range.second - CR.Range.first;
1943
Chris Lattnere880efe2009-11-07 07:50:34 +00001944 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1945 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 double FMetric = 0;
1947 CaseItr Pivot = CR.Range.first + Size/2;
1948
1949 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1950 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001951 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1953 I!=E; ++I)
1954 TSize += I->size();
1955
Chris Lattnere880efe2009-11-07 07:50:34 +00001956 APInt LSize = FrontCase.size();
1957 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001958 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001959 << "First: " << First << ", Last: " << Last <<'\n'
1960 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1962 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001963 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1964 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001965 APInt Range = ComputeRange(LEnd, RBegin);
1966 assert((Range - 2ULL).isNonNegative() &&
1967 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001968 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001969 (LEnd - First + 1ULL).roundToDouble();
1970 double RDensity = (double)RSize.roundToDouble() /
1971 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001972 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001974 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001975 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1976 << "LDensity: " << LDensity
1977 << ", RDensity: " << RDensity << '\n'
1978 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 if (FMetric < Metric) {
1980 Pivot = J;
1981 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001982 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 }
1984
1985 LSize += J->size();
1986 RSize -= J->size();
1987 }
1988 if (areJTsAllowed(TLI)) {
1989 // If our case is dense we *really* should handle it earlier!
1990 assert((FMetric > 0) && "Should handle dense range earlier!");
1991 } else {
1992 Pivot = CR.Range.first + Size/2;
1993 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 CaseRange LHSR(CR.Range.first, Pivot);
1996 CaseRange RHSR(Pivot, CR.Range.second);
1997 Constant *C = Pivot->Low;
1998 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002001 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002003 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 // Pivot's Value, then we can branch directly to the LHS's Target,
2005 // rather than creating a leaf node for it.
2006 if ((LHSR.second - LHSR.first) == 1 &&
2007 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002008 cast<ConstantInt>(C)->getValue() ==
2009 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 TrueBB = LHSR.first->BB;
2011 } else {
2012 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2013 CurMF->insert(BBI, TrueBB);
2014 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002015
2016 // Put SV in a virtual register to make it available from the new blocks.
2017 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 // Similar to the optimization above, if the Value being switched on is
2021 // known to be less than the Constant CR.LT, and the current Case Value
2022 // is CR.LT - 1, then we can branch directly to the target block for
2023 // the current Case Value, rather than emitting a RHS leaf node for it.
2024 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002025 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2026 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 FalseBB = RHSR.first->BB;
2028 } else {
2029 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2030 CurMF->insert(BBI, FalseBB);
2031 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002032
2033 // Put SV in a virtual register to make it available from the new blocks.
2034 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 }
2036
2037 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002038 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 // Otherwise, branch to LHS.
2040 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2041
Dan Gohman99be8ae2010-04-19 22:41:47 +00002042 if (CR.CaseBB == SwitchBB)
2043 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 else
2045 SwitchCases.push_back(CB);
2046
2047 return true;
2048}
2049
2050/// handleBitTestsSwitchCase - if current case range has few destination and
2051/// range span less, than machine word bitwidth, encode case range into series
2052/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002053bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2054 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002055 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002056 MachineBasicBlock* Default,
2057 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002058 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002059 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060
2061 Case& FrontCase = *CR.Range.first;
2062 Case& BackCase = *(CR.Range.second-1);
2063
2064 // Get the MachineFunction which holds the current MBB. This is used when
2065 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002066 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002068 // If target does not have legal shift left, do not emit bit tests at all.
2069 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2070 return false;
2071
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2074 I!=E; ++I) {
2075 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 // Count unique destinations
2080 SmallSet<MachineBasicBlock*, 4> Dests;
2081 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2082 Dests.insert(I->BB);
2083 if (Dests.size() > 3)
2084 // Don't bother the code below, if there are too much unique destinations
2085 return false;
2086 }
David Greene4b69d992010-01-05 01:24:57 +00002087 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002088 << Dests.size() << '\n'
2089 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002092 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2093 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002094 APInt cmpRange = maxValue - minValue;
2095
David Greene4b69d992010-01-05 01:24:57 +00002096 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002097 << "Low bound: " << minValue << '\n'
2098 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099
Dan Gohmane0567812010-04-08 23:03:40 +00002100 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101 (!(Dests.size() == 1 && numCmps >= 3) &&
2102 !(Dests.size() == 2 && numCmps >= 5) &&
2103 !(Dests.size() >= 3 && numCmps >= 6)))
2104 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002105
David Greene4b69d992010-01-05 01:24:57 +00002106 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 // Optimize the case where all the case values fit in a
2110 // word without having to subtract minValue. In this case,
2111 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002112 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002113 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002115 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 CaseBitsVector CasesBits;
2119 unsigned i, count = 0;
2120
2121 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2122 MachineBasicBlock* Dest = I->BB;
2123 for (i = 0; i < count; ++i)
2124 if (Dest == CasesBits[i].BB)
2125 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127 if (i == count) {
2128 assert((count < 3) && "Too much destinations to test!");
2129 CasesBits.push_back(CaseBits(0, Dest, 0));
2130 count++;
2131 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002132
2133 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2134 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2135
2136 uint64_t lo = (lowValue - lowBound).getZExtValue();
2137 uint64_t hi = (highValue - lowBound).getZExtValue();
2138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 for (uint64_t j = lo; j <= hi; j++) {
2140 CasesBits[i].Mask |= 1ULL << j;
2141 CasesBits[i].Bits++;
2142 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 }
2145 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002147 BitTestInfo BTC;
2148
2149 // Figure out which block is immediately after the current one.
2150 MachineFunction::iterator BBI = CR.CaseBB;
2151 ++BBI;
2152
2153 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2154
David Greene4b69d992010-01-05 01:24:57 +00002155 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002157 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002158 << ", Bits: " << CasesBits[i].Bits
2159 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160
2161 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2162 CurMF->insert(BBI, CaseBB);
2163 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2164 CaseBB,
2165 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002166
2167 // Put SV in a virtual register to make it available from the new blocks.
2168 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170
2171 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002172 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 CR.CaseBB, Default, BTC);
2174
Dan Gohman99be8ae2010-04-19 22:41:47 +00002175 if (CR.CaseBB == SwitchBB)
2176 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 BitTestCases.push_back(BTB);
2179
2180 return true;
2181}
2182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002184size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2185 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002186 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187
2188 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002189 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2191 Cases.push_back(Case(SI.getSuccessorValue(i),
2192 SI.getSuccessorValue(i),
2193 SMBB));
2194 }
2195 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2196
2197 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002198 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199 // Must recompute end() each iteration because it may be
2200 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002201 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2202 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2203 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 MachineBasicBlock* nextBB = J->BB;
2205 MachineBasicBlock* currentBB = I->BB;
2206
2207 // If the two neighboring cases go to the same destination, merge them
2208 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 I->High = J->High;
2211 J = Cases.erase(J);
2212 } else {
2213 I = J++;
2214 }
2215 }
2216
2217 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2218 if (I->Low != I->High)
2219 // A range counts double, since it requires two compares.
2220 ++numCmps;
2221 }
2222
2223 return numCmps;
2224}
2225
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002226void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2227 MachineBasicBlock *Last) {
2228 // Update JTCases.
2229 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2230 if (JTCases[i].first.HeaderBB == First)
2231 JTCases[i].first.HeaderBB = Last;
2232
2233 // Update BitTestCases.
2234 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2235 if (BitTestCases[i].Parent == First)
2236 BitTestCases[i].Parent = Last;
2237}
2238
Dan Gohman46510a72010-04-15 01:51:59 +00002239void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002240 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 // Figure out which block is immediately after the current one.
2243 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2245
2246 // If there is only the default destination, branch to it if it is not the
2247 // next basic block. Otherwise, just fall through.
2248 if (SI.getNumOperands() == 2) {
2249 // Update machine-CFG edges.
2250
2251 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002252 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002253 if (Default != NextBlock)
2254 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2255 MVT::Other, getControlRoot(),
2256 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002257
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258 return;
2259 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 // If there are any non-default case statements, create a vector of Cases
2262 // representing each one, and sort the vector so that we can efficiently
2263 // create a binary search tree from them.
2264 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002266 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002267 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002268 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269
2270 // Get the Value to be switched on and default basic blocks, which will be
2271 // inserted into CaseBlock records, representing basic blocks in the binary
2272 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002273 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274
2275 // Push the initial CaseRec onto the worklist
2276 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002277 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2278 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279
2280 while (!WorkList.empty()) {
2281 // Grab a record representing a case range to process off the worklist
2282 CaseRec CR = WorkList.back();
2283 WorkList.pop_back();
2284
Dan Gohman99be8ae2010-04-19 22:41:47 +00002285 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 // If the range has few cases (two or less) emit a series of specific
2289 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002290 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002292
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002293 // If the switch has more than 5 blocks, and at least 40% dense, and the
2294 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002296 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2300 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002301 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 }
2303}
2304
Dan Gohman46510a72010-04-15 01:51:59 +00002305void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002306 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002307
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002308 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002309 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002310 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002311 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002312 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002313 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002314 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2315 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002316 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002317
Bill Wendling4533cac2010-01-28 21:51:40 +00002318 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2319 MVT::Other, getControlRoot(),
2320 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002321}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322
Dan Gohman46510a72010-04-15 01:51:59 +00002323void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 // -0.0 - X --> fneg
2325 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002326 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2328 const VectorType *DestTy = cast<VectorType>(I.getType());
2329 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002330 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002331 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002332 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002333 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002335 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2336 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 return;
2338 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002339 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002341
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002342 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002343 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002344 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002345 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2346 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002347 return;
2348 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002350 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351}
2352
Dan Gohman46510a72010-04-15 01:51:59 +00002353void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 SDValue Op1 = getValue(I.getOperand(0));
2355 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002356 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2357 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358}
2359
Dan Gohman46510a72010-04-15 01:51:59 +00002360void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 SDValue Op1 = getValue(I.getOperand(0));
2362 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002363 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002364 Op2.getValueType() != TLI.getShiftAmountTy()) {
2365 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002366 EVT PTy = TLI.getPointerTy();
2367 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002368 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002369 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2370 TLI.getShiftAmountTy(), Op2);
2371 // If the operand is larger than the shift count type but the shift
2372 // count type has enough bits to represent any shift value, truncate
2373 // it now. This is a common case and it exposes the truncate to
2374 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002375 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002376 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2377 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2378 TLI.getShiftAmountTy(), Op2);
2379 // Otherwise we'll need to temporarily settle for some other
2380 // convenient type; type legalization will make adjustments as
2381 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002382 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002383 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002384 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002385 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002387 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002389
Bill Wendling4533cac2010-01-28 21:51:40 +00002390 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2391 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392}
2393
Dan Gohman46510a72010-04-15 01:51:59 +00002394void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002396 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002398 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 predicate = ICmpInst::Predicate(IC->getPredicate());
2400 SDValue Op1 = getValue(I.getOperand(0));
2401 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002402 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002403
Owen Andersone50ed302009-08-10 22:56:29 +00002404 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002405 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406}
2407
Dan Gohman46510a72010-04-15 01:51:59 +00002408void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002410 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002412 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 predicate = FCmpInst::Predicate(FC->getPredicate());
2414 SDValue Op1 = getValue(I.getOperand(0));
2415 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002416 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002418 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419}
2420
Dan Gohman46510a72010-04-15 01:51:59 +00002421void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002422 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002423 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2424 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002425 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002426
Bill Wendling49fcff82009-12-21 22:30:11 +00002427 SmallVector<SDValue, 4> Values(NumValues);
2428 SDValue Cond = getValue(I.getOperand(0));
2429 SDValue TrueVal = getValue(I.getOperand(1));
2430 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002431
Bill Wendling4533cac2010-01-28 21:51:40 +00002432 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002433 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002434 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2435 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002436 SDValue(TrueVal.getNode(),
2437 TrueVal.getResNo() + i),
2438 SDValue(FalseVal.getNode(),
2439 FalseVal.getResNo() + i));
2440
Bill Wendling4533cac2010-01-28 21:51:40 +00002441 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2442 DAG.getVTList(&ValueVTs[0], NumValues),
2443 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002444}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445
Dan Gohman46510a72010-04-15 01:51:59 +00002446void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2448 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2455 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2456 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002458 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459}
2460
Dan Gohman46510a72010-04-15 01:51:59 +00002461void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2463 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2464 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002465 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002466 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467}
2468
Dan Gohman46510a72010-04-15 01:51:59 +00002469void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470 // FPTrunc is never a no-op cast, no need to check
2471 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002472 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002473 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2474 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475}
2476
Dan Gohman46510a72010-04-15 01:51:59 +00002477void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478 // FPTrunc is never a no-op cast, no need to check
2479 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002480 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002481 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482}
2483
Dan Gohman46510a72010-04-15 01:51:59 +00002484void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485 // FPToUI is never a no-op cast, no need to check
2486 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002488 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489}
2490
Dan Gohman46510a72010-04-15 01:51:59 +00002491void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492 // FPToSI is never a no-op cast, no need to check
2493 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002494 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002495 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496}
2497
Dan Gohman46510a72010-04-15 01:51:59 +00002498void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499 // UIToFP is never a no-op cast, no need to check
2500 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002501 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002502 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503}
2504
Dan Gohman46510a72010-04-15 01:51:59 +00002505void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002506 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002508 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002509 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510}
2511
Dan Gohman46510a72010-04-15 01:51:59 +00002512void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 // What to do depends on the size of the integer and the size of the pointer.
2514 // We can either truncate, zero extend, or no-op, accordingly.
2515 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002517 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518}
2519
Dan Gohman46510a72010-04-15 01:51:59 +00002520void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521 // What to do depends on the size of the integer and the size of the pointer.
2522 // We can either truncate, zero extend, or no-op, accordingly.
2523 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002524 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002525 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526}
2527
Dan Gohman46510a72010-04-15 01:51:59 +00002528void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002530 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531
Bill Wendling49fcff82009-12-21 22:30:11 +00002532 // BitCast assures us that source and destination are the same size so this is
2533 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002534 if (DestVT != N.getValueType())
2535 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2536 DestVT, N)); // convert types.
2537 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002538 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539}
2540
Dan Gohman46510a72010-04-15 01:51:59 +00002541void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 SDValue InVec = getValue(I.getOperand(0));
2543 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002544 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002545 TLI.getPointerTy(),
2546 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002547 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2548 TLI.getValueType(I.getType()),
2549 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002554 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002555 TLI.getPointerTy(),
2556 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002557 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2558 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559}
2560
Mon P Wangaeb06d22008-11-10 04:46:22 +00002561// Utility for visitShuffleVector - Returns true if the mask is mask starting
2562// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002563static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2564 unsigned MaskNumElts = Mask.size();
2565 for (unsigned i = 0; i != MaskNumElts; ++i)
2566 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002568 return true;
2569}
2570
Dan Gohman46510a72010-04-15 01:51:59 +00002571void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002573 SDValue Src1 = getValue(I.getOperand(0));
2574 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 // Convert the ConstantVector mask operand into an array of ints, with -1
2577 // representing undef values.
2578 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002579 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002580 unsigned MaskNumElts = MaskElts.size();
2581 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 if (isa<UndefValue>(MaskElts[i]))
2583 Mask.push_back(-1);
2584 else
2585 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2586 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002587
Owen Andersone50ed302009-08-10 22:56:29 +00002588 EVT VT = TLI.getValueType(I.getType());
2589 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002590 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591
Mon P Wangc7849c22008-11-16 05:06:27 +00002592 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002593 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2594 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002595 return;
2596 }
2597
2598 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002599 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2600 // Mask is longer than the source vectors and is a multiple of the source
2601 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002602 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002603 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2604 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002605 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2606 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002607 return;
2608 }
2609
Mon P Wangc7849c22008-11-16 05:06:27 +00002610 // Pad both vectors with undefs to make them the same length as the mask.
2611 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2613 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002614 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002615
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2617 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002618 MOps1[0] = Src1;
2619 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002620
2621 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2622 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 &MOps1[0], NumConcat);
2624 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002625 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002627
Mon P Wangaeb06d22008-11-10 04:46:22 +00002628 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002630 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002632 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 MappedOps.push_back(Idx);
2634 else
2635 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002636 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002637
Bill Wendling4533cac2010-01-28 21:51:40 +00002638 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2639 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640 return;
2641 }
2642
Mon P Wangc7849c22008-11-16 05:06:27 +00002643 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002644 // Analyze the access pattern of the vector to see if we can extract
2645 // two subvectors and do the shuffle. The analysis is done by calculating
2646 // the range of elements the mask access on both vectors.
2647 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2648 int MaxRange[2] = {-1, -1};
2649
Nate Begeman5a5ca152009-04-29 05:20:52 +00002650 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 int Idx = Mask[i];
2652 int Input = 0;
2653 if (Idx < 0)
2654 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002655
Nate Begeman5a5ca152009-04-29 05:20:52 +00002656 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 Input = 1;
2658 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002659 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 if (Idx > MaxRange[Input])
2661 MaxRange[Input] = Idx;
2662 if (Idx < MinRange[Input])
2663 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002664 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002665
Mon P Wangc7849c22008-11-16 05:06:27 +00002666 // Check if the access is smaller than the vector size and can we find
2667 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002668 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2669 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002670 int StartIdx[2]; // StartIdx to extract from
2671 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002672 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002673 RangeUse[Input] = 0; // Unused
2674 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002675 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002676 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002677 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002678 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002679 RangeUse[Input] = 1; // Extract from beginning of the vector
2680 StartIdx[Input] = 0;
2681 } else {
2682 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002683 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002684 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002685 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002686 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002687 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002688 }
2689
Bill Wendling636e2582009-08-21 18:16:06 +00002690 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002691 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002692 return;
2693 }
2694 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2695 // Extract appropriate subvector and generate a vector shuffle
2696 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002697 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002698 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002699 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002700 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002701 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002702 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002703 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002704
Mon P Wangc7849c22008-11-16 05:06:27 +00002705 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002707 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 int Idx = Mask[i];
2709 if (Idx < 0)
2710 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002711 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 MappedOps.push_back(Idx - StartIdx[0]);
2713 else
2714 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002715 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002716
Bill Wendling4533cac2010-01-28 21:51:40 +00002717 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2718 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002719 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002720 }
2721 }
2722
Mon P Wangc7849c22008-11-16 05:06:27 +00002723 // We can't use either concat vectors or extract subvectors so fall back to
2724 // replacing the shuffle with extract and build vector.
2725 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT EltVT = VT.getVectorElementType();
2727 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002728 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002729 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002731 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002732 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002734 SDValue Res;
2735
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002737 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2738 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002739 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002740 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2741 EltVT, Src2,
2742 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2743
2744 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002745 }
2746 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002747
Bill Wendling4533cac2010-01-28 21:51:40 +00002748 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2749 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750}
2751
Dan Gohman46510a72010-04-15 01:51:59 +00002752void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753 const Value *Op0 = I.getOperand(0);
2754 const Value *Op1 = I.getOperand(1);
2755 const Type *AggTy = I.getType();
2756 const Type *ValTy = Op1->getType();
2757 bool IntoUndef = isa<UndefValue>(Op0);
2758 bool FromUndef = isa<UndefValue>(Op1);
2759
Dan Gohman0dadb152010-10-06 16:18:29 +00002760 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761
Owen Andersone50ed302009-08-10 22:56:29 +00002762 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002764 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2766
2767 unsigned NumAggValues = AggValueVTs.size();
2768 unsigned NumValValues = ValValueVTs.size();
2769 SmallVector<SDValue, 4> Values(NumAggValues);
2770
2771 SDValue Agg = getValue(Op0);
2772 SDValue Val = getValue(Op1);
2773 unsigned i = 0;
2774 // Copy the beginning value(s) from the original aggregate.
2775 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002776 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777 SDValue(Agg.getNode(), Agg.getResNo() + i);
2778 // Copy values from the inserted value(s).
2779 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002780 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2782 // Copy remaining value(s) from the original aggregate.
2783 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002784 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 SDValue(Agg.getNode(), Agg.getResNo() + i);
2786
Bill Wendling4533cac2010-01-28 21:51:40 +00002787 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2788 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2789 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790}
2791
Dan Gohman46510a72010-04-15 01:51:59 +00002792void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002793 const Value *Op0 = I.getOperand(0);
2794 const Type *AggTy = Op0->getType();
2795 const Type *ValTy = I.getType();
2796 bool OutOfUndef = isa<UndefValue>(Op0);
2797
Dan Gohman0dadb152010-10-06 16:18:29 +00002798 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799
Owen Andersone50ed302009-08-10 22:56:29 +00002800 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2802
2803 unsigned NumValValues = ValValueVTs.size();
2804 SmallVector<SDValue, 4> Values(NumValValues);
2805
2806 SDValue Agg = getValue(Op0);
2807 // Copy out the selected value(s).
2808 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2809 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002810 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002811 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002812 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813
Bill Wendling4533cac2010-01-28 21:51:40 +00002814 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2815 DAG.getVTList(&ValValueVTs[0], NumValValues),
2816 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817}
2818
Dan Gohman46510a72010-04-15 01:51:59 +00002819void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820 SDValue N = getValue(I.getOperand(0));
2821 const Type *Ty = I.getOperand(0)->getType();
2822
Dan Gohman46510a72010-04-15 01:51:59 +00002823 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002825 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2827 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2828 if (Field) {
2829 // N = N + Offset
2830 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002831 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 DAG.getIntPtrConstant(Offset));
2833 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 Ty = StTy->getElementType(Field);
2836 } else {
2837 Ty = cast<SequentialType>(Ty)->getElementType();
2838
2839 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002840 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002841 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002842 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002843 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002844 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002845 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002846 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002847 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002848 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2849 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002850 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002851 else
Evan Chengb1032a82009-02-09 20:54:38 +00002852 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002853
Dale Johannesen66978ee2009-01-31 02:22:37 +00002854 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002855 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002856 continue;
2857 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002860 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2861 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 SDValue IdxN = getValue(Idx);
2863
2864 // If the index is smaller or larger than intptr_t, truncate or extend
2865 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002866 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867
2868 // If this is a multiply by a power of two, turn it into a shl
2869 // immediately. This is a very common case.
2870 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002871 if (ElementSize.isPowerOf2()) {
2872 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002873 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002874 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002875 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002876 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002877 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002878 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002879 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 }
2881 }
2882
Scott Michelfdc40a02009-02-17 22:15:04 +00002883 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002884 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 }
2886 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 setValue(&I, N);
2889}
2890
Dan Gohman46510a72010-04-15 01:51:59 +00002891void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002892 // If this is a fixed sized alloca in the entry block of the function,
2893 // allocate it statically on the stack.
2894 if (FuncInfo.StaticAllocaMap.count(&I))
2895 return; // getValue will auto-populate this.
2896
2897 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002898 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899 unsigned Align =
2900 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2901 I.getAlignment());
2902
2903 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002904
Owen Andersone50ed302009-08-10 22:56:29 +00002905 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002906 if (AllocSize.getValueType() != IntPtr)
2907 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2908
2909 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2910 AllocSize,
2911 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 // Handle alignment. If the requested alignment is less than or equal to
2914 // the stack alignment, ignore it. If the size is greater than or equal to
2915 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002916 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917 if (Align <= StackAlign)
2918 Align = 0;
2919
2920 // Round the size of the allocation up to the stack alignment size
2921 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002922 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002923 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002924 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002927 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002928 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2930
2931 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002932 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002933 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002934 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 setValue(&I, DSA);
2936 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 // Inform the Frame Information that we have just allocated a variable-sized
2939 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002940 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941}
2942
Dan Gohman46510a72010-04-15 01:51:59 +00002943void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944 const Value *SV = I.getOperand(0);
2945 SDValue Ptr = getValue(SV);
2946
2947 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002950 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002952 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953
Owen Andersone50ed302009-08-10 22:56:29 +00002954 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002955 SmallVector<uint64_t, 4> Offsets;
2956 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2957 unsigned NumValues = ValueVTs.size();
2958 if (NumValues == 0)
2959 return;
2960
2961 SDValue Root;
2962 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00002963 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 // Serialize volatile loads with other side effects.
2965 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002966 else if (AA->pointsToConstantMemory(
2967 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 // Do not serialize (non-volatile) loads of constant memory with anything.
2969 Root = DAG.getEntryNode();
2970 ConstantMemory = true;
2971 } else {
2972 // Do not serialize non-volatile loads against each other.
2973 Root = DAG.getRoot();
2974 }
Andrew Trickde91f3c2010-11-12 17:50:46 +00002975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00002977 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2978 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00002979 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00002980 unsigned ChainI = 0;
2981 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2982 // Serializing loads here may result in excessive register pressure, and
2983 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2984 // could recover a bit by hoisting nodes upward in the chain by recognizing
2985 // they are side-effect free or do not alias. The optimizer should really
2986 // avoid this case by converting large object/array copies to llvm.memcpy
2987 // (MaxParallelChains should always remain as failsafe).
2988 if (ChainI == MaxParallelChains) {
2989 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
2990 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2991 MVT::Other, &Chains[0], ChainI);
2992 Root = Chain;
2993 ChainI = 0;
2994 }
Bill Wendling856ff412009-12-22 00:12:37 +00002995 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2996 PtrVT, Ptr,
2997 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002998 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00002999 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003000 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003003 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003007 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003008 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 if (isVolatile)
3010 DAG.setRoot(Chain);
3011 else
3012 PendingLoads.push_back(Chain);
3013 }
3014
Bill Wendling4533cac2010-01-28 21:51:40 +00003015 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3016 DAG.getVTList(&ValueVTs[0], NumValues),
3017 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003018}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019
Dan Gohman46510a72010-04-15 01:51:59 +00003020void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3021 const Value *SrcV = I.getOperand(0);
3022 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003023
Owen Andersone50ed302009-08-10 22:56:29 +00003024 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 SmallVector<uint64_t, 4> Offsets;
3026 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3027 unsigned NumValues = ValueVTs.size();
3028 if (NumValues == 0)
3029 return;
3030
3031 // Get the lowered operands. Note that we do this after
3032 // checking if NumResults is zero, because with zero results
3033 // the operands won't have values in the map.
3034 SDValue Src = getValue(SrcV);
3035 SDValue Ptr = getValue(PtrV);
3036
3037 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003038 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3039 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003040 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003042 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003044 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003045
Andrew Trickde91f3c2010-11-12 17:50:46 +00003046 unsigned ChainI = 0;
3047 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3048 // See visitLoad comments.
3049 if (ChainI == MaxParallelChains) {
3050 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3051 MVT::Other, &Chains[0], ChainI);
3052 Root = Chain;
3053 ChainI = 0;
3054 }
Bill Wendling856ff412009-12-22 00:12:37 +00003055 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3056 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003057 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3058 SDValue(Src.getNode(), Src.getResNo() + i),
3059 Add, MachinePointerInfo(PtrV, Offsets[i]),
3060 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3061 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003062 }
3063
Devang Patel7e13efa2010-10-26 22:14:52 +00003064 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003065 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003066 ++SDNodeOrder;
3067 AssignOrderingToNode(StoreNode.getNode());
3068 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069}
3070
3071/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3072/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003073void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003074 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075 bool HasChain = !I.doesNotAccessMemory();
3076 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3077
3078 // Build the operand list.
3079 SmallVector<SDValue, 8> Ops;
3080 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3081 if (OnlyLoad) {
3082 // We don't need to serialize loads against other loads.
3083 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003084 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 Ops.push_back(getRoot());
3086 }
3087 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003088
3089 // Info is set by getTgtMemInstrinsic
3090 TargetLowering::IntrinsicInfo Info;
3091 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3092
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003093 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003094 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3095 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003096 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003097
3098 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003099 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3100 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 assert(TLI.isTypeLegal(Op.getValueType()) &&
3102 "Intrinsic uses a non-legal type?");
3103 Ops.push_back(Op);
3104 }
3105
Owen Andersone50ed302009-08-10 22:56:29 +00003106 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003107 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3108#ifndef NDEBUG
3109 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3110 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3111 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 }
Bob Wilson8d919552009-07-31 22:41:21 +00003113#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003114
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117
Bob Wilson8d919552009-07-31 22:41:21 +00003118 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003119
3120 // Create the node.
3121 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003122 if (IsTgtIntrinsic) {
3123 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003124 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003125 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003126 Info.memVT,
3127 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003128 Info.align, Info.vol,
3129 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003130 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003131 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003132 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003133 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003134 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003135 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003136 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003137 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003138 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003139 }
3140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 if (HasChain) {
3142 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3143 if (OnlyLoad)
3144 PendingLoads.push_back(Chain);
3145 else
3146 DAG.setRoot(Chain);
3147 }
Bill Wendling856ff412009-12-22 00:12:37 +00003148
Benjamin Kramerf0127052010-01-05 13:12:22 +00003149 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003151 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003152 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003153 }
Bill Wendling856ff412009-12-22 00:12:37 +00003154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155 setValue(&I, Result);
3156 }
3157}
3158
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003159/// GetSignificand - Get the significand and build it into a floating-point
3160/// number with exponent of 1:
3161///
3162/// Op = (Op & 0x007fffff) | 0x3f800000;
3163///
3164/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003165static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003166GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3168 DAG.getConstant(0x007fffff, MVT::i32));
3169 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3170 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003171 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003172}
3173
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003174/// GetExponent - Get the exponent:
3175///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003176/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003177///
3178/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003179static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003180GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003181 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3183 DAG.getConstant(0x7f800000, MVT::i32));
3184 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003185 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3187 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003188 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003189}
3190
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003191/// getF32Constant - Get 32-bit floating point constant.
3192static SDValue
3193getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003195}
3196
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003197/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003198/// visitIntrinsicCall: I is a call instruction
3199/// Op is the associated NodeType for I
3200const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003201SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3202 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003203 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003204 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003205 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003206 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003207 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003208 getValue(I.getArgOperand(0)),
3209 getValue(I.getArgOperand(1)),
3210 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211 setValue(&I, L);
3212 DAG.setRoot(L.getValue(1));
3213 return 0;
3214}
3215
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003216// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003217const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003218SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003219 SDValue Op1 = getValue(I.getArgOperand(0));
3220 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003221
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003223 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003224 return 0;
3225}
Bill Wendling74c37652008-12-09 22:08:41 +00003226
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003227/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3228/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003229void
Dan Gohman46510a72010-04-15 01:51:59 +00003230SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003231 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003232 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003233
Gabor Greif0635f352010-06-25 09:38:13 +00003234 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003235 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003236 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003237
3238 // Put the exponent in the right bit position for later addition to the
3239 // final result:
3240 //
3241 // #define LOG2OFe 1.4426950f
3242 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003246
3247 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3249 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003250
3251 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003253 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003254
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003255 if (LimitFloatPrecision <= 6) {
3256 // For floating-point precision of 6:
3257 //
3258 // TwoToFractionalPartOfX =
3259 // 0.997535578f +
3260 // (0.735607626f + 0.252464424f * x) * x;
3261 //
3262 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003264 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003265 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3268 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003271
3272 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003274 TwoToFracPartOfX, IntegerPartOfX);
3275
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003277 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3278 // For floating-point precision of 12:
3279 //
3280 // TwoToFractionalPartOfX =
3281 // 0.999892986f +
3282 // (0.696457318f +
3283 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3284 //
3285 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003289 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3291 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003292 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3294 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003295 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297
3298 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003300 TwoToFracPartOfX, IntegerPartOfX);
3301
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003303 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3304 // For floating-point precision of 18:
3305 //
3306 // TwoToFractionalPartOfX =
3307 // 0.999999982f +
3308 // (0.693148872f +
3309 // (0.240227044f +
3310 // (0.554906021e-1f +
3311 // (0.961591928e-2f +
3312 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3313 //
3314 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003316 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003318 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3320 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003321 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3323 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003324 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3326 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3329 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3332 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003334 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003336
3337 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003339 TwoToFracPartOfX, IntegerPartOfX);
3340
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003342 }
3343 } else {
3344 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003345 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003346 getValue(I.getArgOperand(0)).getValueType(),
3347 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003348 }
3349
Dale Johannesen59e577f2008-09-05 18:38:42 +00003350 setValue(&I, result);
3351}
3352
Bill Wendling39150252008-09-09 20:39:27 +00003353/// visitLog - Lower a log intrinsic. Handles the special sequences for
3354/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003355void
Dan Gohman46510a72010-04-15 01:51:59 +00003356SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003357 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003358 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003359
Gabor Greif0635f352010-06-25 09:38:13 +00003360 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003361 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003362 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003364
3365 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003366 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003369
3370 // Get the significand and build it into a floating-point number with
3371 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003372 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003373
3374 if (LimitFloatPrecision <= 6) {
3375 // For floating-point precision of 6:
3376 //
3377 // LogofMantissa =
3378 // -1.1609546f +
3379 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003380 //
Bill Wendling39150252008-09-09 20:39:27 +00003381 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003383 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3387 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003389
Scott Michelfdc40a02009-02-17 22:15:04 +00003390 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003392 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3393 // For floating-point precision of 12:
3394 //
3395 // LogOfMantissa =
3396 // -1.7417939f +
3397 // (2.8212026f +
3398 // (-1.4699568f +
3399 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3400 //
3401 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003403 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003405 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3407 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3410 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3413 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003415
Scott Michelfdc40a02009-02-17 22:15:04 +00003416 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003418 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3419 // For floating-point precision of 18:
3420 //
3421 // LogOfMantissa =
3422 // -2.1072184f +
3423 // (4.2372794f +
3424 // (-3.7029485f +
3425 // (2.2781945f +
3426 // (-0.87823314f +
3427 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3428 //
3429 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3435 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003436 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3438 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003439 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3441 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003442 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3444 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003445 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3447 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003449
Scott Michelfdc40a02009-02-17 22:15:04 +00003450 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003452 }
3453 } else {
3454 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003455 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003456 getValue(I.getArgOperand(0)).getValueType(),
3457 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003458 }
3459
Dale Johannesen59e577f2008-09-05 18:38:42 +00003460 setValue(&I, result);
3461}
3462
Bill Wendling3eb59402008-09-09 00:28:24 +00003463/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3464/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003465void
Dan Gohman46510a72010-04-15 01:51:59 +00003466SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003467 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003468 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003469
Gabor Greif0635f352010-06-25 09:38:13 +00003470 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003471 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003472 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003474
Bill Wendling39150252008-09-09 20:39:27 +00003475 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003476 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003477
Bill Wendling3eb59402008-09-09 00:28:24 +00003478 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003479 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003480 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003481
Bill Wendling3eb59402008-09-09 00:28:24 +00003482 // Different possible minimax approximations of significand in
3483 // floating-point for various degrees of accuracy over [1,2].
3484 if (LimitFloatPrecision <= 6) {
3485 // For floating-point precision of 6:
3486 //
3487 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3488 //
3489 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3495 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003497
Scott Michelfdc40a02009-02-17 22:15:04 +00003498 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003500 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3501 // For floating-point precision of 12:
3502 //
3503 // Log2ofMantissa =
3504 // -2.51285454f +
3505 // (4.07009056f +
3506 // (-2.12067489f +
3507 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003508 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003509 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003511 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003513 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3515 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3518 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3521 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003523
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003526 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3527 // For floating-point precision of 18:
3528 //
3529 // Log2ofMantissa =
3530 // -3.0400495f +
3531 // (6.1129976f +
3532 // (-5.3420409f +
3533 // (3.2865683f +
3534 // (-1.2669343f +
3535 // (0.27515199f -
3536 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3537 //
3538 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3544 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3547 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003548 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3550 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3553 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3556 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003558
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003561 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003562 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003563 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003564 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003565 getValue(I.getArgOperand(0)).getValueType(),
3566 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003567 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003568
Dale Johannesen59e577f2008-09-05 18:38:42 +00003569 setValue(&I, result);
3570}
3571
Bill Wendling3eb59402008-09-09 00:28:24 +00003572/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3573/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003574void
Dan Gohman46510a72010-04-15 01:51:59 +00003575SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003576 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003577 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003578
Gabor Greif0635f352010-06-25 09:38:13 +00003579 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003580 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003581 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003583
Bill Wendling39150252008-09-09 20:39:27 +00003584 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003585 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003588
3589 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003590 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003591 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003592
3593 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003594 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003595 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003596 // Log10ofMantissa =
3597 // -0.50419619f +
3598 // (0.60948995f - 0.10380950f * x) * x;
3599 //
3600 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3606 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003608
Scott Michelfdc40a02009-02-17 22:15:04 +00003609 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003611 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3612 // For floating-point precision of 12:
3613 //
3614 // Log10ofMantissa =
3615 // -0.64831180f +
3616 // (0.91751397f +
3617 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3618 //
3619 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3625 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3628 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003630
Scott Michelfdc40a02009-02-17 22:15:04 +00003631 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003633 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003634 // For floating-point precision of 18:
3635 //
3636 // Log10ofMantissa =
3637 // -0.84299375f +
3638 // (1.5327582f +
3639 // (-1.0688956f +
3640 // (0.49102474f +
3641 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3642 //
3643 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003647 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3649 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3652 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3655 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3658 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003660
Scott Michelfdc40a02009-02-17 22:15:04 +00003661 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003663 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003664 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003665 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003666 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003667 getValue(I.getArgOperand(0)).getValueType(),
3668 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003669 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003670
Dale Johannesen59e577f2008-09-05 18:38:42 +00003671 setValue(&I, result);
3672}
3673
Bill Wendlinge10c8142008-09-09 22:39:21 +00003674/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3675/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003676void
Dan Gohman46510a72010-04-15 01:51:59 +00003677SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003678 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003679 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003680
Gabor Greif0635f352010-06-25 09:38:13 +00003681 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003682 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003683 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003684
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003686
3687 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3689 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003690
3691 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003693 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003694
3695 if (LimitFloatPrecision <= 6) {
3696 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003697 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003698 // TwoToFractionalPartOfX =
3699 // 0.997535578f +
3700 // (0.735607626f + 0.252464424f * x) * x;
3701 //
3702 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3708 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003711 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003713
Scott Michelfdc40a02009-02-17 22:15:04 +00003714 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003716 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3717 // For floating-point precision of 12:
3718 //
3719 // TwoToFractionalPartOfX =
3720 // 0.999892986f +
3721 // (0.696457318f +
3722 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3723 //
3724 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3730 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3733 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003736 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003738
Scott Michelfdc40a02009-02-17 22:15:04 +00003739 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003741 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3742 // For floating-point precision of 18:
3743 //
3744 // TwoToFractionalPartOfX =
3745 // 0.999999982f +
3746 // (0.693148872f +
3747 // (0.240227044f +
3748 // (0.554906021e-1f +
3749 // (0.961591928e-2f +
3750 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3751 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3757 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3760 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003761 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3763 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3766 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3769 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003772 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003774
Scott Michelfdc40a02009-02-17 22:15:04 +00003775 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003777 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003778 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003779 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003780 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003781 getValue(I.getArgOperand(0)).getValueType(),
3782 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003783 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003784
Dale Johannesen601d3c02008-09-05 01:48:15 +00003785 setValue(&I, result);
3786}
3787
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003788/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3789/// limited-precision mode with x == 10.0f.
3790void
Dan Gohman46510a72010-04-15 01:51:59 +00003791SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003792 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003793 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003794 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003795 bool IsExp10 = false;
3796
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003798 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003799 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3800 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3801 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3802 APFloat Ten(10.0f);
3803 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3804 }
3805 }
3806 }
3807
3808 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003809 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003810
3811 // Put the exponent in the right bit position for later addition to the
3812 // final result:
3813 //
3814 // #define LOG2OF10 3.3219281f
3815 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003819
3820 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3822 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003823
3824 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003826 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003827
3828 if (LimitFloatPrecision <= 6) {
3829 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003830 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003831 // twoToFractionalPartOfX =
3832 // 0.997535578f +
3833 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003834 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003835 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003837 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3841 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003844 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003846
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003847 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003849 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3850 // For floating-point precision of 12:
3851 //
3852 // TwoToFractionalPartOfX =
3853 // 0.999892986f +
3854 // (0.696457318f +
3855 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3856 //
3857 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003859 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003861 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3863 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3866 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003869 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003871
Scott Michelfdc40a02009-02-17 22:15:04 +00003872 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003874 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3875 // For floating-point precision of 18:
3876 //
3877 // TwoToFractionalPartOfX =
3878 // 0.999999982f +
3879 // (0.693148872f +
3880 // (0.240227044f +
3881 // (0.554906021e-1f +
3882 // (0.961591928e-2f +
3883 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3884 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3890 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3893 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003894 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3896 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3899 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3902 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003905 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003907
Scott Michelfdc40a02009-02-17 22:15:04 +00003908 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003910 }
3911 } else {
3912 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003913 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003914 getValue(I.getArgOperand(0)).getValueType(),
3915 getValue(I.getArgOperand(0)),
3916 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003917 }
3918
3919 setValue(&I, result);
3920}
3921
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003922
3923/// ExpandPowI - Expand a llvm.powi intrinsic.
3924static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3925 SelectionDAG &DAG) {
3926 // If RHS is a constant, we can expand this out to a multiplication tree,
3927 // otherwise we end up lowering to a call to __powidf2 (for example). When
3928 // optimizing for size, we only want to do this if the expansion would produce
3929 // a small number of multiplies, otherwise we do the full expansion.
3930 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3931 // Get the exponent as a positive value.
3932 unsigned Val = RHSC->getSExtValue();
3933 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003934
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003935 // powi(x, 0) -> 1.0
3936 if (Val == 0)
3937 return DAG.getConstantFP(1.0, LHS.getValueType());
3938
Dan Gohmanae541aa2010-04-15 04:33:49 +00003939 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003940 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3941 // If optimizing for size, don't insert too many multiplies. This
3942 // inserts up to 5 multiplies.
3943 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3944 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003945 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003946 // powi(x,15) generates one more multiply than it should), but this has
3947 // the benefit of being both really simple and much better than a libcall.
3948 SDValue Res; // Logically starts equal to 1.0
3949 SDValue CurSquare = LHS;
3950 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003951 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003952 if (Res.getNode())
3953 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3954 else
3955 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003956 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003957
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003958 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3959 CurSquare, CurSquare);
3960 Val >>= 1;
3961 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003962
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003963 // If the original was negative, invert the result, producing 1/(x*x*x).
3964 if (RHSC->getSExtValue() < 0)
3965 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3966 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3967 return Res;
3968 }
3969 }
3970
3971 // Otherwise, expand to a libcall.
3972 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3973}
3974
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003975/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3976/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3977/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003978bool
Devang Patel78a06e52010-08-25 20:39:26 +00003979SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003980 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003981 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00003982 const Argument *Arg = dyn_cast<Argument>(V);
3983 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003984 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003985
Devang Patel719f6a92010-04-29 20:40:36 +00003986 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00003987 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3988 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3989
Devang Patela83ce982010-04-29 18:50:36 +00003990 // Ignore inlined function arguments here.
3991 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003992 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003993 return false;
3994
Dan Gohman84023e02010-07-10 09:00:22 +00003995 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003996 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003997 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003998
3999 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004000 if (Arg->hasByValAttr()) {
4001 // Byval arguments' frame index is recorded during argument lowering.
4002 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004003 Reg = TRI->getFrameRegister(MF);
4004 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004005 // If byval argument ofset is not recorded then ignore this.
4006 if (!Offset)
4007 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004008 }
4009
Devang Patel6cd467b2010-08-26 22:53:27 +00004010 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004011 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004012 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004013 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4014 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4015 if (PR)
4016 Reg = PR;
4017 }
4018 }
4019
Evan Chenga36acad2010-04-29 06:33:38 +00004020 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004021 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004022 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004023 if (VMI != FuncInfo.ValueMap.end())
4024 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004025 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004026
4027 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004028 // Check if frame index is available.
4029 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
4030 if (FrameIndexSDNode *FINode =
4031 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4032 Reg = TRI->getFrameRegister(MF);
4033 Offset = FINode->getIndex();
4034 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004035 }
4036
4037 if (!Reg)
4038 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004039
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004040 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4041 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004042 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004043 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004044 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004045}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004046
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004047// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004048#if defined(_MSC_VER) && defined(setjmp) && \
4049 !defined(setjmp_undefined_for_msvc)
4050# pragma push_macro("setjmp")
4051# undef setjmp
4052# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004053#endif
4054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004055/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4056/// we want to emit this as a call to a named external function, return the name
4057/// otherwise lower it and return null.
4058const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004059SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004060 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004061 SDValue Res;
4062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004063 switch (Intrinsic) {
4064 default:
4065 // By default, turn this into a target intrinsic node.
4066 visitTargetIntrinsic(I, Intrinsic);
4067 return 0;
4068 case Intrinsic::vastart: visitVAStart(I); return 0;
4069 case Intrinsic::vaend: visitVAEnd(I); return 0;
4070 case Intrinsic::vacopy: visitVACopy(I); return 0;
4071 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004072 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004073 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004074 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004075 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004076 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004077 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004078 return 0;
4079 case Intrinsic::setjmp:
4080 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004081 case Intrinsic::longjmp:
4082 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004083 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004084 // Assert for address < 256 since we support only user defined address
4085 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004086 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004087 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004088 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004089 < 256 &&
4090 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004091 SDValue Op1 = getValue(I.getArgOperand(0));
4092 SDValue Op2 = getValue(I.getArgOperand(1));
4093 SDValue Op3 = getValue(I.getArgOperand(2));
4094 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4095 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004096 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004097 MachinePointerInfo(I.getArgOperand(0)),
4098 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004099 return 0;
4100 }
Chris Lattner824b9582008-11-21 16:42:48 +00004101 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004102 // Assert for address < 256 since we support only user defined address
4103 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004104 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004105 < 256 &&
4106 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004107 SDValue Op1 = getValue(I.getArgOperand(0));
4108 SDValue Op2 = getValue(I.getArgOperand(1));
4109 SDValue Op3 = getValue(I.getArgOperand(2));
4110 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4111 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004112 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004113 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004114 return 0;
4115 }
Chris Lattner824b9582008-11-21 16:42:48 +00004116 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004117 // Assert for address < 256 since we support only user defined address
4118 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004119 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004120 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004121 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004122 < 256 &&
4123 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004124 SDValue Op1 = getValue(I.getArgOperand(0));
4125 SDValue Op2 = getValue(I.getArgOperand(1));
4126 SDValue Op3 = getValue(I.getArgOperand(2));
4127 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4128 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004129 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004130 MachinePointerInfo(I.getArgOperand(0)),
4131 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004132 return 0;
4133 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004134 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004135 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004136 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004137 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004138 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004139 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004140
4141 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4142 // but do not always have a corresponding SDNode built. The SDNodeOrder
4143 // absolute, but not relative, values are different depending on whether
4144 // debug info exists.
4145 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004146
4147 // Check if address has undef value.
4148 if (isa<UndefValue>(Address) ||
4149 (Address->use_empty() && !isa<Argument>(Address))) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004150 SDDbgValue*SDV =
Devang Patel3f74a112010-09-02 21:29:42 +00004151 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4152 0, dl, SDNodeOrder);
4153 DAG.AddDbgValue(SDV, 0, false);
4154 return 0;
4155 }
4156
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004157 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004158 if (!N.getNode() && isa<Argument>(Address))
4159 // Check unused arguments map.
4160 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004161 SDDbgValue *SDV;
4162 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004163 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004164 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004165 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4166 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4167 Address = BCI->getOperand(0);
4168 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4169
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004170 if (isParameter && !AI) {
4171 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4172 if (FINode)
4173 // Byval parameter. We have a frame index at this point.
4174 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4175 0, dl, SDNodeOrder);
4176 else
4177 // Can't do anything with other non-AI cases yet. This might be a
4178 // parameter of a callee function that got inlined, for example.
4179 return 0;
4180 } else if (AI)
4181 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4182 0, dl, SDNodeOrder);
4183 else
4184 // Can't do anything with other non-AI cases yet.
4185 return 0;
4186 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4187 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004188 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004189 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004190 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004191 // If variable is pinned by a alloca in dominating bb then
4192 // use StaticAllocaMap.
4193 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004194 if (AI->getParent() != DI.getParent()) {
4195 DenseMap<const AllocaInst*, int>::iterator SI =
4196 FuncInfo.StaticAllocaMap.find(AI);
4197 if (SI != FuncInfo.StaticAllocaMap.end()) {
4198 SDV = DAG.getDbgValue(Variable, SI->second,
4199 0, dl, SDNodeOrder);
4200 DAG.AddDbgValue(SDV, 0, false);
4201 return 0;
4202 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004203 }
4204 }
4205 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004206 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4207 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004208 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004209 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004210 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004211 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004212 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004213 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004214 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004215 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004216 return 0;
4217
4218 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004219 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004220 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004221 if (!V)
4222 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004223
4224 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4225 // but do not always have a corresponding SDNode built. The SDNodeOrder
4226 // absolute, but not relative, values are different depending on whether
4227 // debug info exists.
4228 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004229 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004230 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004231 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4232 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004233 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004234 // Do not use getValue() in here; we don't want to generate code at
4235 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004236 SDValue N = NodeMap[V];
4237 if (!N.getNode() && isa<Argument>(V))
4238 // Check unused arguments map.
4239 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004240 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004241 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004242 SDV = DAG.getDbgValue(Variable, N.getNode(),
4243 N.getResNo(), Offset, dl, SDNodeOrder);
4244 DAG.AddDbgValue(SDV, N.getNode(), false);
4245 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004246 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4247 // Do not call getValue(V) yet, as we don't want to generate code.
4248 // Remember it for later.
4249 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4250 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004251 } else {
Devang Patel00190342010-03-15 19:15:44 +00004252 // We may expand this to cover more cases. One case where we have no
4253 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004254 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4255 Offset, dl, SDNodeOrder);
4256 DAG.AddDbgValue(SDV, 0, false);
4257 }
Devang Patel00190342010-03-15 19:15:44 +00004258 }
4259
4260 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004261 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004262 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004263 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004264 // Don't handle byval struct arguments or VLAs, for example.
4265 if (!AI)
4266 return 0;
4267 DenseMap<const AllocaInst*, int>::iterator SI =
4268 FuncInfo.StaticAllocaMap.find(AI);
4269 if (SI == FuncInfo.StaticAllocaMap.end())
4270 return 0; // VLAs.
4271 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004272
Chris Lattner512063d2010-04-05 06:19:28 +00004273 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4274 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4275 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004276 return 0;
4277 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004278 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004279 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004280 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004281 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004283 SDValue Ops[1];
4284 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004285 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004286 setValue(&I, Op);
4287 DAG.setRoot(Op.getValue(1));
4288 return 0;
4289 }
4290
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004291 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004292 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004293 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004294 if (CallMBB->isLandingPad())
4295 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004296 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004297#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004298 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004299#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004300 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4301 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004302 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004303 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004304
Chris Lattner3a5815f2009-09-17 23:54:54 +00004305 // Insert the EHSELECTION instruction.
4306 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4307 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004308 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004309 Ops[1] = getRoot();
4310 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004311 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004312 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004313 return 0;
4314 }
4315
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004316 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004317 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004318 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004319 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4320 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004321 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 return 0;
4323 }
4324
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004325 case Intrinsic::eh_return_i32:
4326 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004327 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4328 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4329 MVT::Other,
4330 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004331 getValue(I.getArgOperand(0)),
4332 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004333 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004334 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004335 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004336 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004337 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004338 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004339 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004340 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004341 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004342 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004343 TLI.getPointerTy()),
4344 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004345 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004346 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004347 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004348 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4349 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004350 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004351 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004352 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004353 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004354 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004355 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004356 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004357
Chris Lattner512063d2010-04-05 06:19:28 +00004358 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004359 return 0;
4360 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004361 case Intrinsic::eh_sjlj_setjmp: {
4362 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004363 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004364 return 0;
4365 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004366 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004367 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004368 getRoot(), getValue(I.getArgOperand(0))));
4369 return 0;
4370 }
4371 case Intrinsic::eh_sjlj_dispatch_setup: {
4372 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4373 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004374 return 0;
4375 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004376
Dale Johannesen0488fb62010-09-30 23:57:10 +00004377 case Intrinsic::x86_mmx_pslli_w:
4378 case Intrinsic::x86_mmx_pslli_d:
4379 case Intrinsic::x86_mmx_pslli_q:
4380 case Intrinsic::x86_mmx_psrli_w:
4381 case Intrinsic::x86_mmx_psrli_d:
4382 case Intrinsic::x86_mmx_psrli_q:
4383 case Intrinsic::x86_mmx_psrai_w:
4384 case Intrinsic::x86_mmx_psrai_d: {
4385 SDValue ShAmt = getValue(I.getArgOperand(1));
4386 if (isa<ConstantSDNode>(ShAmt)) {
4387 visitTargetIntrinsic(I, Intrinsic);
4388 return 0;
4389 }
4390 unsigned NewIntrinsic = 0;
4391 EVT ShAmtVT = MVT::v2i32;
4392 switch (Intrinsic) {
4393 case Intrinsic::x86_mmx_pslli_w:
4394 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4395 break;
4396 case Intrinsic::x86_mmx_pslli_d:
4397 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4398 break;
4399 case Intrinsic::x86_mmx_pslli_q:
4400 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4401 break;
4402 case Intrinsic::x86_mmx_psrli_w:
4403 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4404 break;
4405 case Intrinsic::x86_mmx_psrli_d:
4406 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4407 break;
4408 case Intrinsic::x86_mmx_psrli_q:
4409 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4410 break;
4411 case Intrinsic::x86_mmx_psrai_w:
4412 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4413 break;
4414 case Intrinsic::x86_mmx_psrai_d:
4415 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4416 break;
4417 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4418 }
4419
4420 // The vector shift intrinsics with scalars uses 32b shift amounts but
4421 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4422 // to be zero.
4423 // We must do this early because v2i32 is not a legal type.
4424 DebugLoc dl = getCurDebugLoc();
4425 SDValue ShOps[2];
4426 ShOps[0] = ShAmt;
4427 ShOps[1] = DAG.getConstant(0, MVT::i32);
4428 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4429 EVT DestVT = TLI.getValueType(I.getType());
4430 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, DestVT, ShAmt);
4431 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4432 DAG.getConstant(NewIntrinsic, MVT::i32),
4433 getValue(I.getArgOperand(0)), ShAmt);
4434 setValue(&I, Res);
4435 return 0;
4436 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004437 case Intrinsic::convertff:
4438 case Intrinsic::convertfsi:
4439 case Intrinsic::convertfui:
4440 case Intrinsic::convertsif:
4441 case Intrinsic::convertuif:
4442 case Intrinsic::convertss:
4443 case Intrinsic::convertsu:
4444 case Intrinsic::convertus:
4445 case Intrinsic::convertuu: {
4446 ISD::CvtCode Code = ISD::CVT_INVALID;
4447 switch (Intrinsic) {
4448 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4449 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4450 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4451 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4452 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4453 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4454 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4455 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4456 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4457 }
Owen Andersone50ed302009-08-10 22:56:29 +00004458 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004459 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004460 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4461 DAG.getValueType(DestVT),
4462 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004463 getValue(I.getArgOperand(1)),
4464 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004465 Code);
4466 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004467 return 0;
4468 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004469 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004470 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004471 getValue(I.getArgOperand(0)).getValueType(),
4472 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 return 0;
4474 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004475 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4476 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 return 0;
4478 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004479 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004480 getValue(I.getArgOperand(0)).getValueType(),
4481 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 return 0;
4483 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004484 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004485 getValue(I.getArgOperand(0)).getValueType(),
4486 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004487 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004488 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004489 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004490 return 0;
4491 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004492 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004493 return 0;
4494 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004495 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004496 return 0;
4497 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004498 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004499 return 0;
4500 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004501 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004502 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004504 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004506 case Intrinsic::convert_to_fp16:
4507 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004508 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004509 return 0;
4510 case Intrinsic::convert_from_fp16:
4511 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004512 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004513 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004515 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004516 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 return 0;
4518 }
4519 case Intrinsic::readcyclecounter: {
4520 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004521 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4522 DAG.getVTList(MVT::i64, MVT::Other),
4523 &Op, 1);
4524 setValue(&I, Res);
4525 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526 return 0;
4527 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004529 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004530 getValue(I.getArgOperand(0)).getValueType(),
4531 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 return 0;
4533 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004534 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004535 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004536 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 return 0;
4538 }
4539 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004540 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004541 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004542 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004543 return 0;
4544 }
4545 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004546 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004547 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004548 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 return 0;
4550 }
4551 case Intrinsic::stacksave: {
4552 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004553 Res = DAG.getNode(ISD::STACKSAVE, dl,
4554 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4555 setValue(&I, Res);
4556 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004557 return 0;
4558 }
4559 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004560 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004561 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 return 0;
4563 }
Bill Wendling57344502008-11-18 11:01:33 +00004564 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004565 // Emit code into the DAG to store the stack guard onto the stack.
4566 MachineFunction &MF = DAG.getMachineFunction();
4567 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004568 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004569
Gabor Greif0635f352010-06-25 09:38:13 +00004570 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4571 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004572
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004573 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004574 MFI->setStackProtectorIndex(FI);
4575
4576 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4577
4578 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004579 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004580 MachinePointerInfo::getFixedStack(FI),
4581 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004582 setValue(&I, Res);
4583 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004584 return 0;
4585 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004586 case Intrinsic::objectsize: {
4587 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004588 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004589
4590 assert(CI && "Non-constant type in __builtin_object_size?");
4591
Gabor Greif0635f352010-06-25 09:38:13 +00004592 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004593 EVT Ty = Arg.getValueType();
4594
Dan Gohmane368b462010-06-18 14:22:04 +00004595 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004596 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004597 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004598 Res = DAG.getConstant(0, Ty);
4599
4600 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004601 return 0;
4602 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 case Intrinsic::var_annotation:
4604 // Discard annotate attributes
4605 return 0;
4606
4607 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004608 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609
4610 SDValue Ops[6];
4611 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004612 Ops[1] = getValue(I.getArgOperand(0));
4613 Ops[2] = getValue(I.getArgOperand(1));
4614 Ops[3] = getValue(I.getArgOperand(2));
4615 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004616 Ops[5] = DAG.getSrcValue(F);
4617
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004618 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4619 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4620 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004621
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004622 setValue(&I, Res);
4623 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624 return 0;
4625 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004626 case Intrinsic::gcroot:
4627 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004628 const Value *Alloca = I.getArgOperand(0);
4629 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004631 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4632 GFI->addStackRoot(FI->getIndex(), TypeMap);
4633 }
4634 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004635 case Intrinsic::gcread:
4636 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004637 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004639 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004640 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004642 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004643 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004645 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004646 return implVisitAluOverflow(I, ISD::UADDO);
4647 case Intrinsic::sadd_with_overflow:
4648 return implVisitAluOverflow(I, ISD::SADDO);
4649 case Intrinsic::usub_with_overflow:
4650 return implVisitAluOverflow(I, ISD::USUBO);
4651 case Intrinsic::ssub_with_overflow:
4652 return implVisitAluOverflow(I, ISD::SSUBO);
4653 case Intrinsic::umul_with_overflow:
4654 return implVisitAluOverflow(I, ISD::UMULO);
4655 case Intrinsic::smul_with_overflow:
4656 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 case Intrinsic::prefetch: {
4659 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004660 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004661 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004662 Ops[1] = getValue(I.getArgOperand(0));
4663 Ops[2] = getValue(I.getArgOperand(1));
4664 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004665 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4666 DAG.getVTList(MVT::Other),
4667 &Ops[0], 4,
4668 EVT::getIntegerVT(*Context, 8),
4669 MachinePointerInfo(I.getArgOperand(0)),
4670 0, /* align */
4671 false, /* volatile */
4672 rw==0, /* read */
4673 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 return 0;
4675 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 case Intrinsic::memory_barrier: {
4677 SDValue Ops[6];
4678 Ops[0] = getRoot();
4679 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004680 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681
Bill Wendling4533cac2010-01-28 21:51:40 +00004682 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 return 0;
4684 }
4685 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004686 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004687 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004688 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004689 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004690 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004691 getValue(I.getArgOperand(0)),
4692 getValue(I.getArgOperand(1)),
4693 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004694 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 setValue(&I, L);
4696 DAG.setRoot(L.getValue(1));
4697 return 0;
4698 }
4699 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004700 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004702 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004704 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004706 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004708 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004710 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004711 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004712 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004714 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004716 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004718 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004720 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004721
4722 case Intrinsic::invariant_start:
4723 case Intrinsic::lifetime_start:
4724 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004725 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004726 return 0;
4727 case Intrinsic::invariant_end:
4728 case Intrinsic::lifetime_end:
4729 // Discard region information.
4730 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004731 }
4732}
4733
Dan Gohman46510a72010-04-15 01:51:59 +00004734void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004735 bool isTailCall,
4736 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4738 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004739 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004740 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004741 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004742
4743 TargetLowering::ArgListTy Args;
4744 TargetLowering::ArgListEntry Entry;
4745 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004746
4747 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004748 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004749 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004750 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4751 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004752
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004753 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004754 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004755
4756 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004757 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004758
4759 if (!CanLowerReturn) {
4760 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4761 FTy->getReturnType());
4762 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4763 FTy->getReturnType());
4764 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004765 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004766 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4767
Chris Lattnerecf42c42010-09-21 16:36:31 +00004768 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004769 Entry.Node = DemoteStackSlot;
4770 Entry.Ty = StackSlotPtrType;
4771 Entry.isSExt = false;
4772 Entry.isZExt = false;
4773 Entry.isInReg = false;
4774 Entry.isSRet = true;
4775 Entry.isNest = false;
4776 Entry.isByVal = false;
4777 Entry.Alignment = Align;
4778 Args.push_back(Entry);
4779 RetTy = Type::getVoidTy(FTy->getContext());
4780 }
4781
Dan Gohman46510a72010-04-15 01:51:59 +00004782 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004783 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004784 SDValue ArgNode = getValue(*i);
4785 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4786
4787 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004788 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4789 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4790 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4791 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4792 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4793 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004794 Entry.Alignment = CS.getParamAlignment(attrInd);
4795 Args.push_back(Entry);
4796 }
4797
Chris Lattner512063d2010-04-05 06:19:28 +00004798 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004799 // Insert a label before the invoke call to mark the try range. This can be
4800 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004801 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004802
Jim Grosbachca752c92010-01-28 01:45:32 +00004803 // For SjLj, keep track of which landing pads go with which invokes
4804 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004805 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004806 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004807 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004808 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004809 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004810 }
4811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004812 // Both PendingLoads and PendingExports must be flushed here;
4813 // this call might not return.
4814 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004815 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004816 }
4817
Dan Gohman98ca4f22009-08-05 01:29:28 +00004818 // Check if target-independent constraints permit a tail call here.
4819 // Target-dependent constraints are checked within TLI.LowerCallTo.
4820 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004821 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004822 isTailCall = false;
4823
Dan Gohmanbadcda42010-08-28 00:51:03 +00004824 // If there's a possibility that fast-isel has already selected some amount
4825 // of the current basic block, don't emit a tail call.
4826 if (isTailCall && EnableFastISel)
4827 isTailCall = false;
4828
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004829 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004830 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004831 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004832 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004833 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004834 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004835 isTailCall,
4836 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004837 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004838 assert((isTailCall || Result.second.getNode()) &&
4839 "Non-null chain expected with non-tail call!");
4840 assert((Result.second.getNode() || !Result.first.getNode()) &&
4841 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004842 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004843 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004844 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004845 // The instruction result is the result of loading from the
4846 // hidden sret parameter.
4847 SmallVector<EVT, 1> PVTs;
4848 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4849
4850 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4851 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4852 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004853 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004854 SmallVector<SDValue, 4> Values(NumValues);
4855 SmallVector<SDValue, 4> Chains(NumValues);
4856
4857 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004858 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4859 DemoteStackSlot,
4860 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004861 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004862 Add,
4863 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4864 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004865 Values[i] = L;
4866 Chains[i] = L.getValue(1);
4867 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004868
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004869 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4870 MVT::Other, &Chains[0], NumValues);
4871 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004872
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004873 // Collect the legal value parts into potentially illegal values
4874 // that correspond to the original function's return values.
4875 SmallVector<EVT, 4> RetTys;
4876 RetTy = FTy->getReturnType();
4877 ComputeValueVTs(TLI, RetTy, RetTys);
4878 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4879 SmallVector<SDValue, 4> ReturnValues;
4880 unsigned CurReg = 0;
4881 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4882 EVT VT = RetTys[I];
4883 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4884 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004885
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004886 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004887 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004888 RegisterVT, VT, AssertOp);
4889 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004890 CurReg += NumRegs;
4891 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004892
Bill Wendling4533cac2010-01-28 21:51:40 +00004893 setValue(CS.getInstruction(),
4894 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4895 DAG.getVTList(&RetTys[0], RetTys.size()),
4896 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004897
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004898 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004899
4900 // As a special case, a null chain means that a tail call has been emitted and
4901 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004902 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004903 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004904 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004905 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906
Chris Lattner512063d2010-04-05 06:19:28 +00004907 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 // Insert a label at the end of the invoke call to mark the try range. This
4909 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004910 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004911 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912
4913 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004914 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 }
4916}
4917
Chris Lattner8047d9a2009-12-24 00:37:38 +00004918/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4919/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004920static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4921 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004922 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004923 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004924 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004925 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004926 if (C->isNullValue())
4927 continue;
4928 // Unknown instruction.
4929 return false;
4930 }
4931 return true;
4932}
4933
Dan Gohman46510a72010-04-15 01:51:59 +00004934static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4935 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004936 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004937
Chris Lattner8047d9a2009-12-24 00:37:38 +00004938 // Check to see if this load can be trivially constant folded, e.g. if the
4939 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004940 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004941 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004942 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004943 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004944
Dan Gohman46510a72010-04-15 01:51:59 +00004945 if (const Constant *LoadCst =
4946 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4947 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004948 return Builder.getValue(LoadCst);
4949 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004950
Chris Lattner8047d9a2009-12-24 00:37:38 +00004951 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4952 // still constant memory, the input chain can be the entry node.
4953 SDValue Root;
4954 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004955
Chris Lattner8047d9a2009-12-24 00:37:38 +00004956 // Do not serialize (non-volatile) loads of constant memory with anything.
4957 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4958 Root = Builder.DAG.getEntryNode();
4959 ConstantMemory = true;
4960 } else {
4961 // Do not serialize non-volatile loads against each other.
4962 Root = Builder.DAG.getRoot();
4963 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004964
Chris Lattner8047d9a2009-12-24 00:37:38 +00004965 SDValue Ptr = Builder.getValue(PtrVal);
4966 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004967 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00004968 false /*volatile*/,
4969 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004970
Chris Lattner8047d9a2009-12-24 00:37:38 +00004971 if (!ConstantMemory)
4972 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4973 return LoadVal;
4974}
4975
4976
4977/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4978/// If so, return true and lower it, otherwise return false and it will be
4979/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004980bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004981 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004982 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004983 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004984
Gabor Greif0635f352010-06-25 09:38:13 +00004985 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004986 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004987 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004988 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004989 return false;
4990
Gabor Greif0635f352010-06-25 09:38:13 +00004991 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004992
Chris Lattner8047d9a2009-12-24 00:37:38 +00004993 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4994 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004995 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4996 bool ActuallyDoIt = true;
4997 MVT LoadVT;
4998 const Type *LoadTy;
4999 switch (Size->getZExtValue()) {
5000 default:
5001 LoadVT = MVT::Other;
5002 LoadTy = 0;
5003 ActuallyDoIt = false;
5004 break;
5005 case 2:
5006 LoadVT = MVT::i16;
5007 LoadTy = Type::getInt16Ty(Size->getContext());
5008 break;
5009 case 4:
5010 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005011 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005012 break;
5013 case 8:
5014 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005015 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005016 break;
5017 /*
5018 case 16:
5019 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005020 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005021 LoadTy = VectorType::get(LoadTy, 4);
5022 break;
5023 */
5024 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005025
Chris Lattner04b091a2009-12-24 01:07:17 +00005026 // This turns into unaligned loads. We only do this if the target natively
5027 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5028 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005029
Chris Lattner04b091a2009-12-24 01:07:17 +00005030 // Require that we can find a legal MVT, and only do this if the target
5031 // supports unaligned loads of that type. Expanding into byte loads would
5032 // bloat the code.
5033 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5034 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5035 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5036 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5037 ActuallyDoIt = false;
5038 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005039
Chris Lattner04b091a2009-12-24 01:07:17 +00005040 if (ActuallyDoIt) {
5041 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5042 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005043
Chris Lattner04b091a2009-12-24 01:07:17 +00005044 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5045 ISD::SETNE);
5046 EVT CallVT = TLI.getValueType(I.getType(), true);
5047 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5048 return true;
5049 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005050 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005051
5052
Chris Lattner8047d9a2009-12-24 00:37:38 +00005053 return false;
5054}
5055
5056
Dan Gohman46510a72010-04-15 01:51:59 +00005057void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005058 // Handle inline assembly differently.
5059 if (isa<InlineAsm>(I.getCalledValue())) {
5060 visitInlineAsm(&I);
5061 return;
5062 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005063
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005064 // See if any floating point values are being passed to this function. This is
5065 // used to emit an undefined reference to fltused on Windows.
5066 const FunctionType *FT =
5067 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5068 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5069 if (FT->isVarArg() &&
5070 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5071 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5072 const Type* T = I.getArgOperand(i)->getType();
Chris Lattnera29aae72010-11-12 17:24:29 +00005073 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
5074 i != e; ++i) {
5075 if (!i->isFloatingPointTy()) continue;
5076 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5077 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005078 }
5079 }
5080 }
5081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005082 const char *RenameFn = 0;
5083 if (Function *F = I.getCalledFunction()) {
5084 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005085 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005086 if (unsigned IID = II->getIntrinsicID(F)) {
5087 RenameFn = visitIntrinsicCall(I, IID);
5088 if (!RenameFn)
5089 return;
5090 }
5091 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005092 if (unsigned IID = F->getIntrinsicID()) {
5093 RenameFn = visitIntrinsicCall(I, IID);
5094 if (!RenameFn)
5095 return;
5096 }
5097 }
5098
5099 // Check for well-known libc/libm calls. If the function is internal, it
5100 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005101 if (!F->hasLocalLinkage() && F->hasName()) {
5102 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005103 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005104 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005105 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5106 I.getType() == I.getArgOperand(0)->getType() &&
5107 I.getType() == I.getArgOperand(1)->getType()) {
5108 SDValue LHS = getValue(I.getArgOperand(0));
5109 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005110 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5111 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 return;
5113 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005114 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005115 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005116 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5117 I.getType() == I.getArgOperand(0)->getType()) {
5118 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005119 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5120 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005121 return;
5122 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005123 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005124 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005125 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5126 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005127 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005128 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005129 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5130 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005131 return;
5132 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005133 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005134 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005135 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5136 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005137 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005138 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005139 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5140 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 return;
5142 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005143 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005144 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005145 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5146 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005147 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005148 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005149 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5150 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005151 return;
5152 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005153 } else if (Name == "memcmp") {
5154 if (visitMemCmpCall(I))
5155 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 }
5157 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005158 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 SDValue Callee;
5161 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005162 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 else
Bill Wendling056292f2008-09-16 21:48:12 +00005164 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165
Bill Wendling0d580132009-12-23 01:28:19 +00005166 // Check if we can potentially perform a tail call. More detailed checking is
5167 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005168 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169}
5170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005171namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005173/// AsmOperandInfo - This contains information for each constraint that we are
5174/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005175class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005176 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005177public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 /// CallOperand - If this is the result output operand or a clobber
5179 /// this is null, otherwise it is the incoming operand to the CallInst.
5180 /// This gets modified as the asm is processed.
5181 SDValue CallOperand;
5182
5183 /// AssignedRegs - If this is a register or register class operand, this
5184 /// contains the set of register corresponding to the operand.
5185 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005186
John Thompsoneac6e1d2010-09-13 18:15:37 +00005187 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005188 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5189 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5192 /// busy in OutputRegs/InputRegs.
5193 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005194 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195 std::set<unsigned> &InputRegs,
5196 const TargetRegisterInfo &TRI) const {
5197 if (isOutReg) {
5198 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5199 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5200 }
5201 if (isInReg) {
5202 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5203 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5204 }
5205 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005206
Owen Andersone50ed302009-08-10 22:56:29 +00005207 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005208 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005210 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005211 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005212 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005214
Chris Lattner81249c92008-10-17 17:05:25 +00005215 if (isa<BasicBlock>(CallOperandVal))
5216 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005217
Chris Lattner81249c92008-10-17 17:05:25 +00005218 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005219
Chris Lattner81249c92008-10-17 17:05:25 +00005220 // If this is an indirect operand, the operand is a pointer to the
5221 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005222 if (isIndirect) {
5223 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5224 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005225 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005226 OpTy = PtrTy->getElementType();
5227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228
Chris Lattner81249c92008-10-17 17:05:25 +00005229 // If OpTy is not a single value, it may be a struct/union that we
5230 // can tile with integers.
5231 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5232 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5233 switch (BitSize) {
5234 default: break;
5235 case 1:
5236 case 8:
5237 case 16:
5238 case 32:
5239 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005240 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005241 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005242 break;
5243 }
5244 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245
Chris Lattner81249c92008-10-17 17:05:25 +00005246 return TLI.getValueType(OpTy, true);
5247 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249private:
5250 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5251 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 const TargetRegisterInfo &TRI) {
5254 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5255 Regs.insert(Reg);
5256 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5257 for (; *Aliases; ++Aliases)
5258 Regs.insert(*Aliases);
5259 }
5260};
Dan Gohman462f6b52010-05-29 17:53:24 +00005261
John Thompson44ab89e2010-10-29 17:29:13 +00005262typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264} // end llvm namespace.
5265
Dan Gohman462f6b52010-05-29 17:53:24 +00005266/// isAllocatableRegister - If the specified register is safe to allocate,
5267/// i.e. it isn't a stack pointer or some other special register, return the
5268/// register class for the register. Otherwise, return null.
5269static const TargetRegisterClass *
5270isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5271 const TargetLowering &TLI,
5272 const TargetRegisterInfo *TRI) {
5273 EVT FoundVT = MVT::Other;
5274 const TargetRegisterClass *FoundRC = 0;
5275 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5276 E = TRI->regclass_end(); RCI != E; ++RCI) {
5277 EVT ThisVT = MVT::Other;
5278
5279 const TargetRegisterClass *RC = *RCI;
5280 // If none of the value types for this register class are valid, we
5281 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5282 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5283 I != E; ++I) {
5284 if (TLI.isTypeLegal(*I)) {
5285 // If we have already found this register in a different register class,
5286 // choose the one with the largest VT specified. For example, on
5287 // PowerPC, we favor f64 register classes over f32.
5288 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5289 ThisVT = *I;
5290 break;
5291 }
5292 }
5293 }
5294
5295 if (ThisVT == MVT::Other) continue;
5296
5297 // NOTE: This isn't ideal. In particular, this might allocate the
5298 // frame pointer in functions that need it (due to them not being taken
5299 // out of allocation, because a variable sized allocation hasn't been seen
5300 // yet). This is a slight code pessimization, but should still work.
5301 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5302 E = RC->allocation_order_end(MF); I != E; ++I)
5303 if (*I == Reg) {
5304 // We found a matching register class. Keep looking at others in case
5305 // we find one with larger registers that this physreg is also in.
5306 FoundRC = RC;
5307 FoundVT = ThisVT;
5308 break;
5309 }
5310 }
5311 return FoundRC;
5312}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313
5314/// GetRegistersForValue - Assign registers (virtual or physical) for the
5315/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005316/// register allocator to handle the assignment process. However, if the asm
5317/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318/// allocation. This produces generally horrible, but correct, code.
5319///
5320/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321/// Input and OutputRegs are the set of already allocated physical registers.
5322///
Dan Gohman2048b852009-11-23 18:04:58 +00005323void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005324GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005325 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005327 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 // Compute whether this value requires an input register, an output register,
5330 // or both.
5331 bool isOutReg = false;
5332 bool isInReg = false;
5333 switch (OpInfo.Type) {
5334 case InlineAsm::isOutput:
5335 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005336
5337 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005338 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005339 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005340 break;
5341 case InlineAsm::isInput:
5342 isInReg = true;
5343 isOutReg = false;
5344 break;
5345 case InlineAsm::isClobber:
5346 isOutReg = true;
5347 isInReg = true;
5348 break;
5349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005350
5351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352 MachineFunction &MF = DAG.getMachineFunction();
5353 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 // If this is a constraint for a single physreg, or a constraint for a
5356 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005357 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005358 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5359 OpInfo.ConstraintVT);
5360
5361 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005363 // If this is a FP input in an integer register (or visa versa) insert a bit
5364 // cast of the input value. More generally, handle any case where the input
5365 // value disagrees with the register class we plan to stick this in.
5366 if (OpInfo.Type == InlineAsm::isInput &&
5367 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005368 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005369 // types are identical size, use a bitcast to convert (e.g. two differing
5370 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005371 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005372 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005373 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005374 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005375 OpInfo.ConstraintVT = RegVT;
5376 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5377 // If the input is a FP value and we want it in FP registers, do a
5378 // bitcast to the corresponding integer type. This turns an f64 value
5379 // into i64, which can be passed with two i32 values on a 32-bit
5380 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005381 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005382 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005383 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005384 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005385 OpInfo.ConstraintVT = RegVT;
5386 }
5387 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005388
Owen Anderson23b9b192009-08-12 00:36:31 +00005389 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Owen Andersone50ed302009-08-10 22:56:29 +00005392 EVT RegVT;
5393 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394
5395 // If this is a constraint for a specific physical register, like {r17},
5396 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005397 if (unsigned AssignedReg = PhysReg.first) {
5398 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005400 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 // Get the actual register value type. This is important, because the user
5403 // may have asked for (e.g.) the AX register in i32 type. We need to
5404 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005405 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005408 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409
5410 // If this is an expanded reference, add the rest of the regs to Regs.
5411 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005412 TargetRegisterClass::iterator I = RC->begin();
5413 for (; *I != AssignedReg; ++I)
5414 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416 // Already added the first reg.
5417 --NumRegs; ++I;
5418 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005419 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005420 Regs.push_back(*I);
5421 }
5422 }
Bill Wendling651ad132009-12-22 01:25:10 +00005423
Dan Gohman7451d3e2010-05-29 17:03:36 +00005424 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5426 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5427 return;
5428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 // Otherwise, if this was a reference to an LLVM register class, create vregs
5431 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005432 if (const TargetRegisterClass *RC = PhysReg.second) {
5433 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005435 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436
Evan Chengfb112882009-03-23 08:01:15 +00005437 // Create the appropriate number of virtual registers.
5438 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5439 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005440 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005441
Dan Gohman7451d3e2010-05-29 17:03:36 +00005442 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005443 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005444 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005445
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005446 // This is a reference to a register class that doesn't directly correspond
5447 // to an LLVM register class. Allocate NumRegs consecutive, available,
5448 // registers from the class.
5449 std::vector<unsigned> RegClassRegs
5450 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5451 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5454 unsigned NumAllocated = 0;
5455 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5456 unsigned Reg = RegClassRegs[i];
5457 // See if this register is available.
5458 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5459 (isInReg && InputRegs.count(Reg))) { // Already used.
5460 // Make sure we find consecutive registers.
5461 NumAllocated = 0;
5462 continue;
5463 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005465 // Check to see if this register is allocatable (i.e. don't give out the
5466 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005467 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5468 if (!RC) { // Couldn't allocate this register.
5469 // Reset NumAllocated to make sure we return consecutive registers.
5470 NumAllocated = 0;
5471 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 // Okay, this register is good, we can use it.
5475 ++NumAllocated;
5476
5477 // If we allocated enough consecutive registers, succeed.
5478 if (NumAllocated == NumRegs) {
5479 unsigned RegStart = (i-NumAllocated)+1;
5480 unsigned RegEnd = i+1;
5481 // Mark all of the allocated registers used.
5482 for (unsigned i = RegStart; i != RegEnd; ++i)
5483 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005484
Dan Gohman7451d3e2010-05-29 17:03:36 +00005485 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486 OpInfo.ConstraintVT);
5487 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5488 return;
5489 }
5490 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492 // Otherwise, we couldn't allocate enough registers for this.
5493}
5494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495/// visitInlineAsm - Handle a call to an InlineAsm object.
5496///
Dan Gohman46510a72010-04-15 01:51:59 +00005497void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5498 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499
5500 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005501 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 std::set<unsigned> OutputRegs, InputRegs;
5504
John Thompson44ab89e2010-10-29 17:29:13 +00005505 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005506 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5509 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005510 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5511 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005513
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515
5516 // Compute the value type for each operand.
5517 switch (OpInfo.Type) {
5518 case InlineAsm::isOutput:
5519 // Indirect outputs just consume an argument.
5520 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005521 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 break;
5523 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 // The return value of the call is this value. As such, there is no
5526 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005527 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005528 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005529 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5530 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5531 } else {
5532 assert(ResNo == 0 && "Asm only has one result!");
5533 OpVT = TLI.getValueType(CS.getType());
5534 }
5535 ++ResNo;
5536 break;
5537 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005538 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 break;
5540 case InlineAsm::isClobber:
5541 // Nothing to do.
5542 break;
5543 }
5544
5545 // If this is an input or an indirect output, process the call argument.
5546 // BasicBlocks are labels, currently appearing only in asm's.
5547 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005548 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005549 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5550
Dan Gohman46510a72010-04-15 01:51:59 +00005551 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005553 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005556
Owen Anderson1d0be152009-08-13 21:58:54 +00005557 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005561
John Thompsoneac6e1d2010-09-13 18:15:37 +00005562 // Indirect operand accesses access memory.
5563 if (OpInfo.isIndirect)
5564 hasMemory = true;
5565 else {
5566 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5567 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5568 if (CType == TargetLowering::C_Memory) {
5569 hasMemory = true;
5570 break;
5571 }
5572 }
5573 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005574 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005575
John Thompsoneac6e1d2010-09-13 18:15:37 +00005576 SDValue Chain, Flag;
5577
5578 // We won't need to flush pending loads if this asm doesn't touch
5579 // memory and is nonvolatile.
5580 if (hasMemory || IA->hasSideEffects())
5581 Chain = getRoot();
5582 else
5583 Chain = DAG.getRoot();
5584
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005585 // Second pass over the constraints: compute which constraint option to use
5586 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005587 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005588 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005589
John Thompson54584742010-09-24 22:24:05 +00005590 // If this is an output operand with a matching input operand, look up the
5591 // matching input. If their types mismatch, e.g. one is an integer, the
5592 // other is floating point, or their sizes are different, flag it as an
5593 // error.
5594 if (OpInfo.hasMatchingInput()) {
5595 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005596
John Thompson54584742010-09-24 22:24:05 +00005597 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5598 if ((OpInfo.ConstraintVT.isInteger() !=
5599 Input.ConstraintVT.isInteger()) ||
5600 (OpInfo.ConstraintVT.getSizeInBits() !=
5601 Input.ConstraintVT.getSizeInBits())) {
5602 report_fatal_error("Unsupported asm: input constraint"
5603 " with a matching output constraint of"
5604 " incompatible type!");
5605 }
5606 Input.ConstraintVT = OpInfo.ConstraintVT;
5607 }
5608 }
5609
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005610 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005611 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 // If this is a memory input, and if the operand is not indirect, do what we
5614 // need to to provide an address for the memory input.
5615 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5616 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005617 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 // Memory operands really want the address of the value. If we don't have
5621 // an indirect input, put it in the constpool if we can, otherwise spill
5622 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 // If the operand is a float, integer, or vector constant, spill to a
5625 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005626 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5628 isa<ConstantVector>(OpVal)) {
5629 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5630 TLI.getPointerTy());
5631 } else {
5632 // Otherwise, create a stack slot and emit a store to it before the
5633 // asm.
5634 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005635 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5637 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005638 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005640 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005641 OpInfo.CallOperand, StackSlot,
5642 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005643 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 OpInfo.CallOperand = StackSlot;
5645 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647 // There is no longer a Value* corresponding to this operand.
5648 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 // It is now an indirect operand.
5651 OpInfo.isIndirect = true;
5652 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 // If this constraint is for a specific register, allocate it before
5655 // anything else.
5656 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005657 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005661 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5663 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005664
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 // C_Register operands have already been allocated, Other/Memory don't need
5666 // to be.
5667 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005668 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669 }
5670
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5672 std::vector<SDValue> AsmNodeOperands;
5673 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5674 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005675 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5676 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
Chris Lattnerdecc2672010-04-07 05:20:54 +00005678 // If we have a !srcloc metadata node associated with it, we want to attach
5679 // this to the ultimately generated inline asm machineinstr. To do this, we
5680 // pass in the third operand as this (potentially null) inline asm MDNode.
5681 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5682 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005684 // Remember the AlignStack bit as operand 3.
5685 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5686 MVT::i1));
5687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 // Loop over all of the inputs, copying the operand values into the
5689 // appropriate registers and processing the output regs.
5690 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5693 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5696 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5697
5698 switch (OpInfo.Type) {
5699 case InlineAsm::isOutput: {
5700 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5701 OpInfo.ConstraintType != TargetLowering::C_Register) {
5702 // Memory output, or 'other' output (e.g. 'X' constraint).
5703 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5704
5705 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005706 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5707 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 TLI.getPointerTy()));
5709 AsmNodeOperands.push_back(OpInfo.CallOperand);
5710 break;
5711 }
5712
5713 // Otherwise, this is a register or register class output.
5714
5715 // Copy the output from the appropriate register. Find a register that
5716 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005717 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005718 report_fatal_error("Couldn't allocate output reg for constraint '" +
5719 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720
5721 // If this is an indirect operand, store through the pointer after the
5722 // asm.
5723 if (OpInfo.isIndirect) {
5724 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5725 OpInfo.CallOperandVal));
5726 } else {
5727 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005728 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 // Concatenate this output onto the outputs list.
5730 RetValRegs.append(OpInfo.AssignedRegs);
5731 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 // Add information to the INLINEASM node to know that this register is
5734 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005735 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005736 InlineAsm::Kind_RegDefEarlyClobber :
5737 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005738 false,
5739 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005740 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005741 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 break;
5743 }
5744 case InlineAsm::isInput: {
5745 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005746
Chris Lattner6bdcda32008-10-17 16:47:46 +00005747 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 // If this is required to match an output register we have already set,
5749 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005750 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 // Scan until we find the definition we already emitted of this operand.
5753 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005754 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 for (; OperandNo; --OperandNo) {
5756 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005757 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005758 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005759 assert((InlineAsm::isRegDefKind(OpFlag) ||
5760 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5761 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005762 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 }
5764
Evan Cheng697cbbf2009-03-20 18:03:34 +00005765 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005766 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005767 if (InlineAsm::isRegDefKind(OpFlag) ||
5768 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005769 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005770 if (OpInfo.isIndirect) {
5771 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005772 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005773 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5774 " don't know how to handle tied "
5775 "indirect register inputs");
5776 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005780 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005781 MatchedRegs.RegVTs.push_back(RegVT);
5782 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005783 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005784 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005785 MatchedRegs.Regs.push_back
5786 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
5788 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005789 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005790 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005791 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005792 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005793 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005796
Chris Lattnerdecc2672010-04-07 05:20:54 +00005797 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5798 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5799 "Unexpected number of operands");
5800 // Add information to the INLINEASM node to know about this input.
5801 // See InlineAsm.h isUseOperandTiedToDef.
5802 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5803 OpInfo.getMatchedOperand());
5804 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5805 TLI.getPointerTy()));
5806 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5807 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005809
Dale Johannesenb5611a62010-07-13 20:17:05 +00005810 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005811 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5812 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005813 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005814
Dale Johannesenb5611a62010-07-13 20:17:05 +00005815 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816 std::vector<SDValue> Ops;
5817 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005818 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005819 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005820 report_fatal_error("Invalid operand for inline asm constraint '" +
5821 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005824 unsigned ResOpType =
5825 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005826 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 TLI.getPointerTy()));
5828 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5829 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005830 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005831
Chris Lattnerdecc2672010-04-07 05:20:54 +00005832 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5834 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5835 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005838 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005839 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 TLI.getPointerTy()));
5841 AsmNodeOperands.push_back(InOperandVal);
5842 break;
5843 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5846 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5847 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 "Don't know how to handle indirect register inputs yet!");
5850
5851 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005852 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005853 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005854 report_fatal_error("Couldn't allocate input reg for constraint '" +
5855 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856
Dale Johannesen66978ee2009-01-31 02:22:37 +00005857 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005858 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005859
Chris Lattnerdecc2672010-04-07 05:20:54 +00005860 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005861 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 break;
5863 }
5864 case InlineAsm::isClobber: {
5865 // Add the clobbered value to the operand list, so that the register
5866 // allocator is aware that the physreg got clobbered.
5867 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005868 OpInfo.AssignedRegs.AddInlineAsmOperands(
5869 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005870 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005871 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 break;
5873 }
5874 }
5875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Chris Lattnerdecc2672010-04-07 05:20:54 +00005877 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005878 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dale Johannesen66978ee2009-01-31 02:22:37 +00005881 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 &AsmNodeOperands[0], AsmNodeOperands.size());
5884 Flag = Chain.getValue(1);
5885
5886 // If this asm returns a register value, copy the result from that register
5887 // and set it as the value of the call.
5888 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005889 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005890 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005891
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005892 // FIXME: Why don't we do this for inline asms with MRVs?
5893 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005894 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005895
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005896 // If any of the results of the inline asm is a vector, it may have the
5897 // wrong width/num elts. This can happen for register classes that can
5898 // contain multiple different value types. The preg or vreg allocated may
5899 // not have the same VT as was expected. Convert it to the right type
5900 // with bit_convert.
5901 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005902 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005903 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005904
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005906 ResultType.isInteger() && Val.getValueType().isInteger()) {
5907 // If a result value was tied to an input value, the computed result may
5908 // have a wider width than the expected result. Extract the relevant
5909 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005910 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005911 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005912
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005913 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005914 }
Dan Gohman95915732008-10-18 01:03:45 +00005915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005917 // Don't need to use this as a chain in this case.
5918 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5919 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
Dan Gohman46510a72010-04-15 01:51:59 +00005922 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 // Process indirect outputs, first output all of the flagged copies out of
5925 // physregs.
5926 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5927 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005928 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005929 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005930 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 // Emit the non-flagged stores from the physregs.
5935 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005936 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5937 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5938 StoresToEmit[i].first,
5939 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005940 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005941 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005942 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005943 }
5944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 DAG.setRoot(Chain);
5950}
5951
Dan Gohman46510a72010-04-15 01:51:59 +00005952void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005953 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5954 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005955 getValue(I.getArgOperand(0)),
5956 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957}
5958
Dan Gohman46510a72010-04-15 01:51:59 +00005959void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005960 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005961 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5962 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005963 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005964 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 setValue(&I, V);
5966 DAG.setRoot(V.getValue(1));
5967}
5968
Dan Gohman46510a72010-04-15 01:51:59 +00005969void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005970 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5971 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005972 getValue(I.getArgOperand(0)),
5973 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974}
5975
Dan Gohman46510a72010-04-15 01:51:59 +00005976void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005977 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5978 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005979 getValue(I.getArgOperand(0)),
5980 getValue(I.getArgOperand(1)),
5981 DAG.getSrcValue(I.getArgOperand(0)),
5982 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983}
5984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005986/// implementation, which just calls LowerCall.
5987/// FIXME: When all targets are
5988/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989std::pair<SDValue, SDValue>
5990TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5991 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005992 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005993 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005994 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005996 ArgListTy &Args, SelectionDAG &DAG,
5997 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005999 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006000 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006002 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006003 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6004 for (unsigned Value = 0, NumValues = ValueVTs.size();
6005 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006006 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006007 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006008 SDValue Op = SDValue(Args[i].Node.getNode(),
6009 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 ISD::ArgFlagsTy Flags;
6011 unsigned OriginalAlignment =
6012 getTargetData()->getABITypeAlignment(ArgTy);
6013
6014 if (Args[i].isZExt)
6015 Flags.setZExt();
6016 if (Args[i].isSExt)
6017 Flags.setSExt();
6018 if (Args[i].isInReg)
6019 Flags.setInReg();
6020 if (Args[i].isSRet)
6021 Flags.setSRet();
6022 if (Args[i].isByVal) {
6023 Flags.setByVal();
6024 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6025 const Type *ElementTy = Ty->getElementType();
6026 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006027 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 // For ByVal, alignment should come from FE. BE will guess if this
6029 // info is not there but there are cases it cannot get right.
6030 if (Args[i].Alignment)
6031 FrameAlign = Args[i].Alignment;
6032 Flags.setByValAlign(FrameAlign);
6033 Flags.setByValSize(FrameSize);
6034 }
6035 if (Args[i].isNest)
6036 Flags.setNest();
6037 Flags.setOrigAlign(OriginalAlignment);
6038
Owen Anderson23b9b192009-08-12 00:36:31 +00006039 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6040 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 SmallVector<SDValue, 4> Parts(NumParts);
6042 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6043
6044 if (Args[i].isSExt)
6045 ExtendKind = ISD::SIGN_EXTEND;
6046 else if (Args[i].isZExt)
6047 ExtendKind = ISD::ZERO_EXTEND;
6048
Bill Wendling46ada192010-03-02 01:55:18 +00006049 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006050 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051
Dan Gohman98ca4f22009-08-05 01:29:28 +00006052 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006054 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6055 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006056 if (NumParts > 1 && j == 0)
6057 MyFlags.Flags.setSplit();
6058 else if (j != 0)
6059 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060
Dan Gohman98ca4f22009-08-05 01:29:28 +00006061 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006062 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 }
6064 }
6065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Dan Gohman98ca4f22009-08-05 01:29:28 +00006067 // Handle the incoming return values from the call.
6068 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006069 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006072 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006073 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6074 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006075 for (unsigned i = 0; i != NumRegs; ++i) {
6076 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006077 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006078 MyFlags.Used = isReturnValueUsed;
6079 if (RetSExt)
6080 MyFlags.Flags.setSExt();
6081 if (RetZExt)
6082 MyFlags.Flags.setZExt();
6083 if (isInreg)
6084 MyFlags.Flags.setInReg();
6085 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 }
6088
Dan Gohman98ca4f22009-08-05 01:29:28 +00006089 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006090 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006091 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006092
6093 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006094 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006095 "LowerCall didn't return a valid chain!");
6096 assert((!isTailCall || InVals.empty()) &&
6097 "LowerCall emitted a return value for a tail call!");
6098 assert((isTailCall || InVals.size() == Ins.size()) &&
6099 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006100
6101 // For a tail call, the return value is merely live-out and there aren't
6102 // any nodes in the DAG representing it. Return a special value to
6103 // indicate that a tail call has been emitted and no more Instructions
6104 // should be processed in the current block.
6105 if (isTailCall) {
6106 DAG.setRoot(Chain);
6107 return std::make_pair(SDValue(), SDValue());
6108 }
6109
Evan Chengaf1871f2010-03-11 19:38:18 +00006110 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6111 assert(InVals[i].getNode() &&
6112 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006113 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006114 "LowerCall emitted a value with the wrong type!");
6115 });
6116
Dan Gohman98ca4f22009-08-05 01:29:28 +00006117 // Collect the legal value parts into potentially illegal values
6118 // that correspond to the original function's return values.
6119 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6120 if (RetSExt)
6121 AssertOp = ISD::AssertSext;
6122 else if (RetZExt)
6123 AssertOp = ISD::AssertZext;
6124 SmallVector<SDValue, 4> ReturnValues;
6125 unsigned CurReg = 0;
6126 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006127 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006128 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6129 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006130
Bill Wendling46ada192010-03-02 01:55:18 +00006131 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006132 NumRegs, RegisterVT, VT,
6133 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 CurReg += NumRegs;
6135 }
6136
6137 // For a function returning void, there is no return value. We can't create
6138 // such a node, so we just return a null return value in that case. In
6139 // that case, nothing will actualy look at the value.
6140 if (ReturnValues.empty())
6141 return std::make_pair(SDValue(), Chain);
6142
6143 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6144 DAG.getVTList(&RetTys[0], RetTys.size()),
6145 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 return std::make_pair(Res, Chain);
6147}
6148
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006149void TargetLowering::LowerOperationWrapper(SDNode *N,
6150 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006151 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006152 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006153 if (Res.getNode())
6154 Results.push_back(Res);
6155}
6156
Dan Gohmand858e902010-04-17 15:26:15 +00006157SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006158 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159 return SDValue();
6160}
6161
Dan Gohman46510a72010-04-15 01:51:59 +00006162void
6163SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006164 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 assert((Op.getOpcode() != ISD::CopyFromReg ||
6166 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6167 "Copy from a reg to the same reg!");
6168 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6169
Owen Anderson23b9b192009-08-12 00:36:31 +00006170 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006172 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006173 PendingExports.push_back(Chain);
6174}
6175
6176#include "llvm/CodeGen/SelectionDAGISel.h"
6177
Dan Gohman46510a72010-04-15 01:51:59 +00006178void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006180 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006181 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006182 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006183 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006184 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006186 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006187 SmallVector<ISD::OutputArg, 4> Outs;
6188 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6189 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006190
Dan Gohman7451d3e2010-05-29 17:03:36 +00006191 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006192 // Put in an sret pointer parameter before all the other parameters.
6193 SmallVector<EVT, 1> ValueVTs;
6194 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6195
6196 // NOTE: Assuming that a pointer will never break down to more than one VT
6197 // or one register.
6198 ISD::ArgFlagsTy Flags;
6199 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006200 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006201 ISD::InputArg RetArg(Flags, RegisterVT, true);
6202 Ins.push_back(RetArg);
6203 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006204
Dan Gohman98ca4f22009-08-05 01:29:28 +00006205 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006206 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006207 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006208 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006209 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006210 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6211 bool isArgValueUsed = !I->use_empty();
6212 for (unsigned Value = 0, NumValues = ValueVTs.size();
6213 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006214 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006215 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006216 ISD::ArgFlagsTy Flags;
6217 unsigned OriginalAlignment =
6218 TD->getABITypeAlignment(ArgTy);
6219
6220 if (F.paramHasAttr(Idx, Attribute::ZExt))
6221 Flags.setZExt();
6222 if (F.paramHasAttr(Idx, Attribute::SExt))
6223 Flags.setSExt();
6224 if (F.paramHasAttr(Idx, Attribute::InReg))
6225 Flags.setInReg();
6226 if (F.paramHasAttr(Idx, Attribute::StructRet))
6227 Flags.setSRet();
6228 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6229 Flags.setByVal();
6230 const PointerType *Ty = cast<PointerType>(I->getType());
6231 const Type *ElementTy = Ty->getElementType();
6232 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6233 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6234 // For ByVal, alignment should be passed from FE. BE will guess if
6235 // this info is not there but there are cases it cannot get right.
6236 if (F.getParamAlignment(Idx))
6237 FrameAlign = F.getParamAlignment(Idx);
6238 Flags.setByValAlign(FrameAlign);
6239 Flags.setByValSize(FrameSize);
6240 }
6241 if (F.paramHasAttr(Idx, Attribute::Nest))
6242 Flags.setNest();
6243 Flags.setOrigAlign(OriginalAlignment);
6244
Owen Anderson23b9b192009-08-12 00:36:31 +00006245 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6246 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006247 for (unsigned i = 0; i != NumRegs; ++i) {
6248 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6249 if (NumRegs > 1 && i == 0)
6250 MyFlags.Flags.setSplit();
6251 // if it isn't first piece, alignment must be 1
6252 else if (i > 0)
6253 MyFlags.Flags.setOrigAlign(1);
6254 Ins.push_back(MyFlags);
6255 }
6256 }
6257 }
6258
6259 // Call the target to set up the argument values.
6260 SmallVector<SDValue, 8> InVals;
6261 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6262 F.isVarArg(), Ins,
6263 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006264
6265 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006267 "LowerFormalArguments didn't return a valid chain!");
6268 assert(InVals.size() == Ins.size() &&
6269 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006270 DEBUG({
6271 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6272 assert(InVals[i].getNode() &&
6273 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006274 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006275 "LowerFormalArguments emitted a value with the wrong type!");
6276 }
6277 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006278
Dan Gohman5e866062009-08-06 15:37:27 +00006279 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006280 DAG.setRoot(NewRoot);
6281
6282 // Set up the argument values.
6283 unsigned i = 0;
6284 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006285 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006286 // Create a virtual register for the sret pointer, and put in a copy
6287 // from the sret argument into it.
6288 SmallVector<EVT, 1> ValueVTs;
6289 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6290 EVT VT = ValueVTs[0];
6291 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6292 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006293 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006294 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006295
Dan Gohman2048b852009-11-23 18:04:58 +00006296 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006297 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6298 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006299 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006300 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6301 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006302 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006303
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006304 // i indexes lowered arguments. Bump it past the hidden sret argument.
6305 // Idx indexes LLVM arguments. Don't touch it.
6306 ++i;
6307 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006308
Dan Gohman46510a72010-04-15 01:51:59 +00006309 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006310 ++I, ++Idx) {
6311 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006312 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006313 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006314 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006315
6316 // If this argument is unused then remember its value. It is used to generate
6317 // debugging information.
6318 if (I->use_empty() && NumValues)
6319 SDB->setUnusedArgValue(I, InVals[i]);
6320
Dan Gohman98ca4f22009-08-05 01:29:28 +00006321 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006322 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006323 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6324 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006325
6326 if (!I->use_empty()) {
6327 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6328 if (F.paramHasAttr(Idx, Attribute::SExt))
6329 AssertOp = ISD::AssertSext;
6330 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6331 AssertOp = ISD::AssertZext;
6332
Bill Wendling46ada192010-03-02 01:55:18 +00006333 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006334 NumParts, PartVT, VT,
6335 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006336 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006337
Dan Gohman98ca4f22009-08-05 01:29:28 +00006338 i += NumParts;
6339 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006340
Devang Patel0b48ead2010-08-31 22:22:42 +00006341 // Note down frame index for byval arguments.
6342 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006343 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006344 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6345 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6346
Dan Gohman98ca4f22009-08-05 01:29:28 +00006347 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006348 SDValue Res;
6349 if (!ArgValues.empty())
6350 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6351 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006352 SDB->setValue(I, Res);
6353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006354 // If this argument is live outside of the entry block, insert a copy from
6355 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006356 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006358 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006359
Dan Gohman98ca4f22009-08-05 01:29:28 +00006360 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361
6362 // Finally, if the target has anything special to do, allow it to do so.
6363 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006364 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006365}
6366
6367/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6368/// ensure constants are generated when needed. Remember the virtual registers
6369/// that need to be added to the Machine PHI nodes as input. We cannot just
6370/// directly add them, because expansion might result in multiple MBB's for one
6371/// BB. As such, the start of the BB might correspond to a different MBB than
6372/// the end.
6373///
6374void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006375SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006376 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006377
6378 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6379
6380 // Check successor nodes' PHI nodes that expect a constant to be available
6381 // from this block.
6382 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006383 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006385 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006387 // If this terminator has multiple identical successors (common for
6388 // switches), only handle each succ once.
6389 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006391 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392
6393 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6394 // nodes and Machine PHI nodes, but the incoming operands have not been
6395 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006396 for (BasicBlock::const_iterator I = SuccBB->begin();
6397 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398 // Ignore dead phi's.
6399 if (PN->use_empty()) continue;
6400
6401 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006402 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403
Dan Gohman46510a72010-04-15 01:51:59 +00006404 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006405 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006407 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006408 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 }
6410 Reg = RegOut;
6411 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006412 DenseMap<const Value *, unsigned>::iterator I =
6413 FuncInfo.ValueMap.find(PHIOp);
6414 if (I != FuncInfo.ValueMap.end())
6415 Reg = I->second;
6416 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006418 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006419 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006420 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006421 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006422 }
6423 }
6424
6425 // Remember that this register needs to added to the machine PHI node as
6426 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006427 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6429 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006430 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006431 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006433 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 Reg += NumRegisters;
6435 }
6436 }
6437 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006438 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006439}