blob: 981e4a3e03f9061701d809dcb0fb759c1d12071d [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng506049f2010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Stephen Hines36b56882014-04-23 16:57:46 -070025#include "llvm/IR/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Chenge837dea2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene3b325332010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080042#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000051
Chris Lattner62ed6b92008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachee61d672011-08-24 16:44:17 +000064
Chris Lattner62ed6b92008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Stephen Hines37ed9c12014-12-01 14:51:49 -0800109// If this operand is currently a register operand, and if this is in a
110// function, deregister the operand from the register's use/def list.
111void MachineOperand::removeRegFromUses() {
112 if (!isReg() || !isOnRegUseList())
113 return;
114
115 if (MachineInstr *MI = getParent()) {
116 if (MachineBasicBlock *MBB = MI->getParent()) {
117 if (MachineFunction *MF = MBB->getParent())
118 MF->getRegInfo().removeRegOperandFromUseList(this);
119 }
120 }
121}
122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123/// ChangeToImmediate - Replace this operand with a new immediate operand of
124/// the specified value. If an operand is known to be an immediate already,
125/// the setImm method should be used.
126void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000127 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Stephen Hines37ed9c12014-12-01 14:51:49 -0800128
129 removeRegFromUses();
Jim Grosbachee61d672011-08-24 16:44:17 +0000130
Chris Lattner62ed6b92008-01-01 01:12:31 +0000131 OpKind = MO_Immediate;
132 Contents.ImmVal = ImmVal;
133}
134
Stephen Hines37ed9c12014-12-01 14:51:49 -0800135void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
136 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
137
138 removeRegFromUses();
139
140 OpKind = MO_FPImmediate;
141 Contents.CFP = FPImm;
142}
143
Chris Lattner62ed6b92008-01-01 01:12:31 +0000144/// ChangeToRegister - Replace this operand with a new register operand of
145/// the specified value. If an operand is known to be an register already,
146/// the setReg method should be used.
147void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000148 bool isKill, bool isDead, bool isUndef,
149 bool isDebug) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700150 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000151 if (MachineInstr *MI = getParent())
152 if (MachineBasicBlock *MBB = MI->getParent())
153 if (MachineFunction *MF = MBB->getParent())
154 RegInfo = &MF->getRegInfo();
155 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000156 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000157 bool WasReg = isReg();
158 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000159 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000160
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161 // Change this to a register and set the reg#.
162 OpKind = MO_Register;
163 SmallContents.RegNo = Reg;
Jakob Stoklund Olesen68210602013-01-07 23:21:44 +0000164 SubReg_TargetFlags = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000165 IsDef = isDef;
166 IsImp = isImp;
167 IsKill = isKill;
168 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000169 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000170 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000171 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000172 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000173 // Ensure isOnRegUseList() returns false.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700174 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000175 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000176 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000177 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000178
179 // If this operand is embedded in a function, add the operand to the
180 // register's use/def list.
181 if (RegInfo)
182 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000183}
184
Chris Lattnerf7382302007-12-30 21:56:09 +0000185/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000186/// operand. Note that this should stay in sync with the hash_value overload
187/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000188bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000189 if (getType() != Other.getType() ||
190 getTargetFlags() != Other.getTargetFlags())
191 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000192
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 case MachineOperand::MO_Register:
195 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
196 getSubReg() == Other.getSubReg();
197 case MachineOperand::MO_Immediate:
198 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000199 case MachineOperand::MO_CImmediate:
200 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000201 case MachineOperand::MO_FPImmediate:
202 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 case MachineOperand::MO_MachineBasicBlock:
204 return getMBB() == Other.getMBB();
205 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000206 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000207 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000208 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000218 return getBlockAddress() == Other.getBlockAddress() &&
219 getOffset() == Other.getOffset();
Stephen Hines36b56882014-04-23 16:57:46 -0700220 case MachineOperand::MO_RegisterMask:
221 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000222 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000223 case MachineOperand::MO_MCSymbol:
224 return getMCSymbol() == Other.getMCSymbol();
Stephen Hines36b56882014-04-23 16:57:46 -0700225 case MachineOperand::MO_CFIIndex:
226 return getCFIIndex() == Other.getCFIIndex();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000227 case MachineOperand::MO_Metadata:
228 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000229 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000230 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000231}
232
Chandler Carruthd862d692012-07-05 11:06:22 +0000233// Note: this must stay exactly in sync with isIdenticalTo above.
234hash_code llvm::hash_value(const MachineOperand &MO) {
235 switch (MO.getType()) {
236 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000237 // Register operands don't have target flags.
238 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000239 case MachineOperand::MO_Immediate:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
241 case MachineOperand::MO_CImmediate:
242 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
243 case MachineOperand::MO_FPImmediate:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
245 case MachineOperand::MO_MachineBasicBlock:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
247 case MachineOperand::MO_FrameIndex:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
249 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000250 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
252 MO.getOffset());
253 case MachineOperand::MO_JumpTableIndex:
254 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
255 case MachineOperand::MO_ExternalSymbol:
256 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
257 MO.getSymbolName());
258 case MachineOperand::MO_GlobalAddress:
259 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
260 MO.getOffset());
261 case MachineOperand::MO_BlockAddress:
262 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000263 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000264 case MachineOperand::MO_RegisterMask:
Stephen Hines36b56882014-04-23 16:57:46 -0700265 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruthd862d692012-07-05 11:06:22 +0000266 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
267 case MachineOperand::MO_Metadata:
268 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
269 case MachineOperand::MO_MCSymbol:
270 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Stephen Hines36b56882014-04-23 16:57:46 -0700271 case MachineOperand::MO_CFIIndex:
272 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruthd862d692012-07-05 11:06:22 +0000273 }
274 llvm_unreachable("Invalid machine operand type");
275}
276
Chris Lattnerf7382302007-12-30 21:56:09 +0000277/// print - Print the specified machine operand.
278///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000279void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000280 // If the instruction is embedded into a basic block, we can find the
281 // target info for the instruction.
282 if (!TM)
283 if (const MachineInstr *MI = getParent())
284 if (const MachineBasicBlock *MBB = MI->getParent())
285 if (const MachineFunction *MF = MBB->getParent())
286 TM = &MF->getTarget();
Stephen Hines37ed9c12014-12-01 14:51:49 -0800287 const TargetRegisterInfo *TRI =
288 TM ? TM->getSubtargetImpl()->getRegisterInfo() : nullptr;
Dan Gohman80f6c582009-11-09 19:38:45 +0000289
Chris Lattnerf7382302007-12-30 21:56:09 +0000290 switch (getType()) {
291 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000292 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000293
Evan Cheng4784f1f2009-06-30 08:49:04 +0000294 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000295 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000296 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000298 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000299 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000300 if (isEarlyClobber())
301 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000302 if (isImplicit())
303 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000304 OS << "def";
305 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000306 // <def,read-undef> only makes sense when getSubReg() is set.
307 // Don't clutter the output otherwise.
308 if (isUndef() && getSubReg())
309 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000310 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000311 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000312 NeedComma = true;
313 }
Evan Cheng07897072009-10-14 23:37:31 +0000314
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000315 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000316 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000317 OS << "kill";
318 NeedComma = true;
319 }
320 if (isDead()) {
321 if (NeedComma) OS << ',';
322 OS << "dead";
323 NeedComma = true;
324 }
325 if (isUndef() && isUse()) {
326 if (NeedComma) OS << ',';
327 OS << "undef";
328 NeedComma = true;
329 }
330 if (isInternalRead()) {
331 if (NeedComma) OS << ',';
332 OS << "internal";
333 NeedComma = true;
334 }
335 if (isTied()) {
336 if (NeedComma) OS << ',';
337 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000338 if (TiedTo != 15)
339 OS << unsigned(TiedTo - 1);
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 }
Chris Lattner31530612009-06-24 17:54:48 +0000341 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000342 }
343 break;
344 case MachineOperand::MO_Immediate:
345 OS << getImm();
346 break;
Devang Patel8594d422011-06-24 20:46:11 +0000347 case MachineOperand::MO_CImmediate:
348 getCImm()->getValue().print(OS, false);
349 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000350 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000351 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000352 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000353 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000354 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000355 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000356 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000357 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000358 break;
359 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000360 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000361 break;
362 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000363 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000364 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000365 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000366 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000367 case MachineOperand::MO_TargetIndex:
368 OS << "<ti#" << getIndex();
369 if (getOffset()) OS << "+" << getOffset();
370 OS << '>';
371 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000372 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000373 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000374 break;
375 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000376 OS << "<ga:";
Stephen Hines36b56882014-04-23 16:57:46 -0700377 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000378 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000379 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000380 break;
381 case MachineOperand::MO_ExternalSymbol:
382 OS << "<es:" << getSymbolName();
383 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000384 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000385 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000386 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000387 OS << '<';
Stephen Hines36b56882014-04-23 16:57:46 -0700388 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000389 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000390 OS << '>';
391 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000392 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000393 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000394 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700395 case MachineOperand::MO_RegisterLiveOut:
396 OS << "<regliveout>";
397 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000398 case MachineOperand::MO_Metadata:
399 OS << '<';
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700400 getMetadata()->printAsOperand(OS);
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000401 OS << '>';
402 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000403 case MachineOperand::MO_MCSymbol:
404 OS << "<MCSym=" << *getMCSymbol() << '>';
405 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700406 case MachineOperand::MO_CFIIndex:
407 OS << "<call frame instruction>";
408 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000409 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000410
Chris Lattner31530612009-06-24 17:54:48 +0000411 if (unsigned TF = getTargetFlags())
412 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000413}
414
415//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000416// MachineMemOperand Implementation
417//===----------------------------------------------------------------------===//
418
Chris Lattner40a858f2010-09-21 05:39:30 +0000419/// getAddrSpace - Return the LLVM IR address space number that this pointer
420/// points into.
421unsigned MachinePointerInfo::getAddrSpace() const {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700422 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
423 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattner40a858f2010-09-21 05:39:30 +0000424}
425
Chris Lattnere8639032010-09-21 06:22:23 +0000426/// getConstantPool - Return a MachinePointerInfo record that refers to the
427/// constant pool.
428MachinePointerInfo MachinePointerInfo::getConstantPool() {
429 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
430}
431
432/// getFixedStack - Return a MachinePointerInfo record that refers to the
433/// the specified FrameIndex.
434MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
435 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
436}
437
Chris Lattner1daa6f42010-09-21 06:43:24 +0000438MachinePointerInfo MachinePointerInfo::getJumpTable() {
439 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
440}
441
442MachinePointerInfo MachinePointerInfo::getGOT() {
443 return MachinePointerInfo(PseudoSourceValue::getGOT());
444}
Chris Lattner40a858f2010-09-21 05:39:30 +0000445
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000446MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
447 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
448}
449
Chris Lattnerda39c392010-09-21 04:32:08 +0000450MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000451 uint64_t s, unsigned int a,
Stephen Hines37ed9c12014-12-01 14:51:49 -0800452 const AAMDNodes &AAInfo,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000453 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000454 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000455 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Stephen Hines37ed9c12014-12-01 14:51:49 -0800456 AAInfo(AAInfo), Ranges(Ranges) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700457 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
458 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattnerda39c392010-09-21 04:32:08 +0000459 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000460 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000461 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000462}
463
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000464/// Profile - Gather unique data for the object.
465///
466void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000467 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000468 ID.AddInteger(Size);
Stephen Hinesdce4a402014-05-29 02:49:00 -0700469 ID.AddPointer(getOpaqueValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000470 ID.AddInteger(Flags);
471}
472
Dan Gohmanc76909a2009-09-25 20:36:54 +0000473void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
474 // The Value and Offset may differ due to CSE. But the flags and size
475 // should be the same.
476 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
477 assert(MMO->getSize() == getSize() && "Size mismatch!");
478
479 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
480 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000481 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
482 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000483 // Also update the base and offset, because the new alignment may
484 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000485 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000486 }
487}
488
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000489/// getAlignment - Return the minimum known alignment in bytes of the
490/// actual memory reference.
491uint64_t MachineMemOperand::getAlignment() const {
492 return MinAlign(getBaseAlignment(), getOffset());
493}
494
Dan Gohmanc76909a2009-09-25 20:36:54 +0000495raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
496 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000497 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000498
Dan Gohmanc76909a2009-09-25 20:36:54 +0000499 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000500 OS << "Volatile ";
501
Dan Gohmanc76909a2009-09-25 20:36:54 +0000502 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000503 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000504 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000505 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000506 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000507
Dan Gohmancd26ec52009-09-23 01:33:16 +0000508 // Print the address information.
509 OS << "[";
Stephen Hinesdce4a402014-05-29 02:49:00 -0700510 if (const Value *V = MMO.getValue())
511 V->printAsOperand(OS, /*PrintType=*/false);
512 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
513 PSV->printCustom(OS);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000514 else
Stephen Hinesdce4a402014-05-29 02:49:00 -0700515 OS << "<unknown>";
Stephen Hines36b56882014-04-23 16:57:46 -0700516
517 unsigned AS = MMO.getAddrSpace();
518 if (AS != 0)
519 OS << "(addrspace=" << AS << ')';
Dan Gohmancd26ec52009-09-23 01:33:16 +0000520
521 // If the alignment of the memory reference itself differs from the alignment
522 // of the base pointer, print the base alignment explicitly, next to the base
523 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000524 if (MMO.getBaseAlignment() != MMO.getAlignment())
525 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000526
Dan Gohmanc76909a2009-09-25 20:36:54 +0000527 if (MMO.getOffset() != 0)
528 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000529 OS << "]";
530
531 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000532 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
533 MMO.getBaseAlignment() != MMO.getSize())
534 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000535
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000536 // Print TBAA info.
Stephen Hines37ed9c12014-12-01 14:51:49 -0800537 if (const MDNode *TBAAInfo = MMO.getAAInfo().TBAA) {
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000538 OS << "(tbaa=";
539 if (TBAAInfo->getNumOperands() > 0)
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700540 TBAAInfo->getOperand(0)->printAsOperand(OS);
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000541 else
542 OS << "<unknown>";
543 OS << ")";
544 }
545
Stephen Hines37ed9c12014-12-01 14:51:49 -0800546 // Print AA scope info.
547 if (const MDNode *ScopeInfo = MMO.getAAInfo().Scope) {
548 OS << "(alias.scope=";
549 if (ScopeInfo->getNumOperands() > 0)
550 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700551 ScopeInfo->getOperand(i)->printAsOperand(OS);
Stephen Hines37ed9c12014-12-01 14:51:49 -0800552 if (i != ie-1)
553 OS << ",";
554 }
555 else
556 OS << "<unknown>";
557 OS << ")";
558 }
559
560 // Print AA noalias scope info.
561 if (const MDNode *NoAliasInfo = MMO.getAAInfo().NoAlias) {
562 OS << "(noalias=";
563 if (NoAliasInfo->getNumOperands() > 0)
564 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700565 NoAliasInfo->getOperand(i)->printAsOperand(OS);
Stephen Hines37ed9c12014-12-01 14:51:49 -0800566 if (i != ie-1)
567 OS << ",";
568 }
569 else
570 OS << "<unknown>";
571 OS << ")";
572 }
573
Bill Wendlingd65ba722011-04-29 23:45:22 +0000574 // Print nontemporal info.
575 if (MMO.isNonTemporal())
576 OS << "(nontemporal)";
577
Dan Gohmancd26ec52009-09-23 01:33:16 +0000578 return OS;
579}
580
Dan Gohmance42e402008-07-07 20:32:02 +0000581//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000582// MachineInstr Implementation
583//===----------------------------------------------------------------------===//
584
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000585void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Chenge837dea2011-06-28 19:10:37 +0000586 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000587 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000588 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000589 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000590 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000591 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000592}
593
Bob Wilson0855cad2010-04-09 04:34:03 +0000594/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
595/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000596/// the MCInstrDesc.
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000597MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700598 DebugLoc dl, bool NoImp)
599 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
600 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
601 debugLoc(std::move(dl)) {
602 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
603
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000604 // Reserve space for the expected number of operands.
605 if (unsigned NumOps = MCID->getNumOperands() +
606 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
607 CapOperands = OperandCapacity::get(NumOps);
608 Operands = MF.allocateOperandArray(CapOperands);
609 }
610
Dale Johannesen06efc022009-01-27 23:20:29 +0000611 if (!NoImp)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000612 addImplicitDefUseOperands(MF);
Dale Johannesen06efc022009-01-27 23:20:29 +0000613}
614
Misha Brukmance22e762004-07-09 14:45:17 +0000615/// MachineInstr ctor - Copies MachineInstr arg exactly
616///
Evan Cheng1ed99222008-07-19 00:37:25 +0000617MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700618 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000619 Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000620 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000621 debugLoc(MI.getDebugLoc()) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700622 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
623
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000624 CapOperands = OperandCapacity::get(MI.getNumOperands());
625 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000626
Jakob Stoklund Olesen84be3d52013-01-05 05:05:51 +0000627 // Copy operands.
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700628 for (const MachineOperand &MO : MI.operands())
629 addOperand(MF, MO);
Tanya Lattner0c63e032004-05-24 03:14:18 +0000630
Jakob Stoklund Olesenbd7b36e2012-12-18 21:36:05 +0000631 // Copy all the sensible flags.
632 setFlags(MI.Flags);
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000633}
634
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635/// getRegInfo - If this instruction is embedded into a MachineFunction,
636/// return the MachineRegisterInfo object for the current function, otherwise
637/// return null.
638MachineRegisterInfo *MachineInstr::getRegInfo() {
639 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000640 return &MBB->getParent()->getRegInfo();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700641 return nullptr;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000642}
643
644/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
645/// this instruction from their respective use lists. This requires that the
646/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000647void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700648 for (MachineOperand &MO : operands())
649 if (MO.isReg())
650 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000651}
652
653/// AddRegOperandsToUseLists - Add all of the register operands in
654/// this instruction from their respective use lists. This requires that the
655/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000656void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700657 for (MachineOperand &MO : operands())
658 if (MO.isReg())
659 MRI.addRegOperandToUseList(&MO);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000660}
661
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000662void MachineInstr::addOperand(const MachineOperand &Op) {
663 MachineBasicBlock *MBB = getParent();
664 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
665 MachineFunction *MF = MBB->getParent();
666 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
667 addOperand(*MF, Op);
668}
669
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000670/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
671/// ranges. If MRI is non-null also update use-def chains.
672static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
673 unsigned NumOps, MachineRegisterInfo *MRI) {
674 if (MRI)
675 return MRI->moveOperands(Dst, Src, NumOps);
676
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700677 // MachineOperand is a trivially copyable type so we can just use memmove.
678 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000679}
680
Chris Lattner62ed6b92008-01-01 01:12:31 +0000681/// addOperand - Add the specified operand to the instruction. If it is an
682/// implicit operand, it is added to the end of the operand list. If it is
683/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000684/// (before the first implicit operand).
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000685void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000686 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000687
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000688 // Check if we're adding one of our existing operands.
689 if (&Op >= Operands && &Op < Operands + NumOperands) {
690 // This is unusual: MI->addOperand(MI->getOperand(i)).
691 // If adding Op requires reallocating or moving existing operands around,
692 // the Op reference could go stale. Support it by copying Op.
693 MachineOperand CopyOp(Op);
694 return addOperand(MF, CopyOp);
695 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000696
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000697 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000698 // the end, everything else goes before the implicit regs.
699 //
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000700 // FIXME: Allow mixed explicit and implicit operands on inline asm.
701 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
702 // implicit-defs, but they must not be moved around. See the FIXME in
703 // InstrEmitter.cpp.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000704 unsigned OpNo = getNumOperands();
705 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000706 if (!isImpReg && !isInlineAsm()) {
707 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
708 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000709 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000710 }
711 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000712
Pekka Jaaskelainend54946a2013-10-15 14:40:46 +0000713#ifndef NDEBUG
Pekka Jaaskelainen862385112013-10-15 14:18:10 +0000714 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000715 // OpNo now points as the desired insertion point. Unless this is a variadic
716 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000717 // RegMask operands go between the explicit and implicit operands.
718 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelainen862385112013-10-15 14:18:10 +0000719 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000720 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelainend54946a2013-10-15 14:40:46 +0000721#endif
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000723 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000724
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000725 // Determine if the Operands array needs to be reallocated.
726 // Save the old capacity and operand array.
727 OperandCapacity OldCap = CapOperands;
728 MachineOperand *OldOperands = Operands;
729 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
730 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
731 Operands = MF.allocateOperandArray(CapOperands);
732 // Move the operands before the insertion point.
733 if (OpNo)
734 moveOperands(Operands, OldOperands, OpNo, MRI);
735 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000736
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000737 // Move the operands following the insertion point.
738 if (OpNo != NumOperands)
739 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
740 MRI);
741 ++NumOperands;
Jim Grosbachee61d672011-08-24 16:44:17 +0000742
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000743 // Deallocate the old operand array.
744 if (OldOperands != Operands && OldOperands)
745 MF.deallocateOperandArray(OldCap, OldOperands);
746
747 // Copy Op into place. It still needs to be inserted into the MRI use lists.
748 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
749 NewMO->ParentMI = this;
750
751 // When adding a register operand, tell MRI about it.
752 if (NewMO->isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000753 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700754 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000755 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000756 NewMO->TiedTo = 0;
757 // Add the new operand to MRI, but only for instructions in an MBB.
758 if (MRI)
759 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000760 // The MCID operand information isn't accurate until we start adding
761 // explicit operands. The implicit operands are added first, then the
762 // explicits are inserted before them.
763 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000764 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000765 if (NewMO->isUse()) {
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000766 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000767 if (DefIdx != -1)
768 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000769 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000770 // If the register operand is flagged as early, mark the operand as such.
771 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000772 NewMO->setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000773 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000774 }
775}
776
777/// RemoveOperand - Erase an operand from an instruction, leaving it with one
778/// fewer operand than it started with.
779///
780void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000781 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000782 untieRegOperand(OpNo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000783
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000784#ifndef NDEBUG
785 // Moving tied operands would break the ties.
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000786 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000787 if (Operands[i].isReg())
788 assert(!Operands[i].isTied() && "Cannot move tied operands");
789#endif
790
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000791 MachineRegisterInfo *MRI = getRegInfo();
792 if (MRI && Operands[OpNo].isReg())
793 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000794
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000795 // Don't call the MachineOperand destructor. A lot of this code depends on
796 // MachineOperand having a trivial destructor anyway, and adding a call here
797 // wouldn't make it 'destructor-correct'.
798
799 if (unsigned N = NumOperands - 1 - OpNo)
800 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
801 --NumOperands;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000802}
803
Dan Gohmanc76909a2009-09-25 20:36:54 +0000804/// addMemOperand - Add a MachineMemOperand to the machine instruction.
805/// This function should be used only occasionally. The setMemRefs function
806/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000807void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000808 MachineMemOperand *MO) {
809 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000810 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000811
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000812 unsigned NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000813 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000814
Benjamin Kramer861ea232012-03-16 16:39:27 +0000815 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000816 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000817 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000818}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000819
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000820bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesen4aebce82013-01-10 18:42:44 +0000821 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000822 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000823 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000824 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000825 return true;
826 } else {
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000827 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000828 return false;
829 }
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000830 // This was the last instruction in the bundle.
831 if (!MII->isBundledWithSucc())
832 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000833 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000834}
835
Evan Cheng506049f2010-03-03 01:44:33 +0000836bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
837 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000838 // If opcodes or number of operands are not the same then the two
839 // instructions are obviously not identical.
840 if (Other->getOpcode() != getOpcode() ||
841 Other->getNumOperands() != getNumOperands())
842 return false;
843
Evan Chengddfd1372011-12-14 02:11:42 +0000844 if (isBundle()) {
845 // Both instructions are bundles, compare MIs inside the bundle.
846 MachineBasicBlock::const_instr_iterator I1 = *this;
847 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
848 MachineBasicBlock::const_instr_iterator I2 = *Other;
849 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
850 while (++I1 != E1 && I1->isInsideBundle()) {
851 ++I2;
852 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
853 return false;
854 }
855 }
856
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000857 // Check operands to make sure they match.
858 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
859 const MachineOperand &MO = getOperand(i);
860 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000861 if (!MO.isReg()) {
862 if (!MO.isIdenticalTo(OMO))
863 return false;
864 continue;
865 }
866
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000867 // Clients may or may not want to ignore defs when testing for equality.
868 // For example, machine CSE pass only cares about finding common
869 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000870 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000871 if (Check == IgnoreDefs)
872 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000873 else if (Check == IgnoreVRegDefs) {
874 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
875 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
876 if (MO.getReg() != OMO.getReg())
877 return false;
878 } else {
879 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000880 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000881 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
882 return false;
883 }
884 } else {
885 if (!MO.isIdenticalTo(OMO))
886 return false;
887 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
888 return false;
889 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000890 }
Devang Patel9194c672011-07-07 17:45:33 +0000891 // If DebugLoc does not match then two dbg.values are not identical.
892 if (isDebugValue())
893 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
894 && getDebugLoc() != Other->getDebugLoc())
895 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000896 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000897}
898
Chris Lattner48d7c062006-04-17 21:35:41 +0000899MachineInstr *MachineInstr::removeFromParent() {
900 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000901 return getParent()->remove(this);
Chris Lattner48d7c062006-04-17 21:35:41 +0000902}
903
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000904MachineInstr *MachineInstr::removeFromBundle() {
905 assert(getParent() && "Not embedded in a basic block!");
906 return getParent()->remove_instr(this);
907}
Chris Lattner48d7c062006-04-17 21:35:41 +0000908
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000909void MachineInstr::eraseFromParent() {
910 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000911 getParent()->erase(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000912}
913
Stephen Hines37ed9c12014-12-01 14:51:49 -0800914void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
915 assert(getParent() && "Not embedded in a basic block!");
916 MachineBasicBlock *MBB = getParent();
917 MachineFunction *MF = MBB->getParent();
918 assert(MF && "Not embedded in a function!");
919
920 MachineInstr *MI = (MachineInstr *)this;
921 MachineRegisterInfo &MRI = MF->getRegInfo();
922
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700923 for (const MachineOperand &MO : MI->operands()) {
Stephen Hines37ed9c12014-12-01 14:51:49 -0800924 if (!MO.isReg() || !MO.isDef())
925 continue;
926 unsigned Reg = MO.getReg();
927 if (!TargetRegisterInfo::isVirtualRegister(Reg))
928 continue;
929 MRI.markUsesInDebugValueAsUndef(Reg);
930 }
931 MI->eraseFromParent();
932}
933
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000934void MachineInstr::eraseFromBundle() {
935 assert(getParent() && "Not embedded in a basic block!");
936 getParent()->erase_instr(this);
937}
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000938
Evan Cheng19e3f312007-05-15 01:26:09 +0000939/// getNumExplicitOperands - Returns the number of non-implicit operands.
940///
941unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000942 unsigned NumOperands = MCID->getNumOperands();
943 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000944 return NumOperands;
945
Dan Gohman9407cd42009-04-15 17:59:11 +0000946 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
947 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000948 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000949 NumOperands++;
950 }
951 return NumOperands;
952}
953
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000954void MachineInstr::bundleWithPred() {
955 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
956 setFlag(BundledPred);
957 MachineBasicBlock::instr_iterator Pred = this;
958 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000959 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000960 Pred->setFlag(BundledSucc);
961}
962
963void MachineInstr::bundleWithSucc() {
964 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
965 setFlag(BundledSucc);
966 MachineBasicBlock::instr_iterator Succ = this;
967 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000968 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000969 Succ->setFlag(BundledPred);
970}
971
972void MachineInstr::unbundleFromPred() {
973 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
974 clearFlag(BundledPred);
975 MachineBasicBlock::instr_iterator Pred = this;
976 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000977 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000978 Pred->clearFlag(BundledSucc);
979}
980
981void MachineInstr::unbundleFromSucc() {
982 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
983 clearFlag(BundledSucc);
984 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin12cd49a2013-01-09 17:54:33 +0000985 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000986 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000987 Succ->clearFlag(BundledPred);
988}
989
Evan Chengc36b7062011-01-07 23:50:32 +0000990bool MachineInstr::isStackAligningInlineAsm() const {
991 if (isInlineAsm()) {
992 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
993 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
994 return true;
995 }
996 return false;
997}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000998
Chad Rosier576cd112012-09-05 21:00:58 +0000999InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1000 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1001 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +00001002 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +00001003}
1004
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001005int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1006 unsigned *GroupNo) const {
1007 assert(isInlineAsm() && "Expected an inline asm instruction");
1008 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1009
1010 // Ignore queries about the initial operands.
1011 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1012 return -1;
1013
1014 unsigned Group = 0;
1015 unsigned NumOps;
1016 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1017 i += NumOps) {
1018 const MachineOperand &FlagMO = getOperand(i);
1019 // If we reach the implicit register operands, stop looking.
1020 if (!FlagMO.isImm())
1021 return -1;
1022 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1023 if (i + NumOps > OpIdx) {
1024 if (GroupNo)
1025 *GroupNo = Group;
1026 return i;
1027 }
1028 ++Group;
1029 }
1030 return -1;
1031}
1032
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001033const TargetRegisterClass*
1034MachineInstr::getRegClassConstraint(unsigned OpIdx,
1035 const TargetInstrInfo *TII,
1036 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001037 assert(getParent() && "Can't have an MBB reference here!");
1038 assert(getParent()->getParent() && "Can't have an MF reference here!");
1039 const MachineFunction &MF = *getParent()->getParent();
1040
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001041 // Most opcodes have fixed constraints in their MCInstrDesc.
1042 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001043 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001044
1045 if (!getOperand(OpIdx).isReg())
Stephen Hinesdce4a402014-05-29 02:49:00 -07001046 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001047
1048 // For tied uses on inline asm, get the constraint from the def.
1049 unsigned DefIdx;
1050 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1051 OpIdx = DefIdx;
1052
1053 // Inline asm stores register class constraints in the flag word.
1054 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1055 if (FlagIdx < 0)
Stephen Hinesdce4a402014-05-29 02:49:00 -07001056 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001057
1058 unsigned Flag = getOperand(FlagIdx).getImm();
1059 unsigned RCID;
1060 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1061 return TRI->getRegClass(RCID);
1062
1063 // Assume that all registers in a memory operand are pointers.
1064 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001065 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001066
Stephen Hinesdce4a402014-05-29 02:49:00 -07001067 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001068}
1069
Stephen Hines36b56882014-04-23 16:57:46 -07001070const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1071 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1072 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1073 // Check every operands inside the bundle if we have
1074 // been asked to.
1075 if (ExploreBundle)
1076 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1077 ++OpndIt)
1078 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1079 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1080 else
1081 // Otherwise, just check the current operands.
1082 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1083 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1084 CurRC, TII, TRI);
1085 return CurRC;
1086}
1087
1088const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1089 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1090 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1091 assert(CurRC && "Invalid initial register class");
1092 // Check if Reg is constrained by some of its use/def from MI.
1093 const MachineOperand &MO = getOperand(OpIdx);
1094 if (!MO.isReg() || MO.getReg() != Reg)
1095 return CurRC;
1096 // If yes, accumulate the constraints through the operand.
1097 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1098}
1099
1100const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1101 unsigned OpIdx, const TargetRegisterClass *CurRC,
1102 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1103 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1104 const MachineOperand &MO = getOperand(OpIdx);
1105 assert(MO.isReg() &&
1106 "Cannot get register constraints for non-register operand");
1107 assert(CurRC && "Invalid initial register class");
1108 if (unsigned SubIdx = MO.getSubReg()) {
1109 if (OpRC)
1110 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1111 else
1112 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1113 } else if (OpRC)
1114 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1115 return CurRC;
1116}
1117
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001118/// Return the number of instructions inside the MI bundle, not counting the
1119/// header instruction.
Evan Chengddfd1372011-12-14 02:11:42 +00001120unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001121 MachineBasicBlock::const_instr_iterator I = this;
Evan Chengddfd1372011-12-14 02:11:42 +00001122 unsigned Size = 0;
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001123 while (I->isBundledWithSucc())
1124 ++Size, ++I;
Evan Chengddfd1372011-12-14 02:11:42 +00001125 return Size;
1126}
1127
Evan Chengfaa51072007-04-26 19:00:32 +00001128/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001129/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001130/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001131int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1132 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001133 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001134 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001135 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001136 continue;
1137 unsigned MOReg = MO.getReg();
1138 if (!MOReg)
1139 continue;
1140 if (MOReg == Reg ||
1141 (TRI &&
1142 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1143 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1144 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001145 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001146 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001147 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001148 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001149}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001150
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001151/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1152/// indicating if this instruction reads or writes Reg. This also considers
1153/// partial defines.
1154std::pair<bool,bool>
1155MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1156 SmallVectorImpl<unsigned> *Ops) const {
1157 bool PartDef = false; // Partial redefine.
1158 bool FullDef = false; // Full define.
1159 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001160
1161 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1162 const MachineOperand &MO = getOperand(i);
1163 if (!MO.isReg() || MO.getReg() != Reg)
1164 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001165 if (Ops)
1166 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001167 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001168 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001169 else if (MO.getSubReg() && !MO.isUndef())
1170 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001171 PartDef = true;
1172 else
1173 FullDef = true;
1174 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001175 // A partial redefine uses Reg unless there is also a full define.
1176 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001177}
1178
Evan Cheng6130f662008-03-05 00:59:57 +00001179/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001180/// the specified register or -1 if it is not found. If isDead is true, defs
1181/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1182/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001183int
1184MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1185 const TargetRegisterInfo *TRI) const {
1186 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001187 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001188 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001189 // Accept regmask operands when Overlap is set.
1190 // Ignore them when looking for a specific def operand (Overlap == false).
1191 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1192 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001193 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001194 continue;
1195 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001196 bool Found = (MOReg == Reg);
1197 if (!Found && TRI && isPhys &&
1198 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1199 if (Overlap)
1200 Found = TRI->regsOverlap(MOReg, Reg);
1201 else
1202 Found = TRI->isSubRegister(MOReg, Reg);
1203 }
1204 if (Found && (!isDead || MO.isDead()))
1205 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001206 }
Evan Cheng6130f662008-03-05 00:59:57 +00001207 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001208}
Evan Cheng19e3f312007-05-15 01:26:09 +00001209
Evan Chengf277ee42007-05-29 18:35:22 +00001210/// findFirstPredOperandIdx() - Find the index of the first operand in the
1211/// operand list that is used to represent the predicate. It returns -1 if
1212/// none is found.
1213int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001214 // Don't call MCID.findFirstPredOperandIdx() because this variant
1215 // is sometimes called on an instruction that's not yet complete, and
1216 // so the number of operands is less than the MCID indicates. In
1217 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001218 const MCInstrDesc &MCID = getDesc();
1219 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001220 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001221 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001222 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001223 }
1224
Evan Chengf277ee42007-05-29 18:35:22 +00001225 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001226}
Jim Grosbachee61d672011-08-24 16:44:17 +00001227
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001228// MachineOperand::TiedTo is 4 bits wide.
1229const unsigned TiedMax = 15;
1230
1231/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1232///
1233/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1234/// field. TiedTo can have these values:
1235///
1236/// 0: Operand is not tied to anything.
1237/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1238/// TiedMax: Tied to an operand >= TiedMax-1.
1239///
1240/// The tied def must be one of the first TiedMax operands on a normal
1241/// instruction. INLINEASM instructions allow more tied defs.
1242///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001243void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001244 MachineOperand &DefMO = getOperand(DefIdx);
1245 MachineOperand &UseMO = getOperand(UseIdx);
1246 assert(DefMO.isDef() && "DefIdx must be a def operand");
1247 assert(UseMO.isUse() && "UseIdx must be a use operand");
1248 assert(!DefMO.isTied() && "Def is already tied to another use");
1249 assert(!UseMO.isTied() && "Use is already tied to another def");
1250
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001251 if (DefIdx < TiedMax)
1252 UseMO.TiedTo = DefIdx + 1;
1253 else {
1254 // Inline asm can use the group descriptors to find tied operands, but on
1255 // normal instruction, the tied def must be within the first TiedMax
1256 // operands.
1257 assert(isInlineAsm() && "DefIdx out of range");
1258 UseMO.TiedTo = TiedMax;
1259 }
1260
1261 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1262 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001263}
1264
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001265/// Given the index of a tied register operand, find the operand it is tied to.
1266/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1267/// which must exist.
1268unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001269 const MachineOperand &MO = getOperand(OpIdx);
1270 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001271
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001272 // Normally TiedTo is in range.
1273 if (MO.TiedTo < TiedMax)
1274 return MO.TiedTo - 1;
1275
1276 // Uses on normal instructions can be out of range.
1277 if (!isInlineAsm()) {
1278 // Normal tied defs must be in the 0..TiedMax-1 range.
1279 if (MO.isUse())
1280 return TiedMax - 1;
1281 // MO is a def. Search for the tied use.
1282 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1283 const MachineOperand &UseMO = getOperand(i);
1284 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1285 return i;
1286 }
1287 llvm_unreachable("Can't find tied use");
1288 }
1289
1290 // Now deal with inline asm by parsing the operand group descriptor flags.
1291 // Find the beginning of each operand group.
1292 SmallVector<unsigned, 8> GroupIdx;
1293 unsigned OpIdxGroup = ~0u;
1294 unsigned NumOps;
1295 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1296 i += NumOps) {
1297 const MachineOperand &FlagMO = getOperand(i);
1298 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1299 unsigned CurGroup = GroupIdx.size();
1300 GroupIdx.push_back(i);
1301 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1302 // OpIdx belongs to this operand group.
1303 if (OpIdx > i && OpIdx < i + NumOps)
1304 OpIdxGroup = CurGroup;
1305 unsigned TiedGroup;
1306 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1307 continue;
1308 // Operands in this group are tied to operands in TiedGroup which must be
1309 // earlier. Find the number of operands between the two groups.
1310 unsigned Delta = i - GroupIdx[TiedGroup];
1311
1312 // OpIdx is a use tied to TiedGroup.
1313 if (OpIdxGroup == CurGroup)
1314 return OpIdx - Delta;
1315
1316 // OpIdx is a def tied to this use group.
1317 if (OpIdxGroup == TiedGroup)
1318 return OpIdx + Delta;
1319 }
1320 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001321}
1322
Dan Gohmane6cd7572010-05-13 20:34:42 +00001323/// clearKillInfo - Clears kill flags on all operands.
1324///
1325void MachineInstr::clearKillInfo() {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001326 for (MachineOperand &MO : operands()) {
Dan Gohmane6cd7572010-05-13 20:34:42 +00001327 if (MO.isReg() && MO.isUse())
1328 MO.setIsKill(false);
1329 }
1330}
1331
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001332void MachineInstr::substituteRegister(unsigned FromReg,
1333 unsigned ToReg,
1334 unsigned SubIdx,
1335 const TargetRegisterInfo &RegInfo) {
1336 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1337 if (SubIdx)
1338 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001339 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001340 if (!MO.isReg() || MO.getReg() != FromReg)
1341 continue;
1342 MO.substPhysReg(ToReg, RegInfo);
1343 }
1344 } else {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001345 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001346 if (!MO.isReg() || MO.getReg() != FromReg)
1347 continue;
1348 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1349 }
1350 }
1351}
1352
Evan Cheng9f1c8312008-07-03 09:09:37 +00001353/// isSafeToMove - Return true if it is safe to move this instruction. If
1354/// SawStore is set to true, it means that there is a store (or call) between
1355/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001356bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001357 AliasAnalysis *AA,
1358 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001359 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001360 //
1361 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001362 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001363 // a load across an atomic load with Ordering > Monotonic.
1364 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001365 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001366 SawStore = true;
1367 return false;
1368 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001369
Stephen Hines36b56882014-04-23 16:57:46 -07001370 if (isPosition() || isDebugValue() || isTerminator() ||
1371 hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001372 return false;
1373
1374 // See if this instruction does a load. If so, we have to guarantee that the
1375 // loaded value doesn't change between the load and the its intended
1376 // destination. The check for isInvariantLoad gives the targe the chance to
1377 // classify the load as always returning a constant, e.g. a constant pool
1378 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001379 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001380 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001381 // end of block, we can't move it.
1382 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001383
Evan Chengb27087f2008-03-13 00:44:09 +00001384 return true;
1385}
1386
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001387/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1388/// or volatile memory reference, or if the information describing the memory
1389/// reference is not available. Return false if it is known to have no ordered
1390/// memory references.
1391bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001392 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001393 if (!mayStore() &&
1394 !mayLoad() &&
1395 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001396 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001397 return false;
1398
1399 // Otherwise, if the instruction has no memory reference information,
1400 // conservatively assume it wasn't preserved.
1401 if (memoperands_empty())
1402 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001403
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001404 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001405 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001406 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001407 return true;
1408
1409 return false;
1410}
1411
Dan Gohmane33f44c2009-10-07 17:38:06 +00001412/// isInvariantLoad - Return true if this instruction is loading from a
1413/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001414/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001415/// of a function if it does not change. This should only return true of
1416/// *all* loads the instruction does are invariant (if it does multiple loads).
1417bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1418 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001419 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001420 return false;
1421
1422 // If the instruction has lost its memoperands, conservatively assume that
1423 // it may not be an invariant load.
1424 if (memoperands_empty())
1425 return false;
1426
1427 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1428
1429 for (mmo_iterator I = memoperands_begin(),
1430 E = memoperands_end(); I != E; ++I) {
1431 if ((*I)->isVolatile()) return false;
1432 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001433 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001434
Stephen Hinesdce4a402014-05-29 02:49:00 -07001435
1436 // A load from a constant PseudoSourceValue is invariant.
1437 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1438 if (PSV->isConstant(MFI))
1439 continue;
1440
Dan Gohmane33f44c2009-10-07 17:38:06 +00001441 if (const Value *V = (*I)->getValue()) {
Dan Gohmane33f44c2009-10-07 17:38:06 +00001442 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001443 if (AA && AA->pointsToConstantMemory(
1444 AliasAnalysis::Location(V, (*I)->getSize(),
Stephen Hines37ed9c12014-12-01 14:51:49 -08001445 (*I)->getAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001446 continue;
1447 }
1448
1449 // Otherwise assume conservatively.
1450 return false;
1451 }
1452
1453 // Everything checks out.
1454 return true;
1455}
1456
Evan Cheng229694f2009-12-03 02:31:43 +00001457/// isConstantValuePHI - If the specified instruction is a PHI that always
1458/// merges together the same virtual register, return the register, otherwise
1459/// return 0.
1460unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001461 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001462 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001463 assert(getNumOperands() >= 3 &&
1464 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001465
1466 unsigned Reg = getOperand(1).getReg();
1467 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1468 if (getOperand(i).getReg() != Reg)
1469 return 0;
1470 return Reg;
1471}
1472
Evan Chengc36b7062011-01-07 23:50:32 +00001473bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001474 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001475 return true;
1476 if (isInlineAsm()) {
1477 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1478 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1479 return true;
1480 }
1481
1482 return false;
1483}
1484
Evan Chenga57fabe2010-04-08 20:02:37 +00001485/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1486///
1487bool MachineInstr::allDefsAreDead() const {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001488 for (const MachineOperand &MO : operands()) {
Evan Chenga57fabe2010-04-08 20:02:37 +00001489 if (!MO.isReg() || MO.isUse())
1490 continue;
1491 if (!MO.isDead())
1492 return false;
1493 }
1494 return true;
1495}
1496
Evan Chengc8f46c42010-10-22 21:49:09 +00001497/// copyImplicitOps - Copy implicit register operands from specified
1498/// instruction to this instruction.
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001499void MachineInstr::copyImplicitOps(MachineFunction &MF,
1500 const MachineInstr *MI) {
Evan Chengc8f46c42010-10-22 21:49:09 +00001501 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1502 i != e; ++i) {
1503 const MachineOperand &MO = MI->getOperand(i);
Stephen Hines36b56882014-04-23 16:57:46 -07001504 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001505 addOperand(MF, MO);
Evan Chengc8f46c42010-10-22 21:49:09 +00001506 }
1507}
1508
Brian Gaeke21326fc2004-02-13 04:39:32 +00001509void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001510#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001511 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001512#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001513}
1514
Jim Grosbachee61d672011-08-24 16:44:17 +00001515static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001516 raw_ostream &CommentOS) {
1517 const LLVMContext &Ctx = MF->getFunction()->getContext();
Stephen Hinesdce4a402014-05-29 02:49:00 -07001518 DL.print(Ctx, CommentOS);
Devang Patelda0e89f2010-06-29 21:51:32 +00001519}
1520
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001521void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1522 bool SkipOpers) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001523 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001524 const MachineFunction *MF = nullptr;
1525 const MachineRegisterInfo *MRI = nullptr;
Dan Gohman80f6c582009-11-09 19:38:45 +00001526 if (const MachineBasicBlock *MBB = getParent()) {
1527 MF = MBB->getParent();
1528 if (!TM && MF)
1529 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001530 if (MF)
1531 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001532 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001533
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001534 // Save a list of virtual registers.
1535 SmallVector<unsigned, 8> VirtRegs;
1536
Dan Gohman0ba90f32009-10-31 20:19:03 +00001537 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001538 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001539 for (; StartOp < e && getOperand(StartOp).isReg() &&
1540 getOperand(StartOp).isDef() &&
1541 !getOperand(StartOp).isImplicit();
1542 ++StartOp) {
1543 if (StartOp != 0) OS << ", ";
1544 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001545 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001546 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001547 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001548 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001549
Dan Gohman0ba90f32009-10-31 20:19:03 +00001550 if (StartOp != 0)
1551 OS << " = ";
1552
1553 // Print the opcode name.
Stephen Hines37ed9c12014-12-01 14:51:49 -08001554 if (TM && TM->getSubtargetImpl()->getInstrInfo())
1555 OS << TM->getSubtargetImpl()->getInstrInfo()->getName(getOpcode());
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001556 else
1557 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001558
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001559 if (SkipOpers)
1560 return;
1561
Dan Gohman0ba90f32009-10-31 20:19:03 +00001562 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001563 bool OmittedAnyCallClobbers = false;
1564 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001565 unsigned AsmDescOp = ~0u;
1566 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001567
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001568 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001569 // Print asm string.
1570 OS << " ";
1571 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1572
Eric Christopherfffe3632013-01-11 18:12:39 +00001573 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Chengc36b7062011-01-07 23:50:32 +00001574 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1575 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1576 OS << " [sideeffect]";
Eric Christopherfffe3632013-01-11 18:12:39 +00001577 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1578 OS << " [mayload]";
1579 if (ExtraInfo & InlineAsm::Extra_MayStore)
1580 OS << " [maystore]";
Evan Chengc36b7062011-01-07 23:50:32 +00001581 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1582 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001583 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001584 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001585 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001586 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001587
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001588 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001589 FirstOp = false;
1590 }
1591
1592
Chris Lattner6a592272002-10-30 01:55:38 +00001593 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001594 const MachineOperand &MO = getOperand(i);
1595
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001596 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001597 VirtRegs.push_back(MO.getReg());
1598
Dan Gohman80f6c582009-11-09 19:38:45 +00001599 // Omit call-clobbered registers which aren't used anywhere. This makes
1600 // call instructions much less noisy on targets where calls clobber lots
1601 // of registers. Don't rely on MO.isDead() because we may be called before
1602 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Stephen Hines37ed9c12014-12-01 14:51:49 -08001603 if (MRI && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001604 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1605 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001606 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Stephen Hines37ed9c12014-12-01 14:51:49 -08001607 if (MRI->use_empty(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001608 bool HasAliasLive = false;
Stephen Hines37ed9c12014-12-01 14:51:49 -08001609 for (MCRegAliasIterator AI(
1610 Reg, TM->getSubtargetImpl()->getRegisterInfo(), true);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001611 AI.isValid(); ++AI) {
1612 unsigned AliasReg = *AI;
Stephen Hines37ed9c12014-12-01 14:51:49 -08001613 if (!MRI->use_empty(AliasReg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001614 HasAliasLive = true;
1615 break;
1616 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001617 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001618 if (!HasAliasLive) {
1619 OmittedAnyCallClobbers = true;
1620 continue;
1621 }
1622 }
1623 }
1624 }
1625
1626 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001627 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001628 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001629 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1630 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001631 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001632 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001633 OS << "opt:";
1634 }
Evan Cheng59b36552010-04-28 20:03:13 +00001635 if (isDebugValue() && MO.isMetadata()) {
1636 // Pretty print DBG_VALUE instructions.
1637 const MDNode *MD = MO.getMetadata();
Stephen Hines37ed9c12014-12-01 14:51:49 -08001638 DIDescriptor DI(MD);
1639 DIVariable DIV(MD);
1640
1641 if (DI.isVariable() && !DIV.getName().empty())
1642 OS << "!\"" << DIV.getName() << '\"';
Evan Cheng59b36552010-04-28 20:03:13 +00001643 else
1644 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001645 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
Stephen Hines37ed9c12014-12-01 14:51:49 -08001646 OS << TM->getSubtargetImpl()->getRegisterInfo()->getSubRegIndexName(
1647 MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001648 } else if (i == AsmDescOp && MO.isImm()) {
1649 // Pretty print the inline asm operand descriptor.
1650 OS << '$' << AsmOpCount++;
1651 unsigned Flag = MO.getImm();
1652 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001653 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1654 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1655 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1656 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1657 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1658 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1659 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001660 }
1661
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001662 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001663 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Stephen Hines37ed9c12014-12-01 14:51:49 -08001664 if (TM) {
1665 const TargetRegisterInfo *TRI =
1666 TM->getSubtargetImpl()->getRegisterInfo();
1667 OS << ':'
1668 << TRI->getRegClassName(TRI->getRegClass(RCID));
1669 } else
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001670 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001671 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001672
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001673 unsigned TiedTo = 0;
1674 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001675 OS << " tiedto:$" << TiedTo;
1676
1677 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001678
1679 // Compute the index of the next operand descriptor.
1680 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001681 } else
1682 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001683 }
1684
1685 // Briefly indicate whether any call clobbers were omitted.
1686 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001687 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001688 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001689 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001690
Dan Gohman0ba90f32009-10-31 20:19:03 +00001691 bool HaveSemi = false;
Jakob Stoklund Olesenebed1232013-01-09 18:35:09 +00001692 const unsigned PrintableFlags = FrameSetup;
1693 if (Flags & PrintableFlags) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001694 if (!HaveSemi) OS << ";"; HaveSemi = true;
1695 OS << " flags: ";
1696
1697 if (Flags & FrameSetup)
1698 OS << "FrameSetup";
1699 }
1700
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001701 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001702 if (!HaveSemi) OS << ";"; HaveSemi = true;
1703
1704 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001705 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1706 i != e; ++i) {
1707 OS << **i;
Stephen Hines36b56882014-04-23 16:57:46 -07001708 if (std::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001709 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001710 }
1711 }
1712
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001713 // Print the regclass of any virtual registers encountered.
1714 if (MRI && !VirtRegs.empty()) {
1715 if (!HaveSemi) OS << ";"; HaveSemi = true;
1716 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1717 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Stephen Hines37ed9c12014-12-01 14:51:49 -08001718 OS << " " << MRI->getTargetRegisterInfo()->getRegClassName(RC)
1719 << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001720 for (unsigned j = i+1; j != VirtRegs.size();) {
1721 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1722 ++j;
1723 continue;
1724 }
1725 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001726 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001727 VirtRegs.erase(VirtRegs.begin()+j);
1728 }
1729 }
1730 }
1731
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001732 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001733 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
Stephen Hines36b56882014-04-23 16:57:46 -07001734 if (!HaveSemi) OS << ";";
Devang Patel4d3586d2011-08-04 20:44:26 +00001735 DIVariable DV(getOperand(e - 1).getMetadata());
1736 OS << " line no:" << DV.getLineNumber();
1737 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1738 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
Stephen Hinesdce4a402014-05-29 02:49:00 -07001739 if (!InlinedAtDL.isUnknown() && MF) {
Devang Patel4d3586d2011-08-04 20:44:26 +00001740 OS << " inlined @[ ";
1741 printDebugLoc(InlinedAtDL, MF, OS);
1742 OS << " ]";
1743 }
1744 }
Stephen Hines37ed9c12014-12-01 14:51:49 -08001745 if (isIndirectDebugValue())
1746 OS << " indirect";
Devang Patel4d3586d2011-08-04 20:44:26 +00001747 } else if (!debugLoc.isUnknown() && MF) {
Stephen Hines36b56882014-04-23 16:57:46 -07001748 if (!HaveSemi) OS << ";";
Dan Gohman75ae5932009-11-23 21:29:08 +00001749 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001750 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001751 }
1752
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001753 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001754}
1755
Owen Andersonb487e722008-01-24 01:10:07 +00001756bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001757 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001758 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001759 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001760 bool hasAliases = isPhysReg &&
1761 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001762 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001763 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001764 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1765 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001766 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001767 continue;
1768 unsigned Reg = MO.getReg();
1769 if (!Reg)
1770 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001771
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001772 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001773 if (!Found) {
1774 if (MO.isKill())
1775 // The register is already marked kill.
1776 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001777 if (isPhysReg && isRegTiedToDefOperand(i))
1778 // Two-address uses of physregs must not be marked kill.
1779 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001780 MO.setIsKill();
1781 Found = true;
1782 }
1783 } else if (hasAliases && MO.isKill() &&
1784 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001785 // A super-register kill already exists.
1786 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001787 return true;
1788 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001789 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001790 }
1791 }
1792
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001793 // Trim unneeded kill operands.
1794 while (!DeadOps.empty()) {
1795 unsigned OpIdx = DeadOps.back();
1796 if (getOperand(OpIdx).isImplicit())
1797 RemoveOperand(OpIdx);
1798 else
1799 getOperand(OpIdx).setIsKill(false);
1800 DeadOps.pop_back();
1801 }
1802
Bill Wendling4a23d722008-03-03 22:14:33 +00001803 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001804 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001805 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001806 addOperand(MachineOperand::CreateReg(IncomingReg,
1807 false /*IsDef*/,
1808 true /*IsImp*/,
1809 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001810 return true;
1811 }
Dan Gohman3f629402008-09-03 15:56:16 +00001812 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001813}
1814
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001815void MachineInstr::clearRegisterKills(unsigned Reg,
1816 const TargetRegisterInfo *RegInfo) {
1817 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Stephen Hinesdce4a402014-05-29 02:49:00 -07001818 RegInfo = nullptr;
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001819 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001820 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1821 continue;
1822 unsigned OpReg = MO.getReg();
1823 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1824 MO.setIsKill(false);
1825 }
1826}
1827
Matthias Braun4afb5f52013-10-10 21:28:38 +00001828bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001829 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001830 bool AddIfNotFound) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001831 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001832 bool hasAliases = isPhysReg &&
Matthias Braun4afb5f52013-10-10 21:28:38 +00001833 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001834 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001835 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001836 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1837 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001838 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001839 continue;
Matthias Braun4afb5f52013-10-10 21:28:38 +00001840 unsigned MOReg = MO.getReg();
1841 if (!MOReg)
Dan Gohman3f629402008-09-03 15:56:16 +00001842 continue;
1843
Matthias Braun4afb5f52013-10-10 21:28:38 +00001844 if (MOReg == Reg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001845 MO.setIsDead();
1846 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001847 } else if (hasAliases && MO.isDead() &&
Matthias Braun4afb5f52013-10-10 21:28:38 +00001848 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001849 // There exists a super-register that's marked dead.
Matthias Braun4afb5f52013-10-10 21:28:38 +00001850 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001851 return true;
Matthias Braun4afb5f52013-10-10 21:28:38 +00001852 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001853 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001854 }
1855 }
1856
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001857 // Trim unneeded dead operands.
1858 while (!DeadOps.empty()) {
1859 unsigned OpIdx = DeadOps.back();
1860 if (getOperand(OpIdx).isImplicit())
1861 RemoveOperand(OpIdx);
1862 else
1863 getOperand(OpIdx).setIsDead(false);
1864 DeadOps.pop_back();
1865 }
1866
Dan Gohman3f629402008-09-03 15:56:16 +00001867 // If not found, this means an alias of one of the operands is dead. Add a
1868 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001869 if (Found || !AddIfNotFound)
1870 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001871
Matthias Braun4afb5f52013-10-10 21:28:38 +00001872 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattner31530612009-06-24 17:54:48 +00001873 true /*IsDef*/,
1874 true /*IsImp*/,
1875 false /*IsKill*/,
1876 true /*IsDead*/));
1877 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001878}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001879
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001880void MachineInstr::clearRegisterDeads(unsigned Reg) {
1881 for (MachineOperand &MO : operands()) {
1882 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
1883 continue;
1884 MO.setIsDead(false);
1885 }
1886}
1887
1888void MachineInstr::addRegisterDefReadUndef(unsigned Reg) {
1889 for (MachineOperand &MO : operands()) {
1890 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
1891 continue;
1892 MO.setIsUndef();
1893 }
1894}
1895
Matthias Braun4afb5f52013-10-10 21:28:38 +00001896void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001897 const TargetRegisterInfo *RegInfo) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001898 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1899 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001900 if (MO)
1901 return;
1902 } else {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001903 for (const MachineOperand &MO : operands()) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001904 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001905 MO.getSubReg() == 0)
1906 return;
1907 }
1908 }
Matthias Braun4afb5f52013-10-10 21:28:38 +00001909 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001910 true /*IsDef*/,
1911 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001912}
Evan Cheng67eaa082010-03-03 23:37:30 +00001913
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001914void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001915 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001916 bool HasRegMask = false;
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001917 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001918 if (MO.isRegMask()) {
1919 HasRegMask = true;
1920 continue;
1921 }
Dan Gohmandb497122010-06-18 23:28:01 +00001922 if (!MO.isReg() || !MO.isDef()) continue;
1923 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001924 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001925 // If there are no uses, including partial uses, the def is dead.
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001926 if (std::none_of(UsedRegs.begin(), UsedRegs.end(),
1927 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
1928 MO.setIsDead();
Dan Gohmandb497122010-06-18 23:28:01 +00001929 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001930
1931 // This is a call with a register mask operand.
1932 // Mask clobbers are always dead, so add defs for the non-dead defines.
1933 if (HasRegMask)
1934 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1935 I != E; ++I)
1936 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001937}
1938
Evan Cheng67eaa082010-03-03 23:37:30 +00001939unsigned
1940MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001941 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001942 SmallVector<size_t, 8> HashComponents;
1943 HashComponents.reserve(MI->getNumOperands() + 1);
1944 HashComponents.push_back(MI->getOpcode());
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001945 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruthd862d692012-07-05 11:06:22 +00001946 if (MO.isReg() && MO.isDef() &&
1947 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1948 continue; // Skip virtual register defs.
1949
1950 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001951 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001952 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001953}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001954
1955void MachineInstr::emitError(StringRef Msg) const {
1956 // Find the source location cookie.
1957 unsigned LocCookie = 0;
Stephen Hinesdce4a402014-05-29 02:49:00 -07001958 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001959 for (unsigned i = getNumOperands(); i != 0; --i) {
1960 if (getOperand(i-1).isMetadata() &&
1961 (LocMD = getOperand(i-1).getMetadata()) &&
1962 LocMD->getNumOperands() != 0) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001963 if (const ConstantInt *CI =
1964 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001965 LocCookie = CI->getZExtValue();
1966 break;
1967 }
1968 }
1969 }
1970
1971 if (const MachineBasicBlock *MBB = getParent())
1972 if (const MachineFunction *MF = MBB->getParent())
1973 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1974 report_fatal_error(Msg);
1975}