blob: 0a3c926f0d08509c9bcdd98c11bc6905d48eb383 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Stephen Hines36b56882014-04-23 16:57:46 -070025#include "llvm/IR/LLVMContext.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000036using namespace llvm;
37
Stephen Hines37ed9c12014-12-01 14:51:49 -080038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattnercba82f92005-01-16 07:28:11 +000041
Evan Cheng72261582005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Stephen Hinesdce4a402014-05-29 02:49:00 -070043 return nullptr;
Evan Cheng72261582005-12-20 06:22:03 +000044}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000045
Tim Northover2c8cf4b2013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northover2c8cf4b2013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northover2c8cf4b2013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick2343e3b2013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Stephen Hines36b56882014-04-23 16:57:46 -070078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick2343e3b2013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northover2c8cf4b2013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman3add0672013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
99 Entry.isSExt = isSigned;
100 Entry.isZExt = !isSigned;
101 Args.push_back(Entry);
102 }
103 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
104
105 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Stephen Hinesdce4a402014-05-29 02:49:00 -0700106 TargetLowering::CallLoweringInfo CLI(DAG);
107 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700108 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700109 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
110 .setSExtResult(isSigned).setZExtResult(!isSigned);
Michael Gottesman3add0672013-08-13 17:54:56 +0000111 return LowerCallTo(CLI);
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000112}
113
114
115/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
116/// shared among BR_CC, SELECT_CC, and SETCC handlers.
117void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
118 SDValue &NewLHS, SDValue &NewRHS,
119 ISD::CondCode &CCCode,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000120 SDLoc dl) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000121 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
122 && "Unsupported setcc type!");
123
124 // Expand into one or more soft-fp libcall(s).
125 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
126 switch (CCCode) {
127 case ISD::SETEQ:
128 case ISD::SETOEQ:
129 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
130 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
131 break;
132 case ISD::SETNE:
133 case ISD::SETUNE:
134 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
135 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
136 break;
137 case ISD::SETGE:
138 case ISD::SETOGE:
139 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
140 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
141 break;
142 case ISD::SETLT:
143 case ISD::SETOLT:
144 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
145 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
146 break;
147 case ISD::SETLE:
148 case ISD::SETOLE:
149 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
150 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
151 break;
152 case ISD::SETGT:
153 case ISD::SETOGT:
154 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
155 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
156 break;
157 case ISD::SETUO:
158 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
159 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
160 break;
161 case ISD::SETO:
162 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
163 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
164 break;
165 default:
166 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
167 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
168 switch (CCCode) {
169 case ISD::SETONE:
170 // SETONE = SETOLT | SETOGT
171 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
172 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
173 // Fallthrough
174 case ISD::SETUGT:
175 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
176 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
177 break;
178 case ISD::SETUGE:
179 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
180 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
181 break;
182 case ISD::SETULT:
183 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
184 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
185 break;
186 case ISD::SETULE:
187 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
188 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
189 break;
190 case ISD::SETUEQ:
191 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
192 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
193 break;
194 default: llvm_unreachable("Do not know how to soften this setcc!");
195 }
196 }
197
198 // Use the target specific return value for comparions lib calls.
199 EVT RetVT = getCmpLibcallReturnType();
200 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman3add0672013-08-13 17:54:56 +0000201 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
202 dl).first;
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000203 NewRHS = DAG.getConstant(0, RetVT);
204 CCCode = getCmpLibcallCC(LC1);
205 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault225ed702013-05-18 00:21:46 +0000206 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
207 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000208 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman3add0672013-08-13 17:54:56 +0000209 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
210 dl).first;
Matt Arsenault225ed702013-05-18 00:21:46 +0000211 NewLHS = DAG.getNode(ISD::SETCC, dl,
212 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000213 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
214 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
215 NewRHS = SDValue();
216 }
217}
218
Chris Lattner071c62f2010-01-25 23:26:13 +0000219/// getJumpTableEncoding - Return the entry encoding for a jump table in the
220/// current function. The returned value is a member of the
221/// MachineJumpTableInfo::JTEntryKind enum.
222unsigned TargetLowering::getJumpTableEncoding() const {
223 // In non-pic modes, just use the address of a block.
224 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
225 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000226
Chris Lattner071c62f2010-01-25 23:26:13 +0000227 // In PIC mode, if the target supports a GPRel32 directive, use it.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700228 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattner071c62f2010-01-25 23:26:13 +0000229 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000230
Chris Lattner071c62f2010-01-25 23:26:13 +0000231 // Otherwise, use a label difference.
232 return MachineJumpTableInfo::EK_LabelDifference32;
233}
234
Dan Gohman475871a2008-07-27 21:46:04 +0000235SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
236 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000237 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000238 unsigned JTEncoding = getJumpTableEncoding();
239
240 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
241 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +0000242 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000243
Evan Chengcc415862007-11-09 01:32:10 +0000244 return Table;
245}
246
Chris Lattner13e97a22010-01-26 05:30:30 +0000247/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
248/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
249/// MCExpr.
250const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000251TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
252 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000253 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000254 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000255}
256
Dan Gohman6520e202008-10-18 02:06:02 +0000257bool
258TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
259 // Assume that everything is safe in static mode.
260 if (getTargetMachine().getRelocationModel() == Reloc::Static)
261 return true;
262
263 // In dynamic-no-pic mode, assume that known defined values are safe.
264 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
265 GA &&
266 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000267 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000268 return true;
269
270 // Otherwise assume nothing is safe.
271 return false;
272}
273
Chris Lattnereb8146b2006-02-04 02:13:02 +0000274//===----------------------------------------------------------------------===//
275// Optimization Methods
276//===----------------------------------------------------------------------===//
277
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000278/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +0000279/// specified instruction is a constant integer. If so, check to see if there
280/// are any bits set in the constant that are not demanded. If so, shrink the
281/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000282bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000283 const APInt &Demanded) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000284 SDLoc dl(Op);
Bill Wendling36ae6c12009-03-04 00:18:06 +0000285
Chris Lattnerec665152006-02-26 23:36:02 +0000286 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000287 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000288 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000289 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000290 case ISD::AND:
291 case ISD::OR: {
292 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
293 if (!C) return false;
294
295 if (Op.getOpcode() == ISD::XOR &&
296 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
297 return false;
298
299 // if we can expand it to have all bits set, do it
300 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000301 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000302 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
303 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000304 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +0000305 VT));
306 return CombineTo(Op, New);
307 }
308
Nate Begemande996292006-02-03 22:24:05 +0000309 break;
310 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000311 }
312
Nate Begemande996292006-02-03 22:24:05 +0000313 return false;
314}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000315
Dan Gohman97121ba2009-04-08 00:15:30 +0000316/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
317/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
318/// cast, but it could be generalized for targets with other types of
319/// implicit widening casts.
320bool
321TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
322 unsigned BitWidth,
323 const APInt &Demanded,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000324 SDLoc dl) {
Dan Gohman97121ba2009-04-08 00:15:30 +0000325 assert(Op.getNumOperands() == 2 &&
326 "ShrinkDemandedOp only supports binary operators!");
327 assert(Op.getNode()->getNumValues() == 1 &&
328 "ShrinkDemandedOp only supports nodes with one result!");
329
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700330 // Early return, as this function cannot handle vector types.
331 if (Op.getValueType().isVector())
332 return false;
333
Dan Gohman97121ba2009-04-08 00:15:30 +0000334 // Don't do this if the node has another user, which may require the
335 // full value.
336 if (!Op.getNode()->hasOneUse())
337 return false;
338
339 // Search for the smallest integer type with free casts to and from
340 // Op's type. For expedience, just check power-of-2 integer types.
341 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000342 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
343 unsigned SmallVTBits = DemandedSize;
Dan Gohman97121ba2009-04-08 00:15:30 +0000344 if (!isPowerOf2_32(SmallVTBits))
345 SmallVTBits = NextPowerOf2(SmallVTBits);
346 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000347 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000348 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
349 TLI.isZExtFree(SmallVT, Op.getValueType())) {
350 // We found a type with free casts.
351 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
352 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
353 Op.getNode()->getOperand(0)),
354 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
355 Op.getNode()->getOperand(1)));
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000356 bool NeedZext = DemandedSize > SmallVTBits;
357 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
358 dl, Op.getValueType(), X);
Dan Gohman97121ba2009-04-08 00:15:30 +0000359 return CombineTo(Op, Z);
360 }
361 }
362 return false;
363}
364
Nate Begeman368e18d2006-02-16 21:11:51 +0000365/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +0000366/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +0000367/// use this information to simplify Op, create a new simplified DAG node and
368/// return true, returning the original and new nodes in Old and New. Otherwise,
369/// analyze the expression and return a mask of KnownOne and KnownZero bits for
370/// the expression (used to simplify the caller). The KnownZero/One bits may
371/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000372bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000373 const APInt &DemandedMask,
374 APInt &KnownZero,
375 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000376 TargetLoweringOpt &TLO,
377 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000378 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000379 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000380 "Mask size mismatches value type size!");
381 APInt NewMask = DemandedMask;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000382 SDLoc dl(Op);
Chris Lattner3fc5b012007-05-17 18:19:23 +0000383
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000384 // Don't know anything.
385 KnownZero = KnownOne = APInt(BitWidth, 0);
386
Nate Begeman368e18d2006-02-16 21:11:51 +0000387 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000388 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000389 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +0000391 // simplify things downstream.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700392 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000393 return false;
394 }
395 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000396 // just set the NewMask to all bits.
397 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000398 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000399 // Not demanding any bits from Op.
400 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000401 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000402 return false;
403 } else if (Depth == 6) { // Limit search depth.
404 return false;
405 }
406
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000407 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000408 switch (Op.getOpcode()) {
409 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000410 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000411 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
412 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +0000413 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000414 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000415 // If the RHS is a constant, check to see if the LHS would be zero without
416 // using the bits from the RHS. Below, we use knowledge about the RHS to
417 // simplify the LHS, here we're using information from the LHS to simplify
418 // the RHS.
419 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000420 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +0000421 // Do not increment Depth here; that can cause an infinite loop.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700422 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +0000423 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000424 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000425 return TLO.CombineTo(Op, Op.getOperand(0));
426 // If any of the set bits in the RHS are known zero on the LHS, shrink
427 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000428 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000429 return true;
430 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000432 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000433 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000434 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000435 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000436 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000437 KnownZero2, KnownOne2, TLO, Depth+1))
438 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000439 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
440
Nate Begeman368e18d2006-02-16 21:11:51 +0000441 // If all of the demanded bits are known one on one side, return the other.
442 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000443 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000444 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000445 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000446 return TLO.CombineTo(Op, Op.getOperand(1));
447 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000448 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000449 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
450 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000451 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000452 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000453 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000454 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000455 return true;
456
Nate Begeman368e18d2006-02-16 21:11:51 +0000457 // Output known-1 bits are only known if set in both the LHS & RHS.
458 KnownOne &= KnownOne2;
459 // Output known-0 are known to be clear if zero in either the LHS | RHS.
460 KnownZero |= KnownZero2;
461 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000462 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000463 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000464 KnownOne, TLO, Depth+1))
465 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000466 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000467 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000468 KnownZero2, KnownOne2, TLO, Depth+1))
469 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000470 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
471
Nate Begeman368e18d2006-02-16 21:11:51 +0000472 // If all of the demanded bits are known zero on one side, return the other.
473 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000474 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000475 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000476 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000477 return TLO.CombineTo(Op, Op.getOperand(1));
478 // If all of the potentially set bits on one side are known to be set on
479 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000480 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000481 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000482 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000483 return TLO.CombineTo(Op, Op.getOperand(1));
484 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000485 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000486 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000487 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000488 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000489 return true;
490
Nate Begeman368e18d2006-02-16 21:11:51 +0000491 // Output known-0 bits are only known if clear in both the LHS & RHS.
492 KnownZero &= KnownZero2;
493 // Output known-1 are known to be set if set in either the LHS | RHS.
494 KnownOne |= KnownOne2;
495 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000496 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000497 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000498 KnownOne, TLO, Depth+1))
499 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000500 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000501 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000502 KnownOne2, TLO, Depth+1))
503 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000504 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
505
Nate Begeman368e18d2006-02-16 21:11:51 +0000506 // If all of the demanded bits are known zero on one side, return the other.
507 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000508 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000509 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000510 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000511 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000512 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000513 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000514 return true;
515
Chris Lattner3687c1a2006-11-27 21:50:02 +0000516 // If all of the unknown bits are known to be zero on one side or the other
517 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000518 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000519 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000520 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000521 Op.getOperand(0),
522 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000523
Nate Begeman368e18d2006-02-16 21:11:51 +0000524 // Output known-0 bits are known if clear or set in both the LHS & RHS.
525 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
526 // Output known-1 are known to be set if set in only one of the LHS, RHS.
527 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000528
Nate Begeman368e18d2006-02-16 21:11:51 +0000529 // If all of the demanded bits on one side are known, and all of the set
530 // bits on that side are also known to be set on the other side, turn this
531 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000532 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +0000533 // NB: it is okay if more bits are known than are requested
Stephen Lin155615d2013-07-08 00:37:03 +0000534 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jonesd16ce172012-04-17 22:23:10 +0000535 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +0000536 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000537 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000538 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000539 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000540 }
541 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542
Nate Begeman368e18d2006-02-16 21:11:51 +0000543 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000544 // for XOR, we prefer to force bits to 1 if they will make a -1.
545 // if we can't force bits, try to shrink constant
546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
547 APInt Expanded = C->getAPIntValue() | (~NewMask);
548 // if we can expand it to have all bits set, do it
549 if (Expanded.isAllOnesValue()) {
550 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000551 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000552 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000553 TLO.DAG.getConstant(Expanded, VT));
554 return TLO.CombineTo(Op, New);
555 }
556 // if it already has all the bits set, nothing to change
557 // but don't shrink either!
558 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
559 return true;
560 }
561 }
562
Nate Begeman368e18d2006-02-16 21:11:51 +0000563 KnownZero = KnownZeroOut;
564 KnownOne = KnownOneOut;
565 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000566 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000567 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000568 KnownOne, TLO, Depth+1))
569 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000570 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000571 KnownOne2, TLO, Depth+1))
572 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000573 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
574 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
575
Nate Begeman368e18d2006-02-16 21:11:51 +0000576 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000577 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000578 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000579
Nate Begeman368e18d2006-02-16 21:11:51 +0000580 // Only known if known in both the LHS and RHS.
581 KnownOne &= KnownOne2;
582 KnownZero &= KnownZero2;
583 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000584 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000585 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000586 KnownOne, TLO, Depth+1))
587 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000588 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000589 KnownOne2, TLO, Depth+1))
590 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000591 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
592 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
593
Chris Lattnerec665152006-02-26 23:36:02 +0000594 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000595 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000596 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000597
Chris Lattnerec665152006-02-26 23:36:02 +0000598 // Only known if known in both the LHS and RHS.
599 KnownOne &= KnownOne2;
600 KnownZero &= KnownZero2;
601 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000602 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000603 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000604 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000605 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000606
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000607 // If the shift count is an invalid immediate, don't do anything.
608 if (ShAmt >= BitWidth)
609 break;
610
Chris Lattner895c4ab2007-04-17 21:14:16 +0000611 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
612 // single shift. We can do this if the bottom bits (which are shifted
613 // out) are never demanded.
614 if (InOp.getOpcode() == ISD::SRL &&
615 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000616 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000617 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000618 unsigned Opc = ISD::SHL;
619 int Diff = ShAmt-C1;
620 if (Diff < 0) {
621 Diff = -Diff;
622 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000623 }
624
625 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000626 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +0000627 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000628 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000629 InOp.getOperand(0), NewSA));
630 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000631 }
632
Dan Gohmana4f4d692010-07-23 18:03:30 +0000633 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000634 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000635 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000636
637 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
638 // are not demanded. This will likely allow the anyext to be folded away.
639 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
640 SDValue InnerOp = InOp.getNode()->getOperand(0);
641 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +0000642 unsigned InnerBits = InnerVT.getSizeInBits();
643 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +0000644 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +0000645 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000646 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
647 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000648 SDValue NarrowShl =
649 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000650 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +0000651 return
652 TLO.CombineTo(Op,
653 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
654 NarrowShl));
655 }
Richard Sandiford5d7e93c2013-10-16 10:26:19 +0000656 // Repeat the SHL optimization above in cases where an extension
657 // intervenes: (shl (anyext (shr x, c1)), c2) to
658 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
659 // aren't demanded (as above) and that the shifted upper c1 bits of
660 // x aren't demanded.
661 if (InOp.hasOneUse() &&
662 InnerOp.getOpcode() == ISD::SRL &&
663 InnerOp.hasOneUse() &&
664 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
665 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
666 ->getZExtValue();
667 if (InnerShAmt < ShAmt &&
668 InnerShAmt < InnerBits &&
669 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
670 NewMask.trunc(ShAmt) == 0) {
671 SDValue NewSA =
672 TLO.DAG.getConstant(ShAmt - InnerShAmt,
673 Op.getOperand(1).getValueType());
674 EVT VT = Op.getValueType();
675 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
676 InnerOp.getOperand(0));
677 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
678 NewExt, NewSA));
679 }
680 }
Dan Gohmana4f4d692010-07-23 18:03:30 +0000681 }
682
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000683 KnownZero <<= SA->getZExtValue();
684 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000685 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000686 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000687 }
688 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000689 case ISD::SRL:
690 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000691 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000692 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000693 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000694 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000696 // If the shift count is an invalid immediate, don't do anything.
697 if (ShAmt >= BitWidth)
698 break;
699
Chris Lattner895c4ab2007-04-17 21:14:16 +0000700 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
701 // single shift. We can do this if the top bits (which are shifted out)
702 // are never demanded.
703 if (InOp.getOpcode() == ISD::SHL &&
704 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000705 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000706 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000707 unsigned Opc = ISD::SRL;
708 int Diff = ShAmt-C1;
709 if (Diff < 0) {
710 Diff = -Diff;
711 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712 }
713
Dan Gohman475871a2008-07-27 21:46:04 +0000714 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000715 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000716 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000717 InOp.getOperand(0), NewSA));
718 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 }
720
Nate Begeman368e18d2006-02-16 21:11:51 +0000721 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000722 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000723 KnownZero, KnownOne, TLO, Depth+1))
724 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000726 KnownZero = KnownZero.lshr(ShAmt);
727 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000728
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000729 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000730 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000731 }
732 break;
733 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +0000734 // If this is an arithmetic shift right and only the low-bit is set, we can
735 // always convert this into a logical shr, even if the shift amount is
736 // variable. The low bit of the shift cannot be an input sign bit unless
737 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +0000738 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +0000739 return TLO.CombineTo(Op,
740 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
741 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +0000742
Nate Begeman368e18d2006-02-16 21:11:51 +0000743 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000744 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000745 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000746
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000747 // If the shift count is an invalid immediate, don't do anything.
748 if (ShAmt >= BitWidth)
749 break;
750
751 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000752
753 // If any of the demanded bits are produced by the sign extension, we also
754 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000755 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
756 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +0000757 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758
Chris Lattner1b737132006-05-08 17:22:53 +0000759 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000760 KnownZero, KnownOne, TLO, Depth+1))
761 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000762 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000763 KnownZero = KnownZero.lshr(ShAmt);
764 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000766 // Handle the sign bit, adjusted to where it is now in the mask.
767 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768
Nate Begeman368e18d2006-02-16 21:11:51 +0000769 // If the input sign bit is known to be zero, or if none of the top bits
770 // are demanded, turn this into an unsigned shift right.
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000771 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000772 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000773 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +0000774 Op.getOperand(1)));
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000775
776 int Log2 = NewMask.exactLogBase2();
777 if (Log2 >= 0) {
778 // The bit must come from the sign.
779 SDValue NewSA =
780 TLO.DAG.getConstant(BitWidth - 1 - Log2,
781 Op.getOperand(1).getValueType());
782 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
783 Op.getOperand(0), NewSA));
Nate Begeman368e18d2006-02-16 21:11:51 +0000784 }
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000785
786 if (KnownOne.intersects(SignBit))
787 // New bits are known one.
788 KnownOne |= HighBits;
Nate Begeman368e18d2006-02-16 21:11:51 +0000789 }
790 break;
791 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +0000792 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
793
794 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
795 // If we only care about the highest bit, don't bother shifting right.
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700796 if (MsbMask == NewMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +0000797 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
798 SDValue InOp = Op.getOperand(0);
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700799 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
800 bool AlreadySignExtended =
801 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
802 // However if the input is already sign extended we expect the sign
803 // extension to be dropped altogether later and do not simplify.
804 if (!AlreadySignExtended) {
805 // Compute the correct shift amount type, which must be getShiftAmountTy
806 // for scalar types after legalization.
807 EVT ShiftAmtTy = Op.getValueType();
808 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
809 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
Eli Friedmand49db362012-01-31 01:08:03 +0000810
Stephen Hinesebe69fe2015-03-23 12:10:34 -0700811 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
812 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
813 Op.getValueType(), InOp,
814 ShiftAmt));
815 }
Nadav Rotemcc616562012-01-15 19:27:55 +0000816 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000817
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000818 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +0000819 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +0000820 APInt NewBits =
821 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000822 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000823
Chris Lattnerec665152006-02-26 23:36:02 +0000824 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +0000825 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +0000826 return TLO.CombineTo(Op, Op.getOperand(0));
827
Jay Foad40f8f622010-12-07 08:25:19 +0000828 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +0000829 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +0000830 APInt InputDemandedBits =
831 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000832 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +0000833 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000834
Chris Lattnerec665152006-02-26 23:36:02 +0000835 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +0000836 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +0000837 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +0000838
839 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
840 KnownZero, KnownOne, TLO, Depth+1))
841 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000842 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +0000843
844 // If the sign bit of the input is known set or clear, then we know the
845 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000846
Chris Lattnerec665152006-02-26 23:36:02 +0000847 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000848 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000849 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +0000850 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000851
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000852 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +0000853 KnownOne |= NewBits;
854 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +0000855 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +0000856 KnownZero &= ~NewBits;
857 KnownOne &= ~NewBits;
858 }
859 break;
860 }
Stephen Hinesdce4a402014-05-29 02:49:00 -0700861 case ISD::BUILD_PAIR: {
862 EVT HalfVT = Op.getOperand(0).getValueType();
863 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
864
865 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
866 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
867
868 APInt KnownZeroLo, KnownOneLo;
869 APInt KnownZeroHi, KnownOneHi;
870
871 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
872 KnownOneLo, TLO, Depth + 1))
873 return true;
874
875 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
876 KnownOneHi, TLO, Depth + 1))
877 return true;
878
879 KnownZero = KnownZeroLo.zext(BitWidth) |
880 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
881
882 KnownOne = KnownOneLo.zext(BitWidth) |
883 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
884 break;
885 }
Chris Lattnerec665152006-02-26 23:36:02 +0000886 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000887 unsigned OperandBitWidth =
888 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000889 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000890
Chris Lattnerec665152006-02-26 23:36:02 +0000891 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000892 APInt NewBits =
893 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
894 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000895 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000896 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000897 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000898
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000899 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000900 KnownZero, KnownOne, TLO, Depth+1))
901 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000903 KnownZero = KnownZero.zext(BitWidth);
904 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000905 KnownZero |= NewBits;
906 break;
907 }
908 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +0000910 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000911 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +0000912 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000913 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914
Chris Lattnerec665152006-02-26 23:36:02 +0000915 // If none of the top bits are demanded, convert this into an any_extend.
916 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000917 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
918 Op.getValueType(),
919 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920
Chris Lattnerec665152006-02-26 23:36:02 +0000921 // Since some of the sign extended bits are demanded, we know that the sign
922 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000923 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000924 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +0000925 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926
927 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000928 KnownOne, TLO, Depth+1))
929 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000930 KnownZero = KnownZero.zext(BitWidth);
931 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932
Chris Lattnerec665152006-02-26 23:36:02 +0000933 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000934 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000935 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000936 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000937 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938
Chris Lattnerec665152006-02-26 23:36:02 +0000939 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000940 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000941 KnownOne |= NewBits;
942 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000943 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000944 assert((KnownOne & NewBits) == 0);
945 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000946 }
947 break;
948 }
949 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000950 unsigned OperandBitWidth =
951 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000952 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000953 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000954 KnownZero, KnownOne, TLO, Depth+1))
955 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000957 KnownZero = KnownZero.zext(BitWidth);
958 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000959 break;
960 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000961 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000962 // Simplify the input, using demanded bit information, and compute the known
963 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +0000964 unsigned OperandBitWidth =
965 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000966 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000967 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000968 KnownZero, KnownOne, TLO, Depth+1))
969 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000970 KnownZero = KnownZero.trunc(BitWidth);
971 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000972
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000973 // If the input is only used by this truncate, see if we can shrink it based
974 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000975 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000976 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000977 switch (In.getOpcode()) {
978 default: break;
979 case ISD::SRL:
980 // Shrink SRL by a constant if none of the high bits shifted in are
981 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +0000982 if (TLO.LegalTypes() &&
983 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
984 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
985 // undesirable.
986 break;
987 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
988 if (!ShAmt)
989 break;
Owen Anderson7adf8622011-04-13 23:22:23 +0000990 SDValue Shift = In.getOperand(1);
991 if (TLO.LegalTypes()) {
992 uint64_t ShVal = ShAmt->getZExtValue();
993 Shift =
994 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
995 }
996
Evan Chenge5b51ac2010-04-17 06:13:15 +0000997 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
998 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +0000999 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +00001000
1001 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1002 // None of the shifted in bits are needed. Add a truncate of the
1003 // shift input, then shift it.
1004 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001005 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +00001006 In.getOperand(0));
1007 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1008 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001009 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +00001010 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001011 }
1012 break;
1013 }
1014 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001015
1016 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001017 break;
1018 }
Chris Lattnerec665152006-02-26 23:36:02 +00001019 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +00001020 // AssertZext demands all of the high bits, plus any of the low bits
1021 // demanded by its users.
1022 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1023 APInt InMask = APInt::getLowBitsSet(BitWidth,
1024 VT.getSizeInBits());
1025 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001026 KnownZero, KnownOne, TLO, Depth+1))
1027 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001028 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001029
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001030 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001031 break;
1032 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001033 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001034 // If this is an FP->Int bitcast and if the sign bit is the only
1035 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +00001036 if (!TLO.LegalOperations() &&
1037 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +00001038 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +00001039 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1040 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001041 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1042 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1043 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1044 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001045 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1046 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +00001047 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001048 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1049 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +00001050 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001051 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001052 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001053 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1054 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001055 Sign, ShAmt));
1056 }
1057 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001058 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001059 case ISD::ADD:
1060 case ISD::MUL:
1061 case ISD::SUB: {
1062 // Add, Sub, and Mul don't demand any bits in positions beyond that
1063 // of the highest bit demanded of them.
1064 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1065 BitWidth - NewMask.countLeadingZeros());
1066 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1067 KnownOne2, TLO, Depth+1))
1068 return true;
1069 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1070 KnownOne2, TLO, Depth+1))
1071 return true;
1072 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001073 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001074 return true;
1075 }
1076 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001077 default:
Stephen Hinesdce4a402014-05-29 02:49:00 -07001078 // Just use computeKnownBits to compute output bits.
1079 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001080 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001081 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001082
Chris Lattnerec665152006-02-26 23:36:02 +00001083 // If we know the value of all of the demanded bits, return this as a
1084 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001085 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001086 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001087
Nate Begeman368e18d2006-02-16 21:11:51 +00001088 return false;
1089}
1090
Stephen Hinesdce4a402014-05-29 02:49:00 -07001091/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001092/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001093/// KnownZero/KnownOne bitsets.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001094void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1095 APInt &KnownZero,
1096 APInt &KnownOne,
1097 const SelectionDAG &DAG,
1098 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001099 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1100 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1101 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1102 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001103 "Should use MaskedValueIsZero if you don't know whether Op"
1104 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001105 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001106}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001107
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001108/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1109/// targets that want to expose additional information about sign bits to the
1110/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001111unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Stephen Hinesdce4a402014-05-29 02:49:00 -07001112 const SelectionDAG &,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001113 unsigned Depth) const {
1114 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1115 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1116 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1117 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1118 "Should use ComputeNumSignBits if you don't know whether Op"
1119 " is a target node!");
1120 return 1;
1121}
1122
Dan Gohman97d11632009-02-15 23:59:32 +00001123/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Stephen Hinesdce4a402014-05-29 02:49:00 -07001124/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohman97d11632009-02-15 23:59:32 +00001125/// determine which bit is set.
1126///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001127static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001128 // A left-shift of a constant one will have exactly one bit set, because
1129 // shifting the bit off the end is undefined.
1130 if (Val.getOpcode() == ISD::SHL)
1131 if (ConstantSDNode *C =
1132 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1133 if (C->getAPIntValue() == 1)
1134 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001135
Dan Gohman97d11632009-02-15 23:59:32 +00001136 // Similarly, a right-shift of a constant sign-bit will have exactly
1137 // one bit set.
1138 if (Val.getOpcode() == ISD::SRL)
1139 if (ConstantSDNode *C =
1140 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1141 if (C->getAPIntValue().isSignBit())
1142 return true;
1143
1144 // More could be done here, though the above checks are enough
1145 // to handle some common cases.
1146
Stephen Hinesdce4a402014-05-29 02:49:00 -07001147 // Fall back to computeKnownBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001148 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001149 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001150 APInt KnownZero, KnownOne;
Stephen Hinesdce4a402014-05-29 02:49:00 -07001151 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001152 return (KnownZero.countPopulation() == BitWidth - 1) &&
1153 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001154}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001155
Stephen Hines36b56882014-04-23 16:57:46 -07001156bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1157 if (!N)
1158 return false;
1159
Stephen Hines36b56882014-04-23 16:57:46 -07001160 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1161 if (!CN) {
1162 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1163 if (!BV)
1164 return false;
1165
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001166 BitVector UndefElements;
1167 CN = BV->getConstantSplatNode(&UndefElements);
1168 // Only interested in constant splats, and we don't try to handle undef
1169 // elements in identifying boolean constants.
1170 if (!CN || UndefElements.none())
1171 return false;
Stephen Hines36b56882014-04-23 16:57:46 -07001172 }
1173
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001174 switch (getBooleanContents(N->getValueType(0))) {
Stephen Hines36b56882014-04-23 16:57:46 -07001175 case UndefinedBooleanContent:
1176 return CN->getAPIntValue()[0];
1177 case ZeroOrOneBooleanContent:
1178 return CN->isOne();
1179 case ZeroOrNegativeOneBooleanContent:
1180 return CN->isAllOnesValue();
1181 }
1182
1183 llvm_unreachable("Invalid boolean contents");
1184}
1185
1186bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1187 if (!N)
1188 return false;
1189
Stephen Hines36b56882014-04-23 16:57:46 -07001190 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1191 if (!CN) {
1192 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1193 if (!BV)
1194 return false;
1195
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001196 BitVector UndefElements;
1197 CN = BV->getConstantSplatNode(&UndefElements);
1198 // Only interested in constant splats, and we don't try to handle undef
1199 // elements in identifying boolean constants.
1200 if (!CN || UndefElements.none())
1201 return false;
Stephen Hines36b56882014-04-23 16:57:46 -07001202 }
1203
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001204 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Stephen Hines36b56882014-04-23 16:57:46 -07001205 return !CN->getAPIntValue()[0];
1206
1207 return CN->isNullValue();
1208}
1209
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001211/// and cc. If it is unable to simplify it, return a null SDValue.
1212SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001213TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001214 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001215 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001216 SelectionDAG &DAG = DCI.DAG;
1217
1218 // These setcc operations always fold.
1219 switch (Cond) {
1220 default: break;
1221 case ISD::SETFALSE:
1222 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1223 case ISD::SETTRUE:
Tim Northovera5eeb9d2013-09-06 12:38:12 +00001224 case ISD::SETTRUE2: {
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001225 TargetLowering::BooleanContent Cnt =
1226 getBooleanContents(N0->getValueType(0));
Tim Northovera5eeb9d2013-09-06 12:38:12 +00001227 return DAG.getConstant(
1228 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1229 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001230 }
1231
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001232 // Ensure that the constant occurs on the RHS, and fold constant
1233 // comparisons.
Tom Stellard12d43f92013-09-28 02:50:38 +00001234 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1235 if (isa<ConstantSDNode>(N0.getNode()) &&
1236 (DCI.isBeforeLegalizeOps() ||
1237 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1238 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher362fee92011-06-17 20:41:29 +00001239
Gabor Greifba36cb52008-08-28 21:40:38 +00001240 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001241 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001242
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001243 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1244 // equality comparison, then we're just comparing whether X itself is
1245 // zero.
1246 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1247 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1248 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001249 const APInt &ShAmt
1250 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001251 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1252 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1253 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1254 // (srl (ctlz x), 5) == 0 -> X != 0
1255 // (srl (ctlz x), 5) != 1 -> X != 0
1256 Cond = ISD::SETNE;
1257 } else {
1258 // (srl (ctlz x), 5) != 0 -> X == 0
1259 // (srl (ctlz x), 5) == 1 -> X == 0
1260 Cond = ISD::SETEQ;
1261 }
1262 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1263 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1264 Zero, Cond);
1265 }
1266 }
1267
Benjamin Kramerd8228922011-01-17 12:04:57 +00001268 SDValue CTPOP = N0;
1269 // Look through truncs that don't change the value of a ctpop.
1270 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1271 CTPOP = N0.getOperand(0);
1272
1273 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001274 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001275 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1276 EVT CTVT = CTPOP.getValueType();
1277 SDValue CTOp = CTPOP.getOperand(0);
1278
1279 // (ctpop x) u< 2 -> (x & x-1) == 0
1280 // (ctpop x) u> 1 -> (x & x-1) != 0
1281 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1282 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1283 DAG.getConstant(1, CTVT));
1284 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1285 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1286 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1287 }
1288
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001289 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001290 }
1291
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001292 // (zext x) == C --> x == (trunc C)
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001293 // (sext x) == C --> x == (trunc C)
1294 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1295 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001296 unsigned MinBits = N0.getValueSizeInBits();
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001297 SDValue PreExt;
1298 bool Signed = false;
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001299 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1300 // ZExt
1301 MinBits = N0->getOperand(0).getValueSizeInBits();
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001302 PreExt = N0->getOperand(0);
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001303 } else if (N0->getOpcode() == ISD::AND) {
1304 // DAGCombine turns costly ZExts into ANDs
1305 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1306 if ((C->getAPIntValue()+1).isPowerOf2()) {
1307 MinBits = C->getAPIntValue().countTrailingOnes();
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001308 PreExt = N0->getOperand(0);
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001309 }
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001310 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1311 // SExt
1312 MinBits = N0->getOperand(0).getValueSizeInBits();
1313 PreExt = N0->getOperand(0);
1314 Signed = true;
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001315 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001316 // ZEXTLOAD / SEXTLOAD
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001317 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1318 MinBits = LN0->getMemoryVT().getSizeInBits();
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001319 PreExt = N0;
1320 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1321 Signed = true;
1322 MinBits = LN0->getMemoryVT().getSizeInBits();
1323 PreExt = N0;
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001324 }
1325 }
1326
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001327 // Figure out how many bits we need to preserve this constant.
1328 unsigned ReqdBits = Signed ?
1329 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1330 C1.getActiveBits();
1331
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00001332 // Make sure we're not losing bits from the constant.
Benjamin Kramerf19b8b02013-05-21 08:51:09 +00001333 if (MinBits > 0 &&
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001334 MinBits < C1.getBitWidth() &&
1335 MinBits >= ReqdBits) {
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001336 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1337 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1338 // Will get folded away.
Stephen Hinesebe69fe2015-03-23 12:10:34 -07001339 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001340 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1341 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1342 }
1343 }
1344 }
1345
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001346 // If the LHS is '(and load, const)', the RHS is 0,
1347 // the test is for equality or unsigned, and all 1 bits of the const are
1348 // in the same partial word, see if we can shorten the load.
1349 if (DCI.isBeforeLegalize() &&
Eli Friedman85509802013-09-24 22:50:14 +00001350 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001351 N0.getOpcode() == ISD::AND && C1 == 0 &&
1352 N0.getNode()->hasOneUse() &&
1353 isa<LoadSDNode>(N0.getOperand(0)) &&
1354 N0.getOperand(0).getNode()->hasOneUse() &&
1355 isa<ConstantSDNode>(N0.getOperand(1))) {
1356 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001357 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001358 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001359 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001360 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001361 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001362 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001363 // 8 bits, but have to be careful...
1364 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1365 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001366 const APInt &Mask =
1367 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001368 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001369 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001370 for (unsigned offset=0; offset<origWidth/width; offset++) {
1371 if ((newMask & Mask) == Mask) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00001372 if (!getDataLayout()->isLittleEndian())
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001373 bestOffset = (origWidth/width - offset - 1) * (width/8);
1374 else
1375 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001376 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001377 bestWidth = width;
1378 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001379 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001380 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001381 }
1382 }
1383 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001384 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00001385 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001386 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001387 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001388 SDValue Ptr = Lod->getBasePtr();
1389 if (bestOffset != 0)
1390 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1391 DAG.getConstant(bestOffset, PtrType));
1392 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1393 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001394 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001395 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001396 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001397 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001398 DAG.getConstant(bestMask.trunc(bestWidth),
1399 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001400 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001401 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001402 }
1403 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001404
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001405 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1406 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1407 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1408
1409 // If the comparison constant has bits in the upper part, the
1410 // zero-extended value could never match.
1411 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1412 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001413 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001414 case ISD::SETUGT:
1415 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001416 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001417 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001418 case ISD::SETULE:
1419 case ISD::SETNE: return DAG.getConstant(1, VT);
1420 case ISD::SETGT:
1421 case ISD::SETGE:
1422 // True if the sign bit of C1 is set.
1423 return DAG.getConstant(C1.isNegative(), VT);
1424 case ISD::SETLT:
1425 case ISD::SETLE:
1426 // True if the sign bit of C1 isn't set.
1427 return DAG.getConstant(C1.isNonNegative(), VT);
1428 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001429 break;
1430 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001431 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001432
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001433 // Otherwise, we can perform the comparison with the low bits.
1434 switch (Cond) {
1435 case ISD::SETEQ:
1436 case ISD::SETNE:
1437 case ISD::SETUGT:
1438 case ISD::SETUGE:
1439 case ISD::SETULT:
1440 case ISD::SETULE: {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001441 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001442 if (DCI.isBeforeLegalizeOps() ||
1443 (isOperationLegal(ISD::SETCC, newVT) &&
Stephen Hinesdce4a402014-05-29 02:49:00 -07001444 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
1445 EVT NewSetCCVT = getSetCCResultType(*DAG.getContext(), newVT);
1446 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), newVT);
1447
1448 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1449 NewConst, Cond);
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001450 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Stephen Hinesdce4a402014-05-29 02:49:00 -07001451 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001452 break;
1453 }
1454 default:
1455 break; // todo, be more careful with signed comparisons
1456 }
1457 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001458 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001459 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001460 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001462 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1463
Eli Friedmanad78a882010-07-30 06:44:31 +00001464 // If the constant doesn't fit into the number of bits for the source of
1465 // the sign extension, it is impossible for both sides to be equal.
1466 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001467 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001469 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001471 if (Op0Ty == ExtSrcTy) {
1472 ZextOp = N0.getOperand(0);
1473 } else {
1474 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1475 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1476 DAG.getConstant(Imm, Op0Ty));
1477 }
1478 if (!DCI.isCalledByLegalizer())
1479 DCI.AddToWorklist(ZextOp.getNode());
1480 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001481 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001482 DAG.getConstant(C1 & APInt::getLowBitsSet(
1483 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001484 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001485 ExtDstTy),
1486 Cond);
1487 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1488 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001489 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001490 if (N0.getOpcode() == ISD::SETCC &&
1491 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001492 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001493 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001494 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001495 // Invert the condition.
1496 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001497 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001498 N0.getOperand(0).getValueType().isInteger());
Tom Stellard12d43f92013-09-28 02:50:38 +00001499 if (DCI.isBeforeLegalizeOps() ||
1500 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1501 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001502 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001503
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001504 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001505 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001506 N0.getOperand(0).getOpcode() == ISD::XOR &&
1507 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1508 isa<ConstantSDNode>(N0.getOperand(1)) &&
1509 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1510 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1511 // can only do this if the top bits are known zero.
1512 unsigned BitWidth = N0.getValueSizeInBits();
1513 if (DAG.MaskedValueIsZero(N0,
1514 APInt::getHighBitsSet(BitWidth,
1515 BitWidth-1))) {
1516 // Okay, get the un-inverted input value.
1517 SDValue Val;
1518 if (N0.getOpcode() == ISD::XOR)
1519 Val = N0.getOperand(0);
1520 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001521 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001522 N0.getOperand(0).getOpcode() == ISD::XOR);
1523 // ((X^1)&1)^1 -> X & 1
1524 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1525 N0.getOperand(0).getOperand(0),
1526 N0.getOperand(1));
1527 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001528
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001529 return DAG.getSetCC(dl, VT, Val, N1,
1530 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1531 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001532 } else if (N1C->getAPIntValue() == 1 &&
1533 (VT == MVT::i1 ||
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001534 getBooleanContents(N0->getValueType(0)) ==
1535 ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001536 SDValue Op0 = N0;
1537 if (Op0.getOpcode() == ISD::TRUNCATE)
1538 Op0 = Op0.getOperand(0);
1539
1540 if ((Op0.getOpcode() == ISD::XOR) &&
1541 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1542 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1543 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1544 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1545 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1546 Cond);
Craig Topper40b4a812012-12-19 06:12:28 +00001547 }
1548 if (Op0.getOpcode() == ISD::AND &&
1549 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1550 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001551 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001552 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001553 Op0 = DAG.getNode(ISD::AND, dl, VT,
1554 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1555 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001556 else if (Op0.getValueType().bitsLT(VT))
1557 Op0 = DAG.getNode(ISD::AND, dl, VT,
1558 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1559 DAG.getConstant(1, VT));
1560
Evan Cheng2c755ba2010-02-27 07:36:59 +00001561 return DAG.getSetCC(dl, VT, Op0,
1562 DAG.getConstant(0, Op0.getValueType()),
1563 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1564 }
Craig Topper40b4a812012-12-19 06:12:28 +00001565 if (Op0.getOpcode() == ISD::AssertZext &&
1566 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1567 return DAG.getSetCC(dl, VT, Op0,
1568 DAG.getConstant(0, Op0.getValueType()),
1569 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001570 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001571 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001573 APInt MinVal, MaxVal;
1574 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1575 if (ISD::isSignedIntSetCC(Cond)) {
1576 MinVal = APInt::getSignedMinValue(OperandBitSize);
1577 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1578 } else {
1579 MinVal = APInt::getMinValue(OperandBitSize);
1580 MaxVal = APInt::getMaxValue(OperandBitSize);
1581 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001582
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001583 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1584 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1585 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Stephen Hines36b56882014-04-23 16:57:46 -07001586 // X >= C0 --> X > (C0 - 1)
1587 APInt C = C1 - 1;
1588 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1589 if ((DCI.isBeforeLegalizeOps() ||
1590 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1591 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1592 isLegalICmpImmediate(C.getSExtValue())))) {
1593 return DAG.getSetCC(dl, VT, N0,
1594 DAG.getConstant(C, N1.getValueType()),
1595 NewCC);
1596 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001597 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001598
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001599 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1600 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Stephen Hines36b56882014-04-23 16:57:46 -07001601 // X <= C0 --> X < (C0 + 1)
1602 APInt C = C1 + 1;
1603 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1604 if ((DCI.isBeforeLegalizeOps() ||
1605 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1606 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1607 isLegalICmpImmediate(C.getSExtValue())))) {
1608 return DAG.getSetCC(dl, VT, N0,
1609 DAG.getConstant(C, N1.getValueType()),
1610 NewCC);
1611 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001612 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001613
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001614 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1615 return DAG.getConstant(0, VT); // X < MIN --> false
1616 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1617 return DAG.getConstant(1, VT); // X >= MIN --> true
1618 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1619 return DAG.getConstant(0, VT); // X > MAX --> false
1620 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1621 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001622
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001623 // Canonicalize setgt X, Min --> setne X, Min
1624 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1625 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1626 // Canonicalize setlt X, Max --> setne X, Max
1627 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1628 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001629
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001630 // If we have setult X, 1, turn it into seteq X, 0
1631 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001632 return DAG.getSetCC(dl, VT, N0,
1633 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001634 ISD::SETEQ);
1635 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper85022562012-12-19 06:43:58 +00001636 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001637 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001638 DAG.getConstant(MaxVal, N0.getValueType()),
1639 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001640
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001641 // If we have "setcc X, C0", check to see if we can shrink the immediate
1642 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001643
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001644 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001645 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001646 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001647 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001648 DAG.getConstant(0, N1.getValueType()),
1649 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001650
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001651 // SETULT X, SINTMIN -> SETGT X, -1
1652 if (Cond == ISD::SETULT &&
1653 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1654 SDValue ConstMinusOne =
1655 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1656 N1.getValueType());
1657 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1658 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001659
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001660 // Fold bit comparisons when we can.
1661 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001662 (VT == N0.getValueType() ||
1663 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1664 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001665 if (ConstantSDNode *AndRHS =
1666 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Stephen Hines36b56882014-04-23 16:57:46 -07001667 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Anderson95771af2011-02-25 21:41:48 +00001668 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001669 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1670 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001671 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001672 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1673 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001674 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001675 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001676 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001677 // (X & 8) == 8 --> (X & 8) >> 3
1678 // Perform the xform if C1 is a single bit.
1679 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001680 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1681 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1682 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001683 }
1684 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001685 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001686
Evan Chengb4d49592012-07-17 07:47:50 +00001687 if (C1.getMinSignedBits() <= 64 &&
1688 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00001689 // (X & -256) == 256 -> (X >> 8) == 1
1690 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1691 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1692 if (ConstantSDNode *AndRHS =
1693 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1694 const APInt &AndRHSC = AndRHS->getAPIntValue();
1695 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1696 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Stephen Hines36b56882014-04-23 16:57:46 -07001697 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00001698 getPointerTy() : getShiftAmountTy(N0.getValueType());
1699 EVT CmpTy = N0.getValueType();
1700 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1701 DAG.getConstant(ShiftBits, ShiftTy));
1702 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1703 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1704 }
1705 }
Evan Chengf5c05392012-07-17 08:31:11 +00001706 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1707 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1708 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1709 // X < 0x100000000 -> (X >> 32) < 1
1710 // X >= 0x100000000 -> (X >> 32) >= 1
1711 // X <= 0x0ffffffff -> (X >> 32) < 1
1712 // X > 0x0ffffffff -> (X >> 32) >= 1
1713 unsigned ShiftBits;
1714 APInt NewC = C1;
1715 ISD::CondCode NewCond = Cond;
1716 if (AdjOne) {
1717 ShiftBits = C1.countTrailingOnes();
1718 NewC = NewC + 1;
1719 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1720 } else {
1721 ShiftBits = C1.countTrailingZeros();
1722 }
1723 NewC = NewC.lshr(ShiftBits);
1724 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Stephen Hines36b56882014-04-23 16:57:46 -07001725 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf5c05392012-07-17 08:31:11 +00001726 getPointerTy() : getShiftAmountTy(N0.getValueType());
1727 EVT CmpTy = N0.getValueType();
1728 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1729 DAG.getConstant(ShiftBits, ShiftTy));
1730 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1731 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1732 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001733 }
1734 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001735 }
1736
Gabor Greifba36cb52008-08-28 21:40:38 +00001737 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001738 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001739 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001740 if (O.getNode()) return O;
1741 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001742 // If the RHS of an FP comparison is a constant, simplify it away in
1743 // some cases.
1744 if (CFP->getValueAPF().isNaN()) {
1745 // If an operand is known to be a nan, we can fold it.
1746 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001747 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001748 case 0: // Known false.
1749 return DAG.getConstant(0, VT);
1750 case 1: // Known true.
1751 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001752 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001753 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001754 }
1755 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756
Chris Lattner63079f02007-12-29 08:37:08 +00001757 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1758 // constant if knowing that the operand is non-nan is enough. We prefer to
1759 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1760 // materialize 0.0.
1761 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001762 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001763
1764 // If the condition is not legal, see if we can find an equivalent one
1765 // which is legal.
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001766 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman11eab022009-09-26 15:24:17 +00001767 // If the comparison was an awkward floating-point == or != and one of
1768 // the comparison operands is infinity or negative infinity, convert the
1769 // condition to a less-awkward <= or >=.
1770 if (CFP->getValueAPF().isInfinity()) {
1771 if (CFP->getValueAPF().isNegative()) {
1772 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001773 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001774 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1775 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001776 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001777 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1778 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001779 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001780 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1781 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001782 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001783 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1784 } else {
1785 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001786 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001787 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1788 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001789 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001790 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1791 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001792 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001793 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1794 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001795 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001796 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1797 }
1798 }
1799 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001800 }
1801
1802 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001803 // The sext(setcc()) => setcc() optimization relies on the appropriate
1804 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00001805 uint64_t EqVal = 0;
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07001806 switch (getBooleanContents(N0.getValueType())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001807 case UndefinedBooleanContent:
1808 case ZeroOrOneBooleanContent:
1809 EqVal = ISD::isTrueWhenEqual(Cond);
1810 break;
1811 case ZeroOrNegativeOneBooleanContent:
1812 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1813 break;
1814 }
1815
Evan Chengfa1eb272007-02-08 22:13:59 +00001816 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00001817 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001818 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00001819 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001820 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1821 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00001822 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001823 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00001824 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001825 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1826 // if it is not already.
1827 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00001828 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001829 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001830 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001831 }
1832
1833 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001834 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001835 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1836 N0.getOpcode() == ISD::XOR) {
1837 // Simplify (X+Y) == (X+Z) --> Y == Z
1838 if (N0.getOpcode() == N1.getOpcode()) {
1839 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001840 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001841 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001842 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001843 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1844 // If X op Y == Y op X, try other combinations.
1845 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001847 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001848 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001849 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001850 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001851 }
1852 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001854 // If RHS is a legal immediate value for a compare instruction, we need
1855 // to be careful about increasing register pressure needlessly.
1856 bool LegalRHSImm = false;
1857
Evan Chengfa1eb272007-02-08 22:13:59 +00001858 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1859 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1860 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001861 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001862 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001863 DAG.getConstant(RHSC->getAPIntValue()-
1864 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001865 N0.getValueType()), Cond);
1866 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001867
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001868 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00001869 if (N0.getOpcode() == ISD::XOR)
1870 // If we know that all of the inverted bits are zero, don't bother
1871 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001872 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1873 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001874 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001875 DAG.getConstant(LHSR->getAPIntValue() ^
1876 RHSC->getAPIntValue(),
1877 N0.getValueType()),
1878 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001879 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001880
Evan Chengfa1eb272007-02-08 22:13:59 +00001881 // Turn (C1-X) == C2 --> X == C1-C2
1882 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001883 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001884 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001885 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001886 DAG.getConstant(SUBC->getAPIntValue() -
1887 RHSC->getAPIntValue(),
1888 N0.getValueType()),
1889 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001890 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001891 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001892
1893 // Could RHSC fold directly into a compare?
1894 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1895 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00001896 }
1897
1898 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001899 // Don't do this if X is an immediate that can fold into a cmp
1900 // instruction and X+Z has other uses. It could be an induction variable
1901 // chain, and the transform would increase register pressure.
1902 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1903 if (N0.getOperand(0) == N1)
1904 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1905 DAG.getConstant(0, N0.getValueType()), Cond);
1906 if (N0.getOperand(1) == N1) {
1907 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1908 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1909 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001910 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001911 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1912 // (Z-X) == X --> Z == X<<1
1913 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00001914 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001915 if (!DCI.isCalledByLegalizer())
1916 DCI.AddToWorklist(SH.getNode());
1917 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1918 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001919 }
1920 }
1921 }
1922
1923 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1924 N1.getOpcode() == ISD::XOR) {
1925 // Simplify X == (X+Z) --> Z == 0
Craig Topper85022562012-12-19 06:43:58 +00001926 if (N1.getOperand(0) == N0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001927 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001928 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001929 if (N1.getOperand(1) == N0) {
1930 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001931 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001932 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001933 if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001934 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1935 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001936 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00001937 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00001938 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001939 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001940 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001941 }
1942 }
1943 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001944
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001945 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001946 // Note that where y is variable and is known to have at most
1947 // one bit set (for example, if it is z&1) we cannot do this;
1948 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001949 if (N0.getOpcode() == ISD::AND)
1950 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001951 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001952 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001953 if (DCI.isBeforeLegalizeOps() ||
1954 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1955 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1956 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1957 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001958 }
1959 }
1960 if (N1.getOpcode() == ISD::AND)
1961 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001962 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001963 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001964 if (DCI.isBeforeLegalizeOps() ||
1965 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1966 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1967 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1968 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001969 }
1970 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001971 }
1972
1973 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001976 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001978 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1980 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001981 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001983 break;
1984 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001986 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001987 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1988 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Temp = DAG.getNOT(dl, N0, MVT::i1);
1990 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001991 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001992 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001993 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001994 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1995 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 Temp = DAG.getNOT(dl, N1, MVT::i1);
1997 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001998 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001999 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002000 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002001 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2002 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 Temp = DAG.getNOT(dl, N0, MVT::i1);
2004 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002005 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002006 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002007 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002008 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2009 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 Temp = DAG.getNOT(dl, N1, MVT::i1);
2011 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002012 break;
2013 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002015 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002016 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002017 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002018 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002019 }
2020 return N0;
2021 }
2022
2023 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002024 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002025}
2026
Evan Chengad4196b2008-05-12 19:56:52 +00002027/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2028/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00002029bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002030 int64_t &Offset) const {
2031 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002032 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2033 GA = GASD->getGlobal();
2034 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002035 return true;
2036 }
2037
2038 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue N1 = N->getOperand(0);
2040 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002041 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002042 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2043 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002044 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002045 return true;
2046 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002047 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002048 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2049 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002050 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002051 return true;
2052 }
2053 }
2054 }
Owen Anderson95771af2011-02-25 21:41:48 +00002055
Evan Chengad4196b2008-05-12 19:56:52 +00002056 return false;
2057}
2058
2059
Dan Gohman475871a2008-07-27 21:46:04 +00002060SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002061PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2062 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002063 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002064}
2065
Chris Lattnereb8146b2006-02-04 02:13:02 +00002066//===----------------------------------------------------------------------===//
2067// Inline Assembler Implementation Methods
2068//===----------------------------------------------------------------------===//
2069
Chris Lattner4376fea2008-04-27 00:09:47 +00002070
Chris Lattnereb8146b2006-02-04 02:13:02 +00002071TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002072TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopherfffe3632013-01-11 18:12:39 +00002073 unsigned S = Constraint.size();
2074
2075 if (S == 1) {
Chris Lattner4234f572007-03-25 02:14:49 +00002076 switch (Constraint[0]) {
2077 default: break;
2078 case 'r': return C_RegisterClass;
2079 case 'm': // memory
2080 case 'o': // offsetable
2081 case 'V': // not offsetable
2082 return C_Memory;
2083 case 'i': // Simple Integer or Relocatable Constant
2084 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00002085 case 'E': // Floating Point Constant
2086 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00002087 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00002088 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002089 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002090 case 'I': // Target registers.
2091 case 'J':
2092 case 'K':
2093 case 'L':
2094 case 'M':
2095 case 'N':
2096 case 'O':
2097 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00002098 case '<':
2099 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00002100 return C_Other;
2101 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002102 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002103
Eric Christopherfffe3632013-01-11 18:12:39 +00002104 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2105 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2106 return C_Memory;
Chris Lattner065421f2007-03-25 02:18:14 +00002107 return C_Register;
Eric Christopherfffe3632013-01-11 18:12:39 +00002108 }
Chris Lattner4234f572007-03-25 02:14:49 +00002109 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002110}
2111
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002112/// LowerXConstraint - try to replace an X constraint, which matches anything,
2113/// with another that has more specific requirements based on the type of the
2114/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002115const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002116 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002117 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002118 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002119 return "f"; // works for many targets
Stephen Hinesdce4a402014-05-29 02:49:00 -07002120 return nullptr;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002121}
2122
Chris Lattner48884cd2007-08-25 00:47:38 +00002123/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2124/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002125void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00002126 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00002127 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002128 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00002129
Eric Christopher100c8332011-06-02 23:16:42 +00002130 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00002131
Eric Christopher100c8332011-06-02 23:16:42 +00002132 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00002133 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002134 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002135 case 'X': // Allows any operand; labels (basic block) use this.
2136 if (Op.getOpcode() == ISD::BasicBlock) {
2137 Ops.push_back(Op);
2138 return;
2139 }
2140 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002141 case 'i': // Simple Integer or Relocatable Constant
2142 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002143 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002144 // These operands are interested in values of the form (GV+C), where C may
2145 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2146 // is possible and fine if either GV or C are missing.
2147 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2148 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002149
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002150 // If we have "(add GV, C)", pull out GV/C
2151 if (Op.getOpcode() == ISD::ADD) {
2152 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2153 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Stephen Hinesdce4a402014-05-29 02:49:00 -07002154 if (!C || !GA) {
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002155 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2156 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2157 }
Stephen Hinesdce4a402014-05-29 02:49:00 -07002158 if (!C || !GA)
2159 C = nullptr, GA = nullptr;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002161
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002162 // If we find a valid operand, map to the TargetXXX version so that the
2163 // value itself doesn't get selected.
2164 if (GA) { // Either &GV or &GV+C
2165 if (ConstraintLetter != 'n') {
2166 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002167 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002168 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002169 C ? SDLoc(C) : SDLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002170 Op.getValueType(), Offs));
2171 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002172 }
2173 }
2174 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002175 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002176 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002177 // gcc prints these as sign extended. Sign extend value to 64 bits
2178 // now; without this it would get ZExt'd later in
2179 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2180 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002182 return;
2183 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002184 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002185 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002186 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002187 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002188}
2189
Stephen Hinesebe69fe2015-03-23 12:10:34 -07002190std::pair<unsigned, const TargetRegisterClass *>
2191TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
2192 const std::string &Constraint,
2193 MVT VT) const {
Will Dietz833a29c2013-10-13 03:08:49 +00002194 if (Constraint.empty() || Constraint[0] != '{')
Stephen Hinesdce4a402014-05-29 02:49:00 -07002195 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattnera55079a2006-02-01 01:29:47 +00002196 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2197
2198 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002199 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002200
Hal Finkelca2dd362012-12-18 17:50:58 +00002201 std::pair<unsigned, const TargetRegisterClass*> R =
Stephen Hinesdce4a402014-05-29 02:49:00 -07002202 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkelca2dd362012-12-18 17:50:58 +00002203
Chris Lattner1efa40f2006-02-22 00:56:39 +00002204 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002205 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002206 E = RI->regclass_end(); RCI != E; ++RCI) {
2207 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002208
2209 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002210 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002211 if (!isLegalRC(RC))
2212 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002213
2214 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002215 I != E; ++I) {
Hal Finkelca2dd362012-12-18 17:50:58 +00002216 if (RegName.equals_lower(RI->getName(*I))) {
2217 std::pair<unsigned, const TargetRegisterClass*> S =
2218 std::make_pair(*I, RC);
2219
2220 // If this register class has the requested value type, return it,
2221 // otherwise keep searching and return the first class found
2222 // if no other is found which explicitly has the requested type.
2223 if (RC->hasType(VT))
2224 return S;
2225 else if (!R.second)
2226 R = S;
2227 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002228 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002229 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230
Hal Finkelca2dd362012-12-18 17:50:58 +00002231 return R;
Chris Lattner4ccb0702006-01-26 20:37:03 +00002232}
Evan Cheng30b37b52006-03-13 23:18:16 +00002233
2234//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002235// Constraint Selection.
2236
Chris Lattner6bdcda32008-10-17 16:47:46 +00002237/// isMatchingInputConstraint - Return true of this is an input operand that is
2238/// a matching constraint like "4".
2239bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002240 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei87d0b9e2013-02-12 21:21:59 +00002241 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattner58f15c42008-10-17 16:21:11 +00002242}
2243
2244/// getMatchedOperand - If this is an input matching constraint, this method
2245/// returns the output operand it matches.
2246unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2247 assert(!ConstraintCode.empty() && "No known constraint!");
2248 return atoi(ConstraintCode.c_str());
2249}
2250
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002251
John Thompsoneac6e1d2010-09-13 18:15:37 +00002252/// ParseConstraints - Split up the constraint string from the inline
2253/// assembly value into the specific constraints and their prefixes,
2254/// and also tie in the associated operand values.
2255/// If this returns an empty vector, and if the constraint string itself
2256/// isn't empty, there was an error parsing.
Stephen Hinesebe69fe2015-03-23 12:10:34 -07002257TargetLowering::AsmOperandInfoVector
2258TargetLowering::ParseConstraints(const TargetRegisterInfo *TRI,
2259 ImmutableCallSite CS) const {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002260 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002261 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002262 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002263 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002264
2265 // Do a prepass over the constraints, canonicalizing them, and building up the
2266 // ConstraintOperands list.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002267 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2268 unsigned ResNo = 0; // ResNo - The result number of the next output.
2269
Stephen Hines37ed9c12014-12-01 14:51:49 -08002270 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2271 ConstraintOperands.emplace_back(std::move(CI));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002272 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2273
John Thompson67aff162010-09-21 22:04:54 +00002274 // Update multiple alternative constraint count.
2275 if (OpInfo.multipleAlternatives.size() > maCount)
2276 maCount = OpInfo.multipleAlternatives.size();
2277
John Thompson44ab89e2010-10-29 17:29:13 +00002278 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002279
2280 // Compute the value type for each operand.
2281 switch (OpInfo.Type) {
2282 case InlineAsm::isOutput:
2283 // Indirect outputs just consume an argument.
2284 if (OpInfo.isIndirect) {
2285 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2286 break;
2287 }
2288
2289 // The return value of the call is this value. As such, there is no
2290 // corresponding argument.
2291 assert(!CS.getType()->isVoidTy() &&
2292 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002293 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002294 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002295 } else {
2296 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002297 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002298 }
2299 ++ResNo;
2300 break;
2301 case InlineAsm::isInput:
2302 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2303 break;
2304 case InlineAsm::isClobber:
2305 // Nothing to do.
2306 break;
2307 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002308
John Thompson44ab89e2010-10-29 17:29:13 +00002309 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002310 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002311 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002312 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002313 if (!PtrTy)
2314 report_fatal_error("Indirect operand for inline asm not a pointer!");
2315 OpTy = PtrTy->getElementType();
2316 }
Eric Christopher362fee92011-06-17 20:41:29 +00002317
Eric Christophercef81b72011-05-09 20:04:43 +00002318 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002319 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002320 if (STy->getNumElements() == 1)
2321 OpTy = STy->getElementType(0);
2322
John Thompson44ab89e2010-10-29 17:29:13 +00002323 // If OpTy is not a single value, it may be a struct/union that we
2324 // can tile with integers.
2325 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002326 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002327 switch (BitSize) {
2328 default: break;
2329 case 1:
2330 case 8:
2331 case 16:
2332 case 32:
2333 case 64:
2334 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002335 OpInfo.ConstraintVT =
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002336 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002337 break;
2338 }
Micah Villmow7d661462012-10-09 16:06:12 +00002339 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenault828c9e72013-10-10 19:09:05 +00002340 unsigned PtrSize
2341 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2342 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompson44ab89e2010-10-29 17:29:13 +00002343 } else {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002344 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompson44ab89e2010-10-29 17:29:13 +00002345 }
2346 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002347 }
2348
2349 // If we have multiple alternative constraints, select the best alternative.
Stephen Hinesebe69fe2015-03-23 12:10:34 -07002350 if (!ConstraintOperands.empty()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002351 if (maCount) {
2352 unsigned bestMAIndex = 0;
2353 int bestWeight = -1;
2354 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2355 int weight = -1;
2356 unsigned maIndex;
2357 // Compute the sums of the weights for each alternative, keeping track
2358 // of the best (highest weight) one so far.
2359 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2360 int weightSum = 0;
2361 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2362 cIndex != eIndex; ++cIndex) {
2363 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2364 if (OpInfo.Type == InlineAsm::isClobber)
2365 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002366
John Thompson44ab89e2010-10-29 17:29:13 +00002367 // If this is an output operand with a matching input operand,
2368 // look up the matching input. If their types mismatch, e.g. one
2369 // is an integer, the other is floating point, or their sizes are
2370 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002371 if (OpInfo.hasMatchingInput()) {
2372 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002373 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2374 if ((OpInfo.ConstraintVT.isInteger() !=
2375 Input.ConstraintVT.isInteger()) ||
2376 (OpInfo.ConstraintVT.getSizeInBits() !=
2377 Input.ConstraintVT.getSizeInBits())) {
2378 weightSum = -1; // Can't match.
2379 break;
2380 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002381 }
2382 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002383 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2384 if (weight == -1) {
2385 weightSum = -1;
2386 break;
2387 }
2388 weightSum += weight;
2389 }
2390 // Update best.
2391 if (weightSum > bestWeight) {
2392 bestWeight = weightSum;
2393 bestMAIndex = maIndex;
2394 }
2395 }
2396
2397 // Now select chosen alternative in each constraint.
2398 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2399 cIndex != eIndex; ++cIndex) {
2400 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2401 if (cInfo.Type == InlineAsm::isClobber)
2402 continue;
2403 cInfo.selectAlternative(bestMAIndex);
2404 }
2405 }
2406 }
2407
2408 // Check and hook up tied operands, choose constraint code to use.
2409 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2410 cIndex != eIndex; ++cIndex) {
2411 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002412
John Thompsoneac6e1d2010-09-13 18:15:37 +00002413 // If this is an output operand with a matching input operand, look up the
2414 // matching input. If their types mismatch, e.g. one is an integer, the
2415 // other is floating point, or their sizes are different, flag it as an
2416 // error.
2417 if (OpInfo.hasMatchingInput()) {
2418 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002419
John Thompsoneac6e1d2010-09-13 18:15:37 +00002420 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Stephen Hinesebe69fe2015-03-23 12:10:34 -07002421 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2422 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2423 OpInfo.ConstraintVT);
2424 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2425 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2426 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00002427 if ((OpInfo.ConstraintVT.isInteger() !=
2428 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00002429 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002430 report_fatal_error("Unsupported asm: input constraint"
2431 " with a matching output constraint of"
2432 " incompatible type!");
2433 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002434 }
John Thompson44ab89e2010-10-29 17:29:13 +00002435
John Thompsoneac6e1d2010-09-13 18:15:37 +00002436 }
2437 }
2438
2439 return ConstraintOperands;
2440}
2441
Chris Lattner58f15c42008-10-17 16:21:11 +00002442
Chris Lattner4376fea2008-04-27 00:09:47 +00002443/// getConstraintGenerality - Return an integer indicating how general CT
2444/// is.
2445static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2446 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002447 case TargetLowering::C_Other:
2448 case TargetLowering::C_Unknown:
2449 return 0;
2450 case TargetLowering::C_Register:
2451 return 1;
2452 case TargetLowering::C_RegisterClass:
2453 return 2;
2454 case TargetLowering::C_Memory:
2455 return 3;
2456 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00002457 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00002458}
2459
John Thompson44ab89e2010-10-29 17:29:13 +00002460/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002461/// This object must already have been set up with the operand type
2462/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002463TargetLowering::ConstraintWeight
2464 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002465 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002466 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00002467 if (maIndex >= (int)info.multipleAlternatives.size())
2468 rCodes = &info.Codes;
2469 else
2470 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00002471 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002472
2473 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00002474 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00002475 ConstraintWeight weight =
2476 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002477 if (weight > BestWeight)
2478 BestWeight = weight;
2479 }
2480
2481 return BestWeight;
2482}
2483
John Thompson44ab89e2010-10-29 17:29:13 +00002484/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002485/// This object must already have been set up with the operand type
2486/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002487TargetLowering::ConstraintWeight
2488 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002489 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002490 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002491 Value *CallOperandVal = info.CallOperandVal;
2492 // If we don't have a value, we can't do a match,
2493 // but allow it at the lowest weight.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002494 if (!CallOperandVal)
John Thompson44ab89e2010-10-29 17:29:13 +00002495 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002496 // Look at the constraint type.
2497 switch (*constraint) {
2498 case 'i': // immediate integer.
2499 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00002500 if (isa<ConstantInt>(CallOperandVal))
2501 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002502 break;
2503 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00002504 if (isa<GlobalValue>(CallOperandVal))
2505 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002506 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002507 case 'E': // immediate float if host format.
2508 case 'F': // immediate float.
2509 if (isa<ConstantFP>(CallOperandVal))
2510 weight = CW_Constant;
2511 break;
2512 case '<': // memory operand with autodecrement.
2513 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002514 case 'm': // memory operand.
2515 case 'o': // offsettable memory operand
2516 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00002517 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002518 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002519 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002520 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00002521 // note: Clang converts "g" to "imr".
2522 if (CallOperandVal->getType()->isIntegerTy())
2523 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002524 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002525 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002526 default:
John Thompson44ab89e2010-10-29 17:29:13 +00002527 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002528 break;
2529 }
2530 return weight;
2531}
2532
Chris Lattner4376fea2008-04-27 00:09:47 +00002533/// ChooseConstraint - If there are multiple different constraints that we
2534/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002535/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002536/// Other -> immediates and magic values
2537/// Register -> one specific register
2538/// RegisterClass -> a group of regs
2539/// Memory -> memory
2540/// Ideally, we would pick the most specific constraint possible: if we have
2541/// something that fits into a register, we would pick it. The problem here
2542/// is that if we have something that could either be in a register or in
2543/// memory that use of the register could cause selection of *other*
2544/// operands to fail: they might only succeed if we pick memory. Because of
2545/// this the heuristic we use is:
2546///
2547/// 1) If there is an 'other' constraint, and if the operand is valid for
2548/// that constraint, use it. This makes us take advantage of 'i'
2549/// constraints when available.
2550/// 2) Otherwise, pick the most general constraint present. This prefers
2551/// 'm' over 'r', for example.
2552///
2553static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00002554 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002555 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002556 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2557 unsigned BestIdx = 0;
2558 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2559 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00002560
Chris Lattner4376fea2008-04-27 00:09:47 +00002561 // Loop over the options, keeping track of the most general one.
2562 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2563 TargetLowering::ConstraintType CType =
2564 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00002565
Chris Lattner5a096902008-04-27 00:37:18 +00002566 // If this is an 'other' constraint, see if the operand is valid for it.
2567 // For example, on X86 we might have an 'rI' constraint. If the operand
2568 // is an integer in the range [0..31] we want to use I (saving a load
2569 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002570 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002571 assert(OpInfo.Codes[i].size() == 1 &&
2572 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002573 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00002574 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00002575 ResultOps, *DAG);
2576 if (!ResultOps.empty()) {
2577 BestType = CType;
2578 BestIdx = i;
2579 break;
2580 }
2581 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002582
Dale Johannesena5989f82010-06-28 22:09:45 +00002583 // Things with matching constraints can only be registers, per gcc
2584 // documentation. This mainly affects "g" constraints.
2585 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2586 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587
Chris Lattner4376fea2008-04-27 00:09:47 +00002588 // This constraint letter is more general than the previous one, use it.
2589 int Generality = getConstraintGenerality(CType);
2590 if (Generality > BestGenerality) {
2591 BestType = CType;
2592 BestIdx = i;
2593 BestGenerality = Generality;
2594 }
2595 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002596
Chris Lattner4376fea2008-04-27 00:09:47 +00002597 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2598 OpInfo.ConstraintType = BestType;
2599}
2600
2601/// ComputeConstraintToUse - Determines the constraint code and constraint
2602/// type to use for the specific AsmOperandInfo, setting
2603/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002604void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002606 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002607 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002608
Chris Lattner4376fea2008-04-27 00:09:47 +00002609 // Single-letter constraints ('r') are very common.
2610 if (OpInfo.Codes.size() == 1) {
2611 OpInfo.ConstraintCode = OpInfo.Codes[0];
2612 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2613 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00002614 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002616
Chris Lattner4376fea2008-04-27 00:09:47 +00002617 // 'X' matches anything.
2618 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2619 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002620 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002621 // the result, which is not what we want to look at; leave them alone.
2622 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002623 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2624 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002625 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002626 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627
Chris Lattner4376fea2008-04-27 00:09:47 +00002628 // Otherwise, try to resolve it to something we know about by looking at
2629 // the actual operand type.
2630 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2631 OpInfo.ConstraintCode = Repl;
2632 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2633 }
2634 }
2635}
2636
David Majnemera2f8d372013-06-08 23:51:45 +00002637/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9c640302011-07-08 10:31:30 +00002638/// with the multiplicative inverse of the constant.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002639SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9c640302011-07-08 10:31:30 +00002640 SelectionDAG &DAG) const {
2641 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2642 APInt d = C->getAPIntValue();
2643 assert(d != 0 && "Division by zero!");
2644
2645 // Shift the value upfront if it is even, so the LSB is one.
2646 unsigned ShAmt = d.countTrailingZeros();
2647 if (ShAmt) {
2648 // TODO: For UDIV use SRL instead of SRA.
2649 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -07002650 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, false, false,
2651 true);
Benjamin Kramer9c640302011-07-08 10:31:30 +00002652 d = d.ashr(ShAmt);
2653 }
2654
2655 // Calculate the multiplicative inverse, using Newton's method.
2656 APInt t, xn = d;
2657 while ((t = d*xn) != 1)
2658 xn *= APInt(d.getBitWidth(), 2) - t;
2659
2660 Op2 = DAG.getConstant(xn, Op1.getValueType());
2661 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2662}
2663
David Majnemera2f8d372013-06-08 23:51:45 +00002664/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002665/// return a DAG expression to select that will generate the same value by
Stephen Hines37ed9c12014-12-01 14:51:49 -08002666/// multiplying by a magic number.
2667/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Stephen Hinesdce4a402014-05-29 02:49:00 -07002668SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2669 SelectionDAG &DAG, bool IsAfterLegalization,
2670 std::vector<SDNode *> *Created) const {
Stephen Hines37ed9c12014-12-01 14:51:49 -08002671 assert(Created && "No vector to hold sdiv ops.");
2672
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002674 SDLoc dl(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002675
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002676 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002677 // FIXME: We should be more aggressive here.
2678 if (!isTypeLegal(VT))
2679 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002680
Stephen Hinesdce4a402014-05-29 02:49:00 -07002681 APInt::ms magics = Divisor.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002682
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002683 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002684 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002685 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00002686 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2687 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002688 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002689 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002690 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2691 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002692 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002693 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002694 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002695 else
Dan Gohman475871a2008-07-27 21:46:04 +00002696 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002697 // If d > 0 and m < 0, add the numerator
Stephen Hinesdce4a402014-05-29 02:49:00 -07002698 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002699 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Stephen Hines37ed9c12014-12-01 14:51:49 -08002700 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002701 }
2702 // If d < 0 and m > 0, subtract the numerator.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002703 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002704 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Stephen Hines37ed9c12014-12-01 14:51:49 -08002705 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002706 }
2707 // Shift right algebraic if shift value is nonzero
2708 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002709 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002710 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Stephen Hines37ed9c12014-12-01 14:51:49 -08002711 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002712 }
2713 // Extract the sign bit and add it to the quotient
Stephen Hinesdce4a402014-05-29 02:49:00 -07002714 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q,
2715 DAG.getConstant(VT.getScalarSizeInBits() - 1,
2716 getShiftAmountTy(Q.getValueType())));
Stephen Hines37ed9c12014-12-01 14:51:49 -08002717 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002718 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002719}
2720
David Majnemera2f8d372013-06-08 23:51:45 +00002721/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002722/// return a DAG expression to select that will generate the same value by
Stephen Hines37ed9c12014-12-01 14:51:49 -08002723/// multiplying by a magic number.
2724/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Stephen Hinesdce4a402014-05-29 02:49:00 -07002725SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2726 SelectionDAG &DAG, bool IsAfterLegalization,
2727 std::vector<SDNode *> *Created) const {
Stephen Hines37ed9c12014-12-01 14:51:49 -08002728 assert(Created && "No vector to hold udiv ops.");
2729
Owen Andersone50ed302009-08-10 22:56:29 +00002730 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002731 SDLoc dl(N);
Eli Friedman201c9772008-11-30 06:02:26 +00002732
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002733 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002734 // FIXME: We should be more aggressive here.
2735 if (!isTypeLegal(VT))
2736 return SDValue();
2737
2738 // FIXME: We should use a narrower constant when the upper
2739 // bits are known to be zero.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002740 APInt::mu magics = Divisor.magicu();
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002741
2742 SDValue Q = N->getOperand(0);
2743
2744 // If the divisor is even, we can avoid using the expensive fixup by shifting
2745 // the divided value upfront.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002746 if (magics.a != 0 && !Divisor[0]) {
2747 unsigned Shift = Divisor.countTrailingZeros();
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002748 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2749 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
Stephen Hines37ed9c12014-12-01 14:51:49 -08002750 Created->push_back(Q.getNode());
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002751
2752 // Get magic number for the shifted divisor.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002753 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002754 assert(magics.a == 0 && "Should use cheap fixup now");
2755 }
Eli Friedman201c9772008-11-30 06:02:26 +00002756
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002757 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002758 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00002759 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2760 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002761 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002762 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2763 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002764 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2765 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002766 else
Dan Gohman475871a2008-07-27 21:46:04 +00002767 return SDValue(); // No mulhu or equvialent
Stephen Hines37ed9c12014-12-01 14:51:49 -08002768
2769 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002770
2771 if (magics.a == 0) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07002772 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00002773 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002775 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002776 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002777 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Stephen Hines37ed9c12014-12-01 14:51:49 -08002778 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002779 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002780 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Stephen Hines37ed9c12014-12-01 14:51:49 -08002781 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002782 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Stephen Hines37ed9c12014-12-01 14:51:49 -08002783 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002784 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002785 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002786 }
2787}
Stephen Hines36b56882014-04-23 16:57:46 -07002788
2789bool TargetLowering::
2790verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2791 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2792 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2793 "be a constant integer");
2794 return true;
2795 }
2796
2797 return false;
2798}
Stephen Hinesdce4a402014-05-29 02:49:00 -07002799
2800//===----------------------------------------------------------------------===//
2801// Legalization Utilities
2802//===----------------------------------------------------------------------===//
2803
2804bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2805 SelectionDAG &DAG, SDValue LL, SDValue LH,
Stephen Hines37ed9c12014-12-01 14:51:49 -08002806 SDValue RL, SDValue RH) const {
Stephen Hinesdce4a402014-05-29 02:49:00 -07002807 EVT VT = N->getValueType(0);
2808 SDLoc dl(N);
2809
2810 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2811 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2812 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2813 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2814 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2815 unsigned OuterBitSize = VT.getSizeInBits();
2816 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2817 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2818 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2819
2820 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2821 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2822 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2823
2824 if (!LL.getNode() && !RL.getNode() &&
2825 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2826 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2827 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2828 }
2829
2830 if (!LL.getNode())
2831 return false;
2832
2833 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2834 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2835 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2836 // The inputs are both zero-extended.
2837 if (HasUMUL_LOHI) {
2838 // We can emit a umul_lohi.
Stephen Hines37ed9c12014-12-01 14:51:49 -08002839 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2840 RL);
Stephen Hinesdce4a402014-05-29 02:49:00 -07002841 Hi = SDValue(Lo.getNode(), 1);
2842 return true;
2843 }
2844 if (HasMULHU) {
2845 // We can emit a mulhu+mul.
2846 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2847 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2848 return true;
2849 }
2850 }
2851 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2852 // The input values are both sign-extended.
2853 if (HasSMUL_LOHI) {
2854 // We can emit a smul_lohi.
Stephen Hines37ed9c12014-12-01 14:51:49 -08002855 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2856 RL);
Stephen Hinesdce4a402014-05-29 02:49:00 -07002857 Hi = SDValue(Lo.getNode(), 1);
2858 return true;
2859 }
2860 if (HasMULHS) {
2861 // We can emit a mulhs+mul.
2862 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2863 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2864 return true;
2865 }
2866 }
2867
2868 if (!LH.getNode() && !RH.getNode() &&
2869 isOperationLegalOrCustom(ISD::SRL, VT) &&
2870 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2871 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
2872 SDValue Shift = DAG.getConstant(ShiftAmt, getShiftAmountTy(VT));
2873 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2874 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2875 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2876 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2877 }
2878
2879 if (!LH.getNode())
2880 return false;
2881
2882 if (HasUMUL_LOHI) {
2883 // Lo,Hi = umul LHS, RHS.
2884 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2885 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2886 Lo = UMulLOHI;
2887 Hi = UMulLOHI.getValue(1);
2888 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2889 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2890 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2891 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2892 return true;
2893 }
2894 if (HasMULHU) {
2895 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2896 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2897 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2898 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2899 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2900 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2901 return true;
2902 }
2903 }
2904 return false;
2905}
Stephen Hines37ed9c12014-12-01 14:51:49 -08002906
2907bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2908 SelectionDAG &DAG) const {
2909 EVT VT = Node->getOperand(0).getValueType();
2910 EVT NVT = Node->getValueType(0);
2911 SDLoc dl(SDValue(Node, 0));
2912
2913 // FIXME: Only f32 to i64 conversions are supported.
2914 if (VT != MVT::f32 || NVT != MVT::i64)
2915 return false;
2916
2917 // Expand f32 -> i64 conversion
2918 // This algorithm comes from compiler-rt's implementation of fixsfdi:
2919 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
2920 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
2921 VT.getSizeInBits());
2922 SDValue ExponentMask = DAG.getConstant(0x7F800000, IntVT);
2923 SDValue ExponentLoBit = DAG.getConstant(23, IntVT);
2924 SDValue Bias = DAG.getConstant(127, IntVT);
2925 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()),
2926 IntVT);
2927 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, IntVT);
2928 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, IntVT);
2929
2930 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
2931
2932 SDValue ExponentBits = DAG.getNode(ISD::SRL, dl, IntVT,
2933 DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
2934 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT)));
2935 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
2936
2937 SDValue Sign = DAG.getNode(ISD::SRA, dl, IntVT,
2938 DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
2939 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT)));
2940 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
2941
2942 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
2943 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
2944 DAG.getConstant(0x00800000, IntVT));
2945
2946 R = DAG.getZExtOrTrunc(R, dl, NVT);
2947
2948
2949 R = DAG.getSelectCC(dl, Exponent, ExponentLoBit,
2950 DAG.getNode(ISD::SHL, dl, NVT, R,
2951 DAG.getZExtOrTrunc(
2952 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
2953 dl, getShiftAmountTy(IntVT))),
2954 DAG.getNode(ISD::SRL, dl, NVT, R,
2955 DAG.getZExtOrTrunc(
2956 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
2957 dl, getShiftAmountTy(IntVT))),
2958 ISD::SETGT);
2959
2960 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
2961 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
2962 Sign);
2963
2964 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, IntVT),
2965 DAG.getConstant(0, NVT), Ret, ISD::SETLT);
2966 return true;
2967}