blob: 958851f082d8e12c48ad183343ab2cd0aa724eec [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000015#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000016#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000020#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000025#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000026#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000027#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000028#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000029using namespace llvm;
30
Rafael Espindola9a580232009-02-27 13:37:18 +000031namespace llvm {
32TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
33 bool isLocal = GV->hasLocalLinkage();
34 bool isDeclaration = GV->isDeclaration();
35 // FIXME: what should we do for protected and internal visibility?
36 // For variables, is internal different from hidden?
37 bool isHidden = GV->hasHiddenVisibility();
38
39 if (reloc == Reloc::PIC_) {
40 if (isLocal || isHidden)
41 return TLSModel::LocalDynamic;
42 else
43 return TLSModel::GeneralDynamic;
44 } else {
45 if (!isDeclaration || isHidden)
46 return TLSModel::LocalExec;
47 else
48 return TLSModel::InitialExec;
49 }
50}
51}
52
Evan Cheng56966222007-01-12 02:11:51 +000053/// InitLibcallNames - Set default libcall names.
54///
Evan Cheng79cca502007-01-12 22:51:10 +000055static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000056 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000057 Names[RTLIB::SHL_I32] = "__ashlsi3";
58 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000059 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000060 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::SRL_I32] = "__lshrsi3";
62 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000063 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000064 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000065 Names[RTLIB::SRA_I32] = "__ashrsi3";
66 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000067 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000068 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::MUL_I32] = "__mulsi3";
70 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000071 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000072 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::SDIV_I32] = "__divsi3";
74 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000075 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000076 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::UDIV_I32] = "__udivsi3";
78 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000080 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::SREM_I32] = "__modsi3";
82 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000084 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000085 Names[RTLIB::UREM_I32] = "__umodsi3";
86 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000087 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000088 Names[RTLIB::NEG_I32] = "__negsi2";
89 Names[RTLIB::NEG_I64] = "__negdi2";
90 Names[RTLIB::ADD_F32] = "__addsf3";
91 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000092 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000093 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::SUB_F32] = "__subsf3";
95 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::MUL_F32] = "__mulsf3";
99 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::DIV_F32] = "__divsf3";
103 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::REM_F32] = "fmodf";
107 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::POWI_F32] = "__powisf2";
111 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::POWI_F80] = "__powixf2";
113 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::SQRT_F32] = "sqrtf";
115 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::SQRT_F80] = "sqrtl";
117 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000118 Names[RTLIB::LOG_F32] = "logf";
119 Names[RTLIB::LOG_F64] = "log";
120 Names[RTLIB::LOG_F80] = "logl";
121 Names[RTLIB::LOG_PPCF128] = "logl";
122 Names[RTLIB::LOG2_F32] = "log2f";
123 Names[RTLIB::LOG2_F64] = "log2";
124 Names[RTLIB::LOG2_F80] = "log2l";
125 Names[RTLIB::LOG2_PPCF128] = "log2l";
126 Names[RTLIB::LOG10_F32] = "log10f";
127 Names[RTLIB::LOG10_F64] = "log10";
128 Names[RTLIB::LOG10_F80] = "log10l";
129 Names[RTLIB::LOG10_PPCF128] = "log10l";
130 Names[RTLIB::EXP_F32] = "expf";
131 Names[RTLIB::EXP_F64] = "exp";
132 Names[RTLIB::EXP_F80] = "expl";
133 Names[RTLIB::EXP_PPCF128] = "expl";
134 Names[RTLIB::EXP2_F32] = "exp2f";
135 Names[RTLIB::EXP2_F64] = "exp2";
136 Names[RTLIB::EXP2_F80] = "exp2l";
137 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::SIN_F32] = "sinf";
139 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000140 Names[RTLIB::SIN_F80] = "sinl";
141 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::COS_F32] = "cosf";
143 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000144 Names[RTLIB::COS_F80] = "cosl";
145 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000146 Names[RTLIB::POW_F32] = "powf";
147 Names[RTLIB::POW_F64] = "pow";
148 Names[RTLIB::POW_F80] = "powl";
149 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000150 Names[RTLIB::CEIL_F32] = "ceilf";
151 Names[RTLIB::CEIL_F64] = "ceil";
152 Names[RTLIB::CEIL_F80] = "ceill";
153 Names[RTLIB::CEIL_PPCF128] = "ceill";
154 Names[RTLIB::TRUNC_F32] = "truncf";
155 Names[RTLIB::TRUNC_F64] = "trunc";
156 Names[RTLIB::TRUNC_F80] = "truncl";
157 Names[RTLIB::TRUNC_PPCF128] = "truncl";
158 Names[RTLIB::RINT_F32] = "rintf";
159 Names[RTLIB::RINT_F64] = "rint";
160 Names[RTLIB::RINT_F80] = "rintl";
161 Names[RTLIB::RINT_PPCF128] = "rintl";
162 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
163 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
164 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
165 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
166 Names[RTLIB::FLOOR_F32] = "floorf";
167 Names[RTLIB::FLOOR_F64] = "floor";
168 Names[RTLIB::FLOOR_F80] = "floorl";
169 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000170 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
171 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000172 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
173 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
174 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
175 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000176 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
177 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000178 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
179 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000180 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
182 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000183 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000184 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000185 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000186 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000187 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000189 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000190 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
191 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
193 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
196 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000198 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
199 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000204 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
205 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000206 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
207 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
209 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000210 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
211 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000212 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
213 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
214 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
215 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000216 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
217 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000218 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
219 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
221 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000222 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
223 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
224 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
225 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
226 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
227 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000228 Names[RTLIB::OEQ_F32] = "__eqsf2";
229 Names[RTLIB::OEQ_F64] = "__eqdf2";
230 Names[RTLIB::UNE_F32] = "__nesf2";
231 Names[RTLIB::UNE_F64] = "__nedf2";
232 Names[RTLIB::OGE_F32] = "__gesf2";
233 Names[RTLIB::OGE_F64] = "__gedf2";
234 Names[RTLIB::OLT_F32] = "__ltsf2";
235 Names[RTLIB::OLT_F64] = "__ltdf2";
236 Names[RTLIB::OLE_F32] = "__lesf2";
237 Names[RTLIB::OLE_F64] = "__ledf2";
238 Names[RTLIB::OGT_F32] = "__gtsf2";
239 Names[RTLIB::OGT_F64] = "__gtdf2";
240 Names[RTLIB::UO_F32] = "__unordsf2";
241 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000242 Names[RTLIB::O_F32] = "__unordsf2";
243 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000244 Names[RTLIB::MEMCPY] = "memcpy";
245 Names[RTLIB::MEMMOVE] = "memmove";
246 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000247 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000248}
249
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000250/// getFPEXT - Return the FPEXT_*_* value for the given types, or
251/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000252RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 if (OpVT == MVT::f32) {
254 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000255 return FPEXT_F32_F64;
256 }
257 return UNKNOWN_LIBCALL;
258}
259
260/// getFPROUND - Return the FPROUND_*_* value for the given types, or
261/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000262RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 if (RetVT == MVT::f32) {
264 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000267 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000269 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 } else if (RetVT == MVT::f64) {
271 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000272 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000274 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000275 }
276 return UNKNOWN_LIBCALL;
277}
278
279/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
280/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000281RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 if (OpVT == MVT::f32) {
283 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000284 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000286 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000288 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000292 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 } else if (OpVT == MVT::f64) {
294 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000295 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000297 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000299 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 } else if (OpVT == MVT::f80) {
301 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000302 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000304 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000306 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 } else if (OpVT == MVT::ppcf128) {
308 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000309 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPTOSINT_PPCF128_I128;
314 }
315 return UNKNOWN_LIBCALL;
316}
317
318/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
319/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000320RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 if (OpVT == MVT::f32) {
322 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000323 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000325 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000327 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000331 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 } else if (OpVT == MVT::f64) {
333 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000338 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 } else if (OpVT == MVT::f80) {
340 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000341 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000343 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000345 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 } else if (OpVT == MVT::ppcf128) {
347 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOUINT_PPCF128_I128;
353 }
354 return UNKNOWN_LIBCALL;
355}
356
357/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
358/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000359RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (OpVT == MVT::i32) {
361 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::i64) {
370 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 } else if (OpVT == MVT::i128) {
379 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000382 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000384 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return SINTTOFP_I128_PPCF128;
387 }
388 return UNKNOWN_LIBCALL;
389}
390
391/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
392/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000393RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 if (OpVT == MVT::i32) {
395 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 } else if (OpVT == MVT::i64) {
404 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 } else if (OpVT == MVT::i128) {
413 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return UINTTOFP_I128_PPCF128;
421 }
422 return UNKNOWN_LIBCALL;
423}
424
Evan Chengd385fd62007-01-31 09:29:11 +0000425/// InitCmpLibcallCCs - Set default comparison libcall CC.
426///
427static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
428 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
429 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
430 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
431 CCs[RTLIB::UNE_F32] = ISD::SETNE;
432 CCs[RTLIB::UNE_F64] = ISD::SETNE;
433 CCs[RTLIB::OGE_F32] = ISD::SETGE;
434 CCs[RTLIB::OGE_F64] = ISD::SETGE;
435 CCs[RTLIB::OLT_F32] = ISD::SETLT;
436 CCs[RTLIB::OLT_F64] = ISD::SETLT;
437 CCs[RTLIB::OLE_F32] = ISD::SETLE;
438 CCs[RTLIB::OLE_F64] = ISD::SETLE;
439 CCs[RTLIB::OGT_F32] = ISD::SETGT;
440 CCs[RTLIB::OGT_F64] = ISD::SETGT;
441 CCs[RTLIB::UO_F32] = ISD::SETNE;
442 CCs[RTLIB::UO_F64] = ISD::SETNE;
443 CCs[RTLIB::O_F32] = ISD::SETEQ;
444 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000445}
446
Chris Lattnerf0144122009-07-28 03:13:23 +0000447/// NOTE: The constructor takes ownership of TLOF.
448TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
449 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000450 // All operations default to being supported.
451 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000452 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000453 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000454 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
455 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000456 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000457
Chris Lattner1a3048b2007-12-22 20:47:56 +0000458 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000460 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000461 for (unsigned IM = (unsigned)ISD::PRE_INC;
462 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
464 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000465 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000466
467 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
469 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000470 }
Evan Chengd2cde682008-03-10 19:38:10 +0000471
472 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000474
475 // ConstantFP nodes default to expand. Targets can either change this to
476 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
477 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
479 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
480 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000481
Dale Johannesen0bb41602008-09-22 21:57:32 +0000482 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FLOG , MVT::f64, Expand);
484 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
485 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
486 setOperationAction(ISD::FEXP , MVT::f64, Expand);
487 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
488 setOperationAction(ISD::FLOG , MVT::f32, Expand);
489 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
490 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
491 setOperationAction(ISD::FEXP , MVT::f32, Expand);
492 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000493
Chris Lattner41bab0b2008-01-15 21:58:08 +0000494 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000496
Owen Andersona69571c2006-05-03 01:29:57 +0000497 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000498 UsesGlobalOffsetTable = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 ShiftAmountTy = PointerTy =
500 getValueType(TD->getIntPtrType()).getSimpleVT().SimpleTy;
501 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000502 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000503 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000504 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000505 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000506 UseUnderscoreSetJmp = false;
507 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000508 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000509 IntDivIsCheap = false;
510 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000511 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000512 ExceptionPointerRegister = 0;
513 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000514 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000515 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000516 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000517 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000518 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000519 IfCvtDupBlockSizeLimit = 0;
520 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000521
522 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000523 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000524
525 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000526 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
527 if (!TASM || !TASM->hasDotLocAndDotFile())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000529}
530
Chris Lattnerf0144122009-07-28 03:13:23 +0000531TargetLowering::~TargetLowering() {
532 delete &TLOF;
533}
Chris Lattnercba82f92005-01-16 07:28:11 +0000534
Chris Lattner310968c2005-01-07 07:44:53 +0000535/// computeRegisterProperties - Once all of the register classes are added,
536/// this allows us to compute derived properties we expose.
537void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000539 "Too many value types for ValueTypeActions to hold!");
540
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000541 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000543 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000545 }
546 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000548
Chris Lattner310968c2005-01-07 07:44:53 +0000549 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000551 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000553
554 // Every integer value type larger than this largest register takes twice as
555 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000556 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 EVT EVT = (MVT::SimpleValueType)ExpandedReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000558 if (!EVT.isInteger())
559 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000560 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
562 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000563 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000564 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000565
566 // Inspect all of the ValueType's smaller than the largest integer
567 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000568 unsigned LegalIntReg = LargestIntReg;
569 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 IntReg >= (unsigned)MVT::i1; --IntReg) {
571 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000572 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000573 LegalIntReg = IntReg;
574 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000575 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000577 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000578 }
579 }
580
Dale Johannesen161e8972007-10-05 20:04:43 +0000581 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 if (!isTypeLegal(MVT::ppcf128)) {
583 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
584 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
585 TransformToType[MVT::ppcf128] = MVT::f64;
586 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000587 }
588
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000589 // Decide how to handle f64. If the target does not have native f64 support,
590 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 if (!isTypeLegal(MVT::f64)) {
592 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
593 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
594 TransformToType[MVT::f64] = MVT::i64;
595 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000596 }
597
598 // Decide how to handle f32. If the target does not have native support for
599 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 if (!isTypeLegal(MVT::f32)) {
601 if (isTypeLegal(MVT::f64)) {
602 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
603 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
604 TransformToType[MVT::f32] = MVT::f64;
605 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000606 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
608 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
609 TransformToType[MVT::f32] = MVT::i32;
610 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000611 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000612 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000613
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000614 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
616 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
617 EVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000618 if (!isTypeLegal(VT)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000619 EVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000620 unsigned NumIntermediates;
621 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000622 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000623 IntermediateVT, NumIntermediates,
624 RegisterVT);
625 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000626
627 // Determine if there is a legal wider type.
628 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000629 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000630 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
632 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000633 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
634 SVT.getVectorNumElements() > NElts) {
635 TransformToType[i] = SVT;
636 ValueTypeActions.setTypeAction(VT, Promote);
637 IsLegalWiderType = true;
638 break;
639 }
640 }
641 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000642 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000643 if (NVT == VT) {
644 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000646 ValueTypeActions.setTypeAction(VT, Expand);
647 } else {
648 TransformToType[i] = NVT;
649 ValueTypeActions.setTypeAction(VT, Promote);
650 }
651 }
Dan Gohman7f321562007-06-25 16:23:39 +0000652 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000653 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000654}
Chris Lattnercba82f92005-01-16 07:28:11 +0000655
Evan Cheng72261582005-12-20 06:22:03 +0000656const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
657 return NULL;
658}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000659
Scott Michel5b8f82e2008-03-10 15:42:14 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
662 return getValueType(TD->getIntPtrType()).getSimpleVT().SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000663}
664
665
Dan Gohman7f321562007-06-25 16:23:39 +0000666/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000667/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
668/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
669/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000670///
Dan Gohman7f321562007-06-25 16:23:39 +0000671/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000672/// register. It also returns the VT and quantity of the intermediate values
673/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000674///
Owen Andersone50ed302009-08-10 22:56:29 +0000675unsigned TargetLowering::getVectorTypeBreakdown(EVT VT,
676 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000677 unsigned &NumIntermediates,
Owen Andersone50ed302009-08-10 22:56:29 +0000678 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000679 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000680 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000681 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000682
683 unsigned NumVectorRegs = 1;
684
Nate Begemand73ab882007-11-27 19:28:48 +0000685 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
686 // could break down into LHS/RHS like LegalizeDAG does.
687 if (!isPowerOf2_32(NumElts)) {
688 NumVectorRegs = NumElts;
689 NumElts = 1;
690 }
691
Chris Lattnerdc879292006-03-31 00:28:56 +0000692 // Divide the input until we get to a supported size. This will always
693 // end with a scalar if the target doesn't support vectors.
Owen Andersone50ed302009-08-10 22:56:29 +0000694 while (NumElts > 1 && !isTypeLegal(EVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000695 NumElts >>= 1;
696 NumVectorRegs <<= 1;
697 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000698
699 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000700
Owen Andersone50ed302009-08-10 22:56:29 +0000701 EVT NewVT = EVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000702 if (!isTypeLegal(NewVT))
703 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000704 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000705
Owen Andersone50ed302009-08-10 22:56:29 +0000706 EVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000707 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000708 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000709 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000710 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000711 } else {
712 // Otherwise, promotion or legal types use the same number of registers as
713 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000714 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000715 }
716
Evan Chenge9b3da12006-05-17 18:10:06 +0000717 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000718}
719
Mon P Wang0c397192008-10-30 08:01:45 +0000720/// getWidenVectorType: given a vector type, returns the type to widen to
721/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000722/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000723/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000724/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000725EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000726 assert(VT.isVector());
727 if (isTypeLegal(VT))
728 return VT;
729
730 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000732}
733
Evan Cheng3ae05432008-01-24 00:22:01 +0000734/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000735/// function arguments in the caller parameter area. This is the actual
736/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000737unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000738 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000739}
740
Dan Gohman475871a2008-07-27 21:46:04 +0000741SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
742 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000743 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000744 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000745 return Table;
746}
747
Dan Gohman6520e202008-10-18 02:06:02 +0000748bool
749TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
750 // Assume that everything is safe in static mode.
751 if (getTargetMachine().getRelocationModel() == Reloc::Static)
752 return true;
753
754 // In dynamic-no-pic mode, assume that known defined values are safe.
755 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
756 GA &&
757 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000758 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000759 return true;
760
761 // Otherwise assume nothing is safe.
762 return false;
763}
764
Chris Lattnereb8146b2006-02-04 02:13:02 +0000765//===----------------------------------------------------------------------===//
766// Optimization Methods
767//===----------------------------------------------------------------------===//
768
Nate Begeman368e18d2006-02-16 21:11:51 +0000769/// ShrinkDemandedConstant - Check to see if the specified operand of the
770/// specified instruction is a constant integer. If so, check to see if there
771/// are any bits set in the constant that are not demanded. If so, shrink the
772/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000773bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000774 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000775 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000776
Chris Lattnerec665152006-02-26 23:36:02 +0000777 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000778 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000779 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000780 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000781 case ISD::AND:
782 case ISD::OR: {
783 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
784 if (!C) return false;
785
786 if (Op.getOpcode() == ISD::XOR &&
787 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
788 return false;
789
790 // if we can expand it to have all bits set, do it
791 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000793 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
794 DAG.getConstant(Demanded &
795 C->getAPIntValue(),
796 VT));
797 return CombineTo(Op, New);
798 }
799
Nate Begemande996292006-02-03 22:24:05 +0000800 break;
801 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000802 }
803
Nate Begemande996292006-02-03 22:24:05 +0000804 return false;
805}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000806
Dan Gohman97121ba2009-04-08 00:15:30 +0000807/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
808/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
809/// cast, but it could be generalized for targets with other types of
810/// implicit widening casts.
811bool
812TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
813 unsigned BitWidth,
814 const APInt &Demanded,
815 DebugLoc dl) {
816 assert(Op.getNumOperands() == 2 &&
817 "ShrinkDemandedOp only supports binary operators!");
818 assert(Op.getNode()->getNumValues() == 1 &&
819 "ShrinkDemandedOp only supports nodes with one result!");
820
821 // Don't do this if the node has another user, which may require the
822 // full value.
823 if (!Op.getNode()->hasOneUse())
824 return false;
825
826 // Search for the smallest integer type with free casts to and from
827 // Op's type. For expedience, just check power-of-2 integer types.
828 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
829 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
830 if (!isPowerOf2_32(SmallVTBits))
831 SmallVTBits = NextPowerOf2(SmallVTBits);
832 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000833 EVT SmallVT = EVT::getIntegerVT(SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000834 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
835 TLI.isZExtFree(SmallVT, Op.getValueType())) {
836 // We found a type with free casts.
837 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
838 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
839 Op.getNode()->getOperand(0)),
840 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
841 Op.getNode()->getOperand(1)));
842 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
843 return CombineTo(Op, Z);
844 }
845 }
846 return false;
847}
848
Nate Begeman368e18d2006-02-16 21:11:51 +0000849/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
850/// DemandedMask bits of the result of Op are ever used downstream. If we can
851/// use this information to simplify Op, create a new simplified DAG node and
852/// return true, returning the original and new nodes in Old and New. Otherwise,
853/// analyze the expression and return a mask of KnownOne and KnownZero bits for
854/// the expression (used to simplify the caller). The KnownZero/One bits may
855/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000856bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000857 const APInt &DemandedMask,
858 APInt &KnownZero,
859 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000860 TargetLoweringOpt &TLO,
861 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000862 unsigned BitWidth = DemandedMask.getBitWidth();
863 assert(Op.getValueSizeInBits() == BitWidth &&
864 "Mask size mismatches value type size!");
865 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000866 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000867
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000868 // Don't know anything.
869 KnownZero = KnownOne = APInt(BitWidth, 0);
870
Nate Begeman368e18d2006-02-16 21:11:51 +0000871 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000872 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000873 if (Depth != 0) {
874 // If not at the root, Just compute the KnownZero/KnownOne bits to
875 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000876 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000877 return false;
878 }
879 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000880 // just set the NewMask to all bits.
881 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000882 } else if (DemandedMask == 0) {
883 // Not demanding any bits from Op.
884 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000885 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000886 return false;
887 } else if (Depth == 6) { // Limit search depth.
888 return false;
889 }
890
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000891 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000892 switch (Op.getOpcode()) {
893 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000894 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000895 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
896 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000897 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000898 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000899 // If the RHS is a constant, check to see if the LHS would be zero without
900 // using the bits from the RHS. Below, we use knowledge about the RHS to
901 // simplify the LHS, here we're using information from the LHS to simplify
902 // the RHS.
903 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000904 APInt LHSZero, LHSOne;
905 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000906 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000907 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000908 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000909 return TLO.CombineTo(Op, Op.getOperand(0));
910 // If any of the set bits in the RHS are known zero on the LHS, shrink
911 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000912 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000913 return true;
914 }
915
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000916 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000917 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000918 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000919 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000920 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000921 KnownZero2, KnownOne2, TLO, Depth+1))
922 return true;
923 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
924
925 // If all of the demanded bits are known one on one side, return the other.
926 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000927 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000928 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000929 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000930 return TLO.CombineTo(Op, Op.getOperand(1));
931 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000932 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000933 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
934 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000935 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000936 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000937 // If the operation can be done in a smaller type, do so.
938 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
939 return true;
940
Nate Begeman368e18d2006-02-16 21:11:51 +0000941 // Output known-1 bits are only known if set in both the LHS & RHS.
942 KnownOne &= KnownOne2;
943 // Output known-0 are known to be clear if zero in either the LHS | RHS.
944 KnownZero |= KnownZero2;
945 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000946 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000947 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000948 KnownOne, TLO, Depth+1))
949 return true;
950 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000951 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000952 KnownZero2, KnownOne2, TLO, Depth+1))
953 return true;
954 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
955
956 // If all of the demanded bits are known zero on one side, return the other.
957 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000958 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000959 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000961 return TLO.CombineTo(Op, Op.getOperand(1));
962 // If all of the potentially set bits on one side are known to be set on
963 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000964 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000965 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000966 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000967 return TLO.CombineTo(Op, Op.getOperand(1));
968 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000969 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000970 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000971 // If the operation can be done in a smaller type, do so.
972 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
973 return true;
974
Nate Begeman368e18d2006-02-16 21:11:51 +0000975 // Output known-0 bits are only known if clear in both the LHS & RHS.
976 KnownZero &= KnownZero2;
977 // Output known-1 are known to be set if set in either the LHS | RHS.
978 KnownOne |= KnownOne2;
979 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000980 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000981 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000982 KnownOne, TLO, Depth+1))
983 return true;
984 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000985 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 KnownOne2, TLO, Depth+1))
987 return true;
988 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
989
990 // If all of the demanded bits are known zero on one side, return the other.
991 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000992 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000993 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000994 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000995 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000996 // If the operation can be done in a smaller type, do so.
997 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
998 return true;
999
Chris Lattner3687c1a2006-11-27 21:50:02 +00001000 // If all of the unknown bits are known to be zero on one side or the other
1001 // (but not both) turn this into an *inclusive* or.
1002 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001003 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001004 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001005 Op.getOperand(0),
1006 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001007
1008 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1009 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1010 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1011 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1012
Nate Begeman368e18d2006-02-16 21:11:51 +00001013 // If all of the demanded bits on one side are known, and all of the set
1014 // bits on that side are also known to be set on the other side, turn this
1015 // into an AND, as we know the bits will be cleared.
1016 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001018 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001019 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001020 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001021 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1022 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001023 }
1024 }
1025
1026 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001027 // for XOR, we prefer to force bits to 1 if they will make a -1.
1028 // if we can't force bits, try to shrink constant
1029 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1030 APInt Expanded = C->getAPIntValue() | (~NewMask);
1031 // if we can expand it to have all bits set, do it
1032 if (Expanded.isAllOnesValue()) {
1033 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001034 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001035 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001036 TLO.DAG.getConstant(Expanded, VT));
1037 return TLO.CombineTo(Op, New);
1038 }
1039 // if it already has all the bits set, nothing to change
1040 // but don't shrink either!
1041 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1042 return true;
1043 }
1044 }
1045
Nate Begeman368e18d2006-02-16 21:11:51 +00001046 KnownZero = KnownZeroOut;
1047 KnownOne = KnownOneOut;
1048 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001049 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001051 KnownOne, TLO, Depth+1))
1052 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001053 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001054 KnownOne2, TLO, Depth+1))
1055 return true;
1056 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1057 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1058
1059 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001060 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001061 return true;
1062
1063 // Only known if known in both the LHS and RHS.
1064 KnownOne &= KnownOne2;
1065 KnownZero &= KnownZero2;
1066 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001067 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001068 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001069 KnownOne, TLO, Depth+1))
1070 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001071 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001072 KnownOne2, TLO, Depth+1))
1073 return true;
1074 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1075 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1076
1077 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001078 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001079 return true;
1080
1081 // Only known if known in both the LHS and RHS.
1082 KnownOne &= KnownOne2;
1083 KnownZero &= KnownZero2;
1084 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001085 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001086 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001087 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001089
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001090 // If the shift count is an invalid immediate, don't do anything.
1091 if (ShAmt >= BitWidth)
1092 break;
1093
Chris Lattner895c4ab2007-04-17 21:14:16 +00001094 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1095 // single shift. We can do this if the bottom bits (which are shifted
1096 // out) are never demanded.
1097 if (InOp.getOpcode() == ISD::SRL &&
1098 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001099 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001100 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001101 unsigned Opc = ISD::SHL;
1102 int Diff = ShAmt-C1;
1103 if (Diff < 0) {
1104 Diff = -Diff;
1105 Opc = ISD::SRL;
1106 }
1107
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001109 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001110 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001111 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001112 InOp.getOperand(0), NewSA));
1113 }
1114 }
1115
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001116 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001117 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001118 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001119 KnownZero <<= SA->getZExtValue();
1120 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001121 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001122 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001123 }
1124 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001125 case ISD::SRL:
1126 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001127 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001128 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001129 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001131
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001132 // If the shift count is an invalid immediate, don't do anything.
1133 if (ShAmt >= BitWidth)
1134 break;
1135
Chris Lattner895c4ab2007-04-17 21:14:16 +00001136 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1137 // single shift. We can do this if the top bits (which are shifted out)
1138 // are never demanded.
1139 if (InOp.getOpcode() == ISD::SHL &&
1140 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001141 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001142 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001143 unsigned Opc = ISD::SRL;
1144 int Diff = ShAmt-C1;
1145 if (Diff < 0) {
1146 Diff = -Diff;
1147 Opc = ISD::SHL;
1148 }
1149
Dan Gohman475871a2008-07-27 21:46:04 +00001150 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001151 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001152 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001153 InOp.getOperand(0), NewSA));
1154 }
1155 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001156
1157 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001158 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001159 KnownZero, KnownOne, TLO, Depth+1))
1160 return true;
1161 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001162 KnownZero = KnownZero.lshr(ShAmt);
1163 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001164
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001165 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001166 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001167 }
1168 break;
1169 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001170 // If this is an arithmetic shift right and only the low-bit is set, we can
1171 // always convert this into a logical shr, even if the shift amount is
1172 // variable. The low bit of the shift cannot be an input sign bit unless
1173 // the shift amount is >= the size of the datatype, which is undefined.
1174 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001175 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001176 Op.getOperand(0), Op.getOperand(1)));
1177
Nate Begeman368e18d2006-02-16 21:11:51 +00001178 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001179 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001180 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001181
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001182 // If the shift count is an invalid immediate, don't do anything.
1183 if (ShAmt >= BitWidth)
1184 break;
1185
1186 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001187
1188 // If any of the demanded bits are produced by the sign extension, we also
1189 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001190 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1191 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001192 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001193
1194 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001195 KnownZero, KnownOne, TLO, Depth+1))
1196 return true;
1197 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001198 KnownZero = KnownZero.lshr(ShAmt);
1199 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001200
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001201 // Handle the sign bit, adjusted to where it is now in the mask.
1202 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001203
1204 // If the input sign bit is known to be zero, or if none of the top bits
1205 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001206 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001207 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1208 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001209 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001210 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001211 KnownOne |= HighBits;
1212 }
1213 }
1214 break;
1215 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001216 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001217
Chris Lattnerec665152006-02-26 23:36:02 +00001218 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001219 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001222 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001223
Chris Lattnerec665152006-02-26 23:36:02 +00001224 // If none of the extended bits are demanded, eliminate the sextinreg.
1225 if (NewBits == 0)
1226 return TLO.CombineTo(Op, Op.getOperand(0));
1227
Duncan Sands83ec4b62008-06-06 12:08:01 +00001228 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001229 InSignBit.zext(BitWidth);
1230 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001231 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001232 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001233
Chris Lattnerec665152006-02-26 23:36:02 +00001234 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001235 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001236 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001237
1238 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1239 KnownZero, KnownOne, TLO, Depth+1))
1240 return true;
1241 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1242
1243 // If the sign bit of the input is known set or clear, then we know the
1244 // top bits of the result.
1245
Chris Lattnerec665152006-02-26 23:36:02 +00001246 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001247 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001248 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001249 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001250
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001251 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001252 KnownOne |= NewBits;
1253 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001254 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001255 KnownZero &= ~NewBits;
1256 KnownOne &= ~NewBits;
1257 }
1258 break;
1259 }
Chris Lattnerec665152006-02-26 23:36:02 +00001260 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001261 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1262 APInt InMask = NewMask;
1263 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001264
1265 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 APInt NewBits =
1267 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1268 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001269 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001270 Op.getValueType(),
1271 Op.getOperand(0)));
1272
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001274 KnownZero, KnownOne, TLO, Depth+1))
1275 return true;
1276 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 KnownZero.zext(BitWidth);
1278 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001279 KnownZero |= NewBits;
1280 break;
1281 }
1282 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT InVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001284 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001285 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001286 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001287 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001288
1289 // If none of the top bits are demanded, convert this into an any_extend.
1290 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001291 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1292 Op.getValueType(),
1293 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001294
1295 // Since some of the sign extended bits are demanded, we know that the sign
1296 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001297 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001298 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001299 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001300
1301 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1302 KnownOne, TLO, Depth+1))
1303 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001304 KnownZero.zext(BitWidth);
1305 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001306
1307 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001308 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001309 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001310 Op.getValueType(),
1311 Op.getOperand(0)));
1312
1313 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001314 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001315 KnownOne |= NewBits;
1316 KnownZero &= ~NewBits;
1317 } else { // Otherwise, top bits aren't known.
1318 KnownOne &= ~NewBits;
1319 KnownZero &= ~NewBits;
1320 }
1321 break;
1322 }
1323 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001324 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1325 APInt InMask = NewMask;
1326 InMask.trunc(OperandBitWidth);
1327 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001328 KnownZero, KnownOne, TLO, Depth+1))
1329 return true;
1330 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001331 KnownZero.zext(BitWidth);
1332 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001333 break;
1334 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001335 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001336 // Simplify the input, using demanded bit information, and compute the known
1337 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 APInt TruncMask = NewMask;
1339 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1340 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001341 KnownZero, KnownOne, TLO, Depth+1))
1342 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001343 KnownZero.trunc(BitWidth);
1344 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001345
1346 // If the input is only used by this truncate, see if we can shrink it based
1347 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001348 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001349 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001350 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001351 switch (In.getOpcode()) {
1352 default: break;
1353 case ISD::SRL:
1354 // Shrink SRL by a constant if none of the high bits shifted in are
1355 // demanded.
1356 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001357 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1358 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001359 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001360 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001361
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001362 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001363 // None of the shifted in bits are needed. Add a truncate of the
1364 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001365 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001366 Op.getValueType(),
1367 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001368 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1369 Op.getValueType(),
1370 NewTrunc,
1371 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001372 }
1373 }
1374 break;
1375 }
1376 }
1377
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001378 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001379 break;
1380 }
Chris Lattnerec665152006-02-26 23:36:02 +00001381 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001382 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001383 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001384 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001385 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001386 KnownZero, KnownOne, TLO, Depth+1))
1387 return true;
1388 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001389 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001390 break;
1391 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001392 case ISD::BIT_CONVERT:
1393#if 0
1394 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1395 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001396 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1398 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001399 // Only do this xform if FGETSIGN is valid or if before legalize.
1400 if (!TLO.AfterLegalize ||
1401 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1402 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1403 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001404 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001405 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001406 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001407 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001408 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1409 Sign, ShAmt));
1410 }
1411 }
1412#endif
1413 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001414 case ISD::ADD:
1415 case ISD::MUL:
1416 case ISD::SUB: {
1417 // Add, Sub, and Mul don't demand any bits in positions beyond that
1418 // of the highest bit demanded of them.
1419 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1420 BitWidth - NewMask.countLeadingZeros());
1421 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1422 KnownOne2, TLO, Depth+1))
1423 return true;
1424 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1425 KnownOne2, TLO, Depth+1))
1426 return true;
1427 // See if the operation should be performed at a smaller bit width.
1428 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1429 return true;
1430 }
1431 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001432 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001433 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001434 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001435 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001436 }
Chris Lattnerec665152006-02-26 23:36:02 +00001437
1438 // If we know the value of all of the demanded bits, return this as a
1439 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001440 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001441 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1442
Nate Begeman368e18d2006-02-16 21:11:51 +00001443 return false;
1444}
1445
Nate Begeman368e18d2006-02-16 21:11:51 +00001446/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1447/// in Mask are known to be either zero or one and return them in the
1448/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001449void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001450 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001451 APInt &KnownZero,
1452 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001453 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001454 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001455 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1456 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1457 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1458 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001459 "Should use MaskedValueIsZero if you don't know whether Op"
1460 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001461 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001462}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001463
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001464/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1465/// targets that want to expose additional information about sign bits to the
1466/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001467unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001468 unsigned Depth) const {
1469 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1470 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1471 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1472 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1473 "Should use ComputeNumSignBits if you don't know whether Op"
1474 " is a target node!");
1475 return 1;
1476}
1477
Dan Gohman97d11632009-02-15 23:59:32 +00001478/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1479/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1480/// determine which bit is set.
1481///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001482static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001483 // A left-shift of a constant one will have exactly one bit set, because
1484 // shifting the bit off the end is undefined.
1485 if (Val.getOpcode() == ISD::SHL)
1486 if (ConstantSDNode *C =
1487 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1488 if (C->getAPIntValue() == 1)
1489 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001490
Dan Gohman97d11632009-02-15 23:59:32 +00001491 // Similarly, a right-shift of a constant sign-bit will have exactly
1492 // one bit set.
1493 if (Val.getOpcode() == ISD::SRL)
1494 if (ConstantSDNode *C =
1495 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1496 if (C->getAPIntValue().isSignBit())
1497 return true;
1498
1499 // More could be done here, though the above checks are enough
1500 // to handle some common cases.
1501
1502 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001503 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001504 unsigned BitWidth = OpVT.getSizeInBits();
1505 APInt Mask = APInt::getAllOnesValue(BitWidth);
1506 APInt KnownZero, KnownOne;
1507 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001508 return (KnownZero.countPopulation() == BitWidth - 1) &&
1509 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001510}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001511
Evan Chengfa1eb272007-02-08 22:13:59 +00001512/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001513/// and cc. If it is unable to simplify it, return a null SDValue.
1514SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001515TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001516 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001517 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001518 SelectionDAG &DAG = DCI.DAG;
1519
1520 // These setcc operations always fold.
1521 switch (Cond) {
1522 default: break;
1523 case ISD::SETFALSE:
1524 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1525 case ISD::SETTRUE:
1526 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1527 }
1528
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001529 if (isa<ConstantSDNode>(N0.getNode())) {
1530 // Ensure that the constant occurs on the RHS, and fold constant
1531 // comparisons.
1532 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1533 }
1534
Gabor Greifba36cb52008-08-28 21:40:38 +00001535 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001536 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001537
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001538 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1539 // equality comparison, then we're just comparing whether X itself is
1540 // zero.
1541 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1542 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1543 N0.getOperand(1).getOpcode() == ISD::Constant) {
1544 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1545 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1546 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1547 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1548 // (srl (ctlz x), 5) == 0 -> X != 0
1549 // (srl (ctlz x), 5) != 1 -> X != 0
1550 Cond = ISD::SETNE;
1551 } else {
1552 // (srl (ctlz x), 5) != 0 -> X == 0
1553 // (srl (ctlz x), 5) == 1 -> X == 0
1554 Cond = ISD::SETEQ;
1555 }
1556 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1557 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1558 Zero, Cond);
1559 }
1560 }
1561
1562 // If the LHS is '(and load, const)', the RHS is 0,
1563 // the test is for equality or unsigned, and all 1 bits of the const are
1564 // in the same partial word, see if we can shorten the load.
1565 if (DCI.isBeforeLegalize() &&
1566 N0.getOpcode() == ISD::AND && C1 == 0 &&
1567 N0.getNode()->hasOneUse() &&
1568 isa<LoadSDNode>(N0.getOperand(0)) &&
1569 N0.getOperand(0).getNode()->hasOneUse() &&
1570 isa<ConstantSDNode>(N0.getOperand(1))) {
1571 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1572 uint64_t bestMask = 0;
1573 unsigned bestWidth = 0, bestOffset = 0;
1574 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1575 // FIXME: This uses getZExtValue() below so it only works on i64 and
1576 // below.
1577 N0.getValueType().getSizeInBits() <= 64) {
1578 unsigned origWidth = N0.getValueType().getSizeInBits();
1579 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1580 // 8 bits, but have to be careful...
1581 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1582 origWidth = Lod->getMemoryVT().getSizeInBits();
1583 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1584 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1585 uint64_t newMask = (1ULL << width) - 1;
1586 for (unsigned offset=0; offset<origWidth/width; offset++) {
1587 if ((newMask & Mask) == Mask) {
1588 if (!TD->isLittleEndian())
1589 bestOffset = (origWidth/width - offset - 1) * (width/8);
1590 else
1591 bestOffset = (uint64_t)offset * (width/8);
1592 bestMask = Mask >> (offset * (width/8) * 8);
1593 bestWidth = width;
1594 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001595 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001596 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001597 }
1598 }
1599 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001600 if (bestWidth) {
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT newVT = EVT::getIntegerVT(bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001602 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001603 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001604 SDValue Ptr = Lod->getBasePtr();
1605 if (bestOffset != 0)
1606 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1607 DAG.getConstant(bestOffset, PtrType));
1608 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1609 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1610 Lod->getSrcValue(),
1611 Lod->getSrcValueOffset() + bestOffset,
1612 false, NewAlign);
1613 return DAG.getSetCC(dl, VT,
1614 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1615 DAG.getConstant(bestMask, newVT)),
1616 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001617 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001618 }
1619 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001620
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001621 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1622 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1623 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1624
1625 // If the comparison constant has bits in the upper part, the
1626 // zero-extended value could never match.
1627 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1628 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001629 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001630 case ISD::SETUGT:
1631 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001632 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001633 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001634 case ISD::SETULE:
1635 case ISD::SETNE: return DAG.getConstant(1, VT);
1636 case ISD::SETGT:
1637 case ISD::SETGE:
1638 // True if the sign bit of C1 is set.
1639 return DAG.getConstant(C1.isNegative(), VT);
1640 case ISD::SETLT:
1641 case ISD::SETLE:
1642 // True if the sign bit of C1 isn't set.
1643 return DAG.getConstant(C1.isNonNegative(), VT);
1644 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001645 break;
1646 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001647 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001648
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001649 // Otherwise, we can perform the comparison with the low bits.
1650 switch (Cond) {
1651 case ISD::SETEQ:
1652 case ISD::SETNE:
1653 case ISD::SETUGT:
1654 case ISD::SETUGE:
1655 case ISD::SETULT:
1656 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001657 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001658 if (DCI.isBeforeLegalizeOps() ||
1659 (isOperationLegal(ISD::SETCC, newVT) &&
1660 getCondCodeAction(Cond, newVT)==Legal))
1661 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1662 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1663 Cond);
1664 break;
1665 }
1666 default:
1667 break; // todo, be more careful with signed comparisons
1668 }
1669 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1670 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001671 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001672 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001673 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001674 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1675
1676 // If the extended part has any inconsistent bits, it cannot ever
1677 // compare equal. In other words, they have to be all ones or all
1678 // zeros.
1679 APInt ExtBits =
1680 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1681 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1682 return DAG.getConstant(Cond == ISD::SETNE, VT);
1683
1684 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001685 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001686 if (Op0Ty == ExtSrcTy) {
1687 ZextOp = N0.getOperand(0);
1688 } else {
1689 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1690 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1691 DAG.getConstant(Imm, Op0Ty));
1692 }
1693 if (!DCI.isCalledByLegalizer())
1694 DCI.AddToWorklist(ZextOp.getNode());
1695 // Otherwise, make this a use of a zext.
1696 return DAG.getSetCC(dl, VT, ZextOp,
1697 DAG.getConstant(C1 & APInt::getLowBitsSet(
1698 ExtDstTyBits,
1699 ExtSrcTyBits),
1700 ExtDstTy),
1701 Cond);
1702 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1703 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1704
1705 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1706 if (N0.getOpcode() == ISD::SETCC) {
1707 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1708 if (TrueWhenTrue)
1709 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001710
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001711 // Invert the condition.
1712 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1713 CC = ISD::getSetCCInverse(CC,
1714 N0.getOperand(0).getValueType().isInteger());
1715 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001716 }
1717
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001718 if ((N0.getOpcode() == ISD::XOR ||
1719 (N0.getOpcode() == ISD::AND &&
1720 N0.getOperand(0).getOpcode() == ISD::XOR &&
1721 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1722 isa<ConstantSDNode>(N0.getOperand(1)) &&
1723 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1724 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1725 // can only do this if the top bits are known zero.
1726 unsigned BitWidth = N0.getValueSizeInBits();
1727 if (DAG.MaskedValueIsZero(N0,
1728 APInt::getHighBitsSet(BitWidth,
1729 BitWidth-1))) {
1730 // Okay, get the un-inverted input value.
1731 SDValue Val;
1732 if (N0.getOpcode() == ISD::XOR)
1733 Val = N0.getOperand(0);
1734 else {
1735 assert(N0.getOpcode() == ISD::AND &&
1736 N0.getOperand(0).getOpcode() == ISD::XOR);
1737 // ((X^1)&1)^1 -> X & 1
1738 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1739 N0.getOperand(0).getOperand(0),
1740 N0.getOperand(1));
1741 }
1742 return DAG.getSetCC(dl, VT, Val, N1,
1743 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1744 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001745 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001746 }
1747
1748 APInt MinVal, MaxVal;
1749 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1750 if (ISD::isSignedIntSetCC(Cond)) {
1751 MinVal = APInt::getSignedMinValue(OperandBitSize);
1752 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1753 } else {
1754 MinVal = APInt::getMinValue(OperandBitSize);
1755 MaxVal = APInt::getMaxValue(OperandBitSize);
1756 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001757
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001758 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1759 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1760 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1761 // X >= C0 --> X > (C0-1)
1762 return DAG.getSetCC(dl, VT, N0,
1763 DAG.getConstant(C1-1, N1.getValueType()),
1764 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1765 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001766
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001767 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1768 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1769 // X <= C0 --> X < (C0+1)
1770 return DAG.getSetCC(dl, VT, N0,
1771 DAG.getConstant(C1+1, N1.getValueType()),
1772 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1773 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001774
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001775 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1776 return DAG.getConstant(0, VT); // X < MIN --> false
1777 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1778 return DAG.getConstant(1, VT); // X >= MIN --> true
1779 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1780 return DAG.getConstant(0, VT); // X > MAX --> false
1781 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1782 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001783
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001784 // Canonicalize setgt X, Min --> setne X, Min
1785 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1786 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1787 // Canonicalize setlt X, Max --> setne X, Max
1788 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1789 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001790
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001791 // If we have setult X, 1, turn it into seteq X, 0
1792 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1793 return DAG.getSetCC(dl, VT, N0,
1794 DAG.getConstant(MinVal, N0.getValueType()),
1795 ISD::SETEQ);
1796 // If we have setugt X, Max-1, turn it into seteq X, Max
1797 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1798 return DAG.getSetCC(dl, VT, N0,
1799 DAG.getConstant(MaxVal, N0.getValueType()),
1800 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001801
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001802 // If we have "setcc X, C0", check to see if we can shrink the immediate
1803 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001804
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001805 // SETUGT X, SINTMAX -> SETLT X, 0
1806 if (Cond == ISD::SETUGT &&
1807 C1 == APInt::getSignedMaxValue(OperandBitSize))
1808 return DAG.getSetCC(dl, VT, N0,
1809 DAG.getConstant(0, N1.getValueType()),
1810 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001811
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001812 // SETULT X, SINTMIN -> SETGT X, -1
1813 if (Cond == ISD::SETULT &&
1814 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1815 SDValue ConstMinusOne =
1816 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1817 N1.getValueType());
1818 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1819 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001820
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001821 // Fold bit comparisons when we can.
1822 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1823 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1824 if (ConstantSDNode *AndRHS =
1825 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001827 getPointerTy() : getShiftAmountTy();
1828 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1829 // Perform the xform if the AND RHS is a single bit.
1830 if (isPowerOf2_64(AndRHS->getZExtValue())) {
1831 return DAG.getNode(ISD::SRL, dl, VT, N0,
1832 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1833 ShiftTy));
1834 }
1835 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1836 // (X & 8) == 8 --> (X & 8) >> 3
1837 // Perform the xform if C1 is a single bit.
1838 if (C1.isPowerOf2()) {
1839 return DAG.getNode(ISD::SRL, dl, VT, N0,
1840 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001841 }
1842 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001843 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001844 }
1845
Gabor Greifba36cb52008-08-28 21:40:38 +00001846 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001847 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001848 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001849 if (O.getNode()) return O;
1850 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001851 // If the RHS of an FP comparison is a constant, simplify it away in
1852 // some cases.
1853 if (CFP->getValueAPF().isNaN()) {
1854 // If an operand is known to be a nan, we can fold it.
1855 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001857 case 0: // Known false.
1858 return DAG.getConstant(0, VT);
1859 case 1: // Known true.
1860 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001861 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001862 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001863 }
1864 }
1865
1866 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1867 // constant if knowing that the operand is non-nan is enough. We prefer to
1868 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1869 // materialize 0.0.
1870 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001871 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001872 }
1873
1874 if (N0 == N1) {
1875 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001876 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001877 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1878 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1879 if (UOF == 2) // FP operators that are undefined on NaNs.
1880 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1881 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1882 return DAG.getConstant(UOF, VT);
1883 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1884 // if it is not already.
1885 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1886 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001887 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001888 }
1889
1890 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001891 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001892 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1893 N0.getOpcode() == ISD::XOR) {
1894 // Simplify (X+Y) == (X+Z) --> Y == Z
1895 if (N0.getOpcode() == N1.getOpcode()) {
1896 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001897 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001898 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001899 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001900 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1901 // If X op Y == Y op X, try other combinations.
1902 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001903 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1904 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001905 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001906 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1907 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001908 }
1909 }
1910
1911 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1912 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1913 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001914 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001915 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001916 DAG.getConstant(RHSC->getAPIntValue()-
1917 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001918 N0.getValueType()), Cond);
1919 }
1920
1921 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1922 if (N0.getOpcode() == ISD::XOR)
1923 // If we know that all of the inverted bits are zero, don't bother
1924 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001925 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1926 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001927 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001928 DAG.getConstant(LHSR->getAPIntValue() ^
1929 RHSC->getAPIntValue(),
1930 N0.getValueType()),
1931 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001932 }
1933
1934 // Turn (C1-X) == C2 --> X == C1-C2
1935 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001936 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001937 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001938 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001939 DAG.getConstant(SUBC->getAPIntValue() -
1940 RHSC->getAPIntValue(),
1941 N0.getValueType()),
1942 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001943 }
1944 }
1945 }
1946
1947 // Simplify (X+Z) == X --> Z == 0
1948 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001949 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001950 DAG.getConstant(0, N0.getValueType()), Cond);
1951 if (N0.getOperand(1) == N1) {
1952 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001953 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001954 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001955 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001956 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1957 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001958 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001959 N1,
1960 DAG.getConstant(1, getShiftAmountTy()));
1961 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001962 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001963 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001964 }
1965 }
1966 }
1967
1968 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1969 N1.getOpcode() == ISD::XOR) {
1970 // Simplify X == (X+Z) --> Z == 0
1971 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001972 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001973 DAG.getConstant(0, N1.getValueType()), Cond);
1974 } else if (N1.getOperand(1) == N0) {
1975 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001976 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001977 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001978 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001979 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1980 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001981 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001982 DAG.getConstant(1, getShiftAmountTy()));
1983 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001984 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001985 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001986 }
1987 }
1988 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001989
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001990 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001991 // Note that where y is variable and is known to have at most
1992 // one bit set (for example, if it is z&1) we cannot do this;
1993 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001994 if (N0.getOpcode() == ISD::AND)
1995 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001996 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001997 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1998 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001999 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002000 }
2001 }
2002 if (N1.getOpcode() == ISD::AND)
2003 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002004 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002005 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2006 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002007 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002008 }
2009 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002010 }
2011
2012 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002015 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002016 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002017 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2019 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002020 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002021 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002022 break;
2023 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002025 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002026 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2027 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 Temp = DAG.getNOT(dl, N0, MVT::i1);
2029 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002030 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002031 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002032 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002033 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2034 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 Temp = DAG.getNOT(dl, N1, MVT::i1);
2036 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002037 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002038 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002039 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002040 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2041 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 Temp = DAG.getNOT(dl, N0, MVT::i1);
2043 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002044 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002045 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002046 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002047 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2048 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 Temp = DAG.getNOT(dl, N1, MVT::i1);
2050 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002051 break;
2052 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002054 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002056 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002057 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002058 }
2059 return N0;
2060 }
2061
2062 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002063 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002064}
2065
Evan Chengad4196b2008-05-12 19:56:52 +00002066/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2067/// node is a GlobalAddress + offset.
2068bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2069 int64_t &Offset) const {
2070 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002071 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2072 GA = GASD->getGlobal();
2073 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002074 return true;
2075 }
2076
2077 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue N1 = N->getOperand(0);
2079 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002080 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002081 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2082 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002083 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002084 return true;
2085 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002086 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002087 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2088 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002089 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002090 return true;
2091 }
2092 }
2093 }
2094 return false;
2095}
2096
2097
Nate Begemanabc01992009-06-05 21:37:30 +00002098/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
2099/// location that is 'Dist' units away from the location that the 'Base' load
2100/// is loading from.
2101bool TargetLowering::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
2102 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002103 const MachineFrameInfo *MFI) const {
Nate Begemanabc01992009-06-05 21:37:30 +00002104 if (LD->getChain() != Base->getChain())
Evan Chengad4196b2008-05-12 19:56:52 +00002105 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00002106 EVT VT = LD->getValueType(0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002107 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002108 return false;
2109
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue Loc = LD->getOperand(1);
2111 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002112 if (Loc.getOpcode() == ISD::FrameIndex) {
2113 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2114 return false;
2115 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2116 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2117 int FS = MFI->getObjectSize(FI);
2118 int BFS = MFI->getObjectSize(BFI);
2119 if (FS != BFS || FS != (int)Bytes) return false;
2120 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2121 }
Nate Begemanabc01992009-06-05 21:37:30 +00002122 if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
2123 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
2124 if (V && (V->getSExtValue() == Dist*Bytes))
2125 return true;
2126 }
Evan Chengad4196b2008-05-12 19:56:52 +00002127
2128 GlobalValue *GV1 = NULL;
2129 GlobalValue *GV2 = NULL;
2130 int64_t Offset1 = 0;
2131 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002132 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2133 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002134 if (isGA1 && isGA2 && GV1 == GV2)
2135 return Offset1 == (Offset2 + Dist*Bytes);
2136 return false;
2137}
2138
2139
Dan Gohman475871a2008-07-27 21:46:04 +00002140SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002141PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2142 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002143 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002144}
2145
Chris Lattnereb8146b2006-02-04 02:13:02 +00002146//===----------------------------------------------------------------------===//
2147// Inline Assembler Implementation Methods
2148//===----------------------------------------------------------------------===//
2149
Chris Lattner4376fea2008-04-27 00:09:47 +00002150
Chris Lattnereb8146b2006-02-04 02:13:02 +00002151TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002152TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002153 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002154 if (Constraint.size() == 1) {
2155 switch (Constraint[0]) {
2156 default: break;
2157 case 'r': return C_RegisterClass;
2158 case 'm': // memory
2159 case 'o': // offsetable
2160 case 'V': // not offsetable
2161 return C_Memory;
2162 case 'i': // Simple Integer or Relocatable Constant
2163 case 'n': // Simple Integer
2164 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002165 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002166 case 'I': // Target registers.
2167 case 'J':
2168 case 'K':
2169 case 'L':
2170 case 'M':
2171 case 'N':
2172 case 'O':
2173 case 'P':
2174 return C_Other;
2175 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002176 }
Chris Lattner065421f2007-03-25 02:18:14 +00002177
2178 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2179 Constraint[Constraint.size()-1] == '}')
2180 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002181 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002182}
2183
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002184/// LowerXConstraint - try to replace an X constraint, which matches anything,
2185/// with another that has more specific requirements based on the type of the
2186/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002187const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002188 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002189 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002190 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002191 return "f"; // works for many targets
2192 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002193}
2194
Chris Lattner48884cd2007-08-25 00:47:38 +00002195/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2196/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002197void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002198 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002199 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002200 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002201 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002202 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002203 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002204 case 'X': // Allows any operand; labels (basic block) use this.
2205 if (Op.getOpcode() == ISD::BasicBlock) {
2206 Ops.push_back(Op);
2207 return;
2208 }
2209 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002210 case 'i': // Simple Integer or Relocatable Constant
2211 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002212 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002213 // These operands are interested in values of the form (GV+C), where C may
2214 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2215 // is possible and fine if either GV or C are missing.
2216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2217 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2218
2219 // If we have "(add GV, C)", pull out GV/C
2220 if (Op.getOpcode() == ISD::ADD) {
2221 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2222 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2223 if (C == 0 || GA == 0) {
2224 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2225 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2226 }
2227 if (C == 0 || GA == 0)
2228 C = 0, GA = 0;
2229 }
2230
2231 // If we find a valid operand, map to the TargetXXX version so that the
2232 // value itself doesn't get selected.
2233 if (GA) { // Either &GV or &GV+C
2234 if (ConstraintLetter != 'n') {
2235 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002236 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002237 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2238 Op.getValueType(), Offs));
2239 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002240 }
2241 }
2242 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002243 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002244 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002245 // gcc prints these as sign extended. Sign extend value to 64 bits
2246 // now; without this it would get ZExt'd later in
2247 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2248 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002250 return;
2251 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002252 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002253 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002254 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002255 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002256}
2257
Chris Lattner4ccb0702006-01-26 20:37:03 +00002258std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002259getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002260 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002261 return std::vector<unsigned>();
2262}
2263
2264
2265std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002266getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002267 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002268 if (Constraint[0] != '{')
2269 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002270 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2271
2272 // Remove the braces from around the name.
2273 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002274
2275 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002276 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2277 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002278 E = RI->regclass_end(); RCI != E; ++RCI) {
2279 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002280
2281 // If none of the the value types for this register class are valid, we
2282 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2283 bool isLegal = false;
2284 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2285 I != E; ++I) {
2286 if (isTypeLegal(*I)) {
2287 isLegal = true;
2288 break;
2289 }
2290 }
2291
2292 if (!isLegal) continue;
2293
Chris Lattner1efa40f2006-02-22 00:56:39 +00002294 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2295 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002296 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002297 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002298 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002299 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002300
Chris Lattner1efa40f2006-02-22 00:56:39 +00002301 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002302}
Evan Cheng30b37b52006-03-13 23:18:16 +00002303
2304//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002305// Constraint Selection.
2306
Chris Lattner6bdcda32008-10-17 16:47:46 +00002307/// isMatchingInputConstraint - Return true of this is an input operand that is
2308/// a matching constraint like "4".
2309bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002310 assert(!ConstraintCode.empty() && "No known constraint!");
2311 return isdigit(ConstraintCode[0]);
2312}
2313
2314/// getMatchedOperand - If this is an input matching constraint, this method
2315/// returns the output operand it matches.
2316unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2317 assert(!ConstraintCode.empty() && "No known constraint!");
2318 return atoi(ConstraintCode.c_str());
2319}
2320
2321
Chris Lattner4376fea2008-04-27 00:09:47 +00002322/// getConstraintGenerality - Return an integer indicating how general CT
2323/// is.
2324static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2325 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002326 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002327 case TargetLowering::C_Other:
2328 case TargetLowering::C_Unknown:
2329 return 0;
2330 case TargetLowering::C_Register:
2331 return 1;
2332 case TargetLowering::C_RegisterClass:
2333 return 2;
2334 case TargetLowering::C_Memory:
2335 return 3;
2336 }
2337}
2338
2339/// ChooseConstraint - If there are multiple different constraints that we
2340/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002341/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002342/// Other -> immediates and magic values
2343/// Register -> one specific register
2344/// RegisterClass -> a group of regs
2345/// Memory -> memory
2346/// Ideally, we would pick the most specific constraint possible: if we have
2347/// something that fits into a register, we would pick it. The problem here
2348/// is that if we have something that could either be in a register or in
2349/// memory that use of the register could cause selection of *other*
2350/// operands to fail: they might only succeed if we pick memory. Because of
2351/// this the heuristic we use is:
2352///
2353/// 1) If there is an 'other' constraint, and if the operand is valid for
2354/// that constraint, use it. This makes us take advantage of 'i'
2355/// constraints when available.
2356/// 2) Otherwise, pick the most general constraint present. This prefers
2357/// 'm' over 'r', for example.
2358///
2359static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002360 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002361 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002362 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2363 unsigned BestIdx = 0;
2364 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2365 int BestGenerality = -1;
2366
2367 // Loop over the options, keeping track of the most general one.
2368 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2369 TargetLowering::ConstraintType CType =
2370 TLI.getConstraintType(OpInfo.Codes[i]);
2371
Chris Lattner5a096902008-04-27 00:37:18 +00002372 // If this is an 'other' constraint, see if the operand is valid for it.
2373 // For example, on X86 we might have an 'rI' constraint. If the operand
2374 // is an integer in the range [0..31] we want to use I (saving a load
2375 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002376 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002377 assert(OpInfo.Codes[i].size() == 1 &&
2378 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002379 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002380 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002381 ResultOps, *DAG);
2382 if (!ResultOps.empty()) {
2383 BestType = CType;
2384 BestIdx = i;
2385 break;
2386 }
2387 }
2388
Chris Lattner4376fea2008-04-27 00:09:47 +00002389 // This constraint letter is more general than the previous one, use it.
2390 int Generality = getConstraintGenerality(CType);
2391 if (Generality > BestGenerality) {
2392 BestType = CType;
2393 BestIdx = i;
2394 BestGenerality = Generality;
2395 }
2396 }
2397
2398 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2399 OpInfo.ConstraintType = BestType;
2400}
2401
2402/// ComputeConstraintToUse - Determines the constraint code and constraint
2403/// type to use for the specific AsmOperandInfo, setting
2404/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002405void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002407 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002408 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002409 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2410
2411 // Single-letter constraints ('r') are very common.
2412 if (OpInfo.Codes.size() == 1) {
2413 OpInfo.ConstraintCode = OpInfo.Codes[0];
2414 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2415 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002416 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002417 }
2418
2419 // 'X' matches anything.
2420 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2421 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002422 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002423 // the result, which is not what we want to look at; leave them alone.
2424 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002425 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2426 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002427 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002428 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002429
2430 // Otherwise, try to resolve it to something we know about by looking at
2431 // the actual operand type.
2432 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2433 OpInfo.ConstraintCode = Repl;
2434 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2435 }
2436 }
2437}
2438
2439//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002440// Loop Strength Reduction hooks
2441//===----------------------------------------------------------------------===//
2442
Chris Lattner1436bb62007-03-30 23:14:50 +00002443/// isLegalAddressingMode - Return true if the addressing mode represented
2444/// by AM is legal for this target, for a load/store of the specified type.
2445bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2446 const Type *Ty) const {
2447 // The default implementation of this implements a conservative RISCy, r+r and
2448 // r+i addr mode.
2449
2450 // Allows a sign-extended 16-bit immediate field.
2451 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2452 return false;
2453
2454 // No global is ever allowed as a base.
2455 if (AM.BaseGV)
2456 return false;
2457
2458 // Only support r+r,
2459 switch (AM.Scale) {
2460 case 0: // "r+i" or just "i", depending on HasBaseReg.
2461 break;
2462 case 1:
2463 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2464 return false;
2465 // Otherwise we have r+r or r+i.
2466 break;
2467 case 2:
2468 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2469 return false;
2470 // Allow 2*r as r+r.
2471 break;
2472 }
2473
2474 return true;
2475}
2476
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002477/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2478/// return a DAG expression to select that will generate the same value by
2479/// multiplying by a magic number. See:
2480/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002481SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2482 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002483 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002484 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002485
2486 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002487 // FIXME: We should be more aggressive here.
2488 if (!isTypeLegal(VT))
2489 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002490
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002491 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002492 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002493
2494 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002495 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002497 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002498 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002499 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002500 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002501 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002502 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002503 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002504 else
Dan Gohman475871a2008-07-27 21:46:04 +00002505 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002506 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002507 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002508 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002509 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002510 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002511 }
2512 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002513 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002514 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002515 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002516 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002517 }
2518 // Shift right algebraic if shift value is nonzero
2519 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002520 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002521 DAG.getConstant(magics.s, getShiftAmountTy()));
2522 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002523 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002524 }
2525 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002526 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002527 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002528 getShiftAmountTy()));
2529 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002530 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002531 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002532}
2533
2534/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2535/// return a DAG expression to select that will generate the same value by
2536/// multiplying by a magic number. See:
2537/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002538SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2539 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002540 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002541 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002542
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002543 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002544 // FIXME: We should be more aggressive here.
2545 if (!isTypeLegal(VT))
2546 return SDValue();
2547
2548 // FIXME: We should use a narrower constant when the upper
2549 // bits are known to be zero.
2550 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002551 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002552
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002553 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002554 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002555 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002556 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002557 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002558 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002559 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002560 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002561 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002562 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002563 else
Dan Gohman475871a2008-07-27 21:46:04 +00002564 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002565 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002566 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002567
2568 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002569 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2570 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002571 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002572 DAG.getConstant(magics.s, getShiftAmountTy()));
2573 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002574 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002575 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002576 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002577 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002578 DAG.getConstant(1, getShiftAmountTy()));
2579 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002580 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002581 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002582 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002583 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002584 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002585 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2586 }
2587}